Coverage Report

Created: 2025-08-29 06:29

/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
45.6k
{
67
45.6k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
45.6k
  MI->csh->doing_mem = status;
71
45.6k
  if (!status)
72
    // done, create the next operand slot
73
22.8k
    MI->flat_insn->detail->x86.op_count++;
74
45.6k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
4.36k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
4.36k
  switch (MI->flat_insn->id) {
81
1.42k
  default:
82
1.42k
    SStream_concat0(O, "ptr ");
83
1.42k
    break;
84
471
  case X86_INS_SGDT:
85
678
  case X86_INS_SIDT:
86
1.15k
  case X86_INS_LGDT:
87
2.28k
  case X86_INS_LIDT:
88
2.30k
  case X86_INS_FXRSTOR:
89
2.45k
  case X86_INS_FXSAVE:
90
2.70k
  case X86_INS_LJMP:
91
2.93k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
2.93k
    break;
94
4.36k
  }
95
96
4.36k
  switch (MI->csh->mode) {
97
858
  case CS_MODE_16:
98
858
    switch (MI->flat_insn->id) {
99
130
    default:
100
130
      MI->x86opsize = 2;
101
130
      break;
102
95
    case X86_INS_LJMP:
103
274
    case X86_INS_LCALL:
104
274
      MI->x86opsize = 4;
105
274
      break;
106
206
    case X86_INS_SGDT:
107
291
    case X86_INS_SIDT:
108
381
    case X86_INS_LGDT:
109
454
    case X86_INS_LIDT:
110
454
      MI->x86opsize = 6;
111
454
      break;
112
858
    }
113
858
    break;
114
1.76k
  case CS_MODE_32:
115
1.76k
    switch (MI->flat_insn->id) {
116
614
    default:
117
614
      MI->x86opsize = 4;
118
614
      break;
119
68
    case X86_INS_LJMP:
120
403
    case X86_INS_JMP:
121
424
    case X86_INS_LCALL:
122
526
    case X86_INS_SGDT:
123
588
    case X86_INS_SIDT:
124
944
    case X86_INS_LGDT:
125
1.15k
    case X86_INS_LIDT:
126
1.15k
      MI->x86opsize = 6;
127
1.15k
      break;
128
1.76k
    }
129
1.76k
    break;
130
1.76k
  case CS_MODE_64:
131
1.73k
    switch (MI->flat_insn->id) {
132
517
    default:
133
517
      MI->x86opsize = 8;
134
517
      break;
135
80
    case X86_INS_LJMP:
136
115
    case X86_INS_LCALL:
137
278
    case X86_INS_SGDT:
138
338
    case X86_INS_SIDT:
139
370
    case X86_INS_LGDT:
140
1.21k
    case X86_INS_LIDT:
141
1.21k
      MI->x86opsize = 10;
142
1.21k
      break;
143
1.73k
    }
144
1.73k
    break;
145
1.73k
  default: // never reach
146
0
    break;
147
4.36k
  }
148
149
4.36k
  printMemReference(MI, OpNo, O);
150
4.36k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
36.1k
{
154
36.1k
  SStream_concat0(O, "byte ptr ");
155
36.1k
  MI->x86opsize = 1;
156
36.1k
  printMemReference(MI, OpNo, O);
157
36.1k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
7.44k
{
161
7.44k
  MI->x86opsize = 2;
162
7.44k
  SStream_concat0(O, "word ptr ");
163
7.44k
  printMemReference(MI, OpNo, O);
164
7.44k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
17.3k
{
168
17.3k
  MI->x86opsize = 4;
169
17.3k
  SStream_concat0(O, "dword ptr ");
170
17.3k
  printMemReference(MI, OpNo, O);
171
17.3k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
6.48k
{
175
6.48k
  SStream_concat0(O, "qword ptr ");
176
6.48k
  MI->x86opsize = 8;
177
6.48k
  printMemReference(MI, OpNo, O);
178
6.48k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
2.53k
{
182
2.53k
  SStream_concat0(O, "xmmword ptr ");
183
2.53k
  MI->x86opsize = 16;
184
2.53k
  printMemReference(MI, OpNo, O);
185
2.53k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
1.13k
{
189
1.13k
  SStream_concat0(O, "zmmword ptr ");
190
1.13k
  MI->x86opsize = 64;
191
1.13k
  printMemReference(MI, OpNo, O);
192
1.13k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
1.52k
{
197
1.52k
  SStream_concat0(O, "ymmword ptr ");
198
1.52k
  MI->x86opsize = 32;
199
1.52k
  printMemReference(MI, OpNo, O);
200
1.52k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
2.27k
{
204
2.27k
  switch (MCInst_getOpcode(MI)) {
205
1.57k
  default:
206
1.57k
    SStream_concat0(O, "dword ptr ");
207
1.57k
    MI->x86opsize = 4;
208
1.57k
    break;
209
191
  case X86_FSTENVm:
210
694
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
694
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
435
    case CS_MODE_16:
216
435
      MI->x86opsize = 14;
217
435
      break;
218
221
    case CS_MODE_32:
219
259
    case CS_MODE_64:
220
259
      MI->x86opsize = 28;
221
259
      break;
222
694
    }
223
694
    break;
224
2.27k
  }
225
226
2.27k
  printMemReference(MI, OpNo, O);
227
2.27k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.23k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
2.23k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
823
    switch (MCInst_getOpcode(MI)) {
235
823
    default:
236
823
      SStream_concat0(O, "qword ptr ");
237
823
      MI->x86opsize = 8;
238
823
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
823
    }
244
1.41k
  } else {
245
1.41k
    SStream_concat0(O, "qword ptr ");
246
1.41k
    MI->x86opsize = 8;
247
1.41k
  }
248
249
2.23k
  printMemReference(MI, OpNo, O);
250
2.23k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
144
{
254
144
  switch (MCInst_getOpcode(MI)) {
255
37
  default:
256
37
    SStream_concat0(O, "xword ptr ");
257
37
    break;
258
71
  case X86_FBLDm:
259
107
  case X86_FBSTPm:
260
107
    break;
261
144
  }
262
263
144
  MI->x86opsize = 10;
264
144
  printMemReference(MI, OpNo, O);
265
144
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
1.51k
{
269
1.51k
  SStream_concat0(O, "xmmword ptr ");
270
1.51k
  MI->x86opsize = 16;
271
1.51k
  printMemReference(MI, OpNo, O);
272
1.51k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
914
{
276
914
  SStream_concat0(O, "ymmword ptr ");
277
914
  MI->x86opsize = 32;
278
914
  printMemReference(MI, OpNo, O);
279
914
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
499
{
283
499
  SStream_concat0(O, "zmmword ptr ");
284
499
  MI->x86opsize = 64;
285
499
  printMemReference(MI, OpNo, O);
286
499
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
294k
{
292
294k
  SStream_concat0(OS, getRegisterName(RegNo));
293
294k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
77.3k
{
311
77.3k
  if (positive) {
312
    // always print this number in positive form
313
65.6k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
65.6k
    } else { // Intel syntax
350
65.6k
      if (imm < 0) {
351
1.20k
        if (MI->op1_size) {
352
386
          switch (MI->op1_size) {
353
386
          default:
354
386
            break;
355
386
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
386
          }
365
386
        }
366
367
1.20k
        SStream_concat(O, "0x%" PRIx64, imm);
368
64.4k
      } else {
369
64.4k
        if (imm > HEX_THRESHOLD)
370
60.1k
          SStream_concat(O, "0x%" PRIx64, imm);
371
4.24k
        else
372
4.24k
          SStream_concat(O, "%" PRIu64, imm);
373
64.4k
      }
374
65.6k
    }
375
65.6k
  } else {
376
11.6k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
11.6k
    } else { // Intel syntax
404
11.6k
      if (imm < 0) {
405
1.30k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
1.30k
        else if (imm < -HEX_THRESHOLD)
409
1.11k
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
187
        else
411
187
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
10.3k
      } else {
414
10.3k
        if (imm > HEX_THRESHOLD)
415
8.93k
          SStream_concat(O, "0x%" PRIx64, imm);
416
1.44k
        else
417
1.44k
          SStream_concat(O, "%" PRIu64, imm);
418
10.3k
      }
419
11.6k
    }
420
11.6k
  }
421
77.3k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
109k
{
426
109k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
109k
  if (MCOperand_isReg(Op)) {
428
109k
    printRegName(O, MCOperand_getReg(Op));
429
109k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
109k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
534k
{
440
534k
#ifndef CAPSTONE_DIET
441
534k
  uint8_t i;
442
534k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
534k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
534k
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
1.53M
  for (i = 0; arr[i]; i++) {
454
1.00M
    if (arr[i] != CS_AC_IGNORE)
455
856k
      access[i] = arr[i];
456
147k
    else
457
147k
      access[i] = 0;
458
1.00M
  }
459
460
  // mark the end of array
461
534k
  access[i] = 0;
462
534k
#endif
463
534k
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
10.2k
{
468
10.2k
  MCOperand *SegReg;
469
10.2k
  int reg;
470
471
10.2k
  if (MI->csh->detail_opt) {
472
10.2k
#ifndef CAPSTONE_DIET
473
10.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
10.2k
#endif
475
476
10.2k
    MI->flat_insn->detail->x86
477
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
478
10.2k
      .type = X86_OP_MEM;
479
10.2k
    MI->flat_insn->detail->x86
480
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
481
10.2k
      .size = MI->x86opsize;
482
10.2k
    MI->flat_insn->detail->x86
483
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
484
10.2k
      .mem.segment = X86_REG_INVALID;
485
10.2k
    MI->flat_insn->detail->x86
486
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
487
10.2k
      .mem.base = X86_REG_INVALID;
488
10.2k
    MI->flat_insn->detail->x86
489
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
490
10.2k
      .mem.index = X86_REG_INVALID;
491
10.2k
    MI->flat_insn->detail->x86
492
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
493
10.2k
      .mem.scale = 1;
494
10.2k
    MI->flat_insn->detail->x86
495
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
496
10.2k
      .mem.disp = 0;
497
498
10.2k
#ifndef CAPSTONE_DIET
499
10.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
10.2k
            &MI->flat_insn->detail->x86.eflags);
501
10.2k
    MI->flat_insn->detail->x86
502
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
503
10.2k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
10.2k
#endif
505
10.2k
  }
506
507
10.2k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
10.2k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
10.2k
  if (reg) {
512
407
    _printOperand(MI, Op + 1, O);
513
407
    if (MI->csh->detail_opt) {
514
407
      MI->flat_insn->detail->x86
515
407
        .operands[MI->flat_insn->detail->x86.op_count]
516
407
        .mem.segment = X86_register_map(reg);
517
407
    }
518
407
    SStream_concat0(O, ":");
519
407
  }
520
521
10.2k
  SStream_concat0(O, "[");
522
10.2k
  set_mem_access(MI, true);
523
10.2k
  printOperand(MI, Op, O);
524
10.2k
  SStream_concat0(O, "]");
525
10.2k
  set_mem_access(MI, false);
526
10.2k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
12.5k
{
530
12.5k
  if (MI->csh->detail_opt) {
531
12.5k
#ifndef CAPSTONE_DIET
532
12.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
12.5k
#endif
534
535
12.5k
    MI->flat_insn->detail->x86
536
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
537
12.5k
      .type = X86_OP_MEM;
538
12.5k
    MI->flat_insn->detail->x86
539
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
540
12.5k
      .size = MI->x86opsize;
541
12.5k
    MI->flat_insn->detail->x86
542
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
543
12.5k
      .mem.segment = X86_REG_INVALID;
544
12.5k
    MI->flat_insn->detail->x86
545
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
546
12.5k
      .mem.base = X86_REG_INVALID;
547
12.5k
    MI->flat_insn->detail->x86
548
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
549
12.5k
      .mem.index = X86_REG_INVALID;
550
12.5k
    MI->flat_insn->detail->x86
551
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
552
12.5k
      .mem.scale = 1;
553
12.5k
    MI->flat_insn->detail->x86
554
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
555
12.5k
      .mem.disp = 0;
556
557
12.5k
#ifndef CAPSTONE_DIET
558
12.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
12.5k
            &MI->flat_insn->detail->x86.eflags);
560
12.5k
    MI->flat_insn->detail->x86
561
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
562
12.5k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
12.5k
#endif
564
12.5k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
12.5k
  if (MI->csh->mode != CS_MODE_64) {
568
8.56k
    SStream_concat0(O, "es:[");
569
8.56k
    if (MI->csh->detail_opt) {
570
8.56k
      MI->flat_insn->detail->x86
571
8.56k
        .operands[MI->flat_insn->detail->x86.op_count]
572
8.56k
        .mem.segment = X86_REG_ES;
573
8.56k
    }
574
8.56k
  } else
575
4.02k
    SStream_concat0(O, "[");
576
577
12.5k
  set_mem_access(MI, true);
578
12.5k
  printOperand(MI, Op, O);
579
12.5k
  SStream_concat0(O, "]");
580
12.5k
  set_mem_access(MI, false);
581
12.5k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
2.57k
{
585
2.57k
  SStream_concat0(O, "byte ptr ");
586
2.57k
  MI->x86opsize = 1;
587
2.57k
  printSrcIdx(MI, OpNo, O);
588
2.57k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
3.60k
{
592
3.60k
  SStream_concat0(O, "word ptr ");
593
3.60k
  MI->x86opsize = 2;
594
3.60k
  printSrcIdx(MI, OpNo, O);
595
3.60k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
3.10k
{
599
3.10k
  SStream_concat0(O, "dword ptr ");
600
3.10k
  MI->x86opsize = 4;
601
3.10k
  printSrcIdx(MI, OpNo, O);
602
3.10k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
934
{
606
934
  SStream_concat0(O, "qword ptr ");
607
934
  MI->x86opsize = 8;
608
934
  printSrcIdx(MI, OpNo, O);
609
934
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
3.82k
{
613
3.82k
  SStream_concat0(O, "byte ptr ");
614
3.82k
  MI->x86opsize = 1;
615
3.82k
  printDstIdx(MI, OpNo, O);
616
3.82k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
3.30k
{
620
3.30k
  SStream_concat0(O, "word ptr ");
621
3.30k
  MI->x86opsize = 2;
622
3.30k
  printDstIdx(MI, OpNo, O);
623
3.30k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
4.48k
{
627
4.48k
  SStream_concat0(O, "dword ptr ");
628
4.48k
  MI->x86opsize = 4;
629
4.48k
  printDstIdx(MI, OpNo, O);
630
4.48k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
967
{
634
967
  SStream_concat0(O, "qword ptr ");
635
967
  MI->x86opsize = 8;
636
967
  printDstIdx(MI, OpNo, O);
637
967
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
2.41k
{
641
2.41k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
2.41k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
2.41k
  int reg;
644
645
2.41k
  if (MI->csh->detail_opt) {
646
2.41k
#ifndef CAPSTONE_DIET
647
2.41k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
2.41k
#endif
649
650
2.41k
    MI->flat_insn->detail->x86
651
2.41k
      .operands[MI->flat_insn->detail->x86.op_count]
652
2.41k
      .type = X86_OP_MEM;
653
2.41k
    MI->flat_insn->detail->x86
654
2.41k
      .operands[MI->flat_insn->detail->x86.op_count]
655
2.41k
      .size = MI->x86opsize;
656
2.41k
    MI->flat_insn->detail->x86
657
2.41k
      .operands[MI->flat_insn->detail->x86.op_count]
658
2.41k
      .mem.segment = X86_REG_INVALID;
659
2.41k
    MI->flat_insn->detail->x86
660
2.41k
      .operands[MI->flat_insn->detail->x86.op_count]
661
2.41k
      .mem.base = X86_REG_INVALID;
662
2.41k
    MI->flat_insn->detail->x86
663
2.41k
      .operands[MI->flat_insn->detail->x86.op_count]
664
2.41k
      .mem.index = X86_REG_INVALID;
665
2.41k
    MI->flat_insn->detail->x86
666
2.41k
      .operands[MI->flat_insn->detail->x86.op_count]
667
2.41k
      .mem.scale = 1;
668
2.41k
    MI->flat_insn->detail->x86
669
2.41k
      .operands[MI->flat_insn->detail->x86.op_count]
670
2.41k
      .mem.disp = 0;
671
672
2.41k
#ifndef CAPSTONE_DIET
673
2.41k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
2.41k
            &MI->flat_insn->detail->x86.eflags);
675
2.41k
    MI->flat_insn->detail->x86
676
2.41k
      .operands[MI->flat_insn->detail->x86.op_count]
677
2.41k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
2.41k
#endif
679
2.41k
  }
680
681
  // If this has a segment register, print it.
682
2.41k
  reg = MCOperand_getReg(SegReg);
683
2.41k
  if (reg) {
684
80
    _printOperand(MI, Op + 1, O);
685
80
    SStream_concat0(O, ":");
686
80
    if (MI->csh->detail_opt) {
687
80
      MI->flat_insn->detail->x86
688
80
        .operands[MI->flat_insn->detail->x86.op_count]
689
80
        .mem.segment = X86_register_map(reg);
690
80
    }
691
80
  }
692
693
2.41k
  SStream_concat0(O, "[");
694
695
2.41k
  if (MCOperand_isImm(DispSpec)) {
696
2.41k
    int64_t imm = MCOperand_getImm(DispSpec);
697
2.41k
    if (MI->csh->detail_opt)
698
2.41k
      MI->flat_insn->detail->x86
699
2.41k
        .operands[MI->flat_insn->detail->x86.op_count]
700
2.41k
        .mem.disp = imm;
701
702
2.41k
    if (imm < 0)
703
483
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
1.93k
    else
705
1.93k
      printImm(MI, O, imm, true);
706
2.41k
  }
707
708
2.41k
  SStream_concat0(O, "]");
709
710
2.41k
  if (MI->csh->detail_opt)
711
2.41k
    MI->flat_insn->detail->x86.op_count++;
712
713
2.41k
  if (MI->op1_size == 0)
714
2.41k
    MI->op1_size = MI->x86opsize;
715
2.41k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
10.8k
{
719
10.8k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
10.8k
  printImm(MI, O, val, true);
722
723
10.8k
  if (MI->csh->detail_opt) {
724
10.8k
#ifndef CAPSTONE_DIET
725
10.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
10.8k
#endif
727
728
10.8k
    MI->flat_insn->detail->x86
729
10.8k
      .operands[MI->flat_insn->detail->x86.op_count]
730
10.8k
      .type = X86_OP_IMM;
731
10.8k
    MI->flat_insn->detail->x86
732
10.8k
      .operands[MI->flat_insn->detail->x86.op_count]
733
10.8k
      .imm = val;
734
10.8k
    MI->flat_insn->detail->x86
735
10.8k
      .operands[MI->flat_insn->detail->x86.op_count]
736
10.8k
      .size = 1;
737
738
10.8k
#ifndef CAPSTONE_DIET
739
10.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
10.8k
            &MI->flat_insn->detail->x86.eflags);
741
10.8k
    MI->flat_insn->detail->x86
742
10.8k
      .operands[MI->flat_insn->detail->x86.op_count]
743
10.8k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
10.8k
#endif
745
746
10.8k
    MI->flat_insn->detail->x86.op_count++;
747
10.8k
  }
748
10.8k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
1.34k
{
752
1.34k
  SStream_concat0(O, "byte ptr ");
753
1.34k
  MI->x86opsize = 1;
754
1.34k
  printMemOffset(MI, OpNo, O);
755
1.34k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
314
{
759
314
  SStream_concat0(O, "word ptr ");
760
314
  MI->x86opsize = 2;
761
314
  printMemOffset(MI, OpNo, O);
762
314
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
741
{
766
741
  SStream_concat0(O, "dword ptr ");
767
741
  MI->x86opsize = 4;
768
741
  printMemOffset(MI, OpNo, O);
769
741
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
22
{
773
22
  SStream_concat0(O, "qword ptr ");
774
22
  MI->x86opsize = 8;
775
22
  printMemOffset(MI, OpNo, O);
776
22
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
209k
{
782
209k
  x86_reg reg, reg2;
783
209k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
209k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
209k
  X86_lockrep(MI, O);
794
209k
  printInstruction(MI, O);
795
796
209k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
209k
  if (MI->csh->detail_opt) {
798
209k
#ifndef CAPSTONE_DIET
799
209k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
209k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
209k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
21.4k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
21.4k
        &(MI->flat_insn->detail->x86.operands[0]),
808
21.4k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
21.4k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
21.4k
                .operands) -
811
21.4k
           1));
812
21.4k
      MI->flat_insn->detail->x86.operands[0].type =
813
21.4k
        X86_OP_REG;
814
21.4k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
21.4k
      MI->flat_insn->detail->x86.operands[0].size =
816
21.4k
        MI->csh->regsize_map[reg];
817
21.4k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
21.4k
      MI->flat_insn->detail->x86.op_count++;
819
187k
    } else {
820
187k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
187k
            &access1, &reg2, &access2)) {
822
3.29k
        MI->flat_insn->detail->x86.operands[0].type =
823
3.29k
          X86_OP_REG;
824
3.29k
        MI->flat_insn->detail->x86.operands[0].reg =
825
3.29k
          reg;
826
3.29k
        MI->flat_insn->detail->x86.operands[0].size =
827
3.29k
          MI->csh->regsize_map[reg];
828
3.29k
        MI->flat_insn->detail->x86.operands[0].access =
829
3.29k
          access1;
830
3.29k
        MI->flat_insn->detail->x86.operands[1].type =
831
3.29k
          X86_OP_REG;
832
3.29k
        MI->flat_insn->detail->x86.operands[1].reg =
833
3.29k
          reg2;
834
3.29k
        MI->flat_insn->detail->x86.operands[1].size =
835
3.29k
          MI->csh->regsize_map[reg2];
836
3.29k
        MI->flat_insn->detail->x86.operands[1].access =
837
3.29k
          access2;
838
3.29k
        MI->flat_insn->detail->x86.op_count = 2;
839
3.29k
      }
840
187k
    }
841
842
209k
#ifndef CAPSTONE_DIET
843
209k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
209k
            &MI->flat_insn->detail->x86.eflags);
845
209k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
209k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
209k
#endif
848
209k
  }
849
850
209k
  if (MI->op1_size == 0 && reg)
851
15.7k
    MI->op1_size = MI->csh->regsize_map[reg];
852
209k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
13.8k
{
858
13.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
13.8k
  if (MCOperand_isImm(Op)) {
860
13.8k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
13.8k
            MI->address;
862
13.8k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
13.8k
    if (MI->csh->mode != CS_MODE_64) {
866
9.71k
      imm = imm & 0xffffffff;
867
9.71k
    }
868
869
13.8k
    printImm(MI, O, imm, true);
870
871
13.8k
    if (MI->csh->detail_opt) {
872
13.8k
#ifndef CAPSTONE_DIET
873
13.8k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
13.8k
#endif
875
876
13.8k
      MI->flat_insn->detail->x86
877
13.8k
        .operands[MI->flat_insn->detail->x86.op_count]
878
13.8k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
13.8k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
13.8k
      else if (opsize > 0)
888
472
        MI->flat_insn->detail->x86
889
472
          .operands[MI->flat_insn->detail->x86
890
472
                .op_count]
891
472
          .size = opsize;
892
13.3k
      else
893
13.3k
        MI->flat_insn->detail->x86
894
13.3k
          .operands[MI->flat_insn->detail->x86
895
13.3k
                .op_count]
896
13.3k
          .size = MI->imm_size;
897
13.8k
      MI->flat_insn->detail->x86
898
13.8k
        .operands[MI->flat_insn->detail->x86.op_count]
899
13.8k
        .imm = imm;
900
901
13.8k
#ifndef CAPSTONE_DIET
902
13.8k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
13.8k
              &MI->flat_insn->detail->x86.eflags);
904
13.8k
      MI->flat_insn->detail->x86
905
13.8k
        .operands[MI->flat_insn->detail->x86.op_count]
906
13.8k
        .access =
907
13.8k
        access[MI->flat_insn->detail->x86.op_count];
908
13.8k
#endif
909
910
13.8k
      MI->flat_insn->detail->x86.op_count++;
911
13.8k
    }
912
913
13.8k
    if (MI->op1_size == 0)
914
13.8k
      MI->op1_size = MI->imm_size;
915
13.8k
  }
916
13.8k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
211k
{
920
211k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
211k
  if (MCOperand_isReg(Op)) {
923
185k
    unsigned int reg = MCOperand_getReg(Op);
924
925
185k
    printRegName(O, reg);
926
185k
    if (MI->csh->detail_opt) {
927
185k
      if (MI->csh->doing_mem) {
928
22.8k
        MI->flat_insn->detail->x86
929
22.8k
          .operands[MI->flat_insn->detail->x86
930
22.8k
                .op_count]
931
22.8k
          .mem.base = X86_register_map(reg);
932
162k
      } else {
933
162k
#ifndef CAPSTONE_DIET
934
162k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
162k
#endif
936
937
162k
        MI->flat_insn->detail->x86
938
162k
          .operands[MI->flat_insn->detail->x86
939
162k
                .op_count]
940
162k
          .type = X86_OP_REG;
941
162k
        MI->flat_insn->detail->x86
942
162k
          .operands[MI->flat_insn->detail->x86
943
162k
                .op_count]
944
162k
          .reg = X86_register_map(reg);
945
162k
        MI->flat_insn->detail->x86
946
162k
          .operands[MI->flat_insn->detail->x86
947
162k
                .op_count]
948
162k
          .size =
949
162k
          MI->csh->regsize_map[X86_register_map(
950
162k
            reg)];
951
952
162k
#ifndef CAPSTONE_DIET
953
162k
        get_op_access(
954
162k
          MI->csh, MCInst_getOpcode(MI), access,
955
162k
          &MI->flat_insn->detail->x86.eflags);
956
162k
        MI->flat_insn->detail->x86
957
162k
          .operands[MI->flat_insn->detail->x86
958
162k
                .op_count]
959
162k
          .access =
960
162k
          access[MI->flat_insn->detail->x86
961
162k
                   .op_count];
962
162k
#endif
963
964
162k
        MI->flat_insn->detail->x86.op_count++;
965
162k
      }
966
185k
    }
967
968
185k
    if (MI->op1_size == 0)
969
94.5k
      MI->op1_size =
970
94.5k
        MI->csh->regsize_map[X86_register_map(reg)];
971
185k
  } else if (MCOperand_isImm(Op)) {
972
25.6k
    uint8_t encsize;
973
25.6k
    int64_t imm = MCOperand_getImm(Op);
974
25.6k
    uint8_t opsize =
975
25.6k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
25.6k
    if (opsize == 1) // print 1 byte immediate in positive form
978
12.4k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
25.6k
    switch (MI->flat_insn->id) {
982
11.6k
    default:
983
11.6k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
11.6k
      break;
985
986
19
    case X86_INS_MOVABS:
987
4.83k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
4.83k
      printImm(MI, O, imm, true);
990
4.83k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
398
    case X86_INS_LCALL:
1001
724
    case X86_INS_LJMP:
1002
724
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
724
      if (OpNo == 1) { // ptr16 part
1005
362
        imm = imm & 0xffff;
1006
362
        opsize = 2;
1007
362
      } else
1008
362
        opsize = 4;
1009
724
      printImm(MI, O, imm, true);
1010
724
      break;
1011
1012
1.77k
    case X86_INS_AND:
1013
4.20k
    case X86_INS_OR:
1014
5.92k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
5.92k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
661
        printImm(MI, O, imm, true);
1018
5.26k
      else {
1019
5.26k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
5.26k
              imm;
1021
5.26k
        printImm(MI, O, imm, true);
1022
5.26k
      }
1023
5.92k
      break;
1024
1025
1.89k
    case X86_INS_RET:
1026
2.49k
    case X86_INS_RETF:
1027
      // RET imm16
1028
2.49k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
309
        printImm(MI, O, imm, true);
1030
2.18k
      else {
1031
2.18k
        imm = 0xffff & imm;
1032
2.18k
        printImm(MI, O, imm, true);
1033
2.18k
      }
1034
2.49k
      break;
1035
25.6k
    }
1036
1037
25.6k
    if (MI->csh->detail_opt) {
1038
25.6k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
25.6k
      } else {
1044
25.6k
#ifndef CAPSTONE_DIET
1045
25.6k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
25.6k
#endif
1047
1048
25.6k
        MI->flat_insn->detail->x86
1049
25.6k
          .operands[MI->flat_insn->detail->x86
1050
25.6k
                .op_count]
1051
25.6k
          .type = X86_OP_IMM;
1052
25.6k
        if (opsize > 0) {
1053
21.7k
          MI->flat_insn->detail->x86
1054
21.7k
            .operands[MI->flat_insn->detail
1055
21.7k
                  ->x86.op_count]
1056
21.7k
            .size = opsize;
1057
21.7k
          MI->flat_insn->detail->x86.encoding
1058
21.7k
            .imm_size = encsize;
1059
21.7k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
3.88k
             0) {
1061
936
          if (MI->flat_insn->id !=
1062
936
                X86_INS_LCALL &&
1063
936
              MI->flat_insn->id != X86_INS_LJMP) {
1064
936
            MI->flat_insn->detail->x86
1065
936
              .operands[MI->flat_insn
1066
936
                    ->detail
1067
936
                    ->x86
1068
936
                    .op_count]
1069
936
              .size =
1070
936
              MI->flat_insn->detail
1071
936
                ->x86
1072
936
                .operands[0]
1073
936
                .size;
1074
936
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
936
        } else
1082
2.95k
          MI->flat_insn->detail->x86
1083
2.95k
            .operands[MI->flat_insn->detail
1084
2.95k
                  ->x86.op_count]
1085
2.95k
            .size = MI->imm_size;
1086
25.6k
        MI->flat_insn->detail->x86
1087
25.6k
          .operands[MI->flat_insn->detail->x86
1088
25.6k
                .op_count]
1089
25.6k
          .imm = imm;
1090
1091
25.6k
#ifndef CAPSTONE_DIET
1092
25.6k
        get_op_access(
1093
25.6k
          MI->csh, MCInst_getOpcode(MI), access,
1094
25.6k
          &MI->flat_insn->detail->x86.eflags);
1095
25.6k
        MI->flat_insn->detail->x86
1096
25.6k
          .operands[MI->flat_insn->detail->x86
1097
25.6k
                .op_count]
1098
25.6k
          .access =
1099
25.6k
          access[MI->flat_insn->detail->x86
1100
25.6k
                   .op_count];
1101
25.6k
#endif
1102
1103
25.6k
        MI->flat_insn->detail->x86.op_count++;
1104
25.6k
      }
1105
25.6k
    }
1106
25.6k
  }
1107
211k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
86.8k
{
1111
86.8k
  bool NeedPlus = false;
1112
86.8k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
86.8k
  uint64_t ScaleVal =
1114
86.8k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
86.8k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
86.8k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
86.8k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
86.8k
  int reg;
1119
1120
86.8k
  if (MI->csh->detail_opt) {
1121
86.8k
#ifndef CAPSTONE_DIET
1122
86.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
86.8k
#endif
1124
1125
86.8k
    MI->flat_insn->detail->x86
1126
86.8k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
86.8k
      .type = X86_OP_MEM;
1128
86.8k
    MI->flat_insn->detail->x86
1129
86.8k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
86.8k
      .size = MI->x86opsize;
1131
86.8k
    MI->flat_insn->detail->x86
1132
86.8k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
86.8k
      .mem.segment = X86_REG_INVALID;
1134
86.8k
    MI->flat_insn->detail->x86
1135
86.8k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
86.8k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
86.8k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
86.5k
      MI->flat_insn->detail->x86
1139
86.5k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
86.5k
        .mem.index =
1141
86.5k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
86.5k
    }
1143
86.8k
    MI->flat_insn->detail->x86
1144
86.8k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
86.8k
      .mem.scale = (int)ScaleVal;
1146
86.8k
    MI->flat_insn->detail->x86
1147
86.8k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
86.8k
      .mem.disp = 0;
1149
1150
86.8k
#ifndef CAPSTONE_DIET
1151
86.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
86.8k
            &MI->flat_insn->detail->x86.eflags);
1153
86.8k
    MI->flat_insn->detail->x86
1154
86.8k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
86.8k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
86.8k
#endif
1157
86.8k
  }
1158
1159
  // If this has a segment register, print it.
1160
86.8k
  reg = MCOperand_getReg(SegReg);
1161
86.8k
  if (reg) {
1162
2.42k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
2.42k
    if (MI->csh->detail_opt) {
1164
2.42k
      MI->flat_insn->detail->x86
1165
2.42k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
2.42k
        .mem.segment = X86_register_map(reg);
1167
2.42k
    }
1168
2.42k
    SStream_concat0(O, ":");
1169
2.42k
  }
1170
1171
86.8k
  SStream_concat0(O, "[");
1172
1173
86.8k
  if (MCOperand_getReg(BaseReg)) {
1174
85.1k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
85.1k
    NeedPlus = true;
1176
85.1k
  }
1177
1178
86.8k
  if (MCOperand_getReg(IndexReg) &&
1179
86.8k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
21.2k
    if (NeedPlus)
1181
21.1k
      SStream_concat0(O, " + ");
1182
21.2k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
21.2k
    if (ScaleVal != 1)
1184
3.20k
      SStream_concat(O, "*%u", ScaleVal);
1185
21.2k
    NeedPlus = true;
1186
21.2k
  }
1187
1188
86.8k
  if (MCOperand_isImm(DispSpec)) {
1189
86.8k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
86.8k
    if (MI->csh->detail_opt)
1191
86.8k
      MI->flat_insn->detail->x86
1192
86.8k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
86.8k
        .mem.disp = DispVal;
1194
86.8k
    if (DispVal) {
1195
24.5k
      if (NeedPlus) {
1196
23.2k
        if (DispVal < 0) {
1197
9.76k
          SStream_concat0(O, " - ");
1198
9.76k
          printImm(MI, O, -DispVal, true);
1199
13.4k
        } else {
1200
13.4k
          SStream_concat0(O, " + ");
1201
13.4k
          printImm(MI, O, DispVal, true);
1202
13.4k
        }
1203
23.2k
      } else {
1204
        // memory reference to an immediate address
1205
1.33k
        if (MI->csh->mode == CS_MODE_64)
1206
42
          MI->op1_size = 8;
1207
1.33k
        if (DispVal < 0) {
1208
631
          printImm(MI, O,
1209
631
             arch_masks[MI->csh->mode] &
1210
631
               DispVal,
1211
631
             true);
1212
705
        } else {
1213
705
          printImm(MI, O, DispVal, true);
1214
705
        }
1215
1.33k
      }
1216
1217
62.2k
    } else {
1218
      // DispVal = 0
1219
62.2k
      if (!NeedPlus) // [0]
1220
189
        SStream_concat0(O, "0");
1221
62.2k
    }
1222
86.8k
  }
1223
1224
86.8k
  SStream_concat0(O, "]");
1225
1226
86.8k
  if (MI->csh->detail_opt)
1227
86.8k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
86.8k
  if (MI->op1_size == 0)
1230
58.2k
    MI->op1_size = MI->x86opsize;
1231
86.8k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
2.24k
{
1235
2.24k
  switch (MI->Opcode) {
1236
138
  default:
1237
138
    break;
1238
182
  case X86_LEA16r:
1239
182
    MI->x86opsize = 2;
1240
182
    break;
1241
73
  case X86_LEA32r:
1242
152
  case X86_LEA64_32r:
1243
152
    MI->x86opsize = 4;
1244
152
    break;
1245
40
  case X86_LEA64r:
1246
40
    MI->x86opsize = 8;
1247
40
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
57
  case X86_BNDCL32rm:
1250
295
  case X86_BNDCN32rm:
1251
361
  case X86_BNDCU32rm:
1252
926
  case X86_BNDSTXmr:
1253
1.19k
  case X86_BNDLDXrm:
1254
1.39k
  case X86_BNDCL64rm:
1255
1.54k
  case X86_BNDCN64rm:
1256
1.73k
  case X86_BNDCU64rm:
1257
1.73k
    MI->x86opsize = 16;
1258
1.73k
    break;
1259
2.24k
#endif
1260
2.24k
  }
1261
1262
2.24k
  printMemReference(MI, OpNo, O);
1263
2.24k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif