Coverage Report

Created: 2025-08-29 06:29

/src/capstonev5/arch/ARM/ARMInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an ARM MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
16
17
#ifdef CAPSTONE_HAS_ARM
18
19
#include <stdio.h>  // DEBUG
20
#include <stdlib.h>
21
#include <string.h>
22
#include <capstone/platform.h>
23
24
#include "ARMInstPrinter.h"
25
#include "ARMAddressingModes.h"
26
#include "ARMBaseInfo.h"
27
#include "ARMDisassembler.h"
28
#include "../../MCInst.h"
29
#include "../../SStream.h"
30
#include "../../MCRegisterInfo.h"
31
#include "../../utils.h"
32
#include "ARMMapping.h"
33
34
#define GET_SUBTARGETINFO_ENUM
35
#include "ARMGenSubtargetInfo.inc"
36
37
#include "ARMGenSystemRegister.inc"
38
39
static void printRegName(cs_struct *h, SStream *OS, unsigned RegNo);
40
41
// Autogenerated by tblgen.
42
static void printInstruction(MCInst *MI, SStream *O);
43
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
44
static void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
45
static void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
47
static void printAddrModeTBB(MCInst *MI, unsigned OpNum, SStream *O);
48
static void printAddrModeTBH(MCInst *MI, unsigned OpNum, SStream *O);
49
static void printAddrMode2Operand(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned OpNum, SStream *O);
51
static void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
52
static void printAddrMode3Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
53
static void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
54
static void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O, bool AlwaysPrintImm0);
55
static void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, SStream *O);
56
static void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
57
static void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O);
58
static void printAddrMode5Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
59
static void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O);
60
static void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O);
61
static void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
62
63
static void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
64
static void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O);
65
static void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
66
static void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O);
67
static void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O);
68
static void printAdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned);
69
static void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
70
static void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O);
71
static void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O);
72
static void printThumbAddrModeRROperand(MCInst *MI, unsigned OpNum, SStream *O);
73
static void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale);
74
static void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned OpNum, SStream *O);
75
static void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned OpNum, SStream *O);
76
static void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned OpNum, SStream *O);
77
static void printThumbAddrModeSPOperand(MCInst *MI, unsigned OpNum, SStream *O);
78
static void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O);
79
static void printAddrModeImm12Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
80
static void printT2AddrModeImm8Operand(MCInst *MI, unsigned OpNum, SStream *O, bool);
81
static void printT2AddrModeImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O, bool);
82
static void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, SStream *O);
83
static void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
84
static void printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
85
static void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
86
static void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O);
87
static void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O);
88
static void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O);
89
static void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O);
90
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O);
91
static void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O);
92
static void printSBitModifierOperand(MCInst *MI, unsigned OpNum, SStream *O);
93
static void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O);
94
static void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O);
95
static void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O);
96
static void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O);
97
static void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O);
98
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
99
static void printNEONModImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
100
static void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, SStream *O);
101
static void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
102
static void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O);
103
static void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O);
104
static void printFBits16(MCInst *MI, unsigned OpNum, SStream *O);
105
static void printFBits32(MCInst *MI, unsigned OpNum, SStream *O);
106
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O);
107
static void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O);
108
static void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O);
109
static void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, SStream *O);
110
static void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O);
111
static void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O);
112
static void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
113
static void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
114
static void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
115
static void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
116
static void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
117
static void printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
118
static void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
119
static void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, SStream *O);
120
static void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, SStream *O);
121
static void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
122
static void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
123
124
static void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O);
125
static void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O);
126
static void printComplexRotationOp(MCInst *MI, unsigned OpNo, SStream *O, int64_t Angle, int64_t Remainder);
127
static void printAddrMode5FP16Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
128
129
130
#ifndef CAPSTONE_DIET
131
// copy & normalize access info
132
static uint8_t get_op_access(cs_struct *h, unsigned int id, unsigned int index)
133
918k
{
134
918k
  const uint8_t *arr = ARM_get_op_access(h, id);
135
136
918k
  if (!arr || arr[index] == CS_AC_IGNORE)
137
2.25k
    return 0;
138
139
916k
  return arr[index];
140
918k
}
141
#endif
142
143
static void set_mem_access(MCInst *MI, bool status)
144
385k
{
145
385k
  if (MI->csh->detail != CS_OPT_ON)
146
0
    return;
147
148
385k
  MI->csh->doing_mem = status;
149
385k
  if (status) {
150
192k
#ifndef CAPSTONE_DIET
151
192k
    uint8_t access;
152
192k
#endif
153
154
192k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
155
192k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = ARM_REG_INVALID;
156
192k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
157
192k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
158
192k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
159
160
192k
#ifndef CAPSTONE_DIET
161
192k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
162
192k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
163
192k
    MI->ac_idx++;
164
192k
#endif
165
192k
  } else {
166
    // done, create the next operand slot
167
192k
    MI->flat_insn->detail->arm.op_count++;
168
192k
  }
169
385k
}
170
171
static void op_addImm(MCInst *MI, int v)
172
513
{
173
513
  if (MI->csh->detail) {
174
513
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
175
513
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = v;
176
513
    MI->flat_insn->detail->arm.op_count++;
177
513
  }
178
513
}
179
180
#define GET_INSTRINFO_ENUM
181
#include "ARMGenInstrInfo.inc"
182
183
static void printCustomAliasOperand(MCInst *MI,
184
    unsigned OpIdx, unsigned PrintMethodIdx, SStream *OS);
185
186
#define PRINT_ALIAS_INSTR
187
#include "ARMGenAsmWriter.inc"
188
#include "ARMGenRegisterName.inc"
189
#include "ARMGenRegisterName_digit.inc"
190
191
void ARM_getRegName(cs_struct *handle, int value)
192
9.07k
{
193
9.07k
  if (value == CS_OPT_SYNTAX_NOREGNAME) {
194
0
    handle->get_regname = getRegisterName_digit;
195
0
    handle->reg_name = ARM_reg_name2;
196
9.07k
  } else {
197
9.07k
    handle->get_regname = getRegisterName;
198
9.07k
    handle->reg_name = ARM_reg_name;
199
9.07k
  }
200
9.07k
}
201
202
/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
203
///
204
/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
205
static unsigned translateShiftImm(unsigned imm)
206
34.4k
{
207
  // lsr #32 and asr #32 exist, but should be encoded as a 0.
208
  //assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
209
34.4k
  if (imm == 0)
210
3.23k
    return 32;
211
31.2k
  return imm;
212
34.4k
}
213
214
/// Prints the shift value with an immediate value.
215
static void printRegImmShift(MCInst *MI, SStream *O, ARM_AM_ShiftOpc ShOpc, unsigned ShImm)
216
18.1k
{
217
18.1k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
218
377
    return;
219
220
17.8k
  SStream_concat0(O, ", ");
221
222
  //assert (!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");
223
17.8k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
224
225
17.8k
  if (MI->csh->detail) {
226
17.8k
    if (MI->csh->doing_mem)
227
3.84k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (arm_shifter)ShOpc;
228
13.9k
    else
229
13.9k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = (arm_shifter)ShOpc;
230
17.8k
  }
231
232
17.8k
  if (ShOpc != ARM_AM_rrx) {
233
17.0k
    SStream_concat0(O, " ");
234
17.0k
    SStream_concat(O, "#%u", translateShiftImm(ShImm));
235
17.0k
    if (MI->csh->detail) {
236
17.0k
      if (MI->csh->doing_mem)
237
3.56k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = translateShiftImm(ShImm);
238
13.4k
      else
239
13.4k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = translateShiftImm(ShImm);
240
17.0k
    }
241
17.0k
  }
242
17.8k
}
243
244
static void printRegName(cs_struct *h, SStream *OS, unsigned RegNo)
245
1.12M
{
246
1.12M
#ifndef CAPSTONE_DIET
247
1.12M
  SStream_concat0(OS, h->get_regname(RegNo));
248
1.12M
#endif
249
1.12M
}
250
251
// TODO
252
static const name_map insn_update_flgs[] = {
253
  { ARM_INS_CMN, "cmn" },
254
  { ARM_INS_CMP, "cmp" },
255
  { ARM_INS_TEQ, "teq" },
256
  { ARM_INS_TST, "tst" },
257
258
  { ARM_INS_ADC, "adcs" },
259
  { ARM_INS_ADD, "adds" },
260
  { ARM_INS_AND, "ands" },
261
  { ARM_INS_ASR, "asrs" },
262
  { ARM_INS_BIC, "bics" },
263
  { ARM_INS_EOR, "eors" },
264
  { ARM_INS_LSL, "lsls" },
265
  { ARM_INS_LSR, "lsrs" },
266
  { ARM_INS_MLA, "mlas" },
267
  { ARM_INS_MOV, "movs" },
268
  { ARM_INS_MUL, "muls" },
269
  { ARM_INS_MVN, "mvns" },
270
  { ARM_INS_ORN, "orns" },
271
  { ARM_INS_ORR, "orrs" },
272
  { ARM_INS_ROR, "rors" },
273
  { ARM_INS_RRX, "rrxs" },
274
  { ARM_INS_RSB, "rsbs" },
275
  { ARM_INS_RSC, "rscs" },
276
  { ARM_INS_SBC, "sbcs" },
277
  { ARM_INS_SMLAL, "smlals" },
278
  { ARM_INS_SMULL, "smulls" },
279
  { ARM_INS_SUB, "subs" },
280
  { ARM_INS_UMLAL, "umlals" },
281
  { ARM_INS_UMULL, "umulls" },
282
283
  { ARM_INS_UADD8, "uadd8" },
284
};
285
286
void ARM_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
287
523k
{
288
523k
  if (((cs_struct *)ud)->detail != CS_OPT_ON)
289
0
    return;
290
291
  // check if this insn requests write-back
292
523k
  if (mci->writeback || (strrchr(insn_asm, '!')) != NULL) {
293
47.5k
    insn->detail->arm.writeback = true;
294
476k
  } else if (mci->csh->mode & CS_MODE_THUMB) {
295
    // handle some special instructions with writeback
296
        //printf(">> Opcode = %u\n", mci->Opcode);
297
379k
    switch(mci->Opcode) {
298
374k
      default:
299
374k
        break;
300
374k
      case ARM_t2LDC2L_PRE:
301
0
      case ARM_t2LDC2_PRE:
302
0
      case ARM_t2LDCL_PRE:
303
0
      case ARM_t2LDC_PRE:
304
305
0
      case ARM_t2LDRB_PRE:
306
0
      case ARM_t2LDRD_PRE:
307
0
      case ARM_t2LDRH_PRE:
308
0
      case ARM_t2LDRSB_PRE:
309
0
      case ARM_t2LDRSH_PRE:
310
0
      case ARM_t2LDR_PRE:
311
312
0
      case ARM_t2STC2L_PRE:
313
0
      case ARM_t2STC2_PRE:
314
0
      case ARM_t2STCL_PRE:
315
0
      case ARM_t2STC_PRE:
316
317
0
      case ARM_t2STRB_PRE:
318
0
      case ARM_t2STRD_PRE:
319
0
      case ARM_t2STRH_PRE:
320
0
      case ARM_t2STR_PRE:
321
0
        insn->detail->arm.writeback = true;
322
0
        break;
323
443
      case ARM_t2LDC2L_POST:
324
552
      case ARM_t2LDC2_POST:
325
708
      case ARM_t2LDCL_POST:
326
812
      case ARM_t2LDC_POST:
327
328
848
      case ARM_t2LDRB_POST:
329
1.09k
      case ARM_t2LDRD_POST:
330
1.20k
      case ARM_t2LDRH_POST:
331
1.33k
      case ARM_t2LDRSB_POST:
332
1.39k
      case ARM_t2LDRSH_POST:
333
1.48k
      case ARM_t2LDR_POST:
334
335
1.89k
      case ARM_t2STC2L_POST:
336
2.36k
      case ARM_t2STC2_POST:
337
2.73k
      case ARM_t2STCL_POST:
338
3.03k
      case ARM_t2STC_POST:
339
340
3.32k
      case ARM_t2STRB_POST:
341
4.39k
      case ARM_t2STRD_POST:
342
4.47k
      case ARM_t2STRH_POST:
343
4.74k
      case ARM_t2STR_POST:
344
4.74k
        insn->detail->arm.writeback = true;
345
4.74k
        insn->detail->arm.post_index = true;
346
4.74k
        break;
347
379k
    }
348
379k
  } else { // ARM mode
349
    // handle some special instructions with writeback
350
        //printf(">> Opcode = %u\n", mci->Opcode);
351
97.0k
    switch(mci->Opcode) {
352
90.1k
      default:
353
90.1k
        break;
354
90.1k
      case ARM_LDC2L_PRE:
355
0
      case ARM_LDC2_PRE:
356
0
      case ARM_LDCL_PRE:
357
0
      case ARM_LDC_PRE:
358
359
0
      case ARM_LDRD_PRE:
360
0
      case ARM_LDRH_PRE:
361
0
      case ARM_LDRSB_PRE:
362
0
      case ARM_LDRSH_PRE:
363
364
0
      case ARM_STC2L_PRE:
365
0
      case ARM_STC2_PRE:
366
0
      case ARM_STCL_PRE:
367
0
      case ARM_STC_PRE:
368
369
0
      case ARM_STRD_PRE:
370
0
      case ARM_STRH_PRE:
371
0
        insn->detail->arm.writeback = true;
372
0
        break;
373
790
      case ARM_LDC2L_POST:
374
885
      case ARM_LDC2_POST:
375
1.19k
      case ARM_LDCL_POST:
376
1.49k
      case ARM_LDC_POST:
377
378
1.49k
      case ARM_LDRBT_POST:
379
1.49k
      case ARM_LDRD_POST:
380
1.49k
      case ARM_LDRH_POST:
381
1.49k
      case ARM_LDRSB_POST:
382
1.49k
      case ARM_LDRSH_POST:
383
384
1.76k
      case ARM_STC2L_POST:
385
2.25k
      case ARM_STC2_POST:
386
2.44k
      case ARM_STCL_POST:
387
3.80k
      case ARM_STC_POST:
388
389
3.80k
      case ARM_STRBT_POST:
390
3.80k
      case ARM_STRD_POST:
391
3.80k
      case ARM_STRH_POST:
392
393
4.22k
      case ARM_LDRB_POST_IMM:
394
4.72k
      case ARM_LDR_POST_IMM:
395
4.78k
      case ARM_LDR_POST_REG:
396
5.34k
      case ARM_STRB_POST_IMM:
397
398
6.47k
      case ARM_STR_POST_IMM:
399
6.91k
      case ARM_STR_POST_REG:
400
6.91k
        insn->detail->arm.writeback = true;
401
6.91k
        insn->detail->arm.post_index = true;
402
6.91k
        break;
403
97.0k
    }
404
97.0k
  }
405
406
  // check if this insn requests update flags
407
523k
  if (insn->detail->arm.update_flags == false) {
408
    // some insn still update flags, regardless of tabgen info
409
368k
    unsigned int i, j;
410
411
11.0M
    for (i = 0; i < ARR_SIZE(insn_update_flgs); i++) {
412
10.6M
      if (insn->id == insn_update_flgs[i].id &&
413
10.6M
          !strncmp(insn_asm, insn_update_flgs[i].name,
414
32.7k
            strlen(insn_update_flgs[i].name))) {
415
34
        insn->detail->arm.update_flags = true;
416
        // we have to update regs_write array as well
417
34
        for (j = 0; j < ARR_SIZE(insn->detail->regs_write); j++) {
418
34
          if (insn->detail->regs_write[j] == 0) {
419
34
            insn->detail->regs_write[j] = ARM_REG_CPSR;
420
34
            break;
421
34
          }
422
34
        }
423
34
        break;
424
34
      }
425
10.6M
    }
426
368k
  }
427
428
  // instruction should not have invalid CC
429
523k
  if (insn->detail->arm.cc == ARM_CC_INVALID) {
430
55.2k
    insn->detail->arm.cc = ARM_CC_AL;
431
55.2k
  }
432
433
  // manual fix for some special instructions
434
  // printf(">>> id: %u, mcid: %u\n", insn->id, mci->Opcode);
435
523k
  switch(mci->Opcode) {
436
523k
    default:
437
523k
      break;
438
523k
    case ARM_MOVPCLR:
439
6
      insn->detail->arm.operands[0].type = ARM_OP_REG;
440
6
      insn->detail->arm.operands[0].reg = ARM_REG_PC;
441
6
      insn->detail->arm.operands[0].access = CS_AC_WRITE;
442
6
      insn->detail->arm.operands[1].type = ARM_OP_REG;
443
6
      insn->detail->arm.operands[1].reg = ARM_REG_LR;
444
6
      insn->detail->arm.operands[1].access = CS_AC_READ;
445
6
      insn->detail->arm.op_count = 2;
446
6
      break;
447
523k
  }
448
523k
}
449
450
void ARM_printInst(MCInst *MI, SStream *O, void *Info)
451
523k
{
452
523k
  MCRegisterInfo *MRI = (MCRegisterInfo *)Info;
453
523k
  unsigned Opcode = MCInst_getOpcode(MI), tmp, i;
454
455
  //printf(">>> Opcode = %u\n", Opcode);
456
523k
  switch (Opcode) {
457
    // Check for MOVs and print canonical forms, instead.
458
197
    case ARM_MOVsr: {
459
      // FIXME: Thumb variants?
460
197
      unsigned int opc;
461
197
      MCOperand *Dst = MCInst_getOperand(MI, 0);
462
197
      MCOperand *MO1 = MCInst_getOperand(MI, 1);
463
197
      MCOperand *MO2 = MCInst_getOperand(MI, 2);
464
197
      MCOperand *MO3 = MCInst_getOperand(MI, 3);
465
466
197
      opc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO3));
467
197
      SStream_concat0(O, ARM_AM_getShiftOpcStr(opc));
468
469
197
      switch (opc) {
470
0
        default: break;
471
39
        case ARM_AM_asr:
472
39
           MCInst_setOpcodePub(MI, ARM_INS_ASR);
473
39
           break;
474
42
        case ARM_AM_lsl:
475
42
           MCInst_setOpcodePub(MI, ARM_INS_LSL);
476
42
           break;
477
1
        case ARM_AM_lsr:
478
1
           MCInst_setOpcodePub(MI, ARM_INS_LSR);
479
1
           break;
480
115
        case ARM_AM_ror:
481
115
           MCInst_setOpcodePub(MI, ARM_INS_ROR);
482
115
           break;
483
0
        case ARM_AM_rrx:
484
0
           MCInst_setOpcodePub(MI, ARM_INS_RRX);
485
0
           break;
486
197
      }
487
488
197
      printSBitModifierOperand(MI, 6, O);
489
197
      printPredicateOperand(MI, 4, O);
490
491
197
      SStream_concat0(O, "\t");
492
197
      printRegName(MI->csh, O, MCOperand_getReg(Dst));
493
494
197
      if (MI->csh->detail) {
495
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
496
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(Dst);
497
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
498
197
        MI->flat_insn->detail->arm.op_count++;
499
197
      }
500
501
197
      SStream_concat0(O, ", ");
502
197
      printRegName(MI->csh, O, MCOperand_getReg(MO1));
503
504
197
      if (MI->csh->detail) {
505
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
506
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
507
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
508
197
        MI->flat_insn->detail->arm.op_count++;
509
197
      }
510
511
197
      SStream_concat0(O, ", ");
512
197
      printRegName(MI->csh, O, MCOperand_getReg(MO2));
513
514
197
      if (MI->csh->detail) {
515
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
516
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO2);
517
197
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
518
197
        MI->flat_insn->detail->arm.op_count++;
519
197
      }
520
521
197
      return;
522
197
    }
523
524
473
    case ARM_MOVsi: {
525
      // FIXME: Thumb variants?
526
473
      unsigned int opc;
527
473
      MCOperand *Dst = MCInst_getOperand(MI, 0);
528
473
      MCOperand *MO1 = MCInst_getOperand(MI, 1);
529
473
      MCOperand *MO2 = MCInst_getOperand(MI, 2);
530
531
473
      opc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2));
532
473
      SStream_concat0(O, ARM_AM_getShiftOpcStr(opc));
533
534
473
      switch(opc) {
535
0
        default:
536
0
          break;
537
66
        case ARM_AM_asr:
538
66
          MCInst_setOpcodePub(MI, ARM_INS_ASR);
539
66
          break;
540
186
        case ARM_AM_lsl:
541
186
          MCInst_setOpcodePub(MI, ARM_INS_LSL);
542
186
          break;
543
112
        case ARM_AM_lsr:
544
112
          MCInst_setOpcodePub(MI, ARM_INS_LSR);
545
112
          break;
546
82
        case ARM_AM_ror:
547
82
          MCInst_setOpcodePub(MI, ARM_INS_ROR);
548
82
          break;
549
27
        case ARM_AM_rrx:
550
27
          MCInst_setOpcodePub(MI, ARM_INS_RRX);
551
27
          break;
552
473
      }
553
554
473
      printSBitModifierOperand(MI, 5, O);
555
473
      printPredicateOperand(MI, 3, O);
556
557
473
      SStream_concat0(O, "\t");
558
473
      printRegName(MI->csh, O, MCOperand_getReg(Dst));
559
560
473
      if (MI->csh->detail) {
561
473
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
562
473
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(Dst);
563
473
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
564
473
        MI->flat_insn->detail->arm.op_count++;
565
473
      }
566
567
473
      SStream_concat0(O, ", ");
568
473
      printRegName(MI->csh, O, MCOperand_getReg(MO1));
569
473
      if (MI->csh->detail) {
570
473
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
571
473
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
572
473
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
573
473
        MI->flat_insn->detail->arm.op_count++;
574
473
      }
575
576
473
      if (opc == ARM_AM_rrx) {
577
        //printAnnotation(O, Annot);
578
27
        return;
579
27
      }
580
581
446
      SStream_concat0(O, ", ");
582
446
      tmp = translateShiftImm(getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
583
446
      printUInt32Bang(O, tmp);
584
446
      if (MI->csh->detail) {
585
446
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type =
586
446
          (arm_shifter)opc;
587
446
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = tmp;
588
446
      }
589
590
446
      return;
591
473
    }
592
593
    // A8.6.123 PUSH
594
599
    case ARM_STMDB_UPD:
595
858
    case ARM_t2STMDB_UPD:
596
858
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP &&
597
858
            MCInst_getNumOperands(MI) > 5) {
598
        // Should only print PUSH if there are at least two registers in the list.
599
282
        SStream_concat0(O, "push");
600
282
        MCInst_setOpcodePub(MI, ARM_INS_PUSH);
601
282
        printPredicateOperand(MI, 2, O);
602
603
282
        if (Opcode == ARM_t2STMDB_UPD)
604
124
          SStream_concat0(O, ".w");
605
606
282
        SStream_concat0(O, "\t");
607
608
282
        if (MI->csh->detail) {
609
282
          MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
610
282
          MI->flat_insn->detail->regs_read_count++;
611
282
          MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
612
282
          MI->flat_insn->detail->regs_write_count++;
613
282
        }
614
615
282
        printRegisterList(MI, 4, O);
616
282
        return;
617
282
      } else
618
576
        break;
619
620
667
    case ARM_STR_PRE_IMM:
621
667
      if (MCOperand_getReg(MCInst_getOperand(MI, 2)) == ARM_SP &&
622
667
          MCOperand_getImm(MCInst_getOperand(MI, 3)) == -4) {
623
0
        SStream_concat0(O, "push");
624
0
        MCInst_setOpcodePub(MI, ARM_INS_PUSH);
625
626
0
        printPredicateOperand(MI, 4, O);
627
628
0
        SStream_concat0(O, "\t{");
629
630
0
        printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, 1)));
631
632
0
        if (MI->csh->detail) {
633
0
#ifndef CAPSTONE_DIET
634
0
          uint8_t access;
635
0
#endif
636
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
637
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 1));
638
0
#ifndef CAPSTONE_DIET
639
0
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
640
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
641
0
          MI->ac_idx++;
642
0
#endif
643
0
          MI->flat_insn->detail->arm.op_count++;
644
0
        }
645
646
0
        SStream_concat0(O, "}");
647
648
0
        return;
649
0
      } else
650
667
        break;
651
652
    // A8.6.122 POP
653
423
    case ARM_LDMIA_UPD:
654
596
    case ARM_t2LDMIA_UPD:
655
596
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP &&
656
596
          MCInst_getNumOperands(MI) > 5) {
657
        // Should only print POP if there are at least two registers in the list.
658
51
        SStream_concat0(O, "pop");
659
51
        MCInst_setOpcodePub(MI, ARM_INS_POP);
660
661
51
        printPredicateOperand(MI, 2, O);
662
51
        if (Opcode == ARM_t2LDMIA_UPD)
663
29
          SStream_concat0(O, ".w");
664
665
51
        SStream_concat0(O, "\t");
666
667
        // unlike LDM, POP only write to registers, so skip the 1st access code
668
51
        MI->ac_idx = 1;
669
51
        if (MI->csh->detail) {
670
51
          MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
671
51
          MI->flat_insn->detail->regs_read_count++;
672
51
          MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
673
51
          MI->flat_insn->detail->regs_write_count++;
674
51
        }
675
676
51
        printRegisterList(MI, 4, O);
677
678
51
        return;
679
51
      }
680
545
      break;
681
682
545
    case ARM_LDR_POST_IMM:
683
507
      if (MCOperand_getReg(MCInst_getOperand(MI, 2)) == ARM_SP) {
684
129
        MCOperand *MO2 = MCInst_getOperand(MI, 4);
685
686
129
        if (getAM2Offset((unsigned int)MCOperand_getImm(MO2)) == 4) {
687
90
          SStream_concat0(O, "pop");
688
90
          MCInst_setOpcodePub(MI, ARM_INS_POP);
689
90
          printPredicateOperand(MI, 5, O);
690
90
          SStream_concat0(O, "\t{");
691
692
90
          printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, 0)));
693
694
90
          if (MI->csh->detail) {
695
90
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
696
90
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
697
90
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
698
90
            MI->flat_insn->detail->arm.op_count++;
699
                        // this instruction implicitly read/write SP register
700
90
                        MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
701
90
                        MI->flat_insn->detail->regs_read_count++;
702
90
                        MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
703
90
                        MI->flat_insn->detail->regs_write_count++;
704
90
          }
705
90
          SStream_concat0(O, "}");
706
90
          return;
707
90
        }
708
129
      }
709
417
      break;
710
711
    // A8.6.355 VPUSH
712
417
    case ARM_VSTMSDB_UPD:
713
1.31k
    case ARM_VSTMDDB_UPD:
714
1.31k
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP) {
715
876
        SStream_concat0(O, "vpush");
716
876
        MCInst_setOpcodePub(MI, ARM_INS_VPUSH);
717
876
        printPredicateOperand(MI, 2, O);
718
876
        SStream_concat0(O, "\t");
719
876
        printRegisterList(MI, 4, O);
720
876
        return;
721
876
      }
722
439
      break;
723
724
    // A8.6.354 VPOP
725
439
    case ARM_VLDMSIA_UPD:
726
309
    case ARM_VLDMDIA_UPD:
727
309
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP) {
728
103
        SStream_concat0(O, "vpop");
729
103
        MCInst_setOpcodePub(MI, ARM_INS_VPOP);
730
103
        printPredicateOperand(MI, 2, O);
731
103
        SStream_concat0(O, "\t");
732
103
        printRegisterList(MI, 4, O);
733
103
        return;
734
103
      }
735
206
      break;
736
737
5.17k
    case ARM_tLDMIA: {
738
5.17k
        bool Writeback = true;
739
5.17k
        unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, 0));
740
5.17k
        unsigned i;
741
742
27.6k
        for (i = 3; i < MCInst_getNumOperands(MI); ++i) {
743
22.5k
          if (MCOperand_getReg(MCInst_getOperand(MI, i)) == BaseReg)
744
2.51k
            Writeback = false;
745
22.5k
        }
746
747
5.17k
        SStream_concat0(O, "ldm");
748
5.17k
        MCInst_setOpcodePub(MI, ARM_INS_LDM);
749
750
5.17k
        printPredicateOperand(MI, 1, O);
751
5.17k
        SStream_concat0(O, "\t");
752
5.17k
        printRegName(MI->csh, O, BaseReg);
753
5.17k
        if (MI->csh->detail) {
754
5.17k
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
755
5.17k
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = BaseReg;
756
5.17k
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ | CS_AC_WRITE;
757
5.17k
          MI->flat_insn->detail->arm.op_count++;
758
5.17k
        }
759
760
5.17k
        if (Writeback) {
761
2.66k
          MI->writeback = true;
762
2.66k
          SStream_concat0(O, "!");
763
2.66k
        }
764
765
5.17k
        SStream_concat0(O, ", ");
766
5.17k
        printRegisterList(MI, 3, O);
767
5.17k
        return;
768
309
      }
769
770
    // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
771
    // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
772
    // a single GPRPair reg operand is used in the .td file to replace the two
773
    // GPRs. However, when decoding them, the two GRPs cannot be automatically
774
    // expressed as a GPRPair, so we have to manually merge them.
775
    // FIXME: We would really like to be able to tablegen'erate this.
776
572
    case ARM_LDREXD:
777
1.24k
    case ARM_STREXD:
778
1.25k
    case ARM_LDAEXD:
779
1.27k
    case ARM_STLEXD: {
780
1.27k
      const MCRegisterClass *MRC = MCRegisterInfo_getRegClass(MRI, ARM_GPRRegClassID);
781
1.27k
      bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;
782
1.27k
      unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, isStore ? 1 : 0));
783
784
1.27k
      if (MCRegisterClass_contains(MRC, Reg)) {
785
0
          MCInst NewMI;
786
787
0
          MCInst_Init(&NewMI);
788
0
          MCInst_setOpcode(&NewMI, Opcode);
789
790
0
          if (isStore)
791
0
          MCInst_addOperand2(&NewMI, MCInst_getOperand(MI, 0));
792
793
0
          MCOperand_CreateReg0(&NewMI, MCRegisterInfo_getMatchingSuperReg(MRI, Reg, ARM_gsub_0,
794
0
              MCRegisterInfo_getRegClass(MRI, ARM_GPRPairRegClassID)));
795
796
          // Copy the rest operands into NewMI.
797
0
          for(i = isStore ? 3 : 2; i < MCInst_getNumOperands(MI); ++i)
798
0
          MCInst_addOperand2(&NewMI, MCInst_getOperand(MI, i));
799
800
0
          printInstruction(&NewMI, O);
801
0
          return;
802
0
      }
803
1.27k
      break;
804
1.27k
    }
805
806
1.27k
    case ARM_TSB:
807
74
    case ARM_t2TSB:
808
74
      SStream_concat0(O, "tsb\tcsync");
809
74
      MCInst_setOpcodePub(MI, ARM_INS_TSB);
810
      // TODO: add csync to operands[]?
811
74
      return;
812
523k
  }
813
814
516k
  MI->MRI = MRI;
815
816
516k
  if (!printAliasInstr(MI, O)) {
817
513k
    printInstruction(MI, O);
818
513k
  }
819
516k
}
820
821
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
822
822k
{
823
822k
  int32_t imm;
824
822k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
825
826
822k
  if (MCOperand_isReg(Op)) {
827
684k
    unsigned Reg = MCOperand_getReg(Op);
828
829
684k
    printRegName(MI->csh, O, Reg);
830
831
684k
    if (MI->csh->detail) {
832
684k
      if (MI->csh->doing_mem) {
833
0
        if (MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base == ARM_REG_INVALID)
834
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = Reg;
835
0
        else
836
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = Reg;
837
684k
      } else {
838
684k
#ifndef CAPSTONE_DIET
839
684k
        uint8_t access;
840
684k
#endif
841
842
684k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
843
684k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg;
844
684k
#ifndef CAPSTONE_DIET
845
684k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
846
684k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
847
684k
        MI->ac_idx++;
848
684k
#endif
849
684k
        MI->flat_insn->detail->arm.op_count++;
850
684k
      }
851
684k
    }
852
684k
  } else if (MCOperand_isImm(Op)) {
853
137k
    unsigned int opc = MCInst_getOpcode(MI);
854
855
137k
    imm = (int32_t)MCOperand_getImm(Op);
856
857
    // relative branch only has relative offset, so we have to update it
858
    // to reflect absolute address. 
859
    // Note: in ARM, PC is always 2 instructions ahead, so we have to
860
    // add 8 in ARM mode, or 4 in Thumb mode
861
    // printf(">> opcode: %u\n", MCInst_getOpcode(MI));
862
137k
    if (ARM_rel_branch(MI->csh, opc)) {
863
25.9k
      uint32_t address;
864
865
      // only do this for relative branch
866
25.9k
      if (MI->csh->mode & CS_MODE_THUMB) {
867
19.3k
        address = (uint32_t)MI->address + 4;
868
19.3k
        if (ARM_blx_to_arm_mode(MI->csh, opc)) {
869
          // here need to align down to the nearest 4-byte address
870
361
#define _ALIGN_DOWN(v, align_width) ((v/align_width)*align_width)
871
361
          address = _ALIGN_DOWN(address, 4);
872
361
#undef _ALIGN_DOWN
873
361
        }
874
19.3k
      } else {
875
6.57k
        address = (uint32_t)MI->address + 8;
876
6.57k
      }
877
878
25.9k
      imm += address;
879
25.9k
      printUInt32Bang(O, imm);
880
111k
    } else {
881
111k
      switch(MI->flat_insn->id) {
882
110k
        default:
883
110k
          if (MI->csh->imm_unsigned)
884
0
            printUInt32Bang(O, imm);
885
110k
          else
886
110k
            printInt32Bang(O, imm);
887
110k
          break;
888
698
        case ARM_INS_AND:
889
802
        case ARM_INS_ORR:
890
884
        case ARM_INS_EOR:
891
1.34k
        case ARM_INS_BIC:
892
1.38k
        case ARM_INS_MVN:
893
          // do not print number in negative form
894
1.38k
          printUInt32Bang(O, imm);
895
1.38k
          break;
896
111k
      }
897
111k
    }
898
899
137k
    if (MI->csh->detail) {
900
137k
      if (MI->csh->doing_mem)
901
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = imm;
902
137k
      else {
903
137k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
904
137k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
905
137k
        MI->flat_insn->detail->arm.op_count++;
906
137k
      }
907
137k
    }
908
137k
  }
909
822k
}
910
911
static void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O)
912
12.8k
{
913
12.8k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
914
12.8k
  int32_t OffImm;
915
12.8k
  bool isSub;
916
12.8k
  SStream_concat0(O, "[pc, ");
917
918
12.8k
  OffImm = (int32_t)MCOperand_getImm(MO1);
919
12.8k
  isSub = OffImm < 0;
920
921
  // Special value for #-0. All others are normal.
922
12.8k
  if (OffImm == INT32_MIN)
923
154
    OffImm = 0;
924
925
12.8k
  if (isSub) {
926
3.47k
    SStream_concat(O, "#-0x%x", -OffImm);
927
9.35k
  } else {
928
9.35k
    printUInt32Bang(O, OffImm);
929
9.35k
  }
930
931
12.8k
  SStream_concat0(O, "]");
932
933
12.8k
  if (MI->csh->detail) {
934
12.8k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
935
12.8k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = ARM_REG_PC;
936
12.8k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
937
12.8k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
938
12.8k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
939
12.8k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
940
12.8k
    MI->flat_insn->detail->arm.op_count++;
941
12.8k
  }
942
12.8k
}
943
944
// so_reg is a 4-operand unit corresponding to register forms of the A5.1
945
// "Addressing Mode 1 - Data-processing operands" forms.  This includes:
946
//    REG 0   0           - e.g. R5
947
//    REG REG 0,SH_OPC    - e.g. R5, ROR R3
948
//    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3
949
static void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
950
4.19k
{
951
4.19k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
952
4.19k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
953
4.19k
  MCOperand *MO3 = MCInst_getOperand(MI, OpNum + 2);
954
4.19k
  ARM_AM_ShiftOpc ShOpc;
955
956
4.19k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
957
958
4.19k
  if (MI->csh->detail) {
959
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
960
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
961
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
962
963
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (MCOperand_getImm(MO3) & 7) + ARM_SFT_ASR_REG - 1;
964
4.19k
    MI->flat_insn->detail->arm.op_count++;
965
4.19k
  }
966
967
  // Print the shift opc.
968
4.19k
  ShOpc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO3));
969
4.19k
  SStream_concat0(O, ", ");
970
4.19k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
971
4.19k
  if (ShOpc == ARM_AM_rrx)
972
0
    return;
973
974
4.19k
  SStream_concat0(O, " ");
975
976
4.19k
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
977
978
4.19k
  if (MI->csh->detail)
979
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = MCOperand_getReg(MO2);
980
4.19k
}
981
982
static void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
983
8.59k
{
984
8.59k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
985
8.59k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
986
987
8.59k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
988
989
8.59k
  if (MI->csh->detail) {
990
8.59k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
991
8.59k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
992
8.59k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
993
8.59k
    MI->flat_insn->detail->arm.op_count++;
994
8.59k
  }
995
996
  // Print the shift opc.
997
8.59k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2)),
998
8.59k
      getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
999
8.59k
}
1000
1001
//===--------------------------------------------------------------------===//
1002
// Addressing Mode #2
1003
//===--------------------------------------------------------------------===//
1004
1005
static void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O)
1006
4.08k
{
1007
4.08k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1008
4.08k
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1009
4.08k
  MCOperand *MO3 = MCInst_getOperand(MI, Op + 2);
1010
4.08k
  unsigned int imm3 = (unsigned int)MCOperand_getImm(MO3);
1011
4.08k
  ARM_AM_AddrOpc subtracted = getAM2Op((unsigned int)MCOperand_getImm(MO3));
1012
1013
4.08k
  SStream_concat0(O, "[");
1014
4.08k
  set_mem_access(MI, true);
1015
1016
4.08k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1017
4.08k
  if (MI->csh->detail) {
1018
4.08k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1019
4.08k
  }
1020
1021
4.08k
  if (!MCOperand_getReg(MO2)) {
1022
0
    unsigned tmp = getAM2Offset(imm3);
1023
0
    if (tmp) { // Don't print +0.
1024
0
      subtracted = getAM2Op(imm3);
1025
1026
0
      SStream_concat0(O, ", ");
1027
0
      if (tmp > HEX_THRESHOLD)
1028
0
        SStream_concat(O, "#%s0x%x", ARM_AM_getAddrOpcStr(subtracted), tmp);
1029
0
      else
1030
0
        SStream_concat(O, "#%s%u", ARM_AM_getAddrOpcStr(subtracted), tmp);
1031
0
      if (MI->csh->detail) {
1032
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (arm_shifter)getAM2Op(imm3);
1033
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = tmp;
1034
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1035
0
      }
1036
0
    }
1037
1038
0
    SStream_concat0(O, "]");
1039
0
    set_mem_access(MI, false);
1040
1041
0
    return;
1042
0
  }
1043
1044
4.08k
  SStream_concat0(O, ", ");
1045
4.08k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1046
4.08k
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1047
4.08k
  if (MI->csh->detail) {
1048
4.08k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1049
4.08k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1050
4.08k
  }
1051
1052
4.08k
  printRegImmShift(MI, O, getAM2ShiftOpc(imm3), getAM2Offset(imm3));
1053
4.08k
  SStream_concat0(O, "]");
1054
4.08k
  set_mem_access(MI, false);
1055
4.08k
}
1056
1057
static void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)
1058
82
{
1059
82
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1060
82
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1061
1062
82
  SStream_concat0(O, "[");
1063
82
  set_mem_access(MI, true);
1064
1065
82
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1066
1067
82
  if (MI->csh->detail)
1068
82
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1069
1070
82
  SStream_concat0(O, ", ");
1071
82
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1072
1073
82
  if (MI->csh->detail)
1074
82
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1075
1076
82
  SStream_concat0(O, "]");
1077
82
  set_mem_access(MI, false);
1078
82
}
1079
1080
static void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)
1081
341
{
1082
341
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1083
341
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1084
1085
341
  SStream_concat0(O, "[");
1086
341
  set_mem_access(MI, true);
1087
1088
341
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1089
1090
341
  if (MI->csh->detail)
1091
341
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1092
1093
341
  SStream_concat0(O, ", ");
1094
341
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1095
1096
341
  if (MI->csh->detail)
1097
341
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1098
1099
341
  SStream_concat0(O, ", lsl #1]");
1100
1101
341
  if (MI->csh->detail) {
1102
341
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = ARM_SFT_LSL;
1103
341
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = 1;
1104
341
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.lshift = 1;
1105
341
  }
1106
1107
341
  set_mem_access(MI, false);
1108
341
}
1109
1110
static void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)
1111
4.08k
{
1112
4.08k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1113
1114
4.08k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
1115
0
    printOperand(MI, Op, O);
1116
0
    return;
1117
0
  }
1118
1119
//#ifndef NDEBUG
1120
//  const MCOperand &MO3 = MI->getOperand(Op + 2);
1121
//  unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
1122
//  assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
1123
//#endif
1124
1125
4.08k
  printAM2PreOrOffsetIndexOp(MI, Op, O);
1126
4.08k
}
1127
1128
static void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1129
7.34k
{
1130
7.34k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1131
7.34k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1132
7.34k
  ARM_AM_AddrOpc subtracted = getAM2Op((unsigned int)MCOperand_getImm(MO2));
1133
1134
7.34k
  if (!MCOperand_getReg(MO1)) {
1135
5.50k
    unsigned ImmOffs = getAM2Offset((unsigned int)MCOperand_getImm(MO2));
1136
5.50k
    if (ImmOffs > HEX_THRESHOLD)
1137
5.10k
      SStream_concat(O, "#%s0x%x",
1138
5.10k
          ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1139
394
    else
1140
394
      SStream_concat(O, "#%s%u",
1141
394
          ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1142
1143
5.50k
    if (MI->csh->detail) {
1144
5.50k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1145
5.50k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = ImmOffs;
1146
5.50k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1147
5.50k
      MI->flat_insn->detail->arm.op_count++;
1148
5.50k
    }
1149
5.50k
    return;
1150
5.50k
  }
1151
1152
1.83k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1153
1.83k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1154
1155
1.83k
  if (MI->csh->detail) {
1156
1.83k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1157
1.83k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1158
1.83k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1159
1.83k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1160
1.83k
    MI->flat_insn->detail->arm.op_count++;
1161
1.83k
  }
1162
1163
1.83k
  printRegImmShift(MI, O, getAM2ShiftOpc((unsigned int)MCOperand_getImm(MO2)),
1164
1.83k
      getAM2Offset((unsigned int)MCOperand_getImm(MO2)));
1165
1.83k
}
1166
1167
//===--------------------------------------------------------------------===//
1168
// Addressing Mode #3
1169
//===--------------------------------------------------------------------===//
1170
1171
static void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O,
1172
    bool AlwaysPrintImm0)
1173
3.48k
{
1174
3.48k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1175
3.48k
  MCOperand *MO2 = MCInst_getOperand(MI, Op+1);
1176
3.48k
  MCOperand *MO3 = MCInst_getOperand(MI, Op+2);
1177
3.48k
  ARM_AM_AddrOpc sign = getAM3Op((unsigned int)MCOperand_getImm(MO3));
1178
3.48k
  unsigned ImmOffs;
1179
1180
3.48k
  SStream_concat0(O, "[");
1181
3.48k
  set_mem_access(MI, true);
1182
1183
3.48k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1184
1185
3.48k
  if (MI->csh->detail)
1186
3.48k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1187
1188
3.48k
  if (MCOperand_getReg(MO2)) {
1189
1.54k
    SStream_concat0(O, ", ");
1190
1.54k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(sign));
1191
1192
1.54k
    printRegName(MI->csh, O, MCOperand_getReg(MO2));
1193
1194
1.54k
    if (MI->csh->detail) {
1195
1.54k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1196
1.54k
      if (sign == ARM_AM_sub) {
1197
808
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = -1;
1198
808
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = true;
1199
808
      }
1200
1.54k
    }
1201
1202
1.54k
    SStream_concat0(O, "]");
1203
1.54k
    set_mem_access(MI, false);
1204
1205
1.54k
    return;
1206
1.54k
  }
1207
1208
  // If the op is sub we have to print the immediate even if it is 0
1209
1.94k
  ImmOffs = getAM3Offset((unsigned int)MCOperand_getImm(MO3));
1210
1211
1.94k
  if (AlwaysPrintImm0 || ImmOffs || (sign == ARM_AM_sub)) {
1212
1.87k
    if (ImmOffs > HEX_THRESHOLD)
1213
1.61k
      SStream_concat(O, ", #%s0x%x", ARM_AM_getAddrOpcStr(sign), ImmOffs);
1214
266
    else
1215
266
      SStream_concat(O, ", #%s%u", ARM_AM_getAddrOpcStr(sign), ImmOffs);
1216
1.87k
  }
1217
1218
1.94k
  if (MI->csh->detail) {
1219
1.94k
    if (sign == ARM_AM_sub) {
1220
712
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs;
1221
712
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = true;
1222
712
    } else
1223
1.22k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = (int)ImmOffs;
1224
1.94k
  }
1225
1226
1.94k
  SStream_concat0(O, "]");
1227
1.94k
  set_mem_access(MI, false);
1228
1.94k
}
1229
1230
static void printAddrMode3Operand(MCInst *MI, unsigned Op, SStream *O,
1231
    bool AlwaysPrintImm0)
1232
3.48k
{
1233
3.48k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1234
1235
3.48k
  if (!MCOperand_isReg(MO1)) {   // For label symbolic references.
1236
0
    printOperand(MI, Op, O);
1237
0
    return;
1238
0
  }
1239
1240
3.48k
  printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
1241
3.48k
}
1242
1243
static void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1244
3.84k
{
1245
3.84k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1246
3.84k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1247
3.84k
  ARM_AM_AddrOpc subtracted = getAM3Op((unsigned int)MCOperand_getImm(MO2));
1248
3.84k
  unsigned ImmOffs;
1249
1250
3.84k
  if (MCOperand_getReg(MO1)) {
1251
2.64k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1252
2.64k
    printRegName(MI->csh, O, MCOperand_getReg(MO1));
1253
1254
2.64k
    if (MI->csh->detail) {
1255
2.64k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1256
2.64k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1257
2.64k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1258
2.64k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1259
2.64k
      MI->flat_insn->detail->arm.op_count++;
1260
2.64k
    }
1261
1262
2.64k
    return;
1263
2.64k
  }
1264
1265
1.20k
  ImmOffs = getAM3Offset((unsigned int)MCOperand_getImm(MO2));
1266
1.20k
  if (ImmOffs > HEX_THRESHOLD)
1267
602
    SStream_concat(O, "#%s0x%x", ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1268
601
  else
1269
601
    SStream_concat(O, "#%s%u", ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1270
1271
1.20k
  if (MI->csh->detail) {
1272
1.20k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1273
1.20k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = ImmOffs;
1274
1.20k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1275
1.20k
    MI->flat_insn->detail->arm.op_count++;
1276
1.20k
  }
1277
1.20k
}
1278
1279
static void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, SStream *O)
1280
766
{
1281
766
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1282
766
  unsigned Imm = (unsigned int)MCOperand_getImm(MO);
1283
1284
766
  if ((Imm & 0xff) > HEX_THRESHOLD)
1285
648
    SStream_concat(O, "#%s0x%x", ((Imm & 256) ? "" : "-"), (Imm & 0xff));
1286
118
  else
1287
118
    SStream_concat(O, "#%s%u", ((Imm & 256) ? "" : "-"), (Imm & 0xff));
1288
1289
766
  if (MI->csh->detail) {
1290
766
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1291
766
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Imm & 0xff;
1292
766
    MI->flat_insn->detail->arm.op_count++;
1293
766
  }
1294
766
}
1295
1296
static void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1297
2.05k
{
1298
2.05k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1299
2.05k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1300
1301
2.05k
  SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));
1302
2.05k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1303
1304
2.05k
  if (MI->csh->detail) {
1305
2.05k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1306
2.05k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1307
2.05k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1308
2.05k
    MI->flat_insn->detail->arm.op_count++;
1309
2.05k
  }
1310
2.05k
}
1311
1312
static void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O)
1313
6.16k
{
1314
6.16k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1315
6.16k
  int Imm = (int)MCOperand_getImm(MO);
1316
1317
6.16k
  if (((Imm & 0xff) << 2) > HEX_THRESHOLD) {
1318
5.70k
    SStream_concat(O, "#%s0x%x", ((Imm & 256) ? "" : "-"), ((Imm & 0xff) << 2));
1319
5.70k
  } else {
1320
459
    SStream_concat(O, "#%s%u", ((Imm & 256) ? "" : "-"), ((Imm & 0xff) << 2));
1321
459
  }
1322
1323
6.16k
  if (MI->csh->detail) {
1324
6.16k
    int v = (Imm & 256) ? ((Imm & 0xff) << 2) : -((Imm & 0xff) << 2);
1325
6.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1326
6.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = v;
1327
6.16k
    MI->flat_insn->detail->arm.op_count++;
1328
6.16k
  }
1329
6.16k
}
1330
1331
static void printAddrMode5Operand(MCInst *MI, unsigned OpNum, SStream *O,
1332
    bool AlwaysPrintImm0)
1333
12.5k
{
1334
12.5k
  unsigned ImmOffs;
1335
12.5k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1336
12.5k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1337
12.5k
  ARM_AM_AddrOpc Op = ARM_AM_getAM5Op((unsigned int)MCOperand_getImm(MO2));
1338
1339
12.5k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
1340
0
    printOperand(MI, OpNum, O);
1341
0
    return;
1342
0
  }
1343
1344
12.5k
  SStream_concat0(O, "[");
1345
12.5k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1346
1347
12.5k
  if (MI->csh->detail) {
1348
12.5k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
1349
12.5k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1350
12.5k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
1351
12.5k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
1352
12.5k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
1353
12.5k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1354
12.5k
  }
1355
1356
12.5k
  ImmOffs = ARM_AM_getAM5Offset((unsigned int)MCOperand_getImm(MO2));
1357
12.5k
  if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) {
1358
12.2k
    if (ImmOffs * 4 > HEX_THRESHOLD)
1359
11.2k
      SStream_concat(O, ", #%s0x%x",
1360
11.2k
          ARM_AM_getAddrOpcStr(Op),
1361
11.2k
          ImmOffs * 4);
1362
986
    else
1363
986
      SStream_concat(O, ", #%s%u",
1364
986
          ARM_AM_getAddrOpcStr(Op),
1365
986
          ImmOffs * 4);
1366
1367
12.2k
    if (MI->csh->detail) {
1368
12.2k
      if (Op)
1369
6.69k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = ImmOffs * 4;
1370
5.51k
      else
1371
5.51k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs * 4;
1372
12.2k
    }
1373
12.2k
  }
1374
1375
12.5k
  SStream_concat0(O, "]");
1376
1377
12.5k
  if (MI->csh->detail) {
1378
12.5k
    MI->flat_insn->detail->arm.op_count++;
1379
12.5k
  }
1380
12.5k
}
1381
1382
static void printAddrMode5FP16Operand(MCInst *MI, unsigned OpNum, SStream *O,
1383
    bool AlwaysPrintImm0)
1384
605
{
1385
605
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1386
605
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1387
605
  unsigned ImmOffs = getAM5FP16Offset((unsigned)MCOperand_getImm(MO2));
1388
605
  unsigned Op = getAM5FP16Op((unsigned)MCOperand_getImm(MO2));
1389
1390
605
  if (!MCOperand_isReg(MO1)) {  // FIXME: This is for CP entries, but isn't right.
1391
0
    printOperand(MI, OpNum, O);
1392
0
    return;
1393
0
  }
1394
1395
605
  SStream_concat0(O, "[");
1396
605
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1397
1398
605
  if (MI->csh->detail) {
1399
605
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
1400
605
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1401
605
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
1402
605
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
1403
605
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
1404
605
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1405
605
  }
1406
1407
605
  if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) {
1408
523
  if (ImmOffs * 2 > HEX_THRESHOLD)
1409
503
    SStream_concat(O, ", #%s0x%x", ARM_AM_getAddrOpcStr(Op), ImmOffs * 2);
1410
20
  else
1411
20
    SStream_concat(O, ", #%s%u", ARM_AM_getAddrOpcStr(Op), ImmOffs * 2);
1412
1413
523
  if (MI->csh->detail) {
1414
523
    if (Op)
1415
198
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = ImmOffs * 2;
1416
325
    else
1417
325
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs * 2;
1418
523
  }
1419
523
  }
1420
1421
605
  SStream_concat0(O, "]");
1422
1423
605
  if (MI->csh->detail) {
1424
605
    MI->flat_insn->detail->arm.op_count++;
1425
605
  }
1426
605
}
1427
1428
static void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)
1429
36.0k
{
1430
36.0k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1431
36.0k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1432
36.0k
  unsigned tmp;
1433
1434
36.0k
  SStream_concat0(O, "[");
1435
36.0k
  set_mem_access(MI, true);
1436
1437
36.0k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1438
1439
36.0k
  if (MI->csh->detail)
1440
36.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1441
1442
36.0k
  tmp = (unsigned int)MCOperand_getImm(MO2);
1443
36.0k
  if (tmp) {
1444
13.8k
    if (tmp << 3 > HEX_THRESHOLD)
1445
13.8k
      SStream_concat(O, ":0x%x", (tmp << 3));
1446
0
    else
1447
0
      SStream_concat(O, ":%u", (tmp << 3));
1448
1449
13.8k
    if (MI->csh->detail)
1450
13.8k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp << 3;
1451
13.8k
  }
1452
1453
36.0k
  SStream_concat0(O, "]");
1454
36.0k
  set_mem_access(MI, false);
1455
36.0k
}
1456
1457
static void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)
1458
28.9k
{
1459
28.9k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1460
1461
28.9k
  SStream_concat0(O, "[");
1462
28.9k
  set_mem_access(MI, true);
1463
1464
28.9k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1465
1466
28.9k
  if (MI->csh->detail)
1467
28.9k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1468
1469
28.9k
  SStream_concat0(O, "]");
1470
28.9k
  set_mem_access(MI, false);
1471
28.9k
}
1472
1473
static void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1474
13.0k
{
1475
13.0k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1476
1477
13.0k
  if (MCOperand_getReg(MO) == 0) {
1478
4.51k
    MI->writeback = true;
1479
4.51k
    SStream_concat0(O, "!");
1480
8.51k
  } else {
1481
8.51k
    SStream_concat0(O, ", ");
1482
8.51k
    printRegName(MI->csh, O, MCOperand_getReg(MO));
1483
1484
8.51k
    if (MI->csh->detail) {
1485
8.51k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1486
8.51k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO);
1487
8.51k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1488
8.51k
      MI->flat_insn->detail->arm.op_count++;
1489
8.51k
    }
1490
8.51k
  }
1491
13.0k
}
1492
1493
static void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1494
1.19k
{
1495
1.19k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1496
1.19k
  uint32_t v = ~(uint32_t)MCOperand_getImm(MO);
1497
1.19k
  int32_t lsb = CountTrailingZeros_32(v);
1498
1.19k
  int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
1499
1500
  //assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
1501
1.19k
  printUInt32Bang(O, lsb);
1502
1503
1.19k
  if (width > HEX_THRESHOLD)
1504
433
    SStream_concat(O, ", #0x%x", width);
1505
766
  else
1506
766
    SStream_concat(O, ", #%u", width);
1507
1508
1.19k
  if (MI->csh->detail) {
1509
1.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1510
1.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = lsb;
1511
1.19k
    MI->flat_insn->detail->arm.op_count++;
1512
1.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1513
1.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = width;
1514
1.19k
    MI->flat_insn->detail->arm.op_count++;
1515
1.19k
  }
1516
1.19k
}
1517
1518
static void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)
1519
2.32k
{
1520
2.32k
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1521
2.32k
  SStream_concat0(O, ARM_MB_MemBOptToString(val,
1522
2.32k
        ARM_getFeatureBits(MI->csh->mode, ARM_HasV8Ops)));
1523
1524
2.32k
  if (MI->csh->detail) {
1525
2.32k
    MI->flat_insn->detail->arm.mem_barrier = (arm_mem_barrier)(val + 1);
1526
2.32k
  }
1527
2.32k
}
1528
1529
static void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
1530
1.26k
{
1531
1.26k
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1532
1.26k
  SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));
1533
1.26k
}
1534
1535
static void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
1536
0
{
1537
0
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1538
0
  SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));
1539
  // TODO: add to detail?
1540
0
}
1541
1542
static void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1543
1.74k
{
1544
1.74k
  unsigned ShiftOp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1545
1.74k
  bool isASR = (ShiftOp & (1 << 5)) != 0;
1546
1.74k
  unsigned Amt = ShiftOp & 0x1f;
1547
1548
1.74k
  if (isASR) {
1549
630
    unsigned tmp = Amt == 0 ? 32 : Amt;
1550
630
    if (tmp > HEX_THRESHOLD)
1551
228
      SStream_concat(O, ", asr #0x%x", tmp);
1552
402
    else
1553
402
      SStream_concat(O, ", asr #%u", tmp);
1554
1555
630
    if (MI->csh->detail) {
1556
630
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ASR;
1557
630
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = tmp;
1558
630
    }
1559
1.11k
  } else if (Amt) {
1560
709
    if (Amt > HEX_THRESHOLD)
1561
449
      SStream_concat(O, ", lsl #0x%x", Amt);
1562
260
    else
1563
260
      SStream_concat(O, ", lsl #%u", Amt);
1564
1565
709
    if (MI->csh->detail) {
1566
709
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_LSL;
1567
709
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Amt;
1568
709
    }
1569
709
  }
1570
1.74k
}
1571
1572
static void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
1573
306
{
1574
306
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1575
1576
306
  if (Imm == 0)
1577
66
    return;
1578
1579
  //assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
1580
240
  if (Imm > HEX_THRESHOLD)
1581
210
    SStream_concat(O, ", lsl #0x%x", Imm);
1582
30
  else
1583
30
    SStream_concat(O, ", lsl #%u", Imm);
1584
1585
240
  if (MI->csh->detail) {
1586
240
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_LSL;
1587
240
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm;
1588
240
  }
1589
240
}
1590
1591
static void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
1592
367
{
1593
367
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1594
1595
  // A shift amount of 32 is encoded as 0.
1596
367
  if (Imm == 0)
1597
200
    Imm = 32;
1598
1599
  //assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
1600
367
  if (Imm > HEX_THRESHOLD)
1601
276
    SStream_concat(O, ", asr #0x%x", Imm);
1602
91
  else
1603
91
    SStream_concat(O, ", asr #%u", Imm);
1604
1605
367
  if (MI->csh->detail) {
1606
367
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ASR;
1607
367
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm;
1608
367
  }
1609
367
}
1610
1611
// FIXME: push {r1, r2, r3, ...} can exceed the number of operands in MCInst struct
1612
static void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)
1613
23.7k
{
1614
23.7k
  unsigned i, e;
1615
23.7k
#ifndef CAPSTONE_DIET
1616
23.7k
  uint8_t access = 0;
1617
23.7k
#endif
1618
1619
23.7k
  SStream_concat0(O, "{");
1620
1621
23.7k
#ifndef CAPSTONE_DIET
1622
23.7k
  if (MI->csh->detail) {
1623
23.7k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1624
23.7k
  }
1625
23.7k
#endif
1626
1627
167k
  for (i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) {
1628
143k
    if (i != OpNum)
1629
119k
      SStream_concat0(O, ", ");
1630
1631
143k
    printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, i)));
1632
1633
143k
    if (MI->csh->detail) {
1634
143k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1635
143k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, i));
1636
143k
#ifndef CAPSTONE_DIET
1637
143k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
1638
143k
#endif
1639
143k
      MI->flat_insn->detail->arm.op_count++;
1640
143k
    }
1641
143k
  }
1642
1643
23.7k
  SStream_concat0(O, "}");
1644
1645
23.7k
#ifndef CAPSTONE_DIET
1646
23.7k
  if (MI->csh->detail) {
1647
23.7k
    MI->ac_idx++;
1648
23.7k
  }
1649
23.7k
#endif
1650
23.7k
}
1651
1652
static void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)
1653
1.27k
{
1654
1.27k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1655
1656
1.27k
  printRegName(MI->csh, O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));
1657
1658
1.27k
  if (MI->csh->detail) {
1659
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1660
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0);
1661
1.27k
    MI->flat_insn->detail->arm.op_count++;
1662
1.27k
  }
1663
1664
1.27k
  SStream_concat0(O, ", ");
1665
1666
1.27k
  printRegName(MI->csh, O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));
1667
1668
1.27k
  if (MI->csh->detail) {
1669
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1670
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1);
1671
1.27k
    MI->flat_insn->detail->arm.op_count++;
1672
1.27k
  }
1673
1.27k
}
1674
1675
// SETEND BE/LE
1676
static void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)
1677
280
{
1678
280
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1679
1680
280
  if (MCOperand_getImm(Op)) {
1681
177
    SStream_concat0(O, "be");
1682
1683
177
    if (MI->csh->detail) {
1684
177
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SETEND;
1685
177
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].setend = ARM_SETEND_BE;
1686
177
      MI->flat_insn->detail->arm.op_count++;
1687
177
    }
1688
177
  } else {
1689
103
    SStream_concat0(O, "le");
1690
1691
103
    if (MI->csh->detail) {
1692
103
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SETEND;
1693
103
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].setend = ARM_SETEND_LE;
1694
103
      MI->flat_insn->detail->arm.op_count++;
1695
103
    }
1696
103
  }
1697
280
}
1698
1699
static void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)
1700
1.24k
{
1701
1.24k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1702
1.24k
  unsigned int mode = (unsigned int)MCOperand_getImm(Op);
1703
1704
1.24k
  SStream_concat0(O, ARM_PROC_IModToString(mode));
1705
1706
1.24k
  if (MI->csh->detail) {
1707
1.24k
    MI->flat_insn->detail->arm.cps_mode = mode;
1708
1.24k
  }
1709
1.24k
}
1710
1711
static void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)
1712
1.24k
{
1713
1.24k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1714
1.24k
  unsigned IFlags = (unsigned int)MCOperand_getImm(Op);
1715
1.24k
  int i;
1716
1717
4.97k
  for (i = 2; i >= 0; --i)
1718
3.72k
    if (IFlags & (1 << i)) {
1719
2.08k
      SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));
1720
2.08k
    }
1721
1722
1.24k
  if (IFlags == 0) {
1723
117
    SStream_concat0(O, "none");
1724
117
    IFlags = ARM_CPSFLAG_NONE;
1725
117
  }
1726
1727
1.24k
  if (MI->csh->detail) {
1728
1.24k
    MI->flat_insn->detail->arm.cps_flag = IFlags;
1729
1.24k
  }
1730
1.24k
}
1731
1732
static void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)
1733
4.85k
{
1734
4.85k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1735
4.85k
  unsigned SpecRegRBit = (unsigned)MCOperand_getImm(Op) >> 4;
1736
4.85k
  unsigned Mask = (unsigned)MCOperand_getImm(Op) & 0xf;
1737
4.85k
  unsigned reg;
1738
1739
4.85k
  if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
1740
3.64k
    const MClassSysReg *TheReg;
1741
3.64k
    unsigned SYSm = (unsigned)MCOperand_getImm(Op) & 0xFFF;  // 12-bit SYMm
1742
3.64k
    unsigned Opcode = MCInst_getOpcode(MI);
1743
1744
3.64k
    if (Opcode == ARM_t2MSR_M && ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
1745
2.39k
      TheReg = lookupMClassSysRegBy12bitSYSmValue(SYSm);
1746
2.39k
      if (TheReg && MClassSysReg_isInRequiredFeatures(TheReg, ARM_FeatureDSP)) {
1747
247
        SStream_concat0(O, TheReg->Name);
1748
247
        ARM_addSysReg(MI, TheReg->sysreg);
1749
247
        return;
1750
247
      }
1751
2.39k
    }
1752
1753
    // Handle the basic 8-bit mask.
1754
3.39k
    SYSm &= 0xff;
1755
3.39k
    if (Opcode == ARM_t2MSR_M && ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
1756
      // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
1757
      // alias for MSR APSR_nzcvq.
1758
2.14k
      TheReg = lookupMClassSysRegAPSRNonDeprecated(SYSm);
1759
2.14k
      if (TheReg) {
1760
267
        SStream_concat0(O, TheReg->Name);
1761
267
        ARM_addSysReg(MI, TheReg->sysreg);
1762
267
        return;
1763
267
      }
1764
2.14k
    }
1765
1766
3.12k
    TheReg = lookupMClassSysRegBy8bitSYSmValue(SYSm);
1767
3.12k
    if (TheReg) {
1768
2.51k
      SStream_concat0(O, TheReg->Name);
1769
2.51k
      ARM_addSysReg(MI, TheReg->sysreg);
1770
2.51k
      return;
1771
2.51k
    }
1772
1773
616
    if (SYSm > HEX_THRESHOLD)
1774
343
      SStream_concat(O, "%x", SYSm);
1775
273
    else
1776
273
      SStream_concat(O, "%u", SYSm);
1777
1778
616
    if (MI->csh->detail)
1779
616
      MCOperand_CreateImm0(MI, SYSm);
1780
1781
616
    return;
1782
3.12k
  }
1783
1784
  // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
1785
  // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
1786
1.21k
  if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
1787
340
    SStream_concat0(O, "apsr_");
1788
340
    switch (Mask) {
1789
0
      default: // llvm_unreachable("Unexpected mask value!");
1790
83
      case 4:  SStream_concat0(O, "g"); ARM_addSysReg(MI, ARM_SYSREG_APSR_G); return;
1791
30
      case 8:  SStream_concat0(O, "nzcvq"); ARM_addSysReg(MI, ARM_SYSREG_APSR_NZCVQ); return;
1792
227
      case 12: SStream_concat0(O, "nzcvqg"); ARM_addSysReg(MI, ARM_SYSREG_APSR_NZCVQG); return;
1793
340
    }
1794
340
  }
1795
1796
874
  if (SpecRegRBit) {
1797
438
    SStream_concat0(O, "spsr");
1798
438
  } else {
1799
436
    SStream_concat0(O, "cpsr");
1800
436
  }
1801
1802
874
  reg = 0;
1803
874
  if (Mask) {
1804
748
    SStream_concat0(O, "_");
1805
1806
748
    if (Mask & 8) {
1807
207
      SStream_concat0(O, "f");
1808
207
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_F : ARM_SYSREG_CPSR_F;
1809
207
    }
1810
1811
748
    if (Mask & 4) {
1812
321
      SStream_concat0(O, "s");
1813
321
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_S : ARM_SYSREG_CPSR_S;
1814
321
    }
1815
1816
748
    if (Mask & 2) {
1817
359
      SStream_concat0(O, "x");
1818
359
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_X : ARM_SYSREG_CPSR_X;
1819
359
    }
1820
1821
748
    if (Mask & 1) {
1822
512
      SStream_concat0(O, "c");
1823
512
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_C : ARM_SYSREG_CPSR_C;
1824
512
    }
1825
1826
748
    ARM_addSysReg(MI, reg);
1827
748
  }
1828
874
}
1829
1830
static void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1831
284
{
1832
284
  uint32_t Banked = (uint32_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1833
284
  const BankedReg *TheReg = lookupBankedRegByEncoding(Banked);
1834
1835
284
  SStream_concat0(O, TheReg->Name);
1836
284
  ARM_addSysReg(MI, TheReg->sysreg);
1837
284
}
1838
1839
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
1840
461k
{
1841
461k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1842
  // Handle the undefined 15 CC value here for printing so we don't abort().
1843
461k
  if ((unsigned)CC == 15) {
1844
390
    SStream_concat0(O, "<und>");
1845
1846
390
    if (MI->csh->detail)
1847
390
      MI->flat_insn->detail->arm.cc = ARM_CC_INVALID;
1848
461k
  } else {
1849
461k
    if (CC != ARMCC_AL) {
1850
112k
      SStream_concat0(O, ARMCC_ARMCondCodeToString(CC));
1851
112k
    }
1852
1853
461k
    if (MI->csh->detail)
1854
461k
      MI->flat_insn->detail->arm.cc = CC + 1;
1855
461k
  }
1856
461k
}
1857
1858
static void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
1859
7.36k
{
1860
7.36k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1861
7.36k
  SStream_concat0(O, ARMCC_ARMCondCodeToString(CC));
1862
1863
7.36k
  if (MI->csh->detail)
1864
7.36k
    MI->flat_insn->detail->arm.cc = CC + 1;
1865
7.36k
}
1866
1867
static void printSBitModifierOperand(MCInst *MI, unsigned OpNum, SStream *O)
1868
121k
{
1869
121k
  if (MCOperand_getReg(MCInst_getOperand(MI, OpNum))) {
1870
    //assert(MCOperand_getReg(MCInst_getOperand(MI, OpNum)) == ARM_CPSR &&
1871
    //       "Expect ARM CPSR register!");
1872
99.5k
    SStream_concat0(O, "s");
1873
1874
99.5k
    if (MI->csh->detail)
1875
99.5k
      MI->flat_insn->detail->arm.update_flags = true;
1876
99.5k
  }
1877
121k
}
1878
1879
static void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1880
24.0k
{
1881
24.0k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1882
1883
24.0k
  printUInt32(O, tmp);
1884
1885
24.0k
  if (MI->csh->detail) {
1886
24.0k
    if (MI->csh->doing_mem) {
1887
24.0k
      MI->flat_insn->detail->arm.op_count--;
1888
24.0k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].neon_lane = (int8_t)tmp;
1889
24.0k
      MI->ac_idx--; // consecutive operands share the same access right
1890
24.0k
    } else {
1891
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1892
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1893
0
      MI->flat_insn->detail->arm.op_count++;
1894
0
    }
1895
24.0k
  }
1896
24.0k
}
1897
1898
static void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1899
28.5k
{
1900
28.5k
  unsigned imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1901
1902
28.5k
  SStream_concat(O, "p%u", imm);
1903
1904
28.5k
  if (MI->csh->detail) {
1905
28.5k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_PIMM;
1906
28.5k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
1907
28.5k
    MI->flat_insn->detail->arm.op_count++;
1908
28.5k
  }
1909
28.5k
}
1910
1911
static void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1912
38.4k
{
1913
38.4k
  unsigned imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1914
1915
38.4k
  SStream_concat(O, "c%u", imm);
1916
1917
38.4k
  if (MI->csh->detail) {
1918
38.4k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_CIMM;
1919
38.4k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
1920
38.4k
    MI->flat_insn->detail->arm.op_count++;
1921
38.4k
  }
1922
38.4k
}
1923
1924
static void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)
1925
1.92k
{
1926
1.92k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1927
1.92k
  if (tmp > HEX_THRESHOLD)
1928
1.76k
    SStream_concat(O, "{0x%x}", tmp);
1929
157
  else
1930
157
    SStream_concat(O, "{%u}", tmp);
1931
1932
1.92k
  if (MI->csh->detail) {
1933
1.92k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1934
1.92k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1935
1.92k
    MI->flat_insn->detail->arm.op_count++;
1936
1.92k
  }
1937
1.92k
}
1938
1939
static void printAdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned scale)
1940
8.85k
{
1941
8.85k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1942
1943
8.85k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO) << scale;
1944
1945
8.85k
  if (OffImm == INT32_MIN) {
1946
0
    SStream_concat0(O, "#-0");
1947
1948
0
    if (MI->csh->detail) {
1949
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1950
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
1951
0
      MI->flat_insn->detail->arm.op_count++;
1952
0
    }
1953
8.85k
  } else {
1954
8.85k
    if (OffImm < 0)
1955
0
      SStream_concat(O, "#-0x%x", -OffImm);
1956
8.85k
    else {
1957
8.85k
      if (OffImm > HEX_THRESHOLD)
1958
8.25k
        SStream_concat(O, "#0x%x", OffImm);
1959
594
      else
1960
594
        SStream_concat(O, "#%u", OffImm);
1961
8.85k
    }
1962
1963
8.85k
    if (MI->csh->detail) {
1964
8.85k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1965
8.85k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
1966
8.85k
      MI->flat_insn->detail->arm.op_count++;
1967
8.85k
    }
1968
8.85k
  }
1969
8.85k
}
1970
1971
static void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1972
7.19k
{
1973
7.19k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)) * 4;
1974
1975
7.19k
  printUInt32Bang(O, tmp);
1976
1977
7.19k
  if (MI->csh->detail) {
1978
7.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1979
7.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1980
7.19k
    MI->flat_insn->detail->arm.op_count++;
1981
7.19k
  }
1982
7.19k
}
1983
1984
static void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)
1985
21.6k
{
1986
21.6k
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1987
21.6k
  unsigned tmp = Imm == 0 ? 32 : Imm;
1988
1989
21.6k
  printUInt32Bang(O, tmp);
1990
1991
21.6k
  if (MI->csh->detail) {
1992
21.6k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1993
21.6k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1994
21.6k
    MI->flat_insn->detail->arm.op_count++;
1995
21.6k
  }
1996
21.6k
}
1997
1998
static void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)
1999
7.36k
{
2000
  // (3 - the number of trailing zeros) is the number of then / else.
2001
7.36k
  unsigned Mask = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2002
7.36k
  unsigned Firstcond = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum - 1));
2003
7.36k
  unsigned CondBit0 = Firstcond & 1;
2004
7.36k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
2005
  //assert(NumTZ <= 3 && "Invalid IT mask!");
2006
7.36k
  unsigned Pos, e;
2007
2008
26.4k
  for (Pos = 3, e = NumTZ; Pos > e; --Pos) {
2009
19.0k
    bool T = ((Mask >> Pos) & 1) == CondBit0;
2010
19.0k
    if (T)
2011
11.0k
      SStream_concat0(O, "t");
2012
8.00k
    else
2013
8.00k
      SStream_concat0(O, "e");
2014
    // TODO: detail for this t/e
2015
19.0k
  }
2016
7.36k
}
2017
2018
static void printThumbAddrModeRROperand(MCInst *MI, unsigned Op, SStream *O)
2019
11.7k
{
2020
11.7k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
2021
11.7k
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
2022
11.7k
  unsigned RegNum;
2023
2024
11.7k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2025
0
    printOperand(MI, Op, O);
2026
0
    return;
2027
0
  }
2028
2029
11.7k
  SStream_concat0(O, "[");
2030
11.7k
  set_mem_access(MI, true);
2031
2032
11.7k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2033
2034
11.7k
  if (MI->csh->detail)
2035
11.7k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2036
2037
11.7k
  RegNum = MCOperand_getReg(MO2);
2038
11.7k
  if (RegNum) {
2039
11.7k
    SStream_concat0(O, ", ");
2040
11.7k
    printRegName(MI->csh, O, RegNum);
2041
2042
11.7k
    if (MI->csh->detail)
2043
11.7k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = RegNum;
2044
11.7k
  }
2045
2046
11.7k
  SStream_concat0(O, "]");
2047
11.7k
  set_mem_access(MI, false);
2048
11.7k
}
2049
2050
static void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op, SStream *O,
2051
    unsigned Scale)
2052
64.8k
{
2053
64.8k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
2054
64.8k
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
2055
64.8k
  unsigned ImmOffs, tmp;
2056
2057
64.8k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2058
0
    printOperand(MI, Op, O);
2059
0
    return;
2060
0
  }
2061
2062
64.8k
  SStream_concat0(O, "[");
2063
64.8k
  set_mem_access(MI, true);
2064
2065
64.8k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2066
2067
64.8k
  if (MI->csh->detail)
2068
64.8k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2069
2070
64.8k
  ImmOffs = (unsigned int)MCOperand_getImm(MO2);
2071
64.8k
  if (ImmOffs) {
2072
60.3k
    tmp = ImmOffs * Scale;
2073
60.3k
    SStream_concat0(O, ", ");
2074
60.3k
    printUInt32Bang(O, tmp);
2075
2076
60.3k
    if (MI->csh->detail)
2077
60.3k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp;
2078
60.3k
  }
2079
2080
64.8k
  SStream_concat0(O, "]");
2081
64.8k
  set_mem_access(MI, false);
2082
64.8k
}
2083
2084
static void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op, SStream *O)
2085
14.5k
{
2086
14.5k
  printThumbAddrModeImm5SOperand(MI, Op, O, 1);
2087
14.5k
}
2088
2089
static void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op, SStream *O)
2090
17.8k
{
2091
17.8k
  printThumbAddrModeImm5SOperand(MI, Op, O, 2);
2092
17.8k
}
2093
2094
static void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op, SStream *O)
2095
23.2k
{
2096
23.2k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
2097
23.2k
}
2098
2099
static void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op, SStream *O)
2100
9.19k
{
2101
9.19k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
2102
9.19k
}
2103
2104
// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
2105
// register with shift forms.
2106
// REG 0   0           - e.g. R5
2107
// REG IMM, SH_OPC     - e.g. R5, LSL #3
2108
static void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)
2109
3.68k
{
2110
3.68k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2111
3.68k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2112
3.68k
  unsigned Reg = MCOperand_getReg(MO1);
2113
2114
3.68k
  printRegName(MI->csh, O, Reg);
2115
2116
3.68k
  if (MI->csh->detail) {
2117
3.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2118
3.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg;
2119
3.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
2120
3.68k
    MI->flat_insn->detail->arm.op_count++;
2121
3.68k
  }
2122
2123
  // Print the shift opc.
2124
  //assert(MO2.isImm() && "Not a valid t2_so_reg value!");
2125
3.68k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2)),
2126
3.68k
      getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
2127
3.68k
}
2128
2129
static void printAddrModeImm12Operand(MCInst *MI, unsigned OpNum,
2130
    SStream *O, bool AlwaysPrintImm0)
2131
7.96k
{
2132
7.96k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2133
7.96k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2134
7.96k
  int32_t OffImm;
2135
7.96k
  bool isSub;
2136
2137
7.96k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2138
0
    printOperand(MI, OpNum, O);
2139
0
    return;
2140
0
  }
2141
2142
7.96k
  SStream_concat0(O, "[");
2143
7.96k
  set_mem_access(MI, true);
2144
2145
7.96k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2146
2147
7.96k
  if (MI->csh->detail)
2148
7.96k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2149
2150
7.96k
  OffImm = (int32_t)MCOperand_getImm(MO2);
2151
7.96k
  isSub = OffImm < 0;
2152
2153
  // Special value for #-0. All others are normal.
2154
7.96k
  if (OffImm == INT32_MIN)
2155
297
    OffImm = 0;
2156
2157
7.96k
  if (isSub) {
2158
3.10k
    if (OffImm < -HEX_THRESHOLD)
2159
2.79k
      SStream_concat(O, ", #-0x%x", -OffImm);
2160
317
    else
2161
317
      SStream_concat(O, ", #-%u", -OffImm);
2162
4.85k
  } else if (AlwaysPrintImm0 || OffImm > 0) {
2163
4.72k
    if (OffImm >= 0) {
2164
4.72k
      if (OffImm > HEX_THRESHOLD)
2165
4.28k
        SStream_concat(O, ", #0x%x", OffImm);
2166
441
      else
2167
441
        SStream_concat(O, ", #%u", OffImm);
2168
4.72k
    } else {
2169
0
      if (OffImm < -HEX_THRESHOLD)
2170
0
        SStream_concat(O, ", #-0x%x", -OffImm);
2171
0
      else
2172
0
        SStream_concat(O, ", #-%u", -OffImm);
2173
0
    }
2174
4.72k
  }
2175
2176
7.96k
  if (MI->csh->detail)
2177
7.96k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2178
2179
7.96k
  SStream_concat0(O, "]");
2180
7.96k
  set_mem_access(MI, false);
2181
7.96k
}
2182
2183
static void printT2AddrModeImm8Operand(MCInst *MI, unsigned OpNum, SStream *O,
2184
    bool AlwaysPrintImm0)
2185
3.08k
{
2186
3.08k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2187
3.08k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2188
3.08k
  int32_t OffImm;
2189
3.08k
  bool isSub;
2190
2191
3.08k
  SStream_concat0(O, "[");
2192
3.08k
  set_mem_access(MI, true);
2193
2194
3.08k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2195
2196
3.08k
  if (MI->csh->detail)
2197
3.08k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2198
2199
3.08k
  OffImm = (int32_t)MCOperand_getImm(MO2);
2200
3.08k
  isSub = OffImm < 0;
2201
2202
  // Don't print +0.
2203
3.08k
  if (OffImm == INT32_MIN)
2204
239
    OffImm = 0;
2205
2206
3.08k
  if (isSub)
2207
647
    SStream_concat(O, ", #-0x%x", -OffImm);
2208
2.43k
  else if (AlwaysPrintImm0 || OffImm > 0) {
2209
2.35k
    if (OffImm > HEX_THRESHOLD)
2210
2.25k
      SStream_concat(O, ", #0x%x", OffImm);
2211
101
    else
2212
101
      SStream_concat(O, ", #%u", OffImm);
2213
2.35k
  }
2214
2215
3.08k
  if (MI->csh->detail)
2216
3.08k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2217
2218
3.08k
  SStream_concat0(O, "]");
2219
3.08k
  set_mem_access(MI, false);
2220
3.08k
}
2221
2222
static void printT2AddrModeImm8s4Operand(MCInst *MI,
2223
    unsigned OpNum, SStream *O, bool AlwaysPrintImm0)
2224
5.42k
{
2225
5.42k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2226
5.42k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2227
5.42k
  int32_t OffImm;
2228
5.42k
  bool isSub;
2229
2230
5.42k
  if (!MCOperand_isReg(MO1)) {   //  For label symbolic references.
2231
0
    printOperand(MI, OpNum, O);
2232
0
    return;
2233
0
  }
2234
2235
5.42k
  SStream_concat0(O, "[");
2236
5.42k
  set_mem_access(MI, true);
2237
2238
5.42k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2239
2240
5.42k
  if (MI->csh->detail)
2241
5.42k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2242
2243
5.42k
  OffImm = (int32_t)MCOperand_getImm(MO2);
2244
5.42k
  isSub = OffImm < 0;
2245
2246
  //assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
2247
2248
  // Don't print +0.
2249
5.42k
  if (OffImm == INT32_MIN)
2250
648
    OffImm = 0;
2251
2252
5.42k
  if (isSub) {
2253
3.01k
    SStream_concat(O, ", #-0x%x", -OffImm);
2254
3.01k
  } else if (AlwaysPrintImm0 || OffImm > 0) {
2255
1.76k
    if (OffImm > HEX_THRESHOLD)
2256
1.43k
      SStream_concat(O, ", #0x%x", OffImm);
2257
335
    else
2258
335
      SStream_concat(O, ", #%u", OffImm);
2259
1.76k
  }
2260
2261
5.42k
  if (MI->csh->detail)
2262
5.42k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2263
2264
5.42k
  SStream_concat0(O, "]");
2265
5.42k
  set_mem_access(MI, false);
2266
5.42k
}
2267
2268
static void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, SStream *O)
2269
579
{
2270
579
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2271
579
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2272
579
  unsigned tmp;
2273
2274
579
  SStream_concat0(O, "[");
2275
579
  set_mem_access(MI, true);
2276
2277
579
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2278
2279
579
  if (MI->csh->detail)
2280
579
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2281
2282
579
  if (MCOperand_getImm(MO2)) {
2283
456
    SStream_concat0(O, ", ");
2284
456
    tmp = (unsigned int)MCOperand_getImm(MO2) * 4;
2285
456
    printUInt32Bang(O, tmp);
2286
2287
456
    if (MI->csh->detail)
2288
456
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp;
2289
456
  }
2290
2291
579
  SStream_concat0(O, "]");
2292
579
  set_mem_access(MI, false);
2293
579
}
2294
2295
static void printT2AddrModeImm8OffsetOperand(MCInst *MI,
2296
    unsigned OpNum, SStream *O)
2297
1.07k
{
2298
1.07k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2299
1.07k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
2300
2301
1.07k
  SStream_concat0(O, ", ");
2302
1.07k
  if (OffImm == INT32_MIN) {
2303
364
    SStream_concat0(O, "#-0");
2304
2305
364
    if (MI->csh->detail) {
2306
364
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2307
364
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
2308
364
      MI->flat_insn->detail->arm.op_count++;
2309
364
    }
2310
709
  } else {
2311
709
    printInt32Bang(O, OffImm);
2312
2313
709
    if (MI->csh->detail) {
2314
709
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2315
709
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
2316
709
      MI->flat_insn->detail->arm.op_count++;
2317
709
    }
2318
709
  }
2319
1.07k
}
2320
2321
static void printT2AddrModeImm8s4OffsetOperand(MCInst *MI,
2322
    unsigned OpNum, SStream *O)
2323
1.31k
{
2324
1.31k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2325
1.31k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
2326
2327
  //assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
2328
2329
1.31k
  SStream_concat0(O, ", ");
2330
2331
1.31k
  if (OffImm == INT32_MIN) {
2332
52
    SStream_concat0(O, "#-0");
2333
2334
52
    if (MI->csh->detail) {
2335
52
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2336
52
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
2337
52
      MI->flat_insn->detail->arm.op_count++;
2338
52
    }
2339
1.26k
  } else {
2340
1.26k
    printInt32Bang(O, OffImm);
2341
2342
1.26k
    if (MI->csh->detail) {
2343
1.26k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2344
1.26k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
2345
1.26k
      MI->flat_insn->detail->arm.op_count++;
2346
1.26k
    }
2347
1.26k
  }
2348
1.31k
}
2349
2350
static void printT2AddrModeSoRegOperand(MCInst *MI,
2351
    unsigned OpNum, SStream *O)
2352
1.82k
{
2353
1.82k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2354
1.82k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2355
1.82k
  MCOperand *MO3 = MCInst_getOperand(MI, OpNum+2);
2356
1.82k
  unsigned ShAmt;
2357
2358
1.82k
  SStream_concat0(O, "[");
2359
1.82k
  set_mem_access(MI, true);
2360
2361
1.82k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2362
2363
1.82k
  if (MI->csh->detail)
2364
1.82k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2365
2366
  //assert(MCOperand_getReg(MO2.getReg() && "Invalid so_reg load / store address!");
2367
1.82k
  SStream_concat0(O, ", ");
2368
1.82k
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
2369
2370
1.82k
  if (MI->csh->detail)
2371
1.82k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
2372
2373
1.82k
  ShAmt = (unsigned int)MCOperand_getImm(MO3);
2374
1.82k
  if (ShAmt) {
2375
    //assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
2376
209
    SStream_concat0(O, ", lsl ");
2377
209
    SStream_concat(O, "#%u", ShAmt);
2378
2379
209
    if (MI->csh->detail) {
2380
209
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = ARM_SFT_LSL;
2381
209
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = ShAmt;
2382
209
    }
2383
209
  }
2384
2385
1.82k
  SStream_concat0(O, "]");
2386
1.82k
  set_mem_access(MI, false);
2387
1.82k
}
2388
2389
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2390
268
{
2391
268
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2392
2393
#if defined(_KERNEL_MODE)
2394
  // Issue #681: Windows kernel does not support formatting float point
2395
  SStream_concat(O, "#<float_point_unsupported>");
2396
#else
2397
268
  SStream_concat(O, "#%e", getFPImmFloat((unsigned int)MCOperand_getImm(MO)));
2398
268
#endif
2399
2400
268
  if (MI->csh->detail) {
2401
268
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_FP;
2402
268
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].fp = getFPImmFloat((unsigned int)MCOperand_getImm(MO));
2403
268
    MI->flat_insn->detail->arm.op_count++;
2404
268
  }
2405
268
}
2406
2407
static void printNEONModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2408
3.34k
{
2409
3.34k
  unsigned EncodedImm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2410
3.34k
  unsigned EltBits;
2411
3.34k
  uint64_t Val = ARM_AM_decodeNEONModImm(EncodedImm, &EltBits);
2412
2413
3.34k
  if (Val > HEX_THRESHOLD)
2414
3.07k
    SStream_concat(O, "#0x%"PRIx64, Val);
2415
266
  else
2416
266
    SStream_concat(O, "#%"PRIu64, Val);
2417
2418
3.34k
  if (MI->csh->detail) {
2419
3.34k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2420
3.34k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = (unsigned int)Val;
2421
3.34k
    MI->flat_insn->detail->arm.op_count++;
2422
3.34k
  }
2423
3.34k
}
2424
2425
static void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, SStream *O)
2426
1.72k
{
2427
1.72k
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2428
2429
1.72k
  printUInt32Bang(O, Imm + 1);
2430
2431
1.72k
  if (MI->csh->detail) {
2432
1.72k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2433
1.72k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Imm + 1;
2434
1.72k
    MI->flat_insn->detail->arm.op_count++;
2435
1.72k
  }
2436
1.72k
}
2437
2438
static void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2439
2.22k
{
2440
2.22k
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2441
2442
2.22k
  if (Imm == 0)
2443
676
    return;
2444
2445
1.54k
  SStream_concat0(O, ", ror #");
2446
2447
1.54k
  switch (Imm) {
2448
0
    default: //assert (0 && "illegal ror immediate!");
2449
661
    case 1: SStream_concat0(O, "8"); break;
2450
319
    case 2: SStream_concat0(O, "16"); break;
2451
568
    case 3: SStream_concat0(O, "24"); break;
2452
1.54k
  }
2453
2454
1.54k
  if (MI->csh->detail) {
2455
1.54k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ROR;
2456
1.54k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm * 8;
2457
1.54k
  }
2458
1.54k
}
2459
2460
static void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2461
6.34k
{
2462
6.34k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2463
6.34k
  unsigned Bits = MCOperand_getImm(Op) & 0xFF;
2464
6.34k
  unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;
2465
6.34k
  int32_t Rotated;
2466
6.34k
  bool  PrintUnsigned = false;
2467
2468
6.34k
  switch (MCInst_getOpcode(MI)) {
2469
134
    case ARM_MOVi:
2470
      // Movs to PC should be treated unsigned
2471
134
      PrintUnsigned = (MCOperand_getReg(MCInst_getOperand(MI, OpNum - 1)) == ARM_PC);
2472
134
      break;
2473
803
    case ARM_MSRi:
2474
      // Movs to special registers should be treated unsigned
2475
803
      PrintUnsigned = true;
2476
803
      break;
2477
6.34k
  }
2478
2479
6.34k
  Rotated = rotr32(Bits, Rot);
2480
6.34k
  if (getSOImmVal(Rotated) == MCOperand_getImm(Op)) {
2481
    // #rot has the least possible value
2482
5.19k
    if (PrintUnsigned) {
2483
522
      if (Rotated > HEX_THRESHOLD || Rotated < -HEX_THRESHOLD)
2484
374
        SStream_concat(O, "#0x%x", Rotated);
2485
148
      else
2486
148
        SStream_concat(O, "#%u", Rotated);
2487
4.67k
    } else if (Rotated >= 0) {
2488
3.87k
      if (Rotated > HEX_THRESHOLD)
2489
3.46k
        SStream_concat(O, "#0x%x", Rotated);
2490
413
      else
2491
413
        SStream_concat(O, "#%u", Rotated);
2492
3.87k
    } else {
2493
795
      SStream_concat(O, "#0x%x", Rotated);
2494
795
    }
2495
2496
5.19k
    if (MI->csh->detail) {
2497
5.19k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2498
5.19k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Rotated;
2499
5.19k
      MI->flat_insn->detail->arm.op_count++;
2500
5.19k
    }
2501
2502
5.19k
    return;
2503
5.19k
  }
2504
2505
  // Explicit #bits, #rot implied
2506
1.15k
  SStream_concat(O, "#%u, #%u", Bits, Rot);
2507
2508
1.15k
  if (MI->csh->detail) {
2509
1.15k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2510
1.15k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Bits;
2511
1.15k
    MI->flat_insn->detail->arm.op_count++;
2512
1.15k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2513
1.15k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Rot;
2514
1.15k
    MI->flat_insn->detail->arm.op_count++;
2515
1.15k
  }
2516
1.15k
}
2517
2518
static void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)
2519
1.22k
{
2520
1.22k
  unsigned tmp;
2521
2522
1.22k
  tmp = 16 - (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2523
2524
1.22k
  printUInt32Bang(O, tmp);
2525
2526
1.22k
  if (MI->csh->detail) {
2527
1.22k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2528
1.22k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
2529
1.22k
    MI->flat_insn->detail->arm.op_count++;
2530
1.22k
  }
2531
1.22k
}
2532
2533
static void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)
2534
123
{
2535
123
  unsigned tmp;
2536
2537
123
  tmp = 32 - (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2538
2539
123
  printUInt32Bang(O, tmp);
2540
2541
123
  if (MI->csh->detail) {
2542
123
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2543
123
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
2544
123
    MI->flat_insn->detail->arm.op_count++;
2545
123
  }
2546
123
}
2547
2548
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
2549
3.00k
{
2550
3.00k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2551
2552
3.00k
  if (tmp > HEX_THRESHOLD)
2553
0
    SStream_concat(O, "[0x%x]", tmp);
2554
3.00k
  else
2555
3.00k
    SStream_concat(O, "[%u]", tmp);
2556
2557
3.00k
  if (MI->csh->detail) {
2558
3.00k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].vector_index = tmp;
2559
3.00k
  }
2560
3.00k
}
2561
2562
static void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)
2563
1.83k
{
2564
1.83k
  SStream_concat0(O, "{");
2565
2566
1.83k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2567
2568
1.83k
  if (MI->csh->detail) {
2569
1.83k
#ifndef CAPSTONE_DIET
2570
1.83k
    uint8_t access;
2571
2572
1.83k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2573
1.83k
#endif
2574
2575
1.83k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2576
1.83k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2577
1.83k
#ifndef CAPSTONE_DIET
2578
1.83k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2579
1.83k
#endif
2580
1.83k
    MI->flat_insn->detail->arm.op_count++;
2581
2582
1.83k
#ifndef CAPSTONE_DIET
2583
1.83k
  MI->ac_idx++;
2584
1.83k
#endif
2585
1.83k
  }
2586
2587
1.83k
  SStream_concat0(O, "}");
2588
1.83k
}
2589
2590
static void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)
2591
4.35k
{
2592
4.35k
#ifndef CAPSTONE_DIET
2593
4.35k
  uint8_t access;
2594
4.35k
#endif
2595
4.35k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2596
4.35k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2597
4.35k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
2598
2599
4.35k
#ifndef CAPSTONE_DIET
2600
4.35k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2601
4.35k
#endif
2602
2603
4.35k
  SStream_concat0(O, "{");
2604
2605
4.35k
  printRegName(MI->csh, O, Reg0);
2606
2607
4.35k
  if (MI->csh->detail) {
2608
4.35k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2609
4.35k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2610
4.35k
#ifndef CAPSTONE_DIET
2611
4.35k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2612
4.35k
#endif
2613
4.35k
    MI->flat_insn->detail->arm.op_count++;
2614
4.35k
  }
2615
2616
4.35k
  SStream_concat0(O, ", ");
2617
2618
4.35k
  printRegName(MI->csh, O, Reg1);
2619
2620
4.35k
  if (MI->csh->detail) {
2621
4.35k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2622
4.35k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2623
4.35k
#ifndef CAPSTONE_DIET
2624
4.35k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2625
4.35k
#endif
2626
4.35k
    MI->flat_insn->detail->arm.op_count++;
2627
4.35k
  }
2628
2629
4.35k
  SStream_concat0(O, "}");
2630
2631
4.35k
#ifndef CAPSTONE_DIET
2632
4.35k
  MI->ac_idx++;
2633
4.35k
#endif
2634
4.35k
}
2635
2636
static void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, SStream *O)
2637
2.51k
{
2638
2.51k
#ifndef CAPSTONE_DIET
2639
2.51k
  uint8_t access;
2640
2.51k
#endif
2641
2.51k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2642
2.51k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2643
2.51k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
2644
2645
2.51k
#ifndef CAPSTONE_DIET
2646
2.51k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2647
2.51k
#endif
2648
2649
2.51k
  SStream_concat0(O, "{");
2650
2651
2.51k
  printRegName(MI->csh, O, Reg0);
2652
2653
2.51k
  if (MI->csh->detail) {
2654
2.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2655
2.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2656
2.51k
#ifndef CAPSTONE_DIET
2657
2.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2658
2.51k
#endif
2659
2.51k
    MI->flat_insn->detail->arm.op_count++;
2660
2.51k
  }
2661
2662
2.51k
  SStream_concat0(O, ", ");
2663
2664
2.51k
  printRegName(MI->csh, O, Reg1);
2665
2666
2.51k
  if (MI->csh->detail) {
2667
2.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2668
2.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2669
2.51k
#ifndef CAPSTONE_DIET
2670
2.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2671
2.51k
#endif
2672
2.51k
    MI->flat_insn->detail->arm.op_count++;
2673
2.51k
  }
2674
2675
2.51k
  SStream_concat0(O, "}");
2676
2677
2.51k
#ifndef CAPSTONE_DIET
2678
2.51k
  MI->ac_idx++;
2679
2.51k
#endif
2680
2.51k
}
2681
2682
static void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)
2683
1.68k
{
2684
1.68k
#ifndef CAPSTONE_DIET
2685
1.68k
  uint8_t access;
2686
2687
1.68k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2688
1.68k
#endif
2689
2690
  // Normally, it's not safe to use register enum values directly with
2691
  // addition to get the next register, but for VFP registers, the
2692
  // sort order is guaranteed because they're all of the form D<n>.
2693
1.68k
  SStream_concat0(O, "{");
2694
2695
1.68k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2696
2697
1.68k
  if (MI->csh->detail) {
2698
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2699
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2700
1.68k
#ifndef CAPSTONE_DIET
2701
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2702
1.68k
#endif
2703
1.68k
    MI->flat_insn->detail->arm.op_count++;
2704
1.68k
  }
2705
2706
1.68k
  SStream_concat0(O, ", ");
2707
2708
1.68k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2709
2710
1.68k
  if (MI->csh->detail) {
2711
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2712
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2713
1.68k
#ifndef CAPSTONE_DIET
2714
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2715
1.68k
#endif
2716
1.68k
    MI->flat_insn->detail->arm.op_count++;
2717
1.68k
  }
2718
2719
1.68k
  SStream_concat0(O, ", ");
2720
2721
1.68k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2722
2723
1.68k
  if (MI->csh->detail) {
2724
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2725
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2726
1.68k
#ifndef CAPSTONE_DIET
2727
1.68k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2728
1.68k
#endif
2729
1.68k
    MI->flat_insn->detail->arm.op_count++;
2730
1.68k
  }
2731
2732
1.68k
  SStream_concat0(O, "}");
2733
2734
1.68k
#ifndef CAPSTONE_DIET
2735
1.68k
  MI->ac_idx++;
2736
1.68k
#endif
2737
1.68k
}
2738
2739
static void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)
2740
5.26k
{
2741
5.26k
#ifndef CAPSTONE_DIET
2742
5.26k
  uint8_t access;
2743
2744
5.26k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2745
5.26k
#endif
2746
2747
  // Normally, it's not safe to use register enum values directly with
2748
  // addition to get the next register, but for VFP registers, the
2749
  // sort order is guaranteed because they're all of the form D<n>.
2750
5.26k
  SStream_concat0(O, "{");
2751
2752
5.26k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2753
2754
5.26k
  if (MI->csh->detail) {
2755
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2756
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2757
5.26k
#ifndef CAPSTONE_DIET
2758
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2759
5.26k
#endif
2760
5.26k
    MI->flat_insn->detail->arm.op_count++;
2761
5.26k
  }
2762
2763
5.26k
  SStream_concat0(O, ", ");
2764
2765
5.26k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2766
2767
5.26k
  if (MI->csh->detail) {
2768
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2769
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2770
5.26k
#ifndef CAPSTONE_DIET
2771
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2772
5.26k
#endif
2773
5.26k
    MI->flat_insn->detail->arm.op_count++;
2774
5.26k
  }
2775
2776
5.26k
  SStream_concat0(O, ", ");
2777
2778
5.26k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2779
2780
5.26k
  if (MI->csh->detail) {
2781
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2782
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2783
5.26k
#ifndef CAPSTONE_DIET
2784
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2785
5.26k
#endif
2786
5.26k
    MI->flat_insn->detail->arm.op_count++;
2787
5.26k
  }
2788
2789
5.26k
  SStream_concat0(O, ", ");
2790
2791
5.26k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3);
2792
2793
5.26k
  if (MI->csh->detail) {
2794
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2795
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3;
2796
5.26k
#ifndef CAPSTONE_DIET
2797
5.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2798
5.26k
#endif
2799
5.26k
    MI->flat_insn->detail->arm.op_count++;
2800
5.26k
  }
2801
2802
5.26k
  SStream_concat0(O, "}");
2803
2804
5.26k
#ifndef CAPSTONE_DIET
2805
5.26k
  MI->ac_idx++;
2806
5.26k
#endif
2807
5.26k
}
2808
2809
static void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2810
130
{
2811
130
#ifndef CAPSTONE_DIET
2812
130
  uint8_t access;
2813
2814
130
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2815
130
#endif
2816
2817
130
  SStream_concat0(O, "{");
2818
2819
130
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2820
2821
130
  if (MI->csh->detail) {
2822
130
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2823
130
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2824
130
#ifndef CAPSTONE_DIET
2825
130
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2826
130
#endif
2827
130
    MI->flat_insn->detail->arm.op_count++;
2828
130
  }
2829
2830
130
  SStream_concat0(O, "[]}");
2831
2832
130
#ifndef CAPSTONE_DIET
2833
130
  MI->ac_idx++;
2834
130
#endif
2835
130
}
2836
2837
static void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2838
1.27k
{
2839
1.27k
#ifndef CAPSTONE_DIET
2840
1.27k
  uint8_t access;
2841
1.27k
#endif
2842
1.27k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2843
1.27k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2844
1.27k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
2845
2846
1.27k
#ifndef CAPSTONE_DIET
2847
1.27k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2848
1.27k
#endif
2849
2850
1.27k
  SStream_concat0(O, "{");
2851
2852
1.27k
  printRegName(MI->csh, O, Reg0);
2853
2854
1.27k
  if (MI->csh->detail) {
2855
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2856
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2857
1.27k
#ifndef CAPSTONE_DIET
2858
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2859
1.27k
#endif
2860
1.27k
    MI->flat_insn->detail->arm.op_count++;
2861
1.27k
  }
2862
2863
1.27k
  SStream_concat0(O, "[], ");
2864
2865
1.27k
  printRegName(MI->csh, O, Reg1);
2866
2867
1.27k
  if (MI->csh->detail) {
2868
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2869
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2870
1.27k
#ifndef CAPSTONE_DIET
2871
1.27k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2872
1.27k
#endif
2873
1.27k
    MI->flat_insn->detail->arm.op_count++;
2874
1.27k
  }
2875
2876
1.27k
  SStream_concat0(O, "[]}");
2877
2878
1.27k
#ifndef CAPSTONE_DIET
2879
1.27k
  MI->ac_idx++;
2880
1.27k
#endif
2881
1.27k
}
2882
2883
static void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2884
0
{
2885
0
#ifndef CAPSTONE_DIET
2886
0
  uint8_t access;
2887
2888
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2889
0
#endif
2890
2891
  // Normally, it's not safe to use register enum values directly with
2892
  // addition to get the next register, but for VFP registers, the
2893
  // sort order is guaranteed because they're all of the form D<n>.
2894
0
  SStream_concat0(O, "{");
2895
2896
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2897
2898
0
  if (MI->csh->detail) {
2899
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2900
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2901
0
#ifndef CAPSTONE_DIET
2902
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2903
0
#endif
2904
0
    MI->flat_insn->detail->arm.op_count++;
2905
0
  }
2906
2907
0
  SStream_concat0(O, "[], ");
2908
2909
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2910
2911
0
  if (MI->csh->detail) {
2912
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2913
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2914
0
#ifndef CAPSTONE_DIET
2915
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2916
0
#endif
2917
0
    MI->flat_insn->detail->arm.op_count++;
2918
0
  }
2919
2920
0
  SStream_concat0(O, "[], ");
2921
2922
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2923
2924
0
  if (MI->csh->detail) {
2925
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2926
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2927
0
#ifndef CAPSTONE_DIET
2928
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2929
0
#endif
2930
0
    MI->flat_insn->detail->arm.op_count++;
2931
0
  }
2932
2933
0
  SStream_concat0(O, "[]}");
2934
2935
0
#ifndef CAPSTONE_DIET
2936
0
  MI->ac_idx++;
2937
0
#endif
2938
0
}
2939
2940
static void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2941
0
{
2942
0
#ifndef CAPSTONE_DIET
2943
0
  uint8_t access;
2944
2945
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2946
0
#endif
2947
2948
  // Normally, it's not safe to use register enum values directly with
2949
  // addition to get the next register, but for VFP registers, the
2950
  // sort order is guaranteed because they're all of the form D<n>.
2951
0
  SStream_concat0(O, "{");
2952
2953
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2954
2955
0
  if (MI->csh->detail) {
2956
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2957
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2958
0
#ifndef CAPSTONE_DIET
2959
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2960
0
#endif
2961
0
    MI->flat_insn->detail->arm.op_count++;
2962
0
  }
2963
2964
0
  SStream_concat0(O, "[], ");
2965
2966
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2967
2968
0
  if (MI->csh->detail) {
2969
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2970
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2971
0
#ifndef CAPSTONE_DIET
2972
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2973
0
#endif
2974
0
    MI->flat_insn->detail->arm.op_count++;
2975
0
  }
2976
2977
0
  SStream_concat0(O, "[], ");
2978
2979
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2980
2981
0
  if (MI->csh->detail) {
2982
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2983
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2984
0
#ifndef CAPSTONE_DIET
2985
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2986
0
#endif
2987
0
    MI->flat_insn->detail->arm.op_count++;
2988
0
  }
2989
2990
0
  SStream_concat0(O, "[], ");
2991
2992
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3);
2993
2994
0
  if (MI->csh->detail) {
2995
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2996
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3;
2997
0
#ifndef CAPSTONE_DIET
2998
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2999
0
#endif
3000
0
    MI->flat_insn->detail->arm.op_count++;
3001
0
  }
3002
3003
0
  SStream_concat0(O, "[]}");
3004
3005
0
#ifndef CAPSTONE_DIET
3006
0
  MI->ac_idx++;
3007
0
#endif
3008
0
}
3009
3010
static void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
3011
1.06k
{
3012
1.06k
#ifndef CAPSTONE_DIET
3013
1.06k
  uint8_t access;
3014
1.06k
#endif
3015
1.06k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3016
1.06k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
3017
1.06k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
3018
3019
1.06k
#ifndef CAPSTONE_DIET
3020
1.06k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3021
1.06k
#endif
3022
3023
1.06k
  SStream_concat0(O, "{");
3024
3025
1.06k
  printRegName(MI->csh, O, Reg0);
3026
3027
1.06k
  if (MI->csh->detail) {
3028
1.06k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3029
1.06k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
3030
1.06k
#ifndef CAPSTONE_DIET
3031
1.06k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3032
1.06k
#endif
3033
1.06k
    MI->flat_insn->detail->arm.op_count++;
3034
1.06k
  }
3035
3036
1.06k
  SStream_concat0(O, "[], ");
3037
3038
1.06k
  printRegName(MI->csh, O, Reg1);
3039
3040
1.06k
  if (MI->csh->detail) {
3041
1.06k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3042
1.06k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
3043
1.06k
#ifndef CAPSTONE_DIET
3044
1.06k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3045
1.06k
#endif
3046
1.06k
    MI->flat_insn->detail->arm.op_count++;
3047
1.06k
  }
3048
3049
1.06k
  SStream_concat0(O, "[]}");
3050
3051
1.06k
#ifndef CAPSTONE_DIET
3052
1.06k
  MI->ac_idx++;
3053
1.06k
#endif
3054
1.06k
}
3055
3056
static void printVectorListThreeSpacedAllLanes(MCInst *MI,
3057
    unsigned OpNum, SStream *O)
3058
0
{
3059
0
#ifndef CAPSTONE_DIET
3060
0
  uint8_t access;
3061
3062
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3063
0
#endif
3064
3065
  // Normally, it's not safe to use register enum values directly with
3066
  // addition to get the next register, but for VFP registers, the
3067
  // sort order is guaranteed because they're all of the form D<n>.
3068
0
  SStream_concat0(O, "{");
3069
3070
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3071
3072
0
  if (MI->csh->detail) {
3073
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3074
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3075
0
#ifndef CAPSTONE_DIET
3076
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3077
0
#endif
3078
0
    MI->flat_insn->detail->arm.op_count++;
3079
0
  }
3080
3081
0
  SStream_concat0(O, "[], ");
3082
3083
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3084
3085
0
  if (MI->csh->detail) {
3086
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3087
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3088
0
#ifndef CAPSTONE_DIET
3089
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3090
0
#endif
3091
0
    MI->flat_insn->detail->arm.op_count++;
3092
0
  }
3093
3094
0
  SStream_concat0(O, "[], ");
3095
3096
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3097
3098
0
  if (MI->csh->detail) {
3099
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3100
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3101
0
#ifndef CAPSTONE_DIET
3102
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3103
0
#endif
3104
0
    MI->flat_insn->detail->arm.op_count++;
3105
0
  }
3106
3107
0
  SStream_concat0(O, "[]}");
3108
3109
0
#ifndef CAPSTONE_DIET
3110
0
  MI->ac_idx++;
3111
0
#endif
3112
0
}
3113
3114
static void printVectorListFourSpacedAllLanes(MCInst *MI,
3115
    unsigned OpNum, SStream *O)
3116
0
{
3117
0
#ifndef CAPSTONE_DIET
3118
0
  uint8_t access;
3119
3120
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3121
0
#endif
3122
3123
  // Normally, it's not safe to use register enum values directly with
3124
  // addition to get the next register, but for VFP registers, the
3125
  // sort order is guaranteed because they're all of the form D<n>.
3126
0
  SStream_concat0(O, "{");
3127
3128
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3129
3130
0
  if (MI->csh->detail) {
3131
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3132
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3133
0
#ifndef CAPSTONE_DIET
3134
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3135
0
#endif
3136
0
    MI->flat_insn->detail->arm.op_count++;
3137
0
  }
3138
3139
0
  SStream_concat0(O, "[], ");
3140
3141
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3142
3143
0
  if (MI->csh->detail) {
3144
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3145
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3146
0
#ifndef CAPSTONE_DIET
3147
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3148
0
#endif
3149
0
    MI->flat_insn->detail->arm.op_count++;
3150
0
  }
3151
3152
0
  SStream_concat0(O, "[], ");
3153
3154
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3155
3156
0
  if (MI->csh->detail) {
3157
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3158
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3159
0
#ifndef CAPSTONE_DIET
3160
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3161
0
#endif
3162
0
    MI->flat_insn->detail->arm.op_count++;
3163
0
  }
3164
3165
0
  SStream_concat0(O, "[], ");
3166
3167
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6);
3168
3169
0
  if (MI->csh->detail) {
3170
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3171
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6;
3172
0
#ifndef CAPSTONE_DIET
3173
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3174
0
#endif
3175
0
    MI->flat_insn->detail->arm.op_count++;
3176
0
  }
3177
3178
0
  SStream_concat0(O, "[]}");
3179
3180
0
#ifndef CAPSTONE_DIET
3181
0
  MI->ac_idx++;
3182
0
#endif
3183
0
}
3184
3185
static void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, SStream *O)
3186
0
{
3187
0
#ifndef CAPSTONE_DIET
3188
0
  uint8_t access;
3189
3190
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3191
0
#endif
3192
3193
  // Normally, it's not safe to use register enum values directly with
3194
  // addition to get the next register, but for VFP registers, the
3195
  // sort order is guaranteed because they're all of the form D<n>.
3196
0
  SStream_concat0(O, "{");
3197
3198
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3199
3200
0
  if (MI->csh->detail) {
3201
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3202
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3203
0
#ifndef CAPSTONE_DIET
3204
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3205
0
#endif
3206
0
    MI->flat_insn->detail->arm.op_count++;
3207
0
  }
3208
3209
0
  SStream_concat0(O, ", ");
3210
3211
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3212
3213
0
  if (MI->csh->detail) {
3214
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3215
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3216
0
#ifndef CAPSTONE_DIET
3217
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3218
0
#endif
3219
0
    MI->flat_insn->detail->arm.op_count++;
3220
0
  }
3221
3222
0
  SStream_concat0(O, ", ");
3223
3224
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3225
3226
0
  if (MI->csh->detail) {
3227
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3228
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3229
0
#ifndef CAPSTONE_DIET
3230
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3231
0
#endif
3232
0
    MI->flat_insn->detail->arm.op_count++;
3233
0
  }
3234
3235
0
  SStream_concat0(O, "}");
3236
3237
0
#ifndef CAPSTONE_DIET
3238
0
  MI->ac_idx++;
3239
0
#endif
3240
0
}
3241
3242
static void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, SStream *O)
3243
0
{
3244
0
#ifndef CAPSTONE_DIET
3245
0
  uint8_t access;
3246
3247
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3248
0
#endif
3249
3250
  // Normally, it's not safe to use register enum values directly with
3251
  // addition to get the next register, but for VFP registers, the
3252
  // sort order is guaranteed because they're all of the form D<n>.
3253
0
  SStream_concat0(O, "{");
3254
3255
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3256
3257
0
  if (MI->csh->detail) {
3258
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3259
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3260
0
#ifndef CAPSTONE_DIET
3261
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3262
0
#endif
3263
0
    MI->flat_insn->detail->arm.op_count++;
3264
0
  }
3265
3266
0
  SStream_concat0(O, ", ");
3267
3268
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3269
3270
0
  if (MI->csh->detail) {
3271
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3272
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3273
0
#ifndef CAPSTONE_DIET
3274
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3275
0
#endif
3276
0
    MI->flat_insn->detail->arm.op_count++;
3277
0
  }
3278
3279
0
  SStream_concat0(O, ", ");
3280
3281
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3282
3283
0
  if (MI->csh->detail) {
3284
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3285
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3286
0
#ifndef CAPSTONE_DIET
3287
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3288
0
#endif
3289
0
    MI->flat_insn->detail->arm.op_count++;
3290
0
  }
3291
3292
0
  SStream_concat0(O, ", ");
3293
3294
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6);
3295
3296
0
  if (MI->csh->detail) {
3297
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3298
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6;
3299
0
#ifndef CAPSTONE_DIET
3300
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3301
0
#endif
3302
0
    MI->flat_insn->detail->arm.op_count++;
3303
0
  }
3304
3305
0
  SStream_concat0(O, "}");
3306
3307
0
#ifndef CAPSTONE_DIET
3308
0
  MI->ac_idx++;
3309
0
#endif
3310
0
}
3311
3312
static void printComplexRotationOp(MCInst *MI, unsigned OpNo, SStream *O, int64_t Angle, int64_t Remainder)
3313
465
{
3314
465
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNo));
3315
465
  unsigned tmp = (unsigned)((Val * Angle) + Remainder);
3316
3317
465
  printUInt32Bang(O, tmp);
3318
465
  if (MI->csh->detail) {
3319
465
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
3320
465
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
3321
465
    MI->flat_insn->detail->arm.op_count++;
3322
465
  }
3323
465
}
3324
3325
void ARM_addVectorDataType(MCInst *MI, arm_vectordata_type vd)
3326
14.6k
{
3327
14.6k
  if (MI->csh->detail) {
3328
14.6k
    MI->flat_insn->detail->arm.vector_data = vd;
3329
14.6k
  }
3330
14.6k
}
3331
3332
void ARM_addVectorDataSize(MCInst *MI, int size)
3333
40.1k
{
3334
40.1k
  if (MI->csh->detail) {
3335
40.1k
    MI->flat_insn->detail->arm.vector_size = size;
3336
40.1k
  }
3337
40.1k
}
3338
3339
void ARM_addReg(MCInst *MI, int reg)
3340
1.70k
{
3341
1.70k
  if (MI->csh->detail) {
3342
1.70k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3343
1.70k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = reg;
3344
1.70k
    MI->flat_insn->detail->arm.op_count++;
3345
1.70k
  }
3346
1.70k
}
3347
3348
void ARM_addUserMode(MCInst *MI)
3349
3.06k
{
3350
3.06k
  if (MI->csh->detail) {
3351
3.06k
    MI->flat_insn->detail->arm.usermode = true;
3352
3.06k
  }
3353
3.06k
}
3354
3355
void ARM_addSysReg(MCInst *MI, arm_sysreg reg)
3356
4.39k
{
3357
4.39k
  if (MI->csh->detail) {
3358
4.39k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SYSREG;
3359
4.39k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = reg;
3360
4.39k
    MI->flat_insn->detail->arm.op_count++;
3361
4.39k
  }
3362
4.39k
}
3363
3364
#endif