Coverage Report

Created: 2025-08-29 06:29

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
1.84k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.27k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.27k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.27k
#define BIT_7(A)  ((A) & 0x00000080)
63
13.2k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
953
#define BIT_A(A)  ((A) & 0x00000400)
66
14.9k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
15.4k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.02k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
68.4k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
133k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
7.97k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
13.2k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.27k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.27k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
11.4k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
18.6k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
11.4k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
11.4k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.27k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.48k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.27k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.71k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
10.7k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
10.7k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
480k
{
149
480k
  const uint16_t v0 = info->code[addr + 0];
150
480k
  const uint16_t v1 = info->code[addr + 1];
151
480k
  return (v0 << 8) | v1;
152
480k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
212k
{
156
212k
  const uint32_t v0 = info->code[addr + 0];
157
212k
  const uint32_t v1 = info->code[addr + 1];
158
212k
  const uint32_t v2 = info->code[addr + 2];
159
212k
  const uint32_t v3 = info->code[addr + 3];
160
212k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
212k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
180
{
165
180
  const uint64_t v0 = info->code[addr + 0];
166
180
  const uint64_t v1 = info->code[addr + 1];
167
180
  const uint64_t v2 = info->code[addr + 2];
168
180
  const uint64_t v3 = info->code[addr + 3];
169
180
  const uint64_t v4 = info->code[addr + 4];
170
180
  const uint64_t v5 = info->code[addr + 5];
171
180
  const uint64_t v6 = info->code[addr + 6];
172
180
  const uint64_t v7 = info->code[addr + 7];
173
180
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
180
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
481k
{
178
481k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
481k
  if (info->code_len < addr + 2) {
180
633
    return 0xaaaa;
181
633
  }
182
480k
  return m68k_read_disassembler_16(info, addr);
183
481k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
214k
{
187
214k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
214k
  if (info->code_len < addr + 4) {
189
2.04k
    return 0xaaaaaaaa;
190
2.04k
  }
191
212k
  return m68k_read_disassembler_32(info, addr);
192
214k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
184
{
196
184
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
184
  if (info->code_len < addr + 8) {
198
4
    return 0xaaaaaaaaaaaaaaaaLL;
199
4
  }
200
180
  return m68k_read_disassembler_64(info, addr);
201
184
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
41.9k
  do {           \
269
41.9k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
11.9k
      d68000_invalid(info);   \
271
11.9k
      return;       \
272
11.9k
    }          \
273
41.9k
  } while (0)
274
275
16.7k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
464k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
214k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
184
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
16.7k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
262k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
12.1k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
184
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
10.5k
{
302
10.5k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
10.5k
}
304
305
static int make_int_16(int value)
306
3.69k
{
307
3.69k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
3.69k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
13.2k
{
312
13.2k
  uint32_t extension = read_imm_16(info);
313
314
13.2k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
13.2k
  if (EXT_FULL(extension)) {
317
5.27k
    uint32_t preindex;
318
5.27k
    uint32_t postindex;
319
320
5.27k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.27k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.27k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.27k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.27k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
2.82k
      if (is_pc) {
335
365
        op->mem.base_reg = M68K_REG_PC;
336
2.46k
      } else {
337
2.46k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.46k
      }
339
2.82k
    }
340
341
5.27k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.47k
      if (EXT_INDEX_AR(extension)) {
343
1.08k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.39k
      } else {
345
2.39k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.39k
      }
347
348
3.47k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.47k
      if (EXT_INDEX_SCALE(extension)) {
351
2.53k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.53k
      }
353
3.47k
    }
354
355
5.27k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.27k
    postindex = (extension & 7) > 4;
357
358
5.27k
    if (preindex) {
359
2.14k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.13k
    } else if (postindex) {
361
1.46k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.46k
    }
363
364
5.27k
    return;
365
5.27k
  }
366
367
7.97k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
7.97k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
7.97k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
859
    if (is_pc) {
372
132
      op->mem.base_reg = M68K_REG_PC;
373
132
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
727
    } else {
375
727
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
727
    }
377
7.11k
  } else {
378
7.11k
    if (is_pc) {
379
554
      op->mem.base_reg = M68K_REG_PC;
380
554
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.56k
    } else {
382
6.56k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.56k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.56k
    }
385
386
7.11k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.11k
  }
388
389
7.97k
  if (EXT_INDEX_SCALE(extension)) {
390
4.65k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
4.65k
  }
392
7.97k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
137k
{
397
  // default to memory
398
399
137k
  op->type = M68K_OP_MEM;
400
401
137k
  switch (instruction & 0x3f) {
402
44.6k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
44.6k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
44.6k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
44.6k
      op->type = M68K_OP_REG;
407
44.6k
      break;
408
409
5.20k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
5.20k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
5.20k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
5.20k
      op->type = M68K_OP_REG;
414
5.20k
      break;
415
416
16.7k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
16.7k
      op->address_mode = M68K_AM_REGI_ADDR;
419
16.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
16.7k
      break;
421
422
13.4k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
13.4k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
13.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
13.4k
      break;
427
428
25.3k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
25.3k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
25.3k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
25.3k
      break;
433
434
10.0k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
10.0k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
10.0k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
10.0k
      op->mem.disp = (int16_t)read_imm_16(info);
439
10.0k
      break;
440
441
12.1k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
12.1k
      get_with_index_address_mode(info, op, instruction, size, false);
444
12.1k
      break;
445
446
2.34k
    case 0x38:
447
      /* absolute short address */
448
2.34k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
2.34k
      op->imm = read_imm_16(info);
450
2.34k
      break;
451
452
1.65k
    case 0x39:
453
      /* absolute long address */
454
1.65k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.65k
      op->imm = read_imm_32(info);
456
1.65k
      break;
457
458
1.42k
    case 0x3a:
459
      /* program counter with displacement */
460
1.42k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.42k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.42k
      break;
463
464
1.09k
    case 0x3b:
465
      /* program counter with index */
466
1.09k
      get_with_index_address_mode(info, op, instruction, size, true);
467
1.09k
      break;
468
469
2.91k
    case 0x3c:
470
2.91k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.91k
      op->type = M68K_OP_IMM;
472
473
2.91k
      if (size == 1)
474
383
        op->imm = read_imm_8(info) & 0xff;
475
2.52k
      else if (size == 2)
476
1.40k
        op->imm = read_imm_16(info) & 0xffff;
477
1.11k
      else if (size == 4)
478
934
        op->imm = read_imm_32(info);
479
184
      else
480
184
        op->imm = read_imm_64(info);
481
482
2.91k
      break;
483
484
118
    default:
485
118
      break;
486
137k
  }
487
137k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
35.0k
{
491
35.0k
  info->groups[info->groups_count++] = (uint8_t)group;
492
35.0k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
195k
{
496
195k
  cs_m68k* ext;
497
498
195k
  MCInst_setOpcode(info->inst, opcode);
499
500
195k
  ext = &info->extension;
501
502
195k
  ext->op_count = (uint8_t)count;
503
195k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
195k
  ext->op_size.cpu_size = size;
505
506
195k
  return ext;
507
195k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
15.9k
{
511
15.9k
  cs_m68k_op* op0;
512
15.9k
  cs_m68k_op* op1;
513
15.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
15.9k
  op0 = &ext->operands[0];
516
15.9k
  op1 = &ext->operands[1];
517
518
15.9k
  if (isDreg) {
519
15.9k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
15.9k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
15.9k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
15.9k
  get_ea_mode_op(info, op1, info->ir, size);
527
15.9k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
15.9k
{
531
15.9k
  build_re_gen_1(info, true, opcode, size);
532
15.9k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
16.5k
{
536
16.5k
  cs_m68k_op* op0;
537
16.5k
  cs_m68k_op* op1;
538
16.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
16.5k
  op0 = &ext->operands[0];
541
16.5k
  op1 = &ext->operands[1];
542
543
16.5k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
16.5k
  if (isDreg) {
546
16.5k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
16.5k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
16.5k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
16.5k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
4.12k
{
556
4.12k
  cs_m68k_op* op0;
557
4.12k
  cs_m68k_op* op1;
558
4.12k
  cs_m68k_op* op2;
559
4.12k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
4.12k
  op0 = &ext->operands[0];
562
4.12k
  op1 = &ext->operands[1];
563
4.12k
  op2 = &ext->operands[2];
564
565
4.12k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
4.12k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
4.12k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
4.12k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
4.12k
  if (imm > 0) {
572
881
    ext->op_count = 3;
573
881
    op2->type = M68K_OP_IMM;
574
881
    op2->address_mode = M68K_AM_IMMEDIATE;
575
881
    op2->imm = imm;
576
881
  }
577
4.12k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
4.56k
{
581
4.56k
  cs_m68k_op* op0;
582
4.56k
  cs_m68k_op* op1;
583
4.56k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
4.56k
  op0 = &ext->operands[0];
586
4.56k
  op1 = &ext->operands[1];
587
588
4.56k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
4.56k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
4.56k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
4.56k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
4.56k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
21.2k
{
597
21.2k
  cs_m68k_op* op0;
598
21.2k
  cs_m68k_op* op1;
599
21.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
21.2k
  op0 = &ext->operands[0];
602
21.2k
  op1 = &ext->operands[1];
603
604
21.2k
  op0->type = M68K_OP_IMM;
605
21.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
21.2k
  op0->imm = imm;
607
608
21.2k
  get_ea_mode_op(info, op1, info->ir, size);
609
21.2k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
4.77k
{
613
4.77k
  cs_m68k_op* op0;
614
4.77k
  cs_m68k_op* op1;
615
4.77k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
4.77k
  op0 = &ext->operands[0];
618
4.77k
  op1 = &ext->operands[1];
619
620
4.77k
  op0->type = M68K_OP_IMM;
621
4.77k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
4.77k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
4.77k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
4.77k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
4.77k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
6.15k
{
630
6.15k
  cs_m68k_op* op0;
631
6.15k
  cs_m68k_op* op1;
632
6.15k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
6.15k
  op0 = &ext->operands[0];
635
6.15k
  op1 = &ext->operands[1];
636
637
6.15k
  op0->type = M68K_OP_IMM;
638
6.15k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
6.15k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
6.15k
  get_ea_mode_op(info, op1, info->ir, size);
642
6.15k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
3.75k
{
646
3.75k
  cs_m68k_op* op0;
647
3.75k
  cs_m68k_op* op1;
648
3.75k
  cs_m68k_op* op2;
649
3.75k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
3.75k
  op0 = &ext->operands[0];
652
3.75k
  op1 = &ext->operands[1];
653
3.75k
  op2 = &ext->operands[2];
654
655
3.75k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
3.75k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
3.75k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
3.75k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
3.75k
  if (imm > 0) {
662
1.11k
    ext->op_count = 3;
663
1.11k
    op2->type = M68K_OP_IMM;
664
1.11k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.11k
    op2->imm = imm;
666
1.11k
  }
667
3.75k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
9.67k
{
671
9.67k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
9.67k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
9.67k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
8.72k
{
677
8.72k
  cs_m68k_op* op0;
678
8.72k
  cs_m68k_op* op1;
679
8.72k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
8.72k
  op0 = &ext->operands[0];
682
8.72k
  op1 = &ext->operands[1];
683
684
8.72k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
8.72k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
8.72k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
8.72k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
21.5k
{
692
21.5k
  cs_m68k_op* op0;
693
21.5k
  cs_m68k_op* op1;
694
21.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
21.5k
  op0 = &ext->operands[0];
697
21.5k
  op1 = &ext->operands[1];
698
699
21.5k
  get_ea_mode_op(info, op0, info->ir, size);
700
21.5k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
21.5k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
996
{
705
996
  cs_m68k_op* op0;
706
996
  cs_m68k_op* op1;
707
996
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
996
  op0 = &ext->operands[0];
710
996
  op1 = &ext->operands[1];
711
712
996
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
996
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
996
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
996
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
996
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
676
{
721
676
  cs_m68k_op* op0;
722
676
  cs_m68k_op* op1;
723
676
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
676
  op0 = &ext->operands[0];
726
676
  op1 = &ext->operands[1];
727
728
676
  op0->type = M68K_OP_IMM;
729
676
  op0->address_mode = M68K_AM_IMMEDIATE;
730
676
  op0->imm = imm;
731
732
676
  op1->address_mode = M68K_AM_NONE;
733
676
  op1->reg = reg;
734
676
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
12.2k
{
738
12.2k
  cs_m68k_op* op;
739
12.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
12.2k
  op = &ext->operands[0];
742
743
12.2k
  op->type = M68K_OP_BR_DISP;
744
12.2k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
12.2k
  op->br_disp.disp = displacement;
746
12.2k
  op->br_disp.disp_size = size;
747
748
12.2k
  set_insn_group(info, M68K_GRP_JUMP);
749
12.2k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
12.2k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.39k
{
754
2.39k
  cs_m68k_op* op;
755
2.39k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.39k
  op = &ext->operands[0];
758
759
2.39k
  op->type = M68K_OP_IMM;
760
2.39k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.39k
  op->imm = immediate;
762
763
2.39k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.39k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
8.06k
{
768
8.06k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
8.06k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
760
{
773
760
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
760
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
691
{
778
691
  cs_m68k_op* op0;
779
691
  cs_m68k_op* op1;
780
691
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
691
  op0 = &ext->operands[0];
783
691
  op1 = &ext->operands[1];
784
785
691
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
691
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
691
  op1->type = M68K_OP_BR_DISP;
789
691
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
691
  op1->br_disp.disp = displacement;
791
691
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
691
  set_insn_group(info, M68K_GRP_JUMP);
794
691
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
691
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
312
{
799
312
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
312
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
262
{
804
262
  cs_m68k_op* op0;
805
262
  cs_m68k_op* op1;
806
262
  cs_m68k_op* op2;
807
262
  uint32_t extension = read_imm_16(info);
808
262
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
262
  op0 = &ext->operands[0];
811
262
  op1 = &ext->operands[1];
812
262
  op2 = &ext->operands[2];
813
814
262
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
262
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
262
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
262
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
262
  get_ea_mode_op(info, op2, info->ir, size);
821
262
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.27k
{
825
1.27k
  uint8_t offset;
826
1.27k
  uint8_t width;
827
1.27k
  cs_m68k_op* op_ea;
828
1.27k
  cs_m68k_op* op1;
829
1.27k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.27k
  uint32_t extension = read_imm_16(info);
831
832
1.27k
  op_ea = &ext->operands[0];
833
1.27k
  op1 = &ext->operands[1];
834
835
1.27k
  if (BIT_B(extension))
836
299
    offset = (extension >> 6) & 7;
837
971
  else
838
971
    offset = (extension >> 6) & 31;
839
840
1.27k
  if (BIT_5(extension))
841
742
    width = extension & 7;
842
528
  else
843
528
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.27k
  if (has_d_arg) {
846
799
    ext->op_count = 2;
847
799
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
799
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
799
  }
850
851
1.27k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.27k
  op_ea->mem.bitfield = 1;
854
1.27k
  op_ea->mem.width = width;
855
1.27k
  op_ea->mem.offset = offset;
856
1.27k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
376
{
860
376
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
376
  cs_m68k_op* op;
862
863
376
  op = &ext->operands[0];
864
865
376
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
376
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
376
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
921
{
871
921
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
921
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
6.58k
  for (v >>= 1; v; v >>= 1) {
875
5.66k
    r <<= 1;
876
5.66k
    r |= v & 1;
877
5.66k
    s--;
878
5.66k
  }
879
880
921
  return r <<= s; // shift when v's highest bits are zero
881
921
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.10k
{
885
1.10k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.10k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
4.90k
  for (v >>= 1; v; v >>= 1) {
889
3.80k
    r <<= 1;
890
3.80k
    r |= v & 1;
891
3.80k
    s--;
892
3.80k
  }
893
894
1.10k
  return r <<= s; // shift when v's highest bits are zero
895
1.10k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
1.83k
{
900
1.83k
  cs_m68k_op* op0;
901
1.83k
  cs_m68k_op* op1;
902
1.83k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
1.83k
  op0 = &ext->operands[0];
905
1.83k
  op1 = &ext->operands[1];
906
907
1.83k
  op0->type = M68K_OP_REG_BITS;
908
1.83k
  op0->register_bits = read_imm_16(info);
909
910
1.83k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
1.83k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
921
    op0->register_bits = reverse_bits(op0->register_bits);
914
1.83k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
956
{
918
956
  cs_m68k_op* op0;
919
956
  cs_m68k_op* op1;
920
956
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
956
  op0 = &ext->operands[0];
923
956
  op1 = &ext->operands[1];
924
925
956
  op1->type = M68K_OP_REG_BITS;
926
956
  op1->register_bits = read_imm_16(info);
927
928
956
  get_ea_mode_op(info, op0, info->ir, size);
929
956
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
29.7k
{
933
29.7k
  cs_m68k_op* op;
934
29.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
29.7k
  MCInst_setOpcode(info->inst, opcode);
937
938
29.7k
  op = &ext->operands[0];
939
940
29.7k
  op->type = M68K_OP_IMM;
941
29.7k
  op->address_mode = M68K_AM_IMMEDIATE;
942
29.7k
  op->imm = data;
943
29.7k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
113
{
947
113
  build_imm(info, M68K_INS_ILLEGAL, data);
948
113
}
949
950
static void build_invalid(m68k_info *info, int data)
951
29.6k
{
952
29.6k
  build_imm(info, M68K_INS_INVALID, data);
953
29.6k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.19k
{
957
1.19k
  uint32_t word3;
958
1.19k
  uint32_t extension;
959
1.19k
  cs_m68k_op* op0;
960
1.19k
  cs_m68k_op* op1;
961
1.19k
  cs_m68k_op* op2;
962
1.19k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.19k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.19k
  word3 = peek_imm_32(info) & 0xffff;
967
1.19k
  if (!instruction_is_valid(info, word3))
968
175
    return;
969
970
1.02k
  op0 = &ext->operands[0];
971
1.02k
  op1 = &ext->operands[1];
972
1.02k
  op2 = &ext->operands[2];
973
974
1.02k
  extension = read_imm_32(info);
975
976
1.02k
  op0->address_mode = M68K_AM_NONE;
977
1.02k
  op0->type = M68K_OP_REG_PAIR;
978
1.02k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.02k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.02k
  op1->address_mode = M68K_AM_NONE;
982
1.02k
  op1->type = M68K_OP_REG_PAIR;
983
1.02k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.02k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.02k
  reg_0 = (extension >> 28) & 7;
987
1.02k
  reg_1 = (extension >> 12) & 7;
988
989
1.02k
  op2->address_mode = M68K_AM_NONE;
990
1.02k
  op2->type = M68K_OP_REG_PAIR;
991
1.02k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.02k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.02k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
925
{
997
925
  cs_m68k_op* op0;
998
925
  cs_m68k_op* op1;
999
925
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
925
  uint32_t extension = read_imm_16(info);
1002
1003
925
  if (BIT_B(extension))
1004
189
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
736
  else
1006
736
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
925
  op0 = &ext->operands[0];
1009
925
  op1 = &ext->operands[1];
1010
1011
925
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
925
  op1->address_mode = M68K_AM_NONE;
1014
925
  op1->type = M68K_OP_REG;
1015
925
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
925
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
778
{
1020
778
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
778
  int i;
1022
1023
2.33k
  for (i = 0; i < 2; ++i) {
1024
1.55k
    cs_m68k_op* op = &ext->operands[i];
1025
1.55k
    const int d = data[i];
1026
1.55k
    const int m = modes[i];
1027
1028
1.55k
    op->type = M68K_OP_MEM;
1029
1030
1.55k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
866
      op->address_mode = m;
1032
866
      op->reg = M68K_REG_A0 + d;
1033
866
    } else {
1034
690
      op->address_mode = m;
1035
690
      op->imm = d;
1036
690
    }
1037
1.55k
  }
1038
778
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
364
{
1042
364
  cs_m68k_op* op0;
1043
364
  cs_m68k_op* op1;
1044
364
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
364
  op0 = &ext->operands[0];
1047
364
  op1 = &ext->operands[1];
1048
1049
364
  op0->address_mode = M68K_AM_NONE;
1050
364
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
364
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
364
  op1->type = M68K_OP_IMM;
1054
364
  op1->imm = disp;
1055
364
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
2.18k
{
1059
2.18k
  cs_m68k_op* op0;
1060
2.18k
  cs_m68k_op* op1;
1061
2.18k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
2.18k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
657
    case 0:
1066
657
      d68000_invalid(info);
1067
657
      return;
1068
      // Line
1069
307
    case 1:
1070
307
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
307
      break;
1072
      // Page
1073
933
    case 2:
1074
933
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
933
      break;
1076
      // All
1077
290
    case 3:
1078
290
      ext->op_count = 1;
1079
290
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
290
      break;
1081
2.18k
  }
1082
1083
1.53k
  op0 = &ext->operands[0];
1084
1.53k
  op1 = &ext->operands[1];
1085
1086
1.53k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.53k
  op0->type = M68K_OP_IMM;
1088
1.53k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.53k
  op1->type = M68K_OP_MEM;
1091
1.53k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.53k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.53k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
509
{
1097
509
  cs_m68k_op* op0;
1098
509
  cs_m68k_op* op1;
1099
509
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
509
  op0 = &ext->operands[0];
1102
509
  op1 = &ext->operands[1];
1103
1104
509
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
509
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
509
  op1->type = M68K_OP_MEM;
1108
509
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
509
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
509
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.36k
{
1114
1.36k
  cs_m68k_op* op0;
1115
1.36k
  cs_m68k_op* op1;
1116
1.36k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.36k
  op0 = &ext->operands[0];
1119
1.36k
  op1 = &ext->operands[1];
1120
1121
1.36k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.36k
  op0->type = M68K_OP_MEM;
1123
1.36k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.36k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.36k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.36k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
187
{
1131
187
  cs_m68k_op* op0;
1132
187
  cs_m68k_op* op1;
1133
187
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
187
  uint32_t extension = read_imm_16(info);
1135
1136
187
  op0 = &ext->operands[0];
1137
187
  op1 = &ext->operands[1];
1138
1139
187
  if (BIT_B(extension)) {
1140
112
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
112
    get_ea_mode_op(info, op1, info->ir, size);
1142
112
  } else {
1143
75
    get_ea_mode_op(info, op0, info->ir, size);
1144
75
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
75
  }
1146
187
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
16.5k
{
1150
16.5k
  build_er_gen_1(info, true, opcode, size);
1151
16.5k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
13.5k
{
1194
13.5k
  build_invalid(info, info->ir);
1195
13.5k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
113
{
1199
113
  build_illegal(info, info->ir);
1200
113
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
7.46k
{
1204
7.46k
  build_invalid(info, info->ir);
1205
7.46k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
8.60k
{
1209
8.60k
  build_invalid(info, info->ir);
1210
8.60k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
630
{
1214
630
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
630
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
218
{
1219
218
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
218
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
296
{
1224
296
  build_er_1(info, M68K_INS_ADD, 1);
1225
296
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
369
{
1229
369
  build_er_1(info, M68K_INS_ADD, 2);
1230
369
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
391
{
1234
391
  build_er_1(info, M68K_INS_ADD, 4);
1235
391
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
262
{
1239
262
  build_re_1(info, M68K_INS_ADD, 1);
1240
262
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
419
{
1244
419
  build_re_1(info, M68K_INS_ADD, 2);
1245
419
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
308
{
1249
308
  build_re_1(info, M68K_INS_ADD, 4);
1250
308
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.61k
{
1254
2.61k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.61k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
2.22k
{
1259
2.22k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
2.22k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
1.00k
{
1264
1.00k
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
1.00k
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
112
{
1269
112
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
112
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
83
{
1274
83
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
83
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
612
{
1279
612
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
612
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
2.22k
{
1284
2.22k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
2.22k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
719
{
1289
719
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
719
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
826
{
1294
826
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
826
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
82
{
1299
82
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
82
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
252
{
1304
252
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
252
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
383
{
1309
383
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
383
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
303
{
1314
303
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
303
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
284
{
1319
284
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
284
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
411
{
1324
411
  build_er_1(info, M68K_INS_AND, 1);
1325
411
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
286
{
1329
286
  build_er_1(info, M68K_INS_AND, 2);
1330
286
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
378
{
1334
378
  build_er_1(info, M68K_INS_AND, 4);
1335
378
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
265
{
1339
265
  build_re_1(info, M68K_INS_AND, 1);
1340
265
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
457
{
1344
457
  build_re_1(info, M68K_INS_AND, 2);
1345
457
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
73
{
1349
73
  build_re_1(info, M68K_INS_AND, 4);
1350
73
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.90k
{
1354
1.90k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.90k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
363
{
1359
363
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
363
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
348
{
1364
348
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
348
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
19
{
1369
19
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
19
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
42
{
1374
42
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
42
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
743
{
1379
743
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
743
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
471
{
1384
471
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
471
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
81
{
1389
81
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
81
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
369
{
1394
369
  build_r(info, M68K_INS_ASR, 1);
1395
369
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
72
{
1399
72
  build_r(info, M68K_INS_ASR, 2);
1400
72
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
246
{
1404
246
  build_r(info, M68K_INS_ASR, 4);
1405
246
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
662
{
1409
662
  build_ea(info, M68K_INS_ASR, 2);
1410
662
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
569
{
1414
569
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
569
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
422
{
1419
422
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
422
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
268
{
1424
268
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
268
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
245
{
1429
245
  build_r(info, M68K_INS_ASL, 1);
1430
245
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
92
{
1434
92
  build_r(info, M68K_INS_ASL, 2);
1435
92
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
76
{
1439
76
  build_r(info, M68K_INS_ASL, 4);
1440
76
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
226
{
1444
226
  build_ea(info, M68K_INS_ASL, 2);
1445
226
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
7.01k
{
1449
7.01k
  build_bcc(info, 1, make_int_8(info->ir));
1450
7.01k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
721
{
1454
721
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
721
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
398
{
1459
398
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
329
  build_bcc(info, 4, read_imm_32(info));
1461
329
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
961
{
1465
961
  build_re_1(info, M68K_INS_BCHG, 1);
1466
961
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
78
{
1470
78
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
78
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
709
{
1475
709
  build_re_1(info, M68K_INS_BCLR, 1);
1476
709
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
19
{
1480
19
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
19
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
726
{
1485
726
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
394
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
394
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
320
{
1491
320
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
253
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
253
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
120
{
1498
120
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
91
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
91
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
233
{
1504
233
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
118
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
118
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
411
{
1510
411
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
359
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
359
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
229
{
1516
229
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
14
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
14
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
504
{
1522
504
  cs_m68k* ext = &info->extension;
1523
504
  cs_m68k_op temp;
1524
1525
504
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
308
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
308
  temp = ext->operands[0];
1531
308
  ext->operands[0] = ext->operands[1];
1532
308
  ext->operands[1] = temp;
1533
308
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
91
{
1537
91
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
82
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
82
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
45
{
1543
45
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
45
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.59k
{
1548
2.59k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.59k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
230
{
1553
230
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
230
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
282
{
1558
282
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
220
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
220
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.84k
{
1564
1.84k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.84k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
60
{
1569
60
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
60
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
948
{
1574
948
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
948
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
160
{
1579
160
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
160
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
104
{
1584
104
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
19
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
19
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
4.73k
{
1590
4.73k
  build_re_1(info, M68K_INS_BTST, 4);
1591
4.73k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
117
{
1595
117
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
117
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
55
{
1600
55
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
187
{
1606
187
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
8
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
8
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
348
{
1612
348
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
203
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
203
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
127
{
1618
127
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
51
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
51
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
474
{
1624
474
  build_cas2(info, 2);
1625
474
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
722
{
1629
722
  build_cas2(info, 4);
1630
722
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
526
{
1634
526
  build_er_1(info, M68K_INS_CHK, 2);
1635
526
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
597
{
1639
597
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
494
  build_er_1(info, M68K_INS_CHK, 4);
1641
494
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
384
{
1645
384
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
341
  build_chk2_cmp2(info, 1);
1647
341
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
252
{
1651
252
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
226
  build_chk2_cmp2(info, 2);
1653
226
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
397
{
1657
397
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
358
  build_chk2_cmp2(info, 4);
1659
358
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
979
{
1663
979
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
875
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
875
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
143
{
1669
143
  build_ea(info, M68K_INS_CLR, 1);
1670
143
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
455
{
1674
455
  build_ea(info, M68K_INS_CLR, 2);
1675
455
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
87
{
1679
87
  build_ea(info, M68K_INS_CLR, 4);
1680
87
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
460
{
1684
460
  build_er_1(info, M68K_INS_CMP, 1);
1685
460
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
177
{
1689
177
  build_er_1(info, M68K_INS_CMP, 2);
1690
177
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.39k
{
1694
2.39k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.39k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
557
{
1699
557
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
557
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
203
{
1704
203
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
203
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
122
{
1709
122
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
122
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
300
{
1714
300
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
20
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
20
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
259
{
1720
259
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
57
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
57
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
251
{
1726
251
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
251
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
107
{
1731
107
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
64
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
64
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
262
{
1737
262
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
194
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
194
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
260
{
1743
260
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
260
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
34
{
1748
34
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
10
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
10
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
154
{
1754
154
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
110
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
110
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
238
{
1760
238
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
238
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
549
{
1765
549
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
549
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
209
{
1770
209
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
209
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.95k
{
1775
2.95k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.95k
  op->type = M68K_OP_BR_DISP;
1777
2.95k
  op->br_disp.disp = displacement;
1778
2.95k
  op->br_disp.disp_size = size;
1779
2.95k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.45k
{
1783
1.45k
  cs_m68k_op* op0;
1784
1.45k
  cs_m68k* ext;
1785
1.45k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
803
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
135
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
135
    info->pc += 2;
1791
135
    return;
1792
135
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
668
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
668
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
668
  op0 = &ext->operands[0];
1799
1800
668
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
668
  set_insn_group(info, M68K_GRP_JUMP);
1803
668
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
668
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.88k
{
1808
1.88k
  cs_m68k* ext;
1809
1.88k
  cs_m68k_op* op0;
1810
1811
1.88k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.05k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.05k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.05k
  op0 = &ext->operands[0];
1818
1819
1.05k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.05k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.05k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.05k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.63k
{
1827
1.63k
  cs_m68k* ext;
1828
1.63k
  cs_m68k_op* op0;
1829
1.63k
  cs_m68k_op* op1;
1830
1.63k
  uint32_t ext1, ext2;
1831
1832
1.63k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.22k
  ext1 = read_imm_16(info);
1835
1.22k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.22k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.22k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.22k
  op0 = &ext->operands[0];
1842
1.22k
  op1 = &ext->operands[1];
1843
1844
1.22k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.22k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.22k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.22k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.22k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
937
{
1854
937
  cs_m68k_op* special;
1855
937
  cs_m68k_op* op_ea;
1856
1857
937
  int regsel = (extension >> 10) & 0x7;
1858
937
  int dir = (extension >> 13) & 0x1;
1859
1860
937
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
937
  special = &ext->operands[0];
1863
937
  op_ea = &ext->operands[1];
1864
1865
937
  if (!dir) {
1866
707
    cs_m68k_op* t = special;
1867
707
    special = op_ea;
1868
707
    op_ea = t;
1869
707
  }
1870
1871
937
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
937
  if (regsel & 4)
1874
359
    special->reg = M68K_REG_FPCR;
1875
578
  else if (regsel & 2)
1876
207
    special->reg = M68K_REG_FPSR;
1877
371
  else if (regsel & 1)
1878
20
    special->reg = M68K_REG_FPIAR;
1879
937
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.02k
{
1883
2.02k
  cs_m68k_op* op_reglist;
1884
2.02k
  cs_m68k_op* op_ea;
1885
2.02k
  int dir = (extension >> 13) & 0x1;
1886
2.02k
  int mode = (extension >> 11) & 0x3;
1887
2.02k
  uint32_t reglist = extension & 0xff;
1888
2.02k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.02k
  op_reglist = &ext->operands[0];
1891
2.02k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.02k
  if (!dir) {
1896
416
    cs_m68k_op* t = op_reglist;
1897
416
    op_reglist = op_ea;
1898
416
    op_ea = t;
1899
416
  }
1900
1901
2.02k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.02k
  switch (mode) {
1904
301
    case 1 : // Dynamic list in dn register
1905
301
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
301
      break;
1907
1908
251
    case 0 :
1909
251
      op_reglist->address_mode = M68K_AM_NONE;
1910
251
      op_reglist->type = M68K_OP_REG_BITS;
1911
251
      op_reglist->register_bits = reglist << 16;
1912
251
      break;
1913
1914
1.10k
    case 2 : // Static list
1915
1.10k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.10k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.10k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.10k
      break;
1919
2.02k
  }
1920
2.02k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
9.83k
{
1924
9.83k
  cs_m68k *ext;
1925
9.83k
  cs_m68k_op* op0;
1926
9.83k
  cs_m68k_op* op1;
1927
9.83k
  bool supports_single_op;
1928
9.83k
  uint32_t next;
1929
9.83k
  int rm, src, dst, opmode;
1930
1931
1932
9.83k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
9.39k
  supports_single_op = true;
1935
1936
9.39k
  next = read_imm_16(info);
1937
1938
9.39k
  rm = (next >> 14) & 0x1;
1939
9.39k
  src = (next >> 10) & 0x7;
1940
9.39k
  dst = (next >> 7) & 0x7;
1941
9.39k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
9.39k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
27
    cs_m68k_op* op0;
1947
27
    cs_m68k_op* op1;
1948
27
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
27
    op0 = &ext->operands[0];
1951
27
    op1 = &ext->operands[1];
1952
1953
27
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
27
    op0->type = M68K_OP_IMM;
1955
27
    op0->imm = next & 0x3f;
1956
1957
27
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
27
    return;
1960
27
  }
1961
1962
  // deal with extended move stuff
1963
1964
9.37k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
707
    case 0x4: // FMOVEM ea, FPCR
1967
937
    case 0x5: // FMOVEM FPCR, ea
1968
937
      fmove_fpcr(info, next);
1969
937
      return;
1970
1971
    // fmovem list
1972
416
    case 0x6:
1973
2.02k
    case 0x7:
1974
2.02k
      fmovem(info, next);
1975
2.02k
      return;
1976
9.37k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
6.40k
  if ((next >> 6) & 1)
1981
3.01k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
6.40k
  switch (opmode) {
1986
328
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
634
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
95
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
20
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
75
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
84
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
214
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
244
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
184
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
62
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
30
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
220
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
324
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
270
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
186
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
87
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
329
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
20
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
105
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
22
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
257
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
64
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
125
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
47
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
189
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
150
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
67
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
29
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
22
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
540
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
54
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
23
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
94
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
21
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
205
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
177
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
134
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
675
    default:
2024
675
      break;
2025
6.40k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
6.40k
  if ((next >> 6) & 1) {
2032
3.01k
    if ((next >> 2) & 1)
2033
1.16k
      info->inst->Opcode += 2;
2034
1.85k
    else
2035
1.85k
      info->inst->Opcode += 1;
2036
3.01k
  }
2037
2038
6.40k
  ext = &info->extension;
2039
2040
6.40k
  ext->op_count = 2;
2041
6.40k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
6.40k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
6.40k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
39
    op0 = &ext->operands[1];
2047
39
    op1 = &ext->operands[0];
2048
6.36k
  } else {
2049
6.36k
    op0 = &ext->operands[0];
2050
6.36k
    op1 = &ext->operands[1];
2051
6.36k
  }
2052
2053
6.40k
  if (rm == 0 && supports_single_op && src == dst) {
2054
591
    ext->op_count = 1;
2055
591
    op0->reg = M68K_REG_FP0 + dst;
2056
591
    return;
2057
591
  }
2058
2059
5.81k
  if (rm == 1) {
2060
2.91k
    switch (src) {
2061
668
      case 0x00 :
2062
668
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
668
        get_ea_mode_op(info, op0, info->ir, 4);
2064
668
        break;
2065
2066
50
      case 0x06 :
2067
50
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
50
        get_ea_mode_op(info, op0, info->ir, 1);
2069
50
        break;
2070
2071
772
      case 0x04 :
2072
772
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
772
        get_ea_mode_op(info, op0, info->ir, 2);
2074
772
        break;
2075
2076
171
      case 0x01 :
2077
171
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
171
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
171
        get_ea_mode_op(info, op0, info->ir, 4);
2080
171
        op0->type = M68K_OP_FP_SINGLE;
2081
171
        break;
2082
2083
638
      case 0x05:
2084
638
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
638
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
638
        get_ea_mode_op(info, op0, info->ir, 8);
2087
638
        op0->type = M68K_OP_FP_DOUBLE;
2088
638
        break;
2089
2090
612
      default :
2091
612
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
612
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
612
        break;
2094
2.91k
    }
2095
2.91k
  } else {
2096
2.90k
    op0->reg = M68K_REG_FP0 + src;
2097
2.90k
  }
2098
2099
5.81k
  op1->reg = M68K_REG_FP0 + dst;
2100
5.81k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.08k
{
2104
1.08k
  cs_m68k* ext;
2105
1.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
514
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
514
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
514
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
467
{
2113
467
  cs_m68k* ext;
2114
2115
467
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
321
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
321
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
321
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
561
{
2123
561
  cs_m68k* ext;
2124
2125
561
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
372
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
372
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
372
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
372
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
554
{
2136
554
  uint32_t extension1;
2137
554
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
478
  extension1 = read_imm_16(info);
2140
2141
478
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
478
  info->inst->Opcode += (extension1 & 0x2f);
2145
478
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
345
{
2149
345
  uint32_t extension1, extension2;
2150
345
  cs_m68k_op* op0;
2151
345
  cs_m68k* ext;
2152
2153
345
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
124
  extension1 = read_imm_16(info);
2156
124
  extension2 = read_imm_16(info);
2157
2158
124
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
124
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
124
  op0 = &ext->operands[0];
2164
2165
124
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
124
  op0->type = M68K_OP_IMM;
2167
124
  op0->imm = extension2;
2168
124
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
103
{
2172
103
  uint32_t extension1, extension2;
2173
103
  cs_m68k* ext;
2174
103
  cs_m68k_op* op0;
2175
2176
103
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
33
  extension1 = read_imm_16(info);
2179
33
  extension2 = read_imm_32(info);
2180
2181
33
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
33
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
33
  op0 = &ext->operands[0];
2187
2188
33
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
33
  op0->type = M68K_OP_IMM;
2190
33
  op0->imm = extension2;
2191
33
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.66k
{
2195
1.66k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.31k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.31k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
379
{
2201
379
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
379
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
312
{
2206
312
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
312
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
940
{
2211
940
  build_er_1(info, M68K_INS_DIVS, 2);
2212
940
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
433
{
2216
433
  build_er_1(info, M68K_INS_DIVU, 2);
2217
433
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
700
{
2221
700
  uint32_t extension, insn_signed;
2222
700
  cs_m68k* ext;
2223
700
  cs_m68k_op* op0;
2224
700
  cs_m68k_op* op1;
2225
700
  uint32_t reg_0, reg_1;
2226
2227
700
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
488
  extension = read_imm_16(info);
2230
488
  insn_signed = 0;
2231
2232
488
  if (BIT_B((extension)))
2233
98
    insn_signed = 1;
2234
2235
488
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
488
  op0 = &ext->operands[0];
2238
488
  op1 = &ext->operands[1];
2239
2240
488
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
488
  reg_0 = extension & 7;
2243
488
  reg_1 = (extension >> 12) & 7;
2244
2245
488
  op1->address_mode = M68K_AM_NONE;
2246
488
  op1->type = M68K_OP_REG_PAIR;
2247
488
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
488
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
488
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
159
    op1->type = M68K_OP_REG;
2252
159
    op1->reg = M68K_REG_D0 + reg_1;
2253
159
  }
2254
488
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
440
{
2258
440
  build_re_1(info, M68K_INS_EOR, 1);
2259
440
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
157
{
2263
157
  build_re_1(info, M68K_INS_EOR, 2);
2264
157
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.42k
{
2268
1.42k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.42k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
134
{
2273
134
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
134
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
311
{
2278
311
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
311
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
152
{
2283
152
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
152
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
18
{
2288
18
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
18
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
26
{
2293
26
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
26
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
91
{
2298
91
  build_r(info, M68K_INS_EXG, 4);
2299
91
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
372
{
2303
372
  cs_m68k_op* op0;
2304
372
  cs_m68k_op* op1;
2305
372
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
372
  op0 = &ext->operands[0];
2308
372
  op1 = &ext->operands[1];
2309
2310
372
  op0->address_mode = M68K_AM_NONE;
2311
372
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
372
  op1->address_mode = M68K_AM_NONE;
2314
372
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
372
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
71
{
2319
71
  cs_m68k_op* op0;
2320
71
  cs_m68k_op* op1;
2321
71
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
71
  op0 = &ext->operands[0];
2324
71
  op1 = &ext->operands[1];
2325
2326
71
  op0->address_mode = M68K_AM_NONE;
2327
71
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
71
  op1->address_mode = M68K_AM_NONE;
2330
71
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
71
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
261
{
2335
261
  build_d(info, M68K_INS_EXT, 2);
2336
261
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
76
{
2340
76
  build_d(info, M68K_INS_EXT, 4);
2341
76
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
43
{
2345
43
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
7
  build_d(info, M68K_INS_EXTB, 4);
2347
7
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
222
{
2351
222
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
222
  set_insn_group(info, M68K_GRP_JUMP);
2353
222
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
222
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
196
{
2358
196
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
196
  set_insn_group(info, M68K_GRP_JUMP);
2360
196
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
196
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
646
{
2365
646
  build_ea_a(info, M68K_INS_LEA, 4);
2366
646
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
57
{
2370
57
  build_link(info, read_imm_16(info), 2);
2371
57
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
349
{
2375
349
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
307
  build_link(info, read_imm_32(info), 4);
2377
307
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
300
{
2381
300
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
300
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
83
{
2386
83
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
83
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
30
{
2391
30
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
30
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
254
{
2396
254
  build_r(info, M68K_INS_LSR, 1);
2397
254
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
79
{
2401
79
  build_r(info, M68K_INS_LSR, 2);
2402
79
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
216
{
2406
216
  build_r(info, M68K_INS_LSR, 4);
2407
216
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
585
{
2411
585
  build_ea(info, M68K_INS_LSR, 2);
2412
585
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
206
{
2416
206
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
206
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
102
{
2421
102
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
102
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
189
{
2426
189
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
189
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
540
{
2431
540
  build_r(info, M68K_INS_LSL, 1);
2432
540
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
91
{
2436
91
  build_r(info, M68K_INS_LSL, 2);
2437
91
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
233
{
2441
233
  build_r(info, M68K_INS_LSL, 4);
2442
233
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
300
{
2446
300
  build_ea(info, M68K_INS_LSL, 2);
2447
300
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
4.78k
{
2451
4.78k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
4.78k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.90k
{
2456
5.90k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.90k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
10.8k
{
2461
10.8k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
10.8k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.01k
{
2466
1.01k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.01k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
649
{
2471
649
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
649
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
543
{
2476
543
  cs_m68k_op* op0;
2477
543
  cs_m68k_op* op1;
2478
543
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
543
  op0 = &ext->operands[0];
2481
543
  op1 = &ext->operands[1];
2482
2483
543
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
543
  op1->address_mode = M68K_AM_NONE;
2486
543
  op1->reg = M68K_REG_CCR;
2487
543
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
290
{
2491
290
  cs_m68k_op* op0;
2492
290
  cs_m68k_op* op1;
2493
290
  cs_m68k* ext;
2494
2495
290
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
133
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
133
  op0 = &ext->operands[0];
2500
133
  op1 = &ext->operands[1];
2501
2502
133
  op0->address_mode = M68K_AM_NONE;
2503
133
  op0->reg = M68K_REG_CCR;
2504
2505
133
  get_ea_mode_op(info, op1, info->ir, 1);
2506
133
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
392
{
2510
392
  cs_m68k_op* op0;
2511
392
  cs_m68k_op* op1;
2512
392
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
392
  op0 = &ext->operands[0];
2515
392
  op1 = &ext->operands[1];
2516
2517
392
  op0->address_mode = M68K_AM_NONE;
2518
392
  op0->reg = M68K_REG_SR;
2519
2520
392
  get_ea_mode_op(info, op1, info->ir, 2);
2521
392
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
85
{
2525
85
  cs_m68k_op* op0;
2526
85
  cs_m68k_op* op1;
2527
85
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
85
  op0 = &ext->operands[0];
2530
85
  op1 = &ext->operands[1];
2531
2532
85
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
85
  op1->address_mode = M68K_AM_NONE;
2535
85
  op1->reg = M68K_REG_SR;
2536
85
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
68
{
2540
68
  cs_m68k_op* op0;
2541
68
  cs_m68k_op* op1;
2542
68
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
68
  op0 = &ext->operands[0];
2545
68
  op1 = &ext->operands[1];
2546
2547
68
  op0->address_mode = M68K_AM_NONE;
2548
68
  op0->reg = M68K_REG_USP;
2549
2550
68
  op1->address_mode = M68K_AM_NONE;
2551
68
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
68
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
154
{
2556
154
  cs_m68k_op* op0;
2557
154
  cs_m68k_op* op1;
2558
154
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
154
  op0 = &ext->operands[0];
2561
154
  op1 = &ext->operands[1];
2562
2563
154
  op0->address_mode = M68K_AM_NONE;
2564
154
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
154
  op1->address_mode = M68K_AM_NONE;
2567
154
  op1->reg = M68K_REG_USP;
2568
154
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
2.10k
{
2572
2.10k
  uint32_t extension;
2573
2.10k
  m68k_reg reg;
2574
2.10k
  cs_m68k* ext;
2575
2.10k
  cs_m68k_op* op0;
2576
2.10k
  cs_m68k_op* op1;
2577
2578
2579
2.10k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
1.84k
  extension = read_imm_16(info);
2582
1.84k
  reg = M68K_REG_INVALID;
2583
2584
1.84k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
1.84k
  op0 = &ext->operands[0];
2587
1.84k
  op1 = &ext->operands[1];
2588
2589
1.84k
  switch (extension & 0xfff) {
2590
86
    case 0x000: reg = M68K_REG_SFC; break;
2591
106
    case 0x001: reg = M68K_REG_DFC; break;
2592
87
    case 0x800: reg = M68K_REG_USP; break;
2593
52
    case 0x801: reg = M68K_REG_VBR; break;
2594
217
    case 0x002: reg = M68K_REG_CACR; break;
2595
29
    case 0x802: reg = M68K_REG_CAAR; break;
2596
198
    case 0x803: reg = M68K_REG_MSP; break;
2597
23
    case 0x804: reg = M68K_REG_ISP; break;
2598
16
    case 0x003: reg = M68K_REG_TC; break;
2599
48
    case 0x004: reg = M68K_REG_ITT0; break;
2600
162
    case 0x005: reg = M68K_REG_ITT1; break;
2601
61
    case 0x006: reg = M68K_REG_DTT0; break;
2602
116
    case 0x007: reg = M68K_REG_DTT1; break;
2603
68
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
40
    case 0x806: reg = M68K_REG_URP; break;
2605
50
    case 0x807: reg = M68K_REG_SRP; break;
2606
1.84k
  }
2607
2608
1.84k
  if (BIT_0(info->ir)) {
2609
335
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
335
    op1->reg = reg;
2611
1.51k
  } else {
2612
1.51k
    op0->reg = reg;
2613
1.51k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
1.51k
  }
2615
1.84k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
811
{
2619
811
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
811
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
110
{
2624
110
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
110
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
509
{
2629
509
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
509
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
447
{
2634
447
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
447
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
289
{
2639
289
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
289
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
627
{
2644
627
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
627
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
192
{
2649
192
  build_movep_re(info, 2);
2650
192
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
317
{
2654
317
  build_movep_re(info, 4);
2655
317
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
594
{
2659
594
  build_movep_er(info, 2);
2660
594
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
769
{
2664
769
  build_movep_er(info, 4);
2665
769
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
116
{
2669
116
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
98
  build_moves(info, 1);
2671
98
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
52
{
2675
  //uint32_t extension;
2676
52
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
17
  build_moves(info, 2);
2678
17
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
120
{
2682
120
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
72
  build_moves(info, 4);
2684
72
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
5.22k
{
2688
5.22k
  cs_m68k_op* op0;
2689
5.22k
  cs_m68k_op* op1;
2690
2691
5.22k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
5.22k
  op0 = &ext->operands[0];
2694
5.22k
  op1 = &ext->operands[1];
2695
2696
5.22k
  op0->type = M68K_OP_IMM;
2697
5.22k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
5.22k
  op0->imm = (info->ir & 0xff);
2699
2700
5.22k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
5.22k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
5.22k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
166
{
2706
166
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
166
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
166
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
88
  build_move16(info, data, modes);
2712
88
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
423
{
2716
423
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
423
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
423
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
105
  build_move16(info, data, modes);
2722
105
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
319
{
2726
319
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
319
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
319
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
289
  build_move16(info, data, modes);
2732
289
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
114
{
2736
114
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
114
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
114
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
67
  build_move16(info, data, modes);
2742
67
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
293
{
2746
293
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
293
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
293
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
229
  build_move16(info, data, modes);
2752
229
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.03k
{
2756
1.03k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.03k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.51k
{
2761
1.51k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.51k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
800
{
2766
800
  uint32_t extension, insn_signed;
2767
800
  cs_m68k* ext;
2768
800
  cs_m68k_op* op0;
2769
800
  cs_m68k_op* op1;
2770
800
  uint32_t reg_0, reg_1;
2771
2772
800
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
601
  extension = read_imm_16(info);
2775
601
  insn_signed = 0;
2776
2777
601
  if (BIT_B((extension)))
2778
317
    insn_signed = 1;
2779
2780
601
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
601
  op0 = &ext->operands[0];
2783
601
  op1 = &ext->operands[1];
2784
2785
601
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
601
  reg_0 = extension & 7;
2788
601
  reg_1 = (extension >> 12) & 7;
2789
2790
601
  op1->address_mode = M68K_AM_NONE;
2791
601
  op1->type = M68K_OP_REG_PAIR;
2792
601
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
601
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
601
  if (!BIT_A(extension)) {
2796
65
    op1->type = M68K_OP_REG;
2797
65
    op1->reg = M68K_REG_D0 + reg_1;
2798
65
  }
2799
601
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
209
{
2803
209
  build_ea(info, M68K_INS_NBCD, 1);
2804
209
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
263
{
2808
263
  build_ea(info, M68K_INS_NEG, 1);
2809
263
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
500
{
2813
500
  build_ea(info, M68K_INS_NEG, 2);
2814
500
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
91
{
2818
91
  build_ea(info, M68K_INS_NEG, 4);
2819
91
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
228
{
2823
228
  build_ea(info, M68K_INS_NEGX, 1);
2824
228
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
641
{
2828
641
  build_ea(info, M68K_INS_NEGX, 2);
2829
641
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
236
{
2833
236
  build_ea(info, M68K_INS_NEGX, 4);
2834
236
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
17
{
2838
17
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
17
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
291
{
2843
291
  build_ea(info, M68K_INS_NOT, 1);
2844
291
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
425
{
2848
425
  build_ea(info, M68K_INS_NOT, 2);
2849
425
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
138
{
2853
138
  build_ea(info, M68K_INS_NOT, 4);
2854
138
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
695
{
2858
695
  build_er_1(info, M68K_INS_OR, 1);
2859
695
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
308
{
2863
308
  build_er_1(info, M68K_INS_OR, 2);
2864
308
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.31k
{
2868
1.31k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.31k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
275
{
2873
275
  build_re_1(info, M68K_INS_OR, 1);
2874
275
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
502
{
2878
502
  build_re_1(info, M68K_INS_OR, 2);
2879
502
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
287
{
2883
287
  build_re_1(info, M68K_INS_OR, 4);
2884
287
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
11.8k
{
2888
11.8k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
11.8k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.17k
{
2893
1.17k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.17k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
961
{
2898
961
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
961
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
187
{
2903
187
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
187
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
384
{
2908
384
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
384
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
457
{
2913
457
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
400
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
400
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
702
{
2919
702
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
365
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
365
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
49
{
2925
49
  build_ea(info, M68K_INS_PEA, 4);
2926
49
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
9
{
2930
9
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
9
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
82
{
2935
82
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
82
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
218
{
2940
218
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
218
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
102
{
2945
102
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
102
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
187
{
2950
187
  build_r(info, M68K_INS_ROR, 1);
2951
187
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
113
{
2955
113
  build_r(info, M68K_INS_ROR, 2);
2956
113
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
229
{
2960
229
  build_r(info, M68K_INS_ROR, 4);
2961
229
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
262
{
2965
262
  build_ea(info, M68K_INS_ROR, 2);
2966
262
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
188
{
2970
188
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
188
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
112
{
2975
112
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
112
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
162
{
2980
162
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
162
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
160
{
2985
160
  build_r(info, M68K_INS_ROL, 1);
2986
160
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
98
{
2990
98
  build_r(info, M68K_INS_ROL, 2);
2991
98
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
126
{
2995
126
  build_r(info, M68K_INS_ROL, 4);
2996
126
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
682
{
3000
682
  build_ea(info, M68K_INS_ROL, 2);
3001
682
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
45
{
3005
45
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
45
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
39
{
3010
39
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
39
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
41
{
3015
41
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
41
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
65
{
3020
65
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
65
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
53
{
3025
53
  build_r(info, M68K_INS_ROXR, 2);
3026
53
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
88
{
3030
88
  build_r(info, M68K_INS_ROXR, 4);
3031
88
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
300
{
3035
300
  build_ea(info, M68K_INS_ROXR, 2);
3036
300
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
130
{
3040
130
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
130
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
77
{
3045
77
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
77
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
45
{
3050
45
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
45
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
170
{
3055
170
  build_r(info, M68K_INS_ROXL, 1);
3056
170
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
205
{
3060
205
  build_r(info, M68K_INS_ROXL, 2);
3061
205
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
529
{
3065
529
  build_r(info, M68K_INS_ROXL, 4);
3066
529
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
361
{
3070
361
  build_ea(info, M68K_INS_ROXL, 2);
3071
361
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
55
{
3075
55
  set_insn_group(info, M68K_GRP_RET);
3076
55
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
46
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
46
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
68
{
3082
68
  set_insn_group(info, M68K_GRP_IRET);
3083
68
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
68
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
86
{
3088
86
  cs_m68k* ext;
3089
86
  cs_m68k_op* op;
3090
3091
86
  set_insn_group(info, M68K_GRP_RET);
3092
3093
86
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
58
{
3112
58
  set_insn_group(info, M68K_GRP_RET);
3113
58
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
58
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
170
{
3118
170
  set_insn_group(info, M68K_GRP_RET);
3119
170
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
170
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
362
{
3124
362
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
362
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
414
{
3129
414
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
414
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.20k
{
3134
1.20k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.20k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.20k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
30
{
3140
30
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
30
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
446
{
3145
446
  build_er_1(info, M68K_INS_SUB, 1);
3146
446
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
914
{
3150
914
  build_er_1(info, M68K_INS_SUB, 2);
3151
914
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.75k
{
3155
2.75k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.75k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
353
{
3160
353
  build_re_1(info, M68K_INS_SUB, 1);
3161
353
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
572
{
3165
572
  build_re_1(info, M68K_INS_SUB, 2);
3166
572
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.95k
{
3170
1.95k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.95k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
512
{
3175
512
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
512
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
295
{
3180
295
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
295
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
784
{
3185
784
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
784
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
379
{
3190
379
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
379
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
275
{
3195
275
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
275
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
592
{
3200
592
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
592
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.36k
{
3205
1.36k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.36k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
640
{
3210
640
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
640
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
527
{
3215
527
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
527
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
13
{
3220
13
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
13
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
228
{
3225
228
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
228
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
519
{
3230
519
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
519
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
392
{
3235
392
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
392
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
299
{
3240
299
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
299
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
32
{
3245
32
  build_d(info, M68K_INS_SWAP, 0);
3246
32
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
120
{
3250
120
  build_ea(info, M68K_INS_TAS, 1);
3251
120
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.16k
{
3255
1.16k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.16k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
309
{
3260
309
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
257
  build_trap(info, 0, 0);
3262
3263
257
  info->extension.op_count = 0;
3264
257
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
306
{
3268
306
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
252
  build_trap(info, 2, read_imm_16(info));
3270
252
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
503
{
3274
503
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
251
  build_trap(info, 4, read_imm_32(info));
3276
251
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
11
{
3280
11
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
11
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
216
{
3285
216
  build_ea(info, M68K_INS_TST, 1);
3286
216
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
129
{
3290
129
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
94
  build_ea(info, M68K_INS_TST, 1);
3292
94
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
82
{
3296
82
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
58
  build_ea(info, M68K_INS_TST, 1);
3298
58
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
608
{
3302
608
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
213
  build_ea(info, M68K_INS_TST, 1);
3304
213
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
124
{
3308
124
  build_ea(info, M68K_INS_TST, 2);
3309
124
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.62k
{
3313
1.62k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
656
  build_ea(info, M68K_INS_TST, 2);
3315
656
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
241
{
3319
241
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
195
  build_ea(info, M68K_INS_TST, 2);
3321
195
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
71
{
3325
71
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
17
  build_ea(info, M68K_INS_TST, 2);
3327
17
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
369
{
3331
369
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
337
  build_ea(info, M68K_INS_TST, 2);
3333
337
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
260
{
3337
260
  build_ea(info, M68K_INS_TST, 4);
3338
260
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
153
{
3342
153
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
75
  build_ea(info, M68K_INS_TST, 4);
3344
75
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
123
{
3348
123
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
98
  build_ea(info, M68K_INS_TST, 4);
3350
98
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
156
{
3354
156
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
64
  build_ea(info, M68K_INS_TST, 4);
3356
64
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
89
{
3360
89
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
16
  build_ea(info, M68K_INS_TST, 4);
3362
16
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
60
{
3366
60
  cs_m68k_op* op;
3367
60
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
60
  op = &ext->operands[0];
3370
3371
60
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
60
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
60
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.41k
{
3377
1.41k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
804
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
804
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.09k
{
3383
1.09k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
576
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
576
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
202k
{
3392
202k
  const unsigned int instruction = info->ir;
3393
202k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
202k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
202k
    (i->instruction == d68000_invalid) ) {
3397
975
    d68000_invalid(info);
3398
975
    return 0;
3399
975
  }
3400
3401
201k
  return 1;
3402
202k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
258k
{
3406
258k
  uint8_t i;
3407
3408
364k
  for (i = 0; i < count; ++i) {
3409
110k
    if (regs[i] == (uint16_t)reg)
3410
4.66k
      return 1;
3411
110k
  }
3412
3413
253k
  return 0;
3414
258k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
276k
{
3418
276k
  if (reg == M68K_REG_INVALID)
3419
17.9k
    return;
3420
3421
258k
  if (write)
3422
154k
  {
3423
154k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
2.82k
      return;
3425
3426
151k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
151k
    info->regs_write_count++;
3428
151k
  }
3429
103k
  else
3430
103k
  {
3431
103k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
1.83k
      return;
3433
3434
101k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
101k
    info->regs_read_count++;
3436
101k
  }
3437
258k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
88.6k
{
3441
88.6k
  switch (op->address_mode) {
3442
1.53k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.53k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.53k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.53k
      break;
3446
3447
13.8k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
39.2k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
39.2k
      add_reg_to_rw_list(info, op->reg, 1);
3450
39.2k
      break;
3451
3452
16.5k
    case M68K_AM_REGI_ADDR:
3453
28.4k
    case M68K_AM_REGI_ADDR_DISP:
3454
28.4k
      add_reg_to_rw_list(info, op->reg, 0);
3455
28.4k
      break;
3456
3457
6.56k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
8.95k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
10.3k
    case M68K_AM_MEMI_POST_INDEX:
3460
12.1k
    case M68K_AM_MEMI_PRE_INDEX:
3461
12.7k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
12.8k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
13.1k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
13.2k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
13.2k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
13.2k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
13.2k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
6.22k
    default:
3471
6.22k
      break;
3472
88.6k
  }
3473
88.6k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
12.4k
{
3477
12.4k
  int i;
3478
3479
111k
  for (i = 0; i < 8; ++i) {
3480
99.4k
    if (bits & (1 << i)) {
3481
19.4k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
19.4k
    }
3483
99.4k
  }
3484
12.4k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
4.14k
{
3488
4.14k
  uint32_t bits = op->register_bits;
3489
4.14k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
4.14k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
4.14k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
4.14k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
342k
{
3496
342k
  switch ((int)op->type) {
3497
153k
    case M68K_OP_REG:
3498
153k
      add_reg_to_rw_list(info, op->reg, write);
3499
153k
      break;
3500
3501
88.6k
    case M68K_OP_MEM:
3502
88.6k
      update_am_reg_list(info, op, write);
3503
88.6k
      break;
3504
3505
4.14k
    case M68K_OP_REG_BITS:
3506
4.14k
      update_reg_list_regbits(info, op, write);
3507
4.14k
      break;
3508
3509
3.92k
    case M68K_OP_REG_PAIR:
3510
3.92k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.92k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.92k
      break;
3513
342k
  }
3514
342k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
200k
{
3518
200k
  int i;
3519
3520
200k
  if (!info->extension.op_count)
3521
1.20k
    return;
3522
3523
199k
  if (info->extension.op_count == 1) {
3524
59.5k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
140k
  } else {
3526
    // first operand is always read
3527
140k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
283k
    for (i = 1; i < info->extension.op_count; ++i)
3531
143k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
140k
  }
3533
199k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
201k
{
3537
201k
  info->inst = inst;
3538
201k
  info->pc = pc;
3539
201k
  info->ir = 0;
3540
201k
  info->type = cpu_type;
3541
201k
  info->address_mask = 0xffffffff;
3542
3543
201k
  switch(info->type) {
3544
68.4k
    case M68K_CPU_TYPE_68000:
3545
68.4k
      info->type = TYPE_68000;
3546
68.4k
      info->address_mask = 0x00ffffff;
3547
68.4k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
133k
    case M68K_CPU_TYPE_68040:
3565
133k
      info->type = TYPE_68040;
3566
133k
      info->address_mask = 0xffffffff;
3567
133k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
201k
  }
3572
201k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
201k
{
3581
201k
  MCInst *inst = info->inst;
3582
201k
  cs_m68k* ext = &info->extension;
3583
201k
  int i;
3584
201k
  unsigned int size;
3585
3586
201k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
201k
  memset(ext, 0, sizeof(cs_m68k));
3589
201k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.00M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
806k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
201k
  info->ir = peek_imm_16(info);
3595
201k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
200k
    info->ir = read_imm_16(info);
3597
200k
    g_instruction_table[info->ir].instruction(info);
3598
200k
  }
3599
3600
201k
  size = info->pc - (unsigned int)pc;
3601
201k
  info->pc = (unsigned int)pc;
3602
3603
201k
  return size;
3604
201k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
202k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
202k
  int s;
3612
202k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
202k
  cs_struct* handle = instr->csh;
3614
202k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
202k
  if (code_len < 2) {
3619
594
    *size = 0;
3620
594
    return false;
3621
594
  }
3622
3623
201k
  if (instr->flat_insn->detail) {
3624
201k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
201k
  }
3626
3627
201k
  info->groups_count = 0;
3628
201k
  info->regs_read_count = 0;
3629
201k
  info->regs_write_count = 0;
3630
201k
  info->code = code;
3631
201k
  info->code_len = code_len;
3632
201k
  info->baseAddress = address;
3633
3634
201k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
201k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
201k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
201k
  if (handle->mode & CS_MODE_M68K_040)
3641
133k
    cpu_type = M68K_CPU_TYPE_68040;
3642
201k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
201k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
201k
  s = m68k_disassemble(info, address);
3647
3648
201k
  if (s == 0) {
3649
800
    *size = 2;
3650
800
    return false;
3651
800
  }
3652
3653
200k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
200k
  if (s > (int)code_len)
3662
723
    *size = (uint16_t)code_len;
3663
200k
  else
3664
200k
    *size = (uint16_t)s;
3665
3666
200k
  return true;
3667
201k
}
3668