/src/capstonenext/arch/AArch64/AArch64Mapping.c
Line | Count | Source |
1 | | /* Capstone Disassembly Engine */ |
2 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */ |
3 | | |
4 | | #ifdef CAPSTONE_HAS_AARCH64 |
5 | | |
6 | | #include <stdio.h> // debug |
7 | | #include <string.h> |
8 | | |
9 | | #include "capstone/aarch64.h" |
10 | | |
11 | | #include "../../cs_simple_types.h" |
12 | | #include "../../Mapping.h" |
13 | | #include "../../MathExtras.h" |
14 | | #include "../../utils.h" |
15 | | |
16 | | #include "AArch64AddressingModes.h" |
17 | | #include "AArch64BaseInfo.h" |
18 | | #include "AArch64DisassemblerExtension.h" |
19 | | #include "AArch64Linkage.h" |
20 | | #include "AArch64Mapping.h" |
21 | | |
22 | 793 | #define CHAR(c) #c[0] |
23 | | |
24 | | static float aarch64_exact_fp_to_fp(aarch64_exactfpimm exact) |
25 | 4.49k | { |
26 | 4.49k | switch (exact) { |
27 | 0 | default: |
28 | 0 | CS_ASSERT(0 && "Not handled."); |
29 | 0 | return 999.0; |
30 | 312 | case AARCH64_EXACTFPIMM_HALF: |
31 | 312 | return 0.5; |
32 | 60 | case AARCH64_EXACTFPIMM_ONE: |
33 | 60 | return 1.0; |
34 | 510 | case AARCH64_EXACTFPIMM_TWO: |
35 | 510 | return 2.0; |
36 | 3.61k | case AARCH64_EXACTFPIMM_ZERO: |
37 | 3.61k | return 0.0; |
38 | 4.49k | } |
39 | 4.49k | } |
40 | | |
41 | | #ifndef CAPSTONE_DIET |
42 | | static const aarch64_reg aarch64_flag_regs[] = { |
43 | | AARCH64_REG_NZCV, |
44 | | }; |
45 | | |
46 | | static const aarch64_sysreg aarch64_flag_sys_regs[] = { |
47 | | AARCH64_SYSREG_NZCV, AARCH64_SYSREG_PMOVSCLR_EL0, |
48 | | AARCH64_SYSREG_PMOVSSET_EL0, AARCH64_SYSREG_SPMOVSCLR_EL0, |
49 | | AARCH64_SYSREG_SPMOVSSET_EL0 |
50 | | }; |
51 | | #endif // CAPSTONE_DIET |
52 | | |
53 | | static AArch64Layout_VectorLayout sme_reg_to_vas(aarch64_reg reg) |
54 | 0 | { |
55 | 0 | switch (reg) { |
56 | 0 | default: |
57 | 0 | return AARCH64LAYOUT_INVALID; |
58 | 0 | case AARCH64_REG_ZAB0: |
59 | 0 | return AARCH64LAYOUT_VL_B; |
60 | 0 | case AARCH64_REG_ZAH0: |
61 | 0 | case AARCH64_REG_ZAH1: |
62 | 0 | return AARCH64LAYOUT_VL_H; |
63 | 0 | case AARCH64_REG_ZAS0: |
64 | 0 | case AARCH64_REG_ZAS1: |
65 | 0 | case AARCH64_REG_ZAS2: |
66 | 0 | case AARCH64_REG_ZAS3: |
67 | 0 | return AARCH64LAYOUT_VL_S; |
68 | 0 | case AARCH64_REG_ZAD0: |
69 | 0 | case AARCH64_REG_ZAD1: |
70 | 0 | case AARCH64_REG_ZAD2: |
71 | 0 | case AARCH64_REG_ZAD3: |
72 | 0 | case AARCH64_REG_ZAD4: |
73 | 0 | case AARCH64_REG_ZAD5: |
74 | 0 | case AARCH64_REG_ZAD6: |
75 | 0 | case AARCH64_REG_ZAD7: |
76 | 0 | return AARCH64LAYOUT_VL_D; |
77 | 0 | case AARCH64_REG_ZAQ0: |
78 | 0 | case AARCH64_REG_ZAQ1: |
79 | 0 | case AARCH64_REG_ZAQ2: |
80 | 0 | case AARCH64_REG_ZAQ3: |
81 | 0 | case AARCH64_REG_ZAQ4: |
82 | 0 | case AARCH64_REG_ZAQ5: |
83 | 0 | case AARCH64_REG_ZAQ6: |
84 | 0 | case AARCH64_REG_ZAQ7: |
85 | 0 | case AARCH64_REG_ZAQ8: |
86 | 0 | case AARCH64_REG_ZAQ9: |
87 | 0 | case AARCH64_REG_ZAQ10: |
88 | 0 | case AARCH64_REG_ZAQ11: |
89 | 0 | case AARCH64_REG_ZAQ12: |
90 | 0 | case AARCH64_REG_ZAQ13: |
91 | 0 | case AARCH64_REG_ZAQ14: |
92 | 0 | case AARCH64_REG_ZAQ15: |
93 | 0 | return AARCH64LAYOUT_VL_Q; |
94 | 0 | case AARCH64_REG_ZA: |
95 | 0 | return AARCH64LAYOUT_VL_COMPLETE; |
96 | 0 | } |
97 | 0 | } |
98 | | |
99 | | void AArch64_init_mri(MCRegisterInfo *MRI) |
100 | 4.37k | { |
101 | 4.37k | MCRegisterInfo_InitMCRegisterInfo( |
102 | 4.37k | MRI, AArch64RegDesc, AARCH64_REG_ENDING, 0, 0, |
103 | 4.37k | AArch64MCRegisterClasses, ARR_SIZE(AArch64MCRegisterClasses), 0, |
104 | 4.37k | 0, AArch64RegDiffLists, 0, AArch64SubRegIdxLists, |
105 | 4.37k | ARR_SIZE(AArch64SubRegIdxLists), 0); |
106 | 4.37k | } |
107 | | |
108 | | /// Sets up a new SME matrix operand at the currently active detail operand. |
109 | | static void setup_sme_operand(MCInst *MI) |
110 | 13.2k | { |
111 | 13.2k | if (!detail_is_set(MI)) |
112 | 0 | return; |
113 | | |
114 | 13.2k | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SME; |
115 | 13.2k | AArch64_get_detail_op(MI, 0)->sme.type = AARCH64_SME_OP_INVALID; |
116 | 13.2k | AArch64_get_detail_op(MI, 0)->sme.tile = AARCH64_REG_INVALID; |
117 | 13.2k | AArch64_get_detail_op(MI, 0)->sme.slice_reg = AARCH64_REG_INVALID; |
118 | 13.2k | AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm = |
119 | 13.2k | AARCH64_SLICE_IMM_INVALID; |
120 | 13.2k | AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm_range.first = |
121 | 13.2k | AARCH64_SLICE_IMM_RANGE_INVALID; |
122 | 13.2k | AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm_range.offset = |
123 | 13.2k | AARCH64_SLICE_IMM_RANGE_INVALID; |
124 | 13.2k | } |
125 | | |
126 | | static void setup_pred_operand(MCInst *MI) |
127 | 30.8k | { |
128 | 30.8k | if (!detail_is_set(MI)) |
129 | 0 | return; |
130 | | |
131 | 30.8k | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_PRED; |
132 | 30.8k | AArch64_get_detail_op(MI, 0)->pred.imm_index = -1; |
133 | 30.8k | } |
134 | | |
135 | | const insn_map aarch64_insns[] = { |
136 | | #include "AArch64GenCSMappingInsn.inc" |
137 | | }; |
138 | | |
139 | | static const name_map insn_alias_mnem_map[] = { |
140 | | #include "AArch64GenCSAliasMnemMap.inc" |
141 | | { AARCH64_INS_ALIAS_CFP, "cfp" }, |
142 | | { AARCH64_INS_ALIAS_DVP, "dvp" }, |
143 | | { AARCH64_INS_ALIAS_COSP, "cosp" }, |
144 | | { AARCH64_INS_ALIAS_CPP, "cpp" }, |
145 | | { AARCH64_INS_ALIAS_IC, "ic" }, |
146 | | { AARCH64_INS_ALIAS_DC, "dc" }, |
147 | | { AARCH64_INS_ALIAS_AT, "at" }, |
148 | | { AARCH64_INS_ALIAS_TLBI, "tlbi" }, |
149 | | { AARCH64_INS_ALIAS_TLBIP, "tlbip" }, |
150 | | { AARCH64_INS_ALIAS_RPRFM, "rprfm" }, |
151 | | { AARCH64_INS_ALIAS_LSL, "lsl" }, |
152 | | { AARCH64_INS_ALIAS_SBFX, "sbfx" }, |
153 | | { AARCH64_INS_ALIAS_UBFX, "ubfx" }, |
154 | | { AARCH64_INS_ALIAS_SBFIZ, "sbfiz" }, |
155 | | { AARCH64_INS_ALIAS_UBFIZ, "ubfiz" }, |
156 | | { AARCH64_INS_ALIAS_BFC, "bfc" }, |
157 | | { AARCH64_INS_ALIAS_BFI, "bfi" }, |
158 | | { AARCH64_INS_ALIAS_BFXIL, "bfxil" }, |
159 | | { AARCH64_INS_ALIAS_END, NULL }, |
160 | | }; |
161 | | |
162 | | static const char *get_custom_reg_alias(unsigned reg) |
163 | 28.1k | { |
164 | 28.1k | switch (reg) { |
165 | 171 | case AARCH64_REG_X29: |
166 | 171 | return "fp"; |
167 | 691 | case AARCH64_REG_X30: |
168 | 691 | return "lr"; |
169 | 28.1k | } |
170 | 27.2k | return NULL; |
171 | 28.1k | } |
172 | | |
173 | | /// Very annoyingly LLVM hard codes the vector layout post-fixes into the asm string. |
174 | | /// In this function we check for these cases and add the vectorlayout/arrangement |
175 | | /// specifier. |
176 | | void AArch64_add_vas(MCInst *MI, const SStream *OS) |
177 | 123k | { |
178 | 123k | if (!detail_is_set(MI)) { |
179 | 0 | return; |
180 | 0 | } |
181 | | |
182 | 123k | if (AArch64_get_detail(MI)->op_count == 0) { |
183 | 482 | return; |
184 | 482 | } |
185 | 123k | if (MCInst_getOpcode(MI) == AArch64_MUL53HI || |
186 | 123k | MCInst_getOpcode(MI) == AArch64_MUL53LO) { |
187 | | // Proprietary Apple instrucions. |
188 | 0 | AArch64_get_detail(MI)->operands[0].vas = AARCH64LAYOUT_VL_2D; |
189 | 0 | AArch64_get_detail(MI)->operands[1].vas = AARCH64LAYOUT_VL_2D; |
190 | 0 | return; |
191 | 0 | } |
192 | | |
193 | | // Search for r".[0-9]{1,2}[bhsdq]\W" |
194 | | // with poor mans regex |
195 | 123k | const char *vl_ptr = strchr(OS->buffer, '.'); |
196 | 272k | while (vl_ptr) { |
197 | | // Number after dot? |
198 | 149k | unsigned num = 0; |
199 | 149k | if (strchr("1248", vl_ptr[1])) { |
200 | 37.3k | num = atoi(vl_ptr + 1); |
201 | 37.3k | vl_ptr = num > 9 ? vl_ptr + 3 : vl_ptr + 2; |
202 | 111k | } else { |
203 | 111k | vl_ptr++; |
204 | 111k | } |
205 | | |
206 | | // Layout letter |
207 | 149k | char letter = '\0'; |
208 | 149k | if (strchr("bhsdq", vl_ptr[0])) { |
209 | 143k | letter = vl_ptr[0]; |
210 | 143k | } |
211 | 149k | if (!letter) { |
212 | 5.57k | goto next_dot_continue; |
213 | 5.57k | } |
214 | | |
215 | 143k | AArch64Layout_VectorLayout vl = AARCH64LAYOUT_INVALID; |
216 | 143k | switch (letter) { |
217 | 0 | default: |
218 | 0 | CS_ASSERT_RET(0 && "Unhandled vector layout letter."); |
219 | 0 | return; |
220 | 38.0k | case 'b': |
221 | 38.0k | vl = AARCH64LAYOUT_VL_B; |
222 | 38.0k | break; |
223 | 33.9k | case 'h': |
224 | 33.9k | vl = AARCH64LAYOUT_VL_H; |
225 | 33.9k | break; |
226 | 35.9k | case 's': |
227 | 35.9k | vl = AARCH64LAYOUT_VL_S; |
228 | 35.9k | break; |
229 | 33.7k | case 'd': |
230 | 33.7k | vl = AARCH64LAYOUT_VL_D; |
231 | 33.7k | break; |
232 | 1.96k | case 'q': |
233 | 1.96k | vl = AARCH64LAYOUT_VL_Q; |
234 | 1.96k | break; |
235 | 143k | } |
236 | 143k | vl |= (num << 8); |
237 | | |
238 | | // Determine op index by searching for trailing commata after op string |
239 | 143k | uint32_t op_idx = 0; |
240 | 143k | const char *comma_ptr = strchr(OS->buffer, ','); |
241 | 143k | ; |
242 | 315k | while (comma_ptr && comma_ptr < vl_ptr) { |
243 | 171k | ++op_idx; |
244 | 171k | comma_ptr = strchr(comma_ptr + 1, ','); |
245 | 171k | } |
246 | 143k | if (!comma_ptr) { |
247 | | // Last op doesn't have a trailing commata. |
248 | 23.5k | op_idx = AArch64_get_detail(MI)->op_count - 1; |
249 | 23.5k | } |
250 | 143k | if (op_idx >= AArch64_get_detail(MI)->op_count) { |
251 | | // A memory operand with a commata in [base, dist] |
252 | 4.47k | op_idx = AArch64_get_detail(MI)->op_count - 1; |
253 | 4.47k | } |
254 | | |
255 | | // Search for the operand this one belongs to. |
256 | 143k | cs_aarch64_op *op = &AArch64_get_detail(MI)->operands[op_idx]; |
257 | 143k | if ((op->type != AARCH64_OP_REG && |
258 | 24.8k | op->type != AARCH64_OP_SME) || |
259 | 130k | op->vas != AARCH64LAYOUT_INVALID) { |
260 | 110k | goto next_dot_continue; |
261 | 110k | } |
262 | 33.5k | op->vas = vl; |
263 | | |
264 | 149k | next_dot_continue: |
265 | 149k | vl_ptr = strchr(vl_ptr + 1, '.'); |
266 | 149k | } |
267 | 123k | } |
268 | | |
269 | | const char *AArch64_reg_name(csh handle, unsigned int reg) |
270 | 28.1k | { |
271 | 28.1k | int syntax_opt = ((cs_struct *)(uintptr_t)handle)->syntax; |
272 | 28.1k | const char *alias = get_custom_reg_alias(reg); |
273 | 28.1k | if ((syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS) && alias) |
274 | 0 | return alias; |
275 | | |
276 | 28.1k | if (((cs_struct *)(uintptr_t)handle)->syntax & |
277 | 28.1k | CS_OPT_SYNTAX_NOREGNAME) { |
278 | 0 | return AArch64_LLVM_getRegisterName(reg, AArch64_NoRegAltName); |
279 | 0 | } |
280 | | // TODO Add options for the other register names |
281 | 28.1k | return AArch64_LLVM_getRegisterName(reg, AArch64_NoRegAltName); |
282 | 28.1k | } |
283 | | |
284 | | void AArch64_setup_op(cs_aarch64_op *op) |
285 | 2.02M | { |
286 | 2.02M | memset(op, 0, sizeof(cs_aarch64_op)); |
287 | 2.02M | op->type = AARCH64_OP_INVALID; |
288 | 2.02M | op->vector_index = -1; |
289 | 2.02M | } |
290 | | |
291 | | void AArch64_init_cs_detail(MCInst *MI) |
292 | 125k | { |
293 | 125k | if (detail_is_set(MI)) { |
294 | 125k | memset(get_detail(MI), 0, |
295 | 125k | offsetof(cs_detail, aarch64) + sizeof(cs_aarch64)); |
296 | 2.14M | for (int i = 0; i < ARR_SIZE(AArch64_get_detail(MI)->operands); |
297 | 2.01M | i++) |
298 | 2.01M | AArch64_setup_op(&AArch64_get_detail(MI)->operands[i]); |
299 | 125k | AArch64_get_detail(MI)->cc = AArch64CC_Invalid; |
300 | 125k | } |
301 | 125k | } |
302 | | |
303 | | /// Unfortunately, the AARCH64 definitions do not indicate in any way |
304 | | /// (exception are the instruction identifiers), if memory accesses |
305 | | /// is post- or pre-indexed. |
306 | | /// So the only generic way to determine, if the memory access is in |
307 | | /// post-indexed addressing mode, is by search for "<membase>], #<memdisp>" in |
308 | | /// @p OS. |
309 | | /// Searching the asm string to determine such a property is enormously ugly |
310 | | /// and wastes resources. |
311 | | /// Sorry, I know and do feel bad about it. But for now it works. |
312 | | static bool AArch64_check_post_index_am(const MCInst *MI, const SStream *OS) |
313 | 123k | { |
314 | 123k | if (AArch64_get_detail(MI)->post_index) { |
315 | 0 | return true; |
316 | 0 | } |
317 | 123k | cs_aarch64_op *memop = NULL; |
318 | 433k | for (int i = 0; i < AArch64_get_detail(MI)->op_count; ++i) { |
319 | 351k | if (AArch64_get_detail(MI)->operands[i].type & CS_OP_MEM) { |
320 | 41.2k | memop = &AArch64_get_detail(MI)->operands[i]; |
321 | 41.2k | break; |
322 | 41.2k | } |
323 | 351k | } |
324 | 123k | if (!memop) |
325 | 82.5k | return false; |
326 | 41.2k | if (memop->mem.base == AARCH64_REG_INVALID) { |
327 | | // Load/Store from/to label. Has no register base. |
328 | 1.58k | return false; |
329 | 1.58k | } |
330 | 39.6k | const char *membase = AArch64_LLVM_getRegisterName( |
331 | 39.6k | memop->mem.base, AArch64_NoRegAltName); |
332 | 39.6k | int64_t memdisp = memop->mem.disp; |
333 | 39.6k | SStream pattern = { 0 }; |
334 | 39.6k | SStream_concat(&pattern, membase); |
335 | 39.6k | SStream_concat(&pattern, "], "); |
336 | 39.6k | printInt32Bang(&pattern, memdisp); |
337 | 39.6k | return strstr(OS->buffer, pattern.buffer) != NULL; |
338 | 41.2k | } |
339 | | |
340 | | static void AArch64_check_updates_flags(MCInst *MI) |
341 | 123k | { |
342 | 123k | #ifndef CAPSTONE_DIET |
343 | 123k | if (!detail_is_set(MI)) |
344 | 0 | return; |
345 | 123k | cs_detail *detail = get_detail(MI); |
346 | | // Implicitly written registers |
347 | 135k | for (int i = 0; i < detail->regs_write_count; ++i) { |
348 | 18.8k | if (detail->regs_write[i] == 0) |
349 | 0 | break; |
350 | 30.7k | for (int j = 0; j < ARR_SIZE(aarch64_flag_regs); ++j) { |
351 | 18.8k | if (detail->regs_write[i] == aarch64_flag_regs[j]) { |
352 | 6.94k | detail->aarch64.update_flags = true; |
353 | 6.94k | return; |
354 | 6.94k | } |
355 | 18.8k | } |
356 | 18.8k | } |
357 | 454k | for (int i = 0; i < detail->aarch64.op_count; ++i) { |
358 | 338k | if (detail->aarch64.operands[i].type == AARCH64_OP_SYSREG && |
359 | 3.57k | detail->aarch64.operands[i].sysop.sub_type == |
360 | 3.57k | AARCH64_OP_REG_MSR) { |
361 | 13.8k | for (int j = 0; j < ARR_SIZE(aarch64_flag_sys_regs); |
362 | 11.4k | ++j) |
363 | 11.5k | if (detail->aarch64.operands[i] |
364 | 11.5k | .sysop.reg.sysreg == |
365 | 11.5k | aarch64_flag_sys_regs[j]) { |
366 | 14 | detail->aarch64.update_flags = true; |
367 | 14 | return; |
368 | 14 | } |
369 | 335k | } else if (detail->aarch64.operands[i].type == AARCH64_OP_REG && |
370 | 210k | detail->aarch64.operands[i].access & CS_AC_WRITE) { |
371 | 195k | for (int j = 0; j < ARR_SIZE(aarch64_flag_regs); ++j) |
372 | 97.7k | if (detail->aarch64.operands[i].reg == |
373 | 97.7k | aarch64_flag_regs[j]) { |
374 | 0 | detail->aarch64.update_flags = true; |
375 | 0 | return; |
376 | 0 | } |
377 | 97.7k | } |
378 | 338k | } |
379 | 116k | #endif // CAPSTONE_DIET |
380 | 116k | } |
381 | | |
382 | | static aarch64_shifter id_to_shifter(unsigned Opcode) |
383 | 162 | { |
384 | 162 | switch (Opcode) { |
385 | 0 | default: |
386 | 0 | return AARCH64_SFT_INVALID; |
387 | 3 | case AArch64_RORVXr: |
388 | 65 | case AArch64_RORVWr: |
389 | 65 | return AARCH64_SFT_ROR_REG; |
390 | 28 | case AArch64_LSRVXr: |
391 | 32 | case AArch64_LSRVWr: |
392 | 32 | return AARCH64_SFT_LSR_REG; |
393 | 14 | case AArch64_LSLVXr: |
394 | 37 | case AArch64_LSLVWr: |
395 | 37 | return AARCH64_SFT_LSL_REG; |
396 | 24 | case AArch64_ASRVXr: |
397 | 28 | case AArch64_ASRVWr: |
398 | 28 | return AARCH64_SFT_ASR_REG; |
399 | 162 | } |
400 | 162 | } |
401 | | |
402 | | static void add_non_alias_details(MCInst *MI) |
403 | 106k | { |
404 | 106k | unsigned Opcode = MCInst_getOpcode(MI); |
405 | 106k | switch (Opcode) { |
406 | 99.8k | default: |
407 | 99.8k | break; |
408 | 99.8k | case AArch64_RORVXr: |
409 | 65 | case AArch64_RORVWr: |
410 | 93 | case AArch64_LSRVXr: |
411 | 97 | case AArch64_LSRVWr: |
412 | 111 | case AArch64_LSLVXr: |
413 | 134 | case AArch64_LSLVWr: |
414 | 158 | case AArch64_ASRVXr: |
415 | 162 | case AArch64_ASRVWr: |
416 | 162 | if (AArch64_get_detail(MI)->op_count != 3) { |
417 | 0 | return; |
418 | 0 | } |
419 | 162 | CS_ASSERT_RET(AArch64_get_detail_op(MI, -1)->type == |
420 | 162 | AARCH64_OP_REG); |
421 | | |
422 | | // The shift by register instructions don't set the shift value properly. |
423 | | // Correct it here. |
424 | 162 | uint64_t shift = AArch64_get_detail_op(MI, -1)->reg; |
425 | 162 | cs_aarch64_op *op1 = AArch64_get_detail_op(MI, -2); |
426 | 162 | op1->shift.type = id_to_shifter(Opcode); |
427 | 162 | op1->shift.value = shift; |
428 | 162 | AArch64_dec_op_count(MI); |
429 | 162 | break; |
430 | 212 | case AArch64_FCMPDri: |
431 | 452 | case AArch64_FCMPEDri: |
432 | 630 | case AArch64_FCMPEHri: |
433 | 697 | case AArch64_FCMPESri: |
434 | 906 | case AArch64_FCMPHri: |
435 | 909 | case AArch64_FCMPSri: |
436 | 909 | AArch64_insert_detail_op_reg_at(MI, -1, AARCH64_REG_XZR, |
437 | 909 | CS_AC_READ); |
438 | 909 | break; |
439 | 44 | case AArch64_CMEQv16i8rz: |
440 | 87 | case AArch64_CMEQv1i64rz: |
441 | 138 | case AArch64_CMEQv2i32rz: |
442 | 160 | case AArch64_CMEQv2i64rz: |
443 | 201 | case AArch64_CMEQv4i16rz: |
444 | 224 | case AArch64_CMEQv4i32rz: |
445 | 240 | case AArch64_CMEQv8i16rz: |
446 | 264 | case AArch64_CMEQv8i8rz: |
447 | 276 | case AArch64_CMGEv16i8rz: |
448 | 297 | case AArch64_CMGEv1i64rz: |
449 | 311 | case AArch64_CMGEv2i32rz: |
450 | 477 | case AArch64_CMGEv2i64rz: |
451 | 496 | case AArch64_CMGEv4i16rz: |
452 | 504 | case AArch64_CMGEv4i32rz: |
453 | 524 | case AArch64_CMGEv8i16rz: |
454 | 664 | case AArch64_CMGEv8i8rz: |
455 | 743 | case AArch64_CMGTv16i8rz: |
456 | 803 | case AArch64_CMGTv1i64rz: |
457 | 809 | case AArch64_CMGTv2i32rz: |
458 | 1.21k | case AArch64_CMGTv2i64rz: |
459 | 1.22k | case AArch64_CMGTv4i16rz: |
460 | 1.23k | case AArch64_CMGTv4i32rz: |
461 | 1.34k | case AArch64_CMGTv8i16rz: |
462 | 1.50k | case AArch64_CMGTv8i8rz: |
463 | 1.51k | case AArch64_CMLEv16i8rz: |
464 | 1.53k | case AArch64_CMLEv1i64rz: |
465 | 1.54k | case AArch64_CMLEv2i32rz: |
466 | 1.54k | case AArch64_CMLEv2i64rz: |
467 | 1.59k | case AArch64_CMLEv4i16rz: |
468 | 1.59k | case AArch64_CMLEv4i32rz: |
469 | 1.73k | case AArch64_CMLEv8i16rz: |
470 | 1.80k | case AArch64_CMLEv8i8rz: |
471 | 1.83k | case AArch64_CMLTv16i8rz: |
472 | 1.83k | case AArch64_CMLTv1i64rz: |
473 | 1.85k | case AArch64_CMLTv2i32rz: |
474 | 2.33k | case AArch64_CMLTv2i64rz: |
475 | 2.35k | case AArch64_CMLTv4i16rz: |
476 | 2.36k | case AArch64_CMLTv4i32rz: |
477 | 2.38k | case AArch64_CMLTv8i16rz: |
478 | 2.40k | case AArch64_CMLTv8i8rz: |
479 | 2.40k | AArch64_insert_detail_op_imm_at(MI, -1, 0); |
480 | 2.40k | break; |
481 | 35 | case AArch64_FCMEQ_PPzZ0_D: |
482 | 80 | case AArch64_FCMEQ_PPzZ0_H: |
483 | 94 | case AArch64_FCMEQ_PPzZ0_S: |
484 | 204 | case AArch64_FCMEQv1i16rz: |
485 | 214 | case AArch64_FCMEQv1i32rz: |
486 | 235 | case AArch64_FCMEQv1i64rz: |
487 | 288 | case AArch64_FCMEQv2i32rz: |
488 | 339 | case AArch64_FCMEQv2i64rz: |
489 | 362 | case AArch64_FCMEQv4i16rz: |
490 | 374 | case AArch64_FCMEQv4i32rz: |
491 | 427 | case AArch64_FCMEQv8i16rz: |
492 | 606 | case AArch64_FCMGE_PPzZ0_D: |
493 | 649 | case AArch64_FCMGE_PPzZ0_H: |
494 | 679 | case AArch64_FCMGE_PPzZ0_S: |
495 | 1.01k | case AArch64_FCMGEv1i16rz: |
496 | 1.01k | case AArch64_FCMGEv1i32rz: |
497 | 1.02k | case AArch64_FCMGEv1i64rz: |
498 | 1.46k | case AArch64_FCMGEv2i32rz: |
499 | 1.47k | case AArch64_FCMGEv2i64rz: |
500 | 1.47k | case AArch64_FCMGEv4i16rz: |
501 | 1.55k | case AArch64_FCMGEv4i32rz: |
502 | 1.56k | case AArch64_FCMGEv8i16rz: |
503 | 1.63k | case AArch64_FCMGT_PPzZ0_D: |
504 | 1.68k | case AArch64_FCMGT_PPzZ0_H: |
505 | 1.73k | case AArch64_FCMGT_PPzZ0_S: |
506 | 1.74k | case AArch64_FCMGTv1i16rz: |
507 | 1.75k | case AArch64_FCMGTv1i32rz: |
508 | 1.77k | case AArch64_FCMGTv1i64rz: |
509 | 2.00k | case AArch64_FCMGTv2i32rz: |
510 | 2.00k | case AArch64_FCMGTv2i64rz: |
511 | 2.14k | case AArch64_FCMGTv4i16rz: |
512 | 2.21k | case AArch64_FCMGTv4i32rz: |
513 | 2.28k | case AArch64_FCMGTv8i16rz: |
514 | 2.29k | case AArch64_FCMLE_PPzZ0_D: |
515 | 2.30k | case AArch64_FCMLE_PPzZ0_H: |
516 | 2.69k | case AArch64_FCMLE_PPzZ0_S: |
517 | 2.71k | case AArch64_FCMLEv1i16rz: |
518 | 2.72k | case AArch64_FCMLEv1i32rz: |
519 | 2.74k | case AArch64_FCMLEv1i64rz: |
520 | 2.91k | case AArch64_FCMLEv2i32rz: |
521 | 2.94k | case AArch64_FCMLEv2i64rz: |
522 | 2.95k | case AArch64_FCMLEv4i16rz: |
523 | 2.96k | case AArch64_FCMLEv4i32rz: |
524 | 2.99k | case AArch64_FCMLEv8i16rz: |
525 | 3.00k | case AArch64_FCMLT_PPzZ0_D: |
526 | 3.03k | case AArch64_FCMLT_PPzZ0_H: |
527 | 3.09k | case AArch64_FCMLT_PPzZ0_S: |
528 | 3.16k | case AArch64_FCMLTv1i16rz: |
529 | 3.16k | case AArch64_FCMLTv1i32rz: |
530 | 3.16k | case AArch64_FCMLTv1i64rz: |
531 | 3.24k | case AArch64_FCMLTv2i32rz: |
532 | 3.25k | case AArch64_FCMLTv2i64rz: |
533 | 3.30k | case AArch64_FCMLTv4i16rz: |
534 | 3.35k | case AArch64_FCMLTv4i32rz: |
535 | 3.52k | case AArch64_FCMLTv8i16rz: |
536 | 3.53k | case AArch64_FCMNE_PPzZ0_D: |
537 | 3.54k | case AArch64_FCMNE_PPzZ0_H: |
538 | 3.56k | case AArch64_FCMNE_PPzZ0_S: { |
539 | 3.56k | aarch64_sysop sysop = { 0 }; |
540 | 3.56k | sysop.imm.exactfpimm = AARCH64_EXACTFPIMM_ZERO; |
541 | 3.56k | sysop.sub_type = AARCH64_OP_EXACTFPIMM; |
542 | 3.56k | AArch64_insert_detail_op_sys(MI, -1, sysop, AARCH64_OP_SYSIMM); |
543 | 3.56k | break; |
544 | 3.54k | } |
545 | 106k | } |
546 | 106k | } |
547 | | |
548 | | #define ADD_ZA0_S \ |
549 | 158 | { \ |
550 | 158 | aarch64_op_sme za0_op = { \ |
551 | 158 | .type = AARCH64_SME_OP_TILE, \ |
552 | 158 | .tile = AARCH64_REG_ZAS0, \ |
553 | 158 | .slice_reg = AARCH64_REG_INVALID, \ |
554 | 158 | .slice_offset = { -1 }, \ |
555 | 158 | .has_range_offset = false, \ |
556 | 158 | .is_vertical = false, \ |
557 | 158 | }; \ |
558 | 158 | AArch64_insert_detail_op_sme(MI, -1, za0_op); \ |
559 | 158 | AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_S; \ |
560 | 158 | AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \ |
561 | 158 | } |
562 | | #define ADD_ZA1_S \ |
563 | 460 | { \ |
564 | 460 | aarch64_op_sme za1_op = { \ |
565 | 460 | .type = AARCH64_SME_OP_TILE, \ |
566 | 460 | .tile = AARCH64_REG_ZAS1, \ |
567 | 460 | .slice_reg = AARCH64_REG_INVALID, \ |
568 | 460 | .slice_offset = { -1 }, \ |
569 | 460 | .has_range_offset = false, \ |
570 | 460 | .is_vertical = false, \ |
571 | 460 | }; \ |
572 | 460 | AArch64_insert_detail_op_sme(MI, -1, za1_op); \ |
573 | 460 | AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_S; \ |
574 | 460 | AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \ |
575 | 460 | } |
576 | | #define ADD_ZA2_S \ |
577 | 523 | { \ |
578 | 523 | aarch64_op_sme za2_op = { \ |
579 | 523 | .type = AARCH64_SME_OP_TILE, \ |
580 | 523 | .tile = AARCH64_REG_ZAS2, \ |
581 | 523 | .slice_reg = AARCH64_REG_INVALID, \ |
582 | 523 | .slice_offset = { -1 }, \ |
583 | 523 | .has_range_offset = false, \ |
584 | 523 | .is_vertical = false, \ |
585 | 523 | }; \ |
586 | 523 | AArch64_insert_detail_op_sme(MI, -1, za2_op); \ |
587 | 523 | AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_S; \ |
588 | 523 | AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \ |
589 | 523 | } |
590 | | #define ADD_ZA3_S \ |
591 | 532 | { \ |
592 | 532 | aarch64_op_sme za3_op = { \ |
593 | 532 | .type = AARCH64_SME_OP_TILE, \ |
594 | 532 | .tile = AARCH64_REG_ZAS3, \ |
595 | 532 | .slice_reg = AARCH64_REG_INVALID, \ |
596 | 532 | .slice_offset = { -1 }, \ |
597 | 532 | .has_range_offset = false, \ |
598 | 532 | .is_vertical = false, \ |
599 | 532 | }; \ |
600 | 532 | AArch64_insert_detail_op_sme(MI, -1, za3_op); \ |
601 | 532 | AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_S; \ |
602 | 532 | AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \ |
603 | 532 | } |
604 | | #define ADD_ZA \ |
605 | 35 | { \ |
606 | 35 | aarch64_op_sme za_op = { \ |
607 | 35 | .type = AARCH64_SME_OP_TILE, \ |
608 | 35 | .tile = AARCH64_REG_ZA, \ |
609 | 35 | .slice_reg = AARCH64_REG_INVALID, \ |
610 | 35 | .slice_offset = { -1 }, \ |
611 | 35 | .has_range_offset = false, \ |
612 | 35 | .is_vertical = false, \ |
613 | 35 | }; \ |
614 | 35 | AArch64_insert_detail_op_sme(MI, -1, za_op); \ |
615 | 35 | AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \ |
616 | 35 | } |
617 | | |
618 | | static void AArch64_add_not_defined_ops(MCInst *MI, const SStream *OS) |
619 | 123k | { |
620 | 123k | if (!detail_is_set(MI)) |
621 | 0 | return; |
622 | | |
623 | 123k | if (!MI->flat_insn->is_alias || !MI->flat_insn->usesAliasDetails) { |
624 | 106k | add_non_alias_details(MI); |
625 | 106k | return; |
626 | 106k | } |
627 | | |
628 | | // Alias details |
629 | 16.8k | switch (MI->flat_insn->alias_id) { |
630 | 14.3k | default: |
631 | 14.3k | return; |
632 | 14.3k | case AARCH64_INS_ALIAS_ROR: |
633 | 96 | if (AArch64_get_detail(MI)->op_count != 3) { |
634 | 0 | return; |
635 | 0 | } |
636 | | // The ROR alias doesn't set the shift value properly. |
637 | | // Correct it here. |
638 | 96 | bool reg_shift = AArch64_get_detail_op(MI, -1)->type == |
639 | 96 | AARCH64_OP_REG; |
640 | 96 | uint64_t shift = reg_shift ? |
641 | 0 | AArch64_get_detail_op(MI, -1)->reg : |
642 | 96 | AArch64_get_detail_op(MI, -1)->imm; |
643 | 96 | cs_aarch64_op *op1 = AArch64_get_detail_op(MI, -2); |
644 | 96 | op1->shift.type = reg_shift ? AARCH64_SFT_ROR_REG : |
645 | 96 | AARCH64_SFT_ROR; |
646 | 96 | op1->shift.value = shift; |
647 | 96 | AArch64_dec_op_count(MI); |
648 | 96 | break; |
649 | 11 | case AARCH64_INS_ALIAS_FMOV: |
650 | 11 | if (AArch64_get_detail_op(MI, -1)->type == AARCH64_OP_FP) { |
651 | 11 | break; |
652 | 11 | } |
653 | 0 | AArch64_insert_detail_op_float_at(MI, -1, 0.0f, CS_AC_READ); |
654 | 0 | break; |
655 | 58 | case AARCH64_INS_ALIAS_LD1: |
656 | 133 | case AARCH64_INS_ALIAS_LD1R: |
657 | 457 | case AARCH64_INS_ALIAS_LD2: |
658 | 530 | case AARCH64_INS_ALIAS_LD2R: |
659 | 606 | case AARCH64_INS_ALIAS_LD3: |
660 | 639 | case AARCH64_INS_ALIAS_LD3R: |
661 | 924 | case AARCH64_INS_ALIAS_LD4: |
662 | 988 | case AARCH64_INS_ALIAS_LD4R: |
663 | 1.15k | case AARCH64_INS_ALIAS_ST1: |
664 | 1.18k | case AARCH64_INS_ALIAS_ST2: |
665 | 1.24k | case AARCH64_INS_ALIAS_ST3: |
666 | 1.52k | case AARCH64_INS_ALIAS_ST4: { |
667 | | // Add post-index disp |
668 | 1.52k | const char *disp_off = strrchr(OS->buffer, '#'); |
669 | 1.52k | if (!disp_off) |
670 | 0 | return; |
671 | 1.52k | unsigned disp = atoi(disp_off + 1); |
672 | 1.52k | AArch64_get_detail_op(MI, -1)->type = AARCH64_OP_MEM; |
673 | 1.52k | AArch64_get_detail_op(MI, -1)->mem.base = |
674 | 1.52k | AArch64_get_detail_op(MI, -1)->reg; |
675 | 1.52k | AArch64_get_detail_op(MI, -1)->mem.disp = disp; |
676 | 1.52k | AArch64_get_detail(MI)->post_index = true; |
677 | 1.52k | break; |
678 | 1.52k | } |
679 | 2 | case AARCH64_INS_ALIAS_GCSB: |
680 | | // TODO |
681 | | // Only CSYNC is defined in LLVM. So we need to add it. |
682 | | // /* 2825 */ "gcsb dsync\0" |
683 | 2 | break; |
684 | 64 | case AARCH64_INS_ALIAS_SMSTART: |
685 | 95 | case AARCH64_INS_ALIAS_SMSTOP: { |
686 | 95 | const char *disp_off = NULL; |
687 | 95 | disp_off = strstr(OS->buffer, "smstart\tza"); |
688 | 95 | if (disp_off) { |
689 | 50 | aarch64_sysop sysop = { 0 }; |
690 | 50 | sysop.alias.svcr = AARCH64_SVCR_SVCRZA; |
691 | 50 | sysop.sub_type = AARCH64_OP_SVCR; |
692 | 50 | AArch64_insert_detail_op_sys(MI, -1, sysop, |
693 | 50 | AARCH64_OP_SYSALIAS); |
694 | 50 | return; |
695 | 50 | } |
696 | 45 | disp_off = strstr(OS->buffer, "smstart\tsm"); |
697 | 45 | if (disp_off) { |
698 | 14 | aarch64_sysop sysop = { 0 }; |
699 | 14 | sysop.alias.svcr = AARCH64_SVCR_SVCRSM; |
700 | 14 | sysop.sub_type = AARCH64_OP_SVCR; |
701 | 14 | AArch64_insert_detail_op_sys(MI, -1, sysop, |
702 | 14 | AARCH64_OP_SYSALIAS); |
703 | 14 | return; |
704 | 14 | } |
705 | 31 | break; |
706 | 45 | } |
707 | 731 | case AARCH64_INS_ALIAS_ZERO: { |
708 | | // It is ugly, but the hard coded search patterns do it for now. |
709 | 731 | const char *disp_off = NULL; |
710 | | |
711 | 731 | disp_off = strstr(OS->buffer, "{za}"); |
712 | 731 | if (disp_off) { |
713 | 35 | ADD_ZA; |
714 | 35 | return; |
715 | 35 | } |
716 | 696 | disp_off = strstr(OS->buffer, "{za1.h}"); |
717 | 696 | if (disp_off) { |
718 | 49 | aarch64_op_sme op = { |
719 | 49 | .type = AARCH64_SME_OP_TILE, |
720 | 49 | .tile = AARCH64_REG_ZAH1, |
721 | 49 | .slice_reg = AARCH64_REG_INVALID, |
722 | 49 | .slice_offset = { -1 }, |
723 | 49 | .has_range_offset = false, |
724 | 49 | .is_vertical = false, |
725 | 49 | }; |
726 | 49 | AArch64_insert_detail_op_sme(MI, -1, op); |
727 | 49 | AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_H; |
728 | 49 | AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; |
729 | 49 | return; |
730 | 49 | } |
731 | 647 | disp_off = strstr(OS->buffer, "{za0.h}"); |
732 | 647 | if (disp_off) { |
733 | 4 | aarch64_op_sme op = { |
734 | 4 | .type = AARCH64_SME_OP_TILE, |
735 | 4 | .tile = AARCH64_REG_ZAH0, |
736 | 4 | .slice_reg = AARCH64_REG_INVALID, |
737 | 4 | .slice_offset = { -1 }, |
738 | 4 | .has_range_offset = false, |
739 | 4 | .is_vertical = false, |
740 | 4 | }; |
741 | 4 | AArch64_insert_detail_op_sme(MI, -1, op); |
742 | 4 | AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_H; |
743 | 4 | AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; |
744 | 4 | return; |
745 | 4 | } |
746 | 643 | disp_off = strstr(OS->buffer, "{za0.s}"); |
747 | 643 | if (disp_off) { |
748 | 7 | ADD_ZA0_S; |
749 | 7 | return; |
750 | 7 | } |
751 | 636 | disp_off = strstr(OS->buffer, "{za1.s}"); |
752 | 636 | if (disp_off) { |
753 | 11 | ADD_ZA1_S; |
754 | 11 | return; |
755 | 11 | } |
756 | 625 | disp_off = strstr(OS->buffer, "{za2.s}"); |
757 | 625 | if (disp_off) { |
758 | 27 | ADD_ZA2_S; |
759 | 27 | return; |
760 | 27 | } |
761 | 598 | disp_off = strstr(OS->buffer, "{za3.s}"); |
762 | 598 | if (disp_off) { |
763 | 9 | ADD_ZA3_S; |
764 | 9 | return; |
765 | 9 | } |
766 | 589 | disp_off = strstr(OS->buffer, "{za0.s,za1.s}"); |
767 | 589 | if (disp_off) { |
768 | 43 | ADD_ZA0_S; |
769 | 43 | ADD_ZA1_S; |
770 | 43 | return; |
771 | 43 | } |
772 | 546 | disp_off = strstr(OS->buffer, "{za0.s,za3.s}"); |
773 | 546 | if (disp_off) { |
774 | 44 | ADD_ZA0_S; |
775 | 44 | ADD_ZA3_S; |
776 | 44 | return; |
777 | 44 | } |
778 | 502 | disp_off = strstr(OS->buffer, "{za1.s,za2.s}"); |
779 | 502 | if (disp_off) { |
780 | 23 | ADD_ZA1_S; |
781 | 23 | ADD_ZA2_S; |
782 | 23 | return; |
783 | 23 | } |
784 | 479 | disp_off = strstr(OS->buffer, "{za2.s,za3.s}"); |
785 | 479 | if (disp_off) { |
786 | 38 | ADD_ZA2_S; |
787 | 38 | ADD_ZA3_S; |
788 | 38 | return; |
789 | 38 | } |
790 | 441 | disp_off = strstr(OS->buffer, "{za0.s,za1.s,za2.s}"); |
791 | 441 | if (disp_off) { |
792 | 0 | ADD_ZA0_S; |
793 | 0 | ADD_ZA1_S; |
794 | 0 | ADD_ZA2_S; |
795 | 0 | return; |
796 | 0 | } |
797 | 441 | disp_off = strstr(OS->buffer, "{za0.s,za1.s,za3.s}"); |
798 | 441 | if (disp_off) { |
799 | 6 | ADD_ZA0_S; |
800 | 6 | ADD_ZA1_S; |
801 | 6 | ADD_ZA3_S; |
802 | 6 | return; |
803 | 6 | } |
804 | 435 | disp_off = strstr(OS->buffer, "{za0.s,za2.s,za3.s}"); |
805 | 435 | if (disp_off) { |
806 | 58 | ADD_ZA0_S; |
807 | 58 | ADD_ZA2_S; |
808 | 58 | ADD_ZA3_S; |
809 | 58 | return; |
810 | 58 | } |
811 | 377 | disp_off = strstr(OS->buffer, "{za1.s,za2.s,za3.s}"); |
812 | 377 | if (disp_off) { |
813 | 377 | ADD_ZA1_S; |
814 | 377 | ADD_ZA2_S; |
815 | 377 | ADD_ZA3_S; |
816 | 377 | return; |
817 | 377 | } |
818 | 0 | break; |
819 | 377 | } |
820 | 16.8k | } |
821 | 16.8k | } |
822 | | |
823 | | void AArch64_set_instr_map_data(MCInst *MI) |
824 | 125k | { |
825 | 125k | map_cs_id(MI, aarch64_insns, ARR_SIZE(aarch64_insns)); |
826 | 125k | map_implicit_reads(MI, aarch64_insns); |
827 | 125k | map_implicit_writes(MI, aarch64_insns); |
828 | 125k | map_groups(MI, aarch64_insns); |
829 | 125k | } |
830 | | |
831 | | bool AArch64_getInstruction(csh handle, const uint8_t *code, size_t code_len, |
832 | | MCInst *MI, uint16_t *size, uint64_t address, |
833 | | void *info) |
834 | 125k | { |
835 | 125k | AArch64_init_cs_detail(MI); |
836 | 125k | DecodeStatus Result = AArch64_LLVM_getInstruction( |
837 | 125k | handle, code, code_len, MI, size, address, info); |
838 | 125k | AArch64_set_instr_map_data(MI); |
839 | 125k | if (Result == MCDisassembler_SoftFail) { |
840 | 3.05k | MCInst_setSoftFail(MI); |
841 | 3.05k | } |
842 | 125k | return Result != MCDisassembler_Fail; |
843 | 125k | } |
844 | | |
845 | | /// Patches the register names with Capstone specific alias. |
846 | | /// Those are common alias for registers (e.g. r15 = pc) |
847 | | /// which are not set in LLVM. |
848 | | static void patch_cs_reg_alias(char *asm_str) |
849 | 0 | { |
850 | 0 | bool skip_sub = false; |
851 | 0 | char *x29 = strstr(asm_str, "x29"); |
852 | 0 | if (x29 > asm_str && strstr(asm_str, "0x29") == (x29 - 1)) { |
853 | | // Check for hex prefix |
854 | 0 | skip_sub = true; |
855 | 0 | } |
856 | 0 | while (x29 && !skip_sub) { |
857 | 0 | x29[0] = 'f'; |
858 | 0 | x29[1] = 'p'; |
859 | 0 | memmove(x29 + 2, x29 + 3, strlen(x29 + 3)); |
860 | 0 | asm_str[strlen(asm_str) - 1] = '\0'; |
861 | 0 | x29 = strstr(asm_str, "x29"); |
862 | 0 | } |
863 | 0 | skip_sub = false; |
864 | 0 | char *x30 = strstr(asm_str, "x30"); |
865 | 0 | if (x30 > asm_str && strstr(asm_str, "0x30") == (x30 - 1)) { |
866 | | // Check for hex prefix |
867 | 0 | skip_sub = true; |
868 | 0 | } |
869 | 0 | while (x30 && !skip_sub) { |
870 | 0 | x30[0] = 'l'; |
871 | 0 | x30[1] = 'r'; |
872 | 0 | memmove(x30 + 2, x30 + 3, strlen(x30 + 3)); |
873 | 0 | asm_str[strlen(asm_str) - 1] = '\0'; |
874 | 0 | x30 = strstr(asm_str, "x30"); |
875 | 0 | } |
876 | 0 | } |
877 | | |
878 | | /// Adds group to the instruction which are not defined in LLVM. |
879 | | static void AArch64_add_cs_groups(MCInst *MI) |
880 | 123k | { |
881 | 123k | unsigned Opcode = MI->flat_insn->id; |
882 | 123k | switch (Opcode) { |
883 | 120k | default: |
884 | 120k | return; |
885 | 120k | case AARCH64_INS_SVC: |
886 | 16 | add_group(MI, AARCH64_GRP_INT); |
887 | 16 | break; |
888 | 35 | case AARCH64_INS_SMC: |
889 | 2.89k | case AARCH64_INS_MSR: |
890 | 3.36k | case AARCH64_INS_MRS: |
891 | 3.36k | add_group(MI, AARCH64_GRP_PRIVILEGE); |
892 | 3.36k | break; |
893 | 39 | case AARCH64_INS_RET: |
894 | 105 | case AARCH64_INS_RETAA: |
895 | 124 | case AARCH64_INS_RETAB: |
896 | 124 | add_group(MI, AARCH64_GRP_RET); |
897 | 124 | break; |
898 | 123k | } |
899 | 123k | } |
900 | | |
901 | | static void AArch64_correct_mem_access(MCInst *MI) |
902 | 123k | { |
903 | 123k | #ifndef CAPSTONE_DIET |
904 | 123k | if (!detail_is_set(MI)) |
905 | 0 | return; |
906 | 123k | cs_ac_type access = |
907 | 123k | aarch64_insns[MI->Opcode].suppl_info.aarch64.mem_acc; |
908 | 123k | if (access == CS_AC_INVALID) { |
909 | 86.5k | return; |
910 | 86.5k | } |
911 | 78.0k | for (int i = 0; i < AArch64_get_detail(MI)->op_count; ++i) { |
912 | 77.2k | if (AArch64_get_detail_op(MI, -i)->type == AARCH64_OP_MEM) { |
913 | 36.4k | AArch64_get_detail_op(MI, -i)->access = access; |
914 | 36.4k | return; |
915 | 36.4k | } |
916 | 77.2k | } |
917 | 37.2k | #endif |
918 | 37.2k | } |
919 | | |
920 | | void AArch64_printer(MCInst *MI, SStream *O, void * /* MCRegisterInfo* */ info) |
921 | 123k | { |
922 | 123k | MCRegisterInfo *MRI = (MCRegisterInfo *)info; |
923 | 123k | MI->MRI = MRI; |
924 | 123k | MI->fillDetailOps = detail_is_set(MI); |
925 | 123k | MI->flat_insn->usesAliasDetails = map_use_alias_details(MI); |
926 | 123k | AArch64_LLVM_printInstruction(MI, O, info); |
927 | 123k | if (detail_is_set(MI)) { |
928 | 123k | if (AArch64_get_detail(MI)->is_doing_sme) { |
929 | | // Last operand still needs to be closed. |
930 | 2.79k | AArch64_get_detail(MI)->is_doing_sme = false; |
931 | 2.79k | AArch64_inc_op_count(MI); |
932 | 2.79k | } |
933 | 123k | AArch64_get_detail(MI)->post_index = |
934 | 123k | AArch64_check_post_index_am(MI, O); |
935 | 123k | } |
936 | 123k | AArch64_check_updates_flags(MI); |
937 | 123k | map_set_alias_id(MI, O, insn_alias_mnem_map, |
938 | 123k | ARR_SIZE(insn_alias_mnem_map) - 1); |
939 | 123k | int syntax_opt = MI->csh->syntax; |
940 | 123k | if (syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS) |
941 | 0 | patch_cs_reg_alias(O->buffer); |
942 | 123k | AArch64_add_not_defined_ops(MI, O); |
943 | 123k | AArch64_add_cs_groups(MI); |
944 | 123k | AArch64_add_vas(MI, O); |
945 | 123k | AArch64_correct_mem_access(MI); |
946 | 123k | } |
947 | | |
948 | | // given internal insn id, return public instruction info |
949 | | void AArch64_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id) |
950 | 123k | { |
951 | | // Done after disassembly |
952 | 123k | return; |
953 | 123k | } |
954 | | |
955 | | static const char *const insn_name_maps[] = { |
956 | | #include "AArch64GenCSMappingInsnName.inc" |
957 | | }; |
958 | | |
959 | | const char *AArch64_insn_name(csh handle, unsigned int id) |
960 | 123k | { |
961 | 123k | #ifndef CAPSTONE_DIET |
962 | 123k | if (id < AARCH64_INS_ALIAS_END && id > AARCH64_INS_ALIAS_BEGIN) { |
963 | 0 | if (id - AARCH64_INS_ALIAS_BEGIN >= |
964 | 0 | ARR_SIZE(insn_alias_mnem_map)) |
965 | 0 | return NULL; |
966 | | |
967 | 0 | return insn_alias_mnem_map[id - AARCH64_INS_ALIAS_BEGIN - 1] |
968 | 0 | .name; |
969 | 0 | } |
970 | 123k | if (id >= AARCH64_INS_ENDING) |
971 | 0 | return NULL; |
972 | | |
973 | 123k | if (id < ARR_SIZE(insn_name_maps)) |
974 | 123k | return insn_name_maps[id]; |
975 | | |
976 | | // not found |
977 | 0 | return NULL; |
978 | | #else |
979 | | return NULL; |
980 | | #endif |
981 | 123k | } |
982 | | |
983 | | #ifndef CAPSTONE_DIET |
984 | | static const name_map group_name_maps[] = { |
985 | | // generic groups |
986 | | { AARCH64_GRP_INVALID, NULL }, |
987 | | { AARCH64_GRP_JUMP, "jump" }, |
988 | | { AARCH64_GRP_CALL, "call" }, |
989 | | { AARCH64_GRP_RET, "return" }, |
990 | | { AARCH64_GRP_PRIVILEGE, "privilege" }, |
991 | | { AARCH64_GRP_INT, "int" }, |
992 | | { AARCH64_GRP_BRANCH_RELATIVE, "branch_relative" }, |
993 | | |
994 | | // architecture-specific groups |
995 | | #include "AArch64GenCSFeatureName.inc" |
996 | | }; |
997 | | #endif |
998 | | |
999 | | const char *AArch64_group_name(csh handle, unsigned int id) |
1000 | 100k | { |
1001 | 100k | #ifndef CAPSTONE_DIET |
1002 | 100k | return id2name(group_name_maps, ARR_SIZE(group_name_maps), id); |
1003 | | #else |
1004 | | return NULL; |
1005 | | #endif |
1006 | 100k | } |
1007 | | |
1008 | | // map instruction name to public instruction ID |
1009 | | aarch64_insn AArch64_map_insn(const char *name) |
1010 | 0 | { |
1011 | 0 | unsigned int i; |
1012 | |
|
1013 | 0 | for (i = 1; i < ARR_SIZE(insn_name_maps); i++) { |
1014 | 0 | if (!strcmp(name, insn_name_maps[i])) |
1015 | 0 | return i; |
1016 | 0 | } |
1017 | | |
1018 | | // not found |
1019 | 0 | return AARCH64_INS_INVALID; |
1020 | 0 | } |
1021 | | |
1022 | | #ifndef CAPSTONE_DIET |
1023 | | |
1024 | | static const map_insn_ops insn_operands[] = { |
1025 | | #include "AArch64GenCSMappingInsnOp.inc" |
1026 | | }; |
1027 | | |
1028 | | void AArch64_reg_access(const cs_insn *insn, cs_regs regs_read, |
1029 | | uint8_t *regs_read_count, cs_regs regs_write, |
1030 | | uint8_t *regs_write_count) |
1031 | 0 | { |
1032 | 0 | uint8_t i; |
1033 | 0 | uint8_t read_count, write_count; |
1034 | 0 | cs_aarch64 *aarch64 = &(insn->detail->aarch64); |
1035 | |
|
1036 | 0 | read_count = insn->detail->regs_read_count; |
1037 | 0 | write_count = insn->detail->regs_write_count; |
1038 | | |
1039 | | // implicit registers |
1040 | 0 | memcpy(regs_read, insn->detail->regs_read, |
1041 | 0 | read_count * sizeof(insn->detail->regs_read[0])); |
1042 | 0 | memcpy(regs_write, insn->detail->regs_write, |
1043 | 0 | write_count * sizeof(insn->detail->regs_write[0])); |
1044 | | |
1045 | | // explicit registers |
1046 | 0 | for (i = 0; i < aarch64->op_count; i++) { |
1047 | 0 | cs_aarch64_op *op = &(aarch64->operands[i]); |
1048 | 0 | switch ((int)op->type) { |
1049 | 0 | case AARCH64_OP_REG: |
1050 | 0 | if ((op->access & CS_AC_READ) && |
1051 | 0 | !arr_exist(regs_read, read_count, op->reg)) { |
1052 | 0 | regs_read[read_count] = (uint16_t)op->reg; |
1053 | 0 | read_count++; |
1054 | 0 | } |
1055 | 0 | if ((op->access & CS_AC_WRITE) && |
1056 | 0 | !arr_exist(regs_write, write_count, op->reg)) { |
1057 | 0 | regs_write[write_count] = (uint16_t)op->reg; |
1058 | 0 | write_count++; |
1059 | 0 | } |
1060 | 0 | break; |
1061 | 0 | case AARCH64_OP_MEM: |
1062 | | // registers appeared in memory references always being read |
1063 | 0 | if ((op->mem.base != AARCH64_REG_INVALID) && |
1064 | 0 | !arr_exist(regs_read, read_count, op->mem.base)) { |
1065 | 0 | regs_read[read_count] = (uint16_t)op->mem.base; |
1066 | 0 | read_count++; |
1067 | 0 | } |
1068 | 0 | if ((op->mem.index != AARCH64_REG_INVALID) && |
1069 | 0 | !arr_exist(regs_read, read_count, op->mem.index)) { |
1070 | 0 | regs_read[read_count] = (uint16_t)op->mem.index; |
1071 | 0 | read_count++; |
1072 | 0 | } |
1073 | 0 | if ((insn->detail->writeback) && |
1074 | 0 | (op->mem.base != AARCH64_REG_INVALID) && |
1075 | 0 | !arr_exist(regs_write, write_count, op->mem.base)) { |
1076 | 0 | regs_write[write_count] = |
1077 | 0 | (uint16_t)op->mem.base; |
1078 | 0 | write_count++; |
1079 | 0 | } |
1080 | 0 | break; |
1081 | 0 | case AARCH64_OP_SME: |
1082 | 0 | if ((op->access & CS_AC_READ) && |
1083 | 0 | (op->sme.tile != AARCH64_REG_INVALID) && |
1084 | 0 | !arr_exist(regs_read, read_count, op->sme.tile)) { |
1085 | 0 | regs_read[read_count] = (uint16_t)op->sme.tile; |
1086 | 0 | read_count++; |
1087 | 0 | } |
1088 | 0 | if ((op->access & CS_AC_WRITE) && |
1089 | 0 | (op->sme.tile != AARCH64_REG_INVALID) && |
1090 | 0 | !arr_exist(regs_write, write_count, op->sme.tile)) { |
1091 | 0 | regs_write[write_count] = |
1092 | 0 | (uint16_t)op->sme.tile; |
1093 | 0 | write_count++; |
1094 | 0 | } |
1095 | 0 | if ((op->sme.slice_reg != AARCH64_REG_INVALID) && |
1096 | 0 | !arr_exist(regs_read, read_count, |
1097 | 0 | op->sme.slice_reg)) { |
1098 | 0 | regs_read[read_count] = |
1099 | 0 | (uint16_t)op->sme.slice_reg; |
1100 | 0 | read_count++; |
1101 | 0 | } |
1102 | 0 | break; |
1103 | 0 | case AARCH64_OP_PRED: |
1104 | 0 | if ((op->access & CS_AC_READ) && |
1105 | 0 | (op->pred.reg != AARCH64_REG_INVALID) && |
1106 | 0 | !arr_exist(regs_read, read_count, op->pred.reg)) { |
1107 | 0 | regs_read[read_count] = (uint16_t)op->pred.reg; |
1108 | 0 | read_count++; |
1109 | 0 | } |
1110 | 0 | if ((op->access & CS_AC_WRITE) && |
1111 | 0 | (op->pred.reg != AARCH64_REG_INVALID) && |
1112 | 0 | !arr_exist(regs_write, write_count, op->pred.reg)) { |
1113 | 0 | regs_write[write_count] = |
1114 | 0 | (uint16_t)op->pred.reg; |
1115 | 0 | write_count++; |
1116 | 0 | } |
1117 | 0 | if ((op->pred.vec_select != AARCH64_REG_INVALID) && |
1118 | 0 | !arr_exist(regs_read, read_count, |
1119 | 0 | op->pred.vec_select)) { |
1120 | 0 | regs_read[read_count] = |
1121 | 0 | (uint16_t)op->pred.vec_select; |
1122 | 0 | read_count++; |
1123 | 0 | } |
1124 | 0 | break; |
1125 | 0 | default: |
1126 | 0 | break; |
1127 | 0 | } |
1128 | 0 | if (op->shift.type >= AARCH64_SFT_LSL_REG) { |
1129 | 0 | if (!arr_exist(regs_read, read_count, |
1130 | 0 | op->shift.value)) { |
1131 | 0 | regs_read[read_count] = |
1132 | 0 | (uint16_t)op->shift.value; |
1133 | 0 | read_count++; |
1134 | 0 | } |
1135 | 0 | } |
1136 | 0 | } |
1137 | | |
1138 | 0 | switch (insn->alias_id) { |
1139 | 0 | default: |
1140 | 0 | break; |
1141 | 0 | case AARCH64_INS_ALIAS_RET: |
1142 | 0 | regs_read[read_count] = AARCH64_REG_X30; |
1143 | 0 | read_count++; |
1144 | 0 | break; |
1145 | 0 | } |
1146 | | |
1147 | 0 | *regs_read_count = read_count; |
1148 | 0 | *regs_write_count = write_count; |
1149 | 0 | } |
1150 | | #endif |
1151 | | |
1152 | | static AArch64Layout_VectorLayout get_vl_by_suffix(const char suffix) |
1153 | 78.8k | { |
1154 | 78.8k | switch (suffix) { |
1155 | 24.9k | default: |
1156 | 24.9k | return AARCH64LAYOUT_INVALID; |
1157 | 14.2k | case 'b': |
1158 | 14.2k | case 'B': |
1159 | 14.2k | return AARCH64LAYOUT_VL_B; |
1160 | 12.7k | case 'h': |
1161 | 12.7k | case 'H': |
1162 | 12.7k | return AARCH64LAYOUT_VL_H; |
1163 | 12.0k | case 's': |
1164 | 12.0k | case 'S': |
1165 | 12.0k | return AARCH64LAYOUT_VL_S; |
1166 | 14.0k | case 'd': |
1167 | 14.0k | case 'D': |
1168 | 14.0k | return AARCH64LAYOUT_VL_D; |
1169 | 773 | case 'q': |
1170 | 773 | case 'Q': |
1171 | 773 | return AARCH64LAYOUT_VL_Q; |
1172 | 78.8k | } |
1173 | 78.8k | } |
1174 | | |
1175 | | static unsigned get_vec_list_num_regs(MCInst *MI, unsigned Reg) |
1176 | 23.6k | { |
1177 | | // Work out how many registers there are in the list (if there is an actual |
1178 | | // list). |
1179 | 23.6k | unsigned NumRegs = 1; |
1180 | 23.6k | if (MCRegisterClass_contains( |
1181 | 23.6k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_DDRegClassID), |
1182 | 23.6k | Reg) || |
1183 | 23.3k | MCRegisterClass_contains( |
1184 | 23.3k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPR2RegClassID), |
1185 | 23.3k | Reg) || |
1186 | 19.5k | MCRegisterClass_contains( |
1187 | 19.5k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_QQRegClassID), |
1188 | 19.5k | Reg) || |
1189 | 17.1k | MCRegisterClass_contains( |
1190 | 17.1k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPR2RegClassID), |
1191 | 17.1k | Reg) || |
1192 | 16.3k | MCRegisterClass_contains( |
1193 | 16.3k | MCRegisterInfo_getRegClass(MI->MRI, |
1194 | 16.3k | AArch64_ZPR2StridedRegClassID), |
1195 | 16.3k | Reg)) |
1196 | 8.57k | NumRegs = 2; |
1197 | 15.0k | else if (MCRegisterClass_contains( |
1198 | 15.0k | MCRegisterInfo_getRegClass(MI->MRI, |
1199 | 15.0k | AArch64_DDDRegClassID), |
1200 | 15.0k | Reg) || |
1201 | 14.8k | MCRegisterClass_contains( |
1202 | 14.8k | MCRegisterInfo_getRegClass(MI->MRI, |
1203 | 14.8k | AArch64_ZPR3RegClassID), |
1204 | 14.8k | Reg) || |
1205 | 14.7k | MCRegisterClass_contains( |
1206 | 14.7k | MCRegisterInfo_getRegClass(MI->MRI, |
1207 | 14.7k | AArch64_QQQRegClassID), |
1208 | 14.7k | Reg)) |
1209 | 2.08k | NumRegs = 3; |
1210 | 12.9k | else if (MCRegisterClass_contains( |
1211 | 12.9k | MCRegisterInfo_getRegClass(MI->MRI, |
1212 | 12.9k | AArch64_DDDDRegClassID), |
1213 | 12.9k | Reg) || |
1214 | 12.7k | MCRegisterClass_contains( |
1215 | 12.7k | MCRegisterInfo_getRegClass(MI->MRI, |
1216 | 12.7k | AArch64_ZPR4RegClassID), |
1217 | 12.7k | Reg) || |
1218 | 9.19k | MCRegisterClass_contains( |
1219 | 9.19k | MCRegisterInfo_getRegClass(MI->MRI, |
1220 | 9.19k | AArch64_QQQQRegClassID), |
1221 | 9.19k | Reg) || |
1222 | 6.84k | MCRegisterClass_contains( |
1223 | 6.84k | MCRegisterInfo_getRegClass( |
1224 | 6.84k | MI->MRI, AArch64_ZPR4StridedRegClassID), |
1225 | 6.84k | Reg)) |
1226 | 6.85k | NumRegs = 4; |
1227 | 23.6k | return NumRegs; |
1228 | 23.6k | } |
1229 | | |
1230 | | static unsigned get_vec_list_stride(MCInst *MI, unsigned Reg) |
1231 | 23.6k | { |
1232 | 23.6k | unsigned Stride = 1; |
1233 | 23.6k | if (MCRegisterClass_contains( |
1234 | 23.6k | MCRegisterInfo_getRegClass(MI->MRI, |
1235 | 23.6k | AArch64_ZPR2StridedRegClassID), |
1236 | 23.6k | Reg)) |
1237 | 1.33k | Stride = 8; |
1238 | 22.2k | else if (MCRegisterClass_contains( |
1239 | 22.2k | MCRegisterInfo_getRegClass( |
1240 | 22.2k | MI->MRI, AArch64_ZPR4StridedRegClassID), |
1241 | 22.2k | Reg)) |
1242 | 737 | Stride = 4; |
1243 | 23.6k | return Stride; |
1244 | 23.6k | } |
1245 | | |
1246 | | static unsigned get_vec_list_first_reg(MCInst *MI, unsigned RegL) |
1247 | 23.6k | { |
1248 | 23.6k | unsigned Reg = RegL; |
1249 | | // Now forget about the list and find out what the first register is. |
1250 | 23.6k | if (MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_dsub0)) |
1251 | 693 | Reg = MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_dsub0); |
1252 | 22.9k | else if (MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_qsub0)) |
1253 | 6.48k | Reg = MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_qsub0); |
1254 | 16.4k | else if (MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_zsub0)) |
1255 | 9.52k | Reg = MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_zsub0); |
1256 | 6.92k | else if (MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_psub0)) |
1257 | 818 | Reg = MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_psub0); |
1258 | | |
1259 | | // If it's a D-reg, we need to promote it to the equivalent Q-reg before |
1260 | | // printing (otherwise getRegisterName fails). |
1261 | 23.6k | if (MCRegisterClass_contains(MCRegisterInfo_getRegClass( |
1262 | 23.6k | MI->MRI, AArch64_FPR64RegClassID), |
1263 | 23.6k | Reg)) { |
1264 | 953 | const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass( |
1265 | 953 | MI->MRI, AArch64_FPR128RegClassID); |
1266 | 953 | Reg = MCRegisterInfo_getMatchingSuperReg( |
1267 | 953 | MI->MRI, Reg, AArch64_dsub, FPR128RC); |
1268 | 953 | } |
1269 | 23.6k | return Reg; |
1270 | 23.6k | } |
1271 | | |
1272 | | static bool is_vector_reg(unsigned Reg) |
1273 | 91.6k | { |
1274 | 91.6k | if ((Reg >= AArch64_Q0) && (Reg <= AArch64_Q31)) |
1275 | 23.2k | return true; |
1276 | 68.3k | else if ((Reg >= AArch64_Z0) && (Reg <= AArch64_Z31)) |
1277 | 66.7k | return true; |
1278 | 1.67k | else if ((Reg >= AArch64_P0) && (Reg <= AArch64_P15)) |
1279 | 1.67k | return true; |
1280 | 0 | return false; |
1281 | 91.6k | } |
1282 | | |
1283 | | static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride /* = 1 */) |
1284 | 56.9k | { |
1285 | 148k | while (Stride--) { |
1286 | 91.6k | if (!is_vector_reg(Reg)) { |
1287 | 0 | CS_ASSERT(0 && "Vector register expected!"); |
1288 | 0 | return 0; |
1289 | 0 | } |
1290 | | // Vector lists can wrap around. |
1291 | 91.6k | else if (Reg == AArch64_Q31) |
1292 | 806 | Reg = AArch64_Q0; |
1293 | | // Vector lists can wrap around. |
1294 | 90.8k | else if (Reg == AArch64_Z31) |
1295 | 862 | Reg = AArch64_Z0; |
1296 | | // Vector lists can wrap around. |
1297 | 89.9k | else if (Reg == AArch64_P15) |
1298 | 70 | Reg = AArch64_P0; |
1299 | 89.9k | else |
1300 | | // Assume ordered registers |
1301 | 89.9k | ++Reg; |
1302 | 91.6k | } |
1303 | 56.9k | return Reg; |
1304 | 56.9k | } |
1305 | | |
1306 | | static aarch64_extender llvm_to_cs_ext(AArch64_AM_ShiftExtendType ExtType) |
1307 | 6.20k | { |
1308 | 6.20k | switch (ExtType) { |
1309 | 3.69k | default: |
1310 | 3.69k | return AARCH64_EXT_INVALID; |
1311 | 729 | case AArch64_AM_UXTB: |
1312 | 729 | return AARCH64_EXT_UXTB; |
1313 | 203 | case AArch64_AM_UXTH: |
1314 | 203 | return AARCH64_EXT_UXTH; |
1315 | 252 | case AArch64_AM_UXTW: |
1316 | 252 | return AARCH64_EXT_UXTW; |
1317 | 551 | case AArch64_AM_UXTX: |
1318 | 551 | return AARCH64_EXT_UXTX; |
1319 | 277 | case AArch64_AM_SXTB: |
1320 | 277 | return AARCH64_EXT_SXTB; |
1321 | 18 | case AArch64_AM_SXTH: |
1322 | 18 | return AARCH64_EXT_SXTH; |
1323 | 23 | case AArch64_AM_SXTW: |
1324 | 23 | return AARCH64_EXT_SXTW; |
1325 | 462 | case AArch64_AM_SXTX: |
1326 | 462 | return AARCH64_EXT_SXTX; |
1327 | 6.20k | } |
1328 | 6.20k | } |
1329 | | |
1330 | | static aarch64_shifter llvm_to_cs_shift(AArch64_AM_ShiftExtendType ShiftExtType) |
1331 | 3.69k | { |
1332 | 3.69k | switch (ShiftExtType) { |
1333 | 0 | default: |
1334 | 0 | return AARCH64_SFT_INVALID; |
1335 | 2.24k | case AArch64_AM_LSL: |
1336 | 2.24k | return AARCH64_SFT_LSL; |
1337 | 314 | case AArch64_AM_LSR: |
1338 | 314 | return AARCH64_SFT_LSR; |
1339 | 624 | case AArch64_AM_ASR: |
1340 | 624 | return AARCH64_SFT_ASR; |
1341 | 232 | case AArch64_AM_ROR: |
1342 | 232 | return AARCH64_SFT_ROR; |
1343 | 279 | case AArch64_AM_MSL: |
1344 | 279 | return AARCH64_SFT_MSL; |
1345 | 3.69k | } |
1346 | 3.69k | } |
1347 | | |
1348 | | /// Initializes or finishes a memory operand of Capstone (depending on \p |
1349 | | /// status). A memory operand in Capstone can be assembled by two LLVM operands. |
1350 | | /// E.g. the base register and the immediate disponent. |
1351 | | void AArch64_set_mem_access(MCInst *MI, bool status) |
1352 | 137k | { |
1353 | 137k | if (!detail_is_set(MI)) |
1354 | 0 | return; |
1355 | 137k | set_doing_mem(MI, status); |
1356 | 137k | if (status) { |
1357 | 68.6k | if (AArch64_get_detail(MI)->op_count > 0 && |
1358 | 68.0k | AArch64_get_detail_op(MI, -1)->type == AARCH64_OP_MEM && |
1359 | 27.3k | AArch64_get_detail_op(MI, -1)->mem.index == |
1360 | 27.3k | AARCH64_REG_INVALID && |
1361 | 27.1k | AArch64_get_detail_op(MI, -1)->mem.disp == 0) { |
1362 | | // Previous memory operand not done yet. Select it. |
1363 | 27.1k | AArch64_dec_op_count(MI); |
1364 | 27.1k | return; |
1365 | 27.1k | } |
1366 | | |
1367 | | // Init a new one. |
1368 | 41.4k | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_MEM; |
1369 | 41.4k | AArch64_get_detail_op(MI, 0)->mem.base = AARCH64_REG_INVALID; |
1370 | 41.4k | AArch64_get_detail_op(MI, 0)->mem.index = AARCH64_REG_INVALID; |
1371 | 41.4k | AArch64_get_detail_op(MI, 0)->mem.disp = 0; |
1372 | | |
1373 | 41.4k | #ifndef CAPSTONE_DIET |
1374 | 41.4k | uint8_t access = |
1375 | 41.4k | map_get_op_access(MI, AArch64_get_detail(MI)->op_count); |
1376 | 41.4k | AArch64_get_detail_op(MI, 0)->access = access; |
1377 | 41.4k | #endif |
1378 | 68.6k | } else { |
1379 | | // done, select the next operand slot |
1380 | 68.6k | AArch64_inc_op_count(MI); |
1381 | 68.6k | } |
1382 | 137k | } |
1383 | | |
1384 | | /// Common prefix for all AArch64_add_cs_detail_* functions |
1385 | | static bool add_cs_detail_begin(MCInst *MI, unsigned op_num) |
1386 | 381k | { |
1387 | 381k | if (!detail_is_set(MI) || !map_fill_detail_ops(MI)) |
1388 | 0 | return false; |
1389 | | |
1390 | 381k | if (AArch64_get_detail(MI)->is_doing_sme) { |
1391 | | // Unset the flag if there is no bound operand anymore. |
1392 | 49.0k | if (!(map_get_op_type(MI, op_num) & CS_OP_BOUND)) { |
1393 | 35.5k | AArch64_get_detail(MI)->is_doing_sme = false; |
1394 | 35.5k | AArch64_inc_op_count(MI); |
1395 | 35.5k | } |
1396 | 49.0k | } |
1397 | 381k | return true; |
1398 | 381k | } |
1399 | | |
1400 | | /// Fills cs_detail with the data of the operand. |
1401 | | /// This function handles operands which's original printer function has no |
1402 | | /// specialities. |
1403 | | void AArch64_add_cs_detail_0(MCInst *MI, aarch64_op_group op_group, |
1404 | | unsigned OpNum) |
1405 | 224k | { |
1406 | 224k | if (!add_cs_detail_begin(MI, OpNum)) |
1407 | 0 | return; |
1408 | | |
1409 | | // Fill cs_detail |
1410 | 224k | switch (op_group) { |
1411 | 0 | default: |
1412 | 0 | printf("ERROR: Operand group %d not handled!\n", op_group); |
1413 | 0 | CS_ASSERT_RET(0); |
1414 | 155k | case AArch64_OP_GROUP_Operand: { |
1415 | 155k | cs_op_type primary_op_type = map_get_op_type(MI, OpNum) & |
1416 | 155k | ~(CS_OP_MEM | CS_OP_BOUND); |
1417 | 155k | switch (primary_op_type) { |
1418 | 0 | default: |
1419 | 0 | printf("Unhandled operand type 0x%x\n", |
1420 | 0 | primary_op_type); |
1421 | 0 | CS_ASSERT_RET(0); |
1422 | 131k | case AARCH64_OP_REG: |
1423 | 131k | AArch64_set_detail_op_reg(MI, OpNum, |
1424 | 131k | MCInst_getOpVal(MI, OpNum)); |
1425 | 131k | break; |
1426 | 23.4k | case AARCH64_OP_IMM: |
1427 | 23.4k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1428 | 23.4k | MCInst_getOpVal(MI, OpNum)); |
1429 | 23.4k | break; |
1430 | 487 | case AARCH64_OP_FP: { |
1431 | | // printOperand does not handle FP operands. But sometimes |
1432 | | // is used to print FP operands as normal immediate. |
1433 | 487 | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_IMM; |
1434 | 487 | AArch64_get_detail_op(MI, 0)->imm = |
1435 | 487 | MCInst_getOpVal(MI, OpNum); |
1436 | 487 | AArch64_get_detail_op(MI, 0)->access = |
1437 | 487 | map_get_op_access(MI, OpNum); |
1438 | 487 | AArch64_inc_op_count(MI); |
1439 | 487 | break; |
1440 | 0 | } |
1441 | 155k | } |
1442 | 155k | break; |
1443 | 155k | } |
1444 | 155k | case AArch64_OP_GROUP_AddSubImm: { |
1445 | 873 | unsigned Val = (MCInst_getOpVal(MI, OpNum) & 0xfff); |
1446 | 873 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val); |
1447 | | // Shift is added in printShifter() |
1448 | 873 | break; |
1449 | 155k | } |
1450 | 0 | case AArch64_OP_GROUP_AdrLabel: { |
1451 | 0 | if (MCOperand_isImm(MCInst_getOperand(MI, OpNum))) { |
1452 | 0 | int64_t Offset = MCInst_getOpVal(MI, OpNum); |
1453 | 0 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1454 | 0 | (MI->address & -4) + Offset); |
1455 | 0 | } else { |
1456 | | // Expression |
1457 | 0 | AArch64_set_detail_op_imm( |
1458 | 0 | MI, OpNum, AARCH64_OP_IMM, |
1459 | 0 | MCOperand_isImm(MCInst_getOperand(MI, OpNum))); |
1460 | 0 | } |
1461 | 0 | break; |
1462 | 155k | } |
1463 | 0 | case AArch64_OP_GROUP_AdrpLabel: { |
1464 | 0 | if (MCOperand_isImm(MCInst_getOperand(MI, OpNum))) { |
1465 | 0 | int64_t Offset = MCInst_getOpVal(MI, OpNum) * 4096; |
1466 | 0 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1467 | 0 | (MI->address & -4096) + |
1468 | 0 | Offset); |
1469 | 0 | } else { |
1470 | | // Expression |
1471 | 0 | AArch64_set_detail_op_imm( |
1472 | 0 | MI, OpNum, AARCH64_OP_IMM, |
1473 | 0 | MCOperand_isImm(MCInst_getOperand(MI, OpNum))); |
1474 | 0 | } |
1475 | 0 | break; |
1476 | 155k | } |
1477 | 2.03k | case AArch64_OP_GROUP_AdrAdrpLabel: { |
1478 | 2.03k | if (!MCOperand_isImm(MCInst_getOperand(MI, OpNum))) { |
1479 | | // Expression |
1480 | 0 | AArch64_set_detail_op_imm( |
1481 | 0 | MI, OpNum, AARCH64_OP_IMM, |
1482 | 0 | MCOperand_isImm(MCInst_getOperand(MI, OpNum))); |
1483 | 0 | break; |
1484 | 0 | } |
1485 | 2.03k | int64_t Offset = MCInst_getOpVal(MI, OpNum); |
1486 | 2.03k | uint64_t Address = MI->address; |
1487 | 2.03k | if (MCInst_getOpcode(MI) == AArch64_ADRP) { |
1488 | 1.20k | Offset = Offset * 4096; |
1489 | 1.20k | Address = Address & -4096; |
1490 | 1.20k | } |
1491 | 2.03k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1492 | 2.03k | Address + Offset); |
1493 | 2.03k | break; |
1494 | 2.03k | } |
1495 | 3.98k | case AArch64_OP_GROUP_AlignedLabel: { |
1496 | 3.98k | if (MCOperand_isImm(MCInst_getOperand(MI, OpNum))) { |
1497 | 3.84k | int64_t Offset = MCInst_getOpVal(MI, OpNum) * 4; |
1498 | 3.84k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1499 | 3.84k | MI->address + Offset); |
1500 | 3.84k | } else { |
1501 | | // Expression |
1502 | 143 | AArch64_set_detail_op_imm( |
1503 | 143 | MI, OpNum, AARCH64_OP_IMM, |
1504 | 143 | MCOperand_isImm(MCInst_getOperand(MI, OpNum))); |
1505 | 143 | } |
1506 | 3.98k | break; |
1507 | 2.03k | } |
1508 | 0 | case AArch64_OP_GROUP_AMNoIndex: { |
1509 | 0 | AArch64_set_detail_op_mem(MI, OpNum, |
1510 | 0 | MCInst_getOpVal(MI, OpNum)); |
1511 | 0 | break; |
1512 | 2.03k | } |
1513 | 2.51k | case AArch64_OP_GROUP_ArithExtend: { |
1514 | 2.51k | unsigned Val = MCInst_getOpVal(MI, OpNum); |
1515 | 2.51k | AArch64_AM_ShiftExtendType ExtType = |
1516 | 2.51k | AArch64_AM_getArithExtendType(Val); |
1517 | 2.51k | unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val); |
1518 | | |
1519 | 2.51k | AArch64_get_detail_op(MI, -1)->ext = llvm_to_cs_ext(ExtType); |
1520 | 2.51k | AArch64_get_detail_op(MI, -1)->shift.value = ShiftVal; |
1521 | 2.51k | AArch64_get_detail_op(MI, -1)->shift.type = AARCH64_SFT_LSL; |
1522 | 2.51k | break; |
1523 | 2.03k | } |
1524 | 105 | case AArch64_OP_GROUP_BarriernXSOption: { |
1525 | 105 | unsigned Val = MCInst_getOpVal(MI, OpNum); |
1526 | 105 | aarch64_sysop sysop = { 0 }; |
1527 | 105 | const AArch64DBnXS_DBnXS *DB = |
1528 | 105 | AArch64DBnXS_lookupDBnXSByEncoding(Val); |
1529 | 105 | if (DB) |
1530 | 105 | sysop.imm.dbnxs = (aarch64_dbnxs)DB->SysImm.dbnxs; |
1531 | 0 | else |
1532 | 0 | sysop.imm.raw_val = Val; |
1533 | 105 | sysop.sub_type = AARCH64_OP_DBNXS; |
1534 | 105 | AArch64_set_detail_op_sys(MI, OpNum, sysop, AARCH64_OP_SYSIMM); |
1535 | 105 | break; |
1536 | 2.03k | } |
1537 | 64 | case AArch64_OP_GROUP_AppleSysBarrierOption: { |
1538 | | // Proprietary stuff. We just add the |
1539 | | // immediate here. |
1540 | 64 | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum)); |
1541 | 64 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val); |
1542 | 64 | break; |
1543 | 2.03k | } |
1544 | 331 | case AArch64_OP_GROUP_BarrierOption: { |
1545 | 331 | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum)); |
1546 | 331 | unsigned Opcode = MCInst_getOpcode(MI); |
1547 | 331 | aarch64_sysop sysop = { 0 }; |
1548 | | |
1549 | 331 | if (Opcode == AArch64_ISB) { |
1550 | 17 | const AArch64ISB_ISB *ISB = |
1551 | 17 | AArch64ISB_lookupISBByEncoding(Val); |
1552 | 17 | if (ISB) |
1553 | 0 | sysop.alias.isb = |
1554 | 0 | (aarch64_isb)ISB->SysAlias.isb; |
1555 | 17 | else |
1556 | 17 | sysop.alias.raw_val = Val; |
1557 | 17 | sysop.sub_type = AARCH64_OP_ISB; |
1558 | 17 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1559 | 17 | AARCH64_OP_SYSALIAS); |
1560 | 314 | } else if (Opcode == AArch64_TSB) { |
1561 | 30 | const AArch64TSB_TSB *TSB = |
1562 | 30 | AArch64TSB_lookupTSBByEncoding(Val); |
1563 | 30 | if (TSB) |
1564 | 30 | sysop.alias.tsb = |
1565 | 30 | (aarch64_tsb)TSB->SysAlias.tsb; |
1566 | 0 | else |
1567 | 0 | sysop.alias.raw_val = Val; |
1568 | 30 | sysop.sub_type = AARCH64_OP_TSB; |
1569 | 30 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1570 | 30 | AARCH64_OP_SYSALIAS); |
1571 | 284 | } else { |
1572 | 284 | const AArch64DB_DB *DB = |
1573 | 284 | AArch64DB_lookupDBByEncoding(Val); |
1574 | 284 | if (DB) |
1575 | 46 | sysop.alias.db = (aarch64_db)DB->SysAlias.db; |
1576 | 238 | else |
1577 | 238 | sysop.alias.raw_val = Val; |
1578 | 284 | sysop.sub_type = AARCH64_OP_DB; |
1579 | 284 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1580 | 284 | AARCH64_OP_SYSALIAS); |
1581 | 284 | } |
1582 | 331 | break; |
1583 | 2.03k | } |
1584 | 281 | case AArch64_OP_GROUP_BTIHintOp: { |
1585 | 281 | aarch64_sysop sysop = { 0 }; |
1586 | 281 | unsigned btihintop = MCInst_getOpVal(MI, OpNum) ^ 32; |
1587 | 281 | const AArch64BTIHint_BTI *BTI = |
1588 | 281 | AArch64BTIHint_lookupBTIByEncoding(btihintop); |
1589 | 281 | if (BTI) |
1590 | 281 | sysop.alias.bti = (aarch64_bti)BTI->SysAlias.bti; |
1591 | 0 | else |
1592 | 0 | sysop.alias.raw_val = btihintop; |
1593 | 281 | sysop.sub_type = AARCH64_OP_BTI; |
1594 | 281 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1595 | 281 | AARCH64_OP_SYSALIAS); |
1596 | 281 | break; |
1597 | 2.03k | } |
1598 | 655 | case AArch64_OP_GROUP_CondCode: { |
1599 | 655 | AArch64_get_detail(MI)->cc = MCInst_getOpVal(MI, OpNum); |
1600 | 655 | break; |
1601 | 2.03k | } |
1602 | 1.08k | case AArch64_OP_GROUP_ExtendedRegister: { |
1603 | 1.08k | AArch64_set_detail_op_reg(MI, OpNum, |
1604 | 1.08k | MCInst_getOpVal(MI, OpNum)); |
1605 | 1.08k | break; |
1606 | 2.03k | } |
1607 | 97 | case AArch64_OP_GROUP_FPImmOperand: { |
1608 | 97 | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
1609 | 97 | float FPImm = |
1610 | 97 | MCOperand_isDFPImm(MO) ? |
1611 | 0 | BitsToDouble(MCOperand_getImm(MO)) : |
1612 | 97 | AArch64_AM_getFPImmFloat(MCOperand_getImm(MO)); |
1613 | 97 | AArch64_set_detail_op_float(MI, OpNum, FPImm); |
1614 | 97 | break; |
1615 | 2.03k | } |
1616 | 3.27k | case AArch64_OP_GROUP_GPR64as32: { |
1617 | 3.27k | unsigned Reg = MCInst_getOpVal(MI, OpNum); |
1618 | 3.27k | AArch64_set_detail_op_reg(MI, OpNum, getWRegFromXReg(Reg)); |
1619 | 3.27k | break; |
1620 | 2.03k | } |
1621 | 202 | case AArch64_OP_GROUP_GPR64x8: { |
1622 | 202 | unsigned Reg = MCInst_getOpVal(MI, (OpNum)); |
1623 | 202 | Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0); |
1624 | 202 | AArch64_set_detail_op_reg(MI, OpNum, Reg); |
1625 | 202 | break; |
1626 | 2.03k | } |
1627 | 1.73k | case AArch64_OP_GROUP_Imm: |
1628 | 1.78k | case AArch64_OP_GROUP_ImmHex: |
1629 | 1.78k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1630 | 1.78k | MCInst_getOpVal(MI, OpNum)); |
1631 | 1.78k | break; |
1632 | 0 | case AArch64_OP_GROUP_ImplicitlyTypedVectorList: |
1633 | | // The TypedVectorList implements the logic of implicitly typed operand. |
1634 | 0 | AArch64_add_cs_detail_2( |
1635 | 0 | MI, AArch64_OP_GROUP_TypedVectorList_0_b, OpNum, 0, 0); |
1636 | 0 | break; |
1637 | 24 | case AArch64_OP_GROUP_InverseCondCode: { |
1638 | 24 | AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm( |
1639 | 24 | MCInst_getOperand(MI, (OpNum))); |
1640 | 24 | AArch64_get_detail(MI)->cc = AArch64CC_getInvertedCondCode(CC); |
1641 | 24 | break; |
1642 | 1.73k | } |
1643 | 1.24k | case AArch64_OP_GROUP_MatrixTile: { |
1644 | 1.24k | const char *RegName = AArch64_LLVM_getRegisterName( |
1645 | 1.24k | MCInst_getOpVal(MI, OpNum), AArch64_NoRegAltName); |
1646 | 1.24k | const char *Dot = strstr(RegName, "."); |
1647 | 1.24k | AArch64Layout_VectorLayout vas = AARCH64LAYOUT_INVALID; |
1648 | 1.24k | if (!Dot) { |
1649 | | // The matrix dimensions are machine dependent. |
1650 | | // Currently we do not support differentiation of machines. |
1651 | | // So we just indicate the use of the complete matrix. |
1652 | 0 | vas = sme_reg_to_vas(MCInst_getOpVal(MI, OpNum)); |
1653 | 0 | } else |
1654 | 1.24k | vas = get_vl_by_suffix(Dot[1]); |
1655 | 1.24k | AArch64_set_detail_op_sme(MI, OpNum, AARCH64_SME_MATRIX_TILE, |
1656 | 1.24k | vas); |
1657 | 1.24k | break; |
1658 | 1.73k | } |
1659 | 441 | case AArch64_OP_GROUP_MatrixTileList: { |
1660 | 441 | unsigned MaxRegs = 8; |
1661 | 441 | unsigned RegMask = MCInst_getOpVal(MI, (OpNum)); |
1662 | | |
1663 | 3.96k | for (unsigned I = 0; I < MaxRegs; ++I) { |
1664 | 3.52k | unsigned Reg = RegMask & (1 << I); |
1665 | 3.52k | if (Reg == 0) |
1666 | 1.37k | continue; |
1667 | 2.15k | AArch64_get_detail_op(MI, 0)->is_list_member = true; |
1668 | 2.15k | AArch64_set_detail_op_sme(MI, OpNum, |
1669 | 2.15k | AARCH64_SME_MATRIX_TILE_LIST, |
1670 | 2.15k | AARCH64LAYOUT_VL_D, |
1671 | 2.15k | (int)(AARCH64_REG_ZAD0 + I)); |
1672 | 2.15k | AArch64_inc_op_count(MI); |
1673 | 2.15k | } |
1674 | 441 | AArch64_get_detail(MI)->is_doing_sme = false; |
1675 | 441 | break; |
1676 | 1.73k | } |
1677 | 542 | case AArch64_OP_GROUP_MRSSystemRegister: |
1678 | 2.85k | case AArch64_OP_GROUP_MSRSystemRegister: { |
1679 | 2.85k | unsigned Val = MCInst_getOpVal(MI, OpNum); |
1680 | 2.85k | const AArch64SysReg_SysReg *Reg = |
1681 | 2.85k | AArch64SysReg_lookupSysRegByEncoding(Val); |
1682 | 2.85k | bool Read = (op_group == AArch64_OP_GROUP_MRSSystemRegister) ? |
1683 | 2.85k | true : |
1684 | 2.85k | false; |
1685 | | |
1686 | 2.85k | bool isValidSysReg = |
1687 | 2.85k | (Reg && (Read ? Reg->Readable : Reg->Writeable) && |
1688 | 108 | AArch64_testFeatureList(MI->csh->mode, |
1689 | 108 | Reg->FeaturesRequired)); |
1690 | | |
1691 | 2.85k | if (Reg && !isValidSysReg) |
1692 | 625 | Reg = AArch64SysReg_lookupSysRegByName(Reg->AltName); |
1693 | 2.85k | aarch64_sysop sysop = { 0 }; |
1694 | | // If Reg is NULL it is a generic system register. |
1695 | 2.85k | if (Reg) |
1696 | 731 | sysop.reg.sysreg = (aarch64_sysreg)Reg->SysReg.sysreg; |
1697 | 2.12k | else { |
1698 | 2.12k | sysop.reg.raw_val = Val; |
1699 | 2.12k | } |
1700 | 2.85k | aarch64_op_type type = |
1701 | 2.85k | (op_group == AArch64_OP_GROUP_MRSSystemRegister) ? |
1702 | 542 | AARCH64_OP_REG_MRS : |
1703 | 2.85k | AARCH64_OP_REG_MSR; |
1704 | 2.85k | sysop.sub_type = type; |
1705 | 2.85k | AArch64_set_detail_op_sys(MI, OpNum, sysop, AARCH64_OP_SYSREG); |
1706 | 2.85k | break; |
1707 | 542 | } |
1708 | 38 | case AArch64_OP_GROUP_PSBHintOp: { |
1709 | 38 | unsigned psbhintop = MCInst_getOpVal(MI, OpNum); |
1710 | 38 | const AArch64PSBHint_PSB *PSB = |
1711 | 38 | AArch64PSBHint_lookupPSBByEncoding(psbhintop); |
1712 | 38 | aarch64_sysop sysop = { 0 }; |
1713 | 38 | if (PSB) |
1714 | 38 | sysop.alias.psb = (aarch64_psb)PSB->SysAlias.psb; |
1715 | 0 | else |
1716 | 0 | sysop.alias.raw_val = psbhintop; |
1717 | 38 | sysop.sub_type = AARCH64_OP_PSB; |
1718 | 38 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1719 | 38 | AARCH64_OP_SYSALIAS); |
1720 | 38 | break; |
1721 | 542 | } |
1722 | 1.09k | case AArch64_OP_GROUP_RPRFMOperand: { |
1723 | 1.09k | unsigned prfop = MCInst_getOpVal(MI, OpNum); |
1724 | 1.09k | const AArch64PRFM_PRFM *PRFM = |
1725 | 1.09k | AArch64PRFM_lookupPRFMByEncoding(prfop); |
1726 | 1.09k | aarch64_sysop sysop = { 0 }; |
1727 | 1.09k | if (PRFM) |
1728 | 1.09k | sysop.alias.prfm = (aarch64_prfm)PRFM->SysAlias.prfm; |
1729 | 5 | else |
1730 | 5 | sysop.alias.raw_val = prfop; |
1731 | 1.09k | sysop.sub_type = AARCH64_OP_PRFM; |
1732 | 1.09k | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1733 | 1.09k | AARCH64_OP_SYSALIAS); |
1734 | 1.09k | break; |
1735 | 542 | } |
1736 | 1.41k | case AArch64_OP_GROUP_ShiftedRegister: { |
1737 | 1.41k | AArch64_set_detail_op_reg(MI, OpNum, |
1738 | 1.41k | MCInst_getOpVal(MI, OpNum)); |
1739 | | // Shift part is handled in printShifter() |
1740 | 1.41k | break; |
1741 | 542 | } |
1742 | 3.69k | case AArch64_OP_GROUP_Shifter: { |
1743 | 3.69k | unsigned Val = MCInst_getOpVal(MI, OpNum); |
1744 | 3.69k | AArch64_AM_ShiftExtendType ShExtType = |
1745 | 3.69k | AArch64_AM_getShiftType(Val); |
1746 | 3.69k | AArch64_get_detail_op(MI, -1)->ext = llvm_to_cs_ext(ShExtType); |
1747 | 3.69k | AArch64_get_detail_op(MI, -1)->shift.type = |
1748 | 3.69k | llvm_to_cs_shift(ShExtType); |
1749 | 3.69k | AArch64_get_detail_op(MI, -1)->shift.value = |
1750 | 3.69k | AArch64_AM_getShiftValue(Val); |
1751 | 3.69k | break; |
1752 | 542 | } |
1753 | 744 | case AArch64_OP_GROUP_SIMDType10Operand: { |
1754 | 744 | unsigned RawVal = MCInst_getOpVal(MI, OpNum); |
1755 | 744 | uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal); |
1756 | 744 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val); |
1757 | 744 | break; |
1758 | 542 | } |
1759 | 0 | case AArch64_OP_GROUP_SVCROp: { |
1760 | 0 | unsigned svcrop = MCInst_getOpVal(MI, OpNum); |
1761 | 0 | const AArch64SVCR_SVCR *SVCR = |
1762 | 0 | AArch64SVCR_lookupSVCRByEncoding(svcrop); |
1763 | 0 | aarch64_sysop sysop = { 0 }; |
1764 | 0 | if (SVCR) |
1765 | 0 | sysop.alias.svcr = (aarch64_svcr)SVCR->SysAlias.svcr; |
1766 | 0 | else |
1767 | 0 | sysop.alias.raw_val = svcrop; |
1768 | 0 | sysop.sub_type = AARCH64_OP_SVCR; |
1769 | 0 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1770 | 0 | AARCH64_OP_SYSALIAS); |
1771 | 0 | break; |
1772 | 542 | } |
1773 | 3.51k | case AArch64_OP_GROUP_SVEPattern: { |
1774 | 3.51k | unsigned Val = MCInst_getOpVal(MI, OpNum); |
1775 | 3.51k | const AArch64SVEPredPattern_SVEPREDPAT *Pat = |
1776 | 3.51k | AArch64SVEPredPattern_lookupSVEPREDPATByEncoding(Val); |
1777 | 3.51k | if (!Pat) { |
1778 | 1.28k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1779 | 1.28k | Val); |
1780 | 1.28k | break; |
1781 | 1.28k | } |
1782 | 2.22k | aarch64_sysop sysop = { 0 }; |
1783 | 2.22k | sysop.alias = Pat->SysAlias; |
1784 | 2.22k | sysop.sub_type = AARCH64_OP_SVEPREDPAT; |
1785 | 2.22k | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1786 | 2.22k | AARCH64_OP_SYSALIAS); |
1787 | 2.22k | break; |
1788 | 3.51k | } |
1789 | 376 | case AArch64_OP_GROUP_SVEVecLenSpecifier: { |
1790 | 376 | unsigned Val = MCInst_getOpVal(MI, OpNum); |
1791 | | // Pattern has only 1 bit |
1792 | 376 | if (Val > 1) |
1793 | 0 | CS_ASSERT_RET(0 && "Invalid vector length specifier"); |
1794 | 376 | const AArch64SVEVecLenSpecifier_SVEVECLENSPECIFIER *Pat = |
1795 | 376 | AArch64SVEVecLenSpecifier_lookupSVEVECLENSPECIFIERByEncoding( |
1796 | 376 | Val); |
1797 | 376 | if (!Pat) |
1798 | 0 | break; |
1799 | 376 | aarch64_sysop sysop = { 0 }; |
1800 | 376 | sysop.alias = Pat->SysAlias; |
1801 | 376 | sysop.sub_type = AARCH64_OP_SVEVECLENSPECIFIER; |
1802 | 376 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1803 | 376 | AARCH64_OP_SYSALIAS); |
1804 | 376 | break; |
1805 | 376 | } |
1806 | 2.49k | case AArch64_OP_GROUP_SysCROperand: { |
1807 | 2.49k | uint64_t cimm = MCInst_getOpVal(MI, OpNum); |
1808 | 2.49k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_CIMM, cimm); |
1809 | 2.49k | break; |
1810 | 376 | } |
1811 | 230 | case AArch64_OP_GROUP_SyspXzrPair: { |
1812 | 230 | unsigned Reg = MCInst_getOpVal(MI, OpNum); |
1813 | 230 | AArch64_set_detail_op_reg(MI, OpNum, Reg); |
1814 | 230 | AArch64_set_detail_op_reg(MI, OpNum, Reg); |
1815 | 230 | break; |
1816 | 376 | } |
1817 | 471 | case AArch64_OP_GROUP_SystemPStateField: { |
1818 | 471 | unsigned Val = MCInst_getOpVal(MI, OpNum); |
1819 | | |
1820 | 471 | aarch64_sysop sysop = { 0 }; |
1821 | 471 | const AArch64PState_PStateImm0_15 *PStateImm15 = |
1822 | 471 | AArch64PState_lookupPStateImm0_15ByEncoding(Val); |
1823 | 471 | const AArch64PState_PStateImm0_1 *PStateImm1 = |
1824 | 471 | AArch64PState_lookupPStateImm0_1ByEncoding(Val); |
1825 | 471 | if (PStateImm15 && |
1826 | 416 | AArch64_testFeatureList(MI->csh->mode, |
1827 | 416 | PStateImm15->FeaturesRequired)) { |
1828 | 416 | sysop.alias = PStateImm15->SysAlias; |
1829 | 416 | sysop.sub_type = AARCH64_OP_PSTATEIMM0_15; |
1830 | 416 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1831 | 416 | AARCH64_OP_SYSALIAS); |
1832 | 416 | } else if (PStateImm1 && |
1833 | 55 | AArch64_testFeatureList( |
1834 | 55 | MI->csh->mode, |
1835 | 55 | PStateImm1->FeaturesRequired)) { |
1836 | 55 | sysop.alias = PStateImm1->SysAlias; |
1837 | 55 | sysop.sub_type = AARCH64_OP_PSTATEIMM0_1; |
1838 | 55 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
1839 | 55 | AARCH64_OP_SYSALIAS); |
1840 | 55 | } else { |
1841 | 0 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1842 | 0 | Val); |
1843 | 0 | } |
1844 | 471 | break; |
1845 | 376 | } |
1846 | 33.4k | case AArch64_OP_GROUP_VRegOperand: { |
1847 | 33.4k | unsigned Reg = MCInst_getOpVal(MI, OpNum); |
1848 | 33.4k | AArch64_get_detail_op(MI, 0)->is_vreg = true; |
1849 | 33.4k | AArch64_set_detail_op_reg(MI, OpNum, Reg); |
1850 | 33.4k | break; |
1851 | 376 | } |
1852 | 224k | } |
1853 | 224k | } |
1854 | | |
1855 | | /// Fills cs_detail with the data of the operand. |
1856 | | /// This function handles operands which original printer function is a template |
1857 | | /// with one argument. |
1858 | | void AArch64_add_cs_detail_1(MCInst *MI, aarch64_op_group op_group, |
1859 | | unsigned OpNum, uint64_t temp_arg_0) |
1860 | 119k | { |
1861 | 119k | if (!add_cs_detail_begin(MI, OpNum)) |
1862 | 0 | return; |
1863 | 119k | switch (op_group) { |
1864 | 0 | default: |
1865 | 0 | printf("ERROR: Operand group %d not handled!\n", op_group); |
1866 | 0 | CS_ASSERT_RET(0); |
1867 | 96 | case AArch64_OP_GROUP_GPRSeqPairsClassOperand_32: |
1868 | 723 | case AArch64_OP_GROUP_GPRSeqPairsClassOperand_64: { |
1869 | 723 | unsigned size = temp_arg_0; |
1870 | 723 | unsigned Reg = MCInst_getOpVal(MI, (OpNum)); |
1871 | | |
1872 | 723 | unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64; |
1873 | 723 | unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64; |
1874 | | |
1875 | 723 | unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); |
1876 | 723 | unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); |
1877 | 723 | AArch64_set_detail_op_reg(MI, OpNum, Even); |
1878 | 723 | AArch64_set_detail_op_reg(MI, OpNum, Odd); |
1879 | 723 | break; |
1880 | 96 | } |
1881 | 144 | case AArch64_OP_GROUP_Imm8OptLsl_int16_t: |
1882 | 227 | case AArch64_OP_GROUP_Imm8OptLsl_int32_t: |
1883 | 318 | case AArch64_OP_GROUP_Imm8OptLsl_int64_t: |
1884 | 658 | case AArch64_OP_GROUP_Imm8OptLsl_int8_t: |
1885 | 702 | case AArch64_OP_GROUP_Imm8OptLsl_uint16_t: |
1886 | 938 | case AArch64_OP_GROUP_Imm8OptLsl_uint32_t: |
1887 | 1.09k | case AArch64_OP_GROUP_Imm8OptLsl_uint64_t: |
1888 | 1.16k | case AArch64_OP_GROUP_Imm8OptLsl_uint8_t: { |
1889 | 1.16k | unsigned UnscaledVal = MCInst_getOpVal(MI, (OpNum)); |
1890 | 1.16k | unsigned Shift = MCInst_getOpVal(MI, (OpNum + 1)); |
1891 | | |
1892 | 1.16k | if ((UnscaledVal == 0) && |
1893 | 734 | (AArch64_AM_getShiftValue(Shift) != 0)) { |
1894 | 367 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1895 | 367 | UnscaledVal); |
1896 | | // Shift is handled in printShifter() |
1897 | 367 | break; |
1898 | 367 | } |
1899 | | |
1900 | 793 | #define SCALE_SET(T) \ |
1901 | 793 | do { \ |
1902 | 793 | T Val; \ |
1903 | 793 | if (CHAR(T) == 'i') /* Signed */ \ |
1904 | 793 | Val = (int8_t)UnscaledVal * \ |
1905 | 584 | (1 << AArch64_AM_getShiftValue(Shift)); \ |
1906 | 793 | else \ |
1907 | 793 | Val = (uint8_t)UnscaledVal * \ |
1908 | 209 | (1 << AArch64_AM_getShiftValue(Shift)); \ |
1909 | 793 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val); \ |
1910 | 793 | } while (0) |
1911 | | |
1912 | 793 | switch (op_group) { |
1913 | 0 | default: |
1914 | 0 | CS_ASSERT_RET( |
1915 | 0 | 0 && |
1916 | 0 | "Operand group for Imm8OptLsl not handled."); |
1917 | 109 | case AArch64_OP_GROUP_Imm8OptLsl_int16_t: { |
1918 | 109 | SCALE_SET(int16_t); |
1919 | 109 | break; |
1920 | 0 | } |
1921 | 44 | case AArch64_OP_GROUP_Imm8OptLsl_int32_t: { |
1922 | 44 | SCALE_SET(int32_t); |
1923 | 44 | break; |
1924 | 0 | } |
1925 | 91 | case AArch64_OP_GROUP_Imm8OptLsl_int64_t: { |
1926 | 91 | SCALE_SET(int64_t); |
1927 | 91 | break; |
1928 | 0 | } |
1929 | 340 | case AArch64_OP_GROUP_Imm8OptLsl_int8_t: { |
1930 | 340 | SCALE_SET(int8_t); |
1931 | 340 | break; |
1932 | 0 | } |
1933 | 36 | case AArch64_OP_GROUP_Imm8OptLsl_uint16_t: { |
1934 | 36 | SCALE_SET(uint16_t); |
1935 | 36 | break; |
1936 | 0 | } |
1937 | 54 | case AArch64_OP_GROUP_Imm8OptLsl_uint32_t: { |
1938 | 54 | SCALE_SET(uint32_t); |
1939 | 54 | break; |
1940 | 0 | } |
1941 | 54 | case AArch64_OP_GROUP_Imm8OptLsl_uint64_t: { |
1942 | 54 | SCALE_SET(uint64_t); |
1943 | 54 | break; |
1944 | 0 | } |
1945 | 65 | case AArch64_OP_GROUP_Imm8OptLsl_uint8_t: { |
1946 | 65 | SCALE_SET(uint8_t); |
1947 | 65 | break; |
1948 | 0 | } |
1949 | 793 | } |
1950 | 793 | break; |
1951 | 793 | } |
1952 | 1.74k | case AArch64_OP_GROUP_ImmScale_16: |
1953 | 2.34k | case AArch64_OP_GROUP_ImmScale_2: |
1954 | 2.36k | case AArch64_OP_GROUP_ImmScale_3: |
1955 | 2.39k | case AArch64_OP_GROUP_ImmScale_32: |
1956 | 5.97k | case AArch64_OP_GROUP_ImmScale_4: |
1957 | 8.23k | case AArch64_OP_GROUP_ImmScale_8: { |
1958 | 8.23k | unsigned Scale = temp_arg_0; |
1959 | 8.23k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
1960 | 8.23k | Scale * MCInst_getOpVal(MI, OpNum)); |
1961 | 8.23k | break; |
1962 | 5.97k | } |
1963 | 98 | case AArch64_OP_GROUP_LogicalImm_int16_t: |
1964 | 752 | case AArch64_OP_GROUP_LogicalImm_int32_t: |
1965 | 1.98k | case AArch64_OP_GROUP_LogicalImm_int64_t: |
1966 | 2.41k | case AArch64_OP_GROUP_LogicalImm_int8_t: { |
1967 | 2.41k | unsigned TypeSize = temp_arg_0; |
1968 | 2.41k | uint64_t Val = AArch64_AM_decodeLogicalImmediate( |
1969 | 2.41k | MCInst_getOpVal(MI, OpNum), 8 * TypeSize); |
1970 | 2.41k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val); |
1971 | 2.41k | break; |
1972 | 1.98k | } |
1973 | 16 | case AArch64_OP_GROUP_Matrix_0: |
1974 | 434 | case AArch64_OP_GROUP_Matrix_16: |
1975 | 2.07k | case AArch64_OP_GROUP_Matrix_32: |
1976 | 2.58k | case AArch64_OP_GROUP_Matrix_64: { |
1977 | 2.58k | unsigned EltSize = temp_arg_0; |
1978 | 2.58k | AArch64_set_detail_op_sme(MI, OpNum, AARCH64_SME_MATRIX_TILE, |
1979 | 2.58k | (AArch64Layout_VectorLayout)EltSize); |
1980 | 2.58k | break; |
1981 | 2.07k | } |
1982 | 0 | case AArch64_OP_GROUP_MatrixIndex_0: |
1983 | 4.32k | case AArch64_OP_GROUP_MatrixIndex_1: |
1984 | 5.06k | case AArch64_OP_GROUP_MatrixIndex_8: { |
1985 | 5.06k | unsigned scale = temp_arg_0; |
1986 | 5.06k | if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_SME) { |
1987 | | // The index is part of an SME matrix |
1988 | 3.53k | AArch64_set_detail_op_sme( |
1989 | 3.53k | MI, OpNum, AARCH64_SME_MATRIX_SLICE_OFF, |
1990 | 3.53k | AARCH64LAYOUT_INVALID, |
1991 | 3.53k | (uint32_t)(MCInst_getOpVal(MI, OpNum) * scale)); |
1992 | 3.53k | } else if (AArch64_get_detail_op(MI, 0)->type == |
1993 | 1.52k | AARCH64_OP_PRED) { |
1994 | | // The index is part of a predicate |
1995 | 525 | AArch64_set_detail_op_pred(MI, OpNum); |
1996 | 1.00k | } else { |
1997 | | // The index is used for an SVE2 instruction. |
1998 | 1.00k | AArch64_set_detail_op_imm( |
1999 | 1.00k | MI, OpNum, AARCH64_OP_IMM, |
2000 | 1.00k | scale * MCInst_getOpVal(MI, OpNum)); |
2001 | 1.00k | } |
2002 | 5.06k | break; |
2003 | 4.32k | } |
2004 | 2.43k | case AArch64_OP_GROUP_MatrixTileVector_0: |
2005 | 3.63k | case AArch64_OP_GROUP_MatrixTileVector_1: { |
2006 | 3.63k | bool isVertical = temp_arg_0; |
2007 | 3.63k | const char *RegName = AArch64_LLVM_getRegisterName( |
2008 | 3.63k | MCInst_getOpVal(MI, OpNum), AArch64_NoRegAltName); |
2009 | 3.63k | const char *Dot = strstr(RegName, "."); |
2010 | 3.63k | AArch64Layout_VectorLayout vas = AARCH64LAYOUT_INVALID; |
2011 | 3.63k | if (!Dot) { |
2012 | | // The matrix dimensions are machine dependent. |
2013 | | // Currently we do not support differentiation of machines. |
2014 | | // So we just indicate the use of the complete matrix. |
2015 | 0 | vas = sme_reg_to_vas(MCInst_getOpVal(MI, OpNum)); |
2016 | 0 | } else |
2017 | 3.63k | vas = get_vl_by_suffix(Dot[1]); |
2018 | 3.63k | setup_sme_operand(MI); |
2019 | 3.63k | AArch64_set_detail_op_sme(MI, OpNum, AARCH64_SME_MATRIX_TILE, |
2020 | 3.63k | vas); |
2021 | 3.63k | AArch64_get_detail_op(MI, 0)->sme.is_vertical = isVertical; |
2022 | 3.63k | break; |
2023 | 2.43k | } |
2024 | 432 | case AArch64_OP_GROUP_PostIncOperand_1: |
2025 | 499 | case AArch64_OP_GROUP_PostIncOperand_12: |
2026 | 939 | case AArch64_OP_GROUP_PostIncOperand_16: |
2027 | 1.22k | case AArch64_OP_GROUP_PostIncOperand_2: |
2028 | 1.47k | case AArch64_OP_GROUP_PostIncOperand_24: |
2029 | 1.72k | case AArch64_OP_GROUP_PostIncOperand_3: |
2030 | 1.88k | case AArch64_OP_GROUP_PostIncOperand_32: |
2031 | 2.16k | case AArch64_OP_GROUP_PostIncOperand_4: |
2032 | 2.24k | case AArch64_OP_GROUP_PostIncOperand_48: |
2033 | 2.66k | case AArch64_OP_GROUP_PostIncOperand_6: |
2034 | 2.68k | case AArch64_OP_GROUP_PostIncOperand_64: |
2035 | 3.31k | case AArch64_OP_GROUP_PostIncOperand_8: { |
2036 | 3.31k | uint64_t Imm = temp_arg_0; |
2037 | 3.31k | unsigned Reg = MCInst_getOpVal(MI, OpNum); |
2038 | 3.31k | if (Reg == AArch64_XZR) { |
2039 | 0 | AArch64_get_detail_op(MI, -1)->mem.disp = Imm; |
2040 | 0 | AArch64_get_detail(MI)->post_index = true; |
2041 | 0 | AArch64_inc_op_count(MI); |
2042 | 0 | } else |
2043 | 3.31k | AArch64_set_detail_op_reg(MI, OpNum, Reg); |
2044 | 3.31k | break; |
2045 | 2.68k | } |
2046 | 3.51k | case AArch64_OP_GROUP_PredicateAsCounter_0: |
2047 | 3.62k | case AArch64_OP_GROUP_PredicateAsCounter_16: |
2048 | 3.67k | case AArch64_OP_GROUP_PredicateAsCounter_32: |
2049 | 3.79k | case AArch64_OP_GROUP_PredicateAsCounter_64: |
2050 | 3.90k | case AArch64_OP_GROUP_PredicateAsCounter_8: { |
2051 | 3.90k | unsigned EltSize = temp_arg_0; |
2052 | 3.90k | AArch64_get_detail_op(MI, 0)->vas = EltSize; |
2053 | 3.90k | AArch64_set_detail_op_reg(MI, OpNum, |
2054 | 3.90k | MCInst_getOpVal(MI, OpNum)); |
2055 | 3.90k | break; |
2056 | 3.79k | } |
2057 | 534 | case AArch64_OP_GROUP_PrefetchOp_0: |
2058 | 2.94k | case AArch64_OP_GROUP_PrefetchOp_1: { |
2059 | 2.94k | bool IsSVEPrefetch = (bool)temp_arg_0; |
2060 | 2.94k | unsigned prfop = MCInst_getOpVal(MI, (OpNum)); |
2061 | 2.94k | aarch64_sysop sysop = { 0 }; |
2062 | 2.94k | if (IsSVEPrefetch) { |
2063 | 2.41k | const AArch64SVEPRFM_SVEPRFM *PRFM = |
2064 | 2.41k | AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); |
2065 | 2.41k | if (PRFM) { |
2066 | 2.17k | sysop.alias = PRFM->SysAlias; |
2067 | 2.17k | sysop.sub_type = AARCH64_OP_SVEPRFM; |
2068 | 2.17k | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
2069 | 2.17k | AARCH64_OP_SYSALIAS); |
2070 | 2.17k | break; |
2071 | 2.17k | } |
2072 | 2.41k | } else { |
2073 | 534 | const AArch64PRFM_PRFM *PRFM = |
2074 | 534 | AArch64PRFM_lookupPRFMByEncoding(prfop); |
2075 | 534 | if (PRFM && |
2076 | 285 | AArch64_testFeatureList(MI->csh->mode, |
2077 | 285 | PRFM->FeaturesRequired)) { |
2078 | 285 | sysop.alias = PRFM->SysAlias; |
2079 | 285 | sysop.sub_type = AARCH64_OP_PRFM; |
2080 | 285 | AArch64_set_detail_op_sys(MI, OpNum, sysop, |
2081 | 285 | AARCH64_OP_SYSALIAS); |
2082 | 285 | break; |
2083 | 285 | } |
2084 | 534 | } |
2085 | 487 | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_IMM; |
2086 | 487 | AArch64_get_detail_op(MI, 0)->imm = prfop; |
2087 | 487 | AArch64_get_detail_op(MI, 0)->access = |
2088 | 487 | map_get_op_access(MI, OpNum); |
2089 | 487 | AArch64_inc_op_count(MI); |
2090 | 487 | break; |
2091 | 2.94k | } |
2092 | 69 | case AArch64_OP_GROUP_SImm_16: |
2093 | 146 | case AArch64_OP_GROUP_SImm_8: { |
2094 | 146 | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
2095 | 146 | MCInst_getOpVal(MI, OpNum)); |
2096 | 146 | break; |
2097 | 69 | } |
2098 | 449 | case AArch64_OP_GROUP_SVELogicalImm_int16_t: |
2099 | 893 | case AArch64_OP_GROUP_SVELogicalImm_int32_t: |
2100 | 1.03k | case AArch64_OP_GROUP_SVELogicalImm_int64_t: { |
2101 | | // General issue here that we do not save the operand type |
2102 | | // for each operand. So we choose the largest type. |
2103 | 1.03k | uint64_t Val = MCInst_getOpVal(MI, OpNum); |
2104 | 1.03k | uint64_t DecodedVal = |
2105 | 1.03k | AArch64_AM_decodeLogicalImmediate(Val, 64); |
2106 | 1.03k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
2107 | 1.03k | DecodedVal); |
2108 | 1.03k | break; |
2109 | 893 | } |
2110 | 21.8k | case AArch64_OP_GROUP_SVERegOp_0: |
2111 | 34.5k | case AArch64_OP_GROUP_SVERegOp_b: |
2112 | 44.6k | case AArch64_OP_GROUP_SVERegOp_d: |
2113 | 56.9k | case AArch64_OP_GROUP_SVERegOp_h: |
2114 | 57.3k | case AArch64_OP_GROUP_SVERegOp_q: |
2115 | 66.8k | case AArch64_OP_GROUP_SVERegOp_s: { |
2116 | 66.8k | char Suffix = (char)temp_arg_0; |
2117 | 66.8k | AArch64_get_detail_op(MI, 0)->vas = get_vl_by_suffix(Suffix); |
2118 | 66.8k | AArch64_set_detail_op_reg(MI, OpNum, |
2119 | 66.8k | MCInst_getOpVal(MI, OpNum)); |
2120 | 66.8k | break; |
2121 | 57.3k | } |
2122 | 546 | case AArch64_OP_GROUP_UImm12Offset_1: |
2123 | 720 | case AArch64_OP_GROUP_UImm12Offset_16: |
2124 | 1.51k | case AArch64_OP_GROUP_UImm12Offset_2: |
2125 | 2.00k | case AArch64_OP_GROUP_UImm12Offset_4: |
2126 | 2.54k | case AArch64_OP_GROUP_UImm12Offset_8: { |
2127 | | // Otherwise it is an expression. For which we only add the immediate |
2128 | 2.54k | unsigned Scale = MCOperand_isImm(MCInst_getOperand(MI, OpNum)) ? |
2129 | 2.54k | temp_arg_0 : |
2130 | 2.54k | 1; |
2131 | 2.54k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, |
2132 | 2.54k | Scale * MCInst_getOpVal(MI, OpNum)); |
2133 | 2.54k | break; |
2134 | 2.00k | } |
2135 | 14.3k | case AArch64_OP_GROUP_VectorIndex_1: |
2136 | 14.3k | case AArch64_OP_GROUP_VectorIndex_8: { |
2137 | 14.3k | CS_ASSERT_RET(AArch64_get_detail(MI)->op_count > 0); |
2138 | 14.3k | unsigned Scale = temp_arg_0; |
2139 | 14.3k | unsigned VIndex = Scale * MCInst_getOpVal(MI, OpNum); |
2140 | | // The index can either be for one operand, or for each operand of a list. |
2141 | 14.3k | if (!AArch64_get_detail_op(MI, -1)->is_list_member) { |
2142 | 8.28k | AArch64_get_detail_op(MI, -1)->vector_index = VIndex; |
2143 | 8.28k | break; |
2144 | 8.28k | } |
2145 | 21.9k | for (int i = AArch64_get_detail(MI)->op_count - 1; i >= 0; |
2146 | 15.9k | --i) { |
2147 | 15.9k | if (!AArch64_get_detail(MI)->operands[i].is_list_member) |
2148 | 0 | break; |
2149 | 15.9k | AArch64_get_detail(MI)->operands[i].vector_index = |
2150 | 15.9k | VIndex; |
2151 | 15.9k | } |
2152 | 6.03k | break; |
2153 | 14.3k | } |
2154 | 0 | case AArch64_OP_GROUP_ZPRasFPR_128: |
2155 | 38 | case AArch64_OP_GROUP_ZPRasFPR_16: |
2156 | 273 | case AArch64_OP_GROUP_ZPRasFPR_32: |
2157 | 594 | case AArch64_OP_GROUP_ZPRasFPR_64: |
2158 | 644 | case AArch64_OP_GROUP_ZPRasFPR_8: { |
2159 | 644 | unsigned Base = AArch64_NoRegister; |
2160 | 644 | unsigned Width = temp_arg_0; |
2161 | 644 | switch (Width) { |
2162 | 50 | case 8: |
2163 | 50 | Base = AArch64_B0; |
2164 | 50 | break; |
2165 | 38 | case 16: |
2166 | 38 | Base = AArch64_H0; |
2167 | 38 | break; |
2168 | 235 | case 32: |
2169 | 235 | Base = AArch64_S0; |
2170 | 235 | break; |
2171 | 321 | case 64: |
2172 | 321 | Base = AArch64_D0; |
2173 | 321 | break; |
2174 | 0 | case 128: |
2175 | 0 | Base = AArch64_Q0; |
2176 | 0 | break; |
2177 | 0 | default: |
2178 | 0 | CS_ASSERT_RET(0 && "Unsupported width"); |
2179 | 644 | } |
2180 | 644 | unsigned Reg = MCInst_getOpVal(MI, (OpNum)); |
2181 | 644 | AArch64_set_detail_op_reg(MI, OpNum, Reg - AArch64_Z0 + Base); |
2182 | 644 | break; |
2183 | 644 | } |
2184 | 119k | } |
2185 | 119k | } |
2186 | | |
2187 | | /// Fills cs_detail with the data of the operand. |
2188 | | /// This function handles operands which original printer function is a template |
2189 | | /// with two arguments. |
2190 | | void AArch64_add_cs_detail_2(MCInst *MI, aarch64_op_group op_group, |
2191 | | unsigned OpNum, uint64_t temp_arg_0, |
2192 | | uint64_t temp_arg_1) |
2193 | 29.6k | { |
2194 | 29.6k | if (!add_cs_detail_begin(MI, OpNum)) |
2195 | 0 | return; |
2196 | 29.6k | switch (op_group) { |
2197 | 0 | default: |
2198 | 0 | printf("ERROR: Operand group %d not handled!\n", op_group); |
2199 | 0 | CS_ASSERT_RET(0); |
2200 | 271 | case AArch64_OP_GROUP_ComplexRotationOp_180_90: |
2201 | 1.32k | case AArch64_OP_GROUP_ComplexRotationOp_90_0: { |
2202 | 1.32k | unsigned Angle = temp_arg_0; |
2203 | 1.32k | unsigned Remainder = temp_arg_1; |
2204 | 1.32k | unsigned Imm = (MCInst_getOpVal(MI, OpNum) * Angle) + Remainder; |
2205 | 1.32k | AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Imm); |
2206 | 1.32k | break; |
2207 | 271 | } |
2208 | 75 | case AArch64_OP_GROUP_ExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_one: |
2209 | 860 | case AArch64_OP_GROUP_ExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_two: |
2210 | 934 | case AArch64_OP_GROUP_ExactFPImm_AArch64ExactFPImm_zero_AArch64ExactFPImm_one: { |
2211 | 934 | aarch64_exactfpimm ImmIs0 = temp_arg_0; |
2212 | 934 | aarch64_exactfpimm ImmIs1 = temp_arg_1; |
2213 | 934 | const AArch64ExactFPImm_ExactFPImm *Imm0Desc = |
2214 | 934 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); |
2215 | 934 | const AArch64ExactFPImm_ExactFPImm *Imm1Desc = |
2216 | 934 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); |
2217 | 934 | unsigned Val = MCInst_getOpVal(MI, (OpNum)); |
2218 | 934 | aarch64_sysop sysop = { 0 }; |
2219 | 934 | sysop.imm = Val ? Imm1Desc->SysImm : Imm0Desc->SysImm; |
2220 | 934 | sysop.sub_type = AARCH64_OP_EXACTFPIMM; |
2221 | 934 | AArch64_set_detail_op_sys(MI, OpNum, sysop, AARCH64_OP_SYSIMM); |
2222 | 934 | break; |
2223 | 860 | } |
2224 | 987 | case AArch64_OP_GROUP_ImmRangeScale_2_1: |
2225 | 2.68k | case AArch64_OP_GROUP_ImmRangeScale_4_3: { |
2226 | 2.68k | uint64_t Scale = temp_arg_0; |
2227 | 2.68k | uint64_t Offset = temp_arg_1; |
2228 | 2.68k | unsigned FirstImm = Scale * MCInst_getOpVal(MI, (OpNum)); |
2229 | 2.68k | AArch64_set_detail_op_imm_range(MI, OpNum, FirstImm, |
2230 | 2.68k | FirstImm + Offset); |
2231 | 2.68k | break; |
2232 | 987 | } |
2233 | 5 | case AArch64_OP_GROUP_MemExtend_w_128: |
2234 | 85 | case AArch64_OP_GROUP_MemExtend_w_16: |
2235 | 100 | case AArch64_OP_GROUP_MemExtend_w_32: |
2236 | 334 | case AArch64_OP_GROUP_MemExtend_w_64: |
2237 | 433 | case AArch64_OP_GROUP_MemExtend_w_8: |
2238 | 471 | case AArch64_OP_GROUP_MemExtend_x_128: |
2239 | 598 | case AArch64_OP_GROUP_MemExtend_x_16: |
2240 | 626 | case AArch64_OP_GROUP_MemExtend_x_32: |
2241 | 824 | case AArch64_OP_GROUP_MemExtend_x_64: |
2242 | 1.08k | case AArch64_OP_GROUP_MemExtend_x_8: { |
2243 | 1.08k | char SrcRegKind = (char)temp_arg_0; |
2244 | 1.08k | unsigned ExtWidth = temp_arg_1; |
2245 | 1.08k | bool SignExtend = MCInst_getOpVal(MI, OpNum); |
2246 | 1.08k | bool DoShift = MCInst_getOpVal(MI, OpNum + 1); |
2247 | 1.08k | AArch64_set_detail_shift_ext(MI, OpNum, SignExtend, DoShift, |
2248 | 1.08k | ExtWidth, SrcRegKind); |
2249 | 1.08k | break; |
2250 | 824 | } |
2251 | 6.03k | case AArch64_OP_GROUP_TypedVectorList_0_b: |
2252 | 11.0k | case AArch64_OP_GROUP_TypedVectorList_0_d: |
2253 | 15.5k | case AArch64_OP_GROUP_TypedVectorList_0_h: |
2254 | 16.1k | case AArch64_OP_GROUP_TypedVectorList_0_q: |
2255 | 20.6k | case AArch64_OP_GROUP_TypedVectorList_0_s: |
2256 | 20.6k | case AArch64_OP_GROUP_TypedVectorList_0_0: |
2257 | 21.8k | case AArch64_OP_GROUP_TypedVectorList_16_b: |
2258 | 22.0k | case AArch64_OP_GROUP_TypedVectorList_1_d: |
2259 | 22.2k | case AArch64_OP_GROUP_TypedVectorList_2_d: |
2260 | 22.7k | case AArch64_OP_GROUP_TypedVectorList_2_s: |
2261 | 22.8k | case AArch64_OP_GROUP_TypedVectorList_4_h: |
2262 | 23.0k | case AArch64_OP_GROUP_TypedVectorList_4_s: |
2263 | 23.3k | case AArch64_OP_GROUP_TypedVectorList_8_b: |
2264 | 23.6k | case AArch64_OP_GROUP_TypedVectorList_8_h: { |
2265 | 23.6k | uint8_t NumLanes = (uint8_t)temp_arg_0; |
2266 | 23.6k | char LaneKind = (char)temp_arg_1; |
2267 | 23.6k | uint16_t Pair = ((NumLanes << 8) | LaneKind); |
2268 | | |
2269 | 23.6k | AArch64Layout_VectorLayout vas = AARCH64LAYOUT_INVALID; |
2270 | 23.6k | switch (Pair) { |
2271 | 0 | default: |
2272 | 0 | printf("Typed vector list with NumLanes = %d and LaneKind = %c not handled.\n", |
2273 | 0 | NumLanes, LaneKind); |
2274 | 0 | CS_ASSERT_RET(0); |
2275 | 242 | case ((8 << 8) | 'b'): |
2276 | 242 | vas = AARCH64LAYOUT_VL_8B; |
2277 | 242 | break; |
2278 | 122 | case ((4 << 8) | 'h'): |
2279 | 122 | vas = AARCH64LAYOUT_VL_4H; |
2280 | 122 | break; |
2281 | 444 | case ((2 << 8) | 's'): |
2282 | 444 | vas = AARCH64LAYOUT_VL_2S; |
2283 | 444 | break; |
2284 | 145 | case ((1 << 8) | 'd'): |
2285 | 145 | vas = AARCH64LAYOUT_VL_1D; |
2286 | 145 | break; |
2287 | 1.19k | case ((16 << 8) | 'b'): |
2288 | 1.19k | vas = AARCH64LAYOUT_VL_16B; |
2289 | 1.19k | break; |
2290 | 325 | case ((8 << 8) | 'h'): |
2291 | 325 | vas = AARCH64LAYOUT_VL_8H; |
2292 | 325 | break; |
2293 | 193 | case ((4 << 8) | 's'): |
2294 | 193 | vas = AARCH64LAYOUT_VL_4S; |
2295 | 193 | break; |
2296 | 282 | case ((2 << 8) | 'd'): |
2297 | 282 | vas = AARCH64LAYOUT_VL_2D; |
2298 | 282 | break; |
2299 | 6.03k | case 'b': |
2300 | 6.03k | vas = AARCH64LAYOUT_VL_B; |
2301 | 6.03k | break; |
2302 | 4.49k | case 'h': |
2303 | 4.49k | vas = AARCH64LAYOUT_VL_H; |
2304 | 4.49k | break; |
2305 | 4.46k | case 's': |
2306 | 4.46k | vas = AARCH64LAYOUT_VL_S; |
2307 | 4.46k | break; |
2308 | 5.05k | case 'd': |
2309 | 5.05k | vas = AARCH64LAYOUT_VL_D; |
2310 | 5.05k | break; |
2311 | 604 | case 'q': |
2312 | 604 | vas = AARCH64LAYOUT_VL_Q; |
2313 | 604 | break; |
2314 | 13 | case '0': |
2315 | | // Implicitly Typed register |
2316 | 13 | break; |
2317 | 23.6k | } |
2318 | | |
2319 | 23.6k | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)); |
2320 | 23.6k | unsigned NumRegs = get_vec_list_num_regs(MI, Reg); |
2321 | 23.6k | unsigned Stride = get_vec_list_stride(MI, Reg); |
2322 | 23.6k | Reg = get_vec_list_first_reg(MI, Reg); |
2323 | | |
2324 | 23.6k | if ((MCRegisterClass_contains( |
2325 | 23.6k | MCRegisterInfo_getRegClass(MI->MRI, |
2326 | 23.6k | AArch64_ZPRRegClassID), |
2327 | 23.6k | Reg) || |
2328 | 9.80k | MCRegisterClass_contains( |
2329 | 9.80k | MCRegisterInfo_getRegClass(MI->MRI, |
2330 | 9.80k | AArch64_PPRRegClassID), |
2331 | 9.80k | Reg)) && |
2332 | 14.6k | NumRegs > 1 && Stride == 1 && |
2333 | 8.27k | Reg < getNextVectorRegister(Reg, NumRegs - 1)) { |
2334 | 8.21k | AArch64_get_detail_op(MI, 0)->is_list_member = true; |
2335 | 8.21k | AArch64_get_detail_op(MI, 0)->vas = vas; |
2336 | 8.21k | AArch64_set_detail_op_reg(MI, OpNum, Reg); |
2337 | 8.21k | if (NumRegs > 1) { |
2338 | | // Add all registers of the list to the details. |
2339 | 23.6k | for (size_t i = 0; i < NumRegs - 1; ++i) { |
2340 | 15.4k | AArch64_get_detail_op(MI, 0) |
2341 | 15.4k | ->is_list_member = true; |
2342 | 15.4k | AArch64_get_detail_op(MI, 0)->vas = vas; |
2343 | 15.4k | AArch64_set_detail_op_reg( |
2344 | 15.4k | MI, OpNum, |
2345 | 15.4k | getNextVectorRegister(Reg + i, |
2346 | 15.4k | 1)); |
2347 | 15.4k | } |
2348 | 8.21k | } |
2349 | 15.4k | } else { |
2350 | 48.7k | for (unsigned i = 0; i < NumRegs; |
2351 | 33.3k | ++i, Reg = getNextVectorRegister(Reg, Stride)) { |
2352 | 33.3k | if (!(MCRegisterClass_contains( |
2353 | 33.3k | MCRegisterInfo_getRegClass( |
2354 | 33.3k | MI->MRI, |
2355 | 33.3k | AArch64_ZPRRegClassID), |
2356 | 33.3k | Reg) || |
2357 | 23.3k | MCRegisterClass_contains( |
2358 | 23.3k | MCRegisterInfo_getRegClass( |
2359 | 23.3k | MI->MRI, |
2360 | 23.3k | AArch64_PPRRegClassID), |
2361 | 23.3k | Reg))) { |
2362 | 23.2k | AArch64_get_detail_op(MI, 0)->is_vreg = |
2363 | 23.2k | true; |
2364 | 23.2k | } |
2365 | 33.3k | AArch64_get_detail_op(MI, 0)->is_list_member = |
2366 | 33.3k | true; |
2367 | 33.3k | AArch64_get_detail_op(MI, 0)->vas = vas; |
2368 | 33.3k | AArch64_set_detail_op_reg(MI, OpNum, Reg); |
2369 | 33.3k | } |
2370 | 15.4k | } |
2371 | 23.6k | } |
2372 | 29.6k | } |
2373 | 29.6k | } |
2374 | | |
2375 | | /// Fills cs_detail with the data of the operand. |
2376 | | /// This function handles operands which original printer function is a template |
2377 | | /// with four arguments. |
2378 | | void AArch64_add_cs_detail_4(MCInst *MI, aarch64_op_group op_group, |
2379 | | unsigned OpNum, uint64_t temp_arg_0, |
2380 | | uint64_t temp_arg_1, uint64_t temp_arg_2, |
2381 | | uint64_t temp_arg_3) |
2382 | 7.09k | { |
2383 | 7.09k | if (!add_cs_detail_begin(MI, OpNum)) |
2384 | 0 | return; |
2385 | 7.09k | switch (op_group) { |
2386 | 0 | default: |
2387 | 0 | printf("ERROR: Operand group %d not handled!\n", op_group); |
2388 | 0 | CS_ASSERT_RET(0); |
2389 | 458 | case AArch64_OP_GROUP_RegWithShiftExtend_0_128_x_0: |
2390 | 615 | case AArch64_OP_GROUP_RegWithShiftExtend_0_16_w_d: |
2391 | 787 | case AArch64_OP_GROUP_RegWithShiftExtend_0_16_w_s: |
2392 | 1.37k | case AArch64_OP_GROUP_RegWithShiftExtend_0_16_x_0: |
2393 | 1.60k | case AArch64_OP_GROUP_RegWithShiftExtend_0_16_x_d: |
2394 | 1.64k | case AArch64_OP_GROUP_RegWithShiftExtend_0_16_x_s: |
2395 | 1.80k | case AArch64_OP_GROUP_RegWithShiftExtend_0_32_w_d: |
2396 | 1.82k | case AArch64_OP_GROUP_RegWithShiftExtend_0_32_w_s: |
2397 | 2.31k | case AArch64_OP_GROUP_RegWithShiftExtend_0_32_x_0: |
2398 | 2.69k | case AArch64_OP_GROUP_RegWithShiftExtend_0_32_x_d: |
2399 | 2.85k | case AArch64_OP_GROUP_RegWithShiftExtend_0_32_x_s: |
2400 | 2.97k | case AArch64_OP_GROUP_RegWithShiftExtend_0_64_w_d: |
2401 | 3.01k | case AArch64_OP_GROUP_RegWithShiftExtend_0_64_w_s: |
2402 | 3.46k | case AArch64_OP_GROUP_RegWithShiftExtend_0_64_x_0: |
2403 | 3.75k | case AArch64_OP_GROUP_RegWithShiftExtend_0_64_x_d: |
2404 | 3.76k | case AArch64_OP_GROUP_RegWithShiftExtend_0_64_x_s: |
2405 | 4.57k | case AArch64_OP_GROUP_RegWithShiftExtend_0_8_w_d: |
2406 | 4.85k | case AArch64_OP_GROUP_RegWithShiftExtend_0_8_w_s: |
2407 | 5.88k | case AArch64_OP_GROUP_RegWithShiftExtend_0_8_x_0: |
2408 | 6.13k | case AArch64_OP_GROUP_RegWithShiftExtend_0_8_x_d: |
2409 | 6.17k | case AArch64_OP_GROUP_RegWithShiftExtend_0_8_x_s: |
2410 | 6.41k | case AArch64_OP_GROUP_RegWithShiftExtend_1_16_w_d: |
2411 | 6.46k | case AArch64_OP_GROUP_RegWithShiftExtend_1_16_w_s: |
2412 | 6.63k | case AArch64_OP_GROUP_RegWithShiftExtend_1_32_w_d: |
2413 | 6.67k | case AArch64_OP_GROUP_RegWithShiftExtend_1_32_w_s: |
2414 | 6.74k | case AArch64_OP_GROUP_RegWithShiftExtend_1_64_w_d: |
2415 | 6.76k | case AArch64_OP_GROUP_RegWithShiftExtend_1_64_w_s: |
2416 | 7.04k | case AArch64_OP_GROUP_RegWithShiftExtend_1_8_w_d: |
2417 | 7.09k | case AArch64_OP_GROUP_RegWithShiftExtend_1_8_w_s: { |
2418 | | // signed (s) and unsigned (u) extend |
2419 | 7.09k | bool SignExtend = (bool)temp_arg_0; |
2420 | | // Extend width |
2421 | 7.09k | int ExtWidth = (int)temp_arg_1; |
2422 | | // w = word, x = doubleword |
2423 | 7.09k | char SrcRegKind = (char)temp_arg_2; |
2424 | | // Vector register element/arrangement specifier: |
2425 | | // B = 8bit, H = 16bit, S = 32bit, D = 64bit, Q = 128bit |
2426 | | // No suffix = complete register |
2427 | | // According to: ARM Reference manual supplement, doc number: DDI 0584 |
2428 | 7.09k | char Suffix = (char)temp_arg_3; |
2429 | | |
2430 | | // Register will be added in printOperand() afterwards. Here we only handle |
2431 | | // shift and extend. |
2432 | 7.09k | AArch64_get_detail_op(MI, -1)->vas = get_vl_by_suffix(Suffix); |
2433 | | |
2434 | 7.09k | bool DoShift = ExtWidth != 8; |
2435 | 7.09k | if (!(SignExtend || DoShift || SrcRegKind == 'w')) |
2436 | 1.31k | return; |
2437 | | |
2438 | 5.77k | AArch64_set_detail_shift_ext(MI, OpNum, SignExtend, DoShift, |
2439 | 5.77k | ExtWidth, SrcRegKind); |
2440 | 5.77k | break; |
2441 | 7.09k | } |
2442 | 7.09k | } |
2443 | 7.09k | } |
2444 | | |
2445 | | /// Adds a register AArch64 operand at position OpNum and increases the op_count by |
2446 | | /// one. |
2447 | | void AArch64_set_detail_op_reg(MCInst *MI, unsigned OpNum, aarch64_reg Reg) |
2448 | 309k | { |
2449 | 309k | if (!detail_is_set(MI)) |
2450 | 0 | return; |
2451 | 309k | AArch64_check_safe_inc(MI); |
2452 | | |
2453 | 309k | if (Reg == AARCH64_REG_ZA || |
2454 | 309k | (Reg >= AARCH64_REG_ZAB0 && Reg < AARCH64_REG_ZT0)) { |
2455 | | // A tile register should be treated as SME operand. |
2456 | 0 | AArch64_set_detail_op_sme(MI, OpNum, AARCH64_SME_MATRIX_TILE, |
2457 | 0 | sme_reg_to_vas(Reg)); |
2458 | 0 | return; |
2459 | 309k | } else if (((Reg >= AARCH64_REG_P0) && (Reg <= AARCH64_REG_P15)) || |
2460 | 282k | ((Reg >= AARCH64_REG_PN0) && (Reg <= AARCH64_REG_PN15))) { |
2461 | | // SME/SVE predicate register. |
2462 | 31.6k | AArch64_set_detail_op_pred(MI, OpNum); |
2463 | 31.6k | return; |
2464 | 278k | } else if (AArch64_get_detail(MI)->is_doing_sme) { |
2465 | 6.75k | CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_BOUND); |
2466 | 6.75k | if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_SME) { |
2467 | 6.22k | AArch64_set_detail_op_sme(MI, OpNum, |
2468 | 6.22k | AARCH64_SME_MATRIX_SLICE_REG, |
2469 | 6.22k | AARCH64LAYOUT_INVALID); |
2470 | 6.22k | } else if (AArch64_get_detail_op(MI, 0)->type == |
2471 | 525 | AARCH64_OP_PRED) { |
2472 | 525 | AArch64_set_detail_op_pred(MI, OpNum); |
2473 | 525 | } else { |
2474 | 0 | CS_ASSERT_RET(0 && "Unkown SME/SVE operand type"); |
2475 | 0 | } |
2476 | 6.75k | return; |
2477 | 6.75k | } |
2478 | 271k | if (map_get_op_type(MI, OpNum) & CS_OP_MEM) { |
2479 | 49.1k | AArch64_set_detail_op_mem(MI, OpNum, Reg); |
2480 | 49.1k | return; |
2481 | 49.1k | } |
2482 | | |
2483 | 222k | CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_BOUND)); |
2484 | 222k | CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM)); |
2485 | 222k | CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_REG); |
2486 | | |
2487 | 222k | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_REG; |
2488 | 222k | AArch64_get_detail_op(MI, 0)->reg = Reg; |
2489 | 222k | AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum); |
2490 | 222k | AArch64_inc_op_count(MI); |
2491 | 222k | } |
2492 | | |
2493 | | /// Check if the previous operand is a memory operand |
2494 | | /// with only the base register set AND if this base register |
2495 | | /// is write-back. |
2496 | | /// This indicates the following immediate is a post-indexed |
2497 | | /// memory offset. |
2498 | | static bool prev_is_membase_wb(MCInst *MI) |
2499 | 40.8k | { |
2500 | 40.8k | return AArch64_get_detail(MI)->op_count > 0 && |
2501 | 33.7k | AArch64_get_detail_op(MI, -1)->type == AARCH64_OP_MEM && |
2502 | 2.66k | AArch64_get_detail_op(MI, -1)->mem.disp == 0 && |
2503 | 2.66k | get_detail(MI)->writeback; |
2504 | 40.8k | } |
2505 | | |
2506 | | /// Adds an immediate AArch64 operand at position OpNum and increases the op_count |
2507 | | /// by one. |
2508 | | void AArch64_set_detail_op_imm(MCInst *MI, unsigned OpNum, |
2509 | | aarch64_op_type ImmType, int64_t Imm) |
2510 | 57.6k | { |
2511 | 57.6k | if (!detail_is_set(MI)) |
2512 | 0 | return; |
2513 | 57.6k | AArch64_check_safe_inc(MI); |
2514 | | |
2515 | 57.6k | if (AArch64_get_detail(MI)->is_doing_sme) { |
2516 | 0 | CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_BOUND); |
2517 | 0 | if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_SME) { |
2518 | 0 | AArch64_set_detail_op_sme(MI, OpNum, |
2519 | 0 | AARCH64_SME_MATRIX_SLICE_OFF, |
2520 | 0 | AARCH64LAYOUT_INVALID, |
2521 | 0 | (uint32_t)1); |
2522 | 0 | } else if (AArch64_get_detail_op(MI, 0)->type == |
2523 | 0 | AARCH64_OP_PRED) { |
2524 | 0 | AArch64_set_detail_op_pred(MI, OpNum); |
2525 | 0 | } else { |
2526 | 0 | CS_ASSERT_RET(0 && "Unkown SME operand type"); |
2527 | 0 | } |
2528 | 0 | return; |
2529 | 0 | } |
2530 | 57.6k | if (map_get_op_type(MI, OpNum) & CS_OP_MEM || prev_is_membase_wb(MI)) { |
2531 | 19.5k | AArch64_set_detail_op_mem(MI, OpNum, Imm); |
2532 | 19.5k | return; |
2533 | 19.5k | } |
2534 | | |
2535 | 38.1k | CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM)); |
2536 | 38.1k | CS_ASSERT_RET((map_get_op_type(MI, OpNum) & ~CS_OP_BOUND) == CS_OP_IMM); |
2537 | 38.1k | CS_ASSERT_RET(ImmType == AARCH64_OP_IMM || ImmType == AARCH64_OP_CIMM); |
2538 | | |
2539 | 38.1k | AArch64_get_detail_op(MI, 0)->type = ImmType; |
2540 | 38.1k | AArch64_get_detail_op(MI, 0)->imm = Imm; |
2541 | 38.1k | AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum); |
2542 | 38.1k | AArch64_inc_op_count(MI); |
2543 | 38.1k | } |
2544 | | |
2545 | | void AArch64_set_detail_op_imm_range(MCInst *MI, unsigned OpNum, |
2546 | | uint32_t FirstImm, uint32_t Offset) |
2547 | 2.68k | { |
2548 | 2.68k | if (!detail_is_set(MI)) |
2549 | 0 | return; |
2550 | 2.68k | AArch64_check_safe_inc(MI); |
2551 | | |
2552 | 2.68k | if (AArch64_get_detail(MI)->is_doing_sme) { |
2553 | 2.68k | CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_BOUND); |
2554 | 2.68k | if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_SME) { |
2555 | 2.68k | AArch64_set_detail_op_sme( |
2556 | 2.68k | MI, OpNum, AARCH64_SME_MATRIX_SLICE_OFF_RANGE, |
2557 | 2.68k | AARCH64LAYOUT_INVALID, (uint32_t)FirstImm, |
2558 | 2.68k | (uint32_t)Offset); |
2559 | 2.68k | } else if (AArch64_get_detail_op(MI, 0)->type == |
2560 | 0 | AARCH64_OP_PRED) { |
2561 | 0 | CS_ASSERT_RET(0 && |
2562 | 0 | "Unkown SME predicate imm range type"); |
2563 | 0 | } else { |
2564 | 0 | CS_ASSERT_RET(0 && "Unkown SME operand type"); |
2565 | 0 | } |
2566 | 2.68k | return; |
2567 | 2.68k | } |
2568 | | |
2569 | 0 | CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM)); |
2570 | 0 | CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM); |
2571 | |
|
2572 | 0 | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_IMM_RANGE; |
2573 | 0 | AArch64_get_detail_op(MI, 0)->imm_range.first = FirstImm; |
2574 | 0 | AArch64_get_detail_op(MI, 0)->imm_range.offset = Offset; |
2575 | 0 | AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum); |
2576 | 0 | AArch64_inc_op_count(MI); |
2577 | 0 | } |
2578 | | |
2579 | | /// Adds a memory AARCH64 operand at position OpNum. op_count is *not* increased by |
2580 | | /// one. This is done by set_mem_access(). |
2581 | | void AArch64_set_detail_op_mem(MCInst *MI, unsigned OpNum, uint64_t Val) |
2582 | 68.6k | { |
2583 | 68.6k | if (!detail_is_set(MI)) |
2584 | 0 | return; |
2585 | 68.6k | AArch64_check_safe_inc(MI); |
2586 | | |
2587 | 68.6k | AArch64_set_mem_access(MI, true); |
2588 | | |
2589 | 68.6k | cs_op_type secondary_type = map_get_op_type(MI, OpNum) & ~CS_OP_MEM; |
2590 | 68.6k | switch (secondary_type) { |
2591 | 0 | default: |
2592 | 0 | CS_ASSERT_RET(0 && "Secondary type not supported yet."); |
2593 | 49.1k | case CS_OP_REG: { |
2594 | 49.1k | bool is_index_reg = AArch64_get_detail_op(MI, 0)->mem.base != |
2595 | 49.1k | AARCH64_REG_INVALID; |
2596 | 49.1k | if (is_index_reg) |
2597 | 9.37k | AArch64_get_detail_op(MI, 0)->mem.index = Val; |
2598 | 39.7k | else { |
2599 | 39.7k | AArch64_get_detail_op(MI, 0)->mem.base = Val; |
2600 | 39.7k | } |
2601 | | |
2602 | 49.1k | if (MCInst_opIsTying(MI, OpNum)) { |
2603 | | // Especially base registers can be writeback registers. |
2604 | | // For this they tie an MC operand which has write |
2605 | | // access. But this one is never processed in the printer |
2606 | | // (because it is never emitted). Therefor it is never |
2607 | | // added to the modified list. |
2608 | | // Here we check for this case and add the memory register |
2609 | | // to the modified list. |
2610 | 11.1k | map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum)); |
2611 | 11.1k | } |
2612 | 49.1k | break; |
2613 | 0 | } |
2614 | 19.5k | case CS_OP_IMM: { |
2615 | 19.5k | AArch64_get_detail_op(MI, 0)->mem.disp = Val; |
2616 | 19.5k | break; |
2617 | 0 | } |
2618 | 68.6k | } |
2619 | | |
2620 | 68.6k | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_MEM; |
2621 | 68.6k | AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum); |
2622 | 68.6k | AArch64_set_mem_access(MI, false); |
2623 | 68.6k | } |
2624 | | |
2625 | | /// Adds the shift and sign extend info to the previous operand. |
2626 | | /// op_count is *not* incremented by one. |
2627 | | void AArch64_set_detail_shift_ext(MCInst *MI, unsigned OpNum, bool SignExtend, |
2628 | | bool DoShift, unsigned ExtWidth, |
2629 | | char SrcRegKind) |
2630 | 6.86k | { |
2631 | 6.86k | bool IsLSL = !SignExtend && SrcRegKind == 'x'; |
2632 | 6.86k | if (IsLSL) |
2633 | 3.51k | AArch64_get_detail_op(MI, -1)->shift.type = AARCH64_SFT_LSL; |
2634 | 3.35k | else { |
2635 | 3.35k | aarch64_extender ext = SignExtend ? AARCH64_EXT_SXTB : |
2636 | 3.35k | AARCH64_EXT_UXTB; |
2637 | 3.35k | switch (SrcRegKind) { |
2638 | 0 | default: |
2639 | 0 | CS_ASSERT_RET(0 && "Extender not handled\n"); |
2640 | 0 | case 'b': |
2641 | 0 | ext += 0; |
2642 | 0 | break; |
2643 | 0 | case 'h': |
2644 | 0 | ext += 1; |
2645 | 0 | break; |
2646 | 3.11k | case 'w': |
2647 | 3.11k | ext += 2; |
2648 | 3.11k | break; |
2649 | 237 | case 'x': |
2650 | 237 | ext += 3; |
2651 | 237 | break; |
2652 | 3.35k | } |
2653 | 3.35k | AArch64_get_detail_op(MI, -1)->ext = ext; |
2654 | 3.35k | } |
2655 | 6.86k | if (DoShift || IsLSL) { |
2656 | 5.17k | unsigned ShiftAmount = DoShift ? Log2_32(ExtWidth / 8) : 0; |
2657 | 5.17k | AArch64_get_detail_op(MI, -1)->shift.type = AARCH64_SFT_LSL; |
2658 | 5.17k | AArch64_get_detail_op(MI, -1)->shift.value = ShiftAmount; |
2659 | 5.17k | } |
2660 | 6.86k | } |
2661 | | |
2662 | | /// Transforms the immediate of the operand to a float and stores it. |
2663 | | /// Increments the op_counter by one. |
2664 | | void AArch64_set_detail_op_float(MCInst *MI, unsigned OpNum, float Val) |
2665 | 97 | { |
2666 | 97 | if (!detail_is_set(MI)) |
2667 | 0 | return; |
2668 | 97 | AArch64_check_safe_inc(MI); |
2669 | | |
2670 | 97 | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_FP; |
2671 | 97 | AArch64_get_detail_op(MI, 0)->fp = Val; |
2672 | 97 | AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum); |
2673 | 97 | AArch64_inc_op_count(MI); |
2674 | 97 | } |
2675 | | |
2676 | | /// Adds a the system operand and increases the op_count by |
2677 | | /// one. |
2678 | | void AArch64_set_detail_op_sys(MCInst *MI, unsigned OpNum, aarch64_sysop sys_op, |
2679 | | aarch64_op_type type) |
2680 | 11.1k | { |
2681 | 11.1k | if (!detail_is_set(MI)) |
2682 | 0 | return; |
2683 | 11.1k | AArch64_check_safe_inc(MI); |
2684 | | |
2685 | 11.1k | AArch64_get_detail_op(MI, 0)->type = type; |
2686 | 11.1k | AArch64_get_detail_op(MI, 0)->sysop = sys_op; |
2687 | 11.1k | if (sys_op.sub_type == AARCH64_OP_EXACTFPIMM) { |
2688 | 934 | AArch64_get_detail_op(MI, 0)->fp = |
2689 | 934 | aarch64_exact_fp_to_fp(sys_op.imm.exactfpimm); |
2690 | 934 | } |
2691 | 11.1k | AArch64_inc_op_count(MI); |
2692 | 11.1k | } |
2693 | | |
2694 | | void AArch64_set_detail_op_pred(MCInst *MI, unsigned OpNum) |
2695 | 32.6k | { |
2696 | 32.6k | if (!detail_is_set(MI)) |
2697 | 0 | return; |
2698 | 32.6k | AArch64_check_safe_inc(MI); |
2699 | | |
2700 | 32.6k | if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_INVALID) { |
2701 | 30.8k | setup_pred_operand(MI); |
2702 | 30.8k | } |
2703 | 32.6k | aarch64_op_pred *p = &AArch64_get_detail_op(MI, 0)->pred; |
2704 | 32.6k | if (p->reg == AARCH64_REG_INVALID) { |
2705 | 30.8k | p->reg = MCInst_getOpVal(MI, OpNum); |
2706 | 30.8k | AArch64_get_detail_op(MI, 0)->access = |
2707 | 30.8k | map_get_op_access(MI, OpNum); |
2708 | 30.8k | AArch64_get_detail(MI)->is_doing_sme = true; |
2709 | 30.8k | return; |
2710 | 30.8k | } else if (p->vec_select == AARCH64_REG_INVALID) { |
2711 | 1.34k | p->vec_select = MCInst_getOpVal(MI, OpNum); |
2712 | 1.34k | return; |
2713 | 1.34k | } else if (p->imm_index == -1) { |
2714 | 525 | p->imm_index = MCInst_getOpVal(MI, OpNum); |
2715 | 525 | return; |
2716 | 525 | } |
2717 | 0 | CS_ASSERT_RET(0 && "Should not be reached."); |
2718 | 0 | } |
2719 | | |
2720 | | /// Adds a SME matrix component to a SME operand. |
2721 | | void AArch64_set_detail_op_sme(MCInst *MI, unsigned OpNum, |
2722 | | aarch64_sme_op_part part, |
2723 | | AArch64Layout_VectorLayout vas, ...) |
2724 | 22.0k | { |
2725 | 22.0k | if (!detail_is_set(MI)) |
2726 | 0 | return; |
2727 | 22.0k | AArch64_check_safe_inc(MI); |
2728 | | |
2729 | 22.0k | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SME; |
2730 | 22.0k | switch (part) { |
2731 | 0 | default: |
2732 | 0 | printf("Unhandled SME operand part %d\n", part); |
2733 | 0 | CS_ASSERT_RET(0); |
2734 | 2.15k | case AARCH64_SME_MATRIX_TILE_LIST: { |
2735 | 2.15k | setup_sme_operand(MI); |
2736 | 2.15k | va_list args; |
2737 | 2.15k | va_start(args, vas); |
2738 | | // NOLINTBEGIN(clang-analyzer-valist.Uninitialized) |
2739 | 2.15k | int Tile = va_arg(args, int); |
2740 | | // NOLINTEND(clang-analyzer-valist.Uninitialized) |
2741 | 2.15k | va_end(args); |
2742 | 2.15k | AArch64_get_detail_op(MI, 0)->sme.type = AARCH64_SME_OP_TILE; |
2743 | 2.15k | AArch64_get_detail_op(MI, 0)->sme.tile = Tile; |
2744 | 2.15k | AArch64_get_detail_op(MI, 0)->vas = vas; |
2745 | 2.15k | AArch64_get_detail_op(MI, 0)->access = |
2746 | 2.15k | map_get_op_access(MI, OpNum); |
2747 | 2.15k | AArch64_get_detail(MI)->is_doing_sme = true; |
2748 | 2.15k | break; |
2749 | 0 | } |
2750 | 7.46k | case AARCH64_SME_MATRIX_TILE: |
2751 | 7.46k | CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_REG); |
2752 | | |
2753 | 7.46k | setup_sme_operand(MI); |
2754 | 7.46k | AArch64_get_detail_op(MI, 0)->sme.type = AARCH64_SME_OP_TILE; |
2755 | 7.46k | AArch64_get_detail_op(MI, 0)->sme.tile = |
2756 | 7.46k | MCInst_getOpVal(MI, OpNum); |
2757 | 7.46k | AArch64_get_detail_op(MI, 0)->vas = vas; |
2758 | 7.46k | AArch64_get_detail_op(MI, 0)->access = |
2759 | 7.46k | map_get_op_access(MI, OpNum); |
2760 | 7.46k | AArch64_get_detail(MI)->is_doing_sme = true; |
2761 | 7.46k | break; |
2762 | 6.22k | case AARCH64_SME_MATRIX_SLICE_REG: |
2763 | 6.22k | CS_ASSERT_RET((map_get_op_type(MI, OpNum) & |
2764 | 6.22k | ~(CS_OP_MEM | CS_OP_BOUND)) == CS_OP_REG); |
2765 | 6.22k | CS_ASSERT_RET(AArch64_get_detail_op(MI, 0)->type == |
2766 | 6.22k | AARCH64_OP_SME); |
2767 | | |
2768 | | // SME operand already present. Add the slice to it. |
2769 | 6.22k | AArch64_get_detail_op(MI, 0)->sme.type = |
2770 | 6.22k | AARCH64_SME_OP_TILE_VEC; |
2771 | 6.22k | AArch64_get_detail_op(MI, 0)->sme.slice_reg = |
2772 | 6.22k | MCInst_getOpVal(MI, OpNum); |
2773 | 6.22k | break; |
2774 | 3.53k | case AARCH64_SME_MATRIX_SLICE_OFF: { |
2775 | 3.53k | CS_ASSERT_RET((map_get_op_type(MI, OpNum) & |
2776 | 3.53k | ~(CS_OP_MEM | CS_OP_BOUND)) == CS_OP_IMM); |
2777 | | // Because we took care of the slice register before, the op at -1 must be a SME operand. |
2778 | 3.53k | CS_ASSERT_RET(AArch64_get_detail_op(MI, 0)->type == |
2779 | 3.53k | AARCH64_OP_SME); |
2780 | 3.53k | CS_ASSERT_RET( |
2781 | 3.53k | AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm == |
2782 | 3.53k | AARCH64_SLICE_IMM_INVALID); |
2783 | 3.53k | va_list args; |
2784 | 3.53k | va_start(args, vas); |
2785 | | // NOLINTBEGIN(clang-analyzer-valist.Uninitialized) |
2786 | 3.53k | uint16_t offset = va_arg(args, uint32_t); |
2787 | | // NOLINTEND(clang-analyzer-valist.Uninitialized) |
2788 | 3.53k | va_end(args); |
2789 | 3.53k | AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm = offset; |
2790 | 3.53k | break; |
2791 | 0 | } |
2792 | 2.68k | case AARCH64_SME_MATRIX_SLICE_OFF_RANGE: { |
2793 | 2.68k | va_list args; |
2794 | 2.68k | va_start(args, vas); |
2795 | | // NOLINTBEGIN(clang-analyzer-valist.Uninitialized) |
2796 | 2.68k | uint8_t First = va_arg(args, uint32_t); |
2797 | 2.68k | uint8_t Offset = va_arg(args, uint32_t); |
2798 | | // NOLINTEND(clang-analyzer-valist.Uninitialized) |
2799 | 2.68k | va_end(args); |
2800 | 2.68k | AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm_range.first = |
2801 | 2.68k | First; |
2802 | 2.68k | AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm_range.offset = |
2803 | 2.68k | Offset; |
2804 | 2.68k | AArch64_get_detail_op(MI, 0)->sme.has_range_offset = true; |
2805 | 2.68k | break; |
2806 | 0 | } |
2807 | 22.0k | } |
2808 | 22.0k | } |
2809 | | |
2810 | | static void insert_op(MCInst *MI, unsigned index, cs_aarch64_op op) |
2811 | 8.69k | { |
2812 | 8.69k | if (!detail_is_set(MI)) { |
2813 | 0 | return; |
2814 | 0 | } |
2815 | | |
2816 | 8.69k | AArch64_check_safe_inc(MI); |
2817 | 8.69k | cs_aarch64_op *ops = AArch64_get_detail(MI)->operands; |
2818 | 8.69k | int i = AArch64_get_detail(MI)->op_count; |
2819 | 8.69k | if (index == -1) { |
2820 | 8.69k | ops[i] = op; |
2821 | 8.69k | AArch64_inc_op_count(MI); |
2822 | 8.69k | return; |
2823 | 8.69k | } |
2824 | 0 | for (; i > 0 && i > index; --i) { |
2825 | 0 | ops[i] = ops[i - 1]; |
2826 | 0 | } |
2827 | 0 | ops[index] = op; |
2828 | 0 | AArch64_inc_op_count(MI); |
2829 | 0 | } |
2830 | | |
2831 | | /// Inserts a float to the detail operands at @index. |
2832 | | /// If @index == -1, it pushes the operand to the end of the ops array. |
2833 | | /// Already present operands are moved. |
2834 | | void AArch64_insert_detail_op_float_at(MCInst *MI, unsigned index, double val, |
2835 | | cs_ac_type access) |
2836 | 0 | { |
2837 | 0 | if (!detail_is_set(MI)) |
2838 | 0 | return; |
2839 | | |
2840 | 0 | AArch64_check_safe_inc(MI); |
2841 | |
|
2842 | 0 | cs_aarch64_op op; |
2843 | 0 | AArch64_setup_op(&op); |
2844 | 0 | op.type = AARCH64_OP_FP; |
2845 | 0 | op.fp = val; |
2846 | 0 | op.access = access; |
2847 | |
|
2848 | 0 | insert_op(MI, index, op); |
2849 | 0 | } |
2850 | | |
2851 | | /// Inserts a register to the detail operands at @index. |
2852 | | /// If @index == -1, it pushes the operand to the end of the ops array. |
2853 | | /// Already present operands are moved. |
2854 | | void AArch64_insert_detail_op_reg_at(MCInst *MI, unsigned index, |
2855 | | aarch64_reg Reg, cs_ac_type access) |
2856 | 909 | { |
2857 | 909 | if (!detail_is_set(MI)) |
2858 | 0 | return; |
2859 | | |
2860 | 909 | AArch64_check_safe_inc(MI); |
2861 | | |
2862 | 909 | cs_aarch64_op op; |
2863 | 909 | AArch64_setup_op(&op); |
2864 | 909 | op.type = AARCH64_OP_REG; |
2865 | 909 | op.reg = Reg; |
2866 | 909 | op.access = access; |
2867 | | |
2868 | 909 | insert_op(MI, index, op); |
2869 | 909 | } |
2870 | | |
2871 | | /// Inserts a immediate to the detail operands at @index. |
2872 | | /// If @index == -1, it pushes the operand to the end of the ops array. |
2873 | | /// Already present operands are moved. |
2874 | | void AArch64_insert_detail_op_imm_at(MCInst *MI, unsigned index, int64_t Imm) |
2875 | 2.40k | { |
2876 | 2.40k | if (!detail_is_set(MI)) |
2877 | 0 | return; |
2878 | 2.40k | AArch64_check_safe_inc(MI); |
2879 | | |
2880 | 2.40k | cs_aarch64_op op; |
2881 | 2.40k | AArch64_setup_op(&op); |
2882 | 2.40k | op.type = AARCH64_OP_IMM; |
2883 | 2.40k | op.imm = Imm; |
2884 | 2.40k | op.access = CS_AC_READ; |
2885 | | |
2886 | 2.40k | insert_op(MI, index, op); |
2887 | 2.40k | } |
2888 | | |
2889 | | void AArch64_insert_detail_op_sys(MCInst *MI, unsigned index, |
2890 | | aarch64_sysop sys_op, aarch64_op_type type) |
2891 | 3.62k | { |
2892 | 3.62k | if (!detail_is_set(MI)) |
2893 | 0 | return; |
2894 | 3.62k | AArch64_check_safe_inc(MI); |
2895 | | |
2896 | 3.62k | cs_aarch64_op op; |
2897 | 3.62k | AArch64_setup_op(&op); |
2898 | 3.62k | op.type = type; |
2899 | 3.62k | op.sysop = sys_op; |
2900 | 3.62k | if (op.sysop.sub_type == AARCH64_OP_EXACTFPIMM) { |
2901 | 3.56k | op.fp = aarch64_exact_fp_to_fp(op.sysop.imm.exactfpimm); |
2902 | 3.56k | } |
2903 | 3.62k | insert_op(MI, index, op); |
2904 | 3.62k | } |
2905 | | |
2906 | | void AArch64_insert_detail_op_sme(MCInst *MI, unsigned index, |
2907 | | aarch64_op_sme sme_op) |
2908 | 1.76k | { |
2909 | 1.76k | if (!detail_is_set(MI)) |
2910 | 0 | return; |
2911 | 1.76k | AArch64_check_safe_inc(MI); |
2912 | | |
2913 | 1.76k | cs_aarch64_op op; |
2914 | 1.76k | AArch64_setup_op(&op); |
2915 | 1.76k | op.type = AARCH64_OP_SME; |
2916 | 1.76k | op.sme = sme_op; |
2917 | 1.76k | insert_op(MI, index, op); |
2918 | 1.76k | } |
2919 | | |
2920 | | #endif |