Coverage Report

Created: 2025-10-10 06:20

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA ---------------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
23
#include <capstone/platform.h>
24
#include <stdio.h>
25
#include <stdlib.h>
26
#include <string.h>
27
#include <stdlib.h>
28
#include <capstone/platform.h>
29
30
#include <capstone/platform.h>
31
32
#include "../../LEB128.h"
33
#include "../../MCDisassembler.h"
34
#include "../../MCFixedLenDisassembler.h"
35
#include "../../MCInst.h"
36
#include "../../MCInstrDesc.h"
37
#include "../../MCRegisterInfo.h"
38
#include "../../MathExtras.h"
39
#include "../../cs_priv.h"
40
#include "../../utils.h"
41
#include "ARMAddressingModes.h"
42
#include "ARMBaseInfo.h"
43
#include "ARMDisassemblerExtension.h"
44
45
#include "ARMLinkage.h"
46
#include "ARMMapping.h"
47
48
#define GET_INSTRINFO_MC_DESC
49
#include "ARMGenInstrInfo.inc"
50
51
5.86k
#define CONCAT(a, b) CONCAT_(a, b)
52
5.86k
#define CONCAT_(a, b) a##_##b
53
54
// end anonymous namespace
55
56
// Forward declare these because the autogenerated code will reference them.
57
// Definitions are further down.
58
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
59
             uint64_t Address,
60
             const void *Decoder);
61
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
62
                 uint64_t Address,
63
                 const void *Decoder);
64
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
65
                 uint64_t Address,
66
                 const void *Decoder);
67
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
68
            uint64_t Address,
69
            const void *Decoder);
70
static DecodeStatus
71
DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst, unsigned RegNo,
72
          uint64_t Address, const void *Decoder);
73
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
74
                 uint64_t Address,
75
                 const void *Decoder);
76
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
77
                 uint64_t Address,
78
                 const void *Decoder);
79
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
80
               uint64_t Address,
81
               const void *Decoder);
82
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
83
             uint64_t Address,
84
             const void *Decoder);
85
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
86
                 unsigned RegNo,
87
                 uint64_t Address,
88
                 const void *Decoder);
89
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
90
              uint64_t Address,
91
              const void *Decoder);
92
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
93
               uint64_t Address,
94
               const void *Decoder);
95
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
96
              uint64_t Address,
97
              const void *Decoder);
98
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
99
                 uint64_t Address,
100
                 const void *Decoder);
101
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
102
               uint64_t Address,
103
               const void *Decoder);
104
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
105
               uint64_t Address,
106
               const void *Decoder);
107
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
108
             uint64_t Address,
109
             const void *Decoder);
110
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
111
             uint64_t Address,
112
             const void *Decoder);
113
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
114
             uint64_t Address,
115
             const void *Decoder);
116
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
117
               uint64_t Address,
118
               const void *Decoder);
119
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
120
               uint64_t Address,
121
               const void *Decoder);
122
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
123
            uint64_t Address,
124
            const void *Decoder);
125
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
126
             uint64_t Address,
127
             const void *Decoder);
128
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
129
              uint64_t Address,
130
              const void *Decoder);
131
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
132
               uint64_t Address,
133
               const void *Decoder);
134
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
135
                 uint64_t Address,
136
                 const void *Decoder);
137
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
138
               uint64_t Address,
139
               const void *Decoder);
140
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
141
               uint64_t Address,
142
               const void *Decoder);
143
144
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
145
             uint64_t Address,
146
             const void *Decoder);
147
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
148
               uint64_t Address, const void *Decoder);
149
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
150
           uint64_t Address, const void *Decoder);
151
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
152
              uint64_t Address,
153
              const void *Decoder);
154
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
155
              uint64_t Address,
156
              const void *Decoder);
157
158
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
159
                uint64_t Address,
160
                const void *Decoder);
161
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
162
              uint64_t Address,
163
              const void *Decoder);
164
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
165
              uint64_t Address,
166
              const void *Decoder);
167
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
168
            uint64_t Address,
169
            const void *Decoder);
170
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
171
                 uint64_t Address,
172
                 const void *Decoder);
173
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
174
           uint64_t Address, const void *Decoder);
175
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
176
            uint64_t Address,
177
            const void *Decoder);
178
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
179
            uint64_t Address,
180
            const void *Decoder);
181
182
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
183
                unsigned Insn,
184
                uint64_t Adddress,
185
                const void *Decoder);
186
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
187
               uint64_t Address,
188
               const void *Decoder);
189
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
190
                uint64_t Address,
191
                const void *Decoder);
192
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
193
            uint64_t Address,
194
            const void *Decoder);
195
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
196
            uint64_t Address,
197
            const void *Decoder);
198
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
199
           uint64_t Address, const void *Decoder);
200
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
201
           uint64_t Address, const void *Decoder);
202
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
203
              uint64_t Address,
204
              const void *Decoder);
205
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
206
             uint64_t Address,
207
             const void *Decoder);
208
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
209
             uint64_t Address,
210
             const void *Decoder);
211
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
212
                 uint64_t Address,
213
                 const void *Decoder);
214
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
215
             uint64_t Address,
216
             const void *Decoder);
217
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
218
                 uint64_t Address,
219
                 const void *Decoder);
220
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
221
             uint64_t Address,
222
             const void *Decoder);
223
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
224
           uint64_t Address, const void *Decoder);
225
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
226
                 uint64_t Address,
227
                 const void *Decoder);
228
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
229
             uint64_t Address,
230
             const void *Decoder);
231
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
232
              uint64_t Address,
233
              const void *Decoder);
234
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
235
              uint64_t Address,
236
              const void *Decoder);
237
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
238
              uint64_t Address,
239
              const void *Decoder);
240
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
241
              uint64_t Address,
242
              const void *Decoder);
243
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
244
           uint64_t Address, const void *Decoder);
245
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
246
           uint64_t Address, const void *Decoder);
247
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
248
               uint64_t Address,
249
               const void *Decoder);
250
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
251
               uint64_t Address,
252
               const void *Decoder);
253
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
254
               uint64_t Address,
255
               const void *Decoder);
256
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
257
               uint64_t Address,
258
               const void *Decoder);
259
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Val,
260
            uint64_t Address,
261
            const void *Decoder);
262
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Val,
263
                 uint64_t Address,
264
                 const void *Decoder);
265
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
266
               uint64_t Address,
267
               const void *Decoder);
268
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
269
               uint64_t Address,
270
               const void *Decoder);
271
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
272
           uint64_t Address, const void *Decoder);
273
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
274
            uint64_t Address,
275
            const void *Decoder);
276
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
277
            uint64_t Address,
278
            const void *Decoder);
279
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
280
            uint64_t Address,
281
            const void *Decoder);
282
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
283
           uint64_t Address, const void *Decoder);
284
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
285
             uint64_t Address, const void *Decoder);
286
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
287
          uint64_t Address, const void *Decoder);
288
#define DECLARE_DecodeMveAddrModeQ(shift) \
289
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
290
    MCInst * Inst, unsigned Insn, uint64_t Address, \
291
    const void *Decoder);
292
DECLARE_DecodeMveAddrModeQ(2);
293
DECLARE_DecodeMveAddrModeQ(3);
294
295
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
296
              uint64_t Address, const void *Decoder);
297
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
298
             uint64_t Address,
299
             const void *Decoder);
300
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
301
            uint64_t Address,
302
            const void *Decoder);
303
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn, uint64_t Address,
304
          const void *Decoder);
305
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
306
            uint64_t Address, const void *Decoder);
307
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
308
          uint64_t Address, const void *Decoder);
309
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
310
           uint64_t Address, const void *Decoder);
311
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
312
            uint64_t Address, const void *Decoder);
313
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
314
            uint64_t Address, const void *Decoder);
315
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
316
            uint64_t Address, const void *Decoder);
317
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
318
            uint64_t Address, const void *Decoder);
319
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
320
         const void *Decoder);
321
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
322
         const void *Decoder);
323
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
324
         const void *Decoder);
325
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
326
         const void *Decoder);
327
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
328
         const void *Decoder);
329
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
330
         const void *Decoder);
331
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
332
         const void *Decoder);
333
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
334
         const void *Decoder);
335
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
336
          const void *Decoder);
337
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
338
          const void *Decoder);
339
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
340
             const void *Decoder);
341
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
342
        const void *Decoder);
343
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
344
        const void *Decoder);
345
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Insn,
346
           uint64_t Address, const void *Decoder);
347
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
348
                   unsigned Val,
349
                   uint64_t Address,
350
                   const void *Decoder);
351
352
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
353
               uint64_t Address,
354
               const void *Decoder);
355
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
356
           uint64_t Address, const void *Decoder);
357
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
358
              uint64_t Address, const void *Decoder);
359
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
360
              uint64_t Address,
361
              const void *Decoder);
362
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
363
            uint64_t Address,
364
            const void *Decoder);
365
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
366
            uint64_t Address,
367
            const void *Decoder);
368
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
369
            uint64_t Address,
370
            const void *Decoder);
371
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
372
            uint64_t Address,
373
            const void *Decoder);
374
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
375
            uint64_t Address,
376
            const void *Decoder);
377
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
378
              uint64_t Address, const void *Decoder);
379
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
380
             uint64_t Address, const void *Decoder);
381
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
382
              uint64_t Address, const void *Decoder);
383
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
384
          const void *Decoder);
385
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
386
              uint64_t Address, const void *Decoder);
387
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
388
           const void *Decoder);
389
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
390
           const void *Decoder);
391
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
392
             uint64_t Address,
393
             const void *Decoder);
394
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
395
             uint64_t Address,
396
             const void *Decoder);
397
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
398
            uint64_t Address,
399
            const void *Decoder);
400
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
401
         const void *Decoder);
402
#define DECLARE_DecodeT2Imm7(shift) \
403
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
404
              unsigned Val, \
405
              uint64_t Address, \
406
              const void *Decoder);
407
DECLARE_DecodeT2Imm7(0);
408
DECLARE_DecodeT2Imm7(1);
409
DECLARE_DecodeT2Imm7(2);
410
411
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
412
           uint64_t Address, const void *Decoder);
413
#define DECLARE_DecodeTAddrModeImm7(shift) \
414
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
415
    MCInst * Inst, unsigned Val, uint64_t Address, \
416
    const void *Decoder);
417
DECLARE_DecodeTAddrModeImm7(0);
418
DECLARE_DecodeTAddrModeImm7(1);
419
420
#define DECLARE_DecodeT2AddrModeImm7(shift, WriteBack) \
421
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
422
           CONCAT(shift, WriteBack))( \
423
    MCInst * Inst, unsigned Val, uint64_t Address, \
424
    const void *Decoder);
425
DECLARE_DecodeT2AddrModeImm7(0, 0);
426
DECLARE_DecodeT2AddrModeImm7(1, 0);
427
DECLARE_DecodeT2AddrModeImm7(2, 0);
428
DECLARE_DecodeT2AddrModeImm7(0, 1);
429
DECLARE_DecodeT2AddrModeImm7(1, 1);
430
DECLARE_DecodeT2AddrModeImm7(2, 1);
431
432
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
433
          uint64_t Address, const void *Decoder);
434
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
435
          uint64_t Address, const void *Decoder);
436
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
437
           uint64_t Address, const void *Decoder);
438
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
439
            uint64_t Address,
440
            const void *Decoder);
441
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
442
           uint64_t Address, const void *Decoder);
443
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
444
            uint64_t Address,
445
            const void *Decoder);
446
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
447
             uint64_t Address,
448
             const void *Decoder);
449
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
450
                 uint64_t Address,
451
                 const void *Decoder);
452
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
453
          const void *Decoder);
454
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
455
            uint64_t Address,
456
            const void *Decoder);
457
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
458
                 uint64_t Address,
459
                 const void *Decoder);
460
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val, uint64_t Address,
461
           const void *Decoder);
462
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
463
                 uint64_t Address,
464
                 const void *Decoder);
465
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
466
                 uint64_t Address,
467
                 const void *Decoder);
468
static DecodeStatus DecodeT2Adr(MCInst *Inst, unsigned Val, uint64_t Address,
469
        const void *Decoder);
470
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
471
            uint64_t Address, const void *Decoder);
472
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, unsigned Val,
473
                uint64_t Address,
474
                const void *Decoder);
475
476
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
477
            const void *Decoder);
478
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
479
              uint64_t Address,
480
              const void *Decoder);
481
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
482
           uint64_t Address, const void *Decoder);
483
484
#define DECLARE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
485
  static DecodeStatus CONCAT( \
486
    DecodeBFLabelOperand, \
487
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
488
    MCInst * Inst, unsigned val, uint64_t Address, \
489
    const void *Decoder);
490
DECLARE_DecodeBFLabelOperand(false, false, false, 4);
491
DECLARE_DecodeBFLabelOperand(true, false, true, 18);
492
DECLARE_DecodeBFLabelOperand(true, false, true, 12);
493
DECLARE_DecodeBFLabelOperand(true, false, true, 16);
494
DECLARE_DecodeBFLabelOperand(false, true, true, 11);
495
DECLARE_DecodeBFLabelOperand(false, false, true, 11);
496
497
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned val,
498
                 uint64_t Address,
499
                 const void *Decoder);
500
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
501
            uint64_t Address,
502
            const void *Decoder);
503
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
504
         const void *Decoder);
505
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
506
             uint64_t Address,
507
             const void *Decoder);
508
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
509
          const void *Decoder);
510
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
511
           uint64_t Address, const void *Decoder);
512
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned Val,
513
          uint64_t Address, const void *Decoder);
514
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
515
                  unsigned Val,
516
                  uint64_t Address,
517
                  const void *Decoder);
518
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
519
                  unsigned Val,
520
                  uint64_t Address,
521
                  const void *Decoder);
522
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
523
                  unsigned Val,
524
                  uint64_t Address,
525
                  const void *Decoder);
526
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
527
                   unsigned Val,
528
                   uint64_t Address,
529
                   const void *Decoder);
530
#define DECLARE_DecodeVSTRVLDR_SYSREG(Writeback) \
531
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
532
    MCInst * Inst, unsigned Insn, uint64_t Address, \
533
    const void *Decoder);
534
DECLARE_DecodeVSTRVLDR_SYSREG(false);
535
DECLARE_DecodeVSTRVLDR_SYSREG(true);
536
537
#define DECLARE_DecodeMVE_MEM_1_pre(shift) \
538
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
539
    MCInst * Inst, unsigned Val, uint64_t Address, \
540
    const void *Decoder);
541
DECLARE_DecodeMVE_MEM_1_pre(0);
542
DECLARE_DecodeMVE_MEM_1_pre(1);
543
544
#define DECLARE_DecodeMVE_MEM_2_pre(shift) \
545
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
546
    MCInst * Inst, unsigned Val, uint64_t Address, \
547
    const void *Decoder);
548
DECLARE_DecodeMVE_MEM_2_pre(0);
549
DECLARE_DecodeMVE_MEM_2_pre(1);
550
DECLARE_DecodeMVE_MEM_2_pre(2);
551
552
#define DECLARE_DecodeMVE_MEM_3_pre(shift) \
553
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
554
    MCInst * Inst, unsigned Val, uint64_t Address, \
555
    const void *Decoder);
556
DECLARE_DecodeMVE_MEM_3_pre(2);
557
DECLARE_DecodeMVE_MEM_3_pre(3);
558
559
#define DECLARE_DecodePowerTwoOperand(MinLog, MaxLog) \
560
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
561
           CONCAT(MinLog, MaxLog))( \
562
    MCInst * Inst, unsigned Val, uint64_t Address, \
563
    const void *Decoder);
564
DECLARE_DecodePowerTwoOperand(0, 3);
565
566
#define DECLARE_DecodeMVEPairVectorIndexOperand(start) \
567
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
568
    MCInst * Inst, unsigned Val, uint64_t Address, \
569
    const void *Decoder);
570
DECLARE_DecodeMVEPairVectorIndexOperand(2);
571
DECLARE_DecodeMVEPairVectorIndexOperand(0);
572
573
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
574
           uint64_t Address, const void *Decoder);
575
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
576
           uint64_t Address, const void *Decoder);
577
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
578
              uint64_t Address, const void *Decoder);
579
typedef DecodeStatus OperandDecoder(MCInst *Inst, unsigned Val,
580
            uint64_t Address, const void *Decoder);
581
#define DECLARE_DecodeMVEVCMP(scalar, predicate_decoder) \
582
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
583
           CONCAT(scalar, predicate_decoder))( \
584
    MCInst * Inst, unsigned Insn, uint64_t Address, \
585
    const void *Decoder);
586
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
587
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
588
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
589
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
590
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
591
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
592
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
593
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
594
595
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
596
          const void *Decoder);
597
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
598
           uint64_t Address, const void *Decoder);
599
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
600
              uint64_t Address,
601
              const void *Decoder);
602
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
603
          uint64_t Address, const void *Decoder);
604
605
#include "ARMGenDisassemblerTables.inc"
606
607
// Post-decoding checks
608
609
static DecodeStatus checkDecodedInstruction(MCInst *MI, uint32_t Insn,
610
              DecodeStatus Result)
611
74.6k
{
612
74.6k
  switch (MCInst_getOpcode(MI)) {
613
60
  case ARM_HVC: {
614
    // HVC is undefined if condition = 0xf otherwise upredictable
615
    // if condition != 0xe
616
60
    uint32_t Cond = (Insn >> 28) & 0xF;
617
60
    if (Cond == 0xF)
618
1
      return MCDisassembler_Fail;
619
59
    if (Cond != 0xE)
620
25
      return MCDisassembler_SoftFail;
621
34
    return Result;
622
59
  }
623
381
  case ARM_t2ADDri:
624
572
  case ARM_t2ADDri12:
625
618
  case ARM_t2ADDrr:
626
691
  case ARM_t2ADDrs:
627
717
  case ARM_t2SUBri:
628
826
  case ARM_t2SUBri12:
629
843
  case ARM_t2SUBrr:
630
894
  case ARM_t2SUBrs:
631
894
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
632
314
        MCOperand_getReg(MCInst_getOperand(MI, (1))) != ARM_SP)
633
262
      return MCDisassembler_SoftFail;
634
632
    return Result;
635
73.7k
  default:
636
73.7k
    return Result;
637
74.6k
  }
638
74.6k
}
639
640
static DecodeStatus getARMInstruction(csh ud, const uint8_t *Bytes,
641
              size_t BytesLen, MCInst *MI,
642
              uint16_t *Size, uint64_t Address,
643
              void *Info)
644
50.4k
{
645
  // We want to read exactly 4 bytes of data.
646
50.4k
  if (BytesLen < 4) {
647
471
    *Size = 0;
648
471
    return MCDisassembler_Fail;
649
471
  }
650
651
  // Encoded as a 32-bit word in the stream.
652
49.9k
  uint32_t Insn = readBytes32(MI, Bytes);
653
654
  // Calling the auto-generated decoder function.
655
49.9k
  DecodeStatus Result =
656
49.9k
    decodeInstruction_4(DecoderTableARM32, MI, Insn, Address, NULL);
657
49.9k
  if (Result != MCDisassembler_Fail) {
658
38.6k
    *Size = 4;
659
38.6k
    return checkDecodedInstruction(MI, Insn, Result);
660
38.6k
  }
661
662
11.3k
  typedef struct DecodeTable {
663
11.3k
    const uint8_t *P;
664
11.3k
    bool DecodePred;
665
11.3k
  } DecodeTable;
666
667
11.3k
  const DecodeTable Tables[] = {
668
11.3k
    { DecoderTableVFP32, false },
669
11.3k
    { DecoderTableVFPV832, false },
670
11.3k
    { DecoderTableNEONData32, true },
671
11.3k
    { DecoderTableNEONLoadStore32, true },
672
11.3k
    { DecoderTableNEONDup32, true },
673
11.3k
    { DecoderTablev8NEON32, false },
674
11.3k
    { DecoderTablev8Crypto32, false },
675
11.3k
  };
676
677
62.5k
  for (int i = 0; i < (sizeof(Tables) / sizeof(Tables[0])); ++i) {
678
55.8k
    MCInst_clear(MI);
679
55.8k
    DecodeTable Table = Tables[i];
680
55.8k
    Result = decodeInstruction_4(Table.P, MI, Insn, Address, NULL);
681
55.8k
    if (Result != MCDisassembler_Fail) {
682
4.67k
      *Size = 4;
683
      // Add a fake predicate operand, because we share these instruction
684
      // definitions with Thumb2 where these instructions are predicable.
685
4.67k
      if (Table.DecodePred &&
686
1.43k
          !DecodePredicateOperand(MI, 0xE, Address, Table.P))
687
0
        return MCDisassembler_Fail;
688
4.67k
      return Result;
689
4.67k
    }
690
55.8k
  }
691
692
6.68k
  Result = decodeInstruction_4(DecoderTableCoProc32, MI, Insn, Address,
693
6.68k
             NULL);
694
6.68k
  if (Result != MCDisassembler_Fail) {
695
6.48k
    *Size = 4;
696
6.48k
    return checkDecodedInstruction(MI, Insn, Result);
697
6.48k
  }
698
699
194
  *Size = 4;
700
194
  return MCDisassembler_Fail;
701
6.68k
}
702
703
/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
704
/// immediate Value in the MCInst.  The immediate Value has had any PC
705
/// adjustment made by the caller.  If the instruction is a branch instruction
706
/// then isBranch is true, else false.  If the getOpInfo() function was set as
707
/// part of the setupForSymbolicDisassembly() call then that function is called
708
/// to get any symbolic information at the Address for this instruction.  If
709
/// that returns non-zero then the symbolic information it returns is used to
710
/// create an MCExpr and that is added as an operand to the MCInst.  If
711
/// getOpInfo() returns zero and isBranch is true then a symbol look up for
712
/// Value is done and if a symbol is found an MCExpr is created with that, else
713
/// an MCExpr with Value is created.  This function returns true if it adds an
714
/// operand to the MCInst and false otherwise.
715
static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
716
             bool isBranch, uint64_t InstSize,
717
             MCInst *MI, const void *Decoder)
718
20.2k
{
719
  // FIXME: Does it make sense for value to be negative?
720
  // return Decoder->tryAddingSymbolicOperand(MI, (uint32_t)Value, Address,
721
  //         isBranch, /*Offset=*/0, /*OpSize=*/0,
722
  //         InstSize);
723
20.2k
  return false;
724
20.2k
}
725
726
/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
727
/// referenced by a load instruction with the base register that is the Pc.
728
/// These can often be values in a literal pool near the Address of the
729
/// instruction.  The Address of the instruction and its immediate Value are
730
/// used as a possible literal pool entry.  The SymbolLookUp call back will
731
/// return the name of a symbol referenced by the literal pool's entry if
732
/// the referenced address is that of a symbol.  Or it will return a pointer to
733
/// a literal 'C' string if the referenced address of the literal pool's entry
734
/// is an address into a section with 'C' string literals.
735
static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
736
              const void *Decoder)
737
3.48k
{
738
  // Decoder->tryAddingPcLoadReferenceComment(Value, Address);
739
3.48k
}
740
741
// Thumb1 instructions don't have explicit S bits.  Rather, they
742
// implicitly set CPSR.  Since it's not represented in the encoding, the
743
// auto-generated decoder won't inject the CPSR operand.  We need to fix
744
// that as a post-pass.
745
static void AddThumb1SBit(MCInst *MI, bool InITBlock)
746
84.9k
{
747
84.9k
  const MCInstrDesc *Desc = MCInstrDesc_get(
748
84.9k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
749
84.9k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
750
84.9k
  unsigned short NumOps = Desc->NumOperands;
751
84.9k
  unsigned i;
752
753
172k
  for (i = 0; i < NumOps; ++i) {
754
171k
    if (i == MCInst_getNumOperands(MI))
755
0
      break;
756
171k
    if (MCOperandInfo_isOptionalDef(&OpInfo[i]) &&
757
83.5k
        OpInfo[i].RegClass == ARM_CCRRegClassID) {
758
83.5k
      if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i - 1]))
759
0
        continue;
760
83.5k
      MCInst_insert0(MI, i,
761
83.5k
               MCOperand_CreateReg1(
762
83.5k
                 MI, (InITBlock ? 0 : ARM_CPSR)));
763
83.5k
      return;
764
83.5k
    }
765
171k
  }
766
767
1.39k
  MCInst_insert0(MI, i,
768
1.39k
           MCOperand_CreateReg1(MI, (InITBlock ? 0 : ARM_CPSR)));
769
1.39k
}
770
771
static bool isVectorPredicable(unsigned Opcode)
772
864k
{
773
864k
  const MCInstrDesc *Desc = MCInstrDesc_get(Opcode, ARMDescs.Insts,
774
864k
              ARR_SIZE(ARMDescs.Insts));
775
864k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
776
864k
  unsigned short NumOps = Desc->NumOperands;
777
5.45M
  for (unsigned i = 0; i < NumOps; ++i) {
778
4.62M
    if (ARM_isVpred(OpInfo[i].OperandType))
779
37.2k
      return true;
780
4.62M
  }
781
827k
  return false;
782
864k
}
783
784
// Most Thumb instructions don't have explicit predicates in the
785
// encoding, but rather get their predicates from IT context.  We need
786
// to fix up the predicate operands using this context information as a
787
// post-pass.
788
DecodeStatus AddThumbPredicate(MCInst *MI)
789
325k
{
790
325k
  DecodeStatus S = MCDisassembler_Success;
791
792
  // A few instructions actually have predicates encoded in them.  Don't
793
  // try to overwrite it if we're seeing one of those.
794
325k
  switch (MCInst_getOpcode(MI)) {
795
6.93k
  case ARM_tBcc:
796
8.05k
  case ARM_t2Bcc:
797
9.31k
  case ARM_tCBZ:
798
10.7k
  case ARM_tCBNZ:
799
10.7k
  case ARM_tCPS:
800
10.8k
  case ARM_t2CPS3p:
801
11.1k
  case ARM_t2CPS2p:
802
11.1k
  case ARM_t2CPS1p:
803
11.2k
  case ARM_t2CSEL:
804
11.4k
  case ARM_t2CSINC:
805
11.6k
  case ARM_t2CSINV:
806
11.6k
  case ARM_t2CSNEG:
807
35.7k
  case ARM_tMOVSr:
808
35.8k
  case ARM_tSETEND:
809
    // Some instructions (mostly conditional branches) are not
810
    // allowed in IT blocks.
811
35.8k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
812
305
      S = MCDisassembler_SoftFail;
813
35.5k
    else
814
35.5k
      return MCDisassembler_Success;
815
305
    break;
816
305
  case ARM_t2HINT:
817
64
    if (MCOperand_getImm(MCInst_getOperand(MI, (0))) == 0x10 &&
818
54
        (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureRAS)) != 0)
819
0
      S = MCDisassembler_SoftFail;
820
64
    break;
821
3.55k
  case ARM_tB:
822
3.90k
  case ARM_t2B:
823
3.95k
  case ARM_t2TBB:
824
4.24k
  case ARM_t2TBH:
825
    // Some instructions (mostly unconditional branches) can
826
    // only appears at the end of, or outside of, an IT.
827
4.24k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)) &&
828
433
        !ITBlock_instrLastInITBlock(&(MI->csh->ITBlock)))
829
342
      S = MCDisassembler_SoftFail;
830
4.24k
    break;
831
285k
  default:
832
285k
    break;
833
325k
  }
834
835
  // Warn on non-VPT predicable instruction in a VPT block and a VPT
836
  // predicable instruction in an IT block
837
290k
  if ((!isVectorPredicable(MCInst_getOpcode(MI)) &&
838
278k
       VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) ||
839
283k
      (isVectorPredicable(MCInst_getOpcode(MI)) &&
840
12.4k
       ITBlock_instrInITBlock(&(MI->csh->ITBlock))))
841
7.48k
    S = MCDisassembler_SoftFail;
842
843
  // If we're in an IT/VPT block, base the predicate on that.  Otherwise,
844
  // assume a predicate of AL.
845
290k
  unsigned CC = ARMCC_AL;
846
290k
  unsigned VCC = ARMVCC_None;
847
290k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock))) {
848
7.86k
    CC = ITBlock_getITCC(&(MI->csh->ITBlock));
849
7.86k
    ITBlock_advanceITState(&(MI->csh->ITBlock));
850
282k
  } else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
851
7.97k
    VCC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
852
7.97k
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
853
7.97k
  }
854
290k
  const MCInstrDesc *Desc = MCInstrDesc_get(
855
290k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
856
857
290k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
858
290k
  unsigned short NumOps = Desc->NumOperands;
859
860
290k
  unsigned i;
861
1.20M
  for (i = 0; i < NumOps; ++i) {
862
1.18M
    if (MCOperandInfo_isPredicate(&OpInfo[i]) ||
863
1.00M
        i == MCInst_getNumOperands(MI))
864
278k
      break;
865
1.18M
  }
866
867
290k
  if (MCInst_isPredicable(Desc)) {
868
267k
    MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, (CC)));
869
870
267k
    if (CC == ARMCC_AL)
871
262k
      MCInst_insert0(MI, i + 1,
872
262k
               MCOperand_CreateReg1(MI, (0)));
873
4.58k
    else
874
4.58k
      MCInst_insert0(MI, i + 1,
875
4.58k
               MCOperand_CreateReg1(MI, (ARM_CPSR)));
876
267k
  } else if (CC != ARMCC_AL) {
877
2.70k
    Check(&S, MCDisassembler_SoftFail);
878
2.70k
  }
879
880
290k
  unsigned VCCPos;
881
1.74M
  for (VCCPos = 0; VCCPos < NumOps; ++VCCPos) {
882
1.55M
    if (ARM_isVpred(OpInfo[VCCPos].OperandType) ||
883
1.54M
        VCCPos == MCInst_getNumOperands(MI))
884
95.9k
      break;
885
1.55M
  }
886
887
290k
  if (isVectorPredicable(MCInst_getOpcode(MI))) {
888
12.4k
    MCInst_insert0(MI, VCCPos, MCOperand_CreateImm1(MI, (VCC)));
889
890
12.4k
    if (VCC == ARMVCC_None)
891
11.2k
      MCInst_insert0(MI, VCCPos + 1,
892
11.2k
               MCOperand_CreateReg1(MI, (0)));
893
1.13k
    else
894
1.13k
      MCInst_insert0(MI, VCCPos + 1,
895
1.13k
               MCOperand_CreateReg1(MI, (ARM_P0)));
896
12.4k
    MCInst_insert0(MI, VCCPos + 2, MCOperand_CreateReg1(MI, (0)));
897
12.4k
    if (OpInfo[VCCPos].OperandType == ARM_OP_VPRED_R) {
898
3.76k
      int TiedOp = MCOperandInfo_getOperandConstraint(
899
3.76k
        Desc, VCCPos + 3, MCOI_TIED_TO);
900
3.76k
      CS_ASSERT_RET_VAL(
901
3.76k
        TiedOp >= 0 &&
902
3.76k
          "Inactive register in vpred_r is not tied to an output!",
903
3.76k
        MCDisassembler_Fail);
904
      // Copy the operand to ensure it's not invalidated when MI grows.
905
3.76k
      MCOperand Op = *MCInst_getOperand(MI, TiedOp);
906
3.76k
      MCInst_insert0(MI, VCCPos + 3, &Op);
907
3.76k
    }
908
278k
  } else if (VCC != ARMVCC_None) {
909
6.84k
    Check(&S, MCDisassembler_SoftFail);
910
6.84k
  }
911
912
290k
  return S;
913
325k
}
914
915
// Thumb VFP instructions are a special case.  Because we share their
916
// encodings between ARM and Thumb modes, and they are predicable in ARM
917
// mode, the auto-generated decoder will give them an (incorrect)
918
// predicate operand.  We need to rewrite these operands based on the IT
919
// context as a post-pass.
920
static void UpdateThumbVFPPredicate(DecodeStatus S, MCInst *MI)
921
6.44k
{
922
6.44k
  unsigned CC;
923
6.44k
  CC = ITBlock_getITCC(&(MI->csh->ITBlock));
924
6.44k
  if (CC == 0xF)
925
43
    CC = ARMCC_AL;
926
6.44k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
927
147
    ITBlock_advanceITState(&(MI->csh->ITBlock));
928
6.29k
  else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
929
52
    CC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
930
52
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
931
52
  }
932
933
6.44k
  const MCInstrDesc *Desc = MCInstrDesc_get(
934
6.44k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
935
6.44k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
936
6.44k
  unsigned short NumOps = Desc->NumOperands;
937
22.9k
  for (unsigned i = 0; i < NumOps; ++i) {
938
22.9k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
939
6.44k
      if (CC != ARMCC_AL && !MCInst_isPredicable(Desc))
940
0
        Check(&S, MCDisassembler_SoftFail);
941
6.44k
      MCOperand_setImm(MCInst_getOperand(MI, i), CC);
942
943
6.44k
      if (CC == ARMCC_AL)
944
6.29k
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
945
6.29k
             0);
946
147
      else
947
147
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
948
147
             ARM_CPSR);
949
950
6.44k
      return;
951
6.44k
    }
952
22.9k
  }
953
6.44k
}
954
955
static DecodeStatus getThumbInstruction(csh ud, const uint8_t *Bytes,
956
          size_t BytesLen, MCInst *MI,
957
          uint16_t *Size, uint64_t Address,
958
          void *Info)
959
335k
{
960
  // We want to read exactly 2 bytes of data.
961
335k
  if (BytesLen < 2) {
962
1.01k
    *Size = 0;
963
1.01k
    return MCDisassembler_Fail;
964
1.01k
  }
965
966
334k
  uint16_t Insn16 = readBytes16(MI, Bytes);
967
334k
  DecodeStatus Result = decodeInstruction_2(DecoderTableThumb16, MI,
968
334k
              Insn16, Address, NULL);
969
334k
  if (Result != MCDisassembler_Fail) {
970
139k
    *Size = 2;
971
139k
    Check(&Result, AddThumbPredicate(MI));
972
139k
    return Result;
973
139k
  }
974
975
194k
  Result = decodeInstruction_2(DecoderTableThumbSBit16, MI, Insn16,
976
194k
             Address, NULL);
977
194k
  if (Result) {
978
83.5k
    *Size = 2;
979
83.5k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
980
83.5k
    Check(&Result, AddThumbPredicate(MI));
981
83.5k
    AddThumb1SBit(MI, InITBlock);
982
83.5k
    return Result;
983
83.5k
  }
984
985
110k
  Result = decodeInstruction_2(DecoderTableThumb216, MI, Insn16, Address,
986
110k
             NULL);
987
110k
  if (Result != MCDisassembler_Fail) {
988
3.49k
    *Size = 2;
989
990
    // Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
991
    // the Thumb predicate.
992
3.49k
    if (MCInst_getOpcode(MI) == ARM_t2IT &&
993
3.49k
        ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
994
2.20k
      Result = MCDisassembler_SoftFail;
995
996
3.49k
    Check(&Result, AddThumbPredicate(MI));
997
998
    // If we find an IT instruction, we need to parse its condition
999
    // code and mask operands so that we can apply them correctly
1000
    // to the subsequent instructions.
1001
3.49k
    if (MCInst_getOpcode(MI) == ARM_t2IT) {
1002
3.49k
      unsigned Firstcond =
1003
3.49k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1004
3.49k
      unsigned Mask =
1005
3.49k
        MCOperand_getImm(MCInst_getOperand(MI, (1)));
1006
3.49k
      ITBlock_setITState(&(MI->csh->ITBlock), (char)Firstcond,
1007
3.49k
             (char)Mask);
1008
1009
      // An IT instruction that would give a 'NV' predicate is
1010
      // unpredictable. if (Firstcond == ARMCC_AL && !isPowerOf2_32(Mask))
1011
      //  SStream_concat0(CS, "unpredictable IT predicate sequence");
1012
3.49k
    }
1013
1014
3.49k
    return Result;
1015
3.49k
  }
1016
1017
  // We want to read exactly 4 bytes of data.
1018
107k
  if (BytesLen < 4) {
1019
237
    *Size = 0;
1020
237
    return MCDisassembler_Fail;
1021
237
  }
1022
107k
  uint32_t Insn32 = (uint32_t)Insn16 << 16 | readBytes16(MI, Bytes + 2);
1023
1024
107k
  Result = decodeInstruction_4(DecoderTableMVE32, MI, Insn32, Address,
1025
107k
             NULL);
1026
107k
  if (Result != MCDisassembler_Fail) {
1027
16.7k
    *Size = 4;
1028
1029
    // Nested VPT blocks are UNPREDICTABLE. Must be checked before we add
1030
    // the VPT predicate.
1031
16.7k
    if (isVPTOpcode(MCInst_getOpcode(MI)) &&
1032
3.11k
        VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock)))
1033
1.76k
      Result = MCDisassembler_SoftFail;
1034
1035
16.7k
    Check(&Result, AddThumbPredicate(MI));
1036
1037
16.7k
    if (isVPTOpcode(MCInst_getOpcode(MI))) {
1038
3.11k
      unsigned Mask =
1039
3.11k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1040
3.11k
      VPTBlock_setVPTState(&(MI->csh->VPTBlock), Mask);
1041
3.11k
    }
1042
1043
16.7k
    return Result;
1044
16.7k
  }
1045
1046
90.3k
  Result = decodeInstruction_4(DecoderTableThumb32, MI, Insn32, Address,
1047
90.3k
             NULL);
1048
90.3k
  if (Result != MCDisassembler_Fail) {
1049
1.39k
    *Size = 4;
1050
1.39k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
1051
1.39k
    Check(&Result, AddThumbPredicate(MI));
1052
1.39k
    AddThumb1SBit(MI, InITBlock);
1053
1.39k
    return Result;
1054
1.39k
  }
1055
1056
89.0k
  Result = decodeInstruction_4(DecoderTableThumb232, MI, Insn32, Address,
1057
89.0k
             NULL);
1058
89.0k
  if (Result != MCDisassembler_Fail) {
1059
29.5k
    *Size = 4;
1060
29.5k
    Check(&Result, AddThumbPredicate(MI));
1061
29.5k
    return checkDecodedInstruction(MI, Insn32, Result);
1062
29.5k
  }
1063
1064
59.4k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1065
18.2k
    Result = decodeInstruction_4(DecoderTableVFP32, MI, Insn32,
1066
18.2k
               Address, NULL);
1067
18.2k
    if (Result != MCDisassembler_Fail) {
1068
6.44k
      *Size = 4;
1069
6.44k
      UpdateThumbVFPPredicate(Result, MI);
1070
6.44k
      return Result;
1071
6.44k
    }
1072
18.2k
  }
1073
1074
52.9k
  Result = decodeInstruction_4(DecoderTableVFPV832, MI, Insn32, Address,
1075
52.9k
             NULL);
1076
52.9k
  if (Result != MCDisassembler_Fail) {
1077
1.13k
    *Size = 4;
1078
1.13k
    return Result;
1079
1.13k
  }
1080
1081
51.8k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1082
11.7k
    Result = decodeInstruction_4(DecoderTableNEONDup32, MI, Insn32,
1083
11.7k
               Address, NULL);
1084
11.7k
    if (Result != MCDisassembler_Fail) {
1085
777
      *Size = 4;
1086
777
      Check(&Result, AddThumbPredicate(MI));
1087
777
      return Result;
1088
777
    }
1089
11.7k
  }
1090
1091
51.0k
  if (fieldFromInstruction_4(Insn32, 24, 8) == 0xF9) {
1092
18.6k
    uint32_t NEONLdStInsn = Insn32;
1093
18.6k
    NEONLdStInsn &= 0xF0FFFFFF;
1094
18.6k
    NEONLdStInsn |= 0x04000000;
1095
18.6k
    Result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI,
1096
18.6k
               NEONLdStInsn, Address, NULL);
1097
18.6k
    if (Result != MCDisassembler_Fail) {
1098
18.6k
      *Size = 4;
1099
18.6k
      Check(&Result, AddThumbPredicate(MI));
1100
18.6k
      return Result;
1101
18.6k
    }
1102
18.6k
  }
1103
1104
32.4k
  if (fieldFromInstruction_4(Insn32, 24, 4) == 0xF) {
1105
15.4k
    uint32_t NEONDataInsn = Insn32;
1106
15.4k
    NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
1107
15.4k
    NEONDataInsn |= (NEONDataInsn & 0x10000000) >>
1108
15.4k
        4; // Move bit 28 to bit 24
1109
15.4k
    NEONDataInsn |= 0x12000000; // Set bits 28 and 25
1110
15.4k
    Result = decodeInstruction_4(DecoderTableNEONData32, MI,
1111
15.4k
               NEONDataInsn, Address, NULL);
1112
15.4k
    if (Result != MCDisassembler_Fail) {
1113
15.2k
      *Size = 4;
1114
15.2k
      Check(&Result, AddThumbPredicate(MI));
1115
15.2k
      return Result;
1116
15.2k
    }
1117
1118
212
    uint32_t NEONCryptoInsn = Insn32;
1119
212
    NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
1120
212
    NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >>
1121
212
          4; // Move bit 28 to bit 24
1122
212
    NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
1123
212
    Result = decodeInstruction_4(DecoderTablev8Crypto32, MI,
1124
212
               NEONCryptoInsn, Address, NULL);
1125
212
    if (Result != MCDisassembler_Fail) {
1126
11
      *Size = 4;
1127
11
      return Result;
1128
11
    }
1129
1130
201
    uint32_t NEONv8Insn = Insn32;
1131
201
    NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
1132
201
    Result = decodeInstruction_4(DecoderTablev8NEON32, MI,
1133
201
               NEONv8Insn, Address, NULL);
1134
201
    if (Result != MCDisassembler_Fail) {
1135
87
      *Size = 4;
1136
87
      return Result;
1137
87
    }
1138
201
  }
1139
1140
17.1k
  uint32_t Coproc = fieldFromInstruction_4(Insn32, 8, 4);
1141
17.1k
  const uint8_t *DecoderTable = ARM_isCDECoproc(Coproc, MI) ?
1142
0
                DecoderTableThumb2CDE32 :
1143
17.1k
                DecoderTableThumb2CoProc32;
1144
17.1k
  Result = decodeInstruction_4(DecoderTable, MI, Insn32, Address, NULL);
1145
17.1k
  if (Result != MCDisassembler_Fail) {
1146
16.7k
    *Size = 4;
1147
16.7k
    Check(&Result, AddThumbPredicate(MI));
1148
16.7k
    return Result;
1149
16.7k
  }
1150
1151
369
  *Size = 0;
1152
369
  return MCDisassembler_Fail;
1153
17.1k
}
1154
1155
static DecodeStatus getInstruction(csh ud, const uint8_t *Bytes,
1156
           size_t BytesLen, MCInst *MI, uint16_t *Size,
1157
           uint64_t Address, void *Info)
1158
385k
{
1159
385k
  DecodeStatus Result = MCDisassembler_Fail;
1160
385k
  if (MI->csh->mode & CS_MODE_THUMB)
1161
335k
    Result = getThumbInstruction(ud, Bytes, BytesLen, MI, Size,
1162
335k
               Address, Info);
1163
50.4k
  else
1164
50.4k
    Result = getARMInstruction(ud, Bytes, BytesLen, MI, Size,
1165
50.4k
             Address, Info);
1166
385k
  MCInst_handleWriteback(MI, ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
1167
385k
  return Result;
1168
385k
}
1169
1170
static const uint16_t GPRDecoderTable[] = { ARM_R0,  ARM_R1, ARM_R2,  ARM_R3,
1171
              ARM_R4,  ARM_R5, ARM_R6,  ARM_R7,
1172
              ARM_R8,  ARM_R9, ARM_R10, ARM_R11,
1173
              ARM_R12, ARM_SP, ARM_LR,  ARM_PC };
1174
1175
static const uint16_t CLRMGPRDecoderTable[] = {
1176
  ARM_R0, ARM_R1, ARM_R2,  ARM_R3,  ARM_R4,  ARM_R5, ARM_R6, ARM_R7,
1177
  ARM_R8, ARM_R9, ARM_R10, ARM_R11, ARM_R12, 0,    ARM_LR, ARM_APSR
1178
};
1179
1180
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1181
             uint64_t Address,
1182
             const void *Decoder)
1183
666k
{
1184
666k
  if (RegNo > 15)
1185
4
    return MCDisassembler_Fail;
1186
1187
666k
  unsigned Register = GPRDecoderTable[RegNo];
1188
666k
  MCOperand_CreateReg0(Inst, (Register));
1189
666k
  return MCDisassembler_Success;
1190
666k
}
1191
1192
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1193
                 uint64_t Address,
1194
                 const void *Decoder)
1195
305
{
1196
305
  if (RegNo > 15)
1197
0
    return MCDisassembler_Fail;
1198
1199
305
  unsigned Register = CLRMGPRDecoderTable[RegNo];
1200
305
  if (Register == 0)
1201
0
    return MCDisassembler_Fail;
1202
1203
305
  MCOperand_CreateReg0(Inst, (Register));
1204
305
  return MCDisassembler_Success;
1205
305
}
1206
1207
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
1208
                 uint64_t Address,
1209
                 const void *Decoder)
1210
33.2k
{
1211
33.2k
  DecodeStatus S = MCDisassembler_Success;
1212
1213
33.2k
  if (RegNo == 15)
1214
7.35k
    S = MCDisassembler_SoftFail;
1215
1216
33.2k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1217
1218
33.2k
  return S;
1219
33.2k
}
1220
1221
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
1222
                 uint64_t Address,
1223
                 const void *Decoder)
1224
154
{
1225
154
  DecodeStatus S = MCDisassembler_Success;
1226
1227
154
  if (RegNo == 13)
1228
65
    S = MCDisassembler_SoftFail;
1229
1230
154
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1231
1232
154
  return S;
1233
154
}
1234
1235
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
1236
               uint64_t Address,
1237
               const void *Decoder)
1238
1.57k
{
1239
1.57k
  DecodeStatus S = MCDisassembler_Success;
1240
1241
1.57k
  if (RegNo == 15) {
1242
350
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
1243
350
    return MCDisassembler_Success;
1244
350
  }
1245
1246
1.22k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1247
1.22k
  return S;
1248
1.57k
}
1249
1250
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
1251
             uint64_t Address,
1252
             const void *Decoder)
1253
3.39k
{
1254
3.39k
  DecodeStatus S = MCDisassembler_Success;
1255
1256
3.39k
  if (RegNo == 15) {
1257
1.84k
    MCOperand_CreateReg0(Inst, (ARM_ZR));
1258
1.84k
    return MCDisassembler_Success;
1259
1.84k
  }
1260
1261
1.55k
  if (RegNo == 13)
1262
495
    Check(&S, MCDisassembler_SoftFail);
1263
1264
1.55k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1265
1.55k
  return S;
1266
3.39k
}
1267
1268
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
1269
                 unsigned RegNo,
1270
                 uint64_t Address,
1271
                 const void *Decoder)
1272
983
{
1273
983
  DecodeStatus S = MCDisassembler_Success;
1274
983
  if (RegNo == 13)
1275
1
    return MCDisassembler_Fail;
1276
982
  Check(&S, DecodeGPRwithZRRegisterClass(Inst, RegNo, Address, Decoder));
1277
982
  return S;
1278
983
}
1279
1280
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1281
              uint64_t Address,
1282
              const void *Decoder)
1283
372k
{
1284
372k
  if (RegNo > 7)
1285
0
    return MCDisassembler_Fail;
1286
372k
  return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
1287
372k
}
1288
1289
static const uint16_t GPRPairDecoderTable[] = { ARM_R0_R1, ARM_R2_R3,
1290
            ARM_R4_R5, ARM_R6_R7,
1291
            ARM_R8_R9, ARM_R10_R11,
1292
            ARM_R12_SP };
1293
1294
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
1295
                 uint64_t Address,
1296
                 const void *Decoder)
1297
224
{
1298
224
  DecodeStatus S = MCDisassembler_Success;
1299
1300
  // According to the Arm ARM RegNo = 14 is undefined, but we return fail
1301
  // rather than SoftFail as there is no GPRPair table entry for index 7.
1302
224
  if (RegNo > 13)
1303
0
    return MCDisassembler_Fail;
1304
1305
224
  if (RegNo & 1)
1306
84
    S = MCDisassembler_SoftFail;
1307
1308
224
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1309
224
  MCOperand_CreateReg0(Inst, (RegisterPair));
1310
224
  return S;
1311
224
}
1312
1313
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
1314
               uint64_t Address,
1315
               const void *Decoder)
1316
0
{
1317
0
  if (RegNo > 13)
1318
0
    return MCDisassembler_Fail;
1319
1320
0
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1321
0
  MCOperand_CreateReg0(Inst, (RegisterPair));
1322
1323
0
  if ((RegNo & 1) || RegNo > 10)
1324
0
    return MCDisassembler_SoftFail;
1325
0
  return MCDisassembler_Success;
1326
0
}
1327
1328
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
1329
               uint64_t Address,
1330
               const void *Decoder)
1331
288
{
1332
288
  if (RegNo != 13)
1333
0
    return MCDisassembler_Fail;
1334
1335
288
  unsigned Register = GPRDecoderTable[RegNo];
1336
288
  MCOperand_CreateReg0(Inst, (Register));
1337
288
  return MCDisassembler_Success;
1338
288
}
1339
1340
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1341
               uint64_t Address,
1342
               const void *Decoder)
1343
261
{
1344
261
  unsigned Register = 0;
1345
261
  switch (RegNo) {
1346
75
  case 0:
1347
75
    Register = ARM_R0;
1348
75
    break;
1349
17
  case 1:
1350
17
    Register = ARM_R1;
1351
17
    break;
1352
118
  case 2:
1353
118
    Register = ARM_R2;
1354
118
    break;
1355
50
  case 3:
1356
50
    Register = ARM_R3;
1357
50
    break;
1358
0
  case 9:
1359
0
    Register = ARM_R9;
1360
0
    break;
1361
0
  case 12:
1362
0
    Register = ARM_R12;
1363
0
    break;
1364
1
  default:
1365
1
    return MCDisassembler_Fail;
1366
261
  }
1367
1368
260
  MCOperand_CreateReg0(Inst, (Register));
1369
260
  return MCDisassembler_Success;
1370
261
}
1371
1372
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1373
              uint64_t Address,
1374
              const void *Decoder)
1375
49.1k
{
1376
49.1k
  DecodeStatus S = MCDisassembler_Success;
1377
1378
49.1k
  if ((RegNo == 13 &&
1379
5.10k
       !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) ||
1380
45.6k
      RegNo == 15)
1381
13.4k
    S = MCDisassembler_SoftFail;
1382
1383
49.1k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1384
49.1k
  return S;
1385
49.1k
}
1386
1387
static const uint16_t SPRDecoderTable[] = {
1388
  ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,  ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1389
  ARM_S8,  ARM_S9,  ARM_S10, ARM_S11, ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1390
  ARM_S16, ARM_S17, ARM_S18, ARM_S19, ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1391
  ARM_S24, ARM_S25, ARM_S26, ARM_S27, ARM_S28, ARM_S29, ARM_S30, ARM_S31
1392
};
1393
1394
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1395
             uint64_t Address,
1396
             const void *Decoder)
1397
26.9k
{
1398
26.9k
  if (RegNo > 31)
1399
2
    return MCDisassembler_Fail;
1400
1401
26.9k
  unsigned Register = SPRDecoderTable[RegNo];
1402
26.9k
  MCOperand_CreateReg0(Inst, (Register));
1403
26.9k
  return MCDisassembler_Success;
1404
26.9k
}
1405
1406
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
1407
             uint64_t Address,
1408
             const void *Decoder)
1409
4.09k
{
1410
4.09k
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1411
4.09k
}
1412
1413
static const uint16_t DPRDecoderTable[] = {
1414
  ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,  ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1415
  ARM_D8,  ARM_D9,  ARM_D10, ARM_D11, ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1416
  ARM_D16, ARM_D17, ARM_D18, ARM_D19, ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1417
  ARM_D24, ARM_D25, ARM_D26, ARM_D27, ARM_D28, ARM_D29, ARM_D30, ARM_D31
1418
};
1419
1420
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1421
             uint64_t Address,
1422
             const void *Decoder)
1423
74.0k
{
1424
74.0k
  bool hasD32 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureD32);
1425
1426
74.0k
  if (RegNo > 31 || (!hasD32 && RegNo > 15))
1427
10
    return MCDisassembler_Fail;
1428
1429
74.0k
  unsigned Register = DPRDecoderTable[RegNo];
1430
74.0k
  MCOperand_CreateReg0(Inst, (Register));
1431
74.0k
  return MCDisassembler_Success;
1432
74.0k
}
1433
1434
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1435
               uint64_t Address,
1436
               const void *Decoder)
1437
696
{
1438
696
  if (RegNo > 7)
1439
0
    return MCDisassembler_Fail;
1440
696
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1441
696
}
1442
1443
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1444
               uint64_t Address,
1445
               const void *Decoder)
1446
57
{
1447
57
  if (RegNo > 15)
1448
0
    return MCDisassembler_Fail;
1449
57
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1450
57
}
1451
1452
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1453
            uint64_t Address,
1454
            const void *Decoder)
1455
1.35k
{
1456
1.35k
  if (RegNo > 15)
1457
0
    return MCDisassembler_Fail;
1458
1.35k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1459
1.35k
}
1460
1461
static const uint16_t QPRDecoderTable[] = {
1462
  ARM_Q0, ARM_Q1, ARM_Q2,  ARM_Q3,  ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1463
  ARM_Q8, ARM_Q9, ARM_Q10, ARM_Q11, ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1464
};
1465
1466
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1467
             uint64_t Address,
1468
             const void *Decoder)
1469
24.4k
{
1470
24.4k
  if (RegNo > 31 || (RegNo & 1) != 0)
1471
718
    return MCDisassembler_Fail;
1472
23.7k
  RegNo >>= 1;
1473
1474
23.7k
  unsigned Register = QPRDecoderTable[RegNo];
1475
23.7k
  MCOperand_CreateReg0(Inst, (Register));
1476
23.7k
  return MCDisassembler_Success;
1477
24.4k
}
1478
1479
static const uint16_t DPairDecoderTable[] = {
1480
  ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1481
  ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1482
  ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1483
  ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1484
  ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1485
  ARM_Q15
1486
};
1487
1488
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1489
               uint64_t Address,
1490
               const void *Decoder)
1491
2.84k
{
1492
2.84k
  if (RegNo > 30)
1493
2
    return MCDisassembler_Fail;
1494
1495
2.84k
  unsigned Register = DPairDecoderTable[RegNo];
1496
2.84k
  MCOperand_CreateReg0(Inst, (Register));
1497
2.84k
  return MCDisassembler_Success;
1498
2.84k
}
1499
1500
static const uint16_t DPairSpacedDecoderTable[] = {
1501
  ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,   ARM_D4_D6,
1502
  ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,   ARM_D8_D10,  ARM_D9_D11,
1503
  ARM_D10_D12, ARM_D11_D13, ARM_D12_D14, ARM_D13_D15, ARM_D14_D16,
1504
  ARM_D15_D17, ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1505
  ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25, ARM_D24_D26,
1506
  ARM_D25_D27, ARM_D26_D28, ARM_D27_D29, ARM_D28_D30, ARM_D29_D31
1507
};
1508
1509
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
1510
               uint64_t Address,
1511
               const void *Decoder)
1512
1.94k
{
1513
1.94k
  if (RegNo > 29)
1514
0
    return MCDisassembler_Fail;
1515
1516
1.94k
  unsigned Register = DPairSpacedDecoderTable[RegNo];
1517
1.94k
  MCOperand_CreateReg0(Inst, (Register));
1518
1.94k
  return MCDisassembler_Success;
1519
1.94k
}
1520
1521
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
1522
             uint64_t Address,
1523
             const void *Decoder)
1524
59.9k
{
1525
59.9k
  DecodeStatus S = MCDisassembler_Success;
1526
59.9k
  if (Val == 0xF)
1527
2.45k
    return MCDisassembler_Fail;
1528
  // AL predicate is not allowed on Thumb1 branches.
1529
57.4k
  if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
1530
0
    return MCDisassembler_Fail;
1531
1532
57.4k
  const MCInstrDesc *Desc = MCInstrDesc_get(MCInst_getOpcode(Inst),
1533
57.4k
              ARMDescs.Insts,
1534
57.4k
              ARR_SIZE(ARMDescs.Insts));
1535
1536
57.4k
  if (Val != ARMCC_AL && !MCInst_isPredicable(Desc))
1537
0
    Check(&S, MCDisassembler_SoftFail);
1538
57.4k
  MCOperand_CreateImm0(Inst, (Val));
1539
57.4k
  if (Val == ARMCC_AL) {
1540
11.3k
    MCOperand_CreateReg0(Inst, (0));
1541
11.3k
  } else
1542
46.1k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1543
57.4k
  return S;
1544
57.4k
}
1545
1546
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1547
               uint64_t Address, const void *Decoder)
1548
13.6k
{
1549
13.6k
  if (Val)
1550
5.69k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1551
7.99k
  else
1552
7.99k
    MCOperand_CreateReg0(Inst, (0));
1553
13.6k
  return MCDisassembler_Success;
1554
13.6k
}
1555
1556
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1557
            uint64_t Address, const void *Decoder)
1558
4.77k
{
1559
4.77k
  DecodeStatus S = MCDisassembler_Success;
1560
1561
4.77k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1562
4.77k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1563
4.77k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1564
1565
  // Register-immediate
1566
4.77k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
1567
0
    return MCDisassembler_Fail;
1568
1569
4.77k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1570
4.77k
  switch (type) {
1571
972
  case 0:
1572
972
    Shift = ARM_AM_lsl;
1573
972
    break;
1574
1.13k
  case 1:
1575
1.13k
    Shift = ARM_AM_lsr;
1576
1.13k
    break;
1577
1.06k
  case 2:
1578
1.06k
    Shift = ARM_AM_asr;
1579
1.06k
    break;
1580
1.60k
  case 3:
1581
1.60k
    Shift = ARM_AM_ror;
1582
1.60k
    break;
1583
4.77k
  }
1584
1585
4.77k
  if (Shift == ARM_AM_ror && imm == 0)
1586
85
    Shift = ARM_AM_rrx;
1587
1588
4.77k
  unsigned Op = Shift | (imm << 3);
1589
4.77k
  MCOperand_CreateImm0(Inst, (Op));
1590
1591
4.77k
  return S;
1592
4.77k
}
1593
1594
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1595
            uint64_t Address, const void *Decoder)
1596
2.42k
{
1597
2.42k
  DecodeStatus S = MCDisassembler_Success;
1598
1599
2.42k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1600
2.42k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1601
2.42k
  unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1602
1603
  // Register-register
1604
2.42k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1605
0
    return MCDisassembler_Fail;
1606
2.42k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1607
0
    return MCDisassembler_Fail;
1608
1609
2.42k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1610
2.42k
  switch (type) {
1611
1.07k
  case 0:
1612
1.07k
    Shift = ARM_AM_lsl;
1613
1.07k
    break;
1614
348
  case 1:
1615
348
    Shift = ARM_AM_lsr;
1616
348
    break;
1617
553
  case 2:
1618
553
    Shift = ARM_AM_asr;
1619
553
    break;
1620
454
  case 3:
1621
454
    Shift = ARM_AM_ror;
1622
454
    break;
1623
2.42k
  }
1624
1625
2.42k
  MCOperand_CreateImm0(Inst, (Shift));
1626
1627
2.42k
  return S;
1628
2.42k
}
1629
1630
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1631
           uint64_t Address, const void *Decoder)
1632
13.3k
{
1633
13.3k
  DecodeStatus S = MCDisassembler_Success;
1634
1635
13.3k
  bool NeedDisjointWriteback = false;
1636
13.3k
  unsigned WritebackReg = 0;
1637
13.3k
  bool CLRM = false;
1638
13.3k
  switch (MCInst_getOpcode(Inst)) {
1639
12.3k
  default:
1640
12.3k
    break;
1641
12.3k
  case ARM_LDMIA_UPD:
1642
485
  case ARM_LDMDB_UPD:
1643
535
  case ARM_LDMIB_UPD:
1644
644
  case ARM_LDMDA_UPD:
1645
794
  case ARM_t2LDMIA_UPD:
1646
842
  case ARM_t2LDMDB_UPD:
1647
886
  case ARM_t2STMIA_UPD:
1648
962
  case ARM_t2STMDB_UPD:
1649
962
    NeedDisjointWriteback = true;
1650
962
    WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, (0)));
1651
962
    break;
1652
43
  case ARM_t2CLRM:
1653
43
    CLRM = true;
1654
43
    break;
1655
13.3k
  }
1656
1657
  // Empty register lists are not allowed.
1658
13.3k
  if (Val == 0)
1659
18
    return MCDisassembler_Fail;
1660
225k
  for (unsigned i = 0; i < 16; ++i) {
1661
212k
    if (Val & (1 << i)) {
1662
66.9k
      if (CLRM) {
1663
305
        if (!Check(&S, DecodeCLRMGPRRegisterClass(
1664
305
                   Inst, i, Address,
1665
305
                   Decoder))) {
1666
0
          return MCDisassembler_Fail;
1667
0
        }
1668
66.6k
      } else {
1669
66.6k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, i,
1670
66.6k
                      Address,
1671
66.6k
                      Decoder)))
1672
0
          return MCDisassembler_Fail;
1673
        // Writeback not allowed if Rn is in the target list.
1674
66.6k
        if (NeedDisjointWriteback &&
1675
6.26k
            WritebackReg ==
1676
6.26k
              MCOperand_getReg(&(
1677
6.26k
                Inst->Operands[Inst->size -
1678
6.26k
                   1])))
1679
321
          Check(&S, MCDisassembler_SoftFail);
1680
66.6k
      }
1681
66.9k
    }
1682
212k
  }
1683
1684
13.2k
  return S;
1685
13.2k
}
1686
1687
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1688
              uint64_t Address,
1689
              const void *Decoder)
1690
855
{
1691
855
  DecodeStatus S = MCDisassembler_Success;
1692
1693
855
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1694
855
  unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1695
1696
  // In case of unpredictable encoding, tweak the operands.
1697
855
  if (regs == 0 || (Vd + regs) > 32) {
1698
645
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1699
645
    regs = regs > 1u ? regs : 1u;
1700
645
    S = MCDisassembler_SoftFail;
1701
645
  }
1702
1703
855
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1704
0
    return MCDisassembler_Fail;
1705
14.1k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1706
13.2k
    if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address,
1707
13.2k
                  Decoder)))
1708
0
      return MCDisassembler_Fail;
1709
13.2k
  }
1710
1711
855
  return S;
1712
855
}
1713
1714
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1715
              uint64_t Address,
1716
              const void *Decoder)
1717
545
{
1718
545
  DecodeStatus S = MCDisassembler_Success;
1719
1720
545
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1721
545
  unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1722
1723
  // In case of unpredictable encoding, tweak the operands.
1724
545
  if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1725
253
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1726
253
    regs = regs > 1u ? regs : 1u;
1727
253
    regs = regs < 16u ? regs : 16u;
1728
253
    S = MCDisassembler_SoftFail;
1729
253
  }
1730
1731
545
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1732
0
    return MCDisassembler_Fail;
1733
2.83k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1734
2.29k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address,
1735
2.29k
                  Decoder)))
1736
0
      return MCDisassembler_Fail;
1737
2.29k
  }
1738
1739
545
  return S;
1740
545
}
1741
1742
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1743
                uint64_t Address,
1744
                const void *Decoder)
1745
692
{
1746
  // This operand encodes a mask of contiguous zeros between a specified MSB
1747
  // and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1748
  // the mask of all bits LSB-and-lower, and then xor them to create
1749
  // the mask of that's all ones on [msb, lsb].  Finally we not it to
1750
  // create the final mask.
1751
692
  unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1752
692
  unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1753
1754
692
  DecodeStatus S = MCDisassembler_Success;
1755
692
  if (lsb > msb) {
1756
104
    Check(&S, MCDisassembler_SoftFail);
1757
    // The check above will cause the warning for the "potentially undefined
1758
    // instruction encoding" but we can't build a bad MCOperand value here
1759
    // with a lsb > msb or else printing the MCInst will cause a crash.
1760
104
    lsb = msb;
1761
104
  }
1762
1763
692
  uint32_t msb_mask = 0xFFFFFFFF;
1764
692
  if (msb != 31)
1765
250
    msb_mask = (1U << (msb + 1)) - 1;
1766
692
  uint32_t lsb_mask = (1U << lsb) - 1;
1767
1768
692
  MCOperand_CreateImm0(Inst, (~(msb_mask ^ lsb_mask)));
1769
692
  return S;
1770
692
}
1771
1772
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1773
              uint64_t Address,
1774
              const void *Decoder)
1775
9.46k
{
1776
9.46k
  DecodeStatus S = MCDisassembler_Success;
1777
1778
9.46k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1779
9.46k
  unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1780
9.46k
  unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1781
9.46k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1782
9.46k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1783
9.46k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1784
1785
9.46k
  switch (MCInst_getOpcode(Inst)) {
1786
218
  case ARM_LDC_OFFSET:
1787
384
  case ARM_LDC_PRE:
1788
507
  case ARM_LDC_POST:
1789
685
  case ARM_LDC_OPTION:
1790
794
  case ARM_LDCL_OFFSET:
1791
1.07k
  case ARM_LDCL_PRE:
1792
1.20k
  case ARM_LDCL_POST:
1793
1.22k
  case ARM_LDCL_OPTION:
1794
1.56k
  case ARM_STC_OFFSET:
1795
1.64k
  case ARM_STC_PRE:
1796
1.84k
  case ARM_STC_POST:
1797
1.87k
  case ARM_STC_OPTION:
1798
2.26k
  case ARM_STCL_OFFSET:
1799
2.40k
  case ARM_STCL_PRE:
1800
2.48k
  case ARM_STCL_POST:
1801
2.72k
  case ARM_STCL_OPTION:
1802
2.87k
  case ARM_t2LDC_OFFSET:
1803
3.02k
  case ARM_t2LDC_PRE:
1804
3.11k
  case ARM_t2LDC_POST:
1805
3.13k
  case ARM_t2LDC_OPTION:
1806
3.22k
  case ARM_t2LDCL_OFFSET:
1807
3.68k
  case ARM_t2LDCL_PRE:
1808
3.83k
  case ARM_t2LDCL_POST:
1809
3.88k
  case ARM_t2LDCL_OPTION:
1810
4.17k
  case ARM_t2STC_OFFSET:
1811
4.35k
  case ARM_t2STC_PRE:
1812
4.60k
  case ARM_t2STC_POST:
1813
4.63k
  case ARM_t2STC_OPTION:
1814
4.72k
  case ARM_t2STCL_OFFSET:
1815
4.80k
  case ARM_t2STCL_PRE:
1816
5.12k
  case ARM_t2STCL_POST:
1817
5.15k
  case ARM_t2STCL_OPTION:
1818
5.35k
  case ARM_t2LDC2_OFFSET:
1819
5.41k
  case ARM_t2LDC2L_OFFSET:
1820
5.52k
  case ARM_t2LDC2_PRE:
1821
5.75k
  case ARM_t2LDC2L_PRE:
1822
5.98k
  case ARM_t2STC2_OFFSET:
1823
6.11k
  case ARM_t2STC2L_OFFSET:
1824
6.41k
  case ARM_t2STC2_PRE:
1825
6.73k
  case ARM_t2STC2L_PRE:
1826
6.89k
  case ARM_LDC2_OFFSET:
1827
6.94k
  case ARM_LDC2L_OFFSET:
1828
6.95k
  case ARM_LDC2_PRE:
1829
6.98k
  case ARM_LDC2L_PRE:
1830
7.10k
  case ARM_STC2_OFFSET:
1831
7.27k
  case ARM_STC2L_OFFSET:
1832
7.32k
  case ARM_STC2_PRE:
1833
7.35k
  case ARM_STC2L_PRE:
1834
7.74k
  case ARM_t2LDC2_OPTION:
1835
7.86k
  case ARM_t2STC2_OPTION:
1836
8.18k
  case ARM_t2LDC2_POST:
1837
8.46k
  case ARM_t2LDC2L_POST:
1838
8.71k
  case ARM_t2STC2_POST:
1839
8.84k
  case ARM_t2STC2L_POST:
1840
8.89k
  case ARM_LDC2_POST:
1841
9.01k
  case ARM_LDC2L_POST:
1842
9.08k
  case ARM_STC2_POST:
1843
9.11k
  case ARM_STC2L_POST:
1844
9.11k
    if (coproc == 0xA || coproc == 0xB ||
1845
9.10k
        (ARM_getFeatureBits(Inst->csh->mode,
1846
9.10k
          ARM_HasV8_1MMainlineOps) &&
1847
20
         (coproc == 0x8 || coproc == 0x9 || coproc == 0xA ||
1848
16
          coproc == 0xB || coproc == 0xE || coproc == 0xF)))
1849
14
      return MCDisassembler_Fail;
1850
9.09k
    break;
1851
9.09k
  default:
1852
354
    break;
1853
9.46k
  }
1854
1855
9.45k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && (coproc != 14))
1856
13
    return MCDisassembler_Fail;
1857
1858
9.43k
  MCOperand_CreateImm0(Inst, (coproc));
1859
9.43k
  MCOperand_CreateImm0(Inst, (CRd));
1860
9.43k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1861
0
    return MCDisassembler_Fail;
1862
1863
9.43k
  switch (MCInst_getOpcode(Inst)) {
1864
197
  case ARM_t2LDC2_OFFSET:
1865
256
  case ARM_t2LDC2L_OFFSET:
1866
369
  case ARM_t2LDC2_PRE:
1867
602
  case ARM_t2LDC2L_PRE:
1868
828
  case ARM_t2STC2_OFFSET:
1869
960
  case ARM_t2STC2L_OFFSET:
1870
1.25k
  case ARM_t2STC2_PRE:
1871
1.58k
  case ARM_t2STC2L_PRE:
1872
1.73k
  case ARM_LDC2_OFFSET:
1873
1.79k
  case ARM_LDC2L_OFFSET:
1874
1.79k
  case ARM_LDC2_PRE:
1875
1.82k
  case ARM_LDC2L_PRE:
1876
1.95k
  case ARM_STC2_OFFSET:
1877
2.12k
  case ARM_STC2L_OFFSET:
1878
2.16k
  case ARM_STC2_PRE:
1879
2.19k
  case ARM_STC2L_PRE:
1880
2.34k
  case ARM_t2LDC_OFFSET:
1881
2.43k
  case ARM_t2LDCL_OFFSET:
1882
2.58k
  case ARM_t2LDC_PRE:
1883
3.04k
  case ARM_t2LDCL_PRE:
1884
3.33k
  case ARM_t2STC_OFFSET:
1885
3.41k
  case ARM_t2STCL_OFFSET:
1886
3.59k
  case ARM_t2STC_PRE:
1887
3.68k
  case ARM_t2STCL_PRE:
1888
3.90k
  case ARM_LDC_OFFSET:
1889
4.00k
  case ARM_LDCL_OFFSET:
1890
4.17k
  case ARM_LDC_PRE:
1891
4.45k
  case ARM_LDCL_PRE:
1892
4.79k
  case ARM_STC_OFFSET:
1893
5.17k
  case ARM_STCL_OFFSET:
1894
5.26k
  case ARM_STC_PRE:
1895
5.40k
  case ARM_STCL_PRE:
1896
5.40k
    imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, imm);
1897
5.40k
    MCOperand_CreateImm0(Inst, (imm));
1898
5.40k
    break;
1899
318
  case ARM_t2LDC2_POST:
1900
602
  case ARM_t2LDC2L_POST:
1901
853
  case ARM_t2STC2_POST:
1902
976
  case ARM_t2STC2L_POST:
1903
1.03k
  case ARM_LDC2_POST:
1904
1.14k
  case ARM_LDC2L_POST:
1905
1.21k
  case ARM_STC2_POST:
1906
1.24k
  case ARM_STC2L_POST:
1907
1.33k
  case ARM_t2LDC_POST:
1908
1.47k
  case ARM_t2LDCL_POST:
1909
1.72k
  case ARM_t2STC_POST:
1910
2.03k
  case ARM_t2STCL_POST:
1911
2.15k
  case ARM_LDC_POST:
1912
2.27k
  case ARM_LDCL_POST:
1913
2.47k
  case ARM_STC_POST:
1914
2.55k
  case ARM_STCL_POST:
1915
2.55k
    imm |= U << 8;
1916
    // fall through
1917
4.03k
  default:
1918
    // The 'option' variant doesn't encode 'U' in the immediate since
1919
    // the immediate is unsigned [0,255].
1920
4.03k
    MCOperand_CreateImm0(Inst, (imm));
1921
4.03k
    break;
1922
9.43k
  }
1923
1924
9.43k
  switch (MCInst_getOpcode(Inst)) {
1925
217
  case ARM_LDC_OFFSET:
1926
383
  case ARM_LDC_PRE:
1927
505
  case ARM_LDC_POST:
1928
683
  case ARM_LDC_OPTION:
1929
789
  case ARM_LDCL_OFFSET:
1930
1.07k
  case ARM_LDCL_PRE:
1931
1.19k
  case ARM_LDCL_POST:
1932
1.21k
  case ARM_LDCL_OPTION:
1933
1.55k
  case ARM_STC_OFFSET:
1934
1.63k
  case ARM_STC_PRE:
1935
1.83k
  case ARM_STC_POST:
1936
1.86k
  case ARM_STC_OPTION:
1937
2.24k
  case ARM_STCL_OFFSET:
1938
2.39k
  case ARM_STCL_PRE:
1939
2.46k
  case ARM_STCL_POST:
1940
2.70k
  case ARM_STCL_OPTION:
1941
2.70k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
1942
2.70k
                  Decoder)))
1943
0
      return MCDisassembler_Fail;
1944
2.70k
    break;
1945
6.72k
  default:
1946
6.72k
    break;
1947
9.43k
  }
1948
1949
9.43k
  return S;
1950
9.43k
}
1951
1952
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1953
              uint64_t Address,
1954
              const void *Decoder)
1955
3.78k
{
1956
3.78k
  DecodeStatus S = MCDisassembler_Success;
1957
1958
3.78k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1959
3.78k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1960
3.78k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1961
3.78k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1962
3.78k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1963
3.78k
  unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1964
3.78k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1965
3.78k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1966
1967
  // On stores, the writeback operand precedes Rt.
1968
3.78k
  switch (MCInst_getOpcode(Inst)) {
1969
266
  case ARM_STR_POST_IMM:
1970
673
  case ARM_STR_POST_REG:
1971
1.11k
  case ARM_STRB_POST_IMM:
1972
1.19k
  case ARM_STRB_POST_REG:
1973
1.43k
  case ARM_STRT_POST_REG:
1974
1.75k
  case ARM_STRT_POST_IMM:
1975
1.86k
  case ARM_STRBT_POST_REG:
1976
2.10k
  case ARM_STRBT_POST_IMM:
1977
2.10k
    if (!Check(&S,
1978
2.10k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1979
0
      return MCDisassembler_Fail;
1980
2.10k
    break;
1981
2.10k
  default:
1982
1.67k
    break;
1983
3.78k
  }
1984
1985
3.78k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1986
0
    return MCDisassembler_Fail;
1987
1988
  // On loads, the writeback operand comes after Rt.
1989
3.78k
  switch (MCInst_getOpcode(Inst)) {
1990
438
  case ARM_LDR_POST_IMM:
1991
579
  case ARM_LDR_POST_REG:
1992
831
  case ARM_LDRB_POST_IMM:
1993
854
  case ARM_LDRB_POST_REG:
1994
1.18k
  case ARM_LDRBT_POST_REG:
1995
1.35k
  case ARM_LDRBT_POST_IMM:
1996
1.52k
  case ARM_LDRT_POST_REG:
1997
1.67k
  case ARM_LDRT_POST_IMM:
1998
1.67k
    if (!Check(&S,
1999
1.67k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2000
0
      return MCDisassembler_Fail;
2001
1.67k
    break;
2002
2.10k
  default:
2003
2.10k
    break;
2004
3.78k
  }
2005
2006
3.78k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2007
0
    return MCDisassembler_Fail;
2008
2009
3.78k
  ARM_AM_AddrOpc Op = ARM_AM_add;
2010
3.78k
  if (!fieldFromInstruction_4(Insn, 23, 1))
2011
2.10k
    Op = ARM_AM_sub;
2012
2013
3.78k
  bool writeback = (P == 0) || (W == 1);
2014
3.78k
  unsigned idx_mode = 0;
2015
3.78k
  if (P && writeback)
2016
0
    idx_mode = ARMII_IndexModePre;
2017
3.78k
  else if (!P && writeback)
2018
3.78k
    idx_mode = ARMII_IndexModePost;
2019
2020
3.78k
  if (writeback && (Rn == 15 || Rn == Rt))
2021
887
    S = MCDisassembler_SoftFail; // UNPREDICTABLE
2022
2023
3.78k
  if (reg) {
2024
1.51k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address,
2025
1.51k
                Decoder)))
2026
0
      return MCDisassembler_Fail;
2027
1.51k
    ARM_AM_ShiftOpc Opc = ARM_AM_lsl;
2028
1.51k
    switch (fieldFromInstruction_4(Insn, 5, 2)) {
2029
579
    case 0:
2030
579
      Opc = ARM_AM_lsl;
2031
579
      break;
2032
484
    case 1:
2033
484
      Opc = ARM_AM_lsr;
2034
484
      break;
2035
244
    case 2:
2036
244
      Opc = ARM_AM_asr;
2037
244
      break;
2038
203
    case 3:
2039
203
      Opc = ARM_AM_ror;
2040
203
      break;
2041
0
    default:
2042
0
      return MCDisassembler_Fail;
2043
1.51k
    }
2044
1.51k
    unsigned amt = fieldFromInstruction_4(Insn, 7, 5);
2045
1.51k
    if (Opc == ARM_AM_ror && amt == 0)
2046
17
      Opc = ARM_AM_rrx;
2047
1.51k
    imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
2048
2049
1.51k
    MCOperand_CreateImm0(Inst, (imm));
2050
2.27k
  } else {
2051
2.27k
    MCOperand_CreateReg0(Inst, (0));
2052
2.27k
    unsigned tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
2053
2.27k
    MCOperand_CreateImm0(Inst, (tmp));
2054
2.27k
  }
2055
2056
3.78k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2057
436
    return MCDisassembler_Fail;
2058
2059
3.34k
  return S;
2060
3.78k
}
2061
2062
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
2063
            uint64_t Address, const void *Decoder)
2064
1.72k
{
2065
1.72k
  DecodeStatus S = MCDisassembler_Success;
2066
2067
1.72k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2068
1.72k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2069
1.72k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
2070
1.72k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
2071
1.72k
  unsigned U = fieldFromInstruction_4(Val, 12, 1);
2072
2073
1.72k
  ARM_AM_ShiftOpc ShOp = ARM_AM_lsl;
2074
1.72k
  switch (type) {
2075
462
  case 0:
2076
462
    ShOp = ARM_AM_lsl;
2077
462
    break;
2078
645
  case 1:
2079
645
    ShOp = ARM_AM_lsr;
2080
645
    break;
2081
288
  case 2:
2082
288
    ShOp = ARM_AM_asr;
2083
288
    break;
2084
325
  case 3:
2085
325
    ShOp = ARM_AM_ror;
2086
325
    break;
2087
1.72k
  }
2088
2089
1.72k
  if (ShOp == ARM_AM_ror && imm == 0)
2090
44
    ShOp = ARM_AM_rrx;
2091
2092
1.72k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2093
0
    return MCDisassembler_Fail;
2094
1.72k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2095
0
    return MCDisassembler_Fail;
2096
1.72k
  unsigned shift;
2097
1.72k
  if (U)
2098
686
    shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
2099
1.03k
  else
2100
1.03k
    shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
2101
1.72k
  MCOperand_CreateImm0(Inst, (shift));
2102
2103
1.72k
  return S;
2104
1.72k
}
2105
2106
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
2107
           uint64_t Address, const void *Decoder)
2108
75
{
2109
75
  if (MCInst_getOpcode(Inst) != ARM_TSB &&
2110
37
      MCInst_getOpcode(Inst) != ARM_t2TSB)
2111
0
    return MCDisassembler_Fail;
2112
2113
  // The "csync" operand is not encoded into the "tsb" instruction (as this is
2114
  // the only available operand), but LLVM expects the instruction to have one
2115
  // operand, so we need to add the csync when decoding.
2116
75
  MCOperand_CreateImm0(Inst, (ARM_TSB_CSYNC));
2117
75
  return MCDisassembler_Success;
2118
75
}
2119
2120
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
2121
                 uint64_t Address,
2122
                 const void *Decoder)
2123
3.77k
{
2124
3.77k
  DecodeStatus S = MCDisassembler_Success;
2125
2126
3.77k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
2127
3.77k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2128
3.77k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2129
3.77k
  unsigned type = fieldFromInstruction_4(Insn, 22, 1);
2130
3.77k
  unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
2131
3.77k
  unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
2132
3.77k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2133
3.77k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
2134
3.77k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
2135
3.77k
  unsigned Rt2 = Rt + 1;
2136
2137
3.77k
  bool writeback = (W == 1) | (P == 0);
2138
2139
  // For {LD,ST}RD, Rt must be even, else undefined.
2140
3.77k
  switch (MCInst_getOpcode(Inst)) {
2141
264
  case ARM_STRD:
2142
292
  case ARM_STRD_PRE:
2143
798
  case ARM_STRD_POST:
2144
1.13k
  case ARM_LDRD:
2145
1.21k
  case ARM_LDRD_PRE:
2146
1.43k
  case ARM_LDRD_POST:
2147
1.43k
    if (Rt & 0x1)
2148
311
      S = MCDisassembler_SoftFail;
2149
1.43k
    break;
2150
2.33k
  default:
2151
2.33k
    break;
2152
3.77k
  }
2153
3.77k
  switch (MCInst_getOpcode(Inst)) {
2154
264
  case ARM_STRD:
2155
292
  case ARM_STRD_PRE:
2156
798
  case ARM_STRD_POST:
2157
798
    if (P == 0 && W == 1)
2158
0
      S = MCDisassembler_SoftFail;
2159
2160
798
    if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
2161
295
      S = MCDisassembler_SoftFail;
2162
798
    if (type && Rm == 15)
2163
35
      S = MCDisassembler_SoftFail;
2164
798
    if (Rt2 == 15)
2165
17
      S = MCDisassembler_SoftFail;
2166
798
    if (!type && fieldFromInstruction_4(Insn, 8, 4))
2167
67
      S = MCDisassembler_SoftFail;
2168
798
    break;
2169
23
  case ARM_STRH:
2170
57
  case ARM_STRH_PRE:
2171
411
  case ARM_STRH_POST:
2172
411
    if (Rt == 15)
2173
10
      S = MCDisassembler_SoftFail;
2174
411
    if (writeback && (Rn == 15 || Rn == Rt))
2175
158
      S = MCDisassembler_SoftFail;
2176
411
    if (!type && Rm == 15)
2177
134
      S = MCDisassembler_SoftFail;
2178
411
    break;
2179
336
  case ARM_LDRD:
2180
418
  case ARM_LDRD_PRE:
2181
638
  case ARM_LDRD_POST:
2182
638
    if (type && Rn == 15) {
2183
174
      if (Rt2 == 15)
2184
7
        S = MCDisassembler_SoftFail;
2185
174
      break;
2186
174
    }
2187
464
    if (P == 0 && W == 1)
2188
0
      S = MCDisassembler_SoftFail;
2189
464
    if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
2190
199
      S = MCDisassembler_SoftFail;
2191
464
    if (!type && writeback && Rn == 15)
2192
16
      S = MCDisassembler_SoftFail;
2193
464
    if (writeback && (Rn == Rt || Rn == Rt2))
2194
148
      S = MCDisassembler_SoftFail;
2195
464
    break;
2196
277
  case ARM_LDRH:
2197
574
  case ARM_LDRH_PRE:
2198
746
  case ARM_LDRH_POST:
2199
746
    if (type && Rn == 15) {
2200
74
      if (Rt == 15)
2201
21
        S = MCDisassembler_SoftFail;
2202
74
      break;
2203
74
    }
2204
672
    if (Rt == 15)
2205
56
      S = MCDisassembler_SoftFail;
2206
672
    if (!type && Rm == 15)
2207
44
      S = MCDisassembler_SoftFail;
2208
672
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2209
72
      S = MCDisassembler_SoftFail;
2210
672
    break;
2211
83
  case ARM_LDRSH:
2212
317
  case ARM_LDRSH_PRE:
2213
553
  case ARM_LDRSH_POST:
2214
698
  case ARM_LDRSB:
2215
755
  case ARM_LDRSB_PRE:
2216
1.17k
  case ARM_LDRSB_POST:
2217
1.17k
    if (type && Rn == 15) {
2218
43
      if (Rt == 15)
2219
8
        S = MCDisassembler_SoftFail;
2220
43
      break;
2221
43
    }
2222
1.13k
    if (type && (Rt == 15 || (writeback && Rn == Rt)))
2223
190
      S = MCDisassembler_SoftFail;
2224
1.13k
    if (!type && (Rt == 15 || Rm == 15))
2225
198
      S = MCDisassembler_SoftFail;
2226
1.13k
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2227
13
      S = MCDisassembler_SoftFail;
2228
1.13k
    break;
2229
0
  default:
2230
0
    break;
2231
3.77k
  }
2232
2233
3.77k
  if (writeback) { // Writeback
2234
2.64k
    if (P)
2235
732
      U |= ARMII_IndexModePre << 9;
2236
1.91k
    else
2237
1.91k
      U |= ARMII_IndexModePost << 9;
2238
2239
    // On stores, the writeback operand precedes Rt.
2240
2.64k
    switch (MCInst_getOpcode(Inst)) {
2241
0
    case ARM_STRD:
2242
28
    case ARM_STRD_PRE:
2243
534
    case ARM_STRD_POST:
2244
534
    case ARM_STRH:
2245
568
    case ARM_STRH_PRE:
2246
922
    case ARM_STRH_POST:
2247
922
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2248
922
                    Decoder)))
2249
0
        return MCDisassembler_Fail;
2250
922
      break;
2251
1.72k
    default:
2252
1.72k
      break;
2253
2.64k
    }
2254
2.64k
  }
2255
2256
3.77k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2257
0
    return MCDisassembler_Fail;
2258
3.77k
  switch (MCInst_getOpcode(Inst)) {
2259
264
  case ARM_STRD:
2260
292
  case ARM_STRD_PRE:
2261
798
  case ARM_STRD_POST:
2262
1.13k
  case ARM_LDRD:
2263
1.21k
  case ARM_LDRD_PRE:
2264
1.43k
  case ARM_LDRD_POST:
2265
1.43k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt + 1, Address,
2266
1.43k
                  Decoder)))
2267
4
      return MCDisassembler_Fail;
2268
1.43k
    break;
2269
2.33k
  default:
2270
2.33k
    break;
2271
3.77k
  }
2272
2273
3.76k
  if (writeback) {
2274
    // On loads, the writeback operand comes after Rt.
2275
2.64k
    switch (MCInst_getOpcode(Inst)) {
2276
0
    case ARM_LDRD:
2277
82
    case ARM_LDRD_PRE:
2278
302
    case ARM_LDRD_POST:
2279
302
    case ARM_LDRH:
2280
599
    case ARM_LDRH_PRE:
2281
771
    case ARM_LDRH_POST:
2282
771
    case ARM_LDRSH:
2283
1.00k
    case ARM_LDRSH_PRE:
2284
1.24k
    case ARM_LDRSH_POST:
2285
1.24k
    case ARM_LDRSB:
2286
1.29k
    case ARM_LDRSB_PRE:
2287
1.72k
    case ARM_LDRSB_POST:
2288
1.72k
    case ARM_LDRHTr:
2289
1.72k
    case ARM_LDRSBTr:
2290
1.72k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2291
1.72k
                    Decoder)))
2292
0
        return MCDisassembler_Fail;
2293
1.72k
      break;
2294
1.72k
    default:
2295
920
      break;
2296
2.64k
    }
2297
2.64k
  }
2298
2299
3.76k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2300
0
    return MCDisassembler_Fail;
2301
2302
3.76k
  if (type) {
2303
2.14k
    MCOperand_CreateReg0(Inst, (0));
2304
2.14k
    MCOperand_CreateImm0(Inst, (U | (imm << 4) | Rm));
2305
2.14k
  } else {
2306
1.62k
    if (!Check(&S,
2307
1.62k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2308
0
      return MCDisassembler_Fail;
2309
1.62k
    MCOperand_CreateImm0(Inst, (U));
2310
1.62k
  }
2311
2312
3.76k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2313
2
    return MCDisassembler_Fail;
2314
2315
3.76k
  return S;
2316
3.76k
}
2317
2318
static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
2319
           uint64_t Address, const void *Decoder)
2320
86
{
2321
86
  DecodeStatus S = MCDisassembler_Success;
2322
2323
86
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2324
86
  unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
2325
2326
86
  switch (mode) {
2327
48
  case 0:
2328
48
    mode = ARM_AM_da;
2329
48
    break;
2330
12
  case 1:
2331
12
    mode = ARM_AM_ia;
2332
12
    break;
2333
23
  case 2:
2334
23
    mode = ARM_AM_db;
2335
23
    break;
2336
3
  case 3:
2337
3
    mode = ARM_AM_ib;
2338
3
    break;
2339
86
  }
2340
2341
86
  MCOperand_CreateImm0(Inst, (mode));
2342
86
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2343
0
    return MCDisassembler_Fail;
2344
2345
86
  return S;
2346
86
}
2347
2348
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
2349
            uint64_t Address, const void *Decoder)
2350
399
{
2351
399
  DecodeStatus S = MCDisassembler_Success;
2352
2353
399
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2354
399
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2355
399
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2356
399
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2357
2358
399
  if (pred == 0xF)
2359
311
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2360
2361
88
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2362
0
    return MCDisassembler_Fail;
2363
88
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2364
0
    return MCDisassembler_Fail;
2365
88
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2366
0
    return MCDisassembler_Fail;
2367
88
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2368
0
    return MCDisassembler_Fail;
2369
88
  return S;
2370
88
}
2371
2372
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
2373
                unsigned Insn,
2374
                uint64_t Address,
2375
                const void *Decoder)
2376
2.02k
{
2377
2.02k
  DecodeStatus S = MCDisassembler_Success;
2378
2379
2.02k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2380
2.02k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2381
2.02k
  unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
2382
2383
2.02k
  if (pred == 0xF) {
2384
    // Ambiguous with RFE and SRS
2385
89
    switch (MCInst_getOpcode(Inst)) {
2386
0
    case ARM_LDMDA:
2387
0
      MCInst_setOpcode(Inst, (ARM_RFEDA));
2388
0
      break;
2389
48
    case ARM_LDMDA_UPD:
2390
48
      MCInst_setOpcode(Inst, (ARM_RFEDA_UPD));
2391
48
      break;
2392
0
    case ARM_LDMDB:
2393
0
      MCInst_setOpcode(Inst, (ARM_RFEDB));
2394
0
      break;
2395
23
    case ARM_LDMDB_UPD:
2396
23
      MCInst_setOpcode(Inst, (ARM_RFEDB_UPD));
2397
23
      break;
2398
0
    case ARM_LDMIA:
2399
0
      MCInst_setOpcode(Inst, (ARM_RFEIA));
2400
0
      break;
2401
12
    case ARM_LDMIA_UPD:
2402
12
      MCInst_setOpcode(Inst, (ARM_RFEIA_UPD));
2403
12
      break;
2404
0
    case ARM_LDMIB:
2405
0
      MCInst_setOpcode(Inst, (ARM_RFEIB));
2406
0
      break;
2407
3
    case ARM_LDMIB_UPD:
2408
3
      MCInst_setOpcode(Inst, (ARM_RFEIB_UPD));
2409
3
      break;
2410
0
    case ARM_STMDA:
2411
0
      MCInst_setOpcode(Inst, (ARM_SRSDA));
2412
0
      break;
2413
1
    case ARM_STMDA_UPD:
2414
1
      MCInst_setOpcode(Inst, (ARM_SRSDA_UPD));
2415
1
      break;
2416
0
    case ARM_STMDB:
2417
0
      MCInst_setOpcode(Inst, (ARM_SRSDB));
2418
0
      break;
2419
0
    case ARM_STMDB_UPD:
2420
0
      MCInst_setOpcode(Inst, (ARM_SRSDB_UPD));
2421
0
      break;
2422
0
    case ARM_STMIA:
2423
0
      MCInst_setOpcode(Inst, (ARM_SRSIA));
2424
0
      break;
2425
1
    case ARM_STMIA_UPD:
2426
1
      MCInst_setOpcode(Inst, (ARM_SRSIA_UPD));
2427
1
      break;
2428
0
    case ARM_STMIB:
2429
0
      MCInst_setOpcode(Inst, (ARM_SRSIB));
2430
0
      break;
2431
0
    case ARM_STMIB_UPD:
2432
0
      MCInst_setOpcode(Inst, (ARM_SRSIB_UPD));
2433
0
      break;
2434
1
    default:
2435
1
      return MCDisassembler_Fail;
2436
89
    }
2437
2438
    // For stores (which become SRS's, the only operand is the mode.
2439
88
    if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
2440
      // Check SRS encoding constraints
2441
2
      if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
2442
0
            fieldFromInstruction_4(Insn, 20, 1) == 0))
2443
2
        return MCDisassembler_Fail;
2444
2445
0
      MCOperand_CreateImm0(
2446
0
        Inst, (fieldFromInstruction_4(Insn, 0, 4)));
2447
0
      return S;
2448
2
    }
2449
2450
86
    return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
2451
88
  }
2452
2453
1.93k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2454
0
    return MCDisassembler_Fail;
2455
1.93k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2456
0
    return MCDisassembler_Fail; // Tied
2457
1.93k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2458
0
    return MCDisassembler_Fail;
2459
1.93k
  if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2460
2
    return MCDisassembler_Fail;
2461
2462
1.93k
  return S;
2463
1.93k
}
2464
2465
// Check for UNPREDICTABLE predicated ESB instruction
2466
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
2467
            uint64_t Address, const void *Decoder)
2468
418
{
2469
418
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2470
418
  unsigned imm8 = fieldFromInstruction_4(Insn, 0, 8);
2471
2472
418
  DecodeStatus S = MCDisassembler_Success;
2473
2474
418
  MCOperand_CreateImm0(Inst, (imm8));
2475
2476
418
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2477
41
    return MCDisassembler_Fail;
2478
2479
  // ESB is unpredictable if pred != AL. Without the RAS extension, it is a
2480
  // NOP, so all predicates should be allowed.
2481
377
  if (imm8 == 0x10 && pred != 0xe &&
2482
62
      ((ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureRAS)) != 0))
2483
0
    S = MCDisassembler_SoftFail;
2484
2485
377
  return S;
2486
418
}
2487
2488
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2489
           uint64_t Address, const void *Decoder)
2490
514
{
2491
514
  unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2492
514
  unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2493
514
  unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2494
514
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2495
2496
514
  DecodeStatus S = MCDisassembler_Success;
2497
2498
  // This decoder is called from multiple location that do not check
2499
  // the full encoding is valid before they do.
2500
514
  if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2501
514
      fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2502
514
      fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2503
0
    return MCDisassembler_Fail;
2504
2505
  // imod == '01' --> UNPREDICTABLE
2506
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2507
  // return failure here.  The '01' imod value is unprintable, so there's
2508
  // nothing useful we could do even if we returned UNPREDICTABLE.
2509
2510
514
  if (imod == 1)
2511
0
    return MCDisassembler_Fail;
2512
2513
514
  if (imod && M) {
2514
86
    MCInst_setOpcode(Inst, (ARM_CPS3p));
2515
86
    MCOperand_CreateImm0(Inst, (imod));
2516
86
    MCOperand_CreateImm0(Inst, (iflags));
2517
86
    MCOperand_CreateImm0(Inst, (mode));
2518
428
  } else if (imod && !M) {
2519
144
    MCInst_setOpcode(Inst, (ARM_CPS2p));
2520
144
    MCOperand_CreateImm0(Inst, (imod));
2521
144
    MCOperand_CreateImm0(Inst, (iflags));
2522
144
    if (mode)
2523
85
      S = MCDisassembler_SoftFail;
2524
284
  } else if (!imod && M) {
2525
254
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2526
254
    MCOperand_CreateImm0(Inst, (mode));
2527
254
    if (iflags)
2528
235
      S = MCDisassembler_SoftFail;
2529
254
  } else {
2530
    // imod == '00' && M == '0' --> UNPREDICTABLE
2531
30
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2532
30
    MCOperand_CreateImm0(Inst, (mode));
2533
30
    S = MCDisassembler_SoftFail;
2534
30
  }
2535
2536
514
  return S;
2537
514
}
2538
2539
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2540
             uint64_t Address,
2541
             const void *Decoder)
2542
451
{
2543
451
  unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2544
451
  unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2545
451
  unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2546
451
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2547
2548
451
  DecodeStatus S = MCDisassembler_Success;
2549
2550
  // imod == '01' --> UNPREDICTABLE
2551
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2552
  // return failure here.  The '01' imod value is unprintable, so there's
2553
  // nothing useful we could do even if we returned UNPREDICTABLE.
2554
2555
451
  if (imod == 1)
2556
1
    return MCDisassembler_Fail;
2557
2558
450
  if (imod && M) {
2559
57
    MCInst_setOpcode(Inst, (ARM_t2CPS3p));
2560
57
    MCOperand_CreateImm0(Inst, (imod));
2561
57
    MCOperand_CreateImm0(Inst, (iflags));
2562
57
    MCOperand_CreateImm0(Inst, (mode));
2563
393
  } else if (imod && !M) {
2564
327
    MCInst_setOpcode(Inst, (ARM_t2CPS2p));
2565
327
    MCOperand_CreateImm0(Inst, (imod));
2566
327
    MCOperand_CreateImm0(Inst, (iflags));
2567
327
    if (mode)
2568
0
      S = MCDisassembler_SoftFail;
2569
327
  } else if (!imod && M) {
2570
66
    MCInst_setOpcode(Inst, (ARM_t2CPS1p));
2571
66
    MCOperand_CreateImm0(Inst, (mode));
2572
66
    if (iflags)
2573
10
      S = MCDisassembler_SoftFail;
2574
66
  } else {
2575
    // imod == '00' && M == '0' --> this is a HINT instruction
2576
0
    int imm = fieldFromInstruction_4(Insn, 0, 8);
2577
    // HINT are defined only for immediate in [0..4]
2578
0
    if (imm > 4)
2579
0
      return MCDisassembler_Fail;
2580
0
    MCInst_setOpcode(Inst, (ARM_t2HINT));
2581
0
    MCOperand_CreateImm0(Inst, (imm));
2582
0
  }
2583
2584
450
  return S;
2585
450
}
2586
2587
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
2588
             uint64_t Address,
2589
             const void *Decoder)
2590
500
{
2591
500
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
2592
2593
500
  unsigned Opcode = ARM_t2HINT;
2594
2595
500
  if (imm == 0x0D) {
2596
151
    Opcode = ARM_t2PACBTI;
2597
349
  } else if (imm == 0x1D) {
2598
152
    Opcode = ARM_t2PAC;
2599
197
  } else if (imm == 0x2D) {
2600
61
    Opcode = ARM_t2AUT;
2601
136
  } else if (imm == 0x0F) {
2602
72
    Opcode = ARM_t2BTI;
2603
72
  }
2604
2605
500
  MCInst_setOpcode(Inst, (Opcode));
2606
500
  if (Opcode == ARM_t2HINT) {
2607
64
    MCOperand_CreateImm0(Inst, (imm));
2608
64
  }
2609
2610
500
  return MCDisassembler_Success;
2611
500
}
2612
2613
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2614
               uint64_t Address,
2615
               const void *Decoder)
2616
613
{
2617
613
  DecodeStatus S = MCDisassembler_Success;
2618
2619
613
  unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2620
613
  unsigned imm = 0;
2621
2622
613
  imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2623
613
  imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2624
613
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2625
613
  imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2626
2627
613
  if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2628
234
    if (!Check(&S,
2629
234
         DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2630
0
      return MCDisassembler_Fail;
2631
613
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2632
0
    return MCDisassembler_Fail;
2633
2634
613
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2635
613
    MCOperand_CreateImm0(Inst, (imm));
2636
2637
613
  return S;
2638
613
}
2639
2640
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2641
                uint64_t Address,
2642
                const void *Decoder)
2643
682
{
2644
682
  DecodeStatus S = MCDisassembler_Success;
2645
2646
682
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2647
682
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2648
682
  unsigned imm = 0;
2649
2650
682
  imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2651
682
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2652
2653
682
  if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2654
339
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address,
2655
339
                Decoder)))
2656
0
      return MCDisassembler_Fail;
2657
2658
682
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2659
0
    return MCDisassembler_Fail;
2660
2661
682
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2662
682
    MCOperand_CreateImm0(Inst, (imm));
2663
2664
682
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2665
181
    return MCDisassembler_Fail;
2666
2667
501
  return S;
2668
682
}
2669
2670
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2671
            uint64_t Address, const void *Decoder)
2672
693
{
2673
693
  DecodeStatus S = MCDisassembler_Success;
2674
2675
693
  unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2676
693
  unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2677
693
  unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2678
693
  unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2679
693
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2680
2681
693
  if (pred == 0xF)
2682
58
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2683
2684
635
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2685
0
    return MCDisassembler_Fail;
2686
635
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2687
0
    return MCDisassembler_Fail;
2688
635
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2689
0
    return MCDisassembler_Fail;
2690
635
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2691
0
    return MCDisassembler_Fail;
2692
2693
635
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2694
0
    return MCDisassembler_Fail;
2695
2696
635
  return S;
2697
635
}
2698
2699
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
2700
           uint64_t Address, const void *Decoder)
2701
463
{
2702
463
  DecodeStatus S = MCDisassembler_Success;
2703
2704
463
  unsigned Pred = fieldFromInstruction_4(Insn, 28, 4);
2705
463
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2706
463
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2707
2708
463
  if (Pred == 0xF)
2709
434
    return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
2710
2711
29
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2712
0
    return MCDisassembler_Fail;
2713
29
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2714
0
    return MCDisassembler_Fail;
2715
29
  if (!Check(&S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
2716
0
    return MCDisassembler_Fail;
2717
2718
29
  return S;
2719
29
}
2720
2721
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
2722
              uint64_t Address,
2723
              const void *Decoder)
2724
434
{
2725
434
  DecodeStatus S = MCDisassembler_Success;
2726
2727
434
  unsigned Imm = fieldFromInstruction_4(Insn, 9, 1);
2728
2729
434
  if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8_1aOps) ||
2730
434
      !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
2731
0
    return MCDisassembler_Fail;
2732
2733
  // Decoder can be called from DecodeTST, which does not check the full
2734
  // encoding is valid.
2735
434
  if (fieldFromInstruction_4(Insn, 20, 12) != 0xf11 ||
2736
434
      fieldFromInstruction_4(Insn, 4, 4) != 0)
2737
0
    return MCDisassembler_Fail;
2738
434
  if (fieldFromInstruction_4(Insn, 10, 10) != 0 ||
2739
283
      fieldFromInstruction_4(Insn, 0, 4) != 0)
2740
351
    S = MCDisassembler_SoftFail;
2741
2742
434
  MCInst_setOpcode(Inst, (ARM_SETPAN));
2743
434
  MCOperand_CreateImm0(Inst, (Imm));
2744
2745
434
  return S;
2746
434
}
2747
2748
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2749
                 uint64_t Address,
2750
                 const void *Decoder)
2751
1.29k
{
2752
1.29k
  DecodeStatus S = MCDisassembler_Success;
2753
2754
1.29k
  unsigned add = fieldFromInstruction_4(Val, 12, 1);
2755
1.29k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2756
1.29k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2757
2758
1.29k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2759
0
    return MCDisassembler_Fail;
2760
2761
1.29k
  if (!add)
2762
783
    imm *= -1;
2763
1.29k
  if (imm == 0 && !add)
2764
121
    imm = INT32_MIN;
2765
1.29k
  MCOperand_CreateImm0(Inst, (imm));
2766
1.29k
  if (Rn == 15)
2767
179
    tryAddingPcLoadReferenceComment(Address, Address + imm + 8,
2768
179
            Decoder);
2769
2770
1.29k
  return S;
2771
1.29k
}
2772
2773
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2774
             uint64_t Address,
2775
             const void *Decoder)
2776
59
{
2777
59
  DecodeStatus S = MCDisassembler_Success;
2778
2779
59
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2780
  // U == 1 to add imm, 0 to subtract it.
2781
59
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2782
59
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2783
2784
59
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2785
0
    return MCDisassembler_Fail;
2786
2787
59
  if (U)
2788
15
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_add, imm)));
2789
44
  else
2790
44
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_sub, imm)));
2791
2792
59
  return S;
2793
59
}
2794
2795
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
2796
                 uint64_t Address,
2797
                 const void *Decoder)
2798
197
{
2799
197
  DecodeStatus S = MCDisassembler_Success;
2800
2801
197
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2802
  // U == 1 to add imm, 0 to subtract it.
2803
197
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2804
197
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2805
2806
197
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2807
0
    return MCDisassembler_Fail;
2808
2809
197
  if (U)
2810
103
    MCOperand_CreateImm0(Inst,
2811
103
             (ARM_AM_getAM5FP16Opc(ARM_AM_add, imm)));
2812
94
  else
2813
94
    MCOperand_CreateImm0(Inst,
2814
94
             (ARM_AM_getAM5FP16Opc(ARM_AM_sub, imm)));
2815
2816
197
  return S;
2817
197
}
2818
2819
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2820
             uint64_t Address,
2821
             const void *Decoder)
2822
1.97k
{
2823
1.97k
  return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2824
1.97k
}
2825
2826
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2827
           uint64_t Address, const void *Decoder)
2828
346
{
2829
346
  DecodeStatus Status = MCDisassembler_Success;
2830
2831
  // Note the J1 and J2 values are from the encoded instruction.  So here
2832
  // change them to I1 and I2 values via as documented:
2833
  // I1 = NOT(J1 EOR S);
2834
  // I2 = NOT(J2 EOR S);
2835
  // and build the imm32 with one trailing zero as documented:
2836
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2837
346
  unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2838
346
  unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2839
346
  unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2840
346
  unsigned I1 = !(J1 ^ S);
2841
346
  unsigned I2 = !(J2 ^ S);
2842
346
  unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2843
346
  unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2844
346
  unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) |
2845
346
           imm11;
2846
346
  int imm32 = SignExtend32((tmp << 1), 25);
2847
346
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
2848
346
              Inst, Decoder))
2849
346
    MCOperand_CreateImm0(Inst, (imm32));
2850
2851
346
  return Status;
2852
346
}
2853
2854
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2855
                 uint64_t Address,
2856
                 const void *Decoder)
2857
2.10k
{
2858
2.10k
  DecodeStatus S = MCDisassembler_Success;
2859
2860
2.10k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2861
2.10k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2862
2863
2.10k
  if (pred == 0xF) {
2864
176
    MCInst_setOpcode(Inst, (ARM_BLXi));
2865
176
    imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2866
176
    if (!tryAddingSymbolicOperand(
2867
176
          Address, Address + SignExtend32((imm), 26) + 8,
2868
176
          true, 4, Inst, Decoder))
2869
176
      MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2870
176
    return S;
2871
176
  }
2872
2873
1.92k
  if (!tryAddingSymbolicOperand(Address,
2874
1.92k
              Address + SignExtend32((imm), 26) + 8,
2875
1.92k
              true, 4, Inst, Decoder))
2876
1.92k
    MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2877
2878
  // We already have BL_pred for BL w/ predicate, no need to add addition
2879
  // predicate opreands for BL
2880
1.92k
  if (MCInst_getOpcode(Inst) != ARM_BL)
2881
1.86k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
2882
1.86k
                  Decoder)))
2883
0
      return MCDisassembler_Fail;
2884
2885
1.92k
  return S;
2886
1.92k
}
2887
2888
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2889
             uint64_t Address,
2890
             const void *Decoder)
2891
11.0k
{
2892
11.0k
  DecodeStatus S = MCDisassembler_Success;
2893
2894
11.0k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2895
11.0k
  unsigned align = fieldFromInstruction_4(Val, 4, 2);
2896
2897
11.0k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2898
0
    return MCDisassembler_Fail;
2899
11.0k
  if (!align)
2900
6.06k
    MCOperand_CreateImm0(Inst, (0));
2901
4.97k
  else
2902
4.97k
    MCOperand_CreateImm0(Inst, (4 << align));
2903
2904
11.0k
  return S;
2905
11.0k
}
2906
2907
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2908
           uint64_t Address, const void *Decoder)
2909
5.92k
{
2910
5.92k
  DecodeStatus S = MCDisassembler_Success;
2911
2912
5.92k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2913
5.92k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2914
5.92k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
2915
5.92k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2916
5.92k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2917
5.92k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2918
2919
  // First output register
2920
5.92k
  switch (MCInst_getOpcode(Inst)) {
2921
40
  case ARM_VLD1q16:
2922
50
  case ARM_VLD1q32:
2923
96
  case ARM_VLD1q64:
2924
209
  case ARM_VLD1q8:
2925
277
  case ARM_VLD1q16wb_fixed:
2926
330
  case ARM_VLD1q16wb_register:
2927
367
  case ARM_VLD1q32wb_fixed:
2928
432
  case ARM_VLD1q32wb_register:
2929
437
  case ARM_VLD1q64wb_fixed:
2930
482
  case ARM_VLD1q64wb_register:
2931
524
  case ARM_VLD1q8wb_fixed:
2932
733
  case ARM_VLD1q8wb_register:
2933
761
  case ARM_VLD2d16:
2934
785
  case ARM_VLD2d32:
2935
815
  case ARM_VLD2d8:
2936
840
  case ARM_VLD2d16wb_fixed:
2937
880
  case ARM_VLD2d16wb_register:
2938
1.04k
  case ARM_VLD2d32wb_fixed:
2939
1.08k
  case ARM_VLD2d32wb_register:
2940
1.23k
  case ARM_VLD2d8wb_fixed:
2941
1.28k
  case ARM_VLD2d8wb_register:
2942
1.28k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
2943
1.28k
              Decoder)))
2944
0
      return MCDisassembler_Fail;
2945
1.28k
    break;
2946
1.28k
  case ARM_VLD2b16:
2947
146
  case ARM_VLD2b32:
2948
385
  case ARM_VLD2b8:
2949
401
  case ARM_VLD2b16wb_fixed:
2950
411
  case ARM_VLD2b16wb_register:
2951
412
  case ARM_VLD2b32wb_fixed:
2952
638
  case ARM_VLD2b32wb_register:
2953
691
  case ARM_VLD2b8wb_fixed:
2954
739
  case ARM_VLD2b8wb_register:
2955
739
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
2956
739
                    Decoder)))
2957
0
      return MCDisassembler_Fail;
2958
739
    break;
2959
3.90k
  default:
2960
3.90k
    if (!Check(&S,
2961
3.90k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2962
0
      return MCDisassembler_Fail;
2963
5.92k
  }
2964
2965
  // Second output register
2966
5.92k
  switch (MCInst_getOpcode(Inst)) {
2967
77
  case ARM_VLD3d8:
2968
128
  case ARM_VLD3d16:
2969
195
  case ARM_VLD3d32:
2970
257
  case ARM_VLD3d8_UPD:
2971
292
  case ARM_VLD3d16_UPD:
2972
447
  case ARM_VLD3d32_UPD:
2973
488
  case ARM_VLD4d8:
2974
680
  case ARM_VLD4d16:
2975
688
  case ARM_VLD4d32:
2976
860
  case ARM_VLD4d8_UPD:
2977
1.07k
  case ARM_VLD4d16_UPD:
2978
1.26k
  case ARM_VLD4d32_UPD:
2979
1.26k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
2980
1.26k
                  Address, Decoder)))
2981
0
      return MCDisassembler_Fail;
2982
1.26k
    break;
2983
1.26k
  case ARM_VLD3q8:
2984
14
  case ARM_VLD3q16:
2985
34
  case ARM_VLD3q32:
2986
224
  case ARM_VLD3q8_UPD:
2987
317
  case ARM_VLD3q16_UPD:
2988
573
  case ARM_VLD3q32_UPD:
2989
595
  case ARM_VLD4q8:
2990
606
  case ARM_VLD4q16:
2991
614
  case ARM_VLD4q32:
2992
649
  case ARM_VLD4q8_UPD:
2993
691
  case ARM_VLD4q16_UPD:
2994
848
  case ARM_VLD4q32_UPD:
2995
848
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
2996
848
                  Address, Decoder)))
2997
0
      return MCDisassembler_Fail;
2998
848
    break;
2999
3.80k
  default:
3000
3.80k
    break;
3001
5.92k
  }
3002
3003
  // Third output register
3004
5.92k
  switch (MCInst_getOpcode(Inst)) {
3005
77
  case ARM_VLD3d8:
3006
128
  case ARM_VLD3d16:
3007
195
  case ARM_VLD3d32:
3008
257
  case ARM_VLD3d8_UPD:
3009
292
  case ARM_VLD3d16_UPD:
3010
447
  case ARM_VLD3d32_UPD:
3011
488
  case ARM_VLD4d8:
3012
680
  case ARM_VLD4d16:
3013
688
  case ARM_VLD4d32:
3014
860
  case ARM_VLD4d8_UPD:
3015
1.07k
  case ARM_VLD4d16_UPD:
3016
1.26k
  case ARM_VLD4d32_UPD:
3017
1.26k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3018
1.26k
                  Address, Decoder)))
3019
0
      return MCDisassembler_Fail;
3020
1.26k
    break;
3021
1.26k
  case ARM_VLD3q8:
3022
14
  case ARM_VLD3q16:
3023
34
  case ARM_VLD3q32:
3024
224
  case ARM_VLD3q8_UPD:
3025
317
  case ARM_VLD3q16_UPD:
3026
573
  case ARM_VLD3q32_UPD:
3027
595
  case ARM_VLD4q8:
3028
606
  case ARM_VLD4q16:
3029
614
  case ARM_VLD4q32:
3030
649
  case ARM_VLD4q8_UPD:
3031
691
  case ARM_VLD4q16_UPD:
3032
848
  case ARM_VLD4q32_UPD:
3033
848
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3034
848
                  Address, Decoder)))
3035
0
      return MCDisassembler_Fail;
3036
848
    break;
3037
3.80k
  default:
3038
3.80k
    break;
3039
5.92k
  }
3040
3041
  // Fourth output register
3042
5.92k
  switch (MCInst_getOpcode(Inst)) {
3043
41
  case ARM_VLD4d8:
3044
233
  case ARM_VLD4d16:
3045
241
  case ARM_VLD4d32:
3046
413
  case ARM_VLD4d8_UPD:
3047
630
  case ARM_VLD4d16_UPD:
3048
821
  case ARM_VLD4d32_UPD:
3049
821
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3050
821
                  Address, Decoder)))
3051
0
      return MCDisassembler_Fail;
3052
821
    break;
3053
821
  case ARM_VLD4q8:
3054
33
  case ARM_VLD4q16:
3055
41
  case ARM_VLD4q32:
3056
76
  case ARM_VLD4q8_UPD:
3057
118
  case ARM_VLD4q16_UPD:
3058
275
  case ARM_VLD4q32_UPD:
3059
275
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3060
275
                  Address, Decoder)))
3061
0
      return MCDisassembler_Fail;
3062
275
    break;
3063
4.82k
  default:
3064
4.82k
    break;
3065
5.92k
  }
3066
3067
  // Writeback operand
3068
5.92k
  switch (MCInst_getOpcode(Inst)) {
3069
25
  case ARM_VLD1d8wb_fixed:
3070
29
  case ARM_VLD1d16wb_fixed:
3071
66
  case ARM_VLD1d32wb_fixed:
3072
223
  case ARM_VLD1d64wb_fixed:
3073
249
  case ARM_VLD1d8wb_register:
3074
436
  case ARM_VLD1d16wb_register:
3075
455
  case ARM_VLD1d32wb_register:
3076
523
  case ARM_VLD1d64wb_register:
3077
565
  case ARM_VLD1q8wb_fixed:
3078
633
  case ARM_VLD1q16wb_fixed:
3079
670
  case ARM_VLD1q32wb_fixed:
3080
675
  case ARM_VLD1q64wb_fixed:
3081
884
  case ARM_VLD1q8wb_register:
3082
937
  case ARM_VLD1q16wb_register:
3083
1.00k
  case ARM_VLD1q32wb_register:
3084
1.04k
  case ARM_VLD1q64wb_register:
3085
1.06k
  case ARM_VLD1d8Twb_fixed:
3086
1.21k
  case ARM_VLD1d8Twb_register:
3087
1.23k
  case ARM_VLD1d16Twb_fixed:
3088
1.25k
  case ARM_VLD1d16Twb_register:
3089
1.40k
  case ARM_VLD1d32Twb_fixed:
3090
1.55k
  case ARM_VLD1d32Twb_register:
3091
1.61k
  case ARM_VLD1d64Twb_fixed:
3092
1.65k
  case ARM_VLD1d64Twb_register:
3093
1.67k
  case ARM_VLD1d8Qwb_fixed:
3094
1.69k
  case ARM_VLD1d8Qwb_register:
3095
1.74k
  case ARM_VLD1d16Qwb_fixed:
3096
1.76k
  case ARM_VLD1d16Qwb_register:
3097
1.76k
  case ARM_VLD1d32Qwb_fixed:
3098
1.94k
  case ARM_VLD1d32Qwb_register:
3099
1.96k
  case ARM_VLD1d64Qwb_fixed:
3100
2.01k
  case ARM_VLD1d64Qwb_register:
3101
2.16k
  case ARM_VLD2d8wb_fixed:
3102
2.19k
  case ARM_VLD2d16wb_fixed:
3103
2.35k
  case ARM_VLD2d32wb_fixed:
3104
2.38k
  case ARM_VLD2q8wb_fixed:
3105
2.45k
  case ARM_VLD2q16wb_fixed:
3106
2.46k
  case ARM_VLD2q32wb_fixed:
3107
2.51k
  case ARM_VLD2d8wb_register:
3108
2.55k
  case ARM_VLD2d16wb_register:
3109
2.59k
  case ARM_VLD2d32wb_register:
3110
2.65k
  case ARM_VLD2q8wb_register:
3111
2.68k
  case ARM_VLD2q16wb_register:
3112
2.72k
  case ARM_VLD2q32wb_register:
3113
2.77k
  case ARM_VLD2b8wb_fixed:
3114
2.79k
  case ARM_VLD2b16wb_fixed:
3115
2.79k
  case ARM_VLD2b32wb_fixed:
3116
2.84k
  case ARM_VLD2b8wb_register:
3117
2.85k
  case ARM_VLD2b16wb_register:
3118
3.07k
  case ARM_VLD2b32wb_register:
3119
3.07k
    MCOperand_CreateImm0(Inst, (0));
3120
3.07k
    break;
3121
62
  case ARM_VLD3d8_UPD:
3122
97
  case ARM_VLD3d16_UPD:
3123
252
  case ARM_VLD3d32_UPD:
3124
442
  case ARM_VLD3q8_UPD:
3125
535
  case ARM_VLD3q16_UPD:
3126
791
  case ARM_VLD3q32_UPD:
3127
963
  case ARM_VLD4d8_UPD:
3128
1.18k
  case ARM_VLD4d16_UPD:
3129
1.37k
  case ARM_VLD4d32_UPD:
3130
1.40k
  case ARM_VLD4q8_UPD:
3131
1.44k
  case ARM_VLD4q16_UPD:
3132
1.60k
  case ARM_VLD4q32_UPD:
3133
1.60k
    if (!Check(&S,
3134
1.60k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3135
0
      return MCDisassembler_Fail;
3136
1.60k
    break;
3137
1.60k
  default:
3138
1.24k
    break;
3139
5.92k
  }
3140
3141
  // AddrMode6 Base (register+alignment)
3142
5.92k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3143
0
    return MCDisassembler_Fail;
3144
3145
  // AddrMode6 Offset (register)
3146
5.92k
  switch (MCInst_getOpcode(Inst)) {
3147
4.01k
  default:
3148
    // The below have been updated to have explicit am6offset split
3149
    // between fixed and register offset. For those instructions not
3150
    // yet updated, we need to add an additional reg0 operand for the
3151
    // fixed variant.
3152
    //
3153
    // The fixed offset encodes as Rm == 0xd, so we check for that.
3154
4.01k
    if (Rm == 0xd) {
3155
87
      MCOperand_CreateReg0(Inst, (0));
3156
87
      break;
3157
87
    }
3158
    // Fall through to handle the register offset variant.
3159
    // fall through
3160
3.95k
  case ARM_VLD1d8wb_fixed:
3161
3.96k
  case ARM_VLD1d16wb_fixed:
3162
3.99k
  case ARM_VLD1d32wb_fixed:
3163
4.15k
  case ARM_VLD1d64wb_fixed:
3164
4.17k
  case ARM_VLD1d8Twb_fixed:
3165
4.18k
  case ARM_VLD1d16Twb_fixed:
3166
4.33k
  case ARM_VLD1d32Twb_fixed:
3167
4.40k
  case ARM_VLD1d64Twb_fixed:
3168
4.41k
  case ARM_VLD1d8Qwb_fixed:
3169
4.47k
  case ARM_VLD1d16Qwb_fixed:
3170
4.47k
  case ARM_VLD1d32Qwb_fixed:
3171
4.49k
  case ARM_VLD1d64Qwb_fixed:
3172
4.51k
  case ARM_VLD1d8wb_register:
3173
4.70k
  case ARM_VLD1d16wb_register:
3174
4.72k
  case ARM_VLD1d32wb_register:
3175
4.79k
  case ARM_VLD1d64wb_register:
3176
4.83k
  case ARM_VLD1q8wb_fixed:
3177
4.90k
  case ARM_VLD1q16wb_fixed:
3178
4.93k
  case ARM_VLD1q32wb_fixed:
3179
4.94k
  case ARM_VLD1q64wb_fixed:
3180
5.15k
  case ARM_VLD1q8wb_register:
3181
5.20k
  case ARM_VLD1q16wb_register:
3182
5.27k
  case ARM_VLD1q32wb_register:
3183
5.31k
  case ARM_VLD1q64wb_register:
3184
    // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3185
    // variant encodes Rm == 0xf. Anything else is a register offset post-
3186
    // increment and we need to add the register operand to the instruction.
3187
5.31k
    if (Rm != 0xD && Rm != 0xF &&
3188
3.36k
        !Check(&S,
3189
3.36k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3190
0
      return MCDisassembler_Fail;
3191
5.31k
    break;
3192
5.31k
  case ARM_VLD2d8wb_fixed:
3193
177
  case ARM_VLD2d16wb_fixed:
3194
341
  case ARM_VLD2d32wb_fixed:
3195
394
  case ARM_VLD2b8wb_fixed:
3196
410
  case ARM_VLD2b16wb_fixed:
3197
411
  case ARM_VLD2b32wb_fixed:
3198
440
  case ARM_VLD2q8wb_fixed:
3199
507
  case ARM_VLD2q16wb_fixed:
3200
521
  case ARM_VLD2q32wb_fixed:
3201
521
    break;
3202
5.92k
  }
3203
3204
5.92k
  return S;
3205
5.92k
}
3206
3207
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
3208
              uint64_t Address,
3209
              const void *Decoder)
3210
3.89k
{
3211
3.89k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3212
3.89k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3213
3.89k
  if (type == 6 && (align & 2))
3214
2
    return MCDisassembler_Fail;
3215
3.89k
  if (type == 7 && (align & 2))
3216
0
    return MCDisassembler_Fail;
3217
3.89k
  if (type == 10 && align == 3)
3218
0
    return MCDisassembler_Fail;
3219
3220
3.89k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3221
3.89k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3222
3.89k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3223
3.89k
}
3224
3225
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
3226
              uint64_t Address,
3227
              const void *Decoder)
3228
3.12k
{
3229
3.12k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3230
3.12k
  if (size == 3)
3231
0
    return MCDisassembler_Fail;
3232
3233
3.12k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3234
3.12k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3235
3.12k
  if (type == 8 && align == 3)
3236
0
    return MCDisassembler_Fail;
3237
3.12k
  if (type == 9 && align == 3)
3238
2
    return MCDisassembler_Fail;
3239
3240
3.11k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3241
3.11k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3242
3.11k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3243
3.12k
}
3244
3245
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
3246
              uint64_t Address,
3247
              const void *Decoder)
3248
1.87k
{
3249
1.87k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3250
1.87k
  if (size == 3)
3251
0
    return MCDisassembler_Fail;
3252
3253
1.87k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3254
1.87k
  if (align & 2)
3255
0
    return MCDisassembler_Fail;
3256
3257
1.87k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3258
1.87k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3259
1.87k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3260
1.87k
}
3261
3262
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
3263
              uint64_t Address,
3264
              const void *Decoder)
3265
2.15k
{
3266
2.15k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3267
2.15k
  if (size == 3)
3268
0
    return MCDisassembler_Fail;
3269
3270
2.15k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3271
2.15k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3272
2.15k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3273
2.15k
}
3274
3275
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
3276
           uint64_t Address, const void *Decoder)
3277
5.11k
{
3278
5.11k
  DecodeStatus S = MCDisassembler_Success;
3279
3280
5.11k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3281
5.11k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3282
5.11k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
3283
5.11k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3284
5.11k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
3285
5.11k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3286
3287
  // Writeback Operand
3288
5.11k
  switch (MCInst_getOpcode(Inst)) {
3289
56
  case ARM_VST1d8wb_fixed:
3290
59
  case ARM_VST1d16wb_fixed:
3291
113
  case ARM_VST1d32wb_fixed:
3292
150
  case ARM_VST1d64wb_fixed:
3293
207
  case ARM_VST1d8wb_register:
3294
448
  case ARM_VST1d16wb_register:
3295
463
  case ARM_VST1d32wb_register:
3296
511
  case ARM_VST1d64wb_register:
3297
525
  case ARM_VST1q8wb_fixed:
3298
537
  case ARM_VST1q16wb_fixed:
3299
712
  case ARM_VST1q32wb_fixed:
3300
730
  case ARM_VST1q64wb_fixed:
3301
780
  case ARM_VST1q8wb_register:
3302
806
  case ARM_VST1q16wb_register:
3303
820
  case ARM_VST1q32wb_register:
3304
841
  case ARM_VST1q64wb_register:
3305
854
  case ARM_VST1d8Twb_fixed:
3306
857
  case ARM_VST1d16Twb_fixed:
3307
866
  case ARM_VST1d32Twb_fixed:
3308
904
  case ARM_VST1d64Twb_fixed:
3309
921
  case ARM_VST1d8Twb_register:
3310
923
  case ARM_VST1d16Twb_register:
3311
969
  case ARM_VST1d32Twb_register:
3312
999
  case ARM_VST1d64Twb_register:
3313
1.03k
  case ARM_VST1d8Qwb_fixed:
3314
1.07k
  case ARM_VST1d16Qwb_fixed:
3315
1.24k
  case ARM_VST1d32Qwb_fixed:
3316
1.25k
  case ARM_VST1d64Qwb_fixed:
3317
1.31k
  case ARM_VST1d8Qwb_register:
3318
1.33k
  case ARM_VST1d16Qwb_register:
3319
1.34k
  case ARM_VST1d32Qwb_register:
3320
1.34k
  case ARM_VST1d64Qwb_register:
3321
1.40k
  case ARM_VST2d8wb_fixed:
3322
1.46k
  case ARM_VST2d16wb_fixed:
3323
1.47k
  case ARM_VST2d32wb_fixed:
3324
1.52k
  case ARM_VST2d8wb_register:
3325
1.54k
  case ARM_VST2d16wb_register:
3326
1.57k
  case ARM_VST2d32wb_register:
3327
1.58k
  case ARM_VST2q8wb_fixed:
3328
1.59k
  case ARM_VST2q16wb_fixed:
3329
1.63k
  case ARM_VST2q32wb_fixed:
3330
1.82k
  case ARM_VST2q8wb_register:
3331
1.93k
  case ARM_VST2q16wb_register:
3332
1.94k
  case ARM_VST2q32wb_register:
3333
1.97k
  case ARM_VST2b8wb_fixed:
3334
1.98k
  case ARM_VST2b16wb_fixed:
3335
2.01k
  case ARM_VST2b32wb_fixed:
3336
2.19k
  case ARM_VST2b8wb_register:
3337
2.35k
  case ARM_VST2b16wb_register:
3338
2.37k
  case ARM_VST2b32wb_register:
3339
2.37k
    if (Rm == 0xF)
3340
0
      return MCDisassembler_Fail;
3341
2.37k
    MCOperand_CreateImm0(Inst, (0));
3342
2.37k
    break;
3343
137
  case ARM_VST3d8_UPD:
3344
194
  case ARM_VST3d16_UPD:
3345
204
  case ARM_VST3d32_UPD:
3346
354
  case ARM_VST3q8_UPD:
3347
396
  case ARM_VST3q16_UPD:
3348
472
  case ARM_VST3q32_UPD:
3349
615
  case ARM_VST4d8_UPD:
3350
907
  case ARM_VST4d16_UPD:
3351
931
  case ARM_VST4d32_UPD:
3352
993
  case ARM_VST4q8_UPD:
3353
1.07k
  case ARM_VST4q16_UPD:
3354
1.15k
  case ARM_VST4q32_UPD:
3355
1.15k
    if (!Check(&S,
3356
1.15k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3357
0
      return MCDisassembler_Fail;
3358
1.15k
    break;
3359
1.59k
  default:
3360
1.59k
    break;
3361
5.11k
  }
3362
3363
  // AddrMode6 Base (register+alignment)
3364
5.11k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3365
0
    return MCDisassembler_Fail;
3366
3367
  // AddrMode6 Offset (register)
3368
5.11k
  switch (MCInst_getOpcode(Inst)) {
3369
4.17k
  default:
3370
4.17k
    if (Rm == 0xD)
3371
55
      MCOperand_CreateReg0(Inst, (0));
3372
4.12k
    else if (Rm != 0xF) {
3373
2.52k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
3374
2.52k
                    Decoder)))
3375
0
        return MCDisassembler_Fail;
3376
2.52k
    }
3377
4.17k
    break;
3378
4.17k
  case ARM_VST1d8wb_fixed:
3379
59
  case ARM_VST1d16wb_fixed:
3380
113
  case ARM_VST1d32wb_fixed:
3381
150
  case ARM_VST1d64wb_fixed:
3382
164
  case ARM_VST1q8wb_fixed:
3383
176
  case ARM_VST1q16wb_fixed:
3384
351
  case ARM_VST1q32wb_fixed:
3385
369
  case ARM_VST1q64wb_fixed:
3386
382
  case ARM_VST1d8Twb_fixed:
3387
385
  case ARM_VST1d16Twb_fixed:
3388
394
  case ARM_VST1d32Twb_fixed:
3389
432
  case ARM_VST1d64Twb_fixed:
3390
468
  case ARM_VST1d8Qwb_fixed:
3391
510
  case ARM_VST1d16Qwb_fixed:
3392
677
  case ARM_VST1d32Qwb_fixed:
3393
685
  case ARM_VST1d64Qwb_fixed:
3394
747
  case ARM_VST2d8wb_fixed:
3395
804
  case ARM_VST2d16wb_fixed:
3396
808
  case ARM_VST2d32wb_fixed:
3397
827
  case ARM_VST2q8wb_fixed:
3398
833
  case ARM_VST2q16wb_fixed:
3399
872
  case ARM_VST2q32wb_fixed:
3400
896
  case ARM_VST2b8wb_fixed:
3401
909
  case ARM_VST2b16wb_fixed:
3402
940
  case ARM_VST2b32wb_fixed:
3403
940
    break;
3404
5.11k
  }
3405
3406
  // First input register
3407
5.11k
  switch (MCInst_getOpcode(Inst)) {
3408
21
  case ARM_VST1q16:
3409
22
  case ARM_VST1q32:
3410
195
  case ARM_VST1q64:
3411
224
  case ARM_VST1q8:
3412
236
  case ARM_VST1q16wb_fixed:
3413
262
  case ARM_VST1q16wb_register:
3414
437
  case ARM_VST1q32wb_fixed:
3415
451
  case ARM_VST1q32wb_register:
3416
469
  case ARM_VST1q64wb_fixed:
3417
490
  case ARM_VST1q64wb_register:
3418
504
  case ARM_VST1q8wb_fixed:
3419
554
  case ARM_VST1q8wb_register:
3420
592
  case ARM_VST2d16:
3421
595
  case ARM_VST2d32:
3422
634
  case ARM_VST2d8:
3423
691
  case ARM_VST2d16wb_fixed:
3424
715
  case ARM_VST2d16wb_register:
3425
719
  case ARM_VST2d32wb_fixed:
3426
744
  case ARM_VST2d32wb_register:
3427
806
  case ARM_VST2d8wb_fixed:
3428
857
  case ARM_VST2d8wb_register:
3429
857
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3430
857
              Decoder)))
3431
1
      return MCDisassembler_Fail;
3432
856
    break;
3433
856
  case ARM_VST2b16:
3434
88
  case ARM_VST2b32:
3435
319
  case ARM_VST2b8:
3436
332
  case ARM_VST2b16wb_fixed:
3437
490
  case ARM_VST2b16wb_register:
3438
521
  case ARM_VST2b32wb_fixed:
3439
535
  case ARM_VST2b32wb_register:
3440
559
  case ARM_VST2b8wb_fixed:
3441
743
  case ARM_VST2b8wb_register:
3442
743
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3443
743
                    Decoder)))
3444
0
      return MCDisassembler_Fail;
3445
743
    break;
3446
3.51k
  default:
3447
3.51k
    if (!Check(&S,
3448
3.51k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3449
0
      return MCDisassembler_Fail;
3450
5.11k
  }
3451
3452
  // Second input register
3453
5.11k
  switch (MCInst_getOpcode(Inst)) {
3454
98
  case ARM_VST3d8:
3455
104
  case ARM_VST3d16:
3456
244
  case ARM_VST3d32:
3457
381
  case ARM_VST3d8_UPD:
3458
438
  case ARM_VST3d16_UPD:
3459
448
  case ARM_VST3d32_UPD:
3460
461
  case ARM_VST4d8:
3461
615
  case ARM_VST4d16:
3462
705
  case ARM_VST4d32:
3463
848
  case ARM_VST4d8_UPD:
3464
1.14k
  case ARM_VST4d16_UPD:
3465
1.16k
  case ARM_VST4d32_UPD:
3466
1.16k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
3467
1.16k
                  Address, Decoder)))
3468
0
      return MCDisassembler_Fail;
3469
1.16k
    break;
3470
1.16k
  case ARM_VST3q8:
3471
111
  case ARM_VST3q16:
3472
139
  case ARM_VST3q32:
3473
289
  case ARM_VST3q8_UPD:
3474
331
  case ARM_VST3q16_UPD:
3475
407
  case ARM_VST3q32_UPD:
3476
476
  case ARM_VST4q8:
3477
493
  case ARM_VST4q16:
3478
529
  case ARM_VST4q32:
3479
591
  case ARM_VST4q8_UPD:
3480
669
  case ARM_VST4q16_UPD:
3481
749
  case ARM_VST4q32_UPD:
3482
749
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3483
749
                  Address, Decoder)))
3484
0
      return MCDisassembler_Fail;
3485
749
    break;
3486
3.20k
  default:
3487
3.20k
    break;
3488
5.11k
  }
3489
3490
  // Third input register
3491
5.11k
  switch (MCInst_getOpcode(Inst)) {
3492
98
  case ARM_VST3d8:
3493
104
  case ARM_VST3d16:
3494
244
  case ARM_VST3d32:
3495
381
  case ARM_VST3d8_UPD:
3496
438
  case ARM_VST3d16_UPD:
3497
448
  case ARM_VST3d32_UPD:
3498
461
  case ARM_VST4d8:
3499
615
  case ARM_VST4d16:
3500
705
  case ARM_VST4d32:
3501
848
  case ARM_VST4d8_UPD:
3502
1.14k
  case ARM_VST4d16_UPD:
3503
1.16k
  case ARM_VST4d32_UPD:
3504
1.16k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3505
1.16k
                  Address, Decoder)))
3506
0
      return MCDisassembler_Fail;
3507
1.16k
    break;
3508
1.16k
  case ARM_VST3q8:
3509
111
  case ARM_VST3q16:
3510
139
  case ARM_VST3q32:
3511
289
  case ARM_VST3q8_UPD:
3512
331
  case ARM_VST3q16_UPD:
3513
407
  case ARM_VST3q32_UPD:
3514
476
  case ARM_VST4q8:
3515
493
  case ARM_VST4q16:
3516
529
  case ARM_VST4q32:
3517
591
  case ARM_VST4q8_UPD:
3518
669
  case ARM_VST4q16_UPD:
3519
749
  case ARM_VST4q32_UPD:
3520
749
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3521
749
                  Address, Decoder)))
3522
0
      return MCDisassembler_Fail;
3523
749
    break;
3524
3.20k
  default:
3525
3.20k
    break;
3526
5.11k
  }
3527
3528
  // Fourth input register
3529
5.11k
  switch (MCInst_getOpcode(Inst)) {
3530
13
  case ARM_VST4d8:
3531
167
  case ARM_VST4d16:
3532
257
  case ARM_VST4d32:
3533
400
  case ARM_VST4d8_UPD:
3534
692
  case ARM_VST4d16_UPD:
3535
716
  case ARM_VST4d32_UPD:
3536
716
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3537
716
                  Address, Decoder)))
3538
0
      return MCDisassembler_Fail;
3539
716
    break;
3540
716
  case ARM_VST4q8:
3541
86
  case ARM_VST4q16:
3542
122
  case ARM_VST4q32:
3543
184
  case ARM_VST4q8_UPD:
3544
262
  case ARM_VST4q16_UPD:
3545
342
  case ARM_VST4q32_UPD:
3546
342
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3547
342
                  Address, Decoder)))
3548
0
      return MCDisassembler_Fail;
3549
342
    break;
3550
4.06k
  default:
3551
4.06k
    break;
3552
5.11k
  }
3553
3554
5.11k
  return S;
3555
5.11k
}
3556
3557
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
3558
               uint64_t Address,
3559
               const void *Decoder)
3560
174
{
3561
174
  DecodeStatus S = MCDisassembler_Success;
3562
3563
174
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3564
174
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3565
174
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3566
174
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3567
174
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3568
174
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3569
3570
174
  if (size == 0 && align == 1)
3571
0
    return MCDisassembler_Fail;
3572
174
  align *= (1 << size);
3573
3574
174
  switch (MCInst_getOpcode(Inst)) {
3575
4
  case ARM_VLD1DUPq16:
3576
4
  case ARM_VLD1DUPq32:
3577
7
  case ARM_VLD1DUPq8:
3578
52
  case ARM_VLD1DUPq16wb_fixed:
3579
67
  case ARM_VLD1DUPq16wb_register:
3580
67
  case ARM_VLD1DUPq32wb_fixed:
3581
71
  case ARM_VLD1DUPq32wb_register:
3582
72
  case ARM_VLD1DUPq8wb_fixed:
3583
75
  case ARM_VLD1DUPq8wb_register:
3584
75
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3585
75
              Decoder)))
3586
0
      return MCDisassembler_Fail;
3587
75
    break;
3588
99
  default:
3589
99
    if (!Check(&S,
3590
99
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3591
0
      return MCDisassembler_Fail;
3592
99
    break;
3593
174
  }
3594
174
  if (Rm != 0xF) {
3595
75
    if (!Check(&S,
3596
75
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3597
0
      return MCDisassembler_Fail;
3598
75
  }
3599
3600
174
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3601
0
    return MCDisassembler_Fail;
3602
174
  MCOperand_CreateImm0(Inst, (align));
3603
3604
  // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3605
  // variant encodes Rm == 0xf. Anything else is a register offset post-
3606
  // increment and we need to add the register operand to the instruction.
3607
174
  if (Rm != 0xD && Rm != 0xF &&
3608
26
      !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3609
0
    return MCDisassembler_Fail;
3610
3611
174
  return S;
3612
174
}
3613
3614
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
3615
               uint64_t Address,
3616
               const void *Decoder)
3617
982
{
3618
982
  DecodeStatus S = MCDisassembler_Success;
3619
3620
982
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3621
982
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3622
982
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3623
982
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3624
982
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3625
982
  unsigned size = 1 << fieldFromInstruction_4(Insn, 6, 2);
3626
982
  align *= 2 * size;
3627
3628
982
  switch (MCInst_getOpcode(Inst)) {
3629
6
  case ARM_VLD2DUPd16:
3630
42
  case ARM_VLD2DUPd32:
3631
84
  case ARM_VLD2DUPd8:
3632
114
  case ARM_VLD2DUPd16wb_fixed:
3633
231
  case ARM_VLD2DUPd16wb_register:
3634
258
  case ARM_VLD2DUPd32wb_fixed:
3635
262
  case ARM_VLD2DUPd32wb_register:
3636
344
  case ARM_VLD2DUPd8wb_fixed:
3637
515
  case ARM_VLD2DUPd8wb_register:
3638
515
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3639
515
              Decoder)))
3640
1
      return MCDisassembler_Fail;
3641
514
    break;
3642
514
  case ARM_VLD2DUPd16x2:
3643
26
  case ARM_VLD2DUPd32x2:
3644
178
  case ARM_VLD2DUPd8x2:
3645
184
  case ARM_VLD2DUPd16x2wb_fixed:
3646
205
  case ARM_VLD2DUPd16x2wb_register:
3647
225
  case ARM_VLD2DUPd32x2wb_fixed:
3648
380
  case ARM_VLD2DUPd32x2wb_register:
3649
412
  case ARM_VLD2DUPd8x2wb_fixed:
3650
467
  case ARM_VLD2DUPd8x2wb_register:
3651
467
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3652
467
                    Decoder)))
3653
0
      return MCDisassembler_Fail;
3654
467
    break;
3655
467
  default:
3656
0
    if (!Check(&S,
3657
0
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3658
0
      return MCDisassembler_Fail;
3659
0
    break;
3660
982
  }
3661
3662
981
  if (Rm != 0xF)
3663
719
    MCOperand_CreateImm0(Inst, (0));
3664
3665
981
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3666
0
    return MCDisassembler_Fail;
3667
981
  MCOperand_CreateImm0(Inst, (align));
3668
3669
981
  if (Rm != 0xD && Rm != 0xF) {
3670
522
    if (!Check(&S,
3671
522
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3672
0
      return MCDisassembler_Fail;
3673
522
  }
3674
3675
981
  return S;
3676
981
}
3677
3678
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
3679
               uint64_t Address,
3680
               const void *Decoder)
3681
148
{
3682
148
  DecodeStatus S = MCDisassembler_Success;
3683
3684
148
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3685
148
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3686
148
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3687
148
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3688
148
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3689
3690
148
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3691
0
    return MCDisassembler_Fail;
3692
148
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3693
148
                Decoder)))
3694
0
    return MCDisassembler_Fail;
3695
148
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3696
148
                Address, Decoder)))
3697
0
    return MCDisassembler_Fail;
3698
148
  if (Rm != 0xF) {
3699
137
    if (!Check(&S,
3700
137
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3701
0
      return MCDisassembler_Fail;
3702
137
  }
3703
3704
148
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3705
0
    return MCDisassembler_Fail;
3706
148
  MCOperand_CreateImm0(Inst, (0));
3707
3708
148
  if (Rm == 0xD)
3709
18
    MCOperand_CreateReg0(Inst, (0));
3710
130
  else if (Rm != 0xF) {
3711
119
    if (!Check(&S,
3712
119
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3713
0
      return MCDisassembler_Fail;
3714
119
  }
3715
3716
148
  return S;
3717
148
}
3718
3719
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3720
               uint64_t Address,
3721
               const void *Decoder)
3722
203
{
3723
203
  DecodeStatus S = MCDisassembler_Success;
3724
3725
203
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3726
203
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3727
203
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3728
203
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3729
203
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3730
203
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3731
203
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3732
3733
203
  if (size == 0x3) {
3734
64
    if (align == 0)
3735
0
      return MCDisassembler_Fail;
3736
64
    align = 16;
3737
139
  } else {
3738
139
    if (size == 2) {
3739
77
      align *= 8;
3740
77
    } else {
3741
62
      size = 1 << size;
3742
62
      align *= 4 * size;
3743
62
    }
3744
139
  }
3745
3746
203
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3747
0
    return MCDisassembler_Fail;
3748
203
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3749
203
                Decoder)))
3750
0
    return MCDisassembler_Fail;
3751
203
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3752
203
                Address, Decoder)))
3753
0
    return MCDisassembler_Fail;
3754
203
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3 * inc) % 32,
3755
203
                Address, Decoder)))
3756
0
    return MCDisassembler_Fail;
3757
203
  if (Rm != 0xF) {
3758
137
    if (!Check(&S,
3759
137
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3760
0
      return MCDisassembler_Fail;
3761
137
  }
3762
3763
203
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3764
0
    return MCDisassembler_Fail;
3765
203
  MCOperand_CreateImm0(Inst, (align));
3766
3767
203
  if (Rm == 0xD)
3768
74
    MCOperand_CreateReg0(Inst, (0));
3769
129
  else if (Rm != 0xF) {
3770
63
    if (!Check(&S,
3771
63
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3772
0
      return MCDisassembler_Fail;
3773
63
  }
3774
3775
203
  return S;
3776
203
}
3777
3778
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Insn,
3779
            uint64_t Address,
3780
            const void *Decoder)
3781
856
{
3782
856
  DecodeStatus S = MCDisassembler_Success;
3783
3784
856
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3785
856
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3786
856
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3787
856
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3788
856
  imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3789
856
  imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3790
856
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3791
856
  unsigned Q = fieldFromInstruction_4(Insn, 6, 1);
3792
3793
856
  if (Q) {
3794
373
    if (!Check(&S,
3795
373
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3796
1
      return MCDisassembler_Fail;
3797
483
  } else {
3798
483
    if (!Check(&S,
3799
483
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3800
0
      return MCDisassembler_Fail;
3801
483
  }
3802
3803
855
  MCOperand_CreateImm0(Inst, (imm));
3804
3805
855
  switch (MCInst_getOpcode(Inst)) {
3806
41
  case ARM_VORRiv4i16:
3807
181
  case ARM_VORRiv2i32:
3808
237
  case ARM_VBICiv4i16:
3809
264
  case ARM_VBICiv2i32:
3810
264
    if (!Check(&S,
3811
264
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3812
0
      return MCDisassembler_Fail;
3813
264
    break;
3814
264
  case ARM_VORRiv8i16:
3815
18
  case ARM_VORRiv4i32:
3816
59
  case ARM_VBICiv8i16:
3817
69
  case ARM_VBICiv4i32:
3818
69
    if (!Check(&S,
3819
69
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3820
0
      return MCDisassembler_Fail;
3821
69
    break;
3822
522
  default:
3823
522
    break;
3824
855
  }
3825
3826
855
  return S;
3827
855
}
3828
3829
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Insn,
3830
                 uint64_t Address,
3831
                 const void *Decoder)
3832
429
{
3833
429
  DecodeStatus S = MCDisassembler_Success;
3834
3835
429
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
3836
429
           fieldFromInstruction_4(Insn, 13, 3));
3837
429
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
3838
429
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3839
429
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3840
429
  imm |= fieldFromInstruction_4(Insn, 28, 1) << 7;
3841
429
  imm |= cmode << 8;
3842
429
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3843
3844
429
  if (cmode == 0xF && MCInst_getOpcode(Inst) == ARM_MVE_VMVNimmi32)
3845
0
    return MCDisassembler_Fail;
3846
3847
429
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3848
252
    return MCDisassembler_Fail;
3849
3850
177
  MCOperand_CreateImm0(Inst, (imm));
3851
3852
177
  MCOperand_CreateImm0(Inst, (ARMVCC_None));
3853
177
  MCOperand_CreateReg0(Inst, (0));
3854
177
  MCOperand_CreateImm0(Inst, (0));
3855
3856
177
  return S;
3857
429
}
3858
3859
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
3860
               uint64_t Address,
3861
               const void *Decoder)
3862
455
{
3863
455
  DecodeStatus S = MCDisassembler_Success;
3864
3865
455
  unsigned Qd = fieldFromInstruction_4(Insn, 13, 3);
3866
455
  Qd |= fieldFromInstruction_4(Insn, 22, 1) << 3;
3867
455
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3868
43
    return MCDisassembler_Fail;
3869
412
  MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3870
3871
412
  unsigned Qn = fieldFromInstruction_4(Insn, 17, 3);
3872
412
  Qn |= fieldFromInstruction_4(Insn, 7, 1) << 3;
3873
412
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
3874
96
    return MCDisassembler_Fail;
3875
316
  unsigned Qm = fieldFromInstruction_4(Insn, 1, 3);
3876
316
  Qm |= fieldFromInstruction_4(Insn, 5, 1) << 3;
3877
316
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
3878
44
    return MCDisassembler_Fail;
3879
272
  if (!fieldFromInstruction_4(Insn, 12,
3880
272
            1)) // I bit clear => need input FPSCR
3881
223
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3882
272
  MCOperand_CreateImm0(Inst, (Qd));
3883
3884
272
  return S;
3885
316
}
3886
3887
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3888
               uint64_t Address,
3889
               const void *Decoder)
3890
39
{
3891
39
  DecodeStatus S = MCDisassembler_Success;
3892
3893
39
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3894
39
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3895
39
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3896
39
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3897
39
  unsigned size = fieldFromInstruction_4(Insn, 18, 2);
3898
3899
39
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3900
1
    return MCDisassembler_Fail;
3901
38
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3902
0
    return MCDisassembler_Fail;
3903
38
  MCOperand_CreateImm0(Inst, (8 << size));
3904
3905
38
  return S;
3906
38
}
3907
3908
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3909
           uint64_t Address, const void *Decoder)
3910
1.08k
{
3911
1.08k
  MCOperand_CreateImm0(Inst, (8 - Val));
3912
1.08k
  return MCDisassembler_Success;
3913
1.08k
}
3914
3915
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3916
            uint64_t Address, const void *Decoder)
3917
792
{
3918
792
  MCOperand_CreateImm0(Inst, (16 - Val));
3919
792
  return MCDisassembler_Success;
3920
792
}
3921
3922
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3923
            uint64_t Address, const void *Decoder)
3924
892
{
3925
892
  MCOperand_CreateImm0(Inst, (32 - Val));
3926
892
  return MCDisassembler_Success;
3927
892
}
3928
3929
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3930
            uint64_t Address, const void *Decoder)
3931
1.16k
{
3932
1.16k
  MCOperand_CreateImm0(Inst, (64 - Val));
3933
1.16k
  return MCDisassembler_Success;
3934
1.16k
}
3935
3936
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3937
           uint64_t Address, const void *Decoder)
3938
627
{
3939
627
  DecodeStatus S = MCDisassembler_Success;
3940
3941
627
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3942
627
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3943
627
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3944
627
  Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3945
627
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3946
627
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3947
627
  unsigned op = fieldFromInstruction_4(Insn, 6, 1);
3948
3949
627
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3950
0
    return MCDisassembler_Fail;
3951
627
  if (op) {
3952
291
    if (!Check(&S,
3953
291
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3954
0
      return MCDisassembler_Fail; // Writeback
3955
291
  }
3956
3957
627
  switch (MCInst_getOpcode(Inst)) {
3958
69
  case ARM_VTBL2:
3959
114
  case ARM_VTBX2:
3960
114
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address,
3961
114
              Decoder)))
3962
0
      return MCDisassembler_Fail;
3963
114
    break;
3964
513
  default:
3965
513
    if (!Check(&S,
3966
513
         DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3967
0
      return MCDisassembler_Fail;
3968
627
  }
3969
3970
627
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3971
0
    return MCDisassembler_Fail;
3972
3973
627
  return S;
3974
627
}
3975
3976
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3977
               uint64_t Address,
3978
               const void *Decoder)
3979
11.4k
{
3980
11.4k
  DecodeStatus S = MCDisassembler_Success;
3981
3982
11.4k
  unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3983
11.4k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3984
3985
11.4k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3986
0
    return MCDisassembler_Fail;
3987
3988
11.4k
  switch (MCInst_getOpcode(Inst)) {
3989
0
  default:
3990
0
    return MCDisassembler_Fail;
3991
6.35k
  case ARM_tADR:
3992
6.35k
    break; // tADR does not explicitly represent the PC as an operand.
3993
5.07k
  case ARM_tADDrSPi:
3994
5.07k
    MCOperand_CreateReg0(Inst, (ARM_SP));
3995
5.07k
    break;
3996
11.4k
  }
3997
3998
11.4k
  MCOperand_CreateImm0(Inst, (imm));
3999
11.4k
  return S;
4000
11.4k
}
4001
4002
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
4003
           uint64_t Address, const void *Decoder)
4004
3.55k
{
4005
3.55k
  if (!tryAddingSymbolicOperand(
4006
3.55k
        Address, Address + SignExtend32((Val << 1), 12) + 4, true,
4007
3.55k
        2, Inst, Decoder))
4008
3.55k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 12)));
4009
3.55k
  return MCDisassembler_Success;
4010
3.55k
}
4011
4012
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
4013
              uint64_t Address, const void *Decoder)
4014
1.11k
{
4015
1.11k
  if (!tryAddingSymbolicOperand(Address,
4016
1.11k
              Address + SignExtend32((Val), 21) + 4,
4017
1.11k
              true, 4, Inst, Decoder))
4018
1.11k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val), 21)));
4019
1.11k
  return MCDisassembler_Success;
4020
1.11k
}
4021
4022
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
4023
              uint64_t Address,
4024
              const void *Decoder)
4025
2.66k
{
4026
2.66k
  if (!tryAddingSymbolicOperand(Address, Address + (Val << 1) + 4, true,
4027
2.66k
              2, Inst, Decoder))
4028
2.66k
    MCOperand_CreateImm0(Inst, (Val << 1));
4029
2.66k
  return MCDisassembler_Success;
4030
2.66k
}
4031
4032
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
4033
            uint64_t Address, const void *Decoder)
4034
8.14k
{
4035
8.14k
  DecodeStatus S = MCDisassembler_Success;
4036
4037
8.14k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4038
8.14k
  unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
4039
4040
8.14k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4041
0
    return MCDisassembler_Fail;
4042
8.14k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
4043
0
    return MCDisassembler_Fail;
4044
4045
8.14k
  return S;
4046
8.14k
}
4047
4048
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
4049
            uint64_t Address, const void *Decoder)
4050
42.4k
{
4051
42.4k
  DecodeStatus S = MCDisassembler_Success;
4052
4053
42.4k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4054
42.4k
  unsigned imm = fieldFromInstruction_4(Val, 3, 5);
4055
4056
42.4k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4057
0
    return MCDisassembler_Fail;
4058
42.4k
  MCOperand_CreateImm0(Inst, (imm));
4059
4060
42.4k
  return S;
4061
42.4k
}
4062
4063
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
4064
            uint64_t Address, const void *Decoder)
4065
3.30k
{
4066
3.30k
  unsigned imm = Val << 2;
4067
4068
3.30k
  MCOperand_CreateImm0(Inst, (imm));
4069
3.30k
  tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4,
4070
3.30k
          Decoder);
4071
4072
3.30k
  return MCDisassembler_Success;
4073
3.30k
}
4074
4075
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
4076
            uint64_t Address, const void *Decoder)
4077
9.98k
{
4078
9.98k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4079
9.98k
  MCOperand_CreateImm0(Inst, (Val));
4080
4081
9.98k
  return MCDisassembler_Success;
4082
9.98k
}
4083
4084
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
4085
            uint64_t Address, const void *Decoder)
4086
636
{
4087
636
  DecodeStatus S = MCDisassembler_Success;
4088
4089
636
  unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
4090
636
  unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
4091
636
  unsigned imm = fieldFromInstruction_4(Val, 0, 2);
4092
4093
  // Thumb stores cannot use PC as dest register.
4094
636
  switch (MCInst_getOpcode(Inst)) {
4095
23
  case ARM_t2STRHs:
4096
88
  case ARM_t2STRBs:
4097
246
  case ARM_t2STRs:
4098
246
    if (Rn == 15)
4099
0
      return MCDisassembler_Fail;
4100
246
    break;
4101
390
  default:
4102
390
    break;
4103
636
  }
4104
4105
636
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4106
0
    return MCDisassembler_Fail;
4107
636
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4108
0
    return MCDisassembler_Fail;
4109
636
  MCOperand_CreateImm0(Inst, (imm));
4110
4111
636
  return S;
4112
636
}
4113
4114
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
4115
              uint64_t Address, const void *Decoder)
4116
927
{
4117
927
  DecodeStatus S = MCDisassembler_Success;
4118
4119
927
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4120
927
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4121
4122
927
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4123
927
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4124
4125
927
  if (Rn == 15) {
4126
537
    switch (MCInst_getOpcode(Inst)) {
4127
23
    case ARM_t2LDRBs:
4128
23
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4129
23
      break;
4130
152
    case ARM_t2LDRHs:
4131
152
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4132
152
      break;
4133
6
    case ARM_t2LDRSHs:
4134
6
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4135
6
      break;
4136
77
    case ARM_t2LDRSBs:
4137
77
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4138
77
      break;
4139
7
    case ARM_t2LDRs:
4140
7
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4141
7
      break;
4142
60
    case ARM_t2PLDs:
4143
60
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4144
60
      break;
4145
212
    case ARM_t2PLIs:
4146
212
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4147
212
      break;
4148
0
    default:
4149
0
      return MCDisassembler_Fail;
4150
537
    }
4151
4152
537
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4153
537
  }
4154
4155
390
  if (Rt == 15) {
4156
293
    switch (MCInst_getOpcode(Inst)) {
4157
0
    case ARM_t2LDRSHs:
4158
0
      return MCDisassembler_Fail;
4159
0
    case ARM_t2LDRHs:
4160
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWs));
4161
0
      break;
4162
0
    case ARM_t2LDRSBs:
4163
0
      MCInst_setOpcode(Inst, (ARM_t2PLIs));
4164
0
      break;
4165
293
    default:
4166
293
      break;
4167
293
    }
4168
293
  }
4169
4170
390
  switch (MCInst_getOpcode(Inst)) {
4171
10
  case ARM_t2PLDs:
4172
10
    break;
4173
12
  case ARM_t2PLIs:
4174
12
    if (!hasV7Ops)
4175
0
      return MCDisassembler_Fail;
4176
12
    break;
4177
271
  case ARM_t2PLDWs:
4178
271
    if (!hasV7Ops || !hasMP)
4179
0
      return MCDisassembler_Fail;
4180
271
    break;
4181
271
  default:
4182
97
    if (!Check(&S,
4183
97
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4184
0
      return MCDisassembler_Fail;
4185
390
  }
4186
4187
390
  unsigned addrmode = fieldFromInstruction_4(Insn, 4, 2);
4188
390
  addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
4189
390
  addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
4190
390
  if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
4191
0
    return MCDisassembler_Fail;
4192
4193
390
  return S;
4194
390
}
4195
4196
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
4197
             uint64_t Address, const void *Decoder)
4198
733
{
4199
733
  DecodeStatus S = MCDisassembler_Success;
4200
4201
733
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4202
733
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4203
733
  unsigned U = fieldFromInstruction_4(Insn, 9, 1);
4204
733
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4205
733
  imm |= (U << 8);
4206
733
  imm |= (Rn << 9);
4207
733
  unsigned add = fieldFromInstruction_4(Insn, 9, 1);
4208
4209
733
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4210
733
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4211
4212
733
  if (Rn == 15) {
4213
319
    switch (MCInst_getOpcode(Inst)) {
4214
26
    case ARM_t2LDRi8:
4215
26
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4216
26
      break;
4217
41
    case ARM_t2LDRBi8:
4218
41
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4219
41
      break;
4220
11
    case ARM_t2LDRSBi8:
4221
11
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4222
11
      break;
4223
42
    case ARM_t2LDRHi8:
4224
42
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4225
42
      break;
4226
46
    case ARM_t2LDRSHi8:
4227
46
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4228
46
      break;
4229
7
    case ARM_t2PLDi8:
4230
7
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4231
7
      break;
4232
145
    case ARM_t2PLIi8:
4233
145
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4234
145
      break;
4235
1
    default:
4236
1
      return MCDisassembler_Fail;
4237
319
    }
4238
318
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4239
319
  }
4240
4241
414
  if (Rt == 15) {
4242
149
    switch (MCInst_getOpcode(Inst)) {
4243
0
    case ARM_t2LDRSHi8:
4244
0
      return MCDisassembler_Fail;
4245
0
    case ARM_t2LDRHi8:
4246
0
      if (!add)
4247
0
        MCInst_setOpcode(Inst, (ARM_t2PLDWi8));
4248
0
      break;
4249
0
    case ARM_t2LDRSBi8:
4250
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi8));
4251
0
      break;
4252
149
    default:
4253
149
      break;
4254
149
    }
4255
149
  }
4256
4257
414
  switch (MCInst_getOpcode(Inst)) {
4258
12
  case ARM_t2PLDi8:
4259
12
    break;
4260
120
  case ARM_t2PLIi8:
4261
120
    if (!hasV7Ops)
4262
0
      return MCDisassembler_Fail;
4263
120
    break;
4264
120
  case ARM_t2PLDWi8:
4265
14
    if (!hasV7Ops || !hasMP)
4266
0
      return MCDisassembler_Fail;
4267
14
    break;
4268
268
  default:
4269
268
    if (!Check(&S,
4270
268
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4271
0
      return MCDisassembler_Fail;
4272
414
  }
4273
4274
414
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4275
0
    return MCDisassembler_Fail;
4276
414
  return S;
4277
414
}
4278
4279
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
4280
              uint64_t Address, const void *Decoder)
4281
1.24k
{
4282
1.24k
  DecodeStatus S = MCDisassembler_Success;
4283
4284
1.24k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4285
1.24k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4286
1.24k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4287
1.24k
  imm |= (Rn << 13);
4288
4289
1.24k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4290
1.24k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4291
4292
1.24k
  if (Rn == 15) {
4293
454
    switch (MCInst_getOpcode(Inst)) {
4294
12
    case ARM_t2LDRi12:
4295
12
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4296
12
      break;
4297
63
    case ARM_t2LDRHi12:
4298
63
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4299
63
      break;
4300
57
    case ARM_t2LDRSHi12:
4301
57
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4302
57
      break;
4303
152
    case ARM_t2LDRBi12:
4304
152
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4305
152
      break;
4306
115
    case ARM_t2LDRSBi12:
4307
115
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4308
115
      break;
4309
2
    case ARM_t2PLDi12:
4310
2
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4311
2
      break;
4312
53
    case ARM_t2PLIi12:
4313
53
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4314
53
      break;
4315
0
    default:
4316
0
      return MCDisassembler_Fail;
4317
454
    }
4318
454
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4319
454
  }
4320
4321
788
  if (Rt == 15) {
4322
310
    switch (MCInst_getOpcode(Inst)) {
4323
1
    case ARM_t2LDRSHi12:
4324
1
      return MCDisassembler_Fail;
4325
0
    case ARM_t2LDRHi12:
4326
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWi12));
4327
0
      break;
4328
0
    case ARM_t2LDRSBi12:
4329
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi12));
4330
0
      break;
4331
309
    default:
4332
309
      break;
4333
310
    }
4334
310
  }
4335
4336
787
  switch (MCInst_getOpcode(Inst)) {
4337
9
  case ARM_t2PLDi12:
4338
9
    break;
4339
84
  case ARM_t2PLIi12:
4340
84
    if (!hasV7Ops)
4341
0
      return MCDisassembler_Fail;
4342
84
    break;
4343
215
  case ARM_t2PLDWi12:
4344
215
    if (!hasV7Ops || !hasMP)
4345
0
      return MCDisassembler_Fail;
4346
215
    break;
4347
479
  default:
4348
479
    if (!Check(&S,
4349
479
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4350
0
      return MCDisassembler_Fail;
4351
787
  }
4352
4353
787
  if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
4354
0
    return MCDisassembler_Fail;
4355
787
  return S;
4356
787
}
4357
4358
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
4359
          const void *Decoder)
4360
516
{
4361
516
  DecodeStatus S = MCDisassembler_Success;
4362
4363
516
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4364
516
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4365
516
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4366
516
  imm |= (Rn << 9);
4367
4368
516
  if (Rn == 15) {
4369
146
    switch (MCInst_getOpcode(Inst)) {
4370
11
    case ARM_t2LDRT:
4371
11
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4372
11
      break;
4373
10
    case ARM_t2LDRBT:
4374
10
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4375
10
      break;
4376
106
    case ARM_t2LDRHT:
4377
106
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4378
106
      break;
4379
15
    case ARM_t2LDRSBT:
4380
15
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4381
15
      break;
4382
4
    case ARM_t2LDRSHT:
4383
4
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4384
4
      break;
4385
0
    default:
4386
0
      return MCDisassembler_Fail;
4387
146
    }
4388
146
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4389
146
  }
4390
4391
370
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4392
0
    return MCDisassembler_Fail;
4393
370
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4394
0
    return MCDisassembler_Fail;
4395
370
  return S;
4396
370
}
4397
4398
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
4399
              uint64_t Address, const void *Decoder)
4400
2.47k
{
4401
2.47k
  DecodeStatus S = MCDisassembler_Success;
4402
4403
2.47k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4404
2.47k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
4405
2.47k
  int imm = fieldFromInstruction_4(Insn, 0, 12);
4406
4407
2.47k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4408
4409
2.47k
  if (Rt == 15) {
4410
641
    switch (MCInst_getOpcode(Inst)) {
4411
3
    case ARM_t2LDRBpci:
4412
43
    case ARM_t2LDRHpci:
4413
43
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4414
43
      break;
4415
9
    case ARM_t2LDRSBpci:
4416
9
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4417
9
      break;
4418
3
    case ARM_t2LDRSHpci:
4419
3
      return MCDisassembler_Fail;
4420
586
    default:
4421
586
      break;
4422
641
    }
4423
641
  }
4424
4425
2.47k
  switch (MCInst_getOpcode(Inst)) {
4426
171
  case ARM_t2PLDpci:
4427
171
    break;
4428
462
  case ARM_t2PLIpci:
4429
462
    if (!hasV7Ops)
4430
0
      return MCDisassembler_Fail;
4431
462
    break;
4432
1.84k
  default:
4433
1.84k
    if (!Check(&S,
4434
1.84k
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4435
0
      return MCDisassembler_Fail;
4436
2.47k
  }
4437
4438
2.47k
  if (!U) {
4439
    // Special case for #-0.
4440
2.02k
    if (imm == 0)
4441
339
      imm = INT32_MIN;
4442
1.68k
    else
4443
1.68k
      imm = -imm;
4444
2.02k
  }
4445
2.47k
  MCOperand_CreateImm0(Inst, (imm));
4446
4447
2.47k
  return S;
4448
2.47k
}
4449
4450
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
4451
           const void *Decoder)
4452
3.78k
{
4453
3.78k
  if (Val == 0)
4454
451
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4455
3.33k
  else {
4456
3.33k
    int imm = Val & 0xFF;
4457
4458
3.33k
    if (!(Val & 0x100))
4459
1.28k
      imm *= -1;
4460
3.33k
    MCOperand_CreateImm0(Inst, (imm * 4));
4461
3.33k
  }
4462
4463
3.78k
  return MCDisassembler_Success;
4464
3.78k
}
4465
4466
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
4467
           const void *Decoder)
4468
1.47k
{
4469
1.47k
  if (Val == 0)
4470
549
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4471
925
  else {
4472
925
    int imm = Val & 0x7F;
4473
4474
925
    if (!(Val & 0x80))
4475
390
      imm *= -1;
4476
925
    MCOperand_CreateImm0(Inst, (imm * 4));
4477
925
  }
4478
4479
1.47k
  return MCDisassembler_Success;
4480
1.47k
}
4481
4482
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
4483
             uint64_t Address,
4484
             const void *Decoder)
4485
2.96k
{
4486
2.96k
  DecodeStatus S = MCDisassembler_Success;
4487
4488
2.96k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4489
2.96k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4490
4491
2.96k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4492
0
    return MCDisassembler_Fail;
4493
2.96k
  if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
4494
0
    return MCDisassembler_Fail;
4495
4496
2.96k
  return S;
4497
2.96k
}
4498
4499
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
4500
             uint64_t Address,
4501
             const void *Decoder)
4502
1.47k
{
4503
1.47k
  DecodeStatus S = MCDisassembler_Success;
4504
4505
1.47k
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4506
1.47k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4507
4508
1.47k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4509
0
    return MCDisassembler_Fail;
4510
1.47k
  if (!Check(&S, DecodeT2Imm7S4(Inst, imm, Address, Decoder)))
4511
0
    return MCDisassembler_Fail;
4512
4513
1.47k
  return S;
4514
1.47k
}
4515
4516
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
4517
            uint64_t Address,
4518
            const void *Decoder)
4519
217
{
4520
217
  DecodeStatus S = MCDisassembler_Success;
4521
4522
217
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4523
217
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4524
4525
217
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4526
0
    return MCDisassembler_Fail;
4527
4528
217
  MCOperand_CreateImm0(Inst, (imm));
4529
4530
217
  return S;
4531
217
}
4532
4533
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
4534
         const void *Decoder)
4535
1.68k
{
4536
1.68k
  int imm = Val & 0xFF;
4537
1.68k
  if (Val == 0)
4538
39
    imm = INT32_MIN;
4539
1.64k
  else if (!(Val & 0x100))
4540
771
    imm *= -1;
4541
1.68k
  MCOperand_CreateImm0(Inst, (imm));
4542
4543
1.68k
  return MCDisassembler_Success;
4544
1.68k
}
4545
4546
#define DEFINE_DecodeT2Imm7(shift) \
4547
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
4548
              unsigned Val, \
4549
              uint64_t Address, \
4550
              const void *Decoder) \
4551
3.66k
  { \
4552
3.66k
    int imm = Val & 0x7F; \
4553
3.66k
    if (Val == 0) \
4554
3.66k
      imm = INT32_MIN; \
4555
3.66k
    else if (!(Val & 0x80)) \
4556
2.34k
      imm *= -1; \
4557
3.66k
    if (imm != INT32_MIN) \
4558
3.66k
      imm *= (1U << shift); \
4559
3.66k
    MCOperand_CreateImm0(Inst, (imm)); \
4560
3.66k
\
4561
3.66k
    return MCDisassembler_Success; \
4562
3.66k
  }
4563
1.77k
DEFINE_DecodeT2Imm7(0);
4564
1.14k
DEFINE_DecodeT2Imm7(1);
4565
746
DEFINE_DecodeT2Imm7(2);
4566
4567
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
4568
           uint64_t Address, const void *Decoder)
4569
1.68k
{
4570
1.68k
  DecodeStatus S = MCDisassembler_Success;
4571
4572
1.68k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4573
1.68k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4574
4575
  // Thumb stores cannot use PC as dest register.
4576
1.68k
  switch (MCInst_getOpcode(Inst)) {
4577
20
  case ARM_t2STRT:
4578
65
  case ARM_t2STRBT:
4579
268
  case ARM_t2STRHT:
4580
296
  case ARM_t2STRi8:
4581
463
  case ARM_t2STRHi8:
4582
475
  case ARM_t2STRBi8:
4583
475
    if (Rn == 15)
4584
2
      return MCDisassembler_Fail;
4585
473
    break;
4586
1.20k
  default:
4587
1.20k
    break;
4588
1.68k
  }
4589
4590
  // Some instructions always use an additive offset.
4591
1.68k
  switch (MCInst_getOpcode(Inst)) {
4592
184
  case ARM_t2LDRT:
4593
243
  case ARM_t2LDRBT:
4594
298
  case ARM_t2LDRHT:
4595
319
  case ARM_t2LDRSBT:
4596
370
  case ARM_t2LDRSHT:
4597
390
  case ARM_t2STRT:
4598
435
  case ARM_t2STRBT:
4599
638
  case ARM_t2STRHT:
4600
638
    imm |= 0x100;
4601
638
    break;
4602
1.04k
  default:
4603
1.04k
    break;
4604
1.68k
  }
4605
4606
1.68k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4607
0
    return MCDisassembler_Fail;
4608
1.68k
  if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
4609
0
    return MCDisassembler_Fail;
4610
4611
1.68k
  return S;
4612
1.68k
}
4613
4614
#define DEFINE_DecodeTAddrModeImm7(shift) \
4615
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
4616
    MCInst * Inst, unsigned Val, uint64_t Address, \
4617
    const void *Decoder) \
4618
1.25k
  { \
4619
1.25k
    DecodeStatus S = MCDisassembler_Success; \
4620
1.25k
\
4621
1.25k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
1.25k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
1.25k
\
4624
1.25k
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
1.25k
                   Decoder))) \
4626
1.25k
      return MCDisassembler_Fail; \
4627
1.25k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
1.25k
                 Decoder))) \
4629
1.25k
      return MCDisassembler_Fail; \
4630
1.25k
\
4631
1.25k
    return S; \
4632
1.25k
  }
ARMDisassembler.c:DecodeTAddrModeImm7_0
Line
Count
Source
4618
756
  { \
4619
756
    DecodeStatus S = MCDisassembler_Success; \
4620
756
\
4621
756
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
756
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
756
\
4624
756
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
756
                   Decoder))) \
4626
756
      return MCDisassembler_Fail; \
4627
756
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
756
                 Decoder))) \
4629
756
      return MCDisassembler_Fail; \
4630
756
\
4631
756
    return S; \
4632
756
  }
ARMDisassembler.c:DecodeTAddrModeImm7_1
Line
Count
Source
4618
496
  { \
4619
496
    DecodeStatus S = MCDisassembler_Success; \
4620
496
\
4621
496
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
496
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
496
\
4624
496
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
496
                   Decoder))) \
4626
496
      return MCDisassembler_Fail; \
4627
496
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
496
                 Decoder))) \
4629
496
      return MCDisassembler_Fail; \
4630
496
\
4631
496
    return S; \
4632
496
  }
4633
DEFINE_DecodeTAddrModeImm7(0);
4634
DEFINE_DecodeTAddrModeImm7(1);
4635
4636
#define DEFINE_DecodeT2AddrModeImm7(shift, WriteBack) \
4637
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
4638
           CONCAT(shift, WriteBack))( \
4639
    MCInst * Inst, unsigned Val, uint64_t Address, \
4640
    const void *Decoder) \
4641
1.91k
  { \
4642
1.91k
    DecodeStatus S = MCDisassembler_Success; \
4643
1.91k
\
4644
1.91k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
1.91k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
1.91k
    if (WriteBack) { \
4647
1.28k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
1.28k
                 Inst, Rn, Address, Decoder))) \
4649
1.28k
        return MCDisassembler_Fail; \
4650
1.28k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
631
                Inst, Rn, Address, Decoder))) \
4652
631
      return MCDisassembler_Fail; \
4653
1.91k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
1.91k
                 Decoder))) \
4655
1.91k
      return MCDisassembler_Fail; \
4656
1.91k
\
4657
1.91k
    return S; \
4658
1.91k
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_0
Line
Count
Source
4641
271
  { \
4642
271
    DecodeStatus S = MCDisassembler_Success; \
4643
271
\
4644
271
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
271
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
271
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
271
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
271
                Inst, Rn, Address, Decoder))) \
4652
271
      return MCDisassembler_Fail; \
4653
271
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
271
                 Decoder))) \
4655
271
      return MCDisassembler_Fail; \
4656
271
\
4657
271
    return S; \
4658
271
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_0
Line
Count
Source
4641
129
  { \
4642
129
    DecodeStatus S = MCDisassembler_Success; \
4643
129
\
4644
129
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
129
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
129
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
129
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
129
                Inst, Rn, Address, Decoder))) \
4652
129
      return MCDisassembler_Fail; \
4653
129
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
129
                 Decoder))) \
4655
129
      return MCDisassembler_Fail; \
4656
129
\
4657
129
    return S; \
4658
129
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_1
Line
Count
Source
4641
414
  { \
4642
414
    DecodeStatus S = MCDisassembler_Success; \
4643
414
\
4644
414
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
414
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
414
    if (WriteBack) { \
4647
414
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
414
                 Inst, Rn, Address, Decoder))) \
4649
414
        return MCDisassembler_Fail; \
4650
414
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
414
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
414
                 Decoder))) \
4655
414
      return MCDisassembler_Fail; \
4656
414
\
4657
414
    return S; \
4658
414
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_1
Line
Count
Source
4641
476
  { \
4642
476
    DecodeStatus S = MCDisassembler_Success; \
4643
476
\
4644
476
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
476
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
476
    if (WriteBack) { \
4647
476
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
476
                 Inst, Rn, Address, Decoder))) \
4649
476
        return MCDisassembler_Fail; \
4650
476
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
476
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
476
                 Decoder))) \
4655
476
      return MCDisassembler_Fail; \
4656
476
\
4657
476
    return S; \
4658
476
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_0
Line
Count
Source
4641
231
  { \
4642
231
    DecodeStatus S = MCDisassembler_Success; \
4643
231
\
4644
231
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
231
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
231
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
231
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
231
                Inst, Rn, Address, Decoder))) \
4652
231
      return MCDisassembler_Fail; \
4653
231
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
231
                 Decoder))) \
4655
231
      return MCDisassembler_Fail; \
4656
231
\
4657
231
    return S; \
4658
231
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_1
Line
Count
Source
4641
392
  { \
4642
392
    DecodeStatus S = MCDisassembler_Success; \
4643
392
\
4644
392
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
392
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
392
    if (WriteBack) { \
4647
392
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
392
                 Inst, Rn, Address, Decoder))) \
4649
392
        return MCDisassembler_Fail; \
4650
392
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
392
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
392
                 Decoder))) \
4655
392
      return MCDisassembler_Fail; \
4656
392
\
4657
392
    return S; \
4658
392
  }
4659
DEFINE_DecodeT2AddrModeImm7(0, 0);
4660
DEFINE_DecodeT2AddrModeImm7(1, 0);
4661
DEFINE_DecodeT2AddrModeImm7(2, 0);
4662
DEFINE_DecodeT2AddrModeImm7(0, 1);
4663
DEFINE_DecodeT2AddrModeImm7(1, 1);
4664
DEFINE_DecodeT2AddrModeImm7(2, 1);
4665
4666
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
4667
            uint64_t Address, const void *Decoder)
4668
1.16k
{
4669
1.16k
  DecodeStatus S = MCDisassembler_Success;
4670
4671
1.16k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4672
1.16k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4673
1.16k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4674
1.16k
  addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
4675
1.16k
  addr |= Rn << 9;
4676
1.16k
  unsigned load = fieldFromInstruction_4(Insn, 20, 1);
4677
4678
1.16k
  if (Rn == 15) {
4679
743
    switch (MCInst_getOpcode(Inst)) {
4680
23
    case ARM_t2LDR_PRE:
4681
197
    case ARM_t2LDR_POST:
4682
197
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4683
197
      break;
4684
241
    case ARM_t2LDRB_PRE:
4685
252
    case ARM_t2LDRB_POST:
4686
252
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4687
252
      break;
4688
62
    case ARM_t2LDRH_PRE:
4689
141
    case ARM_t2LDRH_POST:
4690
141
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4691
141
      break;
4692
27
    case ARM_t2LDRSB_PRE:
4693
71
    case ARM_t2LDRSB_POST:
4694
71
      if (Rt == 15)
4695
41
        MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4696
30
      else
4697
30
        MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4698
71
      break;
4699
23
    case ARM_t2LDRSH_PRE:
4700
81
    case ARM_t2LDRSH_POST:
4701
81
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4702
81
      break;
4703
1
    default:
4704
1
      return MCDisassembler_Fail;
4705
743
    }
4706
742
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4707
743
  }
4708
4709
424
  if (!load) {
4710
108
    if (!Check(&S,
4711
108
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4712
0
      return MCDisassembler_Fail;
4713
108
  }
4714
4715
424
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4716
0
    return MCDisassembler_Fail;
4717
4718
424
  if (load) {
4719
316
    if (!Check(&S,
4720
316
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4721
0
      return MCDisassembler_Fail;
4722
316
  }
4723
4724
424
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
4725
0
    return MCDisassembler_Fail;
4726
4727
424
  return S;
4728
424
}
4729
4730
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
4731
            uint64_t Address, const void *Decoder)
4732
1.25k
{
4733
1.25k
  DecodeStatus S = MCDisassembler_Success;
4734
4735
1.25k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
4736
1.25k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
4737
4738
  // Thumb stores cannot use PC as dest register.
4739
1.25k
  switch (MCInst_getOpcode(Inst)) {
4740
29
  case ARM_t2STRi12:
4741
431
  case ARM_t2STRBi12:
4742
468
  case ARM_t2STRHi12:
4743
468
    if (Rn == 15)
4744
0
      return MCDisassembler_Fail;
4745
468
    break;
4746
787
  default:
4747
787
    break;
4748
1.25k
  }
4749
4750
1.25k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4751
0
    return MCDisassembler_Fail;
4752
1.25k
  MCOperand_CreateImm0(Inst, (imm));
4753
4754
1.25k
  return S;
4755
1.25k
}
4756
4757
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
4758
          uint64_t Address, const void *Decoder)
4759
1.09k
{
4760
1.09k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
4761
4762
1.09k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4763
1.09k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4764
1.09k
  MCOperand_CreateImm0(Inst, (imm));
4765
4766
1.09k
  return MCDisassembler_Success;
4767
1.09k
}
4768
4769
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
4770
          uint64_t Address, const void *Decoder)
4771
137
{
4772
137
  DecodeStatus S = MCDisassembler_Success;
4773
4774
137
  if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
4775
118
    unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
4776
118
    Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
4777
4778
118
    if (!Check(&S,
4779
118
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4780
0
      return MCDisassembler_Fail;
4781
118
    MCOperand_CreateReg0(Inst, (ARM_SP));
4782
118
    if (!Check(&S,
4783
118
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4784
0
      return MCDisassembler_Fail;
4785
118
  } else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
4786
19
    unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
4787
4788
19
    MCOperand_CreateReg0(Inst, (ARM_SP));
4789
19
    MCOperand_CreateReg0(Inst, (ARM_SP));
4790
19
    if (!Check(&S,
4791
19
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4792
0
      return MCDisassembler_Fail;
4793
19
  }
4794
4795
137
  return S;
4796
137
}
4797
4798
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
4799
           uint64_t Address, const void *Decoder)
4800
25
{
4801
25
  unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
4802
25
  unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
4803
4804
25
  MCOperand_CreateImm0(Inst, (imod));
4805
25
  MCOperand_CreateImm0(Inst, (flags));
4806
4807
25
  return MCDisassembler_Success;
4808
25
}
4809
4810
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
4811
             uint64_t Address, const void *Decoder)
4812
781
{
4813
781
  DecodeStatus S = MCDisassembler_Success;
4814
781
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4815
781
  unsigned add = fieldFromInstruction_4(Insn, 4, 1);
4816
4817
781
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
4818
0
    return MCDisassembler_Fail;
4819
781
  MCOperand_CreateImm0(Inst, (add));
4820
4821
781
  return S;
4822
781
}
4823
4824
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
4825
          uint64_t Address, const void *Decoder)
4826
100
{
4827
100
  DecodeStatus S = MCDisassembler_Success;
4828
100
  unsigned Rn = fieldFromInstruction_4(Insn, 3, 4);
4829
100
  unsigned Qm = fieldFromInstruction_4(Insn, 0, 3);
4830
4831
100
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4832
0
    return MCDisassembler_Fail;
4833
100
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
4834
0
    return MCDisassembler_Fail;
4835
4836
100
  return S;
4837
100
}
4838
4839
#define DEFINE_DecodeMveAddrModeQ(shift) \
4840
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
4841
    MCInst * Inst, unsigned Insn, uint64_t Address, \
4842
    const void *Decoder) \
4843
647
  { \
4844
647
    DecodeStatus S = MCDisassembler_Success; \
4845
647
    unsigned Qm = fieldFromInstruction_4(Insn, 8, 3); \
4846
647
    int imm = fieldFromInstruction_4(Insn, 0, 7); \
4847
647
\
4848
647
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, \
4849
647
                   Decoder))) \
4850
647
      return MCDisassembler_Fail; \
4851
647
\
4852
647
    if (!fieldFromInstruction_4(Insn, 7, 1)) { \
4853
231
      if (imm == 0) \
4854
231
        imm = INT32_MIN; \
4855
231
      else \
4856
231
        imm *= -1; \
4857
231
    } \
4858
647
    if (imm != INT32_MIN) \
4859
647
      imm *= (1U << shift); \
4860
647
    MCOperand_CreateImm0(Inst, (imm)); \
4861
647
\
4862
647
    return S; \
4863
647
  }
4864
315
DEFINE_DecodeMveAddrModeQ(2);
4865
332
DEFINE_DecodeMveAddrModeQ(3);
4866
4867
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
4868
           uint64_t Address, const void *Decoder)
4869
59
{
4870
  // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
4871
  // Note only one trailing zero not two.  Also the J1 and J2 values are from
4872
  // the encoded instruction.  So here change to I1 and I2 values via:
4873
  // I1 = NOT(J1 EOR S);
4874
  // I2 = NOT(J2 EOR S);
4875
  // and build the imm32 with two trailing zeros as documented:
4876
  // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
4877
59
  unsigned S = (Val >> 23) & 1;
4878
59
  unsigned J1 = (Val >> 22) & 1;
4879
59
  unsigned J2 = (Val >> 21) & 1;
4880
59
  unsigned I1 = !(J1 ^ S);
4881
59
  unsigned I2 = !(J2 ^ S);
4882
59
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4883
59
  int imm32 = SignExtend32((tmp << 1), 25);
4884
4885
59
  if (!tryAddingSymbolicOperand(Address, (Address & ~2u) + imm32 + 4,
4886
59
              true, 4, Inst, Decoder))
4887
59
    MCOperand_CreateImm0(Inst, (imm32));
4888
59
  return MCDisassembler_Success;
4889
59
}
4890
4891
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
4892
              uint64_t Address, const void *Decoder)
4893
14.3k
{
4894
14.3k
  if (Val == 0xA || Val == 0xB)
4895
144
    return MCDisassembler_Fail;
4896
4897
14.2k
  if (!isValidCoprocessorNumber(Inst, Val))
4898
9
    return MCDisassembler_Fail;
4899
4900
14.2k
  MCOperand_CreateImm0(Inst, (Val));
4901
14.2k
  return MCDisassembler_Success;
4902
14.2k
}
4903
4904
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
4905
             uint64_t Address,
4906
             const void *Decoder)
4907
343
{
4908
343
  DecodeStatus S = MCDisassembler_Success;
4909
4910
343
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4911
343
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4912
4913
343
  if (Rn == 13 && !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
4914
187
    S = MCDisassembler_SoftFail;
4915
343
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4916
0
    return MCDisassembler_Fail;
4917
343
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4918
0
    return MCDisassembler_Fail;
4919
343
  return S;
4920
343
}
4921
4922
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
4923
                 uint64_t Address,
4924
                 const void *Decoder)
4925
1.13k
{
4926
1.13k
  DecodeStatus S = MCDisassembler_Success;
4927
4928
1.13k
  unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
4929
1.13k
  if (pred == 0xE || pred == 0xF) {
4930
20
    unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
4931
20
    switch (opc) {
4932
20
    default:
4933
20
      return MCDisassembler_Fail;
4934
0
    case 0xf3bf8f4:
4935
0
      MCInst_setOpcode(Inst, (ARM_t2DSB));
4936
0
      break;
4937
0
    case 0xf3bf8f5:
4938
0
      MCInst_setOpcode(Inst, (ARM_t2DMB));
4939
0
      break;
4940
0
    case 0xf3bf8f6:
4941
0
      MCInst_setOpcode(Inst, (ARM_t2ISB));
4942
0
      break;
4943
20
    }
4944
4945
0
    unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
4946
0
    return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4947
20
  }
4948
4949
1.11k
  unsigned brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4950
1.11k
  brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4951
1.11k
  brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4952
1.11k
  brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4953
1.11k
  brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4954
4955
1.11k
  if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4956
0
    return MCDisassembler_Fail;
4957
1.11k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4958
0
    return MCDisassembler_Fail;
4959
4960
1.11k
  return S;
4961
1.11k
}
4962
4963
// Decode a shifted immediate operand.  These basically consist
4964
// of an 8-bit value, and a 4-bit directive that specifies either
4965
// a splat operation or a rotation.
4966
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
4967
          const void *Decoder)
4968
2.01k
{
4969
2.01k
  unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4970
2.01k
  if (ctrl == 0) {
4971
862
    unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4972
862
    unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4973
862
    switch (byte) {
4974
323
    case 0:
4975
323
      MCOperand_CreateImm0(Inst, (imm));
4976
323
      break;
4977
233
    case 1:
4978
233
      MCOperand_CreateImm0(Inst, ((imm << 16) | imm));
4979
233
      break;
4980
118
    case 2:
4981
118
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 8)));
4982
118
      break;
4983
188
    case 3:
4984
188
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 16) |
4985
188
                (imm << 8) | imm));
4986
188
      break;
4987
862
    }
4988
1.14k
  } else {
4989
1.14k
    unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4990
1.14k
    unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4991
1.14k
    unsigned imm = (unrot >> rot) | (unrot << ((32 - rot) & 31));
4992
1.14k
    MCOperand_CreateImm0(Inst, (imm));
4993
1.14k
  }
4994
4995
2.01k
  return MCDisassembler_Success;
4996
2.01k
}
4997
4998
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4999
            uint64_t Address,
5000
            const void *Decoder)
5001
6.93k
{
5002
6.93k
  if (!tryAddingSymbolicOperand(Address,
5003
6.93k
              Address + SignExtend32((Val << 1), 9) + 4,
5004
6.93k
              true, 2, Inst, Decoder))
5005
6.93k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 9)));
5006
6.93k
  return MCDisassembler_Success;
5007
6.93k
}
5008
5009
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
5010
                 uint64_t Address,
5011
                 const void *Decoder)
5012
1.33k
{
5013
  // Val is passed in as S:J1:J2:imm10:imm11
5014
  // Note no trailing zero after imm11.  Also the J1 and J2 values are from
5015
  // the encoded instruction.  So here change to I1 and I2 values via:
5016
  // I1 = NOT(J1 EOR S);
5017
  // I2 = NOT(J2 EOR S);
5018
  // and build the imm32 with one trailing zero as documented:
5019
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
5020
1.33k
  unsigned S = (Val >> 23) & 1;
5021
1.33k
  unsigned J1 = (Val >> 22) & 1;
5022
1.33k
  unsigned J2 = (Val >> 21) & 1;
5023
1.33k
  unsigned I1 = !(J1 ^ S);
5024
1.33k
  unsigned I2 = !(J2 ^ S);
5025
1.33k
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
5026
1.33k
  int imm32 = SignExtend32((tmp << 1), 25);
5027
5028
1.33k
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
5029
1.33k
              Inst, Decoder))
5030
1.33k
    MCOperand_CreateImm0(Inst, (imm32));
5031
1.33k
  return MCDisassembler_Success;
5032
1.33k
}
5033
5034
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
5035
             uint64_t Address,
5036
             const void *Decoder)
5037
1.53k
{
5038
1.53k
  if (Val & ~0xf)
5039
0
    return MCDisassembler_Fail;
5040
5041
1.53k
  MCOperand_CreateImm0(Inst, (Val));
5042
1.53k
  return MCDisassembler_Success;
5043
1.53k
}
5044
5045
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
5046
            uint64_t Address,
5047
            const void *Decoder)
5048
336
{
5049
336
  if (Val & ~0xf)
5050
0
    return MCDisassembler_Fail;
5051
5052
336
  MCOperand_CreateImm0(Inst, (Val));
5053
336
  return MCDisassembler_Success;
5054
336
}
5055
5056
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val, uint64_t Address,
5057
          const void *Decoder)
5058
3.22k
{
5059
3.22k
  DecodeStatus S = MCDisassembler_Success;
5060
5061
3.22k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMClass)) {
5062
2.60k
    unsigned ValLow = Val & 0xff;
5063
5064
    // Validate the SYSm value first.
5065
2.60k
    switch (ValLow) {
5066
38
    case 0: // apsr
5067
309
    case 1: // iapsr
5068
516
    case 2: // eapsr
5069
532
    case 3: // xpsr
5070
550
    case 5: // ipsr
5071
570
    case 6: // epsr
5072
602
    case 7: // iepsr
5073
617
    case 8: // msp
5074
638
    case 9: // psp
5075
732
    case 16: // primask
5076
834
    case 20: // control
5077
834
      break;
5078
93
    case 17: // basepri
5079
120
    case 18: // basepri_max
5080
338
    case 19: // faultmask
5081
338
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5082
338
             ARM_HasV7Ops)))
5083
        // Values basepri, basepri_max and faultmask are only valid for
5084
        // v7m.
5085
0
        return MCDisassembler_Fail;
5086
338
      break;
5087
338
    case 0x8a: // msplim_ns
5088
45
    case 0x8b: // psplim_ns
5089
63
    case 0x91: // basepri_ns
5090
81
    case 0x93: // faultmask_ns
5091
81
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5092
81
             ARM_HasV8MMainlineOps)))
5093
0
        return MCDisassembler_Fail;
5094
      // fall through
5095
88
    case 10: // msplim
5096
92
    case 11: // psplim
5097
301
    case 0x88: // msp_ns
5098
321
    case 0x89: // psp_ns
5099
487
    case 0x90: // primask_ns
5100
575
    case 0x94: // control_ns
5101
674
    case 0x98: // sp_ns
5102
674
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5103
674
             ARM_Feature8MSecExt)))
5104
0
        return MCDisassembler_Fail;
5105
674
      break;
5106
674
    case 0x20: // pac_key_p_0
5107
134
    case 0x21: // pac_key_p_1
5108
149
    case 0x22: // pac_key_p_2
5109
154
    case 0x23: // pac_key_p_3
5110
159
    case 0x24: // pac_key_u_0
5111
195
    case 0x25: // pac_key_u_1
5112
199
    case 0x26: // pac_key_u_2
5113
232
    case 0x27: // pac_key_u_3
5114
326
    case 0xa0: // pac_key_p_0_ns
5115
355
    case 0xa1: // pac_key_p_1_ns
5116
361
    case 0xa2: // pac_key_p_2_ns
5117
368
    case 0xa3: // pac_key_p_3_ns
5118
477
    case 0xa4: // pac_key_u_0_ns
5119
479
    case 0xa5: // pac_key_u_1_ns
5120
514
    case 0xa6: // pac_key_u_2_ns
5121
556
    case 0xa7: // pac_key_u_3_ns
5122
556
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5123
556
             ARM_FeaturePACBTI)))
5124
0
        return MCDisassembler_Fail;
5125
556
      break;
5126
556
    default:
5127
      // Architecturally defined as unpredictable
5128
198
      S = MCDisassembler_SoftFail;
5129
198
      break;
5130
2.60k
    }
5131
5132
2.60k
    if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
5133
2.20k
      unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
5134
2.20k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5135
2.20k
             ARM_HasV7Ops))) {
5136
        // The ARMv6-M MSR bits {11-10} can be only 0b10, other values
5137
        // are unpredictable.
5138
0
        if (Mask != 2)
5139
0
          S = MCDisassembler_SoftFail;
5140
2.20k
      } else {
5141
        // The ARMv7-M architecture stores an additional 2-bit mask
5142
        // value in MSR bits {11-10}. The mask is used only with apsr,
5143
        // iapsr, eapsr and xpsr, it has to be 0b10 in other cases. Bit
5144
        // mask{1} indicates if the NZCVQ bits should be moved by the
5145
        // instruction. Bit mask{0} indicates the move for the GE{3:0}
5146
        // bits, the mask{0} bit can be set only if the processor
5147
        // includes the DSP extension.
5148
2.20k
        if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
5149
1.03k
            (!(ARM_getFeatureBits(Inst->csh->mode,
5150
1.03k
                ARM_FeatureDSP)) &&
5151
0
             (Mask & 1)))
5152
1.17k
          S = MCDisassembler_SoftFail;
5153
2.20k
      }
5154
2.20k
    }
5155
2.60k
  } else {
5156
    // A/R class
5157
622
    if (Val == 0)
5158
17
      return MCDisassembler_Fail;
5159
622
  }
5160
3.20k
  MCOperand_CreateImm0(Inst, (Val));
5161
3.20k
  return S;
5162
3.22k
}
5163
5164
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
5165
            uint64_t Address, const void *Decoder)
5166
359
{
5167
359
  unsigned R = fieldFromInstruction_4(Val, 5, 1);
5168
359
  unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
5169
5170
  // The table of encodings for these banked registers comes from B9.2.3 of
5171
  // the ARM ARM. There are patterns, but nothing regular enough to make this
5172
  // logic neater. So by fiat, these values are UNPREDICTABLE:
5173
359
  if (!ARMBankedReg_lookupBankedRegByEncoding((R << 5) | SysM))
5174
1
    return MCDisassembler_Fail;
5175
5176
358
  MCOperand_CreateImm0(Inst, (Val));
5177
358
  return MCDisassembler_Success;
5178
359
}
5179
5180
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
5181
          uint64_t Address, const void *Decoder)
5182
131
{
5183
131
  DecodeStatus S = MCDisassembler_Success;
5184
5185
131
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5186
131
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5187
131
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5188
5189
131
  if (Rn == 0xF)
5190
59
    S = MCDisassembler_SoftFail;
5191
5192
131
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5193
0
    return MCDisassembler_Fail;
5194
131
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5195
0
    return MCDisassembler_Fail;
5196
131
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5197
1
    return MCDisassembler_Fail;
5198
5199
130
  return S;
5200
131
}
5201
5202
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
5203
           uint64_t Address, const void *Decoder)
5204
93
{
5205
93
  DecodeStatus S = MCDisassembler_Success;
5206
5207
93
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5208
93
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
5209
93
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5210
93
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5211
5212
93
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
5213
0
    return MCDisassembler_Fail;
5214
5215
93
  if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt + 1)
5216
31
    S = MCDisassembler_SoftFail;
5217
5218
93
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5219
0
    return MCDisassembler_Fail;
5220
93
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5221
0
    return MCDisassembler_Fail;
5222
93
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5223
0
    return MCDisassembler_Fail;
5224
5225
93
  return S;
5226
93
}
5227
5228
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
5229
            uint64_t Address, const void *Decoder)
5230
454
{
5231
454
  DecodeStatus S = MCDisassembler_Success;
5232
5233
454
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5234
454
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5235
454
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5236
454
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5237
454
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5238
454
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5239
5240
454
  if (Rn == 0xF || Rn == Rt)
5241
168
    S = MCDisassembler_SoftFail;
5242
5243
454
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5244
0
    return MCDisassembler_Fail;
5245
454
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5246
0
    return MCDisassembler_Fail;
5247
454
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5248
0
    return MCDisassembler_Fail;
5249
454
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5250
2
    return MCDisassembler_Fail;
5251
5252
452
  return S;
5253
454
}
5254
5255
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
5256
            uint64_t Address, const void *Decoder)
5257
224
{
5258
224
  DecodeStatus S = MCDisassembler_Success;
5259
5260
224
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5261
224
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5262
224
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5263
224
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5264
224
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5265
224
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5266
224
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5267
5268
224
  if (Rn == 0xF || Rn == Rt)
5269
103
    S = MCDisassembler_SoftFail;
5270
224
  if (Rm == 0xF)
5271
11
    S = MCDisassembler_SoftFail;
5272
5273
224
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5274
0
    return MCDisassembler_Fail;
5275
224
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5276
0
    return MCDisassembler_Fail;
5277
224
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5278
0
    return MCDisassembler_Fail;
5279
224
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5280
0
    return MCDisassembler_Fail;
5281
5282
224
  return S;
5283
224
}
5284
5285
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
5286
            uint64_t Address, const void *Decoder)
5287
264
{
5288
264
  DecodeStatus S = MCDisassembler_Success;
5289
5290
264
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5291
264
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5292
264
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5293
264
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5294
264
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5295
264
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5296
5297
264
  if (Rn == 0xF || Rn == Rt)
5298
147
    S = MCDisassembler_SoftFail;
5299
5300
264
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5301
0
    return MCDisassembler_Fail;
5302
264
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5303
0
    return MCDisassembler_Fail;
5304
264
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5305
0
    return MCDisassembler_Fail;
5306
264
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5307
1
    return MCDisassembler_Fail;
5308
5309
263
  return S;
5310
264
}
5311
5312
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
5313
            uint64_t Address, const void *Decoder)
5314
865
{
5315
865
  DecodeStatus S = MCDisassembler_Success;
5316
5317
865
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5318
865
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5319
865
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5320
865
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5321
865
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5322
865
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5323
5324
865
  if (Rn == 0xF || Rn == Rt)
5325
69
    S = MCDisassembler_SoftFail;
5326
5327
865
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5328
0
    return MCDisassembler_Fail;
5329
865
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5330
0
    return MCDisassembler_Fail;
5331
865
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5332
0
    return MCDisassembler_Fail;
5333
865
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5334
1
    return MCDisassembler_Fail;
5335
5336
864
  return S;
5337
865
}
5338
5339
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5340
         const void *Decoder)
5341
355
{
5342
355
  DecodeStatus S = MCDisassembler_Success;
5343
5344
355
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5345
355
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5346
355
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5347
355
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5348
355
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5349
5350
355
  unsigned align = 0;
5351
355
  unsigned index = 0;
5352
355
  switch (size) {
5353
0
  default:
5354
0
    return MCDisassembler_Fail;
5355
63
  case 0:
5356
63
    if (fieldFromInstruction_4(Insn, 4, 1))
5357
0
      return MCDisassembler_Fail; // UNDEFINED
5358
63
    index = fieldFromInstruction_4(Insn, 5, 3);
5359
63
    break;
5360
244
  case 1:
5361
244
    if (fieldFromInstruction_4(Insn, 5, 1))
5362
0
      return MCDisassembler_Fail; // UNDEFINED
5363
244
    index = fieldFromInstruction_4(Insn, 6, 2);
5364
244
    if (fieldFromInstruction_4(Insn, 4, 1))
5365
68
      align = 2;
5366
244
    break;
5367
48
  case 2:
5368
48
    if (fieldFromInstruction_4(Insn, 6, 1))
5369
0
      return MCDisassembler_Fail; // UNDEFINED
5370
48
    index = fieldFromInstruction_4(Insn, 7, 1);
5371
5372
48
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5373
9
    case 0:
5374
9
      align = 0;
5375
9
      break;
5376
39
    case 3:
5377
39
      align = 4;
5378
39
      break;
5379
0
    default:
5380
0
      return MCDisassembler_Fail;
5381
48
    }
5382
48
    break;
5383
355
  }
5384
5385
355
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5386
0
    return MCDisassembler_Fail;
5387
355
  if (Rm != 0xF) { // Writeback
5388
275
    if (!Check(&S,
5389
275
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5390
0
      return MCDisassembler_Fail;
5391
275
  }
5392
355
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5393
0
    return MCDisassembler_Fail;
5394
355
  MCOperand_CreateImm0(Inst, (align));
5395
355
  if (Rm != 0xF) {
5396
275
    if (Rm != 0xD) {
5397
193
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5398
193
                    Decoder)))
5399
0
        return MCDisassembler_Fail;
5400
193
    } else
5401
82
      MCOperand_CreateReg0(Inst, (0));
5402
275
  }
5403
5404
355
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5405
0
    return MCDisassembler_Fail;
5406
355
  MCOperand_CreateImm0(Inst, (index));
5407
5408
355
  return S;
5409
355
}
5410
5411
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5412
         const void *Decoder)
5413
480
{
5414
480
  DecodeStatus S = MCDisassembler_Success;
5415
5416
480
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5417
480
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5418
480
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5419
480
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5420
480
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5421
5422
480
  unsigned align = 0;
5423
480
  unsigned index = 0;
5424
480
  switch (size) {
5425
0
  default:
5426
0
    return MCDisassembler_Fail;
5427
138
  case 0:
5428
138
    if (fieldFromInstruction_4(Insn, 4, 1))
5429
0
      return MCDisassembler_Fail; // UNDEFINED
5430
138
    index = fieldFromInstruction_4(Insn, 5, 3);
5431
138
    break;
5432
268
  case 1:
5433
268
    if (fieldFromInstruction_4(Insn, 5, 1))
5434
0
      return MCDisassembler_Fail; // UNDEFINED
5435
268
    index = fieldFromInstruction_4(Insn, 6, 2);
5436
268
    if (fieldFromInstruction_4(Insn, 4, 1))
5437
164
      align = 2;
5438
268
    break;
5439
74
  case 2:
5440
74
    if (fieldFromInstruction_4(Insn, 6, 1))
5441
0
      return MCDisassembler_Fail; // UNDEFINED
5442
74
    index = fieldFromInstruction_4(Insn, 7, 1);
5443
5444
74
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5445
66
    case 0:
5446
66
      align = 0;
5447
66
      break;
5448
8
    case 3:
5449
8
      align = 4;
5450
8
      break;
5451
0
    default:
5452
0
      return MCDisassembler_Fail;
5453
74
    }
5454
74
    break;
5455
480
  }
5456
5457
480
  if (Rm != 0xF) { // Writeback
5458
472
    if (!Check(&S,
5459
472
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5460
0
      return MCDisassembler_Fail;
5461
472
  }
5462
480
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5463
0
    return MCDisassembler_Fail;
5464
480
  MCOperand_CreateImm0(Inst, (align));
5465
480
  if (Rm != 0xF) {
5466
472
    if (Rm != 0xD) {
5467
356
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5468
356
                    Decoder)))
5469
0
        return MCDisassembler_Fail;
5470
356
    } else
5471
116
      MCOperand_CreateReg0(Inst, (0));
5472
472
  }
5473
5474
480
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5475
0
    return MCDisassembler_Fail;
5476
480
  MCOperand_CreateImm0(Inst, (index));
5477
5478
480
  return S;
5479
480
}
5480
5481
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5482
         const void *Decoder)
5483
687
{
5484
687
  DecodeStatus S = MCDisassembler_Success;
5485
5486
687
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5487
687
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5488
687
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5489
687
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5490
687
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5491
5492
687
  unsigned align = 0;
5493
687
  unsigned index = 0;
5494
687
  unsigned inc = 1;
5495
687
  switch (size) {
5496
0
  default:
5497
0
    return MCDisassembler_Fail;
5498
160
  case 0:
5499
160
    index = fieldFromInstruction_4(Insn, 5, 3);
5500
160
    if (fieldFromInstruction_4(Insn, 4, 1))
5501
89
      align = 2;
5502
160
    break;
5503
139
  case 1:
5504
139
    index = fieldFromInstruction_4(Insn, 6, 2);
5505
139
    if (fieldFromInstruction_4(Insn, 4, 1))
5506
71
      align = 4;
5507
139
    if (fieldFromInstruction_4(Insn, 5, 1))
5508
56
      inc = 2;
5509
139
    break;
5510
388
  case 2:
5511
388
    if (fieldFromInstruction_4(Insn, 5, 1))
5512
0
      return MCDisassembler_Fail; // UNDEFINED
5513
388
    index = fieldFromInstruction_4(Insn, 7, 1);
5514
388
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5515
286
      align = 8;
5516
388
    if (fieldFromInstruction_4(Insn, 6, 1))
5517
275
      inc = 2;
5518
388
    break;
5519
687
  }
5520
5521
687
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5522
0
    return MCDisassembler_Fail;
5523
687
  if (!Check(&S,
5524
687
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5525
1
    return MCDisassembler_Fail;
5526
686
  if (Rm != 0xF) { // Writeback
5527
574
    if (!Check(&S,
5528
574
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5529
0
      return MCDisassembler_Fail;
5530
574
  }
5531
686
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5532
0
    return MCDisassembler_Fail;
5533
686
  MCOperand_CreateImm0(Inst, (align));
5534
686
  if (Rm != 0xF) {
5535
574
    if (Rm != 0xD) {
5536
292
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5537
292
                    Decoder)))
5538
0
        return MCDisassembler_Fail;
5539
292
    } else
5540
282
      MCOperand_CreateReg0(Inst, (0));
5541
574
  }
5542
5543
686
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5544
0
    return MCDisassembler_Fail;
5545
686
  if (!Check(&S,
5546
686
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5547
0
    return MCDisassembler_Fail;
5548
686
  MCOperand_CreateImm0(Inst, (index));
5549
5550
686
  return S;
5551
686
}
5552
5553
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5554
         const void *Decoder)
5555
1.15k
{
5556
1.15k
  DecodeStatus S = MCDisassembler_Success;
5557
5558
1.15k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5559
1.15k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5560
1.15k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5561
1.15k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5562
1.15k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5563
5564
1.15k
  unsigned align = 0;
5565
1.15k
  unsigned index = 0;
5566
1.15k
  unsigned inc = 1;
5567
1.15k
  switch (size) {
5568
0
  default:
5569
0
    return MCDisassembler_Fail;
5570
425
  case 0:
5571
425
    index = fieldFromInstruction_4(Insn, 5, 3);
5572
425
    if (fieldFromInstruction_4(Insn, 4, 1))
5573
328
      align = 2;
5574
425
    break;
5575
435
  case 1:
5576
435
    index = fieldFromInstruction_4(Insn, 6, 2);
5577
435
    if (fieldFromInstruction_4(Insn, 4, 1))
5578
294
      align = 4;
5579
435
    if (fieldFromInstruction_4(Insn, 5, 1))
5580
264
      inc = 2;
5581
435
    break;
5582
296
  case 2:
5583
296
    if (fieldFromInstruction_4(Insn, 5, 1))
5584
0
      return MCDisassembler_Fail; // UNDEFINED
5585
296
    index = fieldFromInstruction_4(Insn, 7, 1);
5586
296
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5587
85
      align = 8;
5588
296
    if (fieldFromInstruction_4(Insn, 6, 1))
5589
76
      inc = 2;
5590
296
    break;
5591
1.15k
  }
5592
5593
1.15k
  if (Rm != 0xF) { // Writeback
5594
787
    if (!Check(&S,
5595
787
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5596
0
      return MCDisassembler_Fail;
5597
787
  }
5598
1.15k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5599
0
    return MCDisassembler_Fail;
5600
1.15k
  MCOperand_CreateImm0(Inst, (align));
5601
1.15k
  if (Rm != 0xF) {
5602
787
    if (Rm != 0xD) {
5603
502
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5604
502
                    Decoder)))
5605
0
        return MCDisassembler_Fail;
5606
502
    } else
5607
285
      MCOperand_CreateReg0(Inst, (0));
5608
787
  }
5609
5610
1.15k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5611
0
    return MCDisassembler_Fail;
5612
1.15k
  if (!Check(&S,
5613
1.15k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5614
2
    return MCDisassembler_Fail;
5615
1.15k
  MCOperand_CreateImm0(Inst, (index));
5616
5617
1.15k
  return S;
5618
1.15k
}
5619
5620
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5621
         const void *Decoder)
5622
341
{
5623
341
  DecodeStatus S = MCDisassembler_Success;
5624
5625
341
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5626
341
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5627
341
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5628
341
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5629
341
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5630
5631
341
  unsigned align = 0;
5632
341
  unsigned index = 0;
5633
341
  unsigned inc = 1;
5634
341
  switch (size) {
5635
0
  default:
5636
0
    return MCDisassembler_Fail;
5637
72
  case 0:
5638
72
    if (fieldFromInstruction_4(Insn, 4, 1))
5639
0
      return MCDisassembler_Fail; // UNDEFINED
5640
72
    index = fieldFromInstruction_4(Insn, 5, 3);
5641
72
    break;
5642
150
  case 1:
5643
150
    if (fieldFromInstruction_4(Insn, 4, 1))
5644
0
      return MCDisassembler_Fail; // UNDEFINED
5645
150
    index = fieldFromInstruction_4(Insn, 6, 2);
5646
150
    if (fieldFromInstruction_4(Insn, 5, 1))
5647
50
      inc = 2;
5648
150
    break;
5649
119
  case 2:
5650
119
    if (fieldFromInstruction_4(Insn, 4, 2))
5651
0
      return MCDisassembler_Fail; // UNDEFINED
5652
119
    index = fieldFromInstruction_4(Insn, 7, 1);
5653
119
    if (fieldFromInstruction_4(Insn, 6, 1))
5654
26
      inc = 2;
5655
119
    break;
5656
341
  }
5657
5658
341
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5659
0
    return MCDisassembler_Fail;
5660
341
  if (!Check(&S,
5661
341
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5662
1
    return MCDisassembler_Fail;
5663
340
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5664
340
                Decoder)))
5665
1
    return MCDisassembler_Fail;
5666
5667
339
  if (Rm != 0xF) { // Writeback
5668
225
    if (!Check(&S,
5669
225
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5670
0
      return MCDisassembler_Fail;
5671
225
  }
5672
339
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5673
0
    return MCDisassembler_Fail;
5674
339
  MCOperand_CreateImm0(Inst, (align));
5675
339
  if (Rm != 0xF) {
5676
225
    if (Rm != 0xD) {
5677
135
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5678
135
                    Decoder)))
5679
0
        return MCDisassembler_Fail;
5680
135
    } else
5681
90
      MCOperand_CreateReg0(Inst, (0));
5682
225
  }
5683
5684
339
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5685
0
    return MCDisassembler_Fail;
5686
339
  if (!Check(&S,
5687
339
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5688
0
    return MCDisassembler_Fail;
5689
339
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5690
339
                Decoder)))
5691
0
    return MCDisassembler_Fail;
5692
339
  MCOperand_CreateImm0(Inst, (index));
5693
5694
339
  return S;
5695
339
}
5696
5697
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5698
         const void *Decoder)
5699
1.01k
{
5700
1.01k
  DecodeStatus S = MCDisassembler_Success;
5701
5702
1.01k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5703
1.01k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5704
1.01k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5705
1.01k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5706
1.01k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5707
5708
1.01k
  unsigned align = 0;
5709
1.01k
  unsigned index = 0;
5710
1.01k
  unsigned inc = 1;
5711
1.01k
  switch (size) {
5712
0
  default:
5713
0
    return MCDisassembler_Fail;
5714
68
  case 0:
5715
68
    if (fieldFromInstruction_4(Insn, 4, 1))
5716
0
      return MCDisassembler_Fail; // UNDEFINED
5717
68
    index = fieldFromInstruction_4(Insn, 5, 3);
5718
68
    break;
5719
372
  case 1:
5720
372
    if (fieldFromInstruction_4(Insn, 4, 1))
5721
0
      return MCDisassembler_Fail; // UNDEFINED
5722
372
    index = fieldFromInstruction_4(Insn, 6, 2);
5723
372
    if (fieldFromInstruction_4(Insn, 5, 1))
5724
50
      inc = 2;
5725
372
    break;
5726
574
  case 2:
5727
574
    if (fieldFromInstruction_4(Insn, 4, 2))
5728
0
      return MCDisassembler_Fail; // UNDEFINED
5729
574
    index = fieldFromInstruction_4(Insn, 7, 1);
5730
574
    if (fieldFromInstruction_4(Insn, 6, 1))
5731
60
      inc = 2;
5732
574
    break;
5733
1.01k
  }
5734
5735
1.01k
  if (Rm != 0xF) { // Writeback
5736
320
    if (!Check(&S,
5737
320
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5738
0
      return MCDisassembler_Fail;
5739
320
  }
5740
1.01k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5741
0
    return MCDisassembler_Fail;
5742
1.01k
  MCOperand_CreateImm0(Inst, (align));
5743
1.01k
  if (Rm != 0xF) {
5744
320
    if (Rm != 0xD) {
5745
276
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5746
276
                    Decoder)))
5747
0
        return MCDisassembler_Fail;
5748
276
    } else
5749
44
      MCOperand_CreateReg0(Inst, (0));
5750
320
  }
5751
5752
1.01k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5753
0
    return MCDisassembler_Fail;
5754
1.01k
  if (!Check(&S,
5755
1.01k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5756
1
    return MCDisassembler_Fail;
5757
1.01k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5758
1.01k
                Decoder)))
5759
0
    return MCDisassembler_Fail;
5760
1.01k
  MCOperand_CreateImm0(Inst, (index));
5761
5762
1.01k
  return S;
5763
1.01k
}
5764
5765
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5766
         const void *Decoder)
5767
1.32k
{
5768
1.32k
  DecodeStatus S = MCDisassembler_Success;
5769
5770
1.32k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5771
1.32k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5772
1.32k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5773
1.32k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5774
1.32k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5775
5776
1.32k
  unsigned align = 0;
5777
1.32k
  unsigned index = 0;
5778
1.32k
  unsigned inc = 1;
5779
1.32k
  switch (size) {
5780
0
  default:
5781
0
    return MCDisassembler_Fail;
5782
354
  case 0:
5783
354
    if (fieldFromInstruction_4(Insn, 4, 1))
5784
34
      align = 4;
5785
354
    index = fieldFromInstruction_4(Insn, 5, 3);
5786
354
    break;
5787
566
  case 1:
5788
566
    if (fieldFromInstruction_4(Insn, 4, 1))
5789
90
      align = 8;
5790
566
    index = fieldFromInstruction_4(Insn, 6, 2);
5791
566
    if (fieldFromInstruction_4(Insn, 5, 1))
5792
78
      inc = 2;
5793
566
    break;
5794
404
  case 2:
5795
404
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5796
219
    case 0:
5797
219
      align = 0;
5798
219
      break;
5799
1
    case 3:
5800
1
      return MCDisassembler_Fail;
5801
184
    default:
5802
184
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5803
184
      break;
5804
404
    }
5805
5806
403
    index = fieldFromInstruction_4(Insn, 7, 1);
5807
403
    if (fieldFromInstruction_4(Insn, 6, 1))
5808
56
      inc = 2;
5809
403
    break;
5810
1.32k
  }
5811
5812
1.32k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5813
0
    return MCDisassembler_Fail;
5814
1.32k
  if (!Check(&S,
5815
1.32k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5816
0
    return MCDisassembler_Fail;
5817
1.32k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5818
1.32k
                Decoder)))
5819
0
    return MCDisassembler_Fail;
5820
1.32k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5821
1.32k
                Decoder)))
5822
1
    return MCDisassembler_Fail;
5823
5824
1.32k
  if (Rm != 0xF) { // Writeback
5825
615
    if (!Check(&S,
5826
615
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5827
0
      return MCDisassembler_Fail;
5828
615
  }
5829
1.32k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5830
0
    return MCDisassembler_Fail;
5831
1.32k
  MCOperand_CreateImm0(Inst, (align));
5832
1.32k
  if (Rm != 0xF) {
5833
615
    if (Rm != 0xD) {
5834
351
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5835
351
                    Decoder)))
5836
0
        return MCDisassembler_Fail;
5837
351
    } else
5838
264
      MCOperand_CreateReg0(Inst, (0));
5839
615
  }
5840
5841
1.32k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5842
0
    return MCDisassembler_Fail;
5843
1.32k
  if (!Check(&S,
5844
1.32k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5845
0
    return MCDisassembler_Fail;
5846
1.32k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5847
1.32k
                Decoder)))
5848
0
    return MCDisassembler_Fail;
5849
1.32k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5850
1.32k
                Decoder)))
5851
0
    return MCDisassembler_Fail;
5852
1.32k
  MCOperand_CreateImm0(Inst, (index));
5853
5854
1.32k
  return S;
5855
1.32k
}
5856
5857
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5858
         const void *Decoder)
5859
1.16k
{
5860
1.16k
  DecodeStatus S = MCDisassembler_Success;
5861
5862
1.16k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5863
1.16k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5864
1.16k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5865
1.16k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5866
1.16k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5867
5868
1.16k
  unsigned align = 0;
5869
1.16k
  unsigned index = 0;
5870
1.16k
  unsigned inc = 1;
5871
1.16k
  switch (size) {
5872
0
  default:
5873
0
    return MCDisassembler_Fail;
5874
190
  case 0:
5875
190
    if (fieldFromInstruction_4(Insn, 4, 1))
5876
50
      align = 4;
5877
190
    index = fieldFromInstruction_4(Insn, 5, 3);
5878
190
    break;
5879
888
  case 1:
5880
888
    if (fieldFromInstruction_4(Insn, 4, 1))
5881
243
      align = 8;
5882
888
    index = fieldFromInstruction_4(Insn, 6, 2);
5883
888
    if (fieldFromInstruction_4(Insn, 5, 1))
5884
350
      inc = 2;
5885
888
    break;
5886
83
  case 2:
5887
83
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5888
14
    case 0:
5889
14
      align = 0;
5890
14
      break;
5891
1
    case 3:
5892
1
      return MCDisassembler_Fail;
5893
68
    default:
5894
68
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5895
68
      break;
5896
83
    }
5897
5898
82
    index = fieldFromInstruction_4(Insn, 7, 1);
5899
82
    if (fieldFromInstruction_4(Insn, 6, 1))
5900
8
      inc = 2;
5901
82
    break;
5902
1.16k
  }
5903
5904
1.16k
  if (Rm != 0xF) { // Writeback
5905
769
    if (!Check(&S,
5906
769
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5907
0
      return MCDisassembler_Fail;
5908
769
  }
5909
1.16k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5910
0
    return MCDisassembler_Fail;
5911
1.16k
  MCOperand_CreateImm0(Inst, (align));
5912
1.16k
  if (Rm != 0xF) {
5913
769
    if (Rm != 0xD) {
5914
531
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5915
531
                    Decoder)))
5916
0
        return MCDisassembler_Fail;
5917
531
    } else
5918
238
      MCOperand_CreateReg0(Inst, (0));
5919
769
  }
5920
5921
1.16k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5922
0
    return MCDisassembler_Fail;
5923
1.16k
  if (!Check(&S,
5924
1.16k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5925
2
    return MCDisassembler_Fail;
5926
1.15k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5927
1.15k
                Decoder)))
5928
1
    return MCDisassembler_Fail;
5929
1.15k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5930
1.15k
                Decoder)))
5931
0
    return MCDisassembler_Fail;
5932
1.15k
  MCOperand_CreateImm0(Inst, (index));
5933
5934
1.15k
  return S;
5935
1.15k
}
5936
5937
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
5938
          const void *Decoder)
5939
827
{
5940
827
  DecodeStatus S = MCDisassembler_Success;
5941
827
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5942
827
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5943
827
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5944
827
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5945
827
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5946
5947
827
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5948
336
    S = MCDisassembler_SoftFail;
5949
5950
827
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5951
0
    return MCDisassembler_Fail;
5952
827
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5953
1
    return MCDisassembler_Fail;
5954
826
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5955
0
    return MCDisassembler_Fail;
5956
826
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5957
0
    return MCDisassembler_Fail;
5958
826
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5959
0
    return MCDisassembler_Fail;
5960
5961
826
  return S;
5962
826
}
5963
5964
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
5965
          const void *Decoder)
5966
728
{
5967
728
  DecodeStatus S = MCDisassembler_Success;
5968
728
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5969
728
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5970
728
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5971
728
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5972
728
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5973
5974
728
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5975
580
    S = MCDisassembler_SoftFail;
5976
5977
728
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5978
0
    return MCDisassembler_Fail;
5979
728
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5980
0
    return MCDisassembler_Fail;
5981
728
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5982
0
    return MCDisassembler_Fail;
5983
728
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5984
1
    return MCDisassembler_Fail;
5985
727
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5986
0
    return MCDisassembler_Fail;
5987
5988
727
  return S;
5989
727
}
5990
5991
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn, uint64_t Address,
5992
           const void *Decoder)
5993
3.49k
{
5994
3.49k
  DecodeStatus S = MCDisassembler_Success;
5995
3.49k
  unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
5996
3.49k
  unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
5997
5998
3.49k
  if (pred == 0xF) {
5999
285
    pred = 0xE;
6000
285
    S = MCDisassembler_SoftFail;
6001
285
  }
6002
6003
3.49k
  if (mask == 0x0)
6004
0
    return MCDisassembler_Fail;
6005
6006
  // IT masks are encoded as a sequence of replacement low-order bits
6007
  // for the condition code. So if the low bit of the starting
6008
  // condition code is 1, then we have to flip all the bits above the
6009
  // terminating bit (which is the lowest 1 bit).
6010
3.49k
  if (pred & 1) {
6011
1.26k
    unsigned LowBit = mask & -mask;
6012
1.26k
    unsigned BitsAboveLowBit = 0xF & (-LowBit << 1);
6013
1.26k
    mask ^= BitsAboveLowBit;
6014
1.26k
  }
6015
6016
3.49k
  MCOperand_CreateImm0(Inst, (pred));
6017
3.49k
  MCOperand_CreateImm0(Inst, (mask));
6018
3.49k
  return S;
6019
3.49k
}
6020
6021
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
6022
                 uint64_t Address,
6023
                 const void *Decoder)
6024
1.59k
{
6025
1.59k
  DecodeStatus S = MCDisassembler_Success;
6026
6027
1.59k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6028
1.59k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6029
1.59k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6030
1.59k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6031
1.59k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6032
1.59k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6033
1.59k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6034
1.59k
  bool writeback = (W == 1) | (P == 0);
6035
6036
1.59k
  addr |= (U << 8) | (Rn << 9);
6037
6038
1.59k
  if (writeback && (Rn == Rt || Rn == Rt2))
6039
368
    Check(&S, MCDisassembler_SoftFail);
6040
1.59k
  if (Rt == Rt2)
6041
606
    Check(&S, MCDisassembler_SoftFail);
6042
6043
  // Rt
6044
1.59k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6045
0
    return MCDisassembler_Fail;
6046
  // Rt2
6047
1.59k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6048
0
    return MCDisassembler_Fail;
6049
  // Writeback operand
6050
1.59k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6051
0
    return MCDisassembler_Fail;
6052
  // addr
6053
1.59k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6054
0
    return MCDisassembler_Fail;
6055
6056
1.59k
  return S;
6057
1.59k
}
6058
6059
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
6060
                 uint64_t Address,
6061
                 const void *Decoder)
6062
1.07k
{
6063
1.07k
  DecodeStatus S = MCDisassembler_Success;
6064
6065
1.07k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6066
1.07k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6067
1.07k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6068
1.07k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6069
1.07k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6070
1.07k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6071
1.07k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6072
1.07k
  bool writeback = (W == 1) | (P == 0);
6073
6074
1.07k
  addr |= (U << 8) | (Rn << 9);
6075
6076
1.07k
  if (writeback && (Rn == Rt || Rn == Rt2))
6077
625
    Check(&S, MCDisassembler_SoftFail);
6078
6079
  // Writeback operand
6080
1.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6081
0
    return MCDisassembler_Fail;
6082
  // Rt
6083
1.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6084
0
    return MCDisassembler_Fail;
6085
  // Rt2
6086
1.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6087
0
    return MCDisassembler_Fail;
6088
  // addr
6089
1.07k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6090
0
    return MCDisassembler_Fail;
6091
6092
1.07k
  return S;
6093
1.07k
}
6094
6095
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn, uint64_t Address,
6096
        const void *Decoder)
6097
359
{
6098
359
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
6099
359
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
6100
359
  if (sign1 != sign2)
6101
0
    return MCDisassembler_Fail;
6102
359
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
6103
359
  CS_ASSERT(MCInst_getNumOperands(Inst) == 0 &&
6104
359
      "We should receive an empty Inst");
6105
359
  DecodeStatus S = DecoderGPRRegisterClass(Inst, Rd, Address, Decoder);
6106
6107
359
  unsigned Val = fieldFromInstruction_4(Insn, 0, 8);
6108
359
  Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
6109
359
  Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
6110
  // If sign, then it is decreasing the address.
6111
359
  if (sign1) {
6112
    // Following ARMv7 Architecture Manual, when the offset
6113
    // is zero, it is decoded as a subw, not as a adr.w
6114
211
    if (!Val) {
6115
83
      MCInst_setOpcode(Inst, (ARM_t2SUBri12));
6116
83
      MCOperand_CreateReg0(Inst, (ARM_PC));
6117
83
    } else
6118
128
      Val = -Val;
6119
211
  }
6120
359
  MCOperand_CreateImm0(Inst, (Val));
6121
359
  return S;
6122
359
}
6123
6124
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
6125
                uint64_t Address,
6126
                const void *Decoder)
6127
345
{
6128
345
  DecodeStatus S = MCDisassembler_Success;
6129
6130
  // Shift of "asr #32" is not allowed in Thumb2 mode.
6131
345
  if (Val == 0x20)
6132
0
    S = MCDisassembler_Fail;
6133
345
  MCOperand_CreateImm0(Inst, (Val));
6134
345
  return S;
6135
345
}
6136
6137
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
6138
             const void *Decoder)
6139
139
{
6140
139
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6141
139
  unsigned Rt2 = fieldFromInstruction_4(Insn, 0, 4);
6142
139
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6143
139
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
6144
6145
139
  if (pred == 0xF)
6146
53
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
6147
6148
86
  DecodeStatus S = MCDisassembler_Success;
6149
6150
86
  if (Rt == Rn || Rn == Rt2)
6151
36
    S = MCDisassembler_SoftFail;
6152
6153
86
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6154
0
    return MCDisassembler_Fail;
6155
86
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
6156
0
    return MCDisassembler_Fail;
6157
86
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6158
0
    return MCDisassembler_Fail;
6159
86
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
6160
0
    return MCDisassembler_Fail;
6161
6162
86
  return S;
6163
86
}
6164
6165
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
6166
        const void *Decoder)
6167
415
{
6168
415
  bool hasFullFP16 =
6169
415
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6170
6171
415
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6172
415
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6173
415
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6174
415
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6175
415
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6176
415
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6177
415
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6178
6179
415
  DecodeStatus S = MCDisassembler_Success;
6180
6181
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6182
415
  if (!(imm & 0x38)) {
6183
130
    if (cmode == 0xF) {
6184
13
      if (op == 1)
6185
0
        return MCDisassembler_Fail;
6186
13
      MCInst_setOpcode(Inst, (ARM_VMOVv2f32));
6187
13
    }
6188
130
    if (hasFullFP16) {
6189
130
      if (cmode == 0xE) {
6190
0
        if (op == 1) {
6191
0
          MCInst_setOpcode(Inst, (ARM_VMOVv1i64));
6192
0
        } else {
6193
0
          MCInst_setOpcode(Inst, (ARM_VMOVv8i8));
6194
0
        }
6195
0
      }
6196
130
      if (cmode == 0xD) {
6197
60
        if (op == 1) {
6198
43
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6199
43
        } else {
6200
17
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6201
17
        }
6202
60
      }
6203
130
      if (cmode == 0xC) {
6204
57
        if (op == 1) {
6205
21
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6206
36
        } else {
6207
36
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6208
36
        }
6209
57
      }
6210
130
    }
6211
130
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6212
130
               Decoder);
6213
130
  }
6214
6215
285
  if (!(imm & 0x20))
6216
0
    return MCDisassembler_Fail;
6217
6218
285
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
6219
0
    return MCDisassembler_Fail;
6220
285
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6221
0
    return MCDisassembler_Fail;
6222
285
  MCOperand_CreateImm0(Inst, (64 - imm));
6223
6224
285
  return S;
6225
285
}
6226
6227
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
6228
        const void *Decoder)
6229
561
{
6230
561
  bool hasFullFP16 =
6231
561
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6232
6233
561
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6234
561
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6235
561
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6236
561
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6237
561
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6238
561
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6239
561
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6240
6241
561
  DecodeStatus S = MCDisassembler_Success;
6242
6243
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6244
561
  if (!(imm & 0x38)) {
6245
228
    if (cmode == 0xF) {
6246
183
      if (op == 1)
6247
1
        return MCDisassembler_Fail;
6248
182
      MCInst_setOpcode(Inst, (ARM_VMOVv4f32));
6249
182
    }
6250
227
    if (hasFullFP16) {
6251
227
      if (cmode == 0xE) {
6252
0
        if (op == 1) {
6253
0
          MCInst_setOpcode(Inst, (ARM_VMOVv2i64));
6254
0
        } else {
6255
0
          MCInst_setOpcode(Inst, (ARM_VMOVv16i8));
6256
0
        }
6257
0
      }
6258
227
      if (cmode == 0xD) {
6259
14
        if (op == 1) {
6260
3
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6261
11
        } else {
6262
11
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6263
11
        }
6264
14
      }
6265
227
      if (cmode == 0xC) {
6266
31
        if (op == 1) {
6267
30
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6268
30
        } else {
6269
1
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6270
1
        }
6271
31
      }
6272
227
    }
6273
227
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6274
227
               Decoder);
6275
228
  }
6276
6277
333
  if (!(imm & 0x20))
6278
2
    return MCDisassembler_Fail;
6279
6280
331
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
6281
2
    return MCDisassembler_Fail;
6282
329
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
6283
0
    return MCDisassembler_Fail;
6284
329
  MCOperand_CreateImm0(Inst, (64 - imm));
6285
6286
329
  return S;
6287
329
}
6288
6289
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
6290
                   unsigned Insn,
6291
                   uint64_t Address,
6292
                   const void *Decoder)
6293
96
{
6294
96
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6295
96
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6296
96
  unsigned Vn = (fieldFromInstruction_4(Insn, 16, 4) << 0);
6297
96
  Vn |= (fieldFromInstruction_4(Insn, 7, 1) << 4);
6298
96
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6299
96
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6300
96
  unsigned q = (fieldFromInstruction_4(Insn, 6, 1) << 0);
6301
96
  unsigned rotate = (fieldFromInstruction_4(Insn, 20, 2) << 0);
6302
6303
96
  DecodeStatus S = MCDisassembler_Success;
6304
6305
96
  typedef DecodeStatus (*DecoderFunction)(MCInst *Inst, unsigned RegNo,
6306
96
            uint64_t Address,
6307
96
            const void *Decoder);
6308
6309
96
  DecoderFunction DestRegDecoder = q ? DecodeQPRRegisterClass :
6310
96
               DecodeDPRRegisterClass;
6311
6312
96
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6313
1
    return MCDisassembler_Fail;
6314
95
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6315
0
    return MCDisassembler_Fail;
6316
95
  if (!Check(&S, DestRegDecoder(Inst, Vn, Address, Decoder)))
6317
1
    return MCDisassembler_Fail;
6318
94
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6319
0
    return MCDisassembler_Fail;
6320
  // The lane index does not have any bits in the encoding, because it can
6321
  // only be 0.
6322
94
  MCOperand_CreateImm0(Inst, (0));
6323
94
  MCOperand_CreateImm0(Inst, (rotate));
6324
6325
94
  return S;
6326
94
}
6327
6328
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
6329
            const void *Decoder)
6330
686
{
6331
686
  DecodeStatus S = MCDisassembler_Success;
6332
6333
686
  unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
6334
686
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6335
686
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
6336
686
  Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
6337
686
  unsigned Cond = fieldFromInstruction_4(Val, 28, 4);
6338
6339
686
  if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
6340
342
    S = MCDisassembler_SoftFail;
6341
6342
686
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6343
0
    return MCDisassembler_Fail;
6344
686
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6345
0
    return MCDisassembler_Fail;
6346
686
  if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
6347
0
    return MCDisassembler_Fail;
6348
686
  if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
6349
0
    return MCDisassembler_Fail;
6350
686
  if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
6351
0
    return MCDisassembler_Fail;
6352
6353
686
  return S;
6354
686
}
6355
6356
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
6357
              uint64_t Address,
6358
              const void *Decoder)
6359
312
{
6360
312
  DecodeStatus S = MCDisassembler_Success;
6361
6362
312
  unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
6363
312
  unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
6364
312
  unsigned cop = fieldFromInstruction_4(Val, 8, 4);
6365
312
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6366
312
  unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
6367
6368
312
  if ((cop & ~0x1) == 0xa)
6369
3
    return MCDisassembler_Fail;
6370
6371
309
  if (Rt == Rt2)
6372
21
    S = MCDisassembler_SoftFail;
6373
6374
  // We have to check if the instruction is MRRC2
6375
  // or MCRR2 when constructing the operands for
6376
  // Inst. Reason is because MRRC2 stores to two
6377
  // registers so its tablegen desc has two
6378
  // outputs whereas MCRR doesn't store to any
6379
  // registers so all of its operands are listed
6380
  // as inputs, therefore the operand order for
6381
  // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
6382
  // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
6383
6384
309
  if (MCInst_getOpcode(Inst) == ARM_MRRC2) {
6385
61
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6386
61
                Decoder)))
6387
0
      return MCDisassembler_Fail;
6388
61
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6389
61
                Decoder)))
6390
0
      return MCDisassembler_Fail;
6391
61
  }
6392
309
  MCOperand_CreateImm0(Inst, (cop));
6393
309
  MCOperand_CreateImm0(Inst, (opc1));
6394
309
  if (MCInst_getOpcode(Inst) == ARM_MCRR2) {
6395
248
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6396
248
                Decoder)))
6397
0
      return MCDisassembler_Fail;
6398
248
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6399
248
                Decoder)))
6400
0
      return MCDisassembler_Fail;
6401
248
  }
6402
309
  MCOperand_CreateImm0(Inst, (CRm));
6403
6404
309
  return S;
6405
309
}
6406
6407
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
6408
           uint64_t Address, const void *Decoder)
6409
851
{
6410
851
  DecodeStatus S = MCDisassembler_Success;
6411
6412
  // Add explicit operand for the destination sysreg, for cases where
6413
  // we have to model it for code generation purposes.
6414
851
  switch (MCInst_getOpcode(Inst)) {
6415
9
  case ARM_VMSR_FPSCR_NZCVQC:
6416
9
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6417
9
    break;
6418
0
  case ARM_VMSR_P0:
6419
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6420
0
    break;
6421
851
  }
6422
6423
851
  if (MCInst_getOpcode(Inst) != ARM_FMSTAT) {
6424
810
    unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6425
6426
810
    if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb) &&
6427
555
        !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) {
6428
513
      if (Rt == 13 || Rt == 15)
6429
21
        S = MCDisassembler_SoftFail;
6430
513
      Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address,
6431
513
               Decoder));
6432
513
    } else
6433
297
      Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6434
297
                   Decoder));
6435
810
  }
6436
6437
  // Add explicit operand for the source sysreg, similarly to above.
6438
851
  switch (MCInst_getOpcode(Inst)) {
6439
2
  case ARM_VMRS_FPSCR_NZCVQC:
6440
2
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6441
2
    break;
6442
0
  case ARM_VMRS_P0:
6443
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6444
0
    break;
6445
851
  }
6446
6447
851
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb)) {
6448
555
    MCOperand_CreateImm0(Inst, (ARMCC_AL));
6449
555
    MCOperand_CreateReg0(Inst, (0));
6450
555
  } else {
6451
296
    unsigned pred = fieldFromInstruction_4(Val, 28, 4);
6452
296
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
6453
296
                  Decoder)))
6454
1
      return MCDisassembler_Fail;
6455
296
  }
6456
6457
850
  return S;
6458
851
}
6459
6460
#define DEFINE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
6461
  static DecodeStatus CONCAT( \
6462
    DecodeBFLabelOperand, \
6463
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
6464
    MCInst * Inst, unsigned Val, uint64_t Address, \
6465
    const void *Decoder) \
6466
822
  { \
6467
822
    DecodeStatus S = MCDisassembler_Success; \
6468
822
    if (Val == 0 && !zeroPermitted) \
6469
822
      S = MCDisassembler_Fail; \
6470
822
\
6471
822
    uint64_t DecVal; \
6472
822
    if (isSigned) \
6473
822
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
822
    else \
6475
822
      DecVal = (Val << 1); \
6476
822
\
6477
822
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
822
                true, 4, Inst, Decoder)) \
6479
822
      MCOperand_CreateImm0(Inst, \
6480
822
               (isNeg ? -DecVal : DecVal)); \
6481
822
    return S; \
6482
822
  }
6483
120
DEFINE_DecodeBFLabelOperand(false, false, false, 4);
6484
66
DEFINE_DecodeBFLabelOperand(true, false, true, 18);
6485
3
DEFINE_DecodeBFLabelOperand(true, false, true, 12);
6486
30
DEFINE_DecodeBFLabelOperand(true, false, true, 16);
6487
50
DEFINE_DecodeBFLabelOperand(false, true, true, 11);
6488
553
DEFINE_DecodeBFLabelOperand(false, false, true, 11);
6489
6490
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned Val,
6491
                 uint64_t Address,
6492
                 const void *Decoder)
6493
3
{
6494
3
  uint64_t LocImm = MCOperand_getImm(MCInst_getOperand(Inst, (0)));
6495
3
  Val = LocImm + (2 << Val);
6496
3
  if (!tryAddingSymbolicOperand(Address, Address + Val + 4, true, 4, Inst,
6497
3
              Decoder))
6498
3
    MCOperand_CreateImm0(Inst, (Val));
6499
3
  return MCDisassembler_Success;
6500
3
}
6501
6502
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
6503
            uint64_t Address, const void *Decoder)
6504
494
{
6505
494
  if (Val >= ARMCC_AL) // also exclude the non-condition NV
6506
1
    return MCDisassembler_Fail;
6507
493
  MCOperand_CreateImm0(Inst, (Val));
6508
493
  return MCDisassembler_Success;
6509
494
}
6510
6511
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
6512
         const void *Decoder)
6513
1.47k
{
6514
1.47k
  DecodeStatus S = MCDisassembler_Success;
6515
6516
1.47k
  if (MCInst_getOpcode(Inst) == ARM_MVE_LCTP)
6517
0
    return S;
6518
6519
1.47k
  unsigned Imm = fieldFromInstruction_4(Insn, 11, 1) |
6520
1.47k
           fieldFromInstruction_4(Insn, 1, 10) << 1;
6521
1.47k
  switch (MCInst_getOpcode(Inst)) {
6522
8
  case ARM_t2LEUpdate:
6523
26
  case ARM_MVE_LETP:
6524
26
    MCOperand_CreateReg0(Inst, (ARM_LR));
6525
26
    MCOperand_CreateReg0(Inst, (ARM_LR));
6526
    // fall through
6527
50
  case ARM_t2LE:
6528
50
    if (!Check(&S, CONCAT(DecodeBFLabelOperand,
6529
50
              CONCAT(false,
6530
50
               CONCAT(true, CONCAT(true, 11))))(
6531
50
               Inst, Imm, Address, Decoder)))
6532
0
      return MCDisassembler_Fail;
6533
50
    break;
6534
50
  case ARM_t2WLS:
6535
72
  case ARM_MVE_WLSTP_8:
6536
245
  case ARM_MVE_WLSTP_16:
6537
408
  case ARM_MVE_WLSTP_32:
6538
553
  case ARM_MVE_WLSTP_64:
6539
553
    MCOperand_CreateReg0(Inst, (ARM_LR));
6540
553
    if (!Check(&S,
6541
553
         DecoderGPRRegisterClass(
6542
553
           Inst, fieldFromInstruction_4(Insn, 16, 4),
6543
553
           Address, Decoder)) ||
6544
553
        !Check(&S, CONCAT(DecodeBFLabelOperand,
6545
553
              CONCAT(false,
6546
553
               CONCAT(false, CONCAT(true, 11))))(
6547
553
               Inst, Imm, Address, Decoder)))
6548
0
      return MCDisassembler_Fail;
6549
553
    break;
6550
553
  case ARM_t2DLS:
6551
166
  case ARM_MVE_DLSTP_8:
6552
715
  case ARM_MVE_DLSTP_16:
6553
795
  case ARM_MVE_DLSTP_32:
6554
874
  case ARM_MVE_DLSTP_64: {
6555
874
    unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6556
874
    if (Rn == 0xF) {
6557
      // Enforce all the rest of the instruction bits in LCTP, which
6558
      // won't have been reliably checked based on LCTP's own tablegen
6559
      // record, because we came to this decode by a roundabout route.
6560
93
      uint32_t CanonicalLCTP = 0xF00FE001,
6561
93
         SBZMask = 0x00300FFE;
6562
93
      if ((Insn & ~SBZMask) != CanonicalLCTP)
6563
1
        return MCDisassembler_Fail; // a mandatory bit is wrong: hard
6564
          // fail
6565
92
      if (Insn != CanonicalLCTP)
6566
70
        Check(&S,
6567
70
              MCDisassembler_SoftFail); // an SBZ bit is wrong: soft fail
6568
6569
92
      MCInst_setOpcode(Inst, (ARM_MVE_LCTP));
6570
781
    } else {
6571
781
      MCOperand_CreateReg0(Inst, (ARM_LR));
6572
781
      if (!Check(&S,
6573
781
           DecoderGPRRegisterClass(
6574
781
             Inst,
6575
781
             fieldFromInstruction_4(Insn, 16, 4),
6576
781
             Address, Decoder)))
6577
0
        return MCDisassembler_Fail;
6578
781
    }
6579
873
    break;
6580
874
  }
6581
1.47k
  }
6582
1.47k
  return S;
6583
1.47k
}
6584
6585
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
6586
             uint64_t Address,
6587
             const void *Decoder)
6588
179
{
6589
179
  DecodeStatus S = MCDisassembler_Success;
6590
6591
179
  if (Val == 0)
6592
104
    Val = 32;
6593
6594
179
  MCOperand_CreateImm0(Inst, (Val));
6595
6596
179
  return S;
6597
179
}
6598
6599
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
6600
                 uint64_t Address,
6601
                 const void *Decoder)
6602
3.50k
{
6603
3.50k
  if ((RegNo) + 1 > 11)
6604
299
    return MCDisassembler_Fail;
6605
6606
3.21k
  unsigned Register = GPRDecoderTable[(RegNo) + 1];
6607
3.21k
  MCOperand_CreateReg0(Inst, (Register));
6608
3.21k
  return MCDisassembler_Success;
6609
3.50k
}
6610
6611
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
6612
            uint64_t Address,
6613
            const void *Decoder)
6614
4.77k
{
6615
4.77k
  if ((RegNo) > 14)
6616
0
    return MCDisassembler_Fail;
6617
6618
4.77k
  unsigned Register = GPRDecoderTable[(RegNo)];
6619
4.77k
  MCOperand_CreateReg0(Inst, (Register));
6620
4.77k
  return MCDisassembler_Success;
6621
4.77k
}
6622
6623
static DecodeStatus DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst,
6624
                  unsigned RegNo,
6625
                  uint64_t Address,
6626
                  const void *Decoder)
6627
0
{
6628
0
  if (RegNo == 15) {
6629
0
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
6630
0
    return MCDisassembler_Success;
6631
0
  }
6632
6633
0
  unsigned Register = GPRDecoderTable[RegNo];
6634
0
  MCOperand_CreateReg0(Inst, (Register));
6635
6636
0
  if (RegNo == 13)
6637
0
    return MCDisassembler_SoftFail;
6638
6639
0
  return MCDisassembler_Success;
6640
0
}
6641
6642
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
6643
          const void *Decoder)
6644
198
{
6645
198
  DecodeStatus S = MCDisassembler_Success;
6646
6647
198
  MCOperand_CreateImm0(Inst, (ARMCC_AL));
6648
198
  MCOperand_CreateReg0(Inst, (0));
6649
198
  if (MCInst_getOpcode(Inst) == ARM_VSCCLRMD) {
6650
47
    unsigned reglist = (fieldFromInstruction_4(Insn, 1, 7) << 1) |
6651
47
           (fieldFromInstruction_4(Insn, 12, 4) << 8) |
6652
47
           (fieldFromInstruction_4(Insn, 22, 1) << 12);
6653
47
    if (!Check(&S, DecodeDPRRegListOperand(Inst, reglist, Address,
6654
47
                   Decoder))) {
6655
0
      return MCDisassembler_Fail;
6656
0
    }
6657
151
  } else {
6658
151
    unsigned reglist = fieldFromInstruction_4(Insn, 0, 8) |
6659
151
           (fieldFromInstruction_4(Insn, 22, 1) << 8) |
6660
151
           (fieldFromInstruction_4(Insn, 12, 4) << 9);
6661
151
    if (!Check(&S, DecodeSPRRegListOperand(Inst, reglist, Address,
6662
151
                   Decoder))) {
6663
0
      return MCDisassembler_Fail;
6664
0
    }
6665
151
  }
6666
198
  MCOperand_CreateReg0(Inst, (ARM_VPR));
6667
6668
198
  return S;
6669
198
}
6670
6671
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6672
              uint64_t Address,
6673
              const void *Decoder)
6674
40.3k
{
6675
40.3k
  if (RegNo > 7)
6676
7.31k
    return MCDisassembler_Fail;
6677
6678
33.0k
  unsigned Register = QPRDecoderTable[RegNo];
6679
33.0k
  MCOperand_CreateReg0(Inst, (Register));
6680
33.0k
  return MCDisassembler_Success;
6681
40.3k
}
6682
6683
static const uint16_t QQPRDecoderTable[] = { ARM_Q0_Q1, ARM_Q1_Q2, ARM_Q2_Q3,
6684
               ARM_Q3_Q4, ARM_Q4_Q5, ARM_Q5_Q6,
6685
               ARM_Q6_Q7 };
6686
6687
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6688
               uint64_t Address,
6689
               const void *Decoder)
6690
1.18k
{
6691
1.18k
  if (RegNo > 6)
6692
65
    return MCDisassembler_Fail;
6693
6694
1.12k
  unsigned Register = QQPRDecoderTable[RegNo];
6695
1.12k
  MCOperand_CreateReg0(Inst, (Register));
6696
1.12k
  return MCDisassembler_Success;
6697
1.18k
}
6698
6699
static const uint16_t QQQQPRDecoderTable[] = { ARM_Q0_Q1_Q2_Q3, ARM_Q1_Q2_Q3_Q4,
6700
                 ARM_Q2_Q3_Q4_Q5, ARM_Q3_Q4_Q5_Q6,
6701
                 ARM_Q4_Q5_Q6_Q7 };
6702
6703
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6704
                 uint64_t Address,
6705
                 const void *Decoder)
6706
942
{
6707
942
  if (RegNo > 4)
6708
291
    return MCDisassembler_Fail;
6709
6710
651
  unsigned Register = QQQQPRDecoderTable[RegNo];
6711
651
  MCOperand_CreateReg0(Inst, (Register));
6712
651
  return MCDisassembler_Success;
6713
942
}
6714
6715
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
6716
           uint64_t Address, const void *Decoder)
6717
3.38k
{
6718
3.38k
  DecodeStatus S = MCDisassembler_Success;
6719
6720
  // Parse VPT mask and encode it in the MCInst as an immediate with the same
6721
  // format as the it_mask.  That is, from the second 'e|t' encode 'e' as 1
6722
  // and 't' as 0 and finish with a 1.
6723
3.38k
  unsigned Imm = 0;
6724
  // We always start with a 't'.
6725
3.38k
  unsigned CurBit = 0;
6726
11.7k
  for (int i = 3; i >= 0; --i) {
6727
    // If the bit we are looking at is not the same as last one, invert the
6728
    // CurBit, if it is the same leave it as is.
6729
11.7k
    CurBit ^= (Val >> i) & 1U;
6730
6731
    // Encode the CurBit at the right place in the immediate.
6732
11.7k
    Imm |= (CurBit << i);
6733
6734
    // If we are done, finish the encoding with a 1.
6735
11.7k
    if ((Val & ~(~0U << i)) == 0) {
6736
3.38k
      Imm |= 1U << i;
6737
3.38k
      break;
6738
3.38k
    }
6739
11.7k
  }
6740
6741
3.38k
  MCOperand_CreateImm0(Inst, (Imm));
6742
6743
3.38k
  return S;
6744
3.38k
}
6745
6746
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned RegNo,
6747
          uint64_t Address, const void *Decoder)
6748
2.89k
{
6749
  // The vpred_r operand type includes an MQPR register field derived
6750
  // from the encoding. But we don't actually want to add an operand
6751
  // to the MCInst at this stage, because AddThumbPredicate will do it
6752
  // later, and will infer the register number from the TIED_TO
6753
  // constraint. So this is a deliberately empty decoder method that
6754
  // will inhibit the auto-generated disassembly code from adding an
6755
  // operand at all.
6756
2.89k
  return MCDisassembler_Success;
6757
2.89k
}
6758
6759
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
6760
                  unsigned Val,
6761
                  uint64_t Address,
6762
                  const void *Decoder)
6763
857
{
6764
857
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_EQ : ARMCC_NE));
6765
857
  return MCDisassembler_Success;
6766
857
}
6767
6768
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
6769
                  unsigned Val,
6770
                  uint64_t Address,
6771
                  const void *Decoder)
6772
1.35k
{
6773
1.35k
  unsigned Code;
6774
1.35k
  switch (Val & 0x3) {
6775
220
  case 0:
6776
220
    Code = ARMCC_GE;
6777
220
    break;
6778
521
  case 1:
6779
521
    Code = ARMCC_LT;
6780
521
    break;
6781
127
  case 2:
6782
127
    Code = ARMCC_GT;
6783
127
    break;
6784
484
  case 3:
6785
484
    Code = ARMCC_LE;
6786
484
    break;
6787
1.35k
  }
6788
1.35k
  MCOperand_CreateImm0(Inst, (Code));
6789
1.35k
  return MCDisassembler_Success;
6790
1.35k
}
6791
6792
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
6793
                  unsigned Val,
6794
                  uint64_t Address,
6795
                  const void *Decoder)
6796
1.17k
{
6797
1.17k
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_HS : ARMCC_HI));
6798
1.17k
  return MCDisassembler_Success;
6799
1.17k
}
6800
6801
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
6802
                   unsigned Val,
6803
                   uint64_t Address,
6804
                   const void *Decoder)
6805
1.05k
{
6806
1.05k
  unsigned Code;
6807
1.05k
  switch (Val) {
6808
236
  default:
6809
236
    return MCDisassembler_Fail;
6810
138
  case 0:
6811
138
    Code = ARMCC_EQ;
6812
138
    break;
6813
222
  case 1:
6814
222
    Code = ARMCC_NE;
6815
222
    break;
6816
60
  case 4:
6817
60
    Code = ARMCC_GE;
6818
60
    break;
6819
245
  case 5:
6820
245
    Code = ARMCC_LT;
6821
245
    break;
6822
112
  case 6:
6823
112
    Code = ARMCC_GT;
6824
112
    break;
6825
42
  case 7:
6826
42
    Code = ARMCC_LE;
6827
42
    break;
6828
1.05k
  }
6829
6830
819
  MCOperand_CreateImm0(Inst, (Code));
6831
819
  return MCDisassembler_Success;
6832
1.05k
}
6833
6834
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Val,
6835
           uint64_t Address, const void *Decoder)
6836
421
{
6837
421
  DecodeStatus S = MCDisassembler_Success;
6838
6839
421
  unsigned DecodedVal = 64 - Val;
6840
6841
421
  switch (MCInst_getOpcode(Inst)) {
6842
22
  case ARM_MVE_VCVTf16s16_fix:
6843
41
  case ARM_MVE_VCVTs16f16_fix:
6844
102
  case ARM_MVE_VCVTf16u16_fix:
6845
185
  case ARM_MVE_VCVTu16f16_fix:
6846
185
    if (DecodedVal > 16)
6847
0
      return MCDisassembler_Fail;
6848
185
    break;
6849
185
  case ARM_MVE_VCVTf32s32_fix:
6850
71
  case ARM_MVE_VCVTs32f32_fix:
6851
178
  case ARM_MVE_VCVTf32u32_fix:
6852
236
  case ARM_MVE_VCVTu32f32_fix:
6853
236
    if (DecodedVal > 32)
6854
0
      return MCDisassembler_Fail;
6855
236
    break;
6856
421
  }
6857
6858
421
  MCOperand_CreateImm0(Inst, (64 - Val));
6859
6860
421
  return S;
6861
421
}
6862
6863
static unsigned FixedRegForVSTRVLDR_SYSREG(unsigned Opcode)
6864
1.47k
{
6865
1.47k
  switch (Opcode) {
6866
0
  case ARM_VSTR_P0_off:
6867
0
  case ARM_VSTR_P0_pre:
6868
0
  case ARM_VSTR_P0_post:
6869
0
  case ARM_VLDR_P0_off:
6870
0
  case ARM_VLDR_P0_pre:
6871
0
  case ARM_VLDR_P0_post:
6872
0
    return ARM_P0;
6873
1.47k
  default:
6874
1.47k
    return 0;
6875
1.47k
  }
6876
1.47k
}
6877
6878
#define DEFINE_DecodeVSTRVLDR_SYSREG(Writeback) \
6879
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
6880
    MCInst * Inst, unsigned Val, uint64_t Address, \
6881
    const void *Decoder) \
6882
1.47k
  { \
6883
1.47k
    switch (MCInst_getOpcode(Inst)) { \
6884
113
    case ARM_VSTR_FPSCR_pre: \
6885
126
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
293
    case ARM_VLDR_FPSCR_pre: \
6887
426
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
594
    case ARM_VSTR_FPSCR_off: \
6889
644
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
689
    case ARM_VLDR_FPSCR_off: \
6891
697
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
710
    case ARM_VSTR_FPSCR_post: \
6893
745
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
838
    case ARM_VLDR_FPSCR_post: \
6895
852
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
852
\
6897
852
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
852
            ARM_HasMVEIntegerOps) && \
6899
852
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
852
            ARM_FeatureVFP2)) \
6901
852
        return MCDisassembler_Fail; \
6902
1.47k
    } \
6903
1.47k
\
6904
1.47k
    DecodeStatus S = MCDisassembler_Success; \
6905
1.47k
    unsigned Sysreg = \
6906
1.47k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
1.47k
    if (Sysreg) \
6908
1.47k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
1.47k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
1.47k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
1.47k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
1.47k
        (Rn << 8); \
6913
1.47k
\
6914
1.47k
    if (Writeback) { \
6915
1.09k
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
1.09k
                 Inst, Rn, Address, Decoder))) \
6917
1.09k
        return MCDisassembler_Fail; \
6918
1.09k
    } \
6919
1.47k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
1.47k
                  Decoder))) \
6921
1.47k
      return MCDisassembler_Fail; \
6922
1.47k
\
6923
1.47k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
1.47k
    MCOperand_CreateReg0(Inst, (0)); \
6925
1.47k
\
6926
1.47k
    return S; \
6927
1.47k
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_0
Line
Count
Source
6882
383
  { \
6883
383
    switch (MCInst_getOpcode(Inst)) { \
6884
0
    case ARM_VSTR_FPSCR_pre: \
6885
0
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
0
    case ARM_VLDR_FPSCR_pre: \
6887
0
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
168
    case ARM_VSTR_FPSCR_off: \
6889
218
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
263
    case ARM_VLDR_FPSCR_off: \
6891
271
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
271
    case ARM_VSTR_FPSCR_post: \
6893
271
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
271
    case ARM_VLDR_FPSCR_post: \
6895
271
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
271
\
6897
271
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
271
            ARM_HasMVEIntegerOps) && \
6899
271
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
271
            ARM_FeatureVFP2)) \
6901
271
        return MCDisassembler_Fail; \
6902
383
    } \
6903
383
\
6904
383
    DecodeStatus S = MCDisassembler_Success; \
6905
383
    unsigned Sysreg = \
6906
383
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
383
    if (Sysreg) \
6908
383
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
383
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
383
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
383
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
383
        (Rn << 8); \
6913
383
\
6914
383
    if (Writeback) { \
6915
0
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
0
                 Inst, Rn, Address, Decoder))) \
6917
0
        return MCDisassembler_Fail; \
6918
0
    } \
6919
383
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
383
                  Decoder))) \
6921
383
      return MCDisassembler_Fail; \
6922
383
\
6923
383
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
383
    MCOperand_CreateReg0(Inst, (0)); \
6925
383
\
6926
383
    return S; \
6927
383
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_1
Line
Count
Source
6882
1.09k
  { \
6883
1.09k
    switch (MCInst_getOpcode(Inst)) { \
6884
113
    case ARM_VSTR_FPSCR_pre: \
6885
126
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
293
    case ARM_VLDR_FPSCR_pre: \
6887
426
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
426
    case ARM_VSTR_FPSCR_off: \
6889
426
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
426
    case ARM_VLDR_FPSCR_off: \
6891
426
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
439
    case ARM_VSTR_FPSCR_post: \
6893
474
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
567
    case ARM_VLDR_FPSCR_post: \
6895
581
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
581
\
6897
581
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
581
            ARM_HasMVEIntegerOps) && \
6899
581
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
581
            ARM_FeatureVFP2)) \
6901
581
        return MCDisassembler_Fail; \
6902
1.09k
    } \
6903
1.09k
\
6904
1.09k
    DecodeStatus S = MCDisassembler_Success; \
6905
1.09k
    unsigned Sysreg = \
6906
1.09k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
1.09k
    if (Sysreg) \
6908
1.09k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
1.09k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
1.09k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
1.09k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
1.09k
        (Rn << 8); \
6913
1.09k
\
6914
1.09k
    if (Writeback) { \
6915
1.09k
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
1.09k
                 Inst, Rn, Address, Decoder))) \
6917
1.09k
        return MCDisassembler_Fail; \
6918
1.09k
    } \
6919
1.09k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
1.09k
                  Decoder))) \
6921
1.09k
      return MCDisassembler_Fail; \
6922
1.09k
\
6923
1.09k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
1.09k
    MCOperand_CreateReg0(Inst, (0)); \
6925
1.09k
\
6926
1.09k
    return S; \
6927
1.09k
  }
6928
DEFINE_DecodeVSTRVLDR_SYSREG(false);
6929
DEFINE_DecodeVSTRVLDR_SYSREG(true);
6930
6931
static inline DecodeStatus DecodeMVE_MEM_pre(MCInst *Inst, unsigned Val,
6932
               uint64_t Address,
6933
               const void *Decoder, unsigned Rn,
6934
               OperandDecoder RnDecoder,
6935
               OperandDecoder AddrDecoder)
6936
2.10k
{
6937
2.10k
  DecodeStatus S = MCDisassembler_Success;
6938
6939
2.10k
  unsigned Qd = fieldFromInstruction_4(Val, 13, 3);
6940
2.10k
  unsigned addr = fieldFromInstruction_4(Val, 0, 7) |
6941
2.10k
      (fieldFromInstruction_4(Val, 23, 1) << 7) | (Rn << 8);
6942
6943
2.10k
  if (!Check(&S, RnDecoder(Inst, Rn, Address, Decoder)))
6944
0
    return MCDisassembler_Fail;
6945
2.10k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
6946
0
    return MCDisassembler_Fail;
6947
2.10k
  if (!Check(&S, AddrDecoder(Inst, addr, Address, Decoder)))
6948
0
    return MCDisassembler_Fail;
6949
6950
2.10k
  return S;
6951
2.10k
}
6952
6953
#define DEFINE_DecodeMVE_MEM_1_pre(shift) \
6954
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
6955
    MCInst * Inst, unsigned Val, uint64_t Address, \
6956
    const void *Decoder) \
6957
589
  { \
6958
589
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
589
           fieldFromInstruction_4(Val, 16, 3), \
6960
589
           DecodetGPRRegisterClass, \
6961
589
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
589
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_0
Line
Count
Source
6957
483
  { \
6958
483
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
483
           fieldFromInstruction_4(Val, 16, 3), \
6960
483
           DecodetGPRRegisterClass, \
6961
483
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
483
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_1
Line
Count
Source
6957
106
  { \
6958
106
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
106
           fieldFromInstruction_4(Val, 16, 3), \
6960
106
           DecodetGPRRegisterClass, \
6961
106
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
106
  }
6963
DEFINE_DecodeMVE_MEM_1_pre(0);
6964
DEFINE_DecodeMVE_MEM_1_pre(1);
6965
6966
#define DEFINE_DecodeMVE_MEM_2_pre(shift) \
6967
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
6968
    MCInst * Inst, unsigned Val, uint64_t Address, \
6969
    const void *Decoder) \
6970
1.28k
  { \
6971
1.28k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
1.28k
           fieldFromInstruction_4(Val, 16, 4), \
6973
1.28k
           DecoderGPRRegisterClass, \
6974
1.28k
           CONCAT(DecodeT2AddrModeImm7, \
6975
1.28k
            CONCAT(shift, 1))); \
6976
1.28k
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_0
Line
Count
Source
6970
414
  { \
6971
414
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
414
           fieldFromInstruction_4(Val, 16, 4), \
6973
414
           DecoderGPRRegisterClass, \
6974
414
           CONCAT(DecodeT2AddrModeImm7, \
6975
414
            CONCAT(shift, 1))); \
6976
414
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_1
Line
Count
Source
6970
476
  { \
6971
476
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
476
           fieldFromInstruction_4(Val, 16, 4), \
6973
476
           DecoderGPRRegisterClass, \
6974
476
           CONCAT(DecodeT2AddrModeImm7, \
6975
476
            CONCAT(shift, 1))); \
6976
476
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_2
Line
Count
Source
6970
392
  { \
6971
392
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
392
           fieldFromInstruction_4(Val, 16, 4), \
6973
392
           DecoderGPRRegisterClass, \
6974
392
           CONCAT(DecodeT2AddrModeImm7, \
6975
392
            CONCAT(shift, 1))); \
6976
392
  }
6977
DEFINE_DecodeMVE_MEM_2_pre(0);
6978
DEFINE_DecodeMVE_MEM_2_pre(1);
6979
DEFINE_DecodeMVE_MEM_2_pre(2);
6980
6981
#define DEFINE_DecodeMVE_MEM_3_pre(shift) \
6982
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
6983
    MCInst * Inst, unsigned Val, uint64_t Address, \
6984
    const void *Decoder) \
6985
230
  { \
6986
230
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
230
           fieldFromInstruction_4(Val, 17, 3), \
6988
230
           DecodeMQPRRegisterClass, \
6989
230
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
230
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_2
Line
Count
Source
6985
123
  { \
6986
123
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
123
           fieldFromInstruction_4(Val, 17, 3), \
6988
123
           DecodeMQPRRegisterClass, \
6989
123
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
123
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_3
Line
Count
Source
6985
107
  { \
6986
107
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
107
           fieldFromInstruction_4(Val, 17, 3), \
6988
107
           DecodeMQPRRegisterClass, \
6989
107
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
107
  }
6991
DEFINE_DecodeMVE_MEM_3_pre(2);
6992
DEFINE_DecodeMVE_MEM_3_pre(3);
6993
6994
#define DEFINE_DecodePowerTwoOperand(MinLog, MaxLog) \
6995
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
6996
           CONCAT(MinLog, MaxLog))( \
6997
    MCInst * Inst, unsigned Val, uint64_t Address, \
6998
    const void *Decoder) \
6999
764
  { \
7000
764
    DecodeStatus S = MCDisassembler_Success; \
7001
764
\
7002
764
    if (Val < MinLog || Val > MaxLog) \
7003
764
      return MCDisassembler_Fail; \
7004
764
\
7005
764
    MCOperand_CreateImm0(Inst, (1LL << Val)); \
7006
764
    return S; \
7007
764
  }
7008
DEFINE_DecodePowerTwoOperand(0, 3);
7009
7010
#define DEFINE_DecodeMVEPairVectorIndexOperand(start) \
7011
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
7012
    MCInst * Inst, unsigned Val, uint64_t Address, \
7013
    const void *Decoder) \
7014
0
  { \
7015
0
    DecodeStatus S = MCDisassembler_Success; \
7016
0
\
7017
0
    MCOperand_CreateImm0(Inst, (start + Val)); \
7018
0
\
7019
0
    return S; \
7020
0
  }
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_2
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_0
7021
DEFINE_DecodeMVEPairVectorIndexOperand(2);
7022
DEFINE_DecodeMVEPairVectorIndexOperand(0);
7023
7024
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
7025
           uint64_t Address, const void *Decoder)
7026
0
{
7027
0
  DecodeStatus S = MCDisassembler_Success;
7028
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7029
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7030
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7031
0
           fieldFromInstruction_4(Insn, 13, 3));
7032
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7033
7034
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7035
0
    return MCDisassembler_Fail;
7036
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7037
0
    return MCDisassembler_Fail;
7038
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7039
0
    return MCDisassembler_Fail;
7040
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7041
0
            2)(Inst, index, Address, Decoder)))
7042
0
    return MCDisassembler_Fail;
7043
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7044
0
            0)(Inst, index, Address, Decoder)))
7045
0
    return MCDisassembler_Fail;
7046
7047
0
  return S;
7048
0
}
7049
7050
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
7051
           uint64_t Address, const void *Decoder)
7052
0
{
7053
0
  DecodeStatus S = MCDisassembler_Success;
7054
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7055
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7056
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7057
0
           fieldFromInstruction_4(Insn, 13, 3));
7058
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7059
7060
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7061
0
    return MCDisassembler_Fail;
7062
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7063
0
    return MCDisassembler_Fail;
7064
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7065
0
    return MCDisassembler_Fail;
7066
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7067
0
    return MCDisassembler_Fail;
7068
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7069
0
            2)(Inst, index, Address, Decoder)))
7070
0
    return MCDisassembler_Fail;
7071
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7072
0
            0)(Inst, index, Address, Decoder)))
7073
0
    return MCDisassembler_Fail;
7074
7075
0
  return S;
7076
0
}
7077
7078
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
7079
              uint64_t Address,
7080
              const void *Decoder)
7081
0
{
7082
0
  DecodeStatus S = MCDisassembler_Success;
7083
7084
0
  unsigned RdaLo = fieldFromInstruction_4(Insn, 17, 3) << 1;
7085
0
  unsigned RdaHi = fieldFromInstruction_4(Insn, 9, 3) << 1;
7086
0
  unsigned Rm = fieldFromInstruction_4(Insn, 12, 4);
7087
7088
0
  if (RdaHi == 14) {
7089
    // This value of RdaHi (really indicating pc, because RdaHi has to
7090
    // be an odd-numbered register, so the low bit will be set by the
7091
    // decode function below) indicates that we must decode as SQRSHR
7092
    // or UQRSHL, which both have a single Rda register field with all
7093
    // four bits.
7094
0
    unsigned Rda = fieldFromInstruction_4(Insn, 16, 4);
7095
7096
0
    switch (MCInst_getOpcode(Inst)) {
7097
0
    case ARM_MVE_ASRLr:
7098
0
    case ARM_MVE_SQRSHRL:
7099
0
      MCInst_setOpcode(Inst, (ARM_MVE_SQRSHR));
7100
0
      break;
7101
0
    case ARM_MVE_LSLLr:
7102
0
    case ARM_MVE_UQRSHLL:
7103
0
      MCInst_setOpcode(Inst, (ARM_MVE_UQRSHL));
7104
0
      break;
7105
0
    default:
7106
      // llvm_unreachable("Unexpected starting opcode!");
7107
0
      break;
7108
0
    }
7109
7110
    // Rda as output parameter
7111
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7112
0
                   Decoder)))
7113
0
      return MCDisassembler_Fail;
7114
7115
    // Rda again as input parameter
7116
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7117
0
                   Decoder)))
7118
0
      return MCDisassembler_Fail;
7119
7120
    // Rm, the amount to shift by
7121
0
    if (!Check(&S,
7122
0
         DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7123
0
      return MCDisassembler_Fail;
7124
7125
0
    if (fieldFromInstruction_4(Insn, 6, 3) != 4)
7126
0
      return MCDisassembler_SoftFail;
7127
7128
0
    if (Rda == Rm)
7129
0
      return MCDisassembler_SoftFail;
7130
7131
0
    return S;
7132
0
  }
7133
7134
  // Otherwise, we decode as whichever opcode our caller has already
7135
  // put into Inst. Those all look the same:
7136
7137
  // RdaLo,RdaHi as output parameters
7138
0
  if (!Check(&S,
7139
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7140
0
    return MCDisassembler_Fail;
7141
0
  if (!Check(&S,
7142
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7143
0
    return MCDisassembler_Fail;
7144
7145
  // RdaLo,RdaHi again as input parameters
7146
0
  if (!Check(&S,
7147
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7148
0
    return MCDisassembler_Fail;
7149
0
  if (!Check(&S,
7150
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7151
0
    return MCDisassembler_Fail;
7152
7153
  // Rm, the amount to shift by
7154
0
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7155
0
    return MCDisassembler_Fail;
7156
7157
0
  if (MCInst_getOpcode(Inst) == ARM_MVE_SQRSHRL ||
7158
0
      MCInst_getOpcode(Inst) == ARM_MVE_UQRSHLL) {
7159
0
    unsigned Saturate = fieldFromInstruction_4(Insn, 7, 1);
7160
    // Saturate, the bit position for saturation
7161
0
    MCOperand_CreateImm0(Inst, (Saturate));
7162
0
  }
7163
7164
0
  return S;
7165
0
}
7166
7167
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
7168
              uint64_t Address, const void *Decoder)
7169
584
{
7170
584
  DecodeStatus S = MCDisassembler_Success;
7171
584
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7172
584
           fieldFromInstruction_4(Insn, 13, 3));
7173
584
  unsigned Qm = ((fieldFromInstruction_4(Insn, 5, 1) << 3) |
7174
584
           fieldFromInstruction_4(Insn, 1, 3));
7175
584
  unsigned imm6 = fieldFromInstruction_4(Insn, 16, 6);
7176
7177
584
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7178
160
    return MCDisassembler_Fail;
7179
424
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
7180
3
    return MCDisassembler_Fail;
7181
421
  if (!Check(&S, DecodeVCVTImmOperand(Inst, imm6, Address, Decoder)))
7182
0
    return MCDisassembler_Fail;
7183
7184
421
  return S;
7185
421
}
7186
7187
#define DEFINE_DecodeMVEVCMP(scalar, predicate_decoder) \
7188
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
7189
           CONCAT(scalar, predicate_decoder))( \
7190
    MCInst * Inst, unsigned Insn, uint64_t Address, \
7191
    const void *Decoder) \
7192
1.56k
  { \
7193
1.56k
    DecodeStatus S = MCDisassembler_Success; \
7194
1.56k
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
1.56k
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
1.56k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
1.56k
                   Decoder))) \
7198
1.56k
      return MCDisassembler_Fail; \
7199
1.56k
\
7200
1.56k
    unsigned fc; \
7201
1.56k
\
7202
1.56k
    if (scalar) { \
7203
563
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
563
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
563
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
563
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
563
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
563
                 Inst, Rm, Address, Decoder))) \
7209
563
        return MCDisassembler_Fail; \
7210
1.00k
    } else { \
7211
1.00k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
1.00k
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
1.00k
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
1.00k
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
1.00k
                << 4 | \
7216
1.00k
              fieldFromInstruction_4(Insn, 1, 3); \
7217
1.00k
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
1.00k
                 Inst, Qm, Address, Decoder))) \
7219
1.00k
        return MCDisassembler_Fail; \
7220
1.00k
    } \
7221
1.56k
\
7222
1.56k
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
1.26k
      return MCDisassembler_Fail; \
7224
1.26k
\
7225
1.26k
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
1.13k
    MCOperand_CreateReg0(Inst, (0)); \
7227
1.13k
    MCOperand_CreateImm0(Inst, (0)); \
7228
1.13k
\
7229
1.13k
    return S; \
7230
1.26k
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
97
  { \
7193
97
    DecodeStatus S = MCDisassembler_Success; \
7194
97
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
97
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
97
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
97
                   Decoder))) \
7198
97
      return MCDisassembler_Fail; \
7199
97
\
7200
97
    unsigned fc; \
7201
97
\
7202
97
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
97
    } else { \
7211
97
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
97
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
97
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
97
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
97
                << 4 | \
7216
97
              fieldFromInstruction_4(Insn, 1, 3); \
7217
97
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
97
                 Inst, Qm, Address, Decoder))) \
7219
97
        return MCDisassembler_Fail; \
7220
97
    } \
7221
97
\
7222
97
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
39
      return MCDisassembler_Fail; \
7224
39
\
7225
39
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
39
    MCOperand_CreateReg0(Inst, (0)); \
7227
39
    MCOperand_CreateImm0(Inst, (0)); \
7228
39
\
7229
39
    return S; \
7230
39
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
271
  { \
7193
271
    DecodeStatus S = MCDisassembler_Success; \
7194
271
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
271
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
271
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
271
                   Decoder))) \
7198
271
      return MCDisassembler_Fail; \
7199
271
\
7200
271
    unsigned fc; \
7201
271
\
7202
271
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
271
    } else { \
7211
271
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
271
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
271
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
271
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
271
                << 4 | \
7216
271
              fieldFromInstruction_4(Insn, 1, 3); \
7217
271
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
271
                 Inst, Qm, Address, Decoder))) \
7219
271
        return MCDisassembler_Fail; \
7220
271
    } \
7221
271
\
7222
271
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
185
      return MCDisassembler_Fail; \
7224
185
\
7225
185
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
185
    MCOperand_CreateReg0(Inst, (0)); \
7227
185
    MCOperand_CreateImm0(Inst, (0)); \
7228
185
\
7229
185
    return S; \
7230
185
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
298
  { \
7193
298
    DecodeStatus S = MCDisassembler_Success; \
7194
298
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
298
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
298
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
298
                   Decoder))) \
7198
298
      return MCDisassembler_Fail; \
7199
298
\
7200
298
    unsigned fc; \
7201
298
\
7202
298
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
298
    } else { \
7211
298
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
298
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
298
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
298
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
298
                << 4 | \
7216
298
              fieldFromInstruction_4(Insn, 1, 3); \
7217
298
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
298
                 Inst, Qm, Address, Decoder))) \
7219
298
        return MCDisassembler_Fail; \
7220
298
    } \
7221
298
\
7222
298
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
157
      return MCDisassembler_Fail; \
7224
157
\
7225
157
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
157
    MCOperand_CreateReg0(Inst, (0)); \
7227
157
    MCOperand_CreateImm0(Inst, (0)); \
7228
157
\
7229
157
    return S; \
7230
157
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
225
  { \
7193
225
    DecodeStatus S = MCDisassembler_Success; \
7194
225
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
225
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
225
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
225
                   Decoder))) \
7198
225
      return MCDisassembler_Fail; \
7199
225
\
7200
225
    unsigned fc; \
7201
225
\
7202
225
    if (scalar) { \
7203
225
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
225
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
225
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
225
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
225
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
225
                 Inst, Rm, Address, Decoder))) \
7209
225
        return MCDisassembler_Fail; \
7210
225
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
225
\
7222
225
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
225
      return MCDisassembler_Fail; \
7224
225
\
7225
225
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
225
    MCOperand_CreateReg0(Inst, (0)); \
7227
225
    MCOperand_CreateImm0(Inst, (0)); \
7228
225
\
7229
225
    return S; \
7230
225
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
57
  { \
7193
57
    DecodeStatus S = MCDisassembler_Success; \
7194
57
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
57
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
57
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
57
                   Decoder))) \
7198
57
      return MCDisassembler_Fail; \
7199
57
\
7200
57
    unsigned fc; \
7201
57
\
7202
57
    if (scalar) { \
7203
57
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
57
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
57
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
57
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
57
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
57
                 Inst, Rm, Address, Decoder))) \
7209
57
        return MCDisassembler_Fail; \
7210
57
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
57
\
7222
57
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
57
      return MCDisassembler_Fail; \
7224
57
\
7225
57
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
57
    MCOperand_CreateReg0(Inst, (0)); \
7227
57
    MCOperand_CreateImm0(Inst, (0)); \
7228
57
\
7229
57
    return S; \
7230
57
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
177
  { \
7193
177
    DecodeStatus S = MCDisassembler_Success; \
7194
177
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
177
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
177
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
177
                   Decoder))) \
7198
177
      return MCDisassembler_Fail; \
7199
177
\
7200
177
    unsigned fc; \
7201
177
\
7202
177
    if (scalar) { \
7203
177
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
177
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
177
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
177
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
177
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
177
                 Inst, Rm, Address, Decoder))) \
7209
177
        return MCDisassembler_Fail; \
7210
177
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
177
\
7222
177
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
177
      return MCDisassembler_Fail; \
7224
177
\
7225
177
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
177
    MCOperand_CreateReg0(Inst, (0)); \
7227
177
    MCOperand_CreateImm0(Inst, (0)); \
7228
177
\
7229
177
    return S; \
7230
177
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
340
  { \
7193
340
    DecodeStatus S = MCDisassembler_Success; \
7194
340
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
340
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
340
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
340
                   Decoder))) \
7198
340
      return MCDisassembler_Fail; \
7199
340
\
7200
340
    unsigned fc; \
7201
340
\
7202
340
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
340
    } else { \
7211
340
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
340
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
340
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
340
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
340
                << 4 | \
7216
340
              fieldFromInstruction_4(Insn, 1, 3); \
7217
340
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
340
                 Inst, Qm, Address, Decoder))) \
7219
340
        return MCDisassembler_Fail; \
7220
340
    } \
7221
340
\
7222
340
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
325
      return MCDisassembler_Fail; \
7224
325
\
7225
325
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
240
    MCOperand_CreateReg0(Inst, (0)); \
7227
240
    MCOperand_CreateImm0(Inst, (0)); \
7228
240
\
7229
240
    return S; \
7230
325
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
104
  { \
7193
104
    DecodeStatus S = MCDisassembler_Success; \
7194
104
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
104
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
104
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
104
                   Decoder))) \
7198
104
      return MCDisassembler_Fail; \
7199
104
\
7200
104
    unsigned fc; \
7201
104
\
7202
104
    if (scalar) { \
7203
104
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
104
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
104
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
104
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
104
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
104
                 Inst, Rm, Address, Decoder))) \
7209
104
        return MCDisassembler_Fail; \
7210
104
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
104
\
7222
104
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
104
      return MCDisassembler_Fail; \
7224
104
\
7225
104
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
54
    MCOperand_CreateReg0(Inst, (0)); \
7227
54
    MCOperand_CreateImm0(Inst, (0)); \
7228
54
\
7229
54
    return S; \
7230
104
  }
7231
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
7232
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
7233
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
7234
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
7235
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
7236
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
7237
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
7238
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
7239
7240
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
7241
          const void *Decoder)
7242
131
{
7243
131
  DecodeStatus S = MCDisassembler_Success;
7244
131
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7245
131
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7246
131
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
7247
0
    return MCDisassembler_Fail;
7248
131
  return S;
7249
131
}
7250
7251
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
7252
           uint64_t Address, const void *Decoder)
7253
44
{
7254
44
  DecodeStatus S = MCDisassembler_Success;
7255
44
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7256
44
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7257
44
  return S;
7258
44
}
7259
7260
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
7261
          uint64_t Address, const void *Decoder)
7262
144
{
7263
144
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
7264
144
  const unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7265
144
  const unsigned Imm12 = fieldFromInstruction_4(Insn, 26, 1) << 11 |
7266
144
             fieldFromInstruction_4(Insn, 12, 3) << 8 |
7267
144
             fieldFromInstruction_4(Insn, 0, 8);
7268
144
  const unsigned TypeT3 = fieldFromInstruction_4(Insn, 25, 1);
7269
144
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
7270
144
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
7271
144
  unsigned S = fieldFromInstruction_4(Insn, 20, 1);
7272
144
  if (sign1 != sign2)
7273
0
    return MCDisassembler_Fail;
7274
7275
  // T3 does a zext of imm12, where T2 does a ThumbExpandImm (T2SOImm)
7276
144
  DecodeStatus DS = MCDisassembler_Success;
7277
144
  if ((!Check(&DS, DecodeGPRspRegisterClass(Inst, Rd, Address,
7278
144
              Decoder))) || // dst
7279
144
      (!Check(&DS, DecodeGPRspRegisterClass(Inst, Rn, Address, Decoder))))
7280
0
    return MCDisassembler_Fail;
7281
144
  if (TypeT3) {
7282
9
    MCInst_setOpcode(Inst,
7283
9
         (sign1 ? ARM_t2SUBspImm12 : ARM_t2ADDspImm12));
7284
9
    MCOperand_CreateImm0(Inst, (Imm12)); // zext imm12
7285
135
  } else {
7286
135
    MCInst_setOpcode(Inst,
7287
135
         (sign1 ? ARM_t2SUBspImm : ARM_t2ADDspImm));
7288
135
    if (!Check(&DS, DecodeT2SOImm(Inst, Imm12, Address,
7289
135
                Decoder))) // imm12
7290
0
      return MCDisassembler_Fail;
7291
135
    if (!Check(&DS, DecodeCCOutOperand(Inst, S, Address,
7292
135
               Decoder))) // cc_out
7293
0
      return MCDisassembler_Fail;
7294
135
  }
7295
7296
144
  return DS;
7297
144
}
7298
7299
DecodeStatus ARM_LLVM_getInstruction(csh handle, const uint8_t *code,
7300
             size_t code_len, MCInst *instr,
7301
             uint16_t *size, uint64_t address,
7302
             void *info)
7303
385k
{
7304
385k
  return getInstruction(handle, code, code_len, instr, size, address,
7305
385k
            info);
7306
385k
}