Coverage Report

Created: 2025-10-10 06:20

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an ARM MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <capstone/arm.h>
28
29
#include <capstone/platform.h>
30
31
#include "../../Mapping.h"
32
#include "../../MCInst.h"
33
#include "../../MCInstPrinter.h"
34
#include "../../MCRegisterInfo.h"
35
#include "../../SStream.h"
36
37
#include "ARMAddressingModes.h"
38
#include "ARMBaseInfo.h"
39
#include "ARMDisassemblerExtension.h"
40
#include "ARMInstPrinter.h"
41
#include "ARMLinkage.h"
42
#include "ARMMapping.h"
43
44
#define GET_BANKEDREG_IMPL
45
#include "ARMGenSystemRegister.inc"
46
47
34.8k
#define CONCAT(a, b) CONCAT_(a, b)
48
34.8k
#define CONCAT_(a, b) a##_##b
49
50
#define DEBUG_TYPE "asm-printer"
51
52
// Static function declarations. These are functions which have the same identifiers
53
// over all architectures. Therefor they need to be static.
54
#ifndef CAPSTONE_DIET
55
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
56
            unsigned OpIdx, unsigned PrintMethodIdx,
57
            SStream *O);
58
#endif
59
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
60
61
/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
62
///
63
/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
64
unsigned translateShiftImm(unsigned imm)
65
22.2k
{
66
  // lsr #32 and asr #32 exist, but should be encoded as a 0.
67
22.2k
  CS_ASSERT((imm & ~0x1f) == 0 && "Invalid shift encoding");
68
69
22.2k
  if (imm == 0)
70
2.40k
    return 32;
71
19.8k
  return imm;
72
22.2k
}
73
74
/// Prints the shift value with an immediate value.
75
static inline void printRegImmShift(MCInst *MI, SStream *O,
76
            ARM_AM_ShiftOpc ShOpc, unsigned ShImm,
77
            bool UseMarkup)
78
7.47k
{
79
7.47k
  add_cs_detail(MI, ARM_OP_GROUP_RegImmShift, ShOpc, ShImm);
80
7.47k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
81
238
    return;
82
7.23k
  SStream_concat0(O, ", ");
83
84
7.23k
  CS_ASSERT(!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");
85
7.23k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
86
87
7.23k
  if (ShOpc != ARM_AM_rrx) {
88
7.10k
    SStream_concat0(O, " ");
89
7.10k
    if (getUseMarkup())
90
0
      SStream_concat0(O, "<imm:");
91
7.10k
    SStream_concat(O, "%s%d", "#", translateShiftImm(ShImm));
92
7.10k
    if (getUseMarkup())
93
0
      SStream_concat0(O, ">");
94
7.10k
  }
95
7.23k
}
96
97
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
98
326k
{
99
326k
  add_cs_detail(MI, ARM_OP_GROUP_PredicateOperand, OpNum);
100
326k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
101
326k
    MCInst_getOperand(MI, (OpNum)));
102
  // Handle the undefined 15 CC value here for printing so we don't abort().
103
326k
  if ((unsigned)CC == 15)
104
226
    SStream_concat0(O, "<und>");
105
325k
  else if (CC != ARMCC_AL)
106
50.5k
    SStream_concat0(O, ARMCondCodeToString(CC));
107
326k
}
108
109
static void printRegName(SStream *OS, unsigned RegNo)
110
785k
{
111
785k
  SStream_concat(OS, "%s%s", markup("<reg:"),
112
785k
           getRegisterName(RegNo, ARM_NoRegAltName));
113
785k
  SStream_concat0(OS, markup(">"));
114
785k
}
115
116
static inline void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
117
647k
{
118
647k
  add_cs_detail(MI, ARM_OP_GROUP_Operand, OpNo);
119
647k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
120
647k
  if (MCOperand_isReg(Op)) {
121
532k
    unsigned Reg = MCOperand_getReg(Op);
122
532k
    printRegName(O, Reg);
123
532k
  } else if (MCOperand_isImm(Op)) {
124
115k
    SStream_concat(O, "%s", markup("<imm:"));
125
115k
    SStream_concat1(O, '#');
126
115k
    printInt64(O, MCOperand_getImm(Op));
127
115k
    SStream_concat0(O, markup(">"));
128
115k
  } else {
129
0
    CS_ASSERT_RET(0 && "Expressions are not supported.");
130
0
  }
131
647k
}
132
133
static inline void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)
134
14.6k
{
135
14.6k
  add_cs_detail(MI, ARM_OP_GROUP_RegisterList, OpNum);
136
14.6k
  if (MCInst_getOpcode(MI) != ARM_t2CLRM) {
137
14.6k
  }
138
139
14.6k
  SStream_concat0(O, "{");
140
98.7k
  for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) {
141
84.1k
    if (i != OpNum)
142
69.4k
      SStream_concat0(O, ", ");
143
84.1k
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (i))));
144
84.1k
  }
145
14.6k
  SStream_concat0(O, "}");
146
14.6k
}
147
148
static inline void printSBitModifierOperand(MCInst *MI, unsigned OpNum,
149
              SStream *O)
150
97.2k
{
151
97.2k
  add_cs_detail(MI, ARM_OP_GROUP_SBitModifierOperand, OpNum);
152
97.2k
  if (MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))) {
153
87.7k
    SStream_concat0(O, "s");
154
87.7k
  }
155
97.2k
}
156
157
static inline void printOperandAddr(MCInst *MI, uint64_t Address,
158
            unsigned OpNum, SStream *O)
159
18.9k
{
160
18.9k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
161
18.9k
  if (!MCOperand_isImm(Op) || !MI->csh->PrintBranchImmAsAddress ||
162
18.9k
      getUseMarkup()) {
163
0
    printOperand(MI, OpNum, O);
164
0
    return;
165
0
  }
166
18.9k
  int64_t Imm = MCOperand_getImm(Op);
167
  // For ARM instructions the PC offset is 8 bytes, for Thumb instructions it
168
  // is 4 bytes.
169
18.9k
  uint64_t Offset = ARM_getFeatureBits(MI->csh->mode, ARM_ModeThumb) ? 4 :
170
18.9k
                       8;
171
172
  // A Thumb instruction BLX(i) can be 16-bit aligned while targets Arm code
173
  // which is 32-bit aligned. The target address for the case is calculated as
174
  //   targetAddress = Align(PC,4) + imm32;
175
  // where
176
  //   Align(x, y) = y * (x DIV y);
177
18.9k
  if (MCInst_getOpcode(MI) == ARM_tBLXi)
178
59
    Address &= ~0x3;
179
180
18.9k
  uint64_t Target = Address + Imm + Offset;
181
182
18.9k
  Target &= 0xffffffff;
183
18.9k
  ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Target);
184
18.9k
  printUInt64(O, Target);
185
18.9k
}
186
187
static inline void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum,
188
               SStream *O)
189
5.78k
{
190
5.78k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbLdrLabelOperand, OpNum);
191
5.78k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
192
5.78k
  if (MCOperand_isExpr(MO1)) {
193
    // MO1.getExpr()->print(O, &MAI);
194
0
    return;
195
0
  }
196
197
5.78k
  SStream_concat(O, "%s", markup("<mem:"));
198
5.78k
  SStream_concat0(O, "[pc, ");
199
200
5.78k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
201
202
  // Special value for #-0. All others are normal.
203
5.78k
  if (OffImm == INT32_MIN)
204
339
    OffImm = 0;
205
5.78k
  SStream_concat(O, "%s", markup("<imm:"));
206
5.78k
  printInt32Bang(O, OffImm);
207
5.78k
  SStream_concat0(O, markup(">"));
208
5.78k
  SStream_concat(O, "%s", "]");
209
5.78k
  SStream_concat0(O, markup(">"));
210
5.78k
}
211
212
// so_reg is a 4-operand unit corresponding to register forms of the A5.1
213
// "Addressing Mode 1 - Data-processing operands" forms.  This includes:
214
//    REG 0   0           - e.g. R5
215
//    REG REG 0,SH_OPC    - e.g. R5, ROR R3
216
//    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3
217
static inline void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
218
2.24k
{
219
2.24k
  add_cs_detail(MI, ARM_OP_GROUP_SORegRegOperand, OpNum);
220
2.24k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
221
2.24k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
222
2.24k
  MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));
223
224
2.24k
  printRegName(O, MCOperand_getReg(MO1));
225
226
  // Print the shift opc.
227
2.24k
  ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(MCOperand_getImm(MO3));
228
2.24k
  SStream_concat(O, "%s", ", ");
229
2.24k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
230
2.24k
  if (ShOpc == ARM_AM_rrx)
231
0
    return;
232
233
2.24k
  SStream_concat0(O, " ");
234
235
2.24k
  printRegName(O, MCOperand_getReg(MO2));
236
2.24k
}
237
238
static inline void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
239
3.61k
{
240
3.61k
  add_cs_detail(MI, ARM_OP_GROUP_SORegImmOperand, OpNum);
241
3.61k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
242
3.61k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
243
244
3.61k
  printRegName(O, MCOperand_getReg(MO1));
245
246
  // Print the shift opc.
247
3.61k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),
248
3.61k
       ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),
249
3.61k
       getUseMarkup());
250
3.61k
}
251
252
//===--------------------------------------------------------------------===//
253
// Addressing Mode #2
254
//===--------------------------------------------------------------------===//
255
256
static inline void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op,
257
                SStream *O)
258
1.71k
{
259
1.71k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
260
1.71k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
261
1.71k
  MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));
262
263
1.71k
  SStream_concat(O, "%s", markup("<mem:"));
264
1.71k
  SStream_concat0(O, "[");
265
1.71k
  printRegName(O, MCOperand_getReg(MO1));
266
267
1.71k
  if (!MCOperand_getReg(MO2)) {
268
0
    if (ARM_AM_getAM2Offset(
269
0
          MCOperand_getImm(MO3))) { // Don't print +0.
270
0
      SStream_concat(
271
0
        O, "%s%s%s", ", ", markup("<imm:"), "#",
272
0
        ARM_AM_getAddrOpcStr(
273
0
          ARM_AM_getAM2Op(MCOperand_getImm(MO3))),
274
0
        ARM_AM_getAM2Offset(MCOperand_getImm(MO3)));
275
0
      SStream_concat0(O, markup(">"));
276
0
    }
277
0
    SStream_concat(O, "%s", "]");
278
0
    SStream_concat0(O, markup(">"));
279
0
    return;
280
0
  }
281
282
1.71k
  SStream_concat0(O, ", ");
283
1.71k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(
284
1.71k
           ARM_AM_getAM2Op(MCOperand_getImm(MO3))));
285
1.71k
  printRegName(O, MCOperand_getReg(MO2));
286
287
1.71k
  printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO3)),
288
1.71k
       ARM_AM_getAM2Offset(MCOperand_getImm(MO3)),
289
1.71k
       getUseMarkup());
290
1.71k
  SStream_concat(O, "%s", "]");
291
1.71k
  SStream_concat0(O, markup(">"));
292
1.71k
}
293
294
static inline void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)
295
56
{
296
56
  add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBB, Op);
297
56
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
298
56
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
299
56
  SStream_concat(O, "%s", markup("<mem:"));
300
56
  SStream_concat0(O, "[");
301
56
  printRegName(O, MCOperand_getReg(MO1));
302
56
  SStream_concat0(O, ", ");
303
56
  printRegName(O, MCOperand_getReg(MO2));
304
56
  SStream_concat(O, "%s", "]");
305
56
  SStream_concat0(O, markup(">"));
306
56
}
307
308
static inline void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)
309
287
{
310
287
  add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBH, Op);
311
287
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
312
287
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
313
287
  SStream_concat(O, "%s", markup("<mem:"));
314
287
  SStream_concat0(O, "[");
315
287
  printRegName(O, MCOperand_getReg(MO1));
316
287
  SStream_concat0(O, ", ");
317
287
  printRegName(O, MCOperand_getReg(MO2));
318
287
  SStream_concat(O, "%s%s%s%s%s", ", lsl ", markup("<imm:"), "#1",
319
287
           markup(">"), "]");
320
287
  SStream_concat0(O, markup(">"));
321
287
}
322
323
static inline void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)
324
1.71k
{
325
1.71k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode2Operand, Op);
326
1.71k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
327
328
1.71k
  if (!MCOperand_isReg(
329
1.71k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
330
0
    printOperand(MI, Op, O);
331
0
    return;
332
0
  }
333
334
1.71k
  printAM2PreOrOffsetIndexOp(MI, Op, O);
335
1.71k
}
336
337
static inline void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum,
338
                 SStream *O)
339
3.33k
{
340
3.33k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode2OffsetOperand, OpNum);
341
3.33k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
342
3.33k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
343
344
3.33k
  if (!MCOperand_getReg(MO1)) {
345
1.82k
    unsigned ImmOffs = ARM_AM_getAM2Offset(MCOperand_getImm(MO2));
346
1.82k
    SStream_concat(O, "%s", markup("<imm:"));
347
1.82k
    SStream_concat1(O, '#');
348
1.82k
    SStream_concat(O, "%s",
349
1.82k
             ARM_AM_getAddrOpcStr(
350
1.82k
               ARM_AM_getAM2Op(MCOperand_getImm(MO2))));
351
1.82k
    printUInt32(O, ImmOffs);
352
1.82k
    SStream_concat0(O, markup(">"));
353
1.82k
    return;
354
1.82k
  }
355
356
1.51k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(
357
1.51k
           ARM_AM_getAM2Op(MCOperand_getImm(MO2))));
358
1.51k
  printRegName(O, MCOperand_getReg(MO1));
359
360
1.51k
  printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO2)),
361
1.51k
       ARM_AM_getAM2Offset(MCOperand_getImm(MO2)),
362
1.51k
       getUseMarkup());
363
1.51k
}
364
365
//===--------------------------------------------------------------------===//
366
// Addressing Mode #3
367
//===--------------------------------------------------------------------===//
368
369
static inline void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op,
370
                SStream *O, bool AlwaysPrintImm0)
371
1.85k
{
372
1.85k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
373
1.85k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
374
1.85k
  MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));
375
376
1.85k
  SStream_concat(O, "%s", markup("<mem:"));
377
1.85k
  SStream_concat0(O, "[");
378
379
1.85k
  printRegName(O, MCOperand_getReg(MO1));
380
381
1.85k
  if (MCOperand_getReg(MO2)) {
382
728
    SStream_concat(O, "%s", ", ");
383
728
    SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(
384
728
             MCOperand_getImm(MO3))));
385
728
    printRegName(O, MCOperand_getReg(MO2));
386
728
    SStream_concat1(O, ']');
387
728
    SStream_concat0(O, markup(">"));
388
728
    return;
389
728
  }
390
391
  // If the op is sub we have to print the immediate even if it is 0
392
1.13k
  unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO3));
393
1.13k
  ARM_AM_AddrOpc op = ARM_AM_getAM3Op(MCOperand_getImm(MO3));
394
395
1.13k
  if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM_sub)) {
396
1.03k
    SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), "#",
397
1.03k
             ARM_AM_getAddrOpcStr(op));
398
1.03k
    printUInt32(O, ImmOffs);
399
1.03k
    SStream_concat0(O, markup(">"));
400
1.03k
  }
401
1.13k
  SStream_concat1(O, ']');
402
1.13k
  SStream_concat0(O, markup(">"));
403
1.13k
}
404
405
#define DEFINE_printAddrMode3Operand(AlwaysPrintImm0) \
406
  static inline void CONCAT(printAddrMode3Operand, AlwaysPrintImm0)( \
407
    MCInst * MI, unsigned Op, SStream *O) \
408
1.85k
  { \
409
1.85k
    add_cs_detail(MI, \
410
1.85k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
1.85k
             AlwaysPrintImm0), \
412
1.85k
            Op, AlwaysPrintImm0); \
413
1.85k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
1.85k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
1.85k
\
419
1.85k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
1.85k
  }
ARMInstPrinter.c:printAddrMode3Operand_0
Line
Count
Source
408
1.12k
  { \
409
1.12k
    add_cs_detail(MI, \
410
1.12k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
1.12k
             AlwaysPrintImm0), \
412
1.12k
            Op, AlwaysPrintImm0); \
413
1.12k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
1.12k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
1.12k
\
419
1.12k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
1.12k
  }
ARMInstPrinter.c:printAddrMode3Operand_1
Line
Count
Source
408
732
  { \
409
732
    add_cs_detail(MI, \
410
732
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
732
             AlwaysPrintImm0), \
412
732
            Op, AlwaysPrintImm0); \
413
732
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
732
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
732
\
419
732
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
732
  }
421
DEFINE_printAddrMode3Operand(false);
422
DEFINE_printAddrMode3Operand(true);
423
424
static inline void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum,
425
                 SStream *O)
426
1.90k
{
427
1.90k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode3OffsetOperand, OpNum);
428
1.90k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
429
1.90k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
430
431
1.90k
  if (MCOperand_getReg(MO1)) {
432
892
    SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(
433
892
             MCOperand_getImm(MO2))));
434
892
    printRegName(O, MCOperand_getReg(MO1));
435
892
    return;
436
892
  }
437
438
1.01k
  unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO2));
439
1.01k
  SStream_concat(O, "%s", markup("<imm:"));
440
1.01k
  SStream_concat1(O, '#');
441
1.01k
  SStream_concat(
442
1.01k
    O, "%s",
443
1.01k
    ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(MCOperand_getImm(MO2))));
444
1.01k
  printUInt32(O, ImmOffs);
445
1.01k
  SStream_concat0(O, markup(">"));
446
1.01k
}
447
448
static inline void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum,
449
             SStream *O)
450
103
{
451
103
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8Operand, OpNum);
452
103
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
453
103
  unsigned Imm = MCOperand_getImm(MO);
454
103
  SStream_concat(O, "%s", markup("<imm:"));
455
103
  SStream_concat1(O, '#');
456
103
  SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));
457
103
  printUInt32(O, (Imm & 0xff));
458
103
  SStream_concat0(O, markup(">"));
459
103
}
460
461
static inline void printPostIdxRegOperand(MCInst *MI, unsigned OpNum,
462
            SStream *O)
463
781
{
464
781
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxRegOperand, OpNum);
465
781
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
466
781
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
467
468
781
  SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));
469
781
  printRegName(O, MCOperand_getReg(MO1));
470
781
}
471
472
static inline void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum,
473
               SStream *O)
474
2.55k
{
475
2.55k
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8s4Operand, OpNum);
476
2.55k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
477
2.55k
  unsigned Imm = MCOperand_getImm(MO);
478
2.55k
  SStream_concat(O, "%s", markup("<imm:"));
479
2.55k
  SStream_concat1(O, '#');
480
2.55k
  SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));
481
2.55k
  printUInt32(O, (Imm & 0xff) << 2);
482
2.55k
  SStream_concat0(O, markup(">"));
483
2.55k
}
484
485
#define DEFINE_printMveAddrModeRQOperand(shift) \
486
  static inline void CONCAT(printMveAddrModeRQOperand, shift)( \
487
    MCInst * MI, unsigned OpNum, SStream *O) \
488
100
  { \
489
100
    add_cs_detail( \
490
100
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
100
      OpNum, shift); \
492
100
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
100
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
100
\
495
100
    SStream_concat(O, "%s", markup("<mem:")); \
496
100
    SStream_concat0(O, "["); \
497
100
    printRegName(O, MCOperand_getReg(MO1)); \
498
100
    SStream_concat0(O, ", "); \
499
100
    printRegName(O, MCOperand_getReg(MO2)); \
500
100
\
501
100
    if (shift > 0) \
502
100
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
80
           getUseMarkup()); \
504
100
\
505
100
    SStream_concat(O, "%s", "]"); \
506
100
    SStream_concat0(O, markup(">")); \
507
100
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_0
Line
Count
Source
488
20
  { \
489
20
    add_cs_detail( \
490
20
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
20
      OpNum, shift); \
492
20
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
20
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
20
\
495
20
    SStream_concat(O, "%s", markup("<mem:")); \
496
20
    SStream_concat0(O, "["); \
497
20
    printRegName(O, MCOperand_getReg(MO1)); \
498
20
    SStream_concat0(O, ", "); \
499
20
    printRegName(O, MCOperand_getReg(MO2)); \
500
20
\
501
20
    if (shift > 0) \
502
20
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
0
           getUseMarkup()); \
504
20
\
505
20
    SStream_concat(O, "%s", "]"); \
506
20
    SStream_concat0(O, markup(">")); \
507
20
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_3
Line
Count
Source
488
38
  { \
489
38
    add_cs_detail( \
490
38
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
38
      OpNum, shift); \
492
38
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
38
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
38
\
495
38
    SStream_concat(O, "%s", markup("<mem:")); \
496
38
    SStream_concat0(O, "["); \
497
38
    printRegName(O, MCOperand_getReg(MO1)); \
498
38
    SStream_concat0(O, ", "); \
499
38
    printRegName(O, MCOperand_getReg(MO2)); \
500
38
\
501
38
    if (shift > 0) \
502
38
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
38
           getUseMarkup()); \
504
38
\
505
38
    SStream_concat(O, "%s", "]"); \
506
38
    SStream_concat0(O, markup(">")); \
507
38
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_1
Line
Count
Source
488
40
  { \
489
40
    add_cs_detail( \
490
40
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
40
      OpNum, shift); \
492
40
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
40
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
40
\
495
40
    SStream_concat(O, "%s", markup("<mem:")); \
496
40
    SStream_concat0(O, "["); \
497
40
    printRegName(O, MCOperand_getReg(MO1)); \
498
40
    SStream_concat0(O, ", "); \
499
40
    printRegName(O, MCOperand_getReg(MO2)); \
500
40
\
501
40
    if (shift > 0) \
502
40
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
40
           getUseMarkup()); \
504
40
\
505
40
    SStream_concat(O, "%s", "]"); \
506
40
    SStream_concat0(O, markup(">")); \
507
40
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_2
Line
Count
Source
488
2
  { \
489
2
    add_cs_detail( \
490
2
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
2
      OpNum, shift); \
492
2
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
2
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
2
\
495
2
    SStream_concat(O, "%s", markup("<mem:")); \
496
2
    SStream_concat0(O, "["); \
497
2
    printRegName(O, MCOperand_getReg(MO1)); \
498
2
    SStream_concat0(O, ", "); \
499
2
    printRegName(O, MCOperand_getReg(MO2)); \
500
2
\
501
2
    if (shift > 0) \
502
2
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
2
           getUseMarkup()); \
504
2
\
505
2
    SStream_concat(O, "%s", "]"); \
506
2
    SStream_concat0(O, markup(">")); \
507
2
  }
508
DEFINE_printMveAddrModeRQOperand(0);
509
DEFINE_printMveAddrModeRQOperand(3);
510
DEFINE_printMveAddrModeRQOperand(1);
511
DEFINE_printMveAddrModeRQOperand(2);
512
513
#define DEFINE_printAddrMode5Operand(AlwaysPrintImm0) \
514
  static inline void CONCAT(printAddrMode5Operand, AlwaysPrintImm0)( \
515
    MCInst * MI, unsigned OpNum, SStream *O) \
516
5.46k
  { \
517
5.46k
    add_cs_detail(MI, \
518
5.46k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
5.46k
             AlwaysPrintImm0), \
520
5.46k
            OpNum, AlwaysPrintImm0); \
521
5.46k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
5.46k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
5.46k
\
524
5.46k
    SStream_concat(O, "%s", markup("<mem:")); \
525
5.46k
    SStream_concat0(O, "["); \
526
5.46k
    printRegName(O, MCOperand_getReg(MO1)); \
527
5.46k
\
528
5.46k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
5.46k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
5.46k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
5.37k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
5.37k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
5.37k
      printUInt32(O, ImmOffs * 4); \
534
5.37k
      SStream_concat0(O, markup(">")); \
535
5.37k
    } \
536
5.46k
    SStream_concat(O, "%s", "]"); \
537
5.46k
    SStream_concat0(O, markup(">")); \
538
5.46k
  }
ARMInstPrinter.c:printAddrMode5Operand_0
Line
Count
Source
516
2.83k
  { \
517
2.83k
    add_cs_detail(MI, \
518
2.83k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
2.83k
             AlwaysPrintImm0), \
520
2.83k
            OpNum, AlwaysPrintImm0); \
521
2.83k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
2.83k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
2.83k
\
524
2.83k
    SStream_concat(O, "%s", markup("<mem:")); \
525
2.83k
    SStream_concat0(O, "["); \
526
2.83k
    printRegName(O, MCOperand_getReg(MO1)); \
527
2.83k
\
528
2.83k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
2.83k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
2.83k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
2.74k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
2.74k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
2.74k
      printUInt32(O, ImmOffs * 4); \
534
2.74k
      SStream_concat0(O, markup(">")); \
535
2.74k
    } \
536
2.83k
    SStream_concat(O, "%s", "]"); \
537
2.83k
    SStream_concat0(O, markup(">")); \
538
2.83k
  }
ARMInstPrinter.c:printAddrMode5Operand_1
Line
Count
Source
516
2.63k
  { \
517
2.63k
    add_cs_detail(MI, \
518
2.63k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
2.63k
             AlwaysPrintImm0), \
520
2.63k
            OpNum, AlwaysPrintImm0); \
521
2.63k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
2.63k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
2.63k
\
524
2.63k
    SStream_concat(O, "%s", markup("<mem:")); \
525
2.63k
    SStream_concat0(O, "["); \
526
2.63k
    printRegName(O, MCOperand_getReg(MO1)); \
527
2.63k
\
528
2.63k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
2.63k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
2.63k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
2.63k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
2.63k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
2.63k
      printUInt32(O, ImmOffs * 4); \
534
2.63k
      SStream_concat0(O, markup(">")); \
535
2.63k
    } \
536
2.63k
    SStream_concat(O, "%s", "]"); \
537
2.63k
    SStream_concat0(O, markup(">")); \
538
2.63k
  }
539
DEFINE_printAddrMode5Operand(false);
540
DEFINE_printAddrMode5Operand(true);
541
542
#define DEFINE_printAddrMode5FP16Operand(AlwaysPrintImm0) \
543
  static inline void CONCAT(printAddrMode5FP16Operand, AlwaysPrintImm0)( \
544
    MCInst * MI, unsigned OpNum, SStream *O) \
545
153
  { \
546
153
    add_cs_detail(MI, \
547
153
            CONCAT(ARM_OP_GROUP_AddrMode5FP16Operand, \
548
153
             AlwaysPrintImm0), \
549
153
            OpNum, AlwaysPrintImm0); \
550
153
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
551
153
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
552
153
\
553
153
    if (!MCOperand_isReg(MO1)) { \
554
0
      printOperand(MI, OpNum, O); \
555
0
      return; \
556
0
    } \
557
153
\
558
153
    SStream_concat(O, "%s", markup("<mem:")); \
559
153
    SStream_concat0(O, "["); \
560
153
    printRegName(O, MCOperand_getReg(MO1)); \
561
153
\
562
153
    unsigned ImmOffs = \
563
153
      ARM_AM_getAM5FP16Offset(MCOperand_getImm(MO2)); \
564
153
    unsigned Op = ARM_AM_getAM5FP16Op(MCOperand_getImm(MO2)); \
565
153
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
566
93
      SStream_concat( \
567
93
        O, "%s%s%s%s", ", ", markup("<imm:"), "#", \
568
93
        ARM_AM_getAddrOpcStr(ARM_AM_getAM5FP16Op( \
569
93
          MCOperand_getImm(MO2)))); \
570
93
      printUInt32(O, ImmOffs * 2); \
571
93
      SStream_concat0(O, markup(">")); \
572
93
    } \
573
153
    SStream_concat(O, "%s", "]"); \
574
153
    SStream_concat0(O, markup(">")); \
575
153
  }
576
DEFINE_printAddrMode5FP16Operand(false);
577
578
static inline void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)
579
19.0k
{
580
19.0k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode6Operand, OpNum);
581
19.0k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
582
19.0k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
583
584
19.0k
  SStream_concat(O, "%s", markup("<mem:"));
585
19.0k
  SStream_concat0(O, "[");
586
19.0k
  printRegName(O, MCOperand_getReg(MO1));
587
19.0k
  if (MCOperand_getImm(MO2)) {
588
7.48k
    SStream_concat(O, "%s", ":");
589
7.48k
    printInt64(O, ((uint32_t)MCOperand_getImm(MO2)) << 3);
590
7.48k
  }
591
19.0k
  SStream_concat(O, "%s", "]");
592
19.0k
  SStream_concat0(O, markup(">"));
593
19.0k
}
594
595
static inline void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)
596
13.5k
{
597
13.5k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode7Operand, OpNum);
598
13.5k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
599
13.5k
  SStream_concat(O, "%s", markup("<mem:"));
600
13.5k
  SStream_concat0(O, "[");
601
13.5k
  printRegName(O, MCOperand_getReg(MO1));
602
13.5k
  SStream_concat(O, "%s", "]");
603
13.5k
  SStream_concat0(O, markup(">"));
604
13.5k
}
605
606
static inline void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum,
607
                 SStream *O)
608
7.06k
{
609
7.06k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode6OffsetOperand, OpNum);
610
7.06k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
611
7.06k
  if (MCOperand_getReg(MO) == 0)
612
1.63k
    SStream_concat0(O, "!");
613
5.42k
  else {
614
5.42k
    SStream_concat0(O, ", ");
615
5.42k
    printRegName(O, MCOperand_getReg(MO));
616
5.42k
  }
617
7.06k
}
618
619
static inline void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum,
620
              SStream *O)
621
690
{
622
690
  add_cs_detail(MI, ARM_OP_GROUP_BitfieldInvMaskImmOperand, OpNum);
623
690
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
624
690
  uint32_t v = ~MCOperand_getImm(MO);
625
690
  int32_t lsb = CountTrailingZeros_32(v);
626
690
  int32_t width = (32 - countLeadingZeros(v)) - lsb;
627
628
690
  SStream_concat(O, "%s", markup("<imm:"));
629
690
  SStream_concat1(O, '#');
630
690
  printInt32(O, lsb);
631
690
  SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
632
690
  printInt32Bang(O, width);
633
690
  SStream_concat0(O, markup(">"));
634
690
}
635
636
static inline void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)
637
1.45k
{
638
1.45k
  add_cs_detail(MI, ARM_OP_GROUP_MemBOption, OpNum);
639
1.45k
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
640
1.45k
  SStream_concat0(O, ARM_MB_MemBOptToString(
641
1.45k
           val, ARM_getFeatureBits(MI->csh->mode,
642
1.45k
                 ARM_HasV8Ops)));
643
1.45k
}
644
645
static inline void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
646
336
{
647
336
  add_cs_detail(MI, ARM_OP_GROUP_InstSyncBOption, OpNum);
648
336
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
649
336
  SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));
650
336
}
651
652
static inline void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
653
0
{
654
0
  add_cs_detail(MI, ARM_OP_GROUP_TraceSyncBOption, OpNum);
655
0
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
656
0
  SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));
657
0
}
658
659
static inline void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
660
654
{
661
654
  add_cs_detail(MI, ARM_OP_GROUP_ShiftImmOperand, OpNum);
662
654
  unsigned ShiftOp = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
663
654
  bool isASR = (ShiftOp & (1 << 5)) != 0;
664
654
  unsigned Amt = ShiftOp & 0x1f;
665
654
  if (isASR) {
666
163
    SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#");
667
163
    printUInt32(O, Amt == 0 ? 32 : Amt);
668
163
    SStream_concat0(O, markup(">"));
669
491
  } else if (Amt) {
670
292
    SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
671
292
    printUInt32(O, Amt);
672
292
    SStream_concat0(O, markup(">"));
673
292
  }
674
654
}
675
676
static inline void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
677
100
{
678
100
  add_cs_detail(MI, ARM_OP_GROUP_PKHLSLShiftImm, OpNum);
679
100
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
680
100
  if (Imm == 0)
681
69
    return;
682
683
31
  SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
684
31
  printUInt32(O, Imm);
685
31
  SStream_concat0(O, markup(">"));
686
31
}
687
688
static inline void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
689
34
{
690
34
  add_cs_detail(MI, ARM_OP_GROUP_PKHASRShiftImm, OpNum);
691
34
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
692
  // A shift amount of 32 is encoded as 0.
693
34
  if (Imm == 0)
694
6
    Imm = 32;
695
696
34
  SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#");
697
34
  printUInt32(O, Imm);
698
34
  SStream_concat0(O, markup(">"));
699
34
}
700
701
static inline void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)
702
223
{
703
223
  add_cs_detail(MI, ARM_OP_GROUP_GPRPairOperand, OpNum);
704
223
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
705
223
  printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));
706
223
  SStream_concat0(O, ", ");
707
223
  printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));
708
223
}
709
710
static inline void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)
711
43
{
712
43
  add_cs_detail(MI, ARM_OP_GROUP_SetendOperand, OpNum);
713
43
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
714
43
  if (MCOperand_getImm(Op))
715
20
    SStream_concat0(O, "be");
716
23
  else
717
23
    SStream_concat0(O, "le");
718
43
}
719
720
static inline void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)
721
639
{
722
639
  add_cs_detail(MI, ARM_OP_GROUP_CPSIMod, OpNum);
723
639
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
724
639
  SStream_concat0(O, ARM_PROC_IModToString(MCOperand_getImm(Op)));
725
639
}
726
727
static inline void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)
728
639
{
729
639
  add_cs_detail(MI, ARM_OP_GROUP_CPSIFlag, OpNum);
730
639
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
731
639
  unsigned IFlags = MCOperand_getImm(Op);
732
2.55k
  for (int i = 2; i >= 0; --i)
733
1.91k
    if (IFlags & (1 << i))
734
584
      SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));
735
736
639
  if (IFlags == 0)
737
356
    SStream_concat0(O, "none");
738
639
}
739
740
static inline void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)
741
3.15k
{
742
3.15k
  add_cs_detail(MI, ARM_OP_GROUP_MSRMaskOperand, OpNum);
743
3.15k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
744
745
3.15k
  if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
746
2.60k
    unsigned SYSm = MCOperand_getImm(Op) & 0xFFF; // 12-bit SYSm
747
2.60k
    unsigned Opcode = MCInst_getOpcode(MI);
748
749
    // For writes, handle extended mask bits if the DSP extension is
750
    // present.
751
2.60k
    if (Opcode == ARM_t2MSR_M &&
752
2.20k
        ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
753
2.20k
      const ARMSysReg_MClassSysReg *TheReg =
754
2.20k
        ARMSysReg_lookupMClassSysRegBy12bitSYSmValue(
755
2.20k
          SYSm);
756
2.20k
      if (TheReg && MClassSysReg_isInRequiredFeatures(
757
991
                TheReg, ARM_FeatureDSP)) {
758
61
        SStream_concat0(O, TheReg->Name);
759
61
        return;
760
61
      }
761
2.20k
    }
762
763
    // Handle the basic 8-bit mask.
764
2.53k
    SYSm &= 0xff;
765
2.53k
    if (Opcode == ARM_t2MSR_M &&
766
2.14k
        ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
767
      // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as
768
      // an alias for MSR APSR_nzcvq.
769
2.14k
      const ARMSysReg_MClassSysReg *TheReg =
770
2.14k
        ARMSysReg_lookupMClassSysRegAPSRNonDeprecated(
771
2.14k
          SYSm);
772
2.14k
      if (TheReg) {
773
448
        SStream_concat0(O, TheReg->Name);
774
448
        return;
775
448
      }
776
2.14k
    }
777
778
2.09k
    const ARMSysReg_MClassSysReg *TheReg =
779
2.09k
      ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(SYSm);
780
2.09k
    if (TheReg) {
781
1.89k
      SStream_concat0(O, TheReg->Name);
782
1.89k
      return;
783
1.89k
    }
784
785
198
    printUInt32(O, SYSm);
786
787
198
    return;
788
2.09k
  }
789
790
  // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
791
  // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
792
555
  unsigned SpecRegRBit = MCOperand_getImm(Op) >> 4;
793
555
  unsigned Mask = MCOperand_getImm(Op) & 0xf;
794
795
555
  if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
796
63
    SStream_concat0(O, "apsr_");
797
63
    switch (Mask) {
798
0
    default:
799
0
      CS_ASSERT_RET(0 && "Unexpected mask value!");
800
5
    case 4:
801
5
      SStream_concat0(O, "g");
802
5
      return;
803
27
    case 8:
804
27
      SStream_concat0(O, "nzcvq");
805
27
      return;
806
31
    case 12:
807
31
      SStream_concat0(O, "nzcvqg");
808
31
      return;
809
63
    }
810
63
  }
811
812
492
  if (SpecRegRBit)
813
235
    SStream_concat0(O, "spsr");
814
257
  else
815
257
    SStream_concat0(O, "cpsr");
816
817
492
  if (Mask) {
818
288
    SStream_concat0(O, "_");
819
820
288
    if (Mask & 8)
821
249
      SStream_concat0(O, "f");
822
823
288
    if (Mask & 4)
824
266
      SStream_concat0(O, "s");
825
826
288
    if (Mask & 2)
827
264
      SStream_concat0(O, "x");
828
829
288
    if (Mask & 1)
830
238
      SStream_concat0(O, "c");
831
288
  }
832
492
}
833
834
static inline void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
835
356
{
836
356
  add_cs_detail(MI, ARM_OP_GROUP_BankedRegOperand, OpNum);
837
356
  uint32_t Banked = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
838
356
  const ARMBankedReg_BankedReg *TheReg =
839
356
    ARMBankedReg_lookupBankedRegByEncoding(Banked);
840
841
356
  const char *Name = TheReg->Name;
842
843
  // uint32_t isSPSR = (Banked & 0x20) >> 5;
844
  // if (isSPSR)
845
  //  Name.replace(0, 4, "SPSR"); // convert 'spsr_' to 'SPSR_'
846
356
  SStream_concat0(O, Name);
847
356
}
848
849
static inline void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum,
850
              SStream *O)
851
7.08k
{
852
7.08k
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryPredicateOperand, OpNum);
853
7.08k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
854
7.08k
    MCInst_getOperand(MI, (OpNum)));
855
7.08k
  SStream_concat0(O, ARMCondCodeToString(CC));
856
7.08k
}
857
858
static inline void
859
printMandatoryRestrictedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
860
4.20k
{
861
4.20k
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryRestrictedPredicateOperand,
862
4.20k
          OpNum);
863
4.20k
  if ((ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ==
864
4.20k
      ARMCC_HS)
865
763
    SStream_concat0(O, "cs");
866
3.44k
  else
867
3.44k
    printMandatoryPredicateOperand(MI, OpNum, O);
868
4.20k
}
869
870
static inline void
871
printMandatoryInvertedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
872
340
{
873
340
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryInvertedPredicateOperand,
874
340
          OpNum);
875
340
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
876
340
    MCInst_getOperand(MI, (OpNum)));
877
340
  SStream_concat0(O, ARMCondCodeToString(ARMCC_getOppositeCondition(CC)));
878
340
}
879
880
static inline void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)
881
18.4k
{
882
18.4k
  add_cs_detail(MI, ARM_OP_GROUP_NoHashImmediate, OpNum);
883
18.4k
  printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
884
18.4k
}
885
886
static inline void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)
887
23.9k
{
888
23.9k
  add_cs_detail(MI, ARM_OP_GROUP_PImmediate, OpNum);
889
23.9k
  SStream_concat(O, "%s%d", "p",
890
23.9k
           MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
891
23.9k
}
892
893
static inline void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)
894
47.2k
{
895
47.2k
  add_cs_detail(MI, ARM_OP_GROUP_CImmediate, OpNum);
896
47.2k
  SStream_concat(O, "%s%d", "c",
897
47.2k
           MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
898
47.2k
}
899
900
static inline void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)
901
1.47k
{
902
1.47k
  add_cs_detail(MI, ARM_OP_GROUP_CoprocOptionImm, OpNum);
903
1.47k
  SStream_concat(O, "%s", "{");
904
1.47k
  printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
905
1.47k
  SStream_concat0(O, "}");
906
1.47k
}
907
908
#define DEFINE_printAdrLabelOperand(scale) \
909
  static inline void CONCAT(printAdrLabelOperand, scale)( \
910
    MCInst * MI, unsigned OpNum, SStream *O) \
911
6.63k
  { \
912
6.63k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \
913
6.63k
            OpNum, scale); \
914
6.63k
    MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \
915
6.63k
\
916
6.63k
    if (MCOperand_isExpr(MO)) { \
917
0
      return; \
918
0
    } \
919
6.63k
\
920
6.63k
    int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \
921
6.63k
\
922
6.63k
    SStream_concat0(O, markup("<imm:")); \
923
6.63k
    if (OffImm == INT32_MIN) \
924
6.63k
      SStream_concat0(O, "#-0"); \
925
6.63k
    else if (OffImm < 0) { \
926
128
      printInt32Bang(O, OffImm); \
927
6.50k
    } else { \
928
6.50k
      printInt32Bang(O, OffImm); \
929
6.50k
    } \
930
6.63k
    SStream_concat0(O, markup(">")); \
931
6.63k
  }
932
276
DEFINE_printAdrLabelOperand(0);
933
6.35k
DEFINE_printAdrLabelOperand(2);
934
935
#define DEFINE_printAdrLabelOperandAddr(scale) \
936
  static inline void CONCAT(printAdrLabelOperandAddr, scale)( \
937
    MCInst * MI, uint64_t Address, unsigned OpNum, SStream *O) \
938
6.35k
  { \
939
6.35k
    CONCAT(printAdrLabelOperand, scale)(MI, OpNum, O); \
940
6.35k
  }
941
DEFINE_printAdrLabelOperandAddr(2);
942
943
static inline void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum,
944
            SStream *O)
945
6.16k
{
946
6.16k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbS4ImmOperand, OpNum);
947
6.16k
  SStream_concat(O, "%s", markup("<imm:"));
948
6.16k
  printInt64Bang(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) * 4);
949
6.16k
  SStream_concat0(O, markup(">"));
950
6.16k
}
951
952
static inline void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)
953
17.4k
{
954
17.4k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbSRImm, OpNum);
955
17.4k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
956
17.4k
  SStream_concat(O, "%s", markup("<imm:"));
957
17.4k
  printUInt32Bang(O, (Imm == 0 ? 32 : Imm));
958
17.4k
  SStream_concat0(O, markup(">"));
959
17.4k
}
960
961
static inline void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)
962
3.49k
{
963
3.49k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbITMask, OpNum);
964
  // (3 - the number of trailing zeros) is the number of then / else.
965
3.49k
  unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
966
3.49k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
967
968
11.4k
  for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
969
8.00k
    if ((Mask >> Pos) & 1)
970
3.14k
      SStream_concat0(O, "e");
971
972
4.86k
    else
973
4.86k
      SStream_concat0(O, "t");
974
8.00k
  }
975
3.49k
}
976
977
static inline void printThumbAddrModeRROperand(MCInst *MI, unsigned Op,
978
                 SStream *O)
979
8.14k
{
980
8.14k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeRROperand, Op);
981
8.14k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
982
8.14k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
983
984
8.14k
  if (!MCOperand_isReg(
985
8.14k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
986
0
    printOperand(MI, Op, O);
987
0
    return;
988
0
  }
989
990
8.14k
  SStream_concat(O, "%s", markup("<mem:"));
991
8.14k
  SStream_concat0(O, "[");
992
8.14k
  printRegName(O, MCOperand_getReg(MO1));
993
8.14k
  unsigned RegNum = MCOperand_getReg(MO2);
994
8.14k
  if (RegNum) {
995
8.14k
    SStream_concat0(O, ", ");
996
8.14k
    printRegName(O, RegNum);
997
8.14k
  }
998
8.14k
  SStream_concat(O, "%s", "]");
999
8.14k
  SStream_concat0(O, markup(">"));
1000
8.14k
}
1001
1002
static inline void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op,
1003
              SStream *O, unsigned Scale)
1004
52.4k
{
1005
52.4k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
1006
52.4k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
1007
1008
52.4k
  if (!MCOperand_isReg(
1009
52.4k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
1010
0
    printOperand(MI, Op, O);
1011
0
    return;
1012
0
  }
1013
1014
52.4k
  SStream_concat(O, "%s", markup("<mem:"));
1015
52.4k
  SStream_concat0(O, "[");
1016
52.4k
  printRegName(O, MCOperand_getReg(MO1));
1017
52.4k
  unsigned ImmOffs = MCOperand_getImm(MO2);
1018
52.4k
  if (ImmOffs) {
1019
48.8k
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1020
48.8k
    printUInt32Bang(O, ImmOffs * Scale);
1021
48.8k
    SStream_concat0(O, markup(">"));
1022
48.8k
  }
1023
52.4k
  SStream_concat(O, "%s", "]");
1024
52.4k
  SStream_concat0(O, markup(">"));
1025
52.4k
}
1026
1027
static inline void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op,
1028
               SStream *O)
1029
12.7k
{
1030
12.7k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S1Operand, Op);
1031
12.7k
  printThumbAddrModeImm5SOperand(MI, Op, O, 1);
1032
12.7k
}
1033
1034
static inline void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op,
1035
               SStream *O)
1036
12.6k
{
1037
12.6k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S2Operand, Op);
1038
12.6k
  printThumbAddrModeImm5SOperand(MI, Op, O, 2);
1039
12.6k
}
1040
1041
static inline void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op,
1042
               SStream *O)
1043
16.9k
{
1044
16.9k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S4Operand, Op);
1045
16.9k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
1046
16.9k
}
1047
1048
static inline void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op,
1049
                 SStream *O)
1050
9.98k
{
1051
9.98k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeSPOperand, Op);
1052
9.98k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
1053
9.98k
}
1054
1055
// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1056
// register with shift forms.
1057
// REG 0   0           - e.g. R5
1058
// REG IMM, SH_OPC     - e.g. R5, LSL #3
1059
static inline void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)
1060
549
{
1061
549
  add_cs_detail(MI, ARM_OP_GROUP_T2SOOperand, OpNum);
1062
549
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1063
549
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1064
1065
549
  unsigned Reg = MCOperand_getReg(MO1);
1066
549
  printRegName(O, Reg);
1067
1068
  // Print the shift opc.
1069
1070
549
  printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),
1071
549
       ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),
1072
549
       getUseMarkup());
1073
549
}
1074
1075
#define DEFINE_printAddrModeImm12Operand(AlwaysPrintImm0) \
1076
  static inline void CONCAT(printAddrModeImm12Operand, AlwaysPrintImm0)( \
1077
    MCInst * MI, unsigned OpNum, SStream *O) \
1078
2.54k
  { \
1079
2.54k
    add_cs_detail(MI, \
1080
2.54k
            CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \
1081
2.54k
             AlwaysPrintImm0), \
1082
2.54k
            OpNum, AlwaysPrintImm0); \
1083
2.54k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1084
2.54k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1085
2.54k
\
1086
2.54k
    if (!MCOperand_isReg(MO1)) { \
1087
0
      printOperand(MI, OpNum, O); \
1088
0
      return; \
1089
0
    } \
1090
2.54k
\
1091
2.54k
    SStream_concat(O, "%s", markup("<mem:")); \
1092
2.54k
    SStream_concat0(O, "["); \
1093
2.54k
    printRegName(O, MCOperand_getReg(MO1)); \
1094
2.54k
\
1095
2.54k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1096
2.54k
    bool isSub = OffImm < 0; \
1097
2.54k
\
1098
2.54k
    if (OffImm == INT32_MIN) \
1099
2.54k
      OffImm = 0; \
1100
2.54k
    if (isSub) { \
1101
779
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1102
779
      printInt32Bang(O, OffImm); \
1103
779
      SStream_concat0(O, markup(">")); \
1104
1.76k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1105
1.60k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1106
1.60k
      printInt32Bang(O, OffImm); \
1107
1.60k
      SStream_concat0(O, markup(">")); \
1108
1.60k
    } \
1109
2.54k
    SStream_concat(O, "%s", "]"); \
1110
2.54k
    SStream_concat0(O, markup(">")); \
1111
2.54k
  }
1112
1.82k
DEFINE_printAddrModeImm12Operand(false);
1113
715
DEFINE_printAddrModeImm12Operand(true);
1114
1115
#define DEFINE_printT2AddrModeImm8Operand(AlwaysPrintImm0) \
1116
  static inline void CONCAT(printT2AddrModeImm8Operand, \
1117
          AlwaysPrintImm0)(MCInst * MI, \
1118
               unsigned OpNum, SStream *O) \
1119
5.30k
  { \
1120
5.30k
    add_cs_detail(MI, \
1121
5.30k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \
1122
5.30k
             AlwaysPrintImm0), \
1123
5.30k
            OpNum, AlwaysPrintImm0); \
1124
5.30k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1125
5.30k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1126
5.30k
\
1127
5.30k
    SStream_concat(O, "%s", markup("<mem:")); \
1128
5.30k
    SStream_concat0(O, "["); \
1129
5.30k
    printRegName(O, MCOperand_getReg(MO1)); \
1130
5.30k
\
1131
5.30k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1132
5.30k
    bool isSub = OffImm < 0; \
1133
5.30k
\
1134
5.30k
    if (OffImm == INT32_MIN) \
1135
5.30k
      OffImm = 0; \
1136
5.30k
    if (isSub) { \
1137
3.18k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1138
3.18k
      printInt32Bang(O, OffImm); \
1139
3.18k
      SStream_concat0(O, markup(">")); \
1140
3.18k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1141
1.70k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1142
1.70k
      printInt32Bang(O, OffImm); \
1143
1.70k
      SStream_concat0(O, markup(">")); \
1144
1.70k
    } \
1145
5.30k
    SStream_concat(O, "%s", "]"); \
1146
5.30k
    SStream_concat0(O, markup(">")); \
1147
5.30k
  }
1148
1.51k
DEFINE_printT2AddrModeImm8Operand(true);
1149
3.78k
DEFINE_printT2AddrModeImm8Operand(false);
1150
1151
#define DEFINE_printT2AddrModeImm8s4Operand(AlwaysPrintImm0) \
1152
  static inline void CONCAT(printT2AddrModeImm8s4Operand, \
1153
          AlwaysPrintImm0)(MCInst * MI, \
1154
               unsigned OpNum, SStream *O) \
1155
4.17k
  { \
1156
4.17k
    add_cs_detail(MI, \
1157
4.17k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \
1158
4.17k
             AlwaysPrintImm0), \
1159
4.17k
            OpNum, AlwaysPrintImm0); \
1160
4.17k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1161
4.17k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1162
4.17k
\
1163
4.17k
    if (!MCOperand_isReg(MO1)) { \
1164
0
      printOperand(MI, OpNum, O); \
1165
0
      return; \
1166
0
    } \
1167
4.17k
\
1168
4.17k
    SStream_concat(O, "%s", markup("<mem:")); \
1169
4.17k
    SStream_concat0(O, "["); \
1170
4.17k
    printRegName(O, MCOperand_getReg(MO1)); \
1171
4.17k
\
1172
4.17k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1173
4.17k
    bool isSub = OffImm < 0; \
1174
4.17k
\
1175
4.17k
    if (OffImm == INT32_MIN) \
1176
4.17k
      OffImm = 0; \
1177
4.17k
    if (isSub) { \
1178
2.25k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1179
2.25k
      printInt32Bang(O, OffImm); \
1180
2.25k
      SStream_concat0(O, markup(">")); \
1181
2.25k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1182
1.88k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1183
1.88k
      printInt32Bang(O, OffImm); \
1184
1.88k
      SStream_concat0(O, markup(">")); \
1185
1.88k
    } \
1186
4.17k
    SStream_concat(O, "%s", "]"); \
1187
4.17k
    SStream_concat0(O, markup(">")); \
1188
4.17k
  }
1189
1190
681
DEFINE_printT2AddrModeImm8s4Operand(false);
1191
3.49k
DEFINE_printT2AddrModeImm8s4Operand(true);
1192
1193
static inline void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum,
1194
                 SStream *O)
1195
217
{
1196
217
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand, OpNum);
1197
217
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1198
217
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1199
1200
217
  SStream_concat(O, "%s", markup("<mem:"));
1201
217
  SStream_concat0(O, "[");
1202
217
  printRegName(O, MCOperand_getReg(MO1));
1203
217
  if (MCOperand_getImm(MO2)) {
1204
194
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1205
194
    printInt64Bang(O, (int32_t)(MCOperand_getImm(MO2) * 4));
1206
194
    SStream_concat0(O, markup(">"));
1207
194
  }
1208
217
  SStream_concat(O, "%s", "]");
1209
217
  SStream_concat0(O, markup(">"));
1210
217
}
1211
1212
static inline void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum,
1213
                SStream *O)
1214
685
{
1215
685
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8OffsetOperand, OpNum);
1216
685
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1217
685
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
1218
685
  SStream_concat(O, "%s", ", ");
1219
685
  SStream_concat0(O, markup("<imm:"));
1220
685
  if (OffImm == INT32_MIN)
1221
272
    SStream_concat0(O, "#-0");
1222
413
  else if (OffImm < 0) {
1223
212
    printInt32Bang(O, OffImm);
1224
212
  } else {
1225
201
    printInt32Bang(O, OffImm);
1226
201
  }
1227
685
  SStream_concat0(O, markup(">"));
1228
685
}
1229
1230
static inline void
1231
printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1232
1.08k
{
1233
1.08k
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand, OpNum);
1234
1.08k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1235
1.08k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
1236
1237
1.08k
  SStream_concat(O, "%s", ", ");
1238
1.08k
  SStream_concat0(O, markup("<imm:"));
1239
1.08k
  if (OffImm == INT32_MIN)
1240
204
    SStream_concat0(O, "#-0");
1241
885
  else if (OffImm < 0) {
1242
218
    printInt32Bang(O, OffImm);
1243
667
  } else {
1244
667
    printInt32Bang(O, OffImm);
1245
667
  }
1246
1.08k
  SStream_concat0(O, markup(">"));
1247
1.08k
}
1248
1249
static inline void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum,
1250
                 SStream *O)
1251
636
{
1252
636
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeSoRegOperand, OpNum);
1253
636
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1254
636
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1255
636
  MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));
1256
1257
636
  SStream_concat(O, "%s", markup("<mem:"));
1258
636
  SStream_concat0(O, "[");
1259
636
  printRegName(O, MCOperand_getReg(MO1));
1260
1261
636
  SStream_concat0(O, ", ");
1262
636
  printRegName(O, MCOperand_getReg(MO2));
1263
1264
636
  unsigned ShAmt = MCOperand_getImm(MO3);
1265
636
  if (ShAmt) {
1266
393
    SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
1267
393
    printUInt32(O, ShAmt);
1268
393
    SStream_concat0(O, markup(">"));
1269
393
  }
1270
636
  SStream_concat(O, "%s", "]");
1271
636
  SStream_concat0(O, markup(">"));
1272
636
}
1273
1274
static inline void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1275
257
{
1276
257
  add_cs_detail(MI, ARM_OP_GROUP_FPImmOperand, OpNum);
1277
257
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1278
257
  SStream_concat(O, "%s", markup("<imm:"));
1279
257
  printFloatBang(O, ARM_AM_getFPImmFloat(MCOperand_getImm(MO)));
1280
257
  SStream_concat0(O, markup(">"));
1281
257
}
1282
1283
static inline void printVMOVModImmOperand(MCInst *MI, unsigned OpNum,
1284
            SStream *O)
1285
870
{
1286
870
  add_cs_detail(MI, ARM_OP_GROUP_VMOVModImmOperand, OpNum);
1287
870
  unsigned EncodedImm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1288
870
  unsigned EltBits;
1289
870
  uint64_t Val = ARM_AM_decodeVMOVModImm(EncodedImm, &EltBits);
1290
870
  SStream_concat(O, "%s", markup("<imm:"));
1291
870
  printUInt64Bang(O, Val);
1292
870
  SStream_concat0(O, markup(">"));
1293
870
}
1294
1295
static inline void printImmPlusOneOperand(MCInst *MI, unsigned OpNum,
1296
            SStream *O)
1297
367
{
1298
367
  add_cs_detail(MI, ARM_OP_GROUP_ImmPlusOneOperand, OpNum);
1299
367
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1300
367
  SStream_concat(O, "%s", markup("<imm:"));
1301
367
  printUInt32Bang(O, Imm + 1);
1302
367
  SStream_concat0(O, markup(">"));
1303
367
}
1304
1305
static inline void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1306
461
{
1307
461
  add_cs_detail(MI, ARM_OP_GROUP_RotImmOperand, OpNum);
1308
461
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1309
461
  if (Imm == 0)
1310
40
    return;
1311
1312
421
  SStream_concat(O, "%s%s%s%d", ", ror ", markup("<imm:"), "#", 8 * Imm);
1313
421
  SStream_concat0(O, markup(">"));
1314
421
}
1315
1316
static inline void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1317
2.66k
{
1318
2.66k
  add_cs_detail(MI, ARM_OP_GROUP_ModImmOperand, OpNum);
1319
2.66k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
1320
1321
  // Support for fixups (MCFixup)
1322
2.66k
  if (MCOperand_isExpr(Op)) {
1323
0
    printOperand(MI, OpNum, O);
1324
0
    return;
1325
0
  }
1326
1327
2.66k
  unsigned Bits = MCOperand_getImm(Op) & 0xFF;
1328
2.66k
  unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;
1329
1330
2.66k
  bool PrintUnsigned = false;
1331
2.66k
  switch (MCInst_getOpcode(MI)) {
1332
49
  case ARM_MOVi:
1333
    // Movs to PC should be treated unsigned
1334
49
    PrintUnsigned =
1335
49
      (MCOperand_getReg(MCInst_getOperand(MI, (OpNum - 1))) ==
1336
49
       ARM_PC);
1337
49
    break;
1338
297
  case ARM_MSRi:
1339
    // Movs to special registers should be treated unsigned
1340
297
    PrintUnsigned = true;
1341
297
    break;
1342
2.66k
  }
1343
1344
2.66k
  int32_t Rotated = ARM_AM_rotr32(Bits, Rot);
1345
2.66k
  if (ARM_AM_getSOImmVal(Rotated) == MCOperand_getImm(Op)) {
1346
    // #rot has the least possible value
1347
1.89k
    SStream_concat(O, "%s", "#");
1348
1.89k
    SStream_concat0(O, markup("<imm:"));
1349
1.89k
    if (PrintUnsigned)
1350
193
      printUInt32(O, (uint32_t)(Rotated));
1351
1.70k
    else
1352
1.70k
      printInt32(O, Rotated);
1353
1.89k
    SStream_concat0(O, markup(">"));
1354
1.89k
    return;
1355
1.89k
  }
1356
1357
  // Explicit #bits, #rot implied
1358
762
  SStream_concat(O, "%s%s%u", "#", markup("<imm:"), Bits);
1359
762
  SStream_concat(O, "%s%s%s%u", markup(">"), ", #", markup("<imm:"), Rot);
1360
762
  SStream_concat0(O, markup(">"));
1361
762
}
1362
1363
static inline void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)
1364
267
{
1365
267
  add_cs_detail(MI, ARM_OP_GROUP_FBits16, OpNum);
1366
267
  SStream_concat(O, "%s%s", markup("<imm:"), "#");
1367
267
  SStream_concat(O, "%d",
1368
267
           16 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1369
267
  SStream_concat0(O, markup(">"));
1370
267
}
1371
1372
static inline void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)
1373
88
{
1374
88
  add_cs_detail(MI, ARM_OP_GROUP_FBits32, OpNum);
1375
88
  SStream_concat(O, "%s%s", markup("<imm:"), "#");
1376
88
  printInt64(O, 32 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1377
88
  SStream_concat0(O, markup(">"));
1378
88
}
1379
1380
static inline void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1381
3.20k
{
1382
3.20k
  add_cs_detail(MI, ARM_OP_GROUP_VectorIndex, OpNum);
1383
3.20k
  SStream_concat(O, "%s", "[");
1384
3.20k
  printInt64(O,
1385
3.20k
       (int32_t)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1386
3.20k
  SStream_concat0(O, "]");
1387
3.20k
}
1388
1389
static inline void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)
1390
1.30k
{
1391
1.30k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListOne, OpNum);
1392
1.30k
  SStream_concat0(O, "{");
1393
1.30k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1394
1.30k
  SStream_concat0(O, "}");
1395
1.30k
}
1396
1397
static inline void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)
1398
2.25k
{
1399
2.25k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwo, OpNum);
1400
2.25k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1401
2.25k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1402
2.25k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
1403
2.25k
  SStream_concat0(O, "{");
1404
2.25k
  printRegName(O, Reg0);
1405
2.25k
  SStream_concat0(O, ", ");
1406
2.25k
  printRegName(O, Reg1);
1407
2.25k
  SStream_concat0(O, "}");
1408
2.25k
}
1409
1410
static inline void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum,
1411
              SStream *O)
1412
1.48k
{
1413
1.48k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpaced, OpNum);
1414
1.48k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1415
1.48k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1416
1.48k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
1417
1.48k
  SStream_concat0(O, "{");
1418
1.48k
  printRegName(O, Reg0);
1419
1.48k
  SStream_concat0(O, ", ");
1420
1.48k
  printRegName(O, Reg1);
1421
1.48k
  SStream_concat0(O, "}");
1422
1.48k
}
1423
1424
static inline void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)
1425
847
{
1426
847
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThree, OpNum);
1427
  // Normally, it's not safe to use register enum values directly with
1428
  // addition to get the next register, but for VFP registers, the
1429
  // sort order is guaranteed because they're all of the form D<n>.
1430
847
  SStream_concat0(O, "{");
1431
847
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1432
847
  SStream_concat0(O, ", ");
1433
847
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1434
847
  SStream_concat0(O, ", ");
1435
847
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1436
847
  SStream_concat0(O, "}");
1437
847
}
1438
1439
static inline void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)
1440
1.75k
{
1441
1.75k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFour, OpNum);
1442
  // Normally, it's not safe to use register enum values directly with
1443
  // addition to get the next register, but for VFP registers, the
1444
  // sort order is guaranteed because they're all of the form D<n>.
1445
1.75k
  SStream_concat0(O, "{");
1446
1.75k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1447
1.75k
  SStream_concat0(O, ", ");
1448
1.75k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1449
1.75k
  SStream_concat0(O, ", ");
1450
1.75k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1451
1.75k
  SStream_concat0(O, ", ");
1452
1.75k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);
1453
1.75k
  SStream_concat0(O, "}");
1454
1.75k
}
1455
1456
static inline void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum,
1457
                SStream *O)
1458
99
{
1459
99
  add_cs_detail(MI, ARM_OP_GROUP_VectorListOneAllLanes, OpNum);
1460
99
  SStream_concat0(O, "{");
1461
99
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1462
99
  SStream_concat0(O, "[]}");
1463
99
}
1464
1465
static inline void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum,
1466
                SStream *O)
1467
589
{
1468
589
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoAllLanes, OpNum);
1469
589
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1470
589
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1471
589
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
1472
589
  SStream_concat0(O, "{");
1473
589
  printRegName(O, Reg0);
1474
589
  SStream_concat0(O, "[], ");
1475
589
  printRegName(O, Reg1);
1476
589
  SStream_concat0(O, "[]}");
1477
589
}
1478
1479
static inline void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum,
1480
            SStream *O)
1481
0
{
1482
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeAllLanes, OpNum);
1483
  // Normally, it's not safe to use register enum values directly with
1484
  // addition to get the next register, but for VFP registers, the
1485
  // sort order is guaranteed because they're all of the form D<n>.
1486
0
  SStream_concat0(O, "{");
1487
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1488
0
  SStream_concat0(O, "[], ");
1489
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1490
0
  SStream_concat0(O, "[], ");
1491
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1492
0
  SStream_concat0(O, "[]}");
1493
0
}
1494
1495
static inline void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum,
1496
                 SStream *O)
1497
0
{
1498
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourAllLanes, OpNum);
1499
  // Normally, it's not safe to use register enum values directly with
1500
  // addition to get the next register, but for VFP registers, the
1501
  // sort order is guaranteed because they're all of the form D<n>.
1502
0
  SStream_concat0(O, "{");
1503
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1504
0
  SStream_concat0(O, "[], ");
1505
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1506
0
  SStream_concat0(O, "[], ");
1507
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1508
0
  SStream_concat0(O, "[], ");
1509
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);
1510
0
  SStream_concat0(O, "[]}");
1511
0
}
1512
1513
static inline void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum,
1514
                SStream *O)
1515
467
{
1516
467
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpacedAllLanes, OpNum);
1517
467
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1518
467
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1519
467
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
1520
467
  SStream_concat0(O, "{");
1521
467
  printRegName(O, Reg0);
1522
467
  SStream_concat0(O, "[], ");
1523
467
  printRegName(O, Reg1);
1524
467
  SStream_concat0(O, "[]}");
1525
467
}
1526
1527
static inline void
1528
printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
1529
0
{
1530
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpacedAllLanes, OpNum);
1531
  // Normally, it's not safe to use register enum values directly with
1532
  // addition to get the next register, but for VFP registers, the
1533
  // sort order is guaranteed because they're all of the form D<n>.
1534
0
  SStream_concat0(O, "{");
1535
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1536
0
  SStream_concat0(O, "[], ");
1537
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1538
0
  SStream_concat0(O, "[], ");
1539
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1540
0
  SStream_concat0(O, "[]}");
1541
0
}
1542
1543
static inline void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum,
1544
                 SStream *O)
1545
0
{
1546
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpacedAllLanes, OpNum);
1547
  // Normally, it's not safe to use register enum values directly with
1548
  // addition to get the next register, but for VFP registers, the
1549
  // sort order is guaranteed because they're all of the form D<n>.
1550
0
  SStream_concat0(O, "{");
1551
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1552
0
  SStream_concat0(O, "[], ");
1553
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1554
0
  SStream_concat0(O, "[], ");
1555
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1556
0
  SStream_concat0(O, "[], ");
1557
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);
1558
0
  SStream_concat0(O, "[]}");
1559
0
}
1560
1561
static inline void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum,
1562
                SStream *O)
1563
0
{
1564
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpaced, OpNum);
1565
  // Normally, it's not safe to use register enum values directly with
1566
  // addition to get the next register, but for VFP registers, the
1567
  // sort order is guaranteed because they're all of the form D<n>.
1568
0
  SStream_concat0(O, "{");
1569
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1570
0
  SStream_concat0(O, ", ");
1571
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1572
0
  SStream_concat0(O, ", ");
1573
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1574
0
  SStream_concat0(O, "}");
1575
0
}
1576
1577
static inline void printVectorListFourSpaced(MCInst *MI, unsigned OpNum,
1578
               SStream *O)
1579
0
{
1580
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpaced, OpNum);
1581
  // Normally, it's not safe to use register enum values directly with
1582
  // addition to get the next register, but for VFP registers, the
1583
  // sort order is guaranteed because they're all of the form D<n>.
1584
0
  SStream_concat0(O, "{");
1585
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1586
0
  SStream_concat0(O, ", ");
1587
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1588
0
  SStream_concat0(O, ", ");
1589
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1590
0
  SStream_concat0(O, ", ");
1591
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);
1592
0
  SStream_concat0(O, "}");
1593
0
}
1594
1595
#define DEFINE_printMVEVectorList(NumRegs) \
1596
  static inline void CONCAT(printMVEVectorList, NumRegs)( \
1597
    MCInst * MI, unsigned OpNum, SStream *O) \
1598
1.05k
  { \
1599
1.05k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
1.05k
            OpNum, NumRegs); \
1601
1.05k
    unsigned Reg = \
1602
1.05k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
1.05k
    const char *Prefix = "{"; \
1604
3.99k
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
2.94k
      SStream_concat0(O, Prefix); \
1606
2.94k
      printRegName( \
1607
2.94k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
2.94k
                  ARM_qsub_0 + i)); \
1609
2.94k
      Prefix = ", "; \
1610
2.94k
    } \
1611
1.05k
    SStream_concat0(O, "}"); \
1612
1.05k
  }
ARMInstPrinter.c:printMVEVectorList_2
Line
Count
Source
1598
644
  { \
1599
644
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
644
            OpNum, NumRegs); \
1601
644
    unsigned Reg = \
1602
644
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
644
    const char *Prefix = "{"; \
1604
1.93k
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
1.28k
      SStream_concat0(O, Prefix); \
1606
1.28k
      printRegName( \
1607
1.28k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
1.28k
                  ARM_qsub_0 + i)); \
1609
1.28k
      Prefix = ", "; \
1610
1.28k
    } \
1611
644
    SStream_concat0(O, "}"); \
1612
644
  }
ARMInstPrinter.c:printMVEVectorList_4
Line
Count
Source
1598
413
  { \
1599
413
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
413
            OpNum, NumRegs); \
1601
413
    unsigned Reg = \
1602
413
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
413
    const char *Prefix = "{"; \
1604
2.06k
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
1.65k
      SStream_concat0(O, Prefix); \
1606
1.65k
      printRegName( \
1607
1.65k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
1.65k
                  ARM_qsub_0 + i)); \
1609
1.65k
      Prefix = ", "; \
1610
1.65k
    } \
1611
413
    SStream_concat0(O, "}"); \
1612
413
  }
1613
DEFINE_printMVEVectorList(2) DEFINE_printMVEVectorList(4)
1614
1615
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
1616
  static inline void CONCAT(printComplexRotationOp, \
1617
          CONCAT(Angle, Remainder))( \
1618
    MCInst * MI, unsigned OpNo, SStream *O) \
1619
1.18k
  { \
1620
1.18k
    add_cs_detail( \
1621
1.18k
      MI, \
1622
1.18k
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
1.18k
             Remainder), \
1624
1.18k
      OpNo, Angle, Remainder); \
1625
1.18k
    unsigned Val = \
1626
1.18k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
1.18k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
1.18k
  }
ARMInstPrinter.c:printComplexRotationOp_90_0
Line
Count
Source
1619
519
  { \
1620
519
    add_cs_detail( \
1621
519
      MI, \
1622
519
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
519
             Remainder), \
1624
519
      OpNo, Angle, Remainder); \
1625
519
    unsigned Val = \
1626
519
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
519
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
519
  }
ARMInstPrinter.c:printComplexRotationOp_180_90
Line
Count
Source
1619
663
  { \
1620
663
    add_cs_detail( \
1621
663
      MI, \
1622
663
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
663
             Remainder), \
1624
663
      OpNo, Angle, Remainder); \
1625
663
    unsigned Val = \
1626
663
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
663
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
663
  }
1629
  DEFINE_printComplexRotationOp(90, 0) DEFINE_printComplexRotationOp(180,
1630
                     90)
1631
1632
    static inline void printVPTPredicateOperand(MCInst *MI,
1633
                  unsigned OpNum,
1634
                  SStream *O)
1635
12.4k
{
1636
12.4k
  add_cs_detail(MI, ARM_OP_GROUP_VPTPredicateOperand, OpNum);
1637
12.4k
  ARMVCC_VPTCodes CC = (ARMVCC_VPTCodes)MCOperand_getImm(
1638
12.4k
    MCInst_getOperand(MI, (OpNum)));
1639
12.4k
  if (CC != ARMVCC_None)
1640
1.13k
    SStream_concat0(O, ARMVPTPredToString(CC));
1641
12.4k
}
1642
1643
static inline void printVPTMask(MCInst *MI, unsigned OpNum, SStream *O)
1644
3.11k
{
1645
3.11k
  add_cs_detail(MI, ARM_OP_GROUP_VPTMask, OpNum);
1646
  // (3 - the number of trailing zeroes) is the number of them / else.
1647
3.11k
  unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1648
3.11k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
1649
1650
10.8k
  for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1651
7.71k
    bool T = ((Mask >> Pos) & 1) == 0;
1652
7.71k
    if (T)
1653
4.23k
      SStream_concat0(O, "t");
1654
1655
3.47k
    else
1656
3.47k
      SStream_concat0(O, "e");
1657
7.71k
  }
1658
3.11k
}
1659
1660
static inline void printMveSaturateOp(MCInst *MI, unsigned OpNum, SStream *O)
1661
0
{
1662
0
  add_cs_detail(MI, ARM_OP_GROUP_MveSaturateOp, OpNum);
1663
0
  uint32_t Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1664
1665
0
  printUInt32Bang(O, (Val == 1 ? 48 : 64));
1666
0
}
1667
1668
#define PRINT_ALIAS_INSTR
1669
#include "ARMGenAsmWriter.inc"
1670
1671
static void printInst(MCInst *MI, SStream *O, void *info)
1672
383k
{
1673
383k
  bool isAlias = false;
1674
383k
  bool useAliasDetails = map_use_alias_details(MI);
1675
383k
  map_set_fill_detail_ops(MI, useAliasDetails);
1676
383k
  unsigned Opcode = MCInst_getOpcode(MI);
1677
383k
  uint64_t Address = MI->address;
1678
1679
383k
  switch (Opcode) {
1680
  // Check for MOVs and print canonical forms, instead.
1681
188
  case ARM_MOVsr: {
1682
188
    isAlias = true;
1683
188
    MCInst_setIsAlias(MI, isAlias);
1684
    // FIXME: Thumb variants?
1685
188
    MCOperand *MO3 = MCInst_getOperand(MI, (3));
1686
1687
188
    SStream_concat1(O, ' ');
1688
188
    SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(
1689
188
             MCOperand_getImm(MO3))));
1690
188
    printSBitModifierOperand(MI, 6, O);
1691
188
    printPredicateOperand(MI, 4, O);
1692
1693
188
    SStream_concat0(O, " ");
1694
1695
188
    printOperand(MI, 0, O);
1696
188
    SStream_concat0(O, ", ");
1697
188
    printOperand(MI, 1, O);
1698
1699
188
    SStream_concat0(O, ", ");
1700
188
    printOperand(MI, 2, O);
1701
1702
188
    if (useAliasDetails)
1703
188
      return;
1704
0
    else
1705
0
      goto add_real_detail;
1706
188
  }
1707
1708
608
  case ARM_MOVsi: {
1709
608
    isAlias = true;
1710
608
    MCInst_setIsAlias(MI, isAlias);
1711
    // FIXME: Thumb variants?
1712
608
    MCOperand *MO2 = MCInst_getOperand(MI, (2));
1713
1714
608
    SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(
1715
608
             MCOperand_getImm(MO2))));
1716
608
    printSBitModifierOperand(MI, 5, O);
1717
608
    printPredicateOperand(MI, 3, O);
1718
1719
608
    SStream_concat0(O, " ");
1720
1721
608
    printOperand(MI, 0, O);
1722
608
    SStream_concat0(O, ", ");
1723
608
    printOperand(MI, 1, O);
1724
1725
608
    if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) == ARM_AM_rrx) {
1726
15
      if (useAliasDetails)
1727
15
        return;
1728
0
      else
1729
0
        goto add_real_detail;
1730
15
    }
1731
1732
593
    SStream_concat(O, "%s%s%s%d", ", ", markup("<imm:"), "#",
1733
593
             translateShiftImm(ARM_AM_getSORegOffset(
1734
593
               MCOperand_getImm(MO2))));
1735
593
    SStream_concat0(O, markup(">"));
1736
593
    if (useAliasDetails)
1737
593
      return;
1738
0
    else
1739
0
      goto add_real_detail;
1740
593
  }
1741
1742
  // A8.6.123 PUSH
1743
199
  case ARM_STMDB_UPD:
1744
274
  case ARM_t2STMDB_UPD:
1745
274
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
1746
132
        MCInst_getNumOperands(MI) > 5) {
1747
105
      isAlias = true;
1748
105
      MCInst_setIsAlias(MI, isAlias);
1749
      // Should only print PUSH if there are at least two registers in the
1750
      // list.
1751
105
      SStream_concat0(O, "push");
1752
105
      printPredicateOperand(MI, 2, O);
1753
105
      if (Opcode == ARM_t2STMDB_UPD)
1754
35
        SStream_concat0(O, ".w");
1755
105
      SStream_concat0(O, " ");
1756
1757
105
      printRegisterList(MI, 4, O);
1758
105
      if (useAliasDetails)
1759
105
        return;
1760
0
      else
1761
0
        goto add_real_detail;
1762
105
    } else
1763
169
      break;
1764
1765
211
  case ARM_STR_PRE_IMM:
1766
211
    if (MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP &&
1767
30
        MCOperand_getImm(MCInst_getOperand(MI, (3))) == -4) {
1768
0
      isAlias = true;
1769
0
      MCInst_setIsAlias(MI, isAlias);
1770
0
      SStream_concat1(O, ' ');
1771
0
      SStream_concat0(O, "push");
1772
0
      printPredicateOperand(MI, 4, O);
1773
0
      SStream_concat0(O, " {");
1774
0
      printOperand(MI, 1, O);
1775
0
      SStream_concat0(O, "}");
1776
0
      if (useAliasDetails)
1777
0
        return;
1778
0
      else
1779
0
        goto add_real_detail;
1780
0
    } else
1781
211
      break;
1782
1783
  // A8.6.122 POP
1784
420
  case ARM_LDMIA_UPD:
1785
570
  case ARM_t2LDMIA_UPD:
1786
570
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
1787
331
        MCInst_getNumOperands(MI) > 5) {
1788
191
      isAlias = true;
1789
191
      MCInst_setIsAlias(MI, isAlias);
1790
      // Should only print POP if there are at least two registers in the
1791
      // list.
1792
191
      SStream_concat0(O, "pop");
1793
191
      printPredicateOperand(MI, 2, O);
1794
191
      if (Opcode == ARM_t2LDMIA_UPD)
1795
8
        SStream_concat0(O, ".w");
1796
191
      SStream_concat0(O, " ");
1797
1798
191
      printRegisterList(MI, 4, O);
1799
191
      if (useAliasDetails)
1800
191
        return;
1801
0
      else
1802
0
        goto add_real_detail;
1803
191
    } else
1804
379
      break;
1805
1806
437
  case ARM_LDR_POST_IMM:
1807
437
    if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&
1808
166
        ((ARM_AM_getAM2Offset(MCOperand_getImm(
1809
166
            MCInst_getOperand(MI, (4)))) == 4))) {
1810
9
      isAlias = true;
1811
9
      MCInst_setIsAlias(MI, isAlias);
1812
9
      SStream_concat0(O, "pop");
1813
9
      printPredicateOperand(MI, 5, O);
1814
9
      SStream_concat0(O, " {");
1815
9
      printOperand(MI, 0, O);
1816
9
      SStream_concat0(O, "}");
1817
9
      if (useAliasDetails)
1818
9
        return;
1819
0
      else
1820
0
        goto add_real_detail;
1821
9
    } else
1822
428
      break;
1823
101
  case ARM_t2LDR_POST:
1824
101
    if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&
1825
12
        (Opcode == ARM_t2LDR_POST &&
1826
12
         (MCOperand_getImm(MCInst_getOperand(MI, (3))) == 4))) {
1827
7
      isAlias = true;
1828
7
      MCInst_setIsAlias(MI, isAlias);
1829
7
      SStream_concat0(O, "pop");
1830
7
      printPredicateOperand(MI, 4, O);
1831
7
      SStream_concat0(O, " {");
1832
7
      printOperand(MI, 0, O);
1833
7
      SStream_concat0(O, "}");
1834
7
      if (useAliasDetails)
1835
7
        return;
1836
0
      else
1837
0
        goto add_real_detail;
1838
7
    } else
1839
94
      break;
1840
1841
  // A8.6.355 VPUSH
1842
41
  case ARM_VSTMSDB_UPD:
1843
62
  case ARM_VSTMDDB_UPD:
1844
62
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) {
1845
28
      isAlias = true;
1846
28
      MCInst_setIsAlias(MI, isAlias);
1847
28
      SStream_concat0(O, "vpush");
1848
28
      printPredicateOperand(MI, 2, O);
1849
28
      SStream_concat0(O, " ");
1850
1851
28
      printRegisterList(MI, 4, O);
1852
28
      if (useAliasDetails)
1853
28
        return;
1854
0
      else
1855
0
        goto add_real_detail;
1856
28
    } else
1857
34
      break;
1858
1859
  // A8.6.354 VPOP
1860
299
  case ARM_VLDMSIA_UPD:
1861
372
  case ARM_VLDMDIA_UPD:
1862
372
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) {
1863
87
      isAlias = true;
1864
87
      MCInst_setIsAlias(MI, isAlias);
1865
87
      SStream_concat1(O, ' ');
1866
87
      SStream_concat0(O, "vpop");
1867
87
      printPredicateOperand(MI, 2, O);
1868
87
      SStream_concat0(O, " ");
1869
1870
87
      printRegisterList(MI, 4, O);
1871
87
      if (useAliasDetails)
1872
87
        return;
1873
0
      else
1874
0
        goto add_real_detail;
1875
87
    } else
1876
285
      break;
1877
1878
4.32k
  case ARM_tLDMIA: {
1879
4.32k
    isAlias = true;
1880
4.32k
    MCInst_setIsAlias(MI, isAlias);
1881
4.32k
    bool Writeback = true;
1882
4.32k
    unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1883
23.7k
    for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) {
1884
19.4k
      if (MCOperand_getReg(MCInst_getOperand(MI, (i))) ==
1885
19.4k
          BaseReg)
1886
2.33k
        Writeback = false;
1887
19.4k
    }
1888
1889
4.32k
    SStream_concat0(O, "ldm");
1890
1891
4.32k
    printPredicateOperand(MI, 1, O);
1892
4.32k
    SStream_concat0(O, " ");
1893
1894
4.32k
    printOperand(MI, 0, O);
1895
4.32k
    if (Writeback) {
1896
1.98k
      SStream_concat0(O, "!");
1897
1.98k
    }
1898
4.32k
    SStream_concat0(O, ", ");
1899
4.32k
    printRegisterList(MI, 3, O);
1900
4.32k
    if (useAliasDetails)
1901
4.32k
      return;
1902
0
    else
1903
0
      goto add_real_detail;
1904
4.32k
  }
1905
1906
  // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
1907
  // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
1908
  // a single GPRPair reg operand is used in the .td file to replace the two
1909
  // GPRs. However, when decoding them, the two GRPs cannot be automatically
1910
  // expressed as a GPRPair, so we have to manually merge them.
1911
  // FIXME: We would really like to be able to tablegen'erate this.
1912
61
  case ARM_LDREXD:
1913
93
  case ARM_STREXD:
1914
162
  case ARM_LDAEXD:
1915
223
  case ARM_STLEXD: {
1916
223
    const MCRegisterClass *MRC =
1917
223
      MCRegisterInfo_getRegClass(MI->MRI, ARM_GPRRegClassID);
1918
223
    bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;
1919
223
    unsigned Reg = MCOperand_getReg(
1920
223
      MCInst_getOperand(MI, isStore ? 1 : 0));
1921
1922
223
    if (MCRegisterClass_contains(MRC, Reg)) {
1923
0
      MCInst NewMI;
1924
1925
0
      MCInst_Init(&NewMI, CS_ARCH_ARM);
1926
0
      MCInst_setOpcode(&NewMI, Opcode);
1927
1928
0
      if (isStore)
1929
0
        MCInst_addOperand2(&NewMI,
1930
0
               MCInst_getOperand(MI, 0));
1931
1932
0
      MCOperand_CreateReg0(
1933
0
        &NewMI,
1934
0
        MCRegisterInfo_getMatchingSuperReg(
1935
0
          MI->MRI, Reg, ARM_gsub_0,
1936
0
          MCRegisterInfo_getRegClass(
1937
0
            MI->MRI,
1938
0
            ARM_GPRPairRegClassID)));
1939
1940
      // Copy the rest operands into NewMI.
1941
0
      for (unsigned i = isStore ? 3 : 2;
1942
0
           i < MCInst_getNumOperands(MI); ++i)
1943
0
        MCInst_addOperand2(&NewMI,
1944
0
               MCInst_getOperand(MI, i));
1945
1946
0
      printInstruction(&NewMI, Address, O);
1947
0
      return;
1948
0
    }
1949
223
    break;
1950
223
  }
1951
223
  case ARM_TSB:
1952
75
  case ARM_t2TSB:
1953
75
    isAlias = true;
1954
75
    MCInst_setIsAlias(MI, isAlias);
1955
1956
75
    SStream_concat0(O, " tsb csync");
1957
75
    if (useAliasDetails)
1958
75
      return;
1959
0
    else
1960
0
      goto add_real_detail;
1961
525
  case ARM_t2DSB:
1962
525
    isAlias = true;
1963
525
    MCInst_setIsAlias(MI, isAlias);
1964
1965
525
    switch (MCOperand_getImm(MCInst_getOperand(MI, (0)))) {
1966
480
    default:
1967
480
      if (!printAliasInstr(MI, Address, O))
1968
480
        printInstruction(MI, Address, O);
1969
480
      break;
1970
14
    case 0:
1971
14
      SStream_concat0(O, " ssbb");
1972
14
      break;
1973
31
    case 4:
1974
31
      SStream_concat0(O, " pssbb");
1975
31
      break;
1976
525
    };
1977
525
    if (useAliasDetails)
1978
525
      return;
1979
0
    else
1980
0
      goto add_real_detail;
1981
383k
  }
1982
1983
377k
  if (!isAlias)
1984
377k
    isAlias |= printAliasInstr(MI, Address, O);
1985
1986
377k
add_real_detail:
1987
377k
  MCInst_setIsAlias(MI, isAlias);
1988
377k
  if (!isAlias || !useAliasDetails) {
1989
376k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
1990
376k
    if (isAlias)
1991
0
      SStream_Close(O);
1992
376k
    printInstruction(MI, Address, O);
1993
376k
    if (isAlias)
1994
0
      SStream_Open(O);
1995
376k
  }
1996
377k
}
1997
1998
const char *ARM_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
1999
244k
{
2000
244k
  return getRegisterName(RegNo, AltIdx);
2001
244k
}
2002
2003
void ARM_LLVM_printInstruction(MCInst *MI, SStream *O,
2004
             void * /* MCRegisterInfo* */ info)
2005
383k
{
2006
383k
  printInst(MI, O, info);
2007
383k
}