Coverage Report

Created: 2025-10-10 06:20

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M680X/M680XDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */
3
4
/* ======================================================================== */
5
/* ================================ INCLUDES ============================== */
6
/* ======================================================================== */
7
8
#include <stdlib.h>
9
#include <stdio.h>
10
#include <string.h>
11
12
#include "../../cs_priv.h"
13
#include "../../utils.h"
14
15
#include "../../MCInst.h"
16
#include "../../MCInstrDesc.h"
17
#include "../../MCRegisterInfo.h"
18
#include "M680XInstPrinter.h"
19
#include "M680XDisassembler.h"
20
#include "M680XDisassemblerInternals.h"
21
22
#ifdef CAPSTONE_HAS_M680X
23
24
#ifndef DECL_SPEC
25
#ifdef _MSC_VER
26
#define DECL_SPEC __cdecl
27
#else
28
#define DECL_SPEC
29
#endif  // _MSC_VER
30
#endif  // DECL_SPEC
31
32
/* ======================================================================== */
33
/* ============================ GENERAL DEFINES =========================== */
34
/* ======================================================================== */
35
36
/* ======================================================================== */
37
/* =============================== PROTOTYPES ============================= */
38
/* ======================================================================== */
39
40
typedef enum insn_hdlr_id {
41
  illgl_hid,
42
  rel8_hid,
43
  rel16_hid,
44
  imm8_hid,
45
  imm16_hid,
46
  imm32_hid,
47
  dir_hid,
48
  ext_hid,
49
  idxX_hid,
50
  idxY_hid,
51
  idx09_hid,
52
  inh_hid,
53
  rr09_hid,
54
  rbits_hid,
55
  bitmv_hid,
56
  tfm_hid,
57
  opidx_hid,
58
  opidxdr_hid,
59
  idxX0_hid,
60
  idxX16_hid,
61
  imm8rel_hid,
62
  idxS_hid,
63
  idxS16_hid,
64
  idxXp_hid,
65
  idxX0p_hid,
66
  idx12_hid,
67
  idx12s_hid,
68
  rr12_hid,
69
  loop_hid,
70
  index_hid,
71
  imm8i12x_hid,
72
  imm16i12x_hid,
73
  exti12x_hid,
74
  HANDLER_ID_ENDING,
75
} insn_hdlr_id;
76
77
// Access modes for the first 4 operands. If there are more than
78
// four operands they use the same access mode as the 4th operand.
79
//
80
// u: unchanged
81
// r: (r)read access
82
// w: (w)write access
83
// m: (m)odify access (= read + write)
84
//
85
typedef enum e_access_mode {
86
87
  uuuu,
88
  rrrr,
89
  wwww,
90
  rwww,
91
  rrrm,
92
  rmmm,
93
  wrrr,
94
  mrrr,
95
  mwww,
96
  mmmm,
97
  mwrr,
98
  mmrr,
99
  wmmm,
100
  rruu,
101
  muuu,
102
  ACCESS_MODE_ENDING,
103
} e_access_mode;
104
105
// Access type values are compatible with enum cs_ac_type:
106
typedef enum e_access {
107
  UNCHANGED = CS_AC_INVALID,
108
  READ = CS_AC_READ,
109
  WRITE = CS_AC_WRITE,
110
  MODIFY = (CS_AC_READ | CS_AC_WRITE),
111
} e_access;
112
113
/* Properties of one instruction in PAGE1 (without prefix) */
114
typedef struct inst_page1 {
115
  unsigned insn : 9;        // A value of type m680x_insn
116
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
117
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
118
} inst_page1;
119
120
/* Properties of one instruction in any other PAGE X */
121
typedef struct inst_pageX {
122
  unsigned opcode : 8;      // The opcode byte
123
  unsigned insn : 9;        // A value of type m680x_insn
124
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
125
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
126
} inst_pageX;
127
128
typedef struct insn_props {
129
  unsigned group : 4;
130
  unsigned access_mode : 5; // A value of type e_access_mode
131
  unsigned reg0 : 5;        // A value of type m680x_reg
132
  unsigned reg1 : 5;        // A value of type m680x_reg
133
  bool cc_modified : 1;
134
  bool update_reg_access : 1;
135
} insn_props;
136
137
#include "m6800.inc"
138
#include "m6801.inc"
139
#include "hd6301.inc"
140
#include "m6811.inc"
141
#include "cpu12.inc"
142
#include "m6805.inc"
143
#include "m6808.inc"
144
#include "hcs08.inc"
145
#include "m6809.inc"
146
#include "hd6309.inc"
147
148
#include "insn_props.inc"
149
150
//////////////////////////////////////////////////////////////////////////////
151
152
// M680X instuctions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2).
153
// A reader is needed to read a byte or word from a given memory address.
154
// See also X86 reader(...)
155
static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address)
156
202k
{
157
202k
  if (address < info->offset ||
158
202k
    (uint32_t)(address - info->offset) >= info->size)
159
    // out of code buffer range
160
472
    return false;
161
162
202k
  *byte = info->code[address - info->offset];
163
164
202k
  return true;
165
202k
}
166
167
static bool read_byte_sign_extended(const m680x_info *info, int16_t *word,
168
  uint16_t address)
169
13.1k
{
170
13.1k
  if (address < info->offset ||
171
13.1k
    (uint32_t)(address - info->offset) >= info->size)
172
    // out of code buffer range
173
0
    return false;
174
175
13.1k
  *word = (int16_t) info->code[address - info->offset];
176
177
13.1k
  if (*word & 0x80)
178
5.57k
    *word |= 0xFF00;
179
180
13.1k
  return true;
181
13.1k
}
182
183
static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address)
184
14.5k
{
185
14.5k
  if (address < info->offset ||
186
14.5k
    (uint32_t)(address + 1 - info->offset) >= info->size)
187
    // out of code buffer range
188
10
    return false;
189
190
14.5k
  *word = (uint16_t)info->code[address - info->offset] << 8;
191
14.5k
  *word |= (uint16_t)info->code[address + 1 - info->offset];
192
193
14.5k
  return true;
194
14.5k
}
195
196
static bool read_sdword(const m680x_info *info, int32_t *sdword,
197
  uint16_t address)
198
184
{
199
184
  if (address < info->offset ||
200
184
    (uint32_t)(address + 3 - info->offset) >= info->size)
201
    // out of code buffer range
202
0
    return false;
203
204
184
  *sdword = (uint32_t)info->code[address - info->offset] << 24;
205
184
  *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16;
206
184
  *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8;
207
184
  *sdword |= (uint32_t)info->code[address + 3 - info->offset];
208
209
184
  return true;
210
184
}
211
212
// For PAGE2 and PAGE3 opcodes when using an an array of inst_page1 most
213
// entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is
214
// used which contains the opcode. Using a binary search for the right opcode
215
// is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ).
216
static int binary_search(const inst_pageX *const inst_pageX_table,
217
  size_t table_size, unsigned int opcode)
218
25.2k
{
219
  // As part of the algorithm last may get negative.
220
  // => signed integer has to be used.
221
25.2k
  int first = 0;
222
25.2k
  int last = (int)table_size - 1;
223
25.2k
  int middle = (first + last) / 2;
224
225
126k
  while (first <= last) {
226
116k
    if (inst_pageX_table[middle].opcode < opcode) {
227
33.8k
      first = middle + 1;
228
33.8k
    }
229
82.9k
    else if (inst_pageX_table[middle].opcode == opcode) {
230
15.9k
      return middle;  /* item found */
231
15.9k
    }
232
66.9k
    else
233
66.9k
      last = middle - 1;
234
235
100k
    middle = (first + last) / 2;
236
100k
  }
237
238
9.35k
  if (first > last)
239
9.35k
    return -1;  /* item not found */
240
241
0
  return -2;
242
9.35k
}
243
244
void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id)
245
85.8k
{
246
85.8k
  const m680x_info *const info = (const m680x_info *)handle->printer_info;
247
85.8k
  const cpu_tables *cpu = info->cpu;
248
85.8k
  uint8_t insn_prefix = (id >> 8) & 0xff;
249
  // opcode is the first instruction byte without the prefix.
250
85.8k
  uint8_t opcode = id & 0xff;
251
85.8k
  int index;
252
85.8k
  int i;
253
254
85.8k
  insn->id = M680X_INS_ILLGL;
255
256
207k
  for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) {
257
203k
    if (cpu->pageX_table_size[i] == 0 ||
258
128k
      (cpu->inst_pageX_table[i] == NULL))
259
75.3k
      break;
260
261
128k
    if (cpu->pageX_prefix[i] == insn_prefix) {
262
6.84k
      index = binary_search(cpu->inst_pageX_table[i],
263
6.84k
          cpu->pageX_table_size[i], opcode);
264
6.84k
      insn->id = (index >= 0) ?
265
4.65k
        cpu->inst_pageX_table[i][index].insn :
266
6.84k
        M680X_INS_ILLGL;
267
6.84k
      return;
268
6.84k
    }
269
128k
  }
270
271
79.0k
  if (insn_prefix != 0)
272
0
    return;
273
274
79.0k
  insn->id = cpu->inst_page1_table[id].insn;
275
276
79.0k
  if (insn->id != M680X_INS_ILLGL)
277
73.5k
    return;
278
279
  // Check if opcode byte is present in an overlay table
280
7.99k
  for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
281
7.65k
    if (cpu->overlay_table_size[i] == 0 ||
282
5.80k
      (cpu->inst_overlay_table[i] == NULL))
283
1.85k
      break;
284
285
5.80k
    if ((index = binary_search(cpu->inst_overlay_table[i],
286
5.80k
            cpu->overlay_table_size[i],
287
5.80k
            opcode)) >= 0) {
288
3.31k
      insn->id = cpu->inst_overlay_table[i][index].insn;
289
3.31k
      return;
290
3.31k
    }
291
5.80k
  }
292
5.49k
}
293
294
static void add_insn_group(cs_detail *detail, m680x_group_type group)
295
85.0k
{
296
85.0k
  if (detail != NULL &&
297
85.0k
    (group != M680X_GRP_INVALID) && (group != M680X_GRP_ENDING))
298
21.0k
    detail->groups[detail->groups_count++] = (uint8_t)group;
299
85.0k
}
300
301
static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg)
302
246k
{
303
246k
  uint8_t i;
304
305
419k
  for (i = 0; i < count; ++i) {
306
181k
    if (regs[i] == (uint16_t)reg)
307
7.77k
      return true;
308
181k
  }
309
310
238k
  return false;
311
246k
}
312
313
static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access)
314
164k
{
315
164k
  cs_detail *detail = MI->flat_insn->detail;
316
317
164k
  if (detail == NULL || (reg == M680X_REG_INVALID))
318
0
    return;
319
320
164k
  switch (access) {
321
82.2k
  case MODIFY:
322
82.2k
    if (!exists_reg_list(detail->regs_read,
323
82.2k
        detail->regs_read_count, reg))
324
80.4k
      detail->regs_read[detail->regs_read_count++] =
325
80.4k
        (uint16_t)reg;
326
327
  // intentionally fall through
328
329
104k
  case WRITE:
330
104k
    if (!exists_reg_list(detail->regs_write,
331
104k
        detail->regs_write_count, reg))
332
102k
      detail->regs_write[detail->regs_write_count++] =
333
102k
        (uint16_t)reg;
334
335
104k
    break;
336
337
60.0k
  case READ:
338
60.0k
    if (!exists_reg_list(detail->regs_read,
339
60.0k
        detail->regs_read_count, reg))
340
55.8k
      detail->regs_read[detail->regs_read_count++] =
341
55.8k
        (uint16_t)reg;
342
343
60.0k
    break;
344
345
0
  case UNCHANGED:
346
0
  default:
347
0
    break;
348
164k
  }
349
164k
}
350
351
static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op,
352
  e_access access)
353
114k
{
354
114k
  if (MI->flat_insn->detail == NULL)
355
0
    return;
356
357
114k
  switch (op->type) {
358
49.0k
  case M680X_OP_REGISTER:
359
49.0k
    add_reg_to_rw_list(MI, op->reg, access);
360
49.0k
    break;
361
362
25.0k
  case M680X_OP_INDEXED:
363
25.0k
    add_reg_to_rw_list(MI, op->idx.base_reg, READ);
364
365
25.0k
    if (op->idx.base_reg == M680X_REG_X &&
366
13.3k
      info->cpu->reg_byte_size[M680X_REG_H])
367
6.41k
      add_reg_to_rw_list(MI, M680X_REG_H, READ);
368
369
370
25.0k
    if (op->idx.offset_reg != M680X_REG_INVALID)
371
1.82k
      add_reg_to_rw_list(MI, op->idx.offset_reg, READ);
372
373
25.0k
    if (op->idx.inc_dec) {
374
4.42k
      add_reg_to_rw_list(MI, op->idx.base_reg, WRITE);
375
376
4.42k
      if (op->idx.base_reg == M680X_REG_X &&
377
1.70k
        info->cpu->reg_byte_size[M680X_REG_H])
378
225
        add_reg_to_rw_list(MI, M680X_REG_H, WRITE);
379
4.42k
    }
380
381
25.0k
    break;
382
383
39.9k
  default:
384
39.9k
    break;
385
114k
  }
386
114k
}
387
388
static const e_access g_access_mode_to_access[4][15] = {
389
  {
390
    UNCHANGED, READ, WRITE, READ,  READ, READ,   WRITE, MODIFY,
391
    MODIFY, MODIFY, MODIFY, MODIFY, WRITE, READ, MODIFY,
392
  },
393
  {
394
    UNCHANGED, READ, WRITE, WRITE, READ, MODIFY, READ,  READ,
395
    WRITE, MODIFY, WRITE, MODIFY, MODIFY, READ, UNCHANGED,
396
  },
397
  {
398
    UNCHANGED, READ, WRITE, WRITE, READ, MODIFY, READ,  READ,
399
    WRITE, MODIFY, READ, READ, MODIFY, UNCHANGED, UNCHANGED,
400
  },
401
  {
402
    UNCHANGED, READ, WRITE, WRITE, MODIFY, MODIFY, READ, READ,
403
    WRITE, MODIFY, READ, READ, MODIFY, UNCHANGED, UNCHANGED,
404
  },
405
};
406
407
static e_access get_access(int operator_index, e_access_mode access_mode)
408
238k
{
409
238k
  int idx = (operator_index > 3) ? 3 : operator_index;
410
411
238k
  return g_access_mode_to_access[idx][access_mode];
412
238k
}
413
414
static void build_regs_read_write_counts(MCInst *MI, m680x_info *info,
415
  e_access_mode access_mode)
416
77.3k
{
417
77.3k
  cs_m680x *m680x = &info->m680x;
418
77.3k
  int i;
419
420
77.3k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count))
421
9.15k
    return;
422
423
182k
  for (i = 0; i < m680x->op_count; ++i) {
424
425
114k
    e_access access = get_access(i, access_mode);
426
114k
    update_am_reg_list(MI, info, &m680x->operands[i], access);
427
114k
  }
428
68.1k
}
429
430
static void add_operators_access(MCInst *MI, m680x_info *info,
431
  e_access_mode access_mode)
432
77.3k
{
433
77.3k
  cs_m680x *m680x = &info->m680x;
434
77.3k
  int offset = 0;
435
77.3k
  int i;
436
437
77.3k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count) ||
438
68.1k
    (access_mode == uuuu))
439
18.2k
    return;
440
441
163k
  for (i = 0; i < m680x->op_count; ++i) {
442
104k
    e_access access;
443
444
    // Ugly fix: MULD has a register operand, an immediate operand
445
    // AND an implicitly changed register W
446
104k
    if (info->insn == M680X_INS_MULD && (i == 1))
447
168
      offset = 1;
448
449
104k
    access = get_access(i + offset, access_mode);
450
104k
    m680x->operands[i].access = access;
451
104k
  }
452
59.0k
}
453
454
typedef struct insn_to_changed_regs {
455
  m680x_insn insn;
456
  e_access_mode access_mode;
457
  m680x_reg regs[10];
458
} insn_to_changed_regs;
459
460
static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info)
461
6.56k
{
462
  //TABLE
463
361k
#define EOL M680X_REG_INVALID
464
6.56k
  static const insn_to_changed_regs changed_regs[] = {
465
6.56k
    { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } },
466
6.56k
    { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } },
467
6.56k
    {
468
6.56k
      M680X_INS_CWAI, mrrr, {
469
6.56k
        M680X_REG_S, M680X_REG_PC, M680X_REG_U,
470
6.56k
        M680X_REG_Y, M680X_REG_X, M680X_REG_DP,
471
6.56k
        M680X_REG_D, M680X_REG_CC, EOL
472
6.56k
      },
473
6.56k
    },
474
6.56k
    { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } },
475
6.56k
    {
476
6.56k
      M680X_INS_DIV, mmrr, {
477
6.56k
        M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL
478
6.56k
      }
479
6.56k
    },
480
6.56k
    {
481
6.56k
      M680X_INS_EDIV, mmrr, {
482
6.56k
        M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL
483
6.56k
      }
484
6.56k
    },
485
6.56k
    {
486
6.56k
      M680X_INS_EDIVS, mmrr, {
487
6.56k
        M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL
488
6.56k
      }
489
6.56k
    },
490
6.56k
    { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } },
491
6.56k
    { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } },
492
6.56k
    { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } },
493
6.56k
    { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
494
6.56k
    { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
495
6.56k
    { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } },
496
6.56k
    { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
497
6.56k
    { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
498
6.56k
    { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
499
6.56k
    { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } },
500
6.56k
    { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } },
501
6.56k
    { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } },
502
6.56k
    { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } },
503
6.56k
    {
504
6.56k
      M680X_INS_MEM, mmrr, {
505
6.56k
        M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL
506
6.56k
      }
507
6.56k
    },
508
6.56k
    { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } },
509
6.56k
    { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } },
510
6.56k
    { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } },
511
6.56k
    { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } },
512
6.56k
    { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
513
6.56k
    { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } },
514
6.56k
    { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } },
515
6.56k
    { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } },
516
6.56k
    { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
517
6.56k
    { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } },
518
6.56k
    { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } },
519
6.56k
    { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
520
6.56k
    { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } },
521
6.56k
    { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } },
522
6.56k
    { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } },
523
6.56k
    { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
524
6.56k
    {
525
6.56k
      M680X_INS_REV, mmrr, {
526
6.56k
        M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL
527
6.56k
      }
528
6.56k
    },
529
6.56k
    {
530
6.56k
      M680X_INS_REVW, mmmm, {
531
6.56k
        M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL
532
6.56k
      }
533
6.56k
    },
534
6.56k
    { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
535
6.56k
    {
536
6.56k
      M680X_INS_RTI, mwww, {
537
6.56k
        M680X_REG_S, M680X_REG_CC, M680X_REG_B,
538
6.56k
        M680X_REG_A, M680X_REG_DP, M680X_REG_X,
539
6.56k
        M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
540
6.56k
        EOL
541
6.56k
      },
542
6.56k
    },
543
6.56k
    { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
544
6.56k
    { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
545
6.56k
    { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } },
546
6.56k
    {
547
6.56k
      M680X_INS_SWI, mmrr, {
548
6.56k
        M680X_REG_S, M680X_REG_PC, M680X_REG_U,
549
6.56k
        M680X_REG_Y, M680X_REG_X, M680X_REG_DP,
550
6.56k
        M680X_REG_A, M680X_REG_B, M680X_REG_CC,
551
6.56k
        EOL
552
6.56k
      }
553
6.56k
    },
554
6.56k
    {
555
6.56k
      M680X_INS_SWI2, mmrr, {
556
6.56k
        M680X_REG_S, M680X_REG_PC, M680X_REG_U,
557
6.56k
        M680X_REG_Y, M680X_REG_X, M680X_REG_DP,
558
6.56k
        M680X_REG_A, M680X_REG_B, M680X_REG_CC,
559
6.56k
        EOL
560
6.56k
      },
561
6.56k
    },
562
6.56k
    {
563
6.56k
      M680X_INS_SWI3, mmrr, {
564
6.56k
        M680X_REG_S, M680X_REG_PC, M680X_REG_U,
565
6.56k
        M680X_REG_Y, M680X_REG_X, M680X_REG_DP,
566
6.56k
        M680X_REG_A, M680X_REG_B, M680X_REG_CC,
567
6.56k
        EOL
568
6.56k
      },
569
6.56k
    },
570
6.56k
    { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
571
6.56k
    {
572
6.56k
      M680X_INS_WAI, mrrr, {
573
6.56k
        M680X_REG_S, M680X_REG_PC, M680X_REG_X,
574
6.56k
        M680X_REG_A, M680X_REG_B, M680X_REG_CC,
575
6.56k
        EOL
576
6.56k
      }
577
6.56k
    },
578
6.56k
    {
579
6.56k
      M680X_INS_WAV, rmmm, {
580
6.56k
        M680X_REG_A, M680X_REG_B, M680X_REG_X,
581
6.56k
        M680X_REG_Y, EOL
582
6.56k
      }
583
6.56k
    },
584
6.56k
    {
585
6.56k
      M680X_INS_WAVR, rmmm, {
586
6.56k
        M680X_REG_A, M680X_REG_B, M680X_REG_X,
587
6.56k
        M680X_REG_Y, EOL
588
6.56k
      }
589
6.56k
    },
590
6.56k
  };
591
592
6.56k
  int i, j;
593
594
6.56k
  if (MI->flat_insn->detail == NULL)
595
0
    return;
596
597
341k
  for (i = 0; i < ARR_SIZE(changed_regs); ++i) {
598
334k
    if (info->insn == changed_regs[i].insn) {
599
6.56k
      e_access_mode access_mode = changed_regs[i].access_mode;
600
601
26.9k
      for (j = 0; changed_regs[i].regs[j] != EOL; ++j) {
602
20.4k
        e_access access;
603
604
20.4k
        m680x_reg reg = changed_regs[i].regs[j];
605
606
20.4k
        if (!info->cpu->reg_byte_size[reg]) {
607
1.27k
          if (info->insn != M680X_INS_MUL)
608
1.17k
            continue;
609
610
          // Hack for M68HC05: MUL uses reg. A,X
611
100
          reg = M680X_REG_X;
612
100
        }
613
614
19.2k
        access = get_access(j, access_mode);
615
19.2k
        add_reg_to_rw_list(MI, reg, access);
616
19.2k
      }
617
6.56k
    }
618
334k
  }
619
620
6.56k
#undef EOL
621
6.56k
}
622
623
typedef struct insn_desc {
624
  uint32_t opcode;
625
  m680x_insn insn;
626
  insn_hdlr_id hid[2];
627
  uint16_t insn_size;
628
} insn_desc;
629
630
// If successfull return the additional byte size needed for M6809
631
// indexed addressing mode (including the indexed addressing post_byte).
632
// On error return -1.
633
static int get_indexed09_post_byte_size(const m680x_info *info,
634
          uint16_t address)
635
9.23k
{
636
9.23k
  uint8_t ir = 0;
637
9.23k
  uint8_t post_byte;
638
639
  // Read the indexed addressing post byte.
640
9.23k
  if (!read_byte(info, &post_byte, address))
641
47
    return -1;
642
643
  // Depending on the indexed addressing mode more bytes have to be read.
644
9.18k
  switch (post_byte & 0x9F) {
645
408
  case 0x87:
646
496
  case 0x8A:
647
1.21k
  case 0x8E:
648
1.43k
  case 0x8F:
649
1.48k
  case 0x90:
650
1.75k
  case 0x92:
651
1.76k
  case 0x97:
652
1.79k
  case 0x9A:
653
1.98k
  case 0x9E:
654
1.98k
    return -1; // illegal indexed post bytes
655
656
182
  case 0x88: // n8,R
657
366
  case 0x8C: // n8,PCR
658
475
  case 0x98: // [n8,R]
659
682
  case 0x9C: // [n8,PCR]
660
682
    if (!read_byte(info, &ir, address + 1))
661
11
      return -1;
662
671
    return 2;
663
664
250
  case 0x89: // n16,R
665
409
  case 0x8D: // n16,PCR
666
918
  case 0x99: // [n16,R]
667
1.15k
  case 0x9D: // [n16,PCR]
668
1.15k
    if (!read_byte(info, &ir, address + 2))
669
16
      return -1;
670
1.13k
    return 3;
671
672
207
  case 0x9F: // [n]
673
207
    if ((post_byte & 0x60) != 0 ||
674
22
      !read_byte(info, &ir, address + 2))
675
187
      return -1;
676
20
    return  3;
677
9.18k
  }
678
679
  // Any other indexed post byte is valid and
680
  // no additional bytes have to be read.
681
5.16k
  return 1;
682
9.18k
}
683
684
// If successfull return the additional byte size needed for CPU12
685
// indexed addressing mode (including the indexed addressing post_byte).
686
// On error return -1.
687
static int get_indexed12_post_byte_size(const m680x_info *info,
688
          uint16_t address, bool is_subset)
689
8.27k
{
690
8.27k
  uint8_t ir;
691
8.27k
  uint8_t post_byte;
692
693
  // Read the indexed addressing post byte.
694
8.27k
  if (!read_byte(info, &post_byte, address))
695
37
    return -1;
696
697
  // Depending on the indexed addressing mode more bytes have to be read.
698
8.24k
  if (!(post_byte & 0x20)) // n5,R
699
2.88k
    return 1;
700
701
5.35k
  switch (post_byte & 0xe7) {
702
376
  case 0xe0:
703
1.05k
  case 0xe1: // n9,R
704
1.05k
    if (is_subset)
705
221
      return -1;
706
707
837
    if (!read_byte(info, &ir, address))
708
0
      return -1;
709
837
    return 2;
710
711
155
  case 0xe2: // n16,R
712
895
  case 0xe3: // [n16,R]
713
895
    if (is_subset)
714
9
      return -1;
715
716
886
    if (!read_byte(info, &ir, address + 1))
717
10
      return -1;
718
876
    return 3;
719
720
86
  case 0xe4: // A,R
721
513
  case 0xe5: // B,R
722
931
  case 0xe6: // D,R
723
1.10k
  case 0xe7: // [D,R]
724
3.40k
  default: // n,-r n,+r n,r- n,r+
725
3.40k
    break;
726
5.35k
  }
727
728
3.40k
  return 1;
729
5.35k
}
730
731
// Check for M6809/HD6309 TFR/EXG instruction for valid register
732
static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble)
733
1.00k
{
734
1.00k
  if (info->cpu->tfr_reg_valid != NULL)
735
533
    return info->cpu->tfr_reg_valid[reg_nibble];
736
737
474
  return true; // e.g. for the M6309 all registers are valid
738
1.00k
}
739
740
// Check for CPU12 TFR/EXG instruction for valid register
741
static bool is_exg_tfr12_post_byte_valid(const m680x_info *info,
742
  uint8_t post_byte)
743
206
{
744
206
  return !(post_byte & 0x08);
745
206
}
746
747
static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble)
748
1.98k
{
749
  // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed
750
1.98k
  return reg_nibble <= 4;
751
1.98k
}
752
753
// If successfull return the additional byte size needed for CPU12
754
// loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte).
755
// On error return -1.
756
static int get_loop_post_byte_size(const m680x_info *info, uint16_t address)
757
884
{
758
884
  uint8_t post_byte;
759
884
  uint8_t rr;
760
761
884
  if (!read_byte(info, &post_byte, address))
762
3
    return -1;
763
764
  // According to documentation bit 3 is don't care and not checked here.
765
881
  if ((post_byte >= 0xc0) ||
766
850
    ((post_byte & 0x07) == 2) || ((post_byte & 0x07) == 3))
767
450
    return -1;
768
769
431
  if (!read_byte(info, &rr, address + 1))
770
7
    return -1;
771
772
424
  return 2;
773
431
}
774
775
// If successfull return the additional byte size needed for HD6309
776
// bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT
777
// (including the post byte).
778
// On error return -1.
779
static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address)
780
376
{
781
376
  uint8_t post_byte;
782
376
  uint8_t rr;
783
784
376
  if (!read_byte(info, &post_byte, address))
785
0
    return -1;
786
787
376
  if ((post_byte & 0xc0) == 0xc0)
788
286
    return -1; // Invalid register specified
789
90
  else {
790
90
    if (!read_byte(info, &rr, address + 1))
791
3
      return -1;
792
90
  }
793
794
87
  return 2;
795
376
}
796
797
static bool is_sufficient_code_size(const m680x_info *info, uint16_t address,
798
  insn_desc *insn_description)
799
81.5k
{
800
81.5k
  int i;
801
81.5k
  bool retval = true;
802
81.5k
  uint16_t size = 0;
803
81.5k
  int sz;
804
805
236k
  for (i = 0; i < 2; i++) {
806
158k
    uint8_t ir = 0;
807
158k
    bool is_subset = false;
808
809
158k
    switch (insn_description->hid[i]) {
810
811
195
    case imm32_hid:
812
195
      if ((retval = read_byte(info, &ir, address + size + 3)))
813
184
        size += 4;
814
195
      break;
815
816
9.52k
    case ext_hid:
817
10.6k
    case imm16_hid:
818
11.4k
    case rel16_hid:
819
12.0k
    case imm8rel_hid:
820
13.4k
    case opidxdr_hid:
821
13.9k
    case idxX16_hid:
822
14.0k
    case idxS16_hid:
823
14.0k
      if ((retval = read_byte(info, &ir, address + size + 1)))
824
13.8k
        size += 2;
825
14.0k
      break;
826
827
4.44k
    case rel8_hid:
828
15.4k
    case dir_hid:
829
17.0k
    case rbits_hid:
830
22.6k
    case imm8_hid:
831
25.0k
    case idxX_hid:
832
25.2k
    case idxXp_hid:
833
25.6k
    case idxY_hid:
834
25.9k
    case idxS_hid:
835
26.0k
    case index_hid:
836
26.0k
      if ((retval = read_byte(info, &ir, address + size)))
837
25.9k
        size++;
838
26.0k
      break;
839
840
0
    case illgl_hid:
841
92.5k
    case inh_hid:
842
97.2k
    case idxX0_hid:
843
97.3k
    case idxX0p_hid:
844
98.0k
    case opidx_hid:
845
98.0k
      retval = true;
846
98.0k
      break;
847
848
9.23k
    case idx09_hid:
849
9.23k
      sz = get_indexed09_post_byte_size(info, address + size);
850
9.23k
      if (sz >= 0)
851
6.99k
        size += sz;
852
2.24k
      else
853
2.24k
        retval = false;
854
9.23k
      break;
855
856
275
    case idx12s_hid:
857
275
      is_subset = true;
858
859
    // intentionally fall through
860
861
7.43k
    case idx12_hid:
862
7.43k
      sz = get_indexed12_post_byte_size(info,
863
7.43k
          address + size, is_subset);
864
7.43k
      if (sz >= 0)
865
7.16k
        size += sz;
866
272
      else
867
272
        retval = false;
868
7.43k
      break;
869
870
161
    case exti12x_hid:
871
606
    case imm16i12x_hid:
872
606
      sz = get_indexed12_post_byte_size(info,
873
606
          address + size, false);
874
606
      if (sz >= 0) {
875
603
        size += sz;
876
603
        if ((retval = read_byte(info, &ir,
877
603
            address + size + 1)))
878
591
          size += 2;
879
603
      } else
880
3
        retval = false;
881
606
      break;
882
883
234
    case imm8i12x_hid:
884
234
      sz = get_indexed12_post_byte_size(info,
885
234
          address + size, false);
886
234
      if (sz >= 0) {
887
232
        size += sz;
888
232
        if ((retval = read_byte(info, &ir,
889
232
            address + size)))
890
220
          size++;
891
232
      } else
892
2
        retval = false;
893
234
      break;
894
895
1.11k
    case tfm_hid:
896
1.11k
      if ((retval = read_byte(info, &ir, address + size))) {
897
1.11k
        size++;
898
1.11k
        retval = is_tfm_reg_valid(info, (ir >> 4) & 0x0F) &&
899
874
          is_tfm_reg_valid(info, ir & 0x0F);
900
1.11k
      }
901
1.11k
      break;
902
903
519
    case rr09_hid:
904
519
      if ((retval = read_byte(info, &ir, address + size))) {
905
516
        size++;
906
516
        retval = is_tfr09_reg_valid(info, (ir >> 4) & 0x0F) &&
907
491
          is_tfr09_reg_valid(info, ir & 0x0F);
908
516
      }
909
519
      break;
910
911
208
    case rr12_hid:
912
208
      if ((retval = read_byte(info, &ir, address + size))) {
913
206
        size++;
914
206
        retval = is_exg_tfr12_post_byte_valid(info, ir);
915
206
      }
916
208
      break;
917
918
376
    case bitmv_hid:
919
376
      sz = get_bitmv_post_byte_size(info, address + size);
920
376
      if (sz >= 0)
921
87
        size += sz;
922
289
      else
923
289
        retval = false;
924
376
      break;
925
926
884
    case loop_hid:
927
884
      sz = get_loop_post_byte_size(info, address + size);
928
884
      if (sz >= 0)
929
424
        size += sz;
930
460
      else
931
460
        retval = false;
932
884
      break;
933
934
0
    default:
935
0
      CS_ASSERT(0 && "Unexpected instruction handler id");
936
0
      retval = false;
937
0
      break;
938
158k
    }
939
940
158k
    if (!retval)
941
4.21k
      return false;
942
158k
  }
943
944
77.3k
  insn_description->insn_size += size;
945
946
77.3k
  return retval;
947
81.5k
}
948
949
// Check for a valid M680X instruction AND for enough bytes in the code buffer
950
// Return an instruction description in insn_desc.
951
static bool decode_insn(const m680x_info *info, uint16_t address,
952
  insn_desc *insn_description)
953
85.8k
{
954
85.8k
  const inst_pageX *inst_table = NULL;
955
85.8k
  const cpu_tables *cpu = info->cpu;
956
85.8k
  size_t table_size = 0;
957
85.8k
  uint16_t base_address = address;
958
85.8k
  uint8_t ir; // instruction register
959
85.8k
  int i;
960
85.8k
  int index;
961
962
85.8k
  if (!read_byte(info, &ir, address++))
963
0
    return false;
964
965
85.8k
  insn_description->insn = M680X_INS_ILLGL;
966
85.8k
  insn_description->opcode = ir;
967
968
  // Check if a page prefix byte is present
969
207k
  for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) {
970
203k
    if (cpu->pageX_table_size[i] == 0 ||
971
128k
      (cpu->inst_pageX_table[i] == NULL))
972
75.3k
      break;
973
974
128k
    if ((cpu->pageX_prefix[i] == ir)) {
975
      // Get pageX instruction and handler id.
976
      // Abort for illegal instr.
977
6.86k
      inst_table = cpu->inst_pageX_table[i];
978
6.86k
      table_size = cpu->pageX_table_size[i];
979
980
6.86k
      if (!read_byte(info, &ir, address++))
981
16
        return false;
982
983
6.84k
      insn_description->opcode =
984
6.84k
        (insn_description->opcode << 8) | ir;
985
986
6.84k
      if ((index = binary_search(inst_table, table_size,
987
6.84k
        ir)) < 0)
988
2.18k
        return false;
989
990
4.65k
      insn_description->hid[0] =
991
4.65k
        inst_table[index].handler_id1;
992
4.65k
      insn_description->hid[1] =
993
4.65k
        inst_table[index].handler_id2;
994
4.65k
      insn_description->insn = inst_table[index].insn;
995
4.65k
      break;
996
6.84k
    }
997
128k
  }
998
999
83.6k
  if (insn_description->insn == M680X_INS_ILLGL) {
1000
    // Get page1 insn description
1001
79.0k
    insn_description->insn = cpu->inst_page1_table[ir].insn;
1002
79.0k
    insn_description->hid[0] =
1003
79.0k
      cpu->inst_page1_table[ir].handler_id1;
1004
79.0k
    insn_description->hid[1] =
1005
79.0k
      cpu->inst_page1_table[ir].handler_id2;
1006
79.0k
  }
1007
1008
83.6k
  if (insn_description->insn == M680X_INS_ILLGL) {
1009
    // Check if opcode byte is present in an overlay table
1010
7.96k
    for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
1011
7.62k
      if (cpu->overlay_table_size[i] == 0 ||
1012
5.79k
        (cpu->inst_overlay_table[i] == NULL))
1013
1.83k
        break;
1014
1015
5.79k
      inst_table = cpu->inst_overlay_table[i];
1016
5.79k
      table_size = cpu->overlay_table_size[i];
1017
1018
5.79k
      if ((index = binary_search(inst_table, table_size,
1019
5.79k
              ir)) >= 0) {
1020
3.31k
        insn_description->hid[0] =
1021
3.31k
          inst_table[index].handler_id1;
1022
3.31k
        insn_description->hid[1] =
1023
3.31k
          inst_table[index].handler_id2;
1024
3.31k
        insn_description->insn = inst_table[index].insn;
1025
3.31k
        break;
1026
3.31k
      }
1027
5.79k
    }
1028
5.48k
  }
1029
1030
83.6k
  insn_description->insn_size = address - base_address;
1031
1032
83.6k
  return (insn_description->insn != M680X_INS_ILLGL) &&
1033
81.5k
    (insn_description->insn != M680X_INS_INVLD) &&
1034
81.5k
    is_sufficient_code_size(info, address, insn_description);
1035
85.8k
}
1036
1037
static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1038
8.58k
{
1039
8.58k
  cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++];
1040
8.58k
  uint8_t temp8 = 0;
1041
1042
8.58k
  info->insn = M680X_INS_ILLGL;
1043
8.58k
  read_byte(info, &temp8, (*address)++);
1044
8.58k
  op0->imm = (int32_t)temp8 & 0xff;
1045
8.58k
  op0->type = M680X_OP_IMMEDIATE;
1046
8.58k
  op0->size = 1;
1047
8.58k
}
1048
1049
static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1050
92.5k
{
1051
  // There is nothing to do here :-)
1052
92.5k
}
1053
1054
static void add_reg_operand(m680x_info *info, m680x_reg reg)
1055
49.0k
{
1056
49.0k
  cs_m680x *m680x = &info->m680x;
1057
49.0k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1058
1059
49.0k
  op->type = M680X_OP_REGISTER;
1060
49.0k
  op->reg = reg;
1061
49.0k
  op->size = info->cpu->reg_byte_size[reg];
1062
49.0k
}
1063
1064
static void set_operand_size(m680x_info *info, cs_m680x_op *op,
1065
  uint8_t default_size)
1066
55.1k
{
1067
55.1k
  cs_m680x *m680x = &info->m680x;
1068
1069
55.1k
  if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR)
1070
4.03k
    op->size = 0;
1071
51.1k
  else if (info->insn == M680X_INS_DIVD ||
1072
50.8k
    ((info->insn == M680X_INS_AIS || info->insn == M680X_INS_AIX) &&
1073
303
      op->type != M680X_OP_REGISTER))
1074
572
    op->size = 1;
1075
50.5k
  else if (info->insn == M680X_INS_DIVQ ||
1076
50.4k
    info->insn == M680X_INS_MOVW)
1077
1.57k
    op->size = 2;
1078
48.9k
  else if (info->insn == M680X_INS_EMACS)
1079
19
    op->size = 4;
1080
48.9k
  else if ((m680x->op_count > 0) &&
1081
48.9k
    (m680x->operands[0].type == M680X_OP_REGISTER))
1082
28.7k
    op->size = m680x->operands[0].size;
1083
20.2k
  else
1084
20.2k
    op->size = default_size;
1085
55.1k
}
1086
1087
static const m680x_reg reg_s_reg_ids[] = {
1088
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1089
  M680X_REG_X,  M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
1090
};
1091
1092
static const m680x_reg reg_u_reg_ids[] = {
1093
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1094
  M680X_REG_X,  M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1095
};
1096
1097
static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1098
1.60k
{
1099
1.60k
  cs_m680x_op *op0 = &info->m680x.operands[0];
1100
1.60k
  uint8_t reg_bits = 0;
1101
1.60k
  uint16_t bit_index;
1102
1.60k
  const m680x_reg *reg_to_reg_ids = NULL;
1103
1104
1.60k
  read_byte(info, &reg_bits, (*address)++);
1105
1106
1.60k
  switch (op0->reg) {
1107
1.05k
  case M680X_REG_U:
1108
1.05k
    reg_to_reg_ids = &reg_u_reg_ids[0];
1109
1.05k
    break;
1110
1111
544
  case M680X_REG_S:
1112
544
    reg_to_reg_ids = &reg_s_reg_ids[0];
1113
544
    break;
1114
1115
0
  default:
1116
0
    CS_ASSERT(0 && "Unexpected operand0 register");
1117
0
    break;
1118
1.60k
  }
1119
1120
1.60k
  if ((info->insn == M680X_INS_PULU ||
1121
1.11k
      (info->insn == M680X_INS_PULS)) &&
1122
858
    ((reg_bits & 0x80) != 0))
1123
    // PULS xxx,PC or PULU xxx,PC which is like return from
1124
    // subroutine (RTS)
1125
110
    add_insn_group(MI->flat_insn->detail, M680X_GRP_RET);
1126
1127
14.4k
  for (bit_index = 0; bit_index < 8; ++bit_index) {
1128
12.8k
    if (reg_bits & (1 << bit_index))
1129
6.98k
      add_reg_operand(info, reg_to_reg_ids[bit_index]);
1130
12.8k
  }
1131
1.60k
}
1132
1133
static const m680x_reg g_tfr_exg_reg_ids[] = {
1134
  /* 16-bit registers */
1135
  M680X_REG_D, M680X_REG_X,  M680X_REG_Y,  M680X_REG_U,
1136
  M680X_REG_S, M680X_REG_PC, M680X_REG_W,  M680X_REG_V,
1137
  /* 8-bit registers */
1138
  M680X_REG_A, M680X_REG_B,  M680X_REG_CC, M680X_REG_DP,
1139
  M680X_REG_0, M680X_REG_0,  M680X_REG_E,  M680X_REG_F,
1140
};
1141
1142
static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1143
248
{
1144
248
  uint8_t regs = 0;
1145
1146
248
  read_byte(info, &regs, (*address)++);
1147
1148
248
  add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]);
1149
248
  add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]);
1150
1151
248
  if ((regs & 0x0f) == 0x05) {
1152
    // EXG xxx,PC or TFR xxx,PC which is like a JMP
1153
21
    add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP);
1154
21
  }
1155
248
}
1156
1157
1158
static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1159
193
{
1160
193
  static const m680x_reg g_tfr_exg12_reg0_ids[] = {
1161
193
    M680X_REG_A, M680X_REG_B,  M680X_REG_CC,  M680X_REG_TMP3,
1162
193
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1163
193
  };
1164
193
  static const m680x_reg g_tfr_exg12_reg1_ids[] = {
1165
193
    M680X_REG_A, M680X_REG_B,  M680X_REG_CC,  M680X_REG_TMP2,
1166
193
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1167
193
  };
1168
193
  uint8_t regs = 0;
1169
1170
193
  read_byte(info, &regs, (*address)++);
1171
1172
  // The opcode of this instruction depends on
1173
  // the msb of its post byte.
1174
193
  if (regs & 0x80)
1175
165
    info->insn = M680X_INS_EXG;
1176
28
  else
1177
28
    info->insn = M680X_INS_TFR;
1178
1179
193
  add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]);
1180
193
  add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]);
1181
193
}
1182
1183
static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address)
1184
7.14k
{
1185
7.14k
  cs_m680x *m680x = &info->m680x;
1186
7.14k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1187
1188
7.14k
  op->type = M680X_OP_RELATIVE;
1189
7.14k
  op->size = 0;
1190
7.14k
  op->rel.offset = offset;
1191
7.14k
  op->rel.address = address;
1192
7.14k
}
1193
1194
static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1195
6.33k
{
1196
6.33k
  int16_t offset = 0;
1197
1198
6.33k
  read_byte_sign_extended(info, &offset, (*address)++);
1199
6.33k
  add_rel_operand(info, offset, *address + offset);
1200
6.33k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1201
1202
6.33k
  if ((info->insn != M680X_INS_BRA) &&
1203
6.16k
    (info->insn != M680X_INS_BSR) &&
1204
5.86k
    (info->insn != M680X_INS_BRN))
1205
5.32k
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1206
6.33k
}
1207
1208
static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1209
811
{
1210
811
  uint16_t offset = 0;
1211
1212
811
  read_word(info, &offset, *address);
1213
811
  *address += 2;
1214
811
  add_rel_operand(info, (int16_t)offset, *address + offset);
1215
811
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1216
1217
811
  if ((info->insn != M680X_INS_LBRA) &&
1218
507
    (info->insn != M680X_INS_LBSR) &&
1219
279
    (info->insn != M680X_INS_LBRN))
1220
10
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1221
811
}
1222
1223
static const m680x_reg g_rr5_to_reg_ids[] = {
1224
  M680X_REG_X, M680X_REG_Y, M680X_REG_U, M680X_REG_S,
1225
};
1226
1227
static void add_indexed_operand(m680x_info *info, m680x_reg base_reg,
1228
  bool post_inc_dec, uint8_t inc_dec, uint8_t offset_bits,
1229
  uint16_t offset, bool no_comma)
1230
10.1k
{
1231
10.1k
  cs_m680x *m680x = &info->m680x;
1232
10.1k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1233
1234
10.1k
  op->type = M680X_OP_INDEXED;
1235
10.1k
  set_operand_size(info, op, 1);
1236
10.1k
  op->idx.base_reg = base_reg;
1237
10.1k
  op->idx.offset_reg = M680X_REG_INVALID;
1238
10.1k
  op->idx.inc_dec = inc_dec;
1239
1240
10.1k
  if (inc_dec && post_inc_dec)
1241
1.12k
    op->idx.flags |= M680X_IDX_POST_INC_DEC;
1242
1243
10.1k
  if (offset_bits != M680X_OFFSET_NONE) {
1244
3.83k
    op->idx.offset = offset;
1245
3.83k
    op->idx.offset_addr = 0;
1246
3.83k
  }
1247
1248
10.1k
  op->idx.offset_bits = offset_bits;
1249
10.1k
  op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0);
1250
10.1k
}
1251
1252
// M6800/1/2/3 indexed mode handler
1253
static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1254
2.33k
{
1255
2.33k
  uint8_t offset = 0;
1256
1257
2.33k
  read_byte(info, &offset, (*address)++);
1258
1259
2.33k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8,
1260
2.33k
    (uint16_t)offset, false);
1261
2.33k
}
1262
1263
static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1264
459
{
1265
459
  uint8_t offset = 0;
1266
1267
459
  read_byte(info, &offset, (*address)++);
1268
1269
459
  add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8,
1270
459
    (uint16_t)offset, false);
1271
459
}
1272
1273
// M6809/M6309 indexed mode handler
1274
static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1275
6.99k
{
1276
6.99k
  cs_m680x *m680x = &info->m680x;
1277
6.99k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1278
6.99k
  uint8_t post_byte = 0;
1279
6.99k
  uint16_t offset = 0;
1280
6.99k
  int16_t soffset = 0;
1281
1282
6.99k
  read_byte(info, &post_byte, (*address)++);
1283
1284
6.99k
  op->type = M680X_OP_INDEXED;
1285
6.99k
  set_operand_size(info, op, 1);
1286
6.99k
  op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03];
1287
6.99k
  op->idx.offset_reg = M680X_REG_INVALID;
1288
1289
6.99k
  if (!(post_byte & 0x80)) {
1290
    // n5,R
1291
3.24k
    if ((post_byte & 0x10) == 0x10)
1292
1.28k
      op->idx.offset = post_byte | 0xfff0;
1293
1.96k
    else
1294
1.96k
      op->idx.offset = post_byte & 0x0f;
1295
1296
3.24k
    op->idx.offset_addr = op->idx.offset + *address;
1297
3.24k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1298
3.24k
  }
1299
3.74k
  else {
1300
3.74k
    if ((post_byte & 0x10) == 0x10)
1301
1.88k
      op->idx.flags |= M680X_IDX_INDIRECT;
1302
1303
    // indexed addressing
1304
3.74k
    switch (post_byte & 0x1f) {
1305
57
    case 0x00: // ,R+
1306
57
      op->idx.inc_dec = 1;
1307
57
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1308
57
      break;
1309
1310
121
    case 0x11: // [,R++]
1311
196
    case 0x01: // ,R++
1312
196
      op->idx.inc_dec = 2;
1313
196
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1314
196
      break;
1315
1316
154
    case 0x02: // ,-R
1317
154
      op->idx.inc_dec = -1;
1318
154
      break;
1319
1320
418
    case 0x13: // [,--R]
1321
600
    case 0x03: // ,--R
1322
600
      op->idx.inc_dec = -2;
1323
600
      break;
1324
1325
163
    case 0x14: // [,R]
1326
200
    case 0x04: // ,R
1327
200
      break;
1328
1329
17
    case 0x15: // [B,R]
1330
251
    case 0x05: // B,R
1331
251
      op->idx.offset_reg = M680X_REG_B;
1332
251
      break;
1333
1334
52
    case 0x16: // [A,R]
1335
357
    case 0x06: // A,R
1336
357
      op->idx.offset_reg = M680X_REG_A;
1337
357
      break;
1338
1339
202
    case 0x1c: // [n8,PCR]
1340
385
    case 0x0c: // n8,PCR
1341
385
      op->idx.base_reg = M680X_REG_PC;
1342
385
      read_byte_sign_extended(info, &soffset, (*address)++);
1343
385
      op->idx.offset_addr = offset + *address;
1344
385
      op->idx.offset = soffset;
1345
385
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1346
385
      break;
1347
1348
108
    case 0x18: // [n8,R]
1349
286
    case 0x08: // n8,R
1350
286
      read_byte_sign_extended(info, &soffset, (*address)++);
1351
286
      op->idx.offset = soffset;
1352
286
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1353
286
      break;
1354
1355
231
    case 0x1d: // [n16,PCR]
1356
385
    case 0x0d: // n16,PCR
1357
385
      op->idx.base_reg = M680X_REG_PC;
1358
385
      read_word(info, &offset, *address);
1359
385
      *address += 2;
1360
385
      op->idx.offset_addr = offset + *address;
1361
385
      op->idx.offset = (int16_t)offset;
1362
385
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1363
385
      break;
1364
1365
508
    case 0x19: // [n16,R]
1366
750
    case 0x09: // n16,R
1367
750
      read_word(info, &offset, *address);
1368
750
      *address += 2;
1369
750
      op->idx.offset = (int16_t)offset;
1370
750
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1371
750
      break;
1372
1373
42
    case 0x1b: // [D,R]
1374
108
    case 0x0b: // D,R
1375
108
      op->idx.offset_reg = M680X_REG_D;
1376
108
      break;
1377
1378
20
    case 0x1f: // [n16]
1379
20
      op->type = M680X_OP_EXTENDED;
1380
20
      op->ext.indirect = true;
1381
20
      read_word(info, &op->ext.address, *address);
1382
20
      *address += 2;
1383
20
      break;
1384
1385
0
    default:
1386
0
      op->idx.base_reg = M680X_REG_INVALID;
1387
0
      break;
1388
3.74k
    }
1389
3.74k
  }
1390
1391
6.99k
  if (((info->insn == M680X_INS_LEAU) ||
1392
6.74k
      (info->insn == M680X_INS_LEAS) ||
1393
6.58k
      (info->insn == M680X_INS_LEAX) ||
1394
6.04k
      (info->insn == M680X_INS_LEAY)) &&
1395
1.26k
    (m680x->operands[0].reg == M680X_REG_X ||
1396
717
      (m680x->operands[0].reg == M680X_REG_Y)))
1397
    // Only LEAX and LEAY modify CC register
1398
860
    add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1399
6.99k
}
1400
1401
1402
static const m680x_reg g_idx12_to_reg_ids[4] = {
1403
  M680X_REG_X, M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1404
};
1405
1406
static const m680x_reg g_or12_to_reg_ids[3] = {
1407
  M680X_REG_A, M680X_REG_B, M680X_REG_D
1408
};
1409
1410
// CPU12 indexed mode handler
1411
static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1412
7.96k
{
1413
7.96k
  cs_m680x *m680x = &info->m680x;
1414
7.96k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1415
7.96k
  uint8_t post_byte = 0;
1416
7.96k
  uint8_t offset8 = 0;
1417
1418
7.96k
  read_byte(info, &post_byte, (*address)++);
1419
1420
7.96k
  op->type = M680X_OP_INDEXED;
1421
7.96k
  set_operand_size(info, op, 1);
1422
7.96k
  op->idx.offset_reg = M680X_REG_INVALID;
1423
1424
7.96k
  if (!(post_byte & 0x20)) {
1425
    // n5,R      n5 is a 5-bit signed offset
1426
2.87k
    op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1427
1428
2.87k
    if ((post_byte & 0x10) == 0x10)
1429
812
      op->idx.offset = post_byte | 0xfff0;
1430
2.06k
    else
1431
2.06k
      op->idx.offset = post_byte & 0x0f;
1432
1433
2.87k
    op->idx.offset_addr = op->idx.offset + *address;
1434
2.87k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1435
2.87k
  }
1436
5.09k
  else {
1437
5.09k
    if ((post_byte & 0xe0) == 0xe0)
1438
2.80k
      op->idx.base_reg =
1439
2.80k
        g_idx12_to_reg_ids[(post_byte >> 3) & 0x03];
1440
1441
5.09k
    switch (post_byte & 0xe7) {
1442
370
    case 0xe0:
1443
826
    case 0xe1: // n9,R
1444
826
      read_byte(info, &offset8, (*address)++);
1445
826
      op->idx.offset = offset8;
1446
1447
826
      if (post_byte & 0x01) // sign extension
1448
456
        op->idx.offset |= 0xff00;
1449
1450
826
      op->idx.offset_bits = M680X_OFFSET_BITS_9;
1451
1452
826
      if (op->idx.base_reg == M680X_REG_PC)
1453
310
        op->idx.offset_addr = op->idx.offset + *address;
1454
1455
826
      break;
1456
1457
728
    case 0xe3: // [n16,R]
1458
728
      op->idx.flags |= M680X_IDX_INDIRECT;
1459
1460
    // intentionally fall through
1461
871
    case 0xe2: // n16,R
1462
871
      read_word(info, (uint16_t *)&op->idx.offset, *address);
1463
871
      (*address) += 2;
1464
871
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1465
1466
871
      if (op->idx.base_reg == M680X_REG_PC)
1467
270
        op->idx.offset_addr = op->idx.offset + *address;
1468
1469
871
      break;
1470
1471
86
    case 0xe4: // A,R
1472
513
    case 0xe5: // B,R
1473
931
    case 0xe6: // D,R
1474
931
      op->idx.offset_reg =
1475
931
        g_or12_to_reg_ids[post_byte & 0x03];
1476
931
      break;
1477
1478
173
    case 0xe7: // [D,R]
1479
173
      op->idx.offset_reg = M680X_REG_D;
1480
173
      op->idx.flags |= M680X_IDX_INDIRECT;
1481
173
      break;
1482
1483
2.29k
    default: // n,-r n,+r n,r- n,r+
1484
      // PC is not allowed in this mode
1485
2.29k
      op->idx.base_reg =
1486
2.29k
        g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1487
2.29k
      op->idx.inc_dec = post_byte & 0x0f;
1488
1489
2.29k
      if (op->idx.inc_dec & 0x08) // evtl. sign extend value
1490
1.06k
        op->idx.inc_dec |= 0xf0;
1491
1492
2.29k
      if (op->idx.inc_dec >= 0)
1493
1.22k
        op->idx.inc_dec++;
1494
1495
2.29k
      if (post_byte & 0x10)
1496
624
        op->idx.flags |= M680X_IDX_POST_INC_DEC;
1497
1498
2.29k
      break;
1499
1500
5.09k
    }
1501
5.09k
  }
1502
7.96k
}
1503
1504
static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1505
92
{
1506
92
  cs_m680x *m680x = &info->m680x;
1507
92
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1508
1509
92
  op->type = M680X_OP_CONSTANT;
1510
92
  read_byte(info, &op->const_val, (*address)++);
1511
92
};
1512
1513
static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1514
12.3k
{
1515
12.3k
  cs_m680x *m680x = &info->m680x;
1516
12.3k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1517
1518
12.3k
  op->type = M680X_OP_DIRECT;
1519
12.3k
  set_operand_size(info, op, 1);
1520
12.3k
  read_byte(info, &op->direct_addr, (*address)++);
1521
12.3k
};
1522
1523
static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1524
9.43k
{
1525
9.43k
  cs_m680x *m680x = &info->m680x;
1526
9.43k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1527
1528
9.43k
  op->type = M680X_OP_EXTENDED;
1529
9.43k
  set_operand_size(info, op, 1);
1530
9.43k
  read_word(info, &op->ext.address, *address);
1531
9.43k
  *address += 2;
1532
9.43k
}
1533
1534
static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1535
7.43k
{
1536
7.43k
  cs_m680x *m680x = &info->m680x;
1537
7.43k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1538
7.43k
  uint16_t word = 0;
1539
7.43k
  int16_t sword = 0;
1540
1541
7.43k
  op->type = M680X_OP_IMMEDIATE;
1542
7.43k
  set_operand_size(info, op, 1);
1543
1544
7.43k
  switch (op->size) {
1545
6.14k
  case 1:
1546
6.14k
    read_byte_sign_extended(info, &sword, *address);
1547
6.14k
    op->imm = sword;
1548
6.14k
    break;
1549
1550
1.11k
  case 2:
1551
1.11k
    read_word(info, &word, *address);
1552
1.11k
    op->imm = (int16_t)word;
1553
1.11k
    break;
1554
1555
184
  case 4:
1556
184
    read_sdword(info, &op->imm, *address);
1557
184
    break;
1558
1559
0
  default:
1560
0
    op->imm = 0;
1561
0
    CS_ASSERT(0 && "Unexpected immediate byte size");
1562
7.43k
  }
1563
1564
7.43k
  *address += op->size;
1565
7.43k
}
1566
1567
// handler for bit move instructions, e.g: BAND A,5,1,$40  Used by HD6309
1568
static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1569
87
{
1570
87
  static const m680x_reg m680x_reg[] = {
1571
87
    M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_INVALID,
1572
87
  };
1573
1574
87
  uint8_t post_byte = 0;
1575
87
  cs_m680x *m680x = &info->m680x;
1576
87
  cs_m680x_op *op;
1577
1578
87
  read_byte(info, &post_byte, *address);
1579
87
  (*address)++;
1580
1581
  // operand[0] = register
1582
87
  add_reg_operand(info, m680x_reg[post_byte >> 6]);
1583
1584
  // operand[1] = bit index in source operand
1585
87
  op = &m680x->operands[m680x->op_count++];
1586
87
  op->type = M680X_OP_CONSTANT;
1587
87
  op->const_val = (post_byte >> 3) & 0x07;
1588
1589
  // operand[2] = bit index in destination operand
1590
87
  op = &m680x->operands[m680x->op_count++];
1591
87
  op->type = M680X_OP_CONSTANT;
1592
87
  op->const_val = post_byte & 0x07;
1593
1594
87
  direct_hdlr(MI, info, address);
1595
87
}
1596
1597
// handler for TFM instruction, e.g: TFM X+,Y+  Used by HD6309
1598
static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1599
767
{
1600
767
  static const uint8_t inc_dec_r0[] = {
1601
767
    1, -1, 1, 0,
1602
767
  };
1603
767
  static const uint8_t inc_dec_r1[] = {
1604
767
    1, -1, 0, 1,
1605
767
  };
1606
767
  uint8_t regs = 0;
1607
767
  uint8_t index = (MI->Opcode & 0xff) - 0x38;
1608
1609
767
  read_byte(info, &regs, *address);
1610
1611
767
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true,
1612
767
    inc_dec_r0[index], M680X_OFFSET_NONE, 0, true);
1613
767
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true,
1614
767
    inc_dec_r1[index], M680X_OFFSET_NONE, 0, true);
1615
1616
767
  add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE);
1617
767
}
1618
1619
static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1620
694
{
1621
694
  cs_m680x *m680x = &info->m680x;
1622
694
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1623
1624
  // bit index is coded in Opcode
1625
694
  op->type = M680X_OP_CONSTANT;
1626
694
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1627
694
}
1628
1629
// handler for bit test and branch instruction. Used by M6805.
1630
// The bit index is part of the opcode.
1631
// Example: BRSET 3,<$40,LOOP
1632
static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1633
1.31k
{
1634
1.31k
  cs_m680x *m680x = &info->m680x;
1635
1.31k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1636
1637
  // bit index is coded in Opcode
1638
1.31k
  op->type = M680X_OP_CONSTANT;
1639
1.31k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1640
1.31k
  direct_hdlr(MI, info, address);
1641
1.31k
  relative8_hdlr(MI, info, address);
1642
1643
1.31k
  add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1644
1.31k
}
1645
1646
static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1647
4.69k
{
1648
4.69k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE,
1649
4.69k
    0, false);
1650
4.69k
}
1651
1652
static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1653
504
{
1654
504
  uint16_t offset = 0;
1655
1656
504
  read_word(info, &offset, *address);
1657
504
  *address += 2;
1658
504
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16,
1659
504
    offset, false);
1660
504
}
1661
1662
static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1663
604
{
1664
604
  immediate_hdlr(MI, info, address);
1665
604
  relative8_hdlr(MI, info, address);
1666
604
}
1667
1668
static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1669
318
{
1670
318
  uint8_t offset = 0;
1671
1672
318
  read_byte(info, &offset, (*address)++);
1673
1674
318
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8,
1675
318
    (uint16_t)offset, false);
1676
318
}
1677
1678
static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1679
79
{
1680
79
  uint16_t offset = 0;
1681
1682
79
  read_word(info, &offset, *address);
1683
79
  address += 2;
1684
1685
79
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16,
1686
79
    offset, false);
1687
79
}
1688
1689
static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1690
85
{
1691
85
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE,
1692
85
    0, true);
1693
85
}
1694
1695
static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1696
140
{
1697
140
  uint8_t offset = 0;
1698
1699
140
  read_byte(info, &offset, (*address)++);
1700
1701
140
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8,
1702
140
    (uint16_t)offset, false);
1703
140
}
1704
1705
static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1706
657
{
1707
657
  cs_m680x *m680x = &info->m680x;
1708
657
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1709
1710
657
  indexed12_hdlr(MI, info, address);
1711
657
  op->type = M680X_OP_IMMEDIATE;
1712
1713
657
  if (info->insn == M680X_INS_MOVW) {
1714
437
    uint16_t imm16 = 0;
1715
1716
437
    read_word(info, &imm16, *address);
1717
437
    op->imm = (int16_t)imm16;
1718
437
    op->size = 2;
1719
437
  }
1720
220
  else {
1721
220
    uint8_t imm8 = 0;
1722
1723
220
    read_byte(info, &imm8, *address);
1724
220
    op->imm = (int8_t)imm8;
1725
220
    op->size = 1;
1726
220
  }
1727
1728
657
  set_operand_size(info, op, 1);
1729
657
}
1730
1731
static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1732
154
{
1733
154
  cs_m680x *m680x = &info->m680x;
1734
154
  cs_m680x_op *op0 = &m680x->operands[m680x->op_count++];
1735
154
  uint16_t imm16 = 0;
1736
1737
154
  indexed12_hdlr(MI, info, address);
1738
154
  read_word(info, &imm16, *address);
1739
154
  op0->type = M680X_OP_EXTENDED;
1740
154
  op0->ext.address = (int16_t)imm16;
1741
154
  set_operand_size(info, op0, 1);
1742
154
}
1743
1744
// handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions.
1745
// Example: DBNE X,$1000
1746
static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1747
424
{
1748
424
  static const m680x_reg index_to_reg_id[] = {
1749
424
    M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID,
1750
424
    M680X_REG_D, M680X_REG_X, M680X_REG_Y, M680X_REG_S,
1751
424
  };
1752
424
  static const m680x_insn index_to_insn_id[] = {
1753
424
    M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ, M680X_INS_TBNE,
1754
424
    M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL
1755
424
  };
1756
424
  cs_m680x *m680x = &info->m680x;
1757
424
  uint8_t post_byte = 0;
1758
424
  uint8_t rel = 0;
1759
424
  cs_m680x_op *op;
1760
1761
424
  read_byte(info, &post_byte, (*address)++);
1762
1763
424
  info->insn = index_to_insn_id[(post_byte >> 5) & 0x07];
1764
1765
424
  if (info->insn == M680X_INS_ILLGL) {
1766
0
    illegal_hdlr(MI, info, address);
1767
0
  };
1768
1769
424
  read_byte(info, &rel, (*address)++);
1770
1771
424
  add_reg_operand(info, index_to_reg_id[post_byte & 0x07]);
1772
1773
424
  op = &m680x->operands[m680x->op_count++];
1774
1775
424
  op->type = M680X_OP_RELATIVE;
1776
1777
424
  op->rel.offset = (post_byte & 0x10) ? 0xff00 | rel : rel;
1778
1779
424
  op->rel.address = *address + op->rel.offset;
1780
1781
424
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1782
424
}
1783
1784
static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = {
1785
  illegal_hdlr,
1786
  relative8_hdlr,
1787
  relative16_hdlr,
1788
  immediate_hdlr, // 8-bit
1789
  immediate_hdlr, // 16-bit
1790
  immediate_hdlr, // 32-bit
1791
  direct_hdlr,
1792
  extended_hdlr,
1793
  indexedX_hdlr,
1794
  indexedY_hdlr,
1795
  indexed09_hdlr,
1796
  inherent_hdlr,
1797
  reg_reg09_hdlr,
1798
  reg_bits_hdlr,
1799
  bit_move_hdlr,
1800
  tfm_hdlr,
1801
  opidx_hdlr,
1802
  opidx_dir_rel_hdlr,
1803
  indexedX0_hdlr,
1804
  indexedX16_hdlr,
1805
  imm_rel_hdlr,
1806
  indexedS_hdlr,
1807
  indexedS16_hdlr,
1808
  indexedXp_hdlr,
1809
  indexedX0p_hdlr,
1810
  indexed12_hdlr,
1811
  indexed12_hdlr, // subset of indexed12
1812
  reg_reg12_hdlr,
1813
  loop_hdlr,
1814
  index_hdlr,
1815
  imm_idx12_x_hdlr,
1816
  imm_idx12_x_hdlr,
1817
  ext_idx12_x_hdlr,
1818
}; /* handler function pointers */
1819
1820
/* Disasemble one instruction at address and store in str_buff */
1821
static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info,
1822
  uint16_t address)
1823
85.8k
{
1824
85.8k
  cs_m680x *m680x = &info->m680x;
1825
85.8k
  cs_detail *detail = MI->flat_insn->detail;
1826
85.8k
  uint16_t base_address = address;
1827
85.8k
  insn_desc insn_description;
1828
85.8k
  e_access_mode access_mode;
1829
1830
85.8k
  if (detail != NULL) {
1831
85.8k
    memset(detail, 0, offsetof(cs_detail, m680x)+sizeof(cs_m680x));
1832
85.8k
  }
1833
1834
85.8k
  memset(&insn_description, 0, sizeof(insn_description));
1835
85.8k
  memset(m680x, 0, sizeof(*m680x));
1836
85.8k
  info->insn_size = 1;
1837
1838
85.8k
  if (decode_insn(info, address, &insn_description)) {
1839
77.3k
    m680x_reg reg;
1840
1841
77.3k
    if (insn_description.opcode > 0xff)
1842
3.72k
      address += 2; // 8-bit opcode + page prefix
1843
73.5k
    else
1844
73.5k
      address++; // 8-bit opcode only
1845
1846
77.3k
    info->insn = insn_description.insn;
1847
1848
77.3k
    MCInst_setOpcode(MI, insn_description.opcode);
1849
1850
77.3k
    reg = g_insn_props[info->insn].reg0;
1851
1852
77.3k
    if (reg != M680X_REG_INVALID) {
1853
39.7k
      if (reg == M680X_REG_HX &&
1854
380
        (!info->cpu->reg_byte_size[reg]))
1855
39
        reg = M680X_REG_X;
1856
1857
39.7k
      add_reg_operand(info, reg);
1858
      // First (or second) operand is a register which is
1859
      // part of the mnemonic
1860
39.7k
      m680x->flags |= M680X_FIRST_OP_IN_MNEM;
1861
39.7k
      reg = g_insn_props[info->insn].reg1;
1862
1863
39.7k
      if (reg != M680X_REG_INVALID) {
1864
924
        if (reg == M680X_REG_HX &&
1865
193
          (!info->cpu->reg_byte_size[reg]))
1866
171
          reg = M680X_REG_X;
1867
1868
924
        add_reg_operand(info, reg);
1869
924
        m680x->flags |= M680X_SECOND_OP_IN_MNEM;
1870
924
      }
1871
39.7k
    }
1872
1873
    // Call addressing mode specific instruction handler
1874
77.3k
    (g_insn_handler[insn_description.hid[0]])(MI, info,
1875
77.3k
      &address);
1876
77.3k
    (g_insn_handler[insn_description.hid[1]])(MI, info,
1877
77.3k
      &address);
1878
1879
77.3k
    add_insn_group(detail, g_insn_props[info->insn].group);
1880
1881
77.3k
    if (g_insn_props[info->insn].cc_modified &&
1882
50.4k
      (info->cpu->insn_cc_not_modified[0] != info->insn) &&
1883
50.0k
      (info->cpu->insn_cc_not_modified[1] != info->insn))
1884
49.7k
      add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1885
1886
77.3k
    access_mode = g_insn_props[info->insn].access_mode;
1887
1888
    // Fix for M6805 BSET/BCLR. It has a differnt operand order
1889
    // in comparison to the M6811
1890
77.3k
    if ((info->cpu->insn_cc_not_modified[0] == info->insn) ||
1891
76.9k
      (info->cpu->insn_cc_not_modified[1] == info->insn))
1892
694
      access_mode = rmmm;
1893
1894
77.3k
    build_regs_read_write_counts(MI, info, access_mode);
1895
77.3k
    add_operators_access(MI, info, access_mode);
1896
1897
77.3k
    if (g_insn_props[info->insn].update_reg_access)
1898
6.56k
      set_changed_regs_read_write_counts(MI, info);
1899
1900
77.3k
    info->insn_size = (uint8_t)insn_description.insn_size;
1901
1902
77.3k
    return info->insn_size;
1903
77.3k
  }
1904
8.58k
  else
1905
8.58k
    MCInst_setOpcode(MI, insn_description.opcode);
1906
1907
  // Illegal instruction
1908
8.58k
  address = base_address;
1909
8.58k
  illegal_hdlr(MI, info, &address);
1910
8.58k
  return 1;
1911
85.8k
}
1912
1913
// Tables to get the byte size of a register on the CPU
1914
// based on an enum m680x_reg value.
1915
// Invalid registers return 0.
1916
static const uint8_t g_m6800_reg_byte_size[22] = {
1917
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1918
  0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1919
};
1920
1921
static const uint8_t g_m6805_reg_byte_size[22] = {
1922
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1923
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0
1924
};
1925
1926
static const uint8_t g_m6808_reg_byte_size[22] = {
1927
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1928
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0
1929
};
1930
1931
static const uint8_t g_m6801_reg_byte_size[22] = {
1932
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1933
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1934
};
1935
1936
static const uint8_t g_m6811_reg_byte_size[22] = {
1937
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1938
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0
1939
};
1940
1941
static const uint8_t g_cpu12_reg_byte_size[22] = {
1942
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1943
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 2, 2
1944
};
1945
1946
static const uint8_t g_m6809_reg_byte_size[22] = {
1947
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1948
  0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0
1949
};
1950
1951
static const uint8_t g_hd6309_reg_byte_size[22] = {
1952
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1953
  0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0
1954
};
1955
1956
// Table to check for a valid register nibble on the M6809 CPU
1957
// used for TFR and EXG instruction.
1958
static const bool m6809_tfr_reg_valid[16] = {
1959
  true, true, true, true, true,  true,  false, false,
1960
  true, true, true, true, false, false, false, false,
1961
};
1962
1963
static const cpu_tables g_cpu_tables[] = {
1964
  {
1965
    // M680X_CPU_TYPE_INVALID
1966
    NULL,
1967
    { NULL, NULL },
1968
    { 0, 0 },
1969
    { 0x00, 0x00, 0x00 },
1970
    { NULL, NULL, NULL },
1971
    { 0, 0, 0 },
1972
    NULL,
1973
    NULL,
1974
    { M680X_INS_INVLD, M680X_INS_INVLD }
1975
  },
1976
  {
1977
    // M680X_CPU_TYPE_6301
1978
    &g_m6800_inst_page1_table[0],
1979
    { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] },
1980
    {
1981
      ARR_SIZE(g_m6801_inst_overlay_table),
1982
      ARR_SIZE(g_hd6301_inst_overlay_table)
1983
    },
1984
    { 0x00, 0x00, 0x00 },
1985
    { NULL, NULL, NULL },
1986
    { 0, 0, 0 },
1987
    &g_m6801_reg_byte_size[0],
1988
    NULL,
1989
    { M680X_INS_INVLD, M680X_INS_INVLD }
1990
  },
1991
  {
1992
    // M680X_CPU_TYPE_6309
1993
    &g_m6809_inst_page1_table[0],
1994
    { &g_hd6309_inst_overlay_table[0], NULL },
1995
    { ARR_SIZE(g_hd6309_inst_overlay_table), 0 },
1996
    { 0x10, 0x11, 0x00 },
1997
    { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0], NULL },
1998
    {
1999
      ARR_SIZE(g_hd6309_inst_page2_table),
2000
      ARR_SIZE(g_hd6309_inst_page3_table),
2001
      0
2002
    },
2003
    &g_hd6309_reg_byte_size[0],
2004
    NULL,
2005
    { M680X_INS_INVLD, M680X_INS_INVLD }
2006
  },
2007
  {
2008
    // M680X_CPU_TYPE_6800
2009
    &g_m6800_inst_page1_table[0],
2010
    { NULL, NULL },
2011
    { 0, 0 },
2012
    { 0x00, 0x00, 0x00 },
2013
    { NULL, NULL, NULL },
2014
    { 0, 0, 0 },
2015
    &g_m6800_reg_byte_size[0],
2016
    NULL,
2017
    { M680X_INS_INVLD, M680X_INS_INVLD }
2018
  },
2019
  {
2020
    // M680X_CPU_TYPE_6801
2021
    &g_m6800_inst_page1_table[0],
2022
    { &g_m6801_inst_overlay_table[0], NULL },
2023
    { ARR_SIZE(g_m6801_inst_overlay_table), 0 },
2024
    { 0x00, 0x00, 0x00 },
2025
    { NULL, NULL, NULL },
2026
    { 0, 0, 0 },
2027
    &g_m6801_reg_byte_size[0],
2028
    NULL,
2029
    { M680X_INS_INVLD, M680X_INS_INVLD }
2030
  },
2031
  {
2032
    // M680X_CPU_TYPE_6805
2033
    &g_m6805_inst_page1_table[0],
2034
    { NULL, NULL },
2035
    { 0, 0 },
2036
    { 0x00, 0x00, 0x00 },
2037
    { NULL, NULL, NULL },
2038
    { 0, 0, 0 },
2039
    &g_m6805_reg_byte_size[0],
2040
    NULL,
2041
    { M680X_INS_BCLR, M680X_INS_BSET }
2042
  },
2043
  {
2044
    // M680X_CPU_TYPE_6808
2045
    &g_m6805_inst_page1_table[0],
2046
    { &g_m6808_inst_overlay_table[0], NULL },
2047
    { ARR_SIZE(g_m6808_inst_overlay_table), 0 },
2048
    { 0x9E, 0x00, 0x00 },
2049
    { &g_m6808_inst_page2_table[0], NULL, NULL },
2050
    { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 },
2051
    &g_m6808_reg_byte_size[0],
2052
    NULL,
2053
    { M680X_INS_BCLR, M680X_INS_BSET }
2054
  },
2055
  {
2056
    // M680X_CPU_TYPE_6809
2057
    &g_m6809_inst_page1_table[0],
2058
    { NULL, NULL },
2059
    { 0, 0 },
2060
    { 0x10, 0x11, 0x00 },
2061
    {
2062
      &g_m6809_inst_page2_table[0],
2063
      &g_m6809_inst_page3_table[0],
2064
      NULL
2065
    },
2066
    {
2067
      ARR_SIZE(g_m6809_inst_page2_table),
2068
      ARR_SIZE(g_m6809_inst_page3_table),
2069
      0
2070
    },
2071
    &g_m6809_reg_byte_size[0],
2072
    &m6809_tfr_reg_valid[0],
2073
    { M680X_INS_INVLD, M680X_INS_INVLD }
2074
  },
2075
  {
2076
    // M680X_CPU_TYPE_6811
2077
    &g_m6800_inst_page1_table[0],
2078
    {
2079
      &g_m6801_inst_overlay_table[0],
2080
      &g_m6811_inst_overlay_table[0]
2081
    },
2082
    {
2083
      ARR_SIZE(g_m6801_inst_overlay_table),
2084
      ARR_SIZE(g_m6811_inst_overlay_table)
2085
    },
2086
    { 0x18, 0x1A, 0xCD },
2087
    {
2088
      &g_m6811_inst_page2_table[0],
2089
      &g_m6811_inst_page3_table[0],
2090
      &g_m6811_inst_page4_table[0]
2091
    },
2092
    {
2093
      ARR_SIZE(g_m6811_inst_page2_table),
2094
      ARR_SIZE(g_m6811_inst_page3_table),
2095
      ARR_SIZE(g_m6811_inst_page4_table)
2096
    },
2097
    &g_m6811_reg_byte_size[0],
2098
    NULL,
2099
    { M680X_INS_INVLD, M680X_INS_INVLD }
2100
  },
2101
  {
2102
    // M680X_CPU_TYPE_CPU12
2103
    &g_cpu12_inst_page1_table[0],
2104
    { NULL, NULL },
2105
    { 0, 0 },
2106
    { 0x18, 0x00, 0x00 },
2107
    { &g_cpu12_inst_page2_table[0], NULL, NULL },
2108
    { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 },
2109
    &g_cpu12_reg_byte_size[0],
2110
    NULL,
2111
    { M680X_INS_INVLD, M680X_INS_INVLD }
2112
  },
2113
  {
2114
    // M680X_CPU_TYPE_HCS08
2115
    &g_m6805_inst_page1_table[0],
2116
    {
2117
      &g_m6808_inst_overlay_table[0],
2118
      &g_hcs08_inst_overlay_table[0]
2119
    },
2120
    {
2121
      ARR_SIZE(g_m6808_inst_overlay_table),
2122
      ARR_SIZE(g_hcs08_inst_overlay_table)
2123
    },
2124
    { 0x9E, 0x00, 0x00 },
2125
    { &g_hcs08_inst_page2_table[0], NULL, NULL },
2126
    { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 },
2127
    &g_m6808_reg_byte_size[0],
2128
    NULL,
2129
    { M680X_INS_BCLR, M680X_INS_BSET }
2130
  },
2131
};
2132
2133
static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type,
2134
  uint16_t address,
2135
  const uint8_t *code, uint16_t code_len)
2136
85.8k
{
2137
85.8k
  if (cpu_type == M680X_CPU_TYPE_INVALID) {
2138
0
    return false;
2139
0
  }
2140
2141
85.8k
  info->code = code;
2142
85.8k
  info->size = code_len;
2143
85.8k
  info->offset = address;
2144
85.8k
  info->cpu_type = cpu_type;
2145
2146
85.8k
  info->cpu = &g_cpu_tables[info->cpu_type];
2147
2148
85.8k
  return true;
2149
85.8k
}
2150
2151
bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len,
2152
  MCInst *MI, uint16_t *size, uint64_t address, void *inst_info)
2153
85.8k
{
2154
85.8k
  unsigned int insn_size = 0;
2155
85.8k
  e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type
2156
85.8k
  cs_struct *handle = (cs_struct *)ud;
2157
85.8k
  m680x_info *info = (m680x_info *)handle->printer_info;
2158
2159
85.8k
  MCInst_clear(MI);
2160
2161
85.8k
  if (handle->mode & CS_MODE_M680X_6800)
2162
348
    cpu_type = M680X_CPU_TYPE_6800;
2163
2164
85.5k
  else if (handle->mode & CS_MODE_M680X_6801)
2165
225
    cpu_type = M680X_CPU_TYPE_6801;
2166
2167
85.3k
  else if (handle->mode & CS_MODE_M680X_6805)
2168
739
    cpu_type = M680X_CPU_TYPE_6805;
2169
2170
84.5k
  else if (handle->mode & CS_MODE_M680X_6808)
2171
1.13k
    cpu_type = M680X_CPU_TYPE_6808;
2172
2173
83.4k
  else if (handle->mode & CS_MODE_M680X_HCS08)
2174
12.1k
    cpu_type = M680X_CPU_TYPE_HCS08;
2175
2176
71.3k
  else if (handle->mode & CS_MODE_M680X_6809)
2177
6.44k
    cpu_type = M680X_CPU_TYPE_6809;
2178
2179
64.8k
  else if (handle->mode & CS_MODE_M680X_6301)
2180
224
    cpu_type = M680X_CPU_TYPE_6301;
2181
2182
64.6k
  else if (handle->mode & CS_MODE_M680X_6309)
2183
30.5k
    cpu_type = M680X_CPU_TYPE_6309;
2184
2185
34.0k
  else if (handle->mode & CS_MODE_M680X_6811)
2186
4.50k
    cpu_type = M680X_CPU_TYPE_6811;
2187
2188
29.5k
  else if (handle->mode & CS_MODE_M680X_CPU12)
2189
29.5k
    cpu_type = M680X_CPU_TYPE_CPU12;
2190
2191
85.8k
  if (cpu_type != M680X_CPU_TYPE_INVALID &&
2192
85.8k
    m680x_setup_internals(info, cpu_type, (uint16_t)address, code,
2193
85.8k
      (uint16_t)code_len))
2194
85.8k
    insn_size = m680x_disassemble(MI, info, (uint16_t)address);
2195
2196
85.8k
  if (insn_size == 0) {
2197
0
    *size = 1;
2198
0
    return false;
2199
0
  }
2200
2201
  // Make sure we always stay within range
2202
85.8k
  if (insn_size > code_len) {
2203
12
    *size = (uint16_t)code_len;
2204
12
    return false;
2205
12
  }
2206
85.8k
  else
2207
85.8k
    *size = (uint16_t)insn_size;
2208
2209
85.8k
  return true;
2210
85.8k
}
2211
2212
cs_err M680X_disassembler_init(cs_struct *ud)
2213
902
{
2214
902
  if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) {
2215
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size));
2216
2217
0
    return CS_ERR_MODE;
2218
0
  }
2219
2220
902
  if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) {
2221
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size));
2222
2223
0
    return CS_ERR_MODE;
2224
0
  }
2225
2226
902
  if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) {
2227
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size));
2228
2229
0
    return CS_ERR_MODE;
2230
0
  }
2231
2232
902
  if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) {
2233
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size));
2234
2235
0
    return CS_ERR_MODE;
2236
0
  }
2237
2238
902
  if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) {
2239
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size));
2240
2241
0
    return CS_ERR_MODE;
2242
0
  }
2243
2244
902
  if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) {
2245
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size));
2246
2247
0
    return CS_ERR_MODE;
2248
0
  }
2249
2250
902
  if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) {
2251
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size));
2252
2253
0
    return CS_ERR_MODE;
2254
0
  }
2255
2256
902
  if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) {
2257
0
    CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props));
2258
2259
0
    return CS_ERR_MODE;
2260
0
  }
2261
2262
902
  if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) {
2263
0
    CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables));
2264
2265
0
    return CS_ERR_MODE;
2266
0
  }
2267
2268
902
  if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) {
2269
0
    CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler));
2270
2271
0
    return CS_ERR_MODE;
2272
0
  }
2273
2274
902
  if (ACCESS_MODE_ENDING !=  MATRIX_SIZE(g_access_mode_to_access)) {
2275
0
    CS_ASSERT(ACCESS_MODE_ENDING ==
2276
0
      MATRIX_SIZE(g_access_mode_to_access));
2277
2278
0
    return CS_ERR_MODE;
2279
0
  }
2280
2281
902
  return CS_ERR_OK;
2282
902
}
2283
2284
#ifndef CAPSTONE_DIET
2285
void M680X_reg_access(const cs_insn *insn,
2286
  cs_regs regs_read, uint8_t *regs_read_count,
2287
  cs_regs regs_write, uint8_t *regs_write_count)
2288
0
{
2289
0
  if (insn->detail == NULL) {
2290
0
    *regs_read_count = 0;
2291
0
    *regs_write_count = 0;
2292
0
  }
2293
0
  else {
2294
0
    *regs_read_count = insn->detail->regs_read_count;
2295
0
    *regs_write_count = insn->detail->regs_write_count;
2296
2297
0
    memcpy(regs_read, insn->detail->regs_read,
2298
0
      *regs_read_count * sizeof(insn->detail->regs_read[0]));
2299
0
    memcpy(regs_write, insn->detail->regs_write,
2300
0
      *regs_write_count *
2301
0
      sizeof(insn->detail->regs_write[0]));
2302
0
  }
2303
0
}
2304
#endif
2305
2306
#endif
2307