Coverage Report

Created: 2025-10-10 06:20

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
795
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
724
#define BIT_5(A)  ((A) & 0x00000020)
61
1.83k
#define BIT_6(A)  ((A) & 0x00000040)
62
1.83k
#define BIT_7(A)  ((A) & 0x00000080)
63
5.40k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
600
#define BIT_A(A)  ((A) & 0x00000400)
66
6.81k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
6.77k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
706
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
26.2k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
51.2k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
3.56k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
5.40k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
1.83k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
1.83k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
4.84k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
8.25k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
4.84k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
4.84k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
1.83k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
750
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
1.83k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
651
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
5.08k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
5.08k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
185k
{
149
185k
  const uint16_t v0 = info->code[addr + 0];
150
185k
  const uint16_t v1 = info->code[addr + 1];
151
185k
  return (v0 << 8) | v1;
152
185k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
80.9k
{
156
80.9k
  const uint32_t v0 = info->code[addr + 0];
157
80.9k
  const uint32_t v1 = info->code[addr + 1];
158
80.9k
  const uint32_t v2 = info->code[addr + 2];
159
80.9k
  const uint32_t v3 = info->code[addr + 3];
160
80.9k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
80.9k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
63
{
165
63
  const uint64_t v0 = info->code[addr + 0];
166
63
  const uint64_t v1 = info->code[addr + 1];
167
63
  const uint64_t v2 = info->code[addr + 2];
168
63
  const uint64_t v3 = info->code[addr + 3];
169
63
  const uint64_t v4 = info->code[addr + 4];
170
63
  const uint64_t v5 = info->code[addr + 5];
171
63
  const uint64_t v6 = info->code[addr + 6];
172
63
  const uint64_t v7 = info->code[addr + 7];
173
63
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
63
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
186k
{
178
186k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
186k
  if (info->code_len < addr + 2) {
180
400
    return 0xaaaa;
181
400
  }
182
185k
  return m68k_read_disassembler_16(info, addr);
183
186k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
82.1k
{
187
82.1k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
82.1k
  if (info->code_len < addr + 4) {
189
1.26k
    return 0xaaaaaaaa;
190
1.26k
  }
191
80.9k
  return m68k_read_disassembler_32(info, addr);
192
82.1k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
64
{
196
64
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
64
  if (info->code_len < addr + 8) {
198
1
    return 0xaaaaaaaaaaaaaaaaLL;
199
1
  }
200
63
  return m68k_read_disassembler_64(info, addr);
201
64
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
18.1k
  do {           \
269
18.1k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
5.31k
      d68000_invalid(info);   \
271
5.31k
      return;       \
272
5.31k
    }          \
273
18.1k
  } while (0)
274
275
4.69k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
181k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
82.1k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
64
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
4.69k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
103k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
3.86k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
64
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
3.76k
{
302
3.76k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
3.76k
}
304
305
static int make_int_16(int value)
306
1.45k
{
307
1.45k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
1.45k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
5.40k
{
312
5.40k
  uint32_t extension = read_imm_16(info);
313
314
5.40k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
5.40k
  if (EXT_FULL(extension)) {
317
1.83k
    uint32_t preindex;
318
1.83k
    uint32_t postindex;
319
320
1.83k
    op->mem.base_reg = M68K_REG_INVALID;
321
1.83k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
1.83k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
1.83k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
1.83k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
1.18k
      if (is_pc) {
335
174
        op->mem.base_reg = M68K_REG_PC;
336
1.00k
      } else {
337
1.00k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
1.00k
      }
339
1.18k
    }
340
341
1.83k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
1.28k
      if (EXT_INDEX_AR(extension)) {
343
523
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
757
      } else {
345
757
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
757
      }
347
348
1.28k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
1.28k
      if (EXT_INDEX_SCALE(extension)) {
351
1.07k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
1.07k
      }
353
1.28k
    }
354
355
1.83k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
1.83k
    postindex = (extension & 7) > 4;
357
358
1.83k
    if (preindex) {
359
824
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
1.01k
    } else if (postindex) {
361
399
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
399
    }
363
364
1.83k
    return;
365
1.83k
  }
366
367
3.56k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
3.56k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
3.56k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
373
    if (is_pc) {
372
68
      op->mem.base_reg = M68K_REG_PC;
373
68
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
305
    } else {
375
305
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
305
    }
377
3.19k
  } else {
378
3.19k
    if (is_pc) {
379
510
      op->mem.base_reg = M68K_REG_PC;
380
510
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
2.68k
    } else {
382
2.68k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
2.68k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
2.68k
    }
385
386
3.19k
    op->mem.disp = (int8_t)(extension & 0xff);
387
3.19k
  }
388
389
3.56k
  if (EXT_INDEX_SCALE(extension)) {
390
2.33k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
2.33k
  }
392
3.56k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
50.1k
{
397
  // default to memory
398
399
50.1k
  op->type = M68K_OP_MEM;
400
401
50.1k
  switch (instruction & 0x3f) {
402
13.7k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
13.7k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
13.7k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
13.7k
      op->type = M68K_OP_REG;
407
13.7k
      break;
408
409
2.08k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
2.08k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
2.08k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
2.08k
      op->type = M68K_OP_REG;
414
2.08k
      break;
415
416
6.82k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
6.82k
      op->address_mode = M68K_AM_REGI_ADDR;
419
6.82k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
6.82k
      break;
421
422
5.17k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
5.17k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
5.17k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
5.17k
      break;
427
428
10.0k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
10.0k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
10.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
10.0k
      break;
433
434
4.13k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
4.13k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
4.13k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
4.13k
      op->mem.disp = (int16_t)read_imm_16(info);
439
4.13k
      break;
440
441
4.56k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
4.56k
      get_with_index_address_mode(info, op, instruction, size, false);
444
4.56k
      break;
445
446
486
    case 0x38:
447
      /* absolute short address */
448
486
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
486
      op->imm = read_imm_16(info);
450
486
      break;
451
452
264
    case 0x39:
453
      /* absolute long address */
454
264
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
264
      op->imm = read_imm_32(info);
456
264
      break;
457
458
1.01k
    case 0x3a:
459
      /* program counter with displacement */
460
1.01k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.01k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.01k
      break;
463
464
841
    case 0x3b:
465
      /* program counter with index */
466
841
      get_with_index_address_mode(info, op, instruction, size, true);
467
841
      break;
468
469
996
    case 0x3c:
470
996
      op->address_mode = M68K_AM_IMMEDIATE;
471
996
      op->type = M68K_OP_IMM;
472
473
996
      if (size == 1)
474
78
        op->imm = read_imm_8(info) & 0xff;
475
918
      else if (size == 2)
476
767
        op->imm = read_imm_16(info) & 0xffff;
477
151
      else if (size == 4)
478
87
        op->imm = read_imm_32(info);
479
64
      else
480
64
        op->imm = read_imm_64(info);
481
482
996
      break;
483
484
18
    default:
485
18
      break;
486
50.1k
  }
487
50.1k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
13.6k
{
491
13.6k
  info->groups[info->groups_count++] = (uint8_t)group;
492
13.6k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
74.1k
{
496
74.1k
  cs_m68k* ext;
497
498
74.1k
  MCInst_setOpcode(info->inst, opcode);
499
500
74.1k
  ext = &info->extension;
501
502
74.1k
  ext->op_count = (uint8_t)count;
503
74.1k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
74.1k
  ext->op_size.cpu_size = size;
505
506
74.1k
  return ext;
507
74.1k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
5.70k
{
511
5.70k
  cs_m68k_op* op0;
512
5.70k
  cs_m68k_op* op1;
513
5.70k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
5.70k
  op0 = &ext->operands[0];
516
5.70k
  op1 = &ext->operands[1];
517
518
5.70k
  if (isDreg) {
519
5.70k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
5.70k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
5.70k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
5.70k
  get_ea_mode_op(info, op1, info->ir, size);
527
5.70k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
5.70k
{
531
5.70k
  build_re_gen_1(info, true, opcode, size);
532
5.70k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
6.55k
{
536
6.55k
  cs_m68k_op* op0;
537
6.55k
  cs_m68k_op* op1;
538
6.55k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
6.55k
  op0 = &ext->operands[0];
541
6.55k
  op1 = &ext->operands[1];
542
543
6.55k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
6.55k
  if (isDreg) {
546
6.55k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
6.55k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
6.55k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
6.55k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
1.27k
{
556
1.27k
  cs_m68k_op* op0;
557
1.27k
  cs_m68k_op* op1;
558
1.27k
  cs_m68k_op* op2;
559
1.27k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
1.27k
  op0 = &ext->operands[0];
562
1.27k
  op1 = &ext->operands[1];
563
1.27k
  op2 = &ext->operands[2];
564
565
1.27k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
1.27k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
1.27k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
1.27k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
1.27k
  if (imm > 0) {
572
284
    ext->op_count = 3;
573
284
    op2->type = M68K_OP_IMM;
574
284
    op2->address_mode = M68K_AM_IMMEDIATE;
575
284
    op2->imm = imm;
576
284
  }
577
1.27k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
2.44k
{
581
2.44k
  cs_m68k_op* op0;
582
2.44k
  cs_m68k_op* op1;
583
2.44k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
2.44k
  op0 = &ext->operands[0];
586
2.44k
  op1 = &ext->operands[1];
587
588
2.44k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
2.44k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
2.44k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
2.44k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
2.44k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
6.62k
{
597
6.62k
  cs_m68k_op* op0;
598
6.62k
  cs_m68k_op* op1;
599
6.62k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
6.62k
  op0 = &ext->operands[0];
602
6.62k
  op1 = &ext->operands[1];
603
604
6.62k
  op0->type = M68K_OP_IMM;
605
6.62k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
6.62k
  op0->imm = imm;
607
608
6.62k
  get_ea_mode_op(info, op1, info->ir, size);
609
6.62k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
2.26k
{
613
2.26k
  cs_m68k_op* op0;
614
2.26k
  cs_m68k_op* op1;
615
2.26k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
2.26k
  op0 = &ext->operands[0];
618
2.26k
  op1 = &ext->operands[1];
619
620
2.26k
  op0->type = M68K_OP_IMM;
621
2.26k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
2.26k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
2.26k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
2.26k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
2.26k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
2.13k
{
630
2.13k
  cs_m68k_op* op0;
631
2.13k
  cs_m68k_op* op1;
632
2.13k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
2.13k
  op0 = &ext->operands[0];
635
2.13k
  op1 = &ext->operands[1];
636
637
2.13k
  op0->type = M68K_OP_IMM;
638
2.13k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
2.13k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
2.13k
  get_ea_mode_op(info, op1, info->ir, size);
642
2.13k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
1.50k
{
646
1.50k
  cs_m68k_op* op0;
647
1.50k
  cs_m68k_op* op1;
648
1.50k
  cs_m68k_op* op2;
649
1.50k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
1.50k
  op0 = &ext->operands[0];
652
1.50k
  op1 = &ext->operands[1];
653
1.50k
  op2 = &ext->operands[2];
654
655
1.50k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
1.50k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
1.50k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
1.50k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
1.50k
  if (imm > 0) {
662
267
    ext->op_count = 3;
663
267
    op2->type = M68K_OP_IMM;
664
267
    op2->address_mode = M68K_AM_IMMEDIATE;
665
267
    op2->imm = imm;
666
267
  }
667
1.50k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
4.24k
{
671
4.24k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
4.24k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
4.24k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
3.07k
{
677
3.07k
  cs_m68k_op* op0;
678
3.07k
  cs_m68k_op* op1;
679
3.07k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
3.07k
  op0 = &ext->operands[0];
682
3.07k
  op1 = &ext->operands[1];
683
684
3.07k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
3.07k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
3.07k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
3.07k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
7.02k
{
692
7.02k
  cs_m68k_op* op0;
693
7.02k
  cs_m68k_op* op1;
694
7.02k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
7.02k
  op0 = &ext->operands[0];
697
7.02k
  op1 = &ext->operands[1];
698
699
7.02k
  get_ea_mode_op(info, op0, info->ir, size);
700
7.02k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
7.02k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
118
{
705
118
  cs_m68k_op* op0;
706
118
  cs_m68k_op* op1;
707
118
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
118
  op0 = &ext->operands[0];
710
118
  op1 = &ext->operands[1];
711
712
118
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
118
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
118
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
118
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
118
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
292
{
721
292
  cs_m68k_op* op0;
722
292
  cs_m68k_op* op1;
723
292
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
292
  op0 = &ext->operands[0];
726
292
  op1 = &ext->operands[1];
727
728
292
  op0->type = M68K_OP_IMM;
729
292
  op0->address_mode = M68K_AM_IMMEDIATE;
730
292
  op0->imm = imm;
731
732
292
  op1->address_mode = M68K_AM_NONE;
733
292
  op1->reg = reg;
734
292
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
4.47k
{
738
4.47k
  cs_m68k_op* op;
739
4.47k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
4.47k
  op = &ext->operands[0];
742
743
4.47k
  op->type = M68K_OP_BR_DISP;
744
4.47k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
4.47k
  op->br_disp.disp = displacement;
746
4.47k
  op->br_disp.disp_size = size;
747
748
4.47k
  set_insn_group(info, M68K_GRP_JUMP);
749
4.47k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
4.47k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
1.75k
{
754
1.75k
  cs_m68k_op* op;
755
1.75k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
1.75k
  op = &ext->operands[0];
758
759
1.75k
  op->type = M68K_OP_IMM;
760
1.75k
  op->address_mode = M68K_AM_IMMEDIATE;
761
1.75k
  op->imm = immediate;
762
763
1.75k
  set_insn_group(info, M68K_GRP_JUMP);
764
1.75k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
3.26k
{
768
3.26k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
3.26k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
265
{
773
265
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
265
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
258
{
778
258
  cs_m68k_op* op0;
779
258
  cs_m68k_op* op1;
780
258
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
258
  op0 = &ext->operands[0];
783
258
  op1 = &ext->operands[1];
784
785
258
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
258
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
258
  op1->type = M68K_OP_BR_DISP;
789
258
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
258
  op1->br_disp.disp = displacement;
791
258
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
258
  set_insn_group(info, M68K_GRP_JUMP);
794
258
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
258
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
220
{
799
220
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
220
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
151
{
804
151
  cs_m68k_op* op0;
805
151
  cs_m68k_op* op1;
806
151
  cs_m68k_op* op2;
807
151
  uint32_t extension = read_imm_16(info);
808
151
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
151
  op0 = &ext->operands[0];
811
151
  op1 = &ext->operands[1];
812
151
  op2 = &ext->operands[2];
813
814
151
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
151
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
151
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
151
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
151
  get_ea_mode_op(info, op2, info->ir, size);
821
151
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
724
{
825
724
  uint8_t offset;
826
724
  uint8_t width;
827
724
  cs_m68k_op* op_ea;
828
724
  cs_m68k_op* op1;
829
724
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
724
  uint32_t extension = read_imm_16(info);
831
832
724
  op_ea = &ext->operands[0];
833
724
  op1 = &ext->operands[1];
834
835
724
  if (BIT_B(extension))
836
322
    offset = (extension >> 6) & 7;
837
402
  else
838
402
    offset = (extension >> 6) & 31;
839
840
724
  if (BIT_5(extension))
841
159
    width = extension & 7;
842
565
  else
843
565
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
724
  if (has_d_arg) {
846
271
    ext->op_count = 2;
847
271
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
271
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
271
  }
850
851
724
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
724
  op_ea->mem.bitfield = 1;
854
724
  op_ea->mem.width = width;
855
724
  op_ea->mem.offset = offset;
856
724
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
229
{
860
229
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
229
  cs_m68k_op* op;
862
863
229
  op = &ext->operands[0];
864
865
229
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
229
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
229
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
201
{
871
201
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
201
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
1.66k
  for (v >>= 1; v; v >>= 1) {
875
1.46k
    r <<= 1;
876
1.46k
    r |= v & 1;
877
1.46k
    s--;
878
1.46k
  }
879
880
201
  return r <<= s; // shift when v's highest bits are zero
881
201
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
287
{
885
287
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
287
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
1.43k
  for (v >>= 1; v; v >>= 1) {
889
1.15k
    r <<= 1;
890
1.15k
    r |= v & 1;
891
1.15k
    s--;
892
1.15k
  }
893
894
287
  return r <<= s; // shift when v's highest bits are zero
895
287
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
458
{
900
458
  cs_m68k_op* op0;
901
458
  cs_m68k_op* op1;
902
458
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
458
  op0 = &ext->operands[0];
905
458
  op1 = &ext->operands[1];
906
907
458
  op0->type = M68K_OP_REG_BITS;
908
458
  op0->register_bits = read_imm_16(info);
909
910
458
  get_ea_mode_op(info, op1, info->ir, size);
911
912
458
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
201
    op0->register_bits = reverse_bits(op0->register_bits);
914
458
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
783
{
918
783
  cs_m68k_op* op0;
919
783
  cs_m68k_op* op1;
920
783
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
783
  op0 = &ext->operands[0];
923
783
  op1 = &ext->operands[1];
924
925
783
  op1->type = M68K_OP_REG_BITS;
926
783
  op1->register_bits = read_imm_16(info);
927
928
783
  get_ea_mode_op(info, op0, info->ir, size);
929
783
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
10.8k
{
933
10.8k
  cs_m68k_op* op;
934
10.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
10.8k
  MCInst_setOpcode(info->inst, opcode);
937
938
10.8k
  op = &ext->operands[0];
939
940
10.8k
  op->type = M68K_OP_IMM;
941
10.8k
  op->address_mode = M68K_AM_IMMEDIATE;
942
10.8k
  op->imm = data;
943
10.8k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
73
{
947
73
  build_imm(info, M68K_INS_ILLEGAL, data);
948
73
}
949
950
static void build_invalid(m68k_info *info, int data)
951
10.7k
{
952
10.7k
  build_imm(info, M68K_INS_INVALID, data);
953
10.7k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
838
{
957
838
  uint32_t word3;
958
838
  uint32_t extension;
959
838
  cs_m68k_op* op0;
960
838
  cs_m68k_op* op1;
961
838
  cs_m68k_op* op2;
962
838
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
838
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
838
  word3 = peek_imm_32(info) & 0xffff;
967
838
  if (!instruction_is_valid(info, word3))
968
132
    return;
969
970
706
  op0 = &ext->operands[0];
971
706
  op1 = &ext->operands[1];
972
706
  op2 = &ext->operands[2];
973
974
706
  extension = read_imm_32(info);
975
976
706
  op0->address_mode = M68K_AM_NONE;
977
706
  op0->type = M68K_OP_REG_PAIR;
978
706
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
706
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
706
  op1->address_mode = M68K_AM_NONE;
982
706
  op1->type = M68K_OP_REG_PAIR;
983
706
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
706
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
706
  reg_0 = (extension >> 28) & 7;
987
706
  reg_1 = (extension >> 12) & 7;
988
989
706
  op2->address_mode = M68K_AM_NONE;
990
706
  op2->type = M68K_OP_REG_PAIR;
991
706
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
706
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
706
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
115
{
997
115
  cs_m68k_op* op0;
998
115
  cs_m68k_op* op1;
999
115
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
115
  uint32_t extension = read_imm_16(info);
1002
1003
115
  if (BIT_B(extension))
1004
61
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
54
  else
1006
54
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
115
  op0 = &ext->operands[0];
1009
115
  op1 = &ext->operands[1];
1010
1011
115
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
115
  op1->address_mode = M68K_AM_NONE;
1014
115
  op1->type = M68K_OP_REG;
1015
115
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
115
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
248
{
1020
248
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
248
  int i;
1022
1023
744
  for (i = 0; i < 2; ++i) {
1024
496
    cs_m68k_op* op = &ext->operands[i];
1025
496
    const int d = data[i];
1026
496
    const int m = modes[i];
1027
1028
496
    op->type = M68K_OP_MEM;
1029
1030
496
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
325
      op->address_mode = m;
1032
325
      op->reg = M68K_REG_A0 + d;
1033
325
    } else {
1034
171
      op->address_mode = m;
1035
171
      op->imm = d;
1036
171
    }
1037
496
  }
1038
248
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
222
{
1042
222
  cs_m68k_op* op0;
1043
222
  cs_m68k_op* op1;
1044
222
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
222
  op0 = &ext->operands[0];
1047
222
  op1 = &ext->operands[1];
1048
1049
222
  op0->address_mode = M68K_AM_NONE;
1050
222
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
222
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
222
  op1->type = M68K_OP_IMM;
1054
222
  op1->imm = disp;
1055
222
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
295
{
1059
295
  cs_m68k_op* op0;
1060
295
  cs_m68k_op* op1;
1061
295
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
295
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
39
    case 0:
1066
39
      d68000_invalid(info);
1067
39
      return;
1068
      // Line
1069
10
    case 1:
1070
10
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
10
      break;
1072
      // Page
1073
185
    case 2:
1074
185
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
185
      break;
1076
      // All
1077
61
    case 3:
1078
61
      ext->op_count = 1;
1079
61
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
61
      break;
1081
295
  }
1082
1083
256
  op0 = &ext->operands[0];
1084
256
  op1 = &ext->operands[1];
1085
1086
256
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
256
  op0->type = M68K_OP_IMM;
1088
256
  op0->imm = (info->ir >> 6) & 3;
1089
1090
256
  op1->type = M68K_OP_MEM;
1091
256
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
256
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
256
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
275
{
1097
275
  cs_m68k_op* op0;
1098
275
  cs_m68k_op* op1;
1099
275
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
275
  op0 = &ext->operands[0];
1102
275
  op1 = &ext->operands[1];
1103
1104
275
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
275
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
275
  op1->type = M68K_OP_MEM;
1108
275
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
275
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
275
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
490
{
1114
490
  cs_m68k_op* op0;
1115
490
  cs_m68k_op* op1;
1116
490
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
490
  op0 = &ext->operands[0];
1119
490
  op1 = &ext->operands[1];
1120
1121
490
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
490
  op0->type = M68K_OP_MEM;
1123
490
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
490
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
490
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
490
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
310
{
1131
310
  cs_m68k_op* op0;
1132
310
  cs_m68k_op* op1;
1133
310
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
310
  uint32_t extension = read_imm_16(info);
1135
1136
310
  op0 = &ext->operands[0];
1137
310
  op1 = &ext->operands[1];
1138
1139
310
  if (BIT_B(extension)) {
1140
20
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
20
    get_ea_mode_op(info, op1, info->ir, size);
1142
290
  } else {
1143
290
    get_ea_mode_op(info, op0, info->ir, size);
1144
290
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
290
  }
1146
310
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
6.55k
{
1150
6.55k
  build_er_gen_1(info, true, opcode, size);
1151
6.55k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
5.73k
{
1194
5.73k
  build_invalid(info, info->ir);
1195
5.73k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
73
{
1199
73
  build_illegal(info, info->ir);
1200
73
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
2.15k
{
1204
2.15k
  build_invalid(info, info->ir);
1205
2.15k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
2.86k
{
1209
2.86k
  build_invalid(info, info->ir);
1210
2.86k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
43
{
1214
43
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
43
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
134
{
1219
134
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
134
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
329
{
1224
329
  build_er_1(info, M68K_INS_ADD, 1);
1225
329
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
236
{
1229
236
  build_er_1(info, M68K_INS_ADD, 2);
1230
236
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
235
{
1234
235
  build_er_1(info, M68K_INS_ADD, 4);
1235
235
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
29
{
1239
29
  build_re_1(info, M68K_INS_ADD, 1);
1240
29
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
65
{
1244
65
  build_re_1(info, M68K_INS_ADD, 2);
1245
65
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
43
{
1249
43
  build_re_1(info, M68K_INS_ADD, 4);
1250
43
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
559
{
1254
559
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
559
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
667
{
1259
667
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
667
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
56
{
1264
56
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
56
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
63
{
1269
63
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
63
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
188
{
1274
188
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
188
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
222
{
1279
222
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
222
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.00k
{
1284
1.00k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.00k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
189
{
1289
189
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
189
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
50
{
1294
50
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
50
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
178
{
1299
178
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
178
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
19
{
1304
19
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
19
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
177
{
1309
177
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
177
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
160
{
1314
160
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
160
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
320
{
1319
320
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
320
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
74
{
1324
74
  build_er_1(info, M68K_INS_AND, 1);
1325
74
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
180
{
1329
180
  build_er_1(info, M68K_INS_AND, 2);
1330
180
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
346
{
1334
346
  build_er_1(info, M68K_INS_AND, 4);
1335
346
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
16
{
1339
16
  build_re_1(info, M68K_INS_AND, 1);
1340
16
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
29
{
1344
29
  build_re_1(info, M68K_INS_AND, 2);
1345
29
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
67
{
1349
67
  build_re_1(info, M68K_INS_AND, 4);
1350
67
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
146
{
1354
146
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
146
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
37
{
1359
37
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
37
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
129
{
1364
129
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
129
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
4
{
1369
4
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
4
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
52
{
1374
52
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
52
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
233
{
1379
233
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
233
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
397
{
1384
397
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
397
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
52
{
1389
52
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
52
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
24
{
1394
24
  build_r(info, M68K_INS_ASR, 1);
1395
24
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
61
{
1399
61
  build_r(info, M68K_INS_ASR, 2);
1400
61
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
131
{
1404
131
  build_r(info, M68K_INS_ASR, 4);
1405
131
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
23
{
1409
23
  build_ea(info, M68K_INS_ASR, 2);
1410
23
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
40
{
1414
40
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
40
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
113
{
1419
113
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
113
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
12
{
1424
12
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
12
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
121
{
1429
121
  build_r(info, M68K_INS_ASL, 1);
1430
121
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
200
{
1434
200
  build_r(info, M68K_INS_ASL, 2);
1435
200
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
145
{
1439
145
  build_r(info, M68K_INS_ASL, 4);
1440
145
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
453
{
1444
453
  build_ea(info, M68K_INS_ASL, 2);
1445
453
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
2.96k
{
1449
2.96k
  build_bcc(info, 1, make_int_8(info->ir));
1450
2.96k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
126
{
1454
126
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
126
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
212
{
1459
212
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
176
  build_bcc(info, 4, read_imm_32(info));
1461
176
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
339
{
1465
339
  build_re_1(info, M68K_INS_BCHG, 1);
1466
339
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
7
{
1470
7
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
7
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
292
{
1475
292
  build_re_1(info, M68K_INS_BCLR, 1);
1476
292
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
40
{
1480
40
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
40
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
326
{
1485
326
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
215
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
215
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
187
{
1491
187
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
25
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
25
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
360
{
1498
360
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
316
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
316
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
65
{
1504
65
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
33
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
33
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
152
{
1510
152
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
17
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
17
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
229
{
1516
229
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
174
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
174
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
251
{
1522
251
  cs_m68k* ext = &info->extension;
1523
251
  cs_m68k_op temp;
1524
1525
251
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
47
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
47
  temp = ext->operands[0];
1531
47
  ext->operands[0] = ext->operands[1];
1532
47
  ext->operands[1] = temp;
1533
47
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
32
{
1537
32
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
27
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
27
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
85
{
1543
85
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
85
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
687
{
1548
687
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
687
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
317
{
1553
317
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
317
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
296
{
1558
296
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
15
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
15
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
997
{
1564
997
  build_re_1(info, M68K_INS_BSET, 1);
1565
997
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
48
{
1569
48
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
48
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
115
{
1574
115
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
115
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
69
{
1579
69
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
69
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
21
{
1584
21
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
7
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
7
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
1.41k
{
1590
1.41k
  build_re_1(info, M68K_INS_BTST, 4);
1591
1.41k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
9
{
1595
9
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
9
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
0
{
1600
0
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
29
{
1606
29
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
18
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
18
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
284
{
1612
284
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
111
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
111
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
24
{
1618
24
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
22
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
22
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
451
{
1624
451
  build_cas2(info, 2);
1625
451
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
387
{
1629
387
  build_cas2(info, 4);
1630
387
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
221
{
1634
221
  build_er_1(info, M68K_INS_CHK, 2);
1635
221
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
536
{
1639
536
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
329
  build_er_1(info, M68K_INS_CHK, 4);
1641
329
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
148
{
1645
148
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
36
  build_chk2_cmp2(info, 1);
1647
36
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
24
{
1651
24
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
21
  build_chk2_cmp2(info, 2);
1653
21
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
191
{
1657
191
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
58
  build_chk2_cmp2(info, 4);
1659
58
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
59
{
1663
59
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
51
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
51
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
169
{
1669
169
  build_ea(info, M68K_INS_CLR, 1);
1670
169
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
402
{
1674
402
  build_ea(info, M68K_INS_CLR, 2);
1675
402
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
170
{
1679
170
  build_ea(info, M68K_INS_CLR, 4);
1680
170
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
317
{
1684
317
  build_er_1(info, M68K_INS_CMP, 1);
1685
317
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
282
{
1689
282
  build_er_1(info, M68K_INS_CMP, 2);
1690
282
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.11k
{
1694
1.11k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.11k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
72
{
1699
72
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
72
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
68
{
1704
68
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
68
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
92
{
1709
92
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
92
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
34
{
1714
34
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
24
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
24
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
90
{
1720
90
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
87
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
87
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
49
{
1726
49
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
49
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
249
{
1731
249
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
219
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
219
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
71
{
1737
71
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
42
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
42
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
66
{
1743
66
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
66
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
132
{
1748
132
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
129
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
129
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
103
{
1754
103
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
57
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
57
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
27
{
1760
27
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
27
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
48
{
1765
48
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
48
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
43
{
1770
43
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
43
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
969
{
1775
969
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
969
  op->type = M68K_OP_BR_DISP;
1777
969
  op->br_disp.disp = displacement;
1778
969
  op->br_disp.disp_size = size;
1779
969
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
352
{
1783
352
  cs_m68k_op* op0;
1784
352
  cs_m68k* ext;
1785
352
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
300
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
43
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
43
    info->pc += 2;
1791
43
    return;
1792
43
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
257
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
257
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
257
  op0 = &ext->operands[0];
1799
1800
257
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
257
  set_insn_group(info, M68K_GRP_JUMP);
1803
257
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
257
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
796
{
1808
796
  cs_m68k* ext;
1809
796
  cs_m68k_op* op0;
1810
1811
796
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
288
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
288
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
288
  op0 = &ext->operands[0];
1818
1819
288
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
288
  set_insn_group(info, M68K_GRP_JUMP);
1822
288
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
288
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
503
{
1827
503
  cs_m68k* ext;
1828
503
  cs_m68k_op* op0;
1829
503
  cs_m68k_op* op1;
1830
503
  uint32_t ext1, ext2;
1831
1832
503
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
424
  ext1 = read_imm_16(info);
1835
424
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
424
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
424
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
424
  op0 = &ext->operands[0];
1842
424
  op1 = &ext->operands[1];
1843
1844
424
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
424
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
424
  set_insn_group(info, M68K_GRP_JUMP);
1849
424
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
424
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
338
{
1854
338
  cs_m68k_op* special;
1855
338
  cs_m68k_op* op_ea;
1856
1857
338
  int regsel = (extension >> 10) & 0x7;
1858
338
  int dir = (extension >> 13) & 0x1;
1859
1860
338
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
338
  special = &ext->operands[0];
1863
338
  op_ea = &ext->operands[1];
1864
1865
338
  if (!dir) {
1866
234
    cs_m68k_op* t = special;
1867
234
    special = op_ea;
1868
234
    op_ea = t;
1869
234
  }
1870
1871
338
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
338
  if (regsel & 4)
1874
77
    special->reg = M68K_REG_FPCR;
1875
261
  else if (regsel & 2)
1876
151
    special->reg = M68K_REG_FPSR;
1877
110
  else if (regsel & 1)
1878
37
    special->reg = M68K_REG_FPIAR;
1879
338
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
870
{
1883
870
  cs_m68k_op* op_reglist;
1884
870
  cs_m68k_op* op_ea;
1885
870
  int dir = (extension >> 13) & 0x1;
1886
870
  int mode = (extension >> 11) & 0x3;
1887
870
  uint32_t reglist = extension & 0xff;
1888
870
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
870
  op_reglist = &ext->operands[0];
1891
870
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
870
  if (!dir) {
1896
196
    cs_m68k_op* t = op_reglist;
1897
196
    op_reglist = op_ea;
1898
196
    op_ea = t;
1899
196
  }
1900
1901
870
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
870
  switch (mode) {
1904
54
    case 1 : // Dynamic list in dn register
1905
54
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
54
      break;
1907
1908
382
    case 0 :
1909
382
      op_reglist->address_mode = M68K_AM_NONE;
1910
382
      op_reglist->type = M68K_OP_REG_BITS;
1911
382
      op_reglist->register_bits = reglist << 16;
1912
382
      break;
1913
1914
287
    case 2 : // Static list
1915
287
      op_reglist->address_mode = M68K_AM_NONE;
1916
287
      op_reglist->type = M68K_OP_REG_BITS;
1917
287
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
287
      break;
1919
870
  }
1920
870
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
4.54k
{
1924
4.54k
  cs_m68k *ext;
1925
4.54k
  cs_m68k_op* op0;
1926
4.54k
  cs_m68k_op* op1;
1927
4.54k
  bool supports_single_op;
1928
4.54k
  uint32_t next;
1929
4.54k
  int rm, src, dst, opmode;
1930
1931
1932
4.54k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
4.44k
  supports_single_op = true;
1935
1936
4.44k
  next = read_imm_16(info);
1937
1938
4.44k
  rm = (next >> 14) & 0x1;
1939
4.44k
  src = (next >> 10) & 0x7;
1940
4.44k
  dst = (next >> 7) & 0x7;
1941
4.44k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
4.44k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
8
    cs_m68k_op* op0;
1947
8
    cs_m68k_op* op1;
1948
8
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
8
    op0 = &ext->operands[0];
1951
8
    op1 = &ext->operands[1];
1952
1953
8
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
8
    op0->type = M68K_OP_IMM;
1955
8
    op0->imm = next & 0x3f;
1956
1957
8
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
8
    return;
1960
8
  }
1961
1962
  // deal with extended move stuff
1963
1964
4.43k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
234
    case 0x4: // FMOVEM ea, FPCR
1967
338
    case 0x5: // FMOVEM FPCR, ea
1968
338
      fmove_fpcr(info, next);
1969
338
      return;
1970
1971
    // fmovem list
1972
196
    case 0x6:
1973
870
    case 0x7:
1974
870
      fmovem(info, next);
1975
870
      return;
1976
4.43k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
3.22k
  if ((next >> 6) & 1)
1981
1.33k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
3.22k
  switch (opmode) {
1986
351
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
42
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
9
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
6
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
25
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
62
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
18
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
136
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
19
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
25
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
14
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
145
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
173
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
150
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
184
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
41
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
158
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
2
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
13
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
149
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
134
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
11
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
138
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
226
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
2
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
9
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
16
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
14
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
10
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
345
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
133
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
20
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
36
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
47
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
3
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
73
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
58
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
232
    default:
2024
232
      break;
2025
3.22k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
3.22k
  if ((next >> 6) & 1) {
2032
1.33k
    if ((next >> 2) & 1)
2033
561
      info->inst->Opcode += 2;
2034
778
    else
2035
778
      info->inst->Opcode += 1;
2036
1.33k
  }
2037
2038
3.22k
  ext = &info->extension;
2039
2040
3.22k
  ext->op_count = 2;
2041
3.22k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
3.22k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
3.22k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
184
    op0 = &ext->operands[1];
2047
184
    op1 = &ext->operands[0];
2048
3.04k
  } else {
2049
3.04k
    op0 = &ext->operands[0];
2050
3.04k
    op1 = &ext->operands[1];
2051
3.04k
  }
2052
2053
3.22k
  if (rm == 0 && supports_single_op && src == dst) {
2054
231
    ext->op_count = 1;
2055
231
    op0->reg = M68K_REG_FP0 + dst;
2056
231
    return;
2057
231
  }
2058
2059
2.99k
  if (rm == 1) {
2060
1.49k
    switch (src) {
2061
380
      case 0x00 :
2062
380
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
380
        get_ea_mode_op(info, op0, info->ir, 4);
2064
380
        break;
2065
2066
18
      case 0x06 :
2067
18
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
18
        get_ea_mode_op(info, op0, info->ir, 1);
2069
18
        break;
2070
2071
517
      case 0x04 :
2072
517
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
517
        get_ea_mode_op(info, op0, info->ir, 2);
2074
517
        break;
2075
2076
63
      case 0x01 :
2077
63
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
63
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
63
        get_ea_mode_op(info, op0, info->ir, 4);
2080
63
        op0->type = M68K_OP_FP_SINGLE;
2081
63
        break;
2082
2083
357
      case 0x05:
2084
357
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
357
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
357
        get_ea_mode_op(info, op0, info->ir, 8);
2087
357
        op0->type = M68K_OP_FP_DOUBLE;
2088
357
        break;
2089
2090
155
      default :
2091
155
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
155
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
155
        break;
2094
1.49k
    }
2095
1.50k
  } else {
2096
1.50k
    op0->reg = M68K_REG_FP0 + src;
2097
1.50k
  }
2098
2099
2.99k
  op1->reg = M68K_REG_FP0 + dst;
2100
2.99k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
334
{
2104
334
  cs_m68k* ext;
2105
334
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
157
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
157
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
157
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
222
{
2113
222
  cs_m68k* ext;
2114
2115
222
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
192
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
192
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
192
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
271
{
2123
271
  cs_m68k* ext;
2124
2125
271
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
136
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
136
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
136
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
136
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
71
{
2136
71
  uint32_t extension1;
2137
71
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
47
  extension1 = read_imm_16(info);
2140
2141
47
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
47
  info->inst->Opcode += (extension1 & 0x2f);
2145
47
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
228
{
2149
228
  uint32_t extension1, extension2;
2150
228
  cs_m68k_op* op0;
2151
228
  cs_m68k* ext;
2152
2153
228
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
53
  extension1 = read_imm_16(info);
2156
53
  extension2 = read_imm_16(info);
2157
2158
53
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
53
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
53
  op0 = &ext->operands[0];
2164
2165
53
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
53
  op0->type = M68K_OP_IMM;
2167
53
  op0->imm = extension2;
2168
53
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
50
{
2172
50
  uint32_t extension1, extension2;
2173
50
  cs_m68k* ext;
2174
50
  cs_m68k_op* op0;
2175
2176
50
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
13
  extension1 = read_imm_16(info);
2179
13
  extension2 = read_imm_32(info);
2180
2181
13
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
13
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
13
  op0 = &ext->operands[0];
2187
2188
13
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
13
  op0->type = M68K_OP_IMM;
2190
13
  op0->imm = extension2;
2191
13
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
269
{
2195
269
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
244
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
244
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
38
{
2201
38
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
38
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
220
{
2206
220
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
220
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
130
{
2211
130
  build_er_1(info, M68K_INS_DIVS, 2);
2212
130
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
147
{
2216
147
  build_er_1(info, M68K_INS_DIVU, 2);
2217
147
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
530
{
2221
530
  uint32_t extension, insn_signed;
2222
530
  cs_m68k* ext;
2223
530
  cs_m68k_op* op0;
2224
530
  cs_m68k_op* op1;
2225
530
  uint32_t reg_0, reg_1;
2226
2227
530
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
508
  extension = read_imm_16(info);
2230
508
  insn_signed = 0;
2231
2232
508
  if (BIT_B((extension)))
2233
173
    insn_signed = 1;
2234
2235
508
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
508
  op0 = &ext->operands[0];
2238
508
  op1 = &ext->operands[1];
2239
2240
508
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
508
  reg_0 = extension & 7;
2243
508
  reg_1 = (extension >> 12) & 7;
2244
2245
508
  op1->address_mode = M68K_AM_NONE;
2246
508
  op1->type = M68K_OP_REG_PAIR;
2247
508
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
508
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
508
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
324
    op1->type = M68K_OP_REG;
2252
324
    op1->reg = M68K_REG_D0 + reg_1;
2253
324
  }
2254
508
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
75
{
2258
75
  build_re_1(info, M68K_INS_EOR, 1);
2259
75
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
49
{
2263
49
  build_re_1(info, M68K_INS_EOR, 2);
2264
49
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
609
{
2268
609
  build_re_1(info, M68K_INS_EOR, 4);
2269
609
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
185
{
2273
185
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
185
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
222
{
2278
222
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
222
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
17
{
2283
17
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
17
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
39
{
2288
39
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
39
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
11
{
2293
11
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
11
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
58
{
2298
58
  build_r(info, M68K_INS_EXG, 4);
2299
58
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
58
{
2303
58
  cs_m68k_op* op0;
2304
58
  cs_m68k_op* op1;
2305
58
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
58
  op0 = &ext->operands[0];
2308
58
  op1 = &ext->operands[1];
2309
2310
58
  op0->address_mode = M68K_AM_NONE;
2311
58
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
58
  op1->address_mode = M68K_AM_NONE;
2314
58
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
58
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
16
{
2319
16
  cs_m68k_op* op0;
2320
16
  cs_m68k_op* op1;
2321
16
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
16
  op0 = &ext->operands[0];
2324
16
  op1 = &ext->operands[1];
2325
2326
16
  op0->address_mode = M68K_AM_NONE;
2327
16
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
16
  op1->address_mode = M68K_AM_NONE;
2330
16
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
16
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
142
{
2335
142
  build_d(info, M68K_INS_EXT, 2);
2336
142
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
27
{
2340
27
  build_d(info, M68K_INS_EXT, 4);
2341
27
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
27
{
2345
27
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
8
  build_d(info, M68K_INS_EXTB, 4);
2347
8
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
145
{
2351
145
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
145
  set_insn_group(info, M68K_GRP_JUMP);
2353
145
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
145
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
7
{
2358
7
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
7
  set_insn_group(info, M68K_GRP_JUMP);
2360
7
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
7
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
225
{
2365
225
  build_ea_a(info, M68K_INS_LEA, 4);
2366
225
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
41
{
2370
41
  build_link(info, read_imm_16(info), 2);
2371
41
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
211
{
2375
211
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
181
  build_link(info, read_imm_32(info), 4);
2377
181
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
138
{
2381
138
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
138
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
36
{
2386
36
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
36
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
247
{
2391
247
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
247
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
64
{
2396
64
  build_r(info, M68K_INS_LSR, 1);
2397
64
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
26
{
2401
26
  build_r(info, M68K_INS_LSR, 2);
2402
26
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
18
{
2406
18
  build_r(info, M68K_INS_LSR, 4);
2407
18
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
32
{
2411
32
  build_ea(info, M68K_INS_LSR, 2);
2412
32
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
146
{
2416
146
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
146
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
84
{
2421
84
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
84
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
66
{
2426
66
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
66
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
243
{
2431
243
  build_r(info, M68K_INS_LSL, 1);
2432
243
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
499
{
2436
499
  build_r(info, M68K_INS_LSL, 2);
2437
499
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
47
{
2441
47
  build_r(info, M68K_INS_LSL, 4);
2442
47
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
186
{
2446
186
  build_ea(info, M68K_INS_LSL, 2);
2447
186
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
2.46k
{
2451
2.46k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
2.46k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
1.56k
{
2456
1.56k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
1.56k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
2.99k
{
2461
2.99k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
2.99k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
416
{
2466
416
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
416
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
501
{
2471
501
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
501
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
228
{
2476
228
  cs_m68k_op* op0;
2477
228
  cs_m68k_op* op1;
2478
228
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
228
  op0 = &ext->operands[0];
2481
228
  op1 = &ext->operands[1];
2482
2483
228
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
228
  op1->address_mode = M68K_AM_NONE;
2486
228
  op1->reg = M68K_REG_CCR;
2487
228
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
233
{
2491
233
  cs_m68k_op* op0;
2492
233
  cs_m68k_op* op1;
2493
233
  cs_m68k* ext;
2494
2495
233
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
11
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
11
  op0 = &ext->operands[0];
2500
11
  op1 = &ext->operands[1];
2501
2502
11
  op0->address_mode = M68K_AM_NONE;
2503
11
  op0->reg = M68K_REG_CCR;
2504
2505
11
  get_ea_mode_op(info, op1, info->ir, 1);
2506
11
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
308
{
2510
308
  cs_m68k_op* op0;
2511
308
  cs_m68k_op* op1;
2512
308
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
308
  op0 = &ext->operands[0];
2515
308
  op1 = &ext->operands[1];
2516
2517
308
  op0->address_mode = M68K_AM_NONE;
2518
308
  op0->reg = M68K_REG_SR;
2519
2520
308
  get_ea_mode_op(info, op1, info->ir, 2);
2521
308
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
149
{
2525
149
  cs_m68k_op* op0;
2526
149
  cs_m68k_op* op1;
2527
149
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
149
  op0 = &ext->operands[0];
2530
149
  op1 = &ext->operands[1];
2531
2532
149
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
149
  op1->address_mode = M68K_AM_NONE;
2535
149
  op1->reg = M68K_REG_SR;
2536
149
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
154
{
2540
154
  cs_m68k_op* op0;
2541
154
  cs_m68k_op* op1;
2542
154
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
154
  op0 = &ext->operands[0];
2545
154
  op1 = &ext->operands[1];
2546
2547
154
  op0->address_mode = M68K_AM_NONE;
2548
154
  op0->reg = M68K_REG_USP;
2549
2550
154
  op1->address_mode = M68K_AM_NONE;
2551
154
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
154
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
204
{
2556
204
  cs_m68k_op* op0;
2557
204
  cs_m68k_op* op1;
2558
204
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
204
  op0 = &ext->operands[0];
2561
204
  op1 = &ext->operands[1];
2562
2563
204
  op0->address_mode = M68K_AM_NONE;
2564
204
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
204
  op1->address_mode = M68K_AM_NONE;
2567
204
  op1->reg = M68K_REG_USP;
2568
204
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
823
{
2572
823
  uint32_t extension;
2573
823
  m68k_reg reg;
2574
823
  cs_m68k* ext;
2575
823
  cs_m68k_op* op0;
2576
823
  cs_m68k_op* op1;
2577
2578
2579
823
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
795
  extension = read_imm_16(info);
2582
795
  reg = M68K_REG_INVALID;
2583
2584
795
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
795
  op0 = &ext->operands[0];
2587
795
  op1 = &ext->operands[1];
2588
2589
795
  switch (extension & 0xfff) {
2590
34
    case 0x000: reg = M68K_REG_SFC; break;
2591
12
    case 0x001: reg = M68K_REG_DFC; break;
2592
3
    case 0x800: reg = M68K_REG_USP; break;
2593
171
    case 0x801: reg = M68K_REG_VBR; break;
2594
12
    case 0x002: reg = M68K_REG_CACR; break;
2595
25
    case 0x802: reg = M68K_REG_CAAR; break;
2596
14
    case 0x803: reg = M68K_REG_MSP; break;
2597
16
    case 0x804: reg = M68K_REG_ISP; break;
2598
15
    case 0x003: reg = M68K_REG_TC; break;
2599
28
    case 0x004: reg = M68K_REG_ITT0; break;
2600
135
    case 0x005: reg = M68K_REG_ITT1; break;
2601
45
    case 0x006: reg = M68K_REG_DTT0; break;
2602
10
    case 0x007: reg = M68K_REG_DTT1; break;
2603
8
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
34
    case 0x806: reg = M68K_REG_URP; break;
2605
143
    case 0x807: reg = M68K_REG_SRP; break;
2606
795
  }
2607
2608
795
  if (BIT_0(info->ir)) {
2609
109
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
109
    op1->reg = reg;
2611
686
  } else {
2612
686
    op0->reg = reg;
2613
686
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
686
  }
2615
795
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
169
{
2619
169
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
169
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
32
{
2624
32
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
32
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
307
{
2629
307
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
307
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
476
{
2634
476
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
476
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
201
{
2639
201
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
201
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
56
{
2644
56
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
56
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
198
{
2649
198
  build_movep_re(info, 2);
2650
198
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
77
{
2654
77
  build_movep_re(info, 4);
2655
77
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
381
{
2659
381
  build_movep_er(info, 2);
2660
381
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
109
{
2664
109
  build_movep_er(info, 4);
2665
109
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
25
{
2669
25
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
15
  build_moves(info, 1);
2671
15
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
23
{
2675
  //uint32_t extension;
2676
23
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
11
  build_moves(info, 2);
2678
11
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
316
{
2682
316
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
284
  build_moves(info, 4);
2684
284
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
2.17k
{
2688
2.17k
  cs_m68k_op* op0;
2689
2.17k
  cs_m68k_op* op1;
2690
2691
2.17k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
2.17k
  op0 = &ext->operands[0];
2694
2.17k
  op1 = &ext->operands[1];
2695
2696
2.17k
  op0->type = M68K_OP_IMM;
2697
2.17k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
2.17k
  op0->imm = (info->ir & 0xff);
2699
2700
2.17k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
2.17k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
2.17k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
227
{
2706
227
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
227
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
227
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
77
  build_move16(info, data, modes);
2712
77
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
200
{
2716
200
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
200
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
200
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
15
  build_move16(info, data, modes);
2722
15
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
182
{
2726
182
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
182
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
182
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
135
  build_move16(info, data, modes);
2732
135
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
51
{
2736
51
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
51
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
51
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
13
  build_move16(info, data, modes);
2742
13
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
56
{
2746
56
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
56
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
56
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
8
  build_move16(info, data, modes);
2752
8
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
122
{
2756
122
  build_er_1(info, M68K_INS_MULS, 2);
2757
122
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
472
{
2761
472
  build_er_1(info, M68K_INS_MULU, 2);
2762
472
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
315
{
2766
315
  uint32_t extension, insn_signed;
2767
315
  cs_m68k* ext;
2768
315
  cs_m68k_op* op0;
2769
315
  cs_m68k_op* op1;
2770
315
  uint32_t reg_0, reg_1;
2771
2772
315
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
312
  extension = read_imm_16(info);
2775
312
  insn_signed = 0;
2776
2777
312
  if (BIT_B((extension)))
2778
145
    insn_signed = 1;
2779
2780
312
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
312
  op0 = &ext->operands[0];
2783
312
  op1 = &ext->operands[1];
2784
2785
312
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
312
  reg_0 = extension & 7;
2788
312
  reg_1 = (extension >> 12) & 7;
2789
2790
312
  op1->address_mode = M68K_AM_NONE;
2791
312
  op1->type = M68K_OP_REG_PAIR;
2792
312
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
312
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
312
  if (!BIT_A(extension)) {
2796
168
    op1->type = M68K_OP_REG;
2797
168
    op1->reg = M68K_REG_D0 + reg_1;
2798
168
  }
2799
312
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
113
{
2803
113
  build_ea(info, M68K_INS_NBCD, 1);
2804
113
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
29
{
2808
29
  build_ea(info, M68K_INS_NEG, 1);
2809
29
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
208
{
2813
208
  build_ea(info, M68K_INS_NEG, 2);
2814
208
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
54
{
2818
54
  build_ea(info, M68K_INS_NEG, 4);
2819
54
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
162
{
2823
162
  build_ea(info, M68K_INS_NEGX, 1);
2824
162
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
293
{
2828
293
  build_ea(info, M68K_INS_NEGX, 2);
2829
293
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
8
{
2833
8
  build_ea(info, M68K_INS_NEGX, 4);
2834
8
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
5
{
2838
5
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
5
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
34
{
2843
34
  build_ea(info, M68K_INS_NOT, 1);
2844
34
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
58
{
2848
58
  build_ea(info, M68K_INS_NOT, 2);
2849
58
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
43
{
2853
43
  build_ea(info, M68K_INS_NOT, 4);
2854
43
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
223
{
2858
223
  build_er_1(info, M68K_INS_OR, 1);
2859
223
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
73
{
2863
73
  build_er_1(info, M68K_INS_OR, 2);
2864
73
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
390
{
2868
390
  build_er_1(info, M68K_INS_OR, 4);
2869
390
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
443
{
2873
443
  build_re_1(info, M68K_INS_OR, 1);
2874
443
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
120
{
2878
120
  build_re_1(info, M68K_INS_OR, 2);
2879
120
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
431
{
2883
431
  build_re_1(info, M68K_INS_OR, 4);
2884
431
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
3.61k
{
2888
3.61k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
3.61k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
651
{
2893
651
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
651
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
246
{
2898
246
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
246
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
177
{
2903
177
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
177
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
9
{
2908
9
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
9
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
408
{
2913
408
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
220
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
220
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
165
{
2919
165
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
72
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
72
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
223
{
2925
223
  build_ea(info, M68K_INS_PEA, 4);
2926
223
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
66
{
2930
66
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
66
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
13
{
2935
13
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
13
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
37
{
2940
37
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
37
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
48
{
2945
48
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
48
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
7
{
2950
7
  build_r(info, M68K_INS_ROR, 1);
2951
7
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
157
{
2955
157
  build_r(info, M68K_INS_ROR, 2);
2956
157
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
37
{
2960
37
  build_r(info, M68K_INS_ROR, 4);
2961
37
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
89
{
2965
89
  build_ea(info, M68K_INS_ROR, 2);
2966
89
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
18
{
2970
18
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
18
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
83
{
2975
83
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
83
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
44
{
2980
44
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
44
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
27
{
2985
27
  build_r(info, M68K_INS_ROL, 1);
2986
27
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
218
{
2990
218
  build_r(info, M68K_INS_ROL, 2);
2991
218
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
177
{
2995
177
  build_r(info, M68K_INS_ROL, 4);
2996
177
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
306
{
3000
306
  build_ea(info, M68K_INS_ROL, 2);
3001
306
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
22
{
3005
22
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
22
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
30
{
3010
30
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
30
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
10
{
3015
10
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
10
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
137
{
3020
137
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
137
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
42
{
3025
42
  build_r(info, M68K_INS_ROXR, 2);
3026
42
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
25
{
3030
25
  build_r(info, M68K_INS_ROXR, 4);
3031
25
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
65
{
3035
65
  build_ea(info, M68K_INS_ROXR, 2);
3036
65
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
90
{
3040
90
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
90
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
13
{
3045
13
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
13
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
155
{
3050
155
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
155
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
19
{
3055
19
  build_r(info, M68K_INS_ROXL, 1);
3056
19
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
59
{
3060
59
  build_r(info, M68K_INS_ROXL, 2);
3061
59
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
39
{
3065
39
  build_r(info, M68K_INS_ROXL, 4);
3066
39
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
44
{
3070
44
  build_ea(info, M68K_INS_ROXL, 2);
3071
44
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
173
{
3075
173
  set_insn_group(info, M68K_GRP_RET);
3076
173
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
12
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
12
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
54
{
3082
54
  set_insn_group(info, M68K_GRP_IRET);
3083
54
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
54
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
40
{
3088
40
  cs_m68k* ext;
3089
40
  cs_m68k_op* op;
3090
3091
40
  set_insn_group(info, M68K_GRP_RET);
3092
3093
40
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
55
{
3112
55
  set_insn_group(info, M68K_GRP_RET);
3113
55
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
55
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
48
{
3118
48
  set_insn_group(info, M68K_GRP_RET);
3119
48
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
48
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
266
{
3124
266
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
266
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
33
{
3129
33
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
33
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
570
{
3134
570
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
570
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
570
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
8
{
3140
8
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
8
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
436
{
3145
436
  build_er_1(info, M68K_INS_SUB, 1);
3146
436
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
96
{
3150
96
  build_er_1(info, M68K_INS_SUB, 2);
3151
96
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
800
{
3155
800
  build_er_1(info, M68K_INS_SUB, 4);
3156
800
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
83
{
3160
83
  build_re_1(info, M68K_INS_SUB, 1);
3161
83
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
49
{
3165
49
  build_re_1(info, M68K_INS_SUB, 2);
3166
49
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
551
{
3170
551
  build_re_1(info, M68K_INS_SUB, 4);
3171
551
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
200
{
3175
200
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
200
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
366
{
3180
366
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
366
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
86
{
3185
86
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
86
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
65
{
3190
65
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
65
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
55
{
3195
55
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
55
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
102
{
3200
102
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
102
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
576
{
3205
576
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
576
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
39
{
3210
39
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
39
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
215
{
3215
215
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
215
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
11
{
3220
11
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
11
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
100
{
3225
100
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
100
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
134
{
3230
134
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
134
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
45
{
3235
45
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
45
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
48
{
3240
48
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
48
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
52
{
3245
52
  build_d(info, M68K_INS_SWAP, 0);
3246
52
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
45
{
3250
45
  build_ea(info, M68K_INS_TAS, 1);
3251
45
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.25k
{
3255
1.25k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.25k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
344
{
3260
344
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
174
  build_trap(info, 0, 0);
3262
3263
174
  info->extension.op_count = 0;
3264
174
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
113
{
3268
113
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
65
  build_trap(info, 2, read_imm_16(info));
3270
65
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
37
{
3274
37
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
26
  build_trap(info, 4, read_imm_32(info));
3276
26
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
13
{
3280
13
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
13
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
43
{
3285
43
  build_ea(info, M68K_INS_TST, 1);
3286
43
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
201
{
3290
201
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
181
  build_ea(info, M68K_INS_TST, 1);
3292
181
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
193
{
3296
193
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
175
  build_ea(info, M68K_INS_TST, 1);
3298
175
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
172
{
3302
172
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
29
  build_ea(info, M68K_INS_TST, 1);
3304
29
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
190
{
3308
190
  build_ea(info, M68K_INS_TST, 2);
3309
190
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
137
{
3313
137
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
75
  build_ea(info, M68K_INS_TST, 2);
3315
75
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
49
{
3319
49
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
35
  build_ea(info, M68K_INS_TST, 2);
3321
35
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
56
{
3325
56
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
47
  build_ea(info, M68K_INS_TST, 2);
3327
47
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
52
{
3331
52
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
38
  build_ea(info, M68K_INS_TST, 2);
3333
38
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
27
{
3337
27
  build_ea(info, M68K_INS_TST, 4);
3338
27
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
31
{
3342
31
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
27
  build_ea(info, M68K_INS_TST, 4);
3344
27
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
155
{
3348
155
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
144
  build_ea(info, M68K_INS_TST, 4);
3350
144
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
33
{
3354
33
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
20
  build_ea(info, M68K_INS_TST, 4);
3356
20
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
19
{
3360
19
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
0
  build_ea(info, M68K_INS_TST, 4);
3362
0
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
14
{
3366
14
  cs_m68k_op* op;
3367
14
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
14
  op = &ext->operands[0];
3370
3371
14
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
14
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
14
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
340
{
3377
340
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
169
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
169
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
453
{
3383
453
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
382
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
382
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
78.3k
{
3392
78.3k
  const unsigned int instruction = info->ir;
3393
78.3k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
78.3k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
78.1k
    (i->instruction == d68000_invalid) ) {
3397
378
    d68000_invalid(info);
3398
378
    return 0;
3399
378
  }
3400
3401
77.9k
  return 1;
3402
78.3k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
106k
{
3406
106k
  uint8_t i;
3407
3408
172k
  for (i = 0; i < count; ++i) {
3409
69.6k
    if (regs[i] == (uint16_t)reg)
3410
3.14k
      return 1;
3411
69.6k
  }
3412
3413
102k
  return 0;
3414
106k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
112k
{
3418
112k
  if (reg == M68K_REG_INVALID)
3419
6.58k
    return;
3420
3421
106k
  if (write)
3422
64.9k
  {
3423
64.9k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
2.01k
      return;
3425
3426
62.8k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
62.8k
    info->regs_write_count++;
3428
62.8k
  }
3429
41.2k
  else
3430
41.2k
  {
3431
41.2k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
1.12k
      return;
3433
3434
40.0k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
40.0k
    info->regs_read_count++;
3436
40.0k
  }
3437
106k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
34.6k
{
3441
34.6k
  switch (op->address_mode) {
3442
216
    case M68K_AM_REG_DIRECT_ADDR:
3443
216
    case M68K_AM_REG_DIRECT_DATA:
3444
216
      add_reg_to_rw_list(info, op->reg, write);
3445
216
      break;
3446
3447
5.42k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
15.4k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
15.4k
      add_reg_to_rw_list(info, op->reg, 1);
3450
15.4k
      break;
3451
3452
6.69k
    case M68K_AM_REGI_ADDR:
3453
11.6k
    case M68K_AM_REGI_ADDR_DISP:
3454
11.6k
      add_reg_to_rw_list(info, op->reg, 0);
3455
11.6k
      break;
3456
3457
2.68k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
3.60k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
3.91k
    case M68K_AM_MEMI_POST_INDEX:
3460
4.59k
    case M68K_AM_MEMI_PRE_INDEX:
3461
5.10k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
5.17k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
5.32k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
5.40k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
5.40k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
5.40k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
5.40k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
1.94k
    default:
3471
1.94k
      break;
3472
34.6k
  }
3473
34.6k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
5.73k
{
3477
5.73k
  int i;
3478
3479
51.5k
  for (i = 0; i < 8; ++i) {
3480
45.8k
    if (bits & (1 << i)) {
3481
11.3k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
11.3k
    }
3483
45.8k
  }
3484
5.73k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
1.91k
{
3488
1.91k
  uint32_t bits = op->register_bits;
3489
1.91k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
1.91k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
1.91k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
1.91k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
131k
{
3496
131k
  switch ((int)op->type) {
3497
58.3k
    case M68K_OP_REG:
3498
58.3k
      add_reg_to_rw_list(info, op->reg, write);
3499
58.3k
      break;
3500
3501
34.6k
    case M68K_OP_MEM:
3502
34.6k
      update_am_reg_list(info, op, write);
3503
34.6k
      break;
3504
3505
1.91k
    case M68K_OP_REG_BITS:
3506
1.91k
      update_reg_list_regbits(info, op, write);
3507
1.91k
      break;
3508
3509
2.44k
    case M68K_OP_REG_PAIR:
3510
2.44k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
2.44k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
2.44k
      break;
3513
131k
  }
3514
131k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
77.2k
{
3518
77.2k
  int i;
3519
3520
77.2k
  if (!info->extension.op_count)
3521
505
    return;
3522
3523
76.7k
  if (info->extension.op_count == 1) {
3524
23.6k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
53.0k
  } else {
3526
    // first operand is always read
3527
53.0k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
107k
    for (i = 1; i < info->extension.op_count; ++i)
3531
54.4k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
53.0k
  }
3533
76.7k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
77.4k
{
3537
77.4k
  info->inst = inst;
3538
77.4k
  info->pc = pc;
3539
77.4k
  info->ir = 0;
3540
77.4k
  info->type = cpu_type;
3541
77.4k
  info->address_mask = 0xffffffff;
3542
3543
77.4k
  switch(info->type) {
3544
26.2k
    case M68K_CPU_TYPE_68000:
3545
26.2k
      info->type = TYPE_68000;
3546
26.2k
      info->address_mask = 0x00ffffff;
3547
26.2k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
51.2k
    case M68K_CPU_TYPE_68040:
3565
51.2k
      info->type = TYPE_68040;
3566
51.2k
      info->address_mask = 0xffffffff;
3567
51.2k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
77.4k
  }
3572
77.4k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
77.4k
{
3581
77.4k
  MCInst *inst = info->inst;
3582
77.4k
  cs_m68k* ext = &info->extension;
3583
77.4k
  int i;
3584
77.4k
  unsigned int size;
3585
3586
77.4k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
77.4k
  memset(ext, 0, sizeof(cs_m68k));
3589
77.4k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
387k
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
309k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
77.4k
  info->ir = peek_imm_16(info);
3595
77.4k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
77.2k
    info->ir = read_imm_16(info);
3597
77.2k
    g_instruction_table[info->ir].instruction(info);
3598
77.2k
  }
3599
3600
77.4k
  size = info->pc - (unsigned int)pc;
3601
77.4k
  info->pc = (unsigned int)pc;
3602
3603
77.4k
  return size;
3604
77.4k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
77.7k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
77.7k
  int s;
3612
77.7k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
77.7k
  cs_struct* handle = instr->csh;
3614
77.7k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
77.7k
  if (code_len < 2) {
3619
300
    *size = 0;
3620
300
    return false;
3621
300
  }
3622
3623
77.4k
  if (instr->flat_insn->detail) {
3624
77.4k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
77.4k
  }
3626
3627
77.4k
  info->groups_count = 0;
3628
77.4k
  info->regs_read_count = 0;
3629
77.4k
  info->regs_write_count = 0;
3630
77.4k
  info->code = code;
3631
77.4k
  info->code_len = code_len;
3632
77.4k
  info->baseAddress = address;
3633
3634
77.4k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
77.4k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
77.4k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
77.4k
  if (handle->mode & CS_MODE_M68K_040)
3641
51.2k
    cpu_type = M68K_CPU_TYPE_68040;
3642
77.4k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
77.4k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
77.4k
  s = m68k_disassemble(info, address);
3647
3648
77.4k
  if (s == 0) {
3649
246
    *size = 2;
3650
246
    return false;
3651
246
  }
3652
3653
77.2k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
77.2k
  if (s > (int)code_len)
3662
434
    *size = (uint16_t)code_len;
3663
76.8k
  else
3664
76.8k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
77.4k
}
3668