Coverage Report

Created: 2025-10-10 06:20

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && !defined(CAPSTONE_X86_ATT_DISABLE)
20
21
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
22
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
23
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
24
#endif
25
26
#if !defined(CAPSTONE_HAS_OSXKERNEL)
27
#include <ctype.h>
28
#endif
29
#include <capstone/platform.h>
30
31
#if defined(CAPSTONE_HAS_OSXKERNEL)
32
#include <Availability.h>
33
#include <libkern/libkern.h>
34
#else
35
#include <stdio.h>
36
#include <stdlib.h>
37
#endif
38
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
#include "X86Mapping.h"
46
#include "X86BaseInfo.h"
47
#include "X86InstPrinterCommon.h"
48
49
#define GET_INSTRINFO_ENUM
50
#ifdef CAPSTONE_X86_REDUCE
51
#include "X86GenInstrInfo_reduce.inc"
52
#else
53
#include "X86GenInstrInfo.inc"
54
#endif
55
56
#define GET_REGINFO_ENUM
57
#include "X86GenRegisterInfo.inc"
58
59
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
60
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
61
62
63
static void set_mem_access(MCInst *MI, bool status)
64
20.0k
{
65
20.0k
  if (MI->csh->detail != CS_OPT_ON)
66
0
    return;
67
68
20.0k
  MI->csh->doing_mem = status;
69
20.0k
  if (!status)
70
    // done, create the next operand slot
71
10.0k
    MI->flat_insn->detail->x86.op_count++;
72
20.0k
}
73
74
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
75
3.68k
{
76
3.68k
  switch(MI->csh->mode) {
77
1.12k
    case CS_MODE_16:
78
1.12k
      switch(MI->flat_insn->id) {
79
541
        default:
80
541
          MI->x86opsize = 2;
81
541
          break;
82
90
        case X86_INS_LJMP:
83
158
        case X86_INS_LCALL:
84
158
          MI->x86opsize = 4;
85
158
          break;
86
176
        case X86_INS_SGDT:
87
216
        case X86_INS_SIDT:
88
253
        case X86_INS_LGDT:
89
421
        case X86_INS_LIDT:
90
421
          MI->x86opsize = 6;
91
421
          break;
92
1.12k
      }
93
1.12k
      break;
94
1.23k
    case CS_MODE_32:
95
1.23k
      switch(MI->flat_insn->id) {
96
141
        default:
97
141
          MI->x86opsize = 4;
98
141
          break;
99
480
        case X86_INS_LJMP:
100
579
        case X86_INS_JMP:
101
848
        case X86_INS_LCALL:
102
1.02k
        case X86_INS_SGDT:
103
1.06k
        case X86_INS_SIDT:
104
1.07k
        case X86_INS_LGDT:
105
1.09k
        case X86_INS_LIDT:
106
1.09k
          MI->x86opsize = 6;
107
1.09k
          break;
108
1.23k
      }
109
1.23k
      break;
110
1.32k
    case CS_MODE_64:
111
1.32k
      switch(MI->flat_insn->id) {
112
197
        default:
113
197
          MI->x86opsize = 8;
114
197
          break;
115
593
        case X86_INS_LJMP:
116
675
        case X86_INS_LCALL:
117
729
        case X86_INS_SGDT:
118
910
        case X86_INS_SIDT:
119
924
        case X86_INS_LGDT:
120
1.13k
        case X86_INS_LIDT:
121
1.13k
          MI->x86opsize = 10;
122
1.13k
          break;
123
1.32k
      }
124
1.32k
      break;
125
1.32k
    default:  // never reach
126
0
      break;
127
3.68k
  }
128
129
3.68k
  printMemReference(MI, OpNo, O);
130
3.68k
}
131
132
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
133
15.2k
{
134
15.2k
  MI->x86opsize = 1;
135
15.2k
  printMemReference(MI, OpNo, O);
136
15.2k
}
137
138
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
139
5.98k
{
140
5.98k
  MI->x86opsize = 2;
141
142
5.98k
  printMemReference(MI, OpNo, O);
143
5.98k
}
144
145
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
146
6.76k
{
147
6.76k
  MI->x86opsize = 4;
148
149
6.76k
  printMemReference(MI, OpNo, O);
150
6.76k
}
151
152
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
153
4.53k
{
154
4.53k
  MI->x86opsize = 8;
155
4.53k
  printMemReference(MI, OpNo, O);
156
4.53k
}
157
158
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
159
2.71k
{
160
2.71k
  MI->x86opsize = 16;
161
2.71k
  printMemReference(MI, OpNo, O);
162
2.71k
}
163
164
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
165
2.07k
{
166
2.07k
  MI->x86opsize = 64;
167
2.07k
  printMemReference(MI, OpNo, O);
168
2.07k
}
169
170
#ifndef CAPSTONE_X86_REDUCE
171
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
172
1.85k
{
173
1.85k
  MI->x86opsize = 32;
174
1.85k
  printMemReference(MI, OpNo, O);
175
1.85k
}
176
177
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
178
1.40k
{
179
1.40k
  switch(MCInst_getOpcode(MI)) {
180
1.24k
    default:
181
1.24k
      MI->x86opsize = 4;
182
1.24k
      break;
183
26
    case X86_FSTENVm:
184
168
    case X86_FLDENVm:
185
      // TODO: fix this in tablegen instead
186
168
      switch(MI->csh->mode) {
187
0
        default:    // never reach
188
0
          break;
189
17
        case CS_MODE_16:
190
17
          MI->x86opsize = 14;
191
17
          break;
192
4
        case CS_MODE_32:
193
151
        case CS_MODE_64:
194
151
          MI->x86opsize = 28;
195
151
          break;
196
168
      }
197
168
      break;
198
1.40k
  }
199
200
1.40k
  printMemReference(MI, OpNo, O);
201
1.40k
}
202
203
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
204
2.04k
{
205
2.04k
  MI->x86opsize = 8;
206
2.04k
  printMemReference(MI, OpNo, O);
207
2.04k
}
208
209
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
210
32
{
211
32
  MI->x86opsize = 10;
212
32
  printMemReference(MI, OpNo, O);
213
32
}
214
215
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
216
1.75k
{
217
1.75k
  MI->x86opsize = 16;
218
1.75k
  printMemReference(MI, OpNo, O);
219
1.75k
}
220
221
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
222
1.07k
{
223
1.07k
  MI->x86opsize = 32;
224
1.07k
  printMemReference(MI, OpNo, O);
225
1.07k
}
226
227
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
228
675
{
229
675
  MI->x86opsize = 64;
230
675
  printMemReference(MI, OpNo, O);
231
675
}
232
233
#endif
234
235
static void printRegName(SStream *OS, unsigned RegNo);
236
237
// local printOperand, without updating public operands
238
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
239
75.5k
{
240
75.5k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
241
75.5k
  if (MCOperand_isReg(Op)) {
242
75.5k
    printRegName(O, MCOperand_getReg(Op));
243
75.5k
  } else if (MCOperand_isImm(Op)) {
244
0
    uint8_t encsize;
245
0
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
246
247
    // Print X86 immediates as signed values.
248
0
    int64_t imm = MCOperand_getImm(Op);
249
0
    if (imm < 0) {
250
0
      if (MI->csh->imm_unsigned) {
251
0
        if (opsize) {
252
0
          switch(opsize) {
253
0
            default:
254
0
              break;
255
0
            case 1:
256
0
              imm &= 0xff;
257
0
              break;
258
0
            case 2:
259
0
              imm &= 0xffff;
260
0
              break;
261
0
            case 4:
262
0
              imm &= 0xffffffff;
263
0
              break;
264
0
          }
265
0
        }
266
267
0
        SStream_concat(O, "$0x%"PRIx64, imm);
268
0
      } else {
269
0
        if (imm < -HEX_THRESHOLD)
270
0
          SStream_concat(O, "$-0x%"PRIx64, -imm);
271
0
        else
272
0
          SStream_concat(O, "$-%"PRIu64, -imm);
273
0
      }
274
0
    } else {
275
0
      if (imm > HEX_THRESHOLD)
276
0
        SStream_concat(O, "$0x%"PRIx64, imm);
277
0
      else
278
0
        SStream_concat(O, "$%"PRIu64, imm);
279
0
    }
280
0
  }
281
75.5k
}
282
283
// convert Intel access info to AT&T access info
284
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
285
282k
{
286
282k
  uint8_t count, i;
287
282k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
288
289
282k
  if (!arr) {
290
0
    access[0] = 0;
291
0
    return;
292
0
  }
293
294
  // find the non-zero last entry
295
826k
  for(count = 0; arr[count]; count++);
296
297
282k
  if (count == 0)
298
29.4k
    return;
299
300
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
301
253k
  count--;
302
796k
  for(i = 0; i <= count; i++) {
303
543k
    if (arr[count - i] != CS_AC_IGNORE)
304
464k
      access[i] = arr[count - i];
305
79.0k
    else
306
79.0k
      access[i] = 0;
307
543k
  }
308
253k
}
309
310
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
311
4.45k
{
312
4.45k
  MCOperand *SegReg;
313
4.45k
  int reg;
314
315
4.45k
  if (MI->csh->detail) {
316
4.45k
    uint8_t access[6];
317
318
4.45k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
319
4.45k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
320
4.45k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
321
4.45k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
322
4.45k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
323
4.45k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
324
4.45k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
325
326
4.45k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
327
4.45k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
328
4.45k
  }
329
330
4.45k
  SegReg = MCInst_getOperand(MI, Op+1);
331
4.45k
  reg = MCOperand_getReg(SegReg);
332
  // If this has a segment register, print it.
333
4.45k
  if (reg) {
334
30
    _printOperand(MI, Op + 1, O);
335
30
    SStream_concat0(O, ":");
336
337
30
    if (MI->csh->detail) {
338
30
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
339
30
    }
340
30
  }
341
342
4.45k
  SStream_concat0(O, "(");
343
4.45k
  set_mem_access(MI, true);
344
345
4.45k
  printOperand(MI, Op, O);
346
347
4.45k
  SStream_concat0(O, ")");
348
4.45k
  set_mem_access(MI, false);
349
4.45k
}
350
351
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
352
5.56k
{
353
5.56k
  if (MI->csh->detail) {
354
5.56k
    uint8_t access[6];
355
356
5.56k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
357
5.56k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
358
5.56k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
359
5.56k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
360
5.56k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
361
5.56k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
362
5.56k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
363
364
5.56k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
365
5.56k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
366
5.56k
  }
367
368
  // DI accesses are always ES-based on non-64bit mode
369
5.56k
  if (MI->csh->mode != CS_MODE_64) {
370
2.55k
    SStream_concat0(O, "%es:(");
371
2.55k
    if (MI->csh->detail) {
372
2.55k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
373
2.55k
    }
374
2.55k
  } else
375
3.00k
    SStream_concat0(O, "(");
376
377
5.56k
  set_mem_access(MI, true);
378
379
5.56k
  printOperand(MI, Op, O);
380
381
5.56k
  SStream_concat0(O, ")");
382
5.56k
  set_mem_access(MI, false);
383
5.56k
}
384
385
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
386
1.58k
{
387
1.58k
  MI->x86opsize = 1;
388
1.58k
  printSrcIdx(MI, OpNo, O);
389
1.58k
}
390
391
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
392
615
{
393
615
  MI->x86opsize = 2;
394
615
  printSrcIdx(MI, OpNo, O);
395
615
}
396
397
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
398
1.90k
{
399
1.90k
  MI->x86opsize = 4;
400
1.90k
  printSrcIdx(MI, OpNo, O);
401
1.90k
}
402
403
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
404
349
{
405
349
  MI->x86opsize = 8;
406
349
  printSrcIdx(MI, OpNo, O);
407
349
}
408
409
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
410
1.59k
{
411
1.59k
  MI->x86opsize = 1;
412
1.59k
  printDstIdx(MI, OpNo, O);
413
1.59k
}
414
415
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
416
980
{
417
980
  MI->x86opsize = 2;
418
980
  printDstIdx(MI, OpNo, O);
419
980
}
420
421
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
422
2.36k
{
423
2.36k
  MI->x86opsize = 4;
424
2.36k
  printDstIdx(MI, OpNo, O);
425
2.36k
}
426
427
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
428
628
{
429
628
  MI->x86opsize = 8;
430
628
  printDstIdx(MI, OpNo, O);
431
628
}
432
433
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
434
1.50k
{
435
1.50k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
436
1.50k
  MCOperand *SegReg = MCInst_getOperand(MI, Op+1);
437
1.50k
  int reg;
438
439
1.50k
  if (MI->csh->detail) {
440
1.50k
    uint8_t access[6];
441
442
1.50k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
443
1.50k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
444
1.50k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
445
1.50k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
446
1.50k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
447
1.50k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
448
1.50k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
449
450
1.50k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
451
1.50k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
452
1.50k
  }
453
454
  // If this has a segment register, print it.
455
1.50k
  reg = MCOperand_getReg(SegReg);
456
1.50k
  if (reg) {
457
92
    _printOperand(MI, Op + 1, O);
458
92
    SStream_concat0(O, ":");
459
460
92
    if (MI->csh->detail) {
461
92
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
462
92
    }
463
92
  }
464
465
1.50k
  if (MCOperand_isImm(DispSpec)) {
466
1.50k
    int64_t imm = MCOperand_getImm(DispSpec);
467
1.50k
    if (MI->csh->detail)
468
1.50k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
469
1.50k
    if (imm < 0) {
470
381
      SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & imm);
471
1.12k
    } else {
472
1.12k
      if (imm > HEX_THRESHOLD)
473
1.11k
        SStream_concat(O, "0x%"PRIx64, imm);
474
14
      else
475
14
        SStream_concat(O, "%"PRIu64, imm);
476
1.12k
    }
477
1.50k
  }
478
479
1.50k
  if (MI->csh->detail)
480
1.50k
    MI->flat_insn->detail->x86.op_count++;
481
1.50k
}
482
483
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
484
11.2k
{
485
11.2k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
486
487
11.2k
  if (val > HEX_THRESHOLD)
488
10.3k
    SStream_concat(O, "$0x%x", val);
489
950
  else
490
950
    SStream_concat(O, "$%u", val);
491
492
11.2k
  if (MI->csh->detail) {
493
11.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
494
11.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
495
11.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
496
11.2k
    MI->flat_insn->detail->x86.op_count++;
497
11.2k
  }
498
11.2k
}
499
500
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
501
592
{
502
592
  MI->x86opsize = 1;
503
592
  printMemOffset(MI, OpNo, O);
504
592
}
505
506
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
507
120
{
508
120
  MI->x86opsize = 2;
509
120
  printMemOffset(MI, OpNo, O);
510
120
}
511
512
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
513
775
{
514
775
  MI->x86opsize = 4;
515
775
  printMemOffset(MI, OpNo, O);
516
775
}
517
518
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
519
19
{
520
19
  MI->x86opsize = 8;
521
19
  printMemOffset(MI, OpNo, O);
522
19
}
523
524
/// printPCRelImm - This is used to print an immediate value that ends up
525
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
526
/// print slightly differently than normal immediates.  For example, a $ is not
527
/// emitted.
528
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
529
7.17k
{
530
7.17k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
531
7.17k
  if (MCOperand_isImm(Op)) {
532
7.17k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
533
534
    // truncat imm for non-64bit
535
7.17k
    if (MI->csh->mode != CS_MODE_64) {
536
4.60k
      imm = imm & 0xffffffff;
537
4.60k
    }
538
539
7.17k
    if (imm < 0) {
540
120
      SStream_concat(O, "0x%"PRIx64, imm);
541
7.05k
    } else {
542
7.05k
      if (imm > HEX_THRESHOLD)
543
7.04k
        SStream_concat(O, "0x%"PRIx64, imm);
544
4
      else
545
4
        SStream_concat(O, "%"PRIu64, imm);
546
7.05k
    }
547
7.17k
    if (MI->csh->detail) {
548
7.17k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
549
7.17k
      MI->has_imm = true;
550
7.17k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
551
7.17k
      MI->flat_insn->detail->x86.op_count++;
552
7.17k
    }
553
7.17k
  }
554
7.17k
}
555
556
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
557
126k
{
558
126k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
559
126k
  if (MCOperand_isReg(Op)) {
560
112k
    unsigned int reg = MCOperand_getReg(Op);
561
112k
    printRegName(O, reg);
562
112k
    if (MI->csh->detail) {
563
112k
      if (MI->csh->doing_mem) {
564
10.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
565
102k
      } else {
566
102k
        uint8_t access[6];
567
568
102k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
569
102k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
570
102k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
571
572
102k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
573
102k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
574
575
102k
        MI->flat_insn->detail->x86.op_count++;
576
102k
      }
577
112k
    }
578
112k
  } else if (MCOperand_isImm(Op)) {
579
    // Print X86 immediates as signed values.
580
14.2k
    uint8_t encsize;
581
14.2k
    int64_t imm = MCOperand_getImm(Op);
582
14.2k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
583
584
14.2k
    if (opsize == 1)    // print 1 byte immediate in positive form
585
7.27k
      imm = imm & 0xff;
586
587
14.2k
    switch(MI->flat_insn->id) {
588
6.15k
      default:
589
6.15k
        if (imm >= 0) {
590
5.67k
          if (imm > HEX_THRESHOLD)
591
4.80k
            SStream_concat(O, "$0x%"PRIx64, imm);
592
873
          else
593
873
            SStream_concat(O, "$%"PRIu64, imm);
594
5.67k
        } else {
595
479
          if (MI->csh->imm_unsigned) {
596
0
            if (opsize) {
597
0
              switch(opsize) {
598
0
                default:
599
0
                  break;
600
0
                case 1:
601
0
                  imm &= 0xff;
602
0
                  break;
603
0
                case 2:
604
0
                  imm &= 0xffff;
605
0
                  break;
606
0
                case 4:
607
0
                  imm &= 0xffffffff;
608
0
                  break;
609
0
              }
610
0
            }
611
612
0
            SStream_concat(O, "$0x%"PRIx64, imm);
613
479
          } else {
614
479
            if (imm == 0x8000000000000000LL)  // imm == -imm
615
0
              SStream_concat0(O, "$0x8000000000000000");
616
479
            else if (imm < -HEX_THRESHOLD)
617
452
              SStream_concat(O, "$-0x%"PRIx64, -imm);
618
27
            else
619
27
              SStream_concat(O, "$-%"PRIu64, -imm);
620
479
          }
621
479
        }
622
6.15k
        break;
623
624
6.15k
      case X86_INS_MOVABS:
625
2.12k
      case X86_INS_MOV:
626
        // do not print number in negative form
627
2.12k
        if (imm > HEX_THRESHOLD)
628
1.85k
          SStream_concat(O, "$0x%"PRIx64, imm);
629
269
        else
630
269
          SStream_concat(O, "$%"PRIu64, imm);
631
2.12k
        break;
632
633
0
      case X86_INS_IN:
634
0
      case X86_INS_OUT:
635
0
      case X86_INS_INT:
636
        // do not print number in negative form
637
0
        imm = imm & 0xff;
638
0
        if (imm >= 0 && imm <= HEX_THRESHOLD)
639
0
          SStream_concat(O, "$%u", imm);
640
0
        else {
641
0
          SStream_concat(O, "$0x%x", imm);
642
0
        }
643
0
        break;
644
645
552
      case X86_INS_LCALL:
646
1.03k
      case X86_INS_LJMP:
647
1.03k
      case X86_INS_JMP:
648
        // always print address in positive form
649
1.03k
        if (OpNo == 1) { // selector is ptr16
650
515
          imm = imm & 0xffff;
651
515
          opsize = 2;
652
515
        } else
653
515
          opsize = 4;
654
1.03k
        SStream_concat(O, "$0x%"PRIx64, imm);
655
1.03k
        break;
656
657
1.51k
      case X86_INS_AND:
658
2.57k
      case X86_INS_OR:
659
3.72k
      case X86_INS_XOR:
660
        // do not print number in negative form
661
3.72k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
662
249
          SStream_concat(O, "$%u", imm);
663
3.48k
        else {
664
3.48k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
665
3.48k
          SStream_concat(O, "$0x%"PRIx64, imm);
666
3.48k
        }
667
3.72k
        break;
668
669
950
      case X86_INS_RET:
670
1.20k
      case X86_INS_RETF:
671
        // RET imm16
672
1.20k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
673
43
          SStream_concat(O, "$%u", imm);
674
1.16k
        else {
675
1.16k
          imm = 0xffff & imm;
676
1.16k
          SStream_concat(O, "$0x%x", imm);
677
1.16k
        }
678
1.20k
        break;
679
14.2k
    }
680
681
14.2k
    if (MI->csh->detail) {
682
14.2k
      if (MI->csh->doing_mem) {
683
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
684
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
685
14.2k
      } else {
686
14.2k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
687
14.2k
        MI->has_imm = true;
688
14.2k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
689
690
14.2k
        if (opsize > 0) {
691
12.4k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
692
12.4k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
693
12.4k
        } else if (MI->op1_size > 0)
694
0
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->op1_size;
695
1.78k
        else
696
1.78k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
697
698
14.2k
        MI->flat_insn->detail->x86.op_count++;
699
14.2k
      }
700
14.2k
    }
701
14.2k
  }
702
126k
}
703
704
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
705
51.0k
{
706
51.0k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
707
51.0k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
708
51.0k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
709
51.0k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
710
51.0k
  uint64_t ScaleVal;
711
51.0k
  int segreg;
712
51.0k
  int64_t DispVal = 1;
713
714
51.0k
  if (MI->csh->detail) {
715
51.0k
    uint8_t access[6];
716
717
51.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
718
51.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
719
51.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
720
51.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
721
51.0k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
722
50.8k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
723
50.8k
        }
724
51.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
725
51.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
726
727
51.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
728
51.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
729
51.0k
  }
730
731
  // If this has a segment register, print it.
732
51.0k
  segreg = MCOperand_getReg(SegReg);
733
51.0k
  if (segreg) {
734
1.52k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
735
1.52k
    SStream_concat0(O, ":");
736
737
1.52k
    if (MI->csh->detail) {
738
1.52k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(segreg);
739
1.52k
    }
740
1.52k
  }
741
742
51.0k
  if (MCOperand_isImm(DispSpec)) {
743
51.0k
    DispVal = MCOperand_getImm(DispSpec);
744
51.0k
    if (MI->csh->detail)
745
51.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
746
51.0k
    if (DispVal) {
747
14.6k
      if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
748
14.0k
        printInt64(O, DispVal);
749
14.0k
      } else {
750
        // only immediate as address of memory
751
584
        if (DispVal < 0) {
752
153
          SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & DispVal);
753
431
        } else {
754
431
          if (DispVal > HEX_THRESHOLD)
755
408
            SStream_concat(O, "0x%"PRIx64, DispVal);
756
23
          else
757
23
            SStream_concat(O, "%"PRIu64, DispVal);
758
431
        }
759
584
      }
760
14.6k
    }
761
51.0k
  }
762
763
51.0k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
764
50.4k
    SStream_concat0(O, "(");
765
766
50.4k
    if (MCOperand_getReg(BaseReg))
767
50.1k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
768
769
50.4k
        if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
770
23.6k
      SStream_concat0(O, ", ");
771
23.6k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
772
23.6k
      ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
773
23.6k
      if (MI->csh->detail)
774
23.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
775
23.6k
      if (ScaleVal != 1) {
776
4.74k
        SStream_concat(O, ", %u", ScaleVal);
777
4.74k
      }
778
23.6k
    }
779
780
50.4k
    SStream_concat0(O, ")");
781
50.4k
  } else {
782
659
    if (!DispVal)
783
75
      SStream_concat0(O, "0");
784
659
  }
785
786
51.0k
  if (MI->csh->detail)
787
51.0k
    MI->flat_insn->detail->x86.op_count++;
788
51.0k
}
789
790
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
791
1.20k
{
792
1.20k
  switch(MI->Opcode) {
793
181
    default: break;
794
181
    case X86_LEA16r:
795
75
         MI->x86opsize = 2;
796
75
         break;
797
137
    case X86_LEA32r:
798
387
    case X86_LEA64_32r:
799
387
         MI->x86opsize = 4;
800
387
         break;
801
6
    case X86_LEA64r:
802
6
         MI->x86opsize = 8;
803
6
         break;
804
52
    case X86_BNDCL32rm:
805
85
    case X86_BNDCN32rm:
806
99
    case X86_BNDCU32rm:
807
162
    case X86_BNDSTXmr:
808
343
    case X86_BNDLDXrm:
809
478
    case X86_BNDCL64rm:
810
500
    case X86_BNDCN64rm:
811
560
    case X86_BNDCU64rm:
812
560
         MI->x86opsize = 16;
813
560
         break;
814
1.20k
  }
815
816
1.20k
  printMemReference(MI, OpNo, O);
817
1.20k
}
818
819
#include "X86InstPrinter.h"
820
821
// Include the auto-generated portion of the assembly writer.
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenAsmWriter_reduce.inc"
824
#else
825
#include "X86GenAsmWriter.inc"
826
#endif
827
828
#include "X86GenRegisterName.inc"
829
830
static void printRegName(SStream *OS, unsigned RegNo)
831
187k
{
832
187k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
833
187k
}
834
835
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
836
117k
{
837
117k
  x86_reg reg, reg2;
838
117k
  enum cs_ac_type access1, access2;
839
117k
  int i;
840
841
  // perhaps this instruction does not need printer
842
117k
  if (MI->assembly[0]) {
843
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
844
0
    return;
845
0
  }
846
847
  // Output CALLpcrel32 as "callq" in 64-bit mode.
848
  // In Intel annotation it's always emitted as "call".
849
  //
850
  // TODO: Probably this hack should be redesigned via InstAlias in
851
  // InstrInfo.td as soon as Requires clause is supported properly
852
  // for InstAlias.
853
117k
  if (MI->csh->mode == CS_MODE_64 && MCInst_getOpcode(MI) == X86_CALLpcrel32) {
854
0
    SStream_concat0(OS, "callq\t");
855
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
856
0
    printPCRelImm(MI, 0, OS);
857
0
    return;
858
0
  }
859
860
117k
  X86_lockrep(MI, OS);
861
117k
  printInstruction(MI, OS);
862
863
117k
  if (MI->has_imm) {
864
    // if op_count > 1, then this operand's size is taken from the destination op
865
20.7k
    if (MI->flat_insn->detail->x86.op_count > 1) {
866
12.0k
      if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP && MI->flat_insn->id != X86_INS_JMP) {
867
34.9k
        for (i = 0; i < MI->flat_insn->detail->x86.op_count; i++) {
868
23.4k
          if (MI->flat_insn->detail->x86.operands[i].type == X86_OP_IMM)
869
11.6k
            MI->flat_insn->detail->x86.operands[i].size =
870
11.6k
              MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count - 1].size;
871
23.4k
        }
872
11.5k
      }
873
12.0k
    } else
874
8.72k
      MI->flat_insn->detail->x86.operands[0].size = MI->imm_size;
875
20.7k
  }
876
877
117k
  if (MI->csh->detail) {
878
117k
    uint8_t access[6] = {0};
879
880
    // some instructions need to supply immediate 1 in the first op
881
117k
    switch(MCInst_getOpcode(MI)) {
882
112k
      default:
883
112k
        break;
884
112k
      case X86_SHL8r1:
885
419
      case X86_SHL16r1:
886
525
      case X86_SHL32r1:
887
539
      case X86_SHL64r1:
888
762
      case X86_SAL8r1:
889
885
      case X86_SAL16r1:
890
1.08k
      case X86_SAL32r1:
891
1.12k
      case X86_SAL64r1:
892
1.20k
      case X86_SHR8r1:
893
1.33k
      case X86_SHR16r1:
894
1.37k
      case X86_SHR32r1:
895
1.39k
      case X86_SHR64r1:
896
1.46k
      case X86_SAR8r1:
897
1.47k
      case X86_SAR16r1:
898
1.50k
      case X86_SAR32r1:
899
1.55k
      case X86_SAR64r1:
900
1.67k
      case X86_RCL8r1:
901
1.79k
      case X86_RCL16r1:
902
1.93k
      case X86_RCL32r1:
903
2.08k
      case X86_RCL64r1:
904
2.21k
      case X86_RCR8r1:
905
2.27k
      case X86_RCR16r1:
906
2.65k
      case X86_RCR32r1:
907
2.71k
      case X86_RCR64r1:
908
2.76k
      case X86_ROL8r1:
909
2.84k
      case X86_ROL16r1:
910
2.88k
      case X86_ROL32r1:
911
2.89k
      case X86_ROL64r1:
912
2.95k
      case X86_ROR8r1:
913
2.99k
      case X86_ROR16r1:
914
2.99k
      case X86_ROR32r1:
915
3.02k
      case X86_ROR64r1:
916
3.07k
      case X86_SHL8m1:
917
3.22k
      case X86_SHL16m1:
918
3.32k
      case X86_SHL32m1:
919
3.48k
      case X86_SHL64m1:
920
3.78k
      case X86_SAL8m1:
921
3.78k
      case X86_SAL16m1:
922
3.95k
      case X86_SAL32m1:
923
4.02k
      case X86_SAL64m1:
924
4.03k
      case X86_SHR8m1:
925
4.13k
      case X86_SHR16m1:
926
4.16k
      case X86_SHR32m1:
927
4.20k
      case X86_SHR64m1:
928
4.38k
      case X86_SAR8m1:
929
4.38k
      case X86_SAR16m1:
930
4.44k
      case X86_SAR32m1:
931
4.45k
      case X86_SAR64m1:
932
4.52k
      case X86_RCL8m1:
933
4.52k
      case X86_RCL16m1:
934
4.57k
      case X86_RCL32m1:
935
4.57k
      case X86_RCL64m1:
936
4.63k
      case X86_RCR8m1:
937
4.64k
      case X86_RCR16m1:
938
4.69k
      case X86_RCR32m1:
939
5.01k
      case X86_RCR64m1:
940
5.06k
      case X86_ROL8m1:
941
5.11k
      case X86_ROL16m1:
942
5.16k
      case X86_ROL32m1:
943
5.17k
      case X86_ROL64m1:
944
5.37k
      case X86_ROR8m1:
945
5.47k
      case X86_ROR16m1:
946
5.58k
      case X86_ROR32m1:
947
5.60k
      case X86_ROR64m1:
948
        // shift all the ops right to leave 1st slot for this new register op
949
5.60k
        memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
950
5.60k
            sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
951
5.60k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_IMM;
952
5.60k
        MI->flat_insn->detail->x86.operands[0].imm = 1;
953
5.60k
        MI->flat_insn->detail->x86.operands[0].size = 1;
954
5.60k
        MI->flat_insn->detail->x86.op_count++;
955
117k
    }
956
957
    // special instruction needs to supply register op
958
    // first op can be embedded in the asm by llvm.
959
    // so we have to add the missing register as the first operand
960
961
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
962
963
117k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
964
117k
    if (reg) {
965
      // shift all the ops right to leave 1st slot for this new register op
966
6.13k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
967
6.13k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
968
6.13k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
969
6.13k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
970
6.13k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
971
6.13k
      MI->flat_insn->detail->x86.operands[0].access = access1;
972
973
6.13k
      MI->flat_insn->detail->x86.op_count++;
974
111k
    } else {
975
111k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
976
977
1.33k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
978
1.33k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
979
1.33k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
980
1.33k
        MI->flat_insn->detail->x86.operands[0].access = access1;
981
1.33k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
982
1.33k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
983
1.33k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
984
1.33k
        MI->flat_insn->detail->x86.operands[0].access = access2;
985
1.33k
        MI->flat_insn->detail->x86.op_count = 2;
986
1.33k
      }
987
111k
    }
988
989
117k
#ifndef CAPSTONE_DIET
990
117k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
991
117k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
992
117k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
993
117k
#endif
994
117k
  }
995
117k
}
996
997
#endif