Coverage Report

Created: 2025-10-10 06:20

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
25.0k
{
66
25.0k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
25.0k
  MI->csh->doing_mem = status;
70
25.0k
  if (!status)
71
    // done, create the next operand slot
72
12.5k
    MI->flat_insn->detail->x86.op_count++;
73
74
25.0k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
2.58k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
2.58k
  switch(MI->flat_insn->id) {
81
483
    default:
82
483
      SStream_concat0(O, "ptr ");
83
483
      break;
84
248
    case X86_INS_SGDT:
85
426
    case X86_INS_SIDT:
86
801
    case X86_INS_LGDT:
87
1.23k
    case X86_INS_LIDT:
88
1.25k
    case X86_INS_FXRSTOR:
89
1.39k
    case X86_INS_FXSAVE:
90
1.90k
    case X86_INS_LJMP:
91
2.10k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
2.10k
      break;
94
2.58k
  }
95
96
2.58k
  switch(MI->csh->mode) {
97
767
    case CS_MODE_16:
98
767
      switch(MI->flat_insn->id) {
99
219
        default:
100
219
          MI->x86opsize = 2;
101
219
          break;
102
25
        case X86_INS_LJMP:
103
198
        case X86_INS_LCALL:
104
198
          MI->x86opsize = 4;
105
198
          break;
106
9
        case X86_INS_SGDT:
107
21
        case X86_INS_SIDT:
108
196
        case X86_INS_LGDT:
109
350
        case X86_INS_LIDT:
110
350
          MI->x86opsize = 6;
111
350
          break;
112
767
      }
113
767
      break;
114
767
    case CS_MODE_32:
115
670
      switch(MI->flat_insn->id) {
116
229
        default:
117
229
          MI->x86opsize = 4;
118
229
          break;
119
4
        case X86_INS_LJMP:
120
67
        case X86_INS_JMP:
121
69
        case X86_INS_LCALL:
122
269
        case X86_INS_SGDT:
123
295
        case X86_INS_SIDT:
124
433
        case X86_INS_LGDT:
125
441
        case X86_INS_LIDT:
126
441
          MI->x86opsize = 6;
127
441
          break;
128
670
      }
129
670
      break;
130
1.14k
    case CS_MODE_64:
131
1.14k
      switch(MI->flat_insn->id) {
132
133
        default:
133
133
          MI->x86opsize = 8;
134
133
          break;
135
483
        case X86_INS_LJMP:
136
503
        case X86_INS_LCALL:
137
542
        case X86_INS_SGDT:
138
682
        case X86_INS_SIDT:
139
744
        case X86_INS_LGDT:
140
1.01k
        case X86_INS_LIDT:
141
1.01k
          MI->x86opsize = 10;
142
1.01k
          break;
143
1.14k
      }
144
1.14k
      break;
145
1.14k
    default:  // never reach
146
0
      break;
147
2.58k
  }
148
149
2.58k
  printMemReference(MI, OpNo, O);
150
2.58k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
17.5k
{
154
17.5k
  SStream_concat0(O, "byte ptr ");
155
17.5k
  MI->x86opsize = 1;
156
17.5k
  printMemReference(MI, OpNo, O);
157
17.5k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
4.84k
{
161
4.84k
  MI->x86opsize = 2;
162
4.84k
  SStream_concat0(O, "word ptr ");
163
4.84k
  printMemReference(MI, OpNo, O);
164
4.84k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
10.1k
{
168
10.1k
  MI->x86opsize = 4;
169
10.1k
  SStream_concat0(O, "dword ptr ");
170
10.1k
  printMemReference(MI, OpNo, O);
171
10.1k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
4.84k
{
175
4.84k
  SStream_concat0(O, "qword ptr ");
176
4.84k
  MI->x86opsize = 8;
177
4.84k
  printMemReference(MI, OpNo, O);
178
4.84k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
2.21k
{
182
2.21k
  SStream_concat0(O, "xmmword ptr ");
183
2.21k
  MI->x86opsize = 16;
184
2.21k
  printMemReference(MI, OpNo, O);
185
2.21k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
2.05k
{
189
2.05k
  SStream_concat0(O, "zmmword ptr ");
190
2.05k
  MI->x86opsize = 64;
191
2.05k
  printMemReference(MI, OpNo, O);
192
2.05k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
2.22k
{
197
2.22k
  SStream_concat0(O, "ymmword ptr ");
198
2.22k
  MI->x86opsize = 32;
199
2.22k
  printMemReference(MI, OpNo, O);
200
2.22k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
1.25k
{
204
1.25k
  switch(MCInst_getOpcode(MI)) {
205
1.11k
    default:
206
1.11k
      SStream_concat0(O, "dword ptr ");
207
1.11k
      MI->x86opsize = 4;
208
1.11k
      break;
209
49
    case X86_FSTENVm:
210
139
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
139
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
51
        case CS_MODE_16:
216
51
          MI->x86opsize = 14;
217
51
          break;
218
33
        case CS_MODE_32:
219
88
        case CS_MODE_64:
220
88
          MI->x86opsize = 28;
221
88
          break;
222
139
      }
223
139
      break;
224
1.25k
  }
225
226
1.25k
  printMemReference(MI, OpNo, O);
227
1.25k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
1.07k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
1.07k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
579
    switch(MCInst_getOpcode(MI)) {
235
572
      default:
236
572
        SStream_concat0(O, "qword ptr ");
237
572
        MI->x86opsize = 8;
238
572
        break;
239
0
      case X86_MOVPQI2QImr:
240
7
      case X86_COMISDrm:
241
7
        SStream_concat0(O, "xmmword ptr ");
242
7
        MI->x86opsize = 16;
243
7
        break;
244
579
    }
245
579
  } else {
246
493
    SStream_concat0(O, "qword ptr ");
247
493
    MI->x86opsize = 8;
248
493
  }
249
250
1.07k
  printMemReference(MI, OpNo, O);
251
1.07k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
53
{
255
53
  switch(MCInst_getOpcode(MI)) {
256
36
    default:
257
36
      SStream_concat0(O, "xword ptr ");
258
36
      break;
259
12
    case X86_FBLDm:
260
17
    case X86_FBSTPm:
261
17
      break;
262
53
  }
263
264
53
  MI->x86opsize = 10;
265
53
  printMemReference(MI, OpNo, O);
266
53
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
1.73k
{
270
1.73k
  SStream_concat0(O, "xmmword ptr ");
271
1.73k
  MI->x86opsize = 16;
272
1.73k
  printMemReference(MI, OpNo, O);
273
1.73k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
1.01k
{
277
1.01k
  SStream_concat0(O, "ymmword ptr ");
278
1.01k
  MI->x86opsize = 32;
279
1.01k
  printMemReference(MI, OpNo, O);
280
1.01k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
354
{
284
354
  SStream_concat0(O, "zmmword ptr ");
285
354
  MI->x86opsize = 64;
286
354
  printMemReference(MI, OpNo, O);
287
354
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
194k
{
293
194k
  SStream_concat0(OS, getRegisterName(RegNo));
294
194k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
52.3k
{
312
52.3k
  if (positive) {
313
    // always print this number in positive form
314
44.2k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
44.2k
    } else { // Intel syntax
348
44.2k
      if (imm < 0) {
349
676
        if (MI->op1_size) {
350
50
          switch(MI->op1_size) {
351
50
            default:
352
50
              break;
353
50
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
50
          }
363
50
        }
364
365
676
        SStream_concat(O, "0x%"PRIx64, imm);
366
43.5k
      } else {
367
43.5k
        if (imm > HEX_THRESHOLD)
368
41.0k
          SStream_concat(O, "0x%"PRIx64, imm);
369
2.55k
        else
370
2.55k
          SStream_concat(O, "%"PRIu64, imm);
371
43.5k
      }
372
44.2k
    }
373
44.2k
  } else {
374
8.06k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
8.06k
    } else { // Intel syntax
395
8.06k
      if (imm < 0) {
396
621
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
621
        else if (imm < -HEX_THRESHOLD)
399
574
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
47
        else
401
47
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
7.44k
      } else {
404
7.44k
        if (imm > HEX_THRESHOLD)
405
6.26k
          SStream_concat(O, "0x%"PRIx64, imm);
406
1.17k
        else
407
1.17k
          SStream_concat(O, "%"PRIu64, imm);
408
7.44k
      }
409
8.06k
    }
410
8.06k
  }
411
52.3k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
67.5k
{
416
67.5k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
67.5k
  if (MCOperand_isReg(Op)) {
418
67.5k
    printRegName(O, MCOperand_getReg(Op));
419
67.5k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
67.5k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
342k
{
429
342k
#ifndef CAPSTONE_DIET
430
342k
  uint8_t i;
431
342k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
342k
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
1.05M
  for(i = 0; arr[i]; i++) {
440
712k
    if (arr[i] != CS_AC_IGNORE)
441
588k
      access[i] = arr[i];
442
123k
    else
443
123k
      access[i] = 0;
444
712k
  }
445
446
  // mark the end of array
447
342k
  access[i] = 0;
448
342k
#endif
449
342k
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
5.29k
{
454
5.29k
  MCOperand *SegReg;
455
5.29k
  int reg;
456
457
5.29k
  if (MI->csh->detail) {
458
5.29k
#ifndef CAPSTONE_DIET
459
5.29k
    uint8_t access[6];
460
5.29k
#endif
461
462
5.29k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
5.29k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
5.29k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
5.29k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
5.29k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
5.29k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
5.29k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
5.29k
#ifndef CAPSTONE_DIET
471
5.29k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
5.29k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
5.29k
#endif
474
5.29k
  }
475
476
5.29k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
5.29k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
5.29k
  if (reg) {
481
22
    _printOperand(MI, Op + 1, O);
482
22
    if (MI->csh->detail) {
483
22
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
22
    }
485
22
    SStream_concat0(O, ":");
486
22
  }
487
488
5.29k
  SStream_concat0(O, "[");
489
5.29k
  set_mem_access(MI, true);
490
5.29k
  printOperand(MI, Op, O);
491
5.29k
  SStream_concat0(O, "]");
492
5.29k
  set_mem_access(MI, false);
493
5.29k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
7.25k
{
497
7.25k
  if (MI->csh->detail) {
498
7.25k
#ifndef CAPSTONE_DIET
499
7.25k
    uint8_t access[6];
500
7.25k
#endif
501
502
7.25k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
7.25k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
7.25k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
7.25k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
7.25k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
7.25k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
7.25k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
7.25k
#ifndef CAPSTONE_DIET
511
7.25k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
7.25k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
7.25k
#endif
514
7.25k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
7.25k
  if (MI->csh->mode != CS_MODE_64) {
518
3.81k
    SStream_concat0(O, "es:[");
519
3.81k
    if (MI->csh->detail) {
520
3.81k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
3.81k
    }
522
3.81k
  } else
523
3.44k
    SStream_concat0(O, "[");
524
525
7.25k
  set_mem_access(MI, true);
526
7.25k
  printOperand(MI, Op, O);
527
7.25k
  SStream_concat0(O, "]");
528
7.25k
  set_mem_access(MI, false);
529
7.25k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
1.56k
{
533
1.56k
  SStream_concat0(O, "byte ptr ");
534
1.56k
  MI->x86opsize = 1;
535
1.56k
  printSrcIdx(MI, OpNo, O);
536
1.56k
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
750
{
540
750
  SStream_concat0(O, "word ptr ");
541
750
  MI->x86opsize = 2;
542
750
  printSrcIdx(MI, OpNo, O);
543
750
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
2.59k
{
547
2.59k
  SStream_concat0(O, "dword ptr ");
548
2.59k
  MI->x86opsize = 4;
549
2.59k
  printSrcIdx(MI, OpNo, O);
550
2.59k
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
390
{
554
390
  SStream_concat0(O, "qword ptr ");
555
390
  MI->x86opsize = 8;
556
390
  printSrcIdx(MI, OpNo, O);
557
390
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
2.52k
{
561
2.52k
  SStream_concat0(O, "byte ptr ");
562
2.52k
  MI->x86opsize = 1;
563
2.52k
  printDstIdx(MI, OpNo, O);
564
2.52k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
1.18k
{
568
1.18k
  SStream_concat0(O, "word ptr ");
569
1.18k
  MI->x86opsize = 2;
570
1.18k
  printDstIdx(MI, OpNo, O);
571
1.18k
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
3.14k
{
575
3.14k
  SStream_concat0(O, "dword ptr ");
576
3.14k
  MI->x86opsize = 4;
577
3.14k
  printDstIdx(MI, OpNo, O);
578
3.14k
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
399
{
582
399
  SStream_concat0(O, "qword ptr ");
583
399
  MI->x86opsize = 8;
584
399
  printDstIdx(MI, OpNo, O);
585
399
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
1.41k
{
589
1.41k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
1.41k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
1.41k
  int reg;
592
593
1.41k
  if (MI->csh->detail) {
594
1.41k
#ifndef CAPSTONE_DIET
595
1.41k
    uint8_t access[6];
596
1.41k
#endif
597
598
1.41k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
1.41k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
1.41k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
1.41k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
1.41k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
1.41k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
1.41k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
1.41k
#ifndef CAPSTONE_DIET
607
1.41k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
1.41k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
1.41k
#endif
610
1.41k
  }
611
612
  // If this has a segment register, print it.
613
1.41k
  reg = MCOperand_getReg(SegReg);
614
1.41k
  if (reg) {
615
64
    _printOperand(MI, Op + 1, O);
616
64
    SStream_concat0(O, ":");
617
64
    if (MI->csh->detail) {
618
64
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
64
    }
620
64
  }
621
622
1.41k
  SStream_concat0(O, "[");
623
624
1.41k
  if (MCOperand_isImm(DispSpec)) {
625
1.41k
    int64_t imm = MCOperand_getImm(DispSpec);
626
1.41k
    if (MI->csh->detail)
627
1.41k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
1.41k
    if (imm < 0)
630
213
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
1.19k
    else
632
1.19k
      printImm(MI, O, imm, true);
633
1.41k
  }
634
635
1.41k
  SStream_concat0(O, "]");
636
637
1.41k
  if (MI->csh->detail)
638
1.41k
    MI->flat_insn->detail->x86.op_count++;
639
640
1.41k
  if (MI->op1_size == 0)
641
1.41k
    MI->op1_size = MI->x86opsize;
642
1.41k
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
11.6k
{
646
11.6k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
11.6k
  printImm(MI, O, val, true);
649
650
11.6k
  if (MI->csh->detail) {
651
11.6k
#ifndef CAPSTONE_DIET
652
11.6k
    uint8_t access[6];
653
11.6k
#endif
654
655
11.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
11.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
11.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
11.6k
#ifndef CAPSTONE_DIET
660
11.6k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
11.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
11.6k
#endif
663
664
11.6k
    MI->flat_insn->detail->x86.op_count++;
665
11.6k
  }
666
11.6k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
534
{
670
534
  SStream_concat0(O, "byte ptr ");
671
534
  MI->x86opsize = 1;
672
534
  printMemOffset(MI, OpNo, O);
673
534
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
241
{
677
241
  SStream_concat0(O, "word ptr ");
678
241
  MI->x86opsize = 2;
679
241
  printMemOffset(MI, OpNo, O);
680
241
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
624
{
684
624
  SStream_concat0(O, "dword ptr ");
685
624
  MI->x86opsize = 4;
686
624
  printMemOffset(MI, OpNo, O);
687
624
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
13
{
691
13
  SStream_concat0(O, "qword ptr ");
692
13
  MI->x86opsize = 8;
693
13
  printMemOffset(MI, OpNo, O);
694
13
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
125k
{
700
125k
  x86_reg reg, reg2;
701
125k
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
125k
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
125k
  X86_lockrep(MI, O);
712
125k
  printInstruction(MI, O);
713
714
125k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
125k
  if (MI->csh->detail) {
716
125k
#ifndef CAPSTONE_DIET
717
125k
    uint8_t access[6] = {0};
718
125k
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
125k
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
13.0k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
13.0k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
13.0k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
13.0k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
13.0k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
13.0k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
13.0k
      MI->flat_insn->detail->x86.op_count++;
731
112k
    } else {
732
112k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
1.22k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
1.22k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
1.22k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
1.22k
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
1.22k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
1.22k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
1.22k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
1.22k
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
1.22k
        MI->flat_insn->detail->x86.op_count = 2;
742
1.22k
      }
743
112k
    }
744
745
125k
#ifndef CAPSTONE_DIET
746
125k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
125k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
125k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
125k
#endif
750
125k
  }
751
752
125k
  if (MI->op1_size == 0 && reg)
753
9.87k
    MI->op1_size = MI->csh->regsize_map[reg];
754
125k
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
8.49k
{
760
8.49k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
8.49k
  if (MCOperand_isImm(Op)) {
762
8.49k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
8.49k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
8.49k
    if (MI->csh->mode != CS_MODE_64) {
767
5.21k
      imm = imm & 0xffffffff;
768
5.21k
    }
769
770
8.49k
    printImm(MI, O, imm, true);
771
772
8.49k
    if (MI->csh->detail) {
773
8.49k
#ifndef CAPSTONE_DIET
774
8.49k
      uint8_t access[6];
775
8.49k
#endif
776
777
8.49k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
8.49k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
8.49k
      else if (opsize > 0)
782
183
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
8.31k
      else
784
8.31k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
8.49k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
8.49k
#ifndef CAPSTONE_DIET
788
8.49k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
8.49k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
8.49k
#endif
791
792
8.49k
      MI->flat_insn->detail->x86.op_count++;
793
8.49k
    }
794
795
8.49k
    if (MI->op1_size == 0)
796
8.49k
      MI->op1_size = MI->imm_size;
797
8.49k
  }
798
8.49k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
142k
{
802
142k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
142k
  if (MCOperand_isReg(Op)) {
805
126k
    unsigned int reg = MCOperand_getReg(Op);
806
807
126k
    printRegName(O, reg);
808
126k
    if (MI->csh->detail) {
809
126k
      if (MI->csh->doing_mem) {
810
12.5k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
114k
      } else {
812
114k
#ifndef CAPSTONE_DIET
813
114k
        uint8_t access[6];
814
114k
#endif
815
816
114k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
114k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
114k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
114k
#ifndef CAPSTONE_DIET
821
114k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
114k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
114k
#endif
824
825
114k
        MI->flat_insn->detail->x86.op_count++;
826
114k
      }
827
126k
    }
828
829
126k
    if (MI->op1_size == 0)
830
60.3k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
126k
  } else if (MCOperand_isImm(Op)) {
832
15.3k
    uint8_t encsize;
833
15.3k
    int64_t imm = MCOperand_getImm(Op);
834
15.3k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
15.3k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
6.46k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
15.3k
    switch(MI->flat_insn->id) {
841
8.06k
      default:
842
8.06k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
8.06k
        break;
844
845
55
      case X86_INS_MOVABS:
846
1.71k
      case X86_INS_MOV:
847
        // do not print number in negative form
848
1.71k
        printImm(MI, O, imm, true);
849
1.71k
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
340
      case X86_INS_LCALL:
860
1.01k
      case X86_INS_LJMP:
861
1.01k
      case X86_INS_JMP:
862
        // always print address in positive form
863
1.01k
        if (OpNo == 1) { // ptr16 part
864
507
          imm = imm & 0xffff;
865
507
          opsize = 2;
866
507
        } else
867
507
          opsize = 4;
868
1.01k
        printImm(MI, O, imm, true);
869
1.01k
        break;
870
871
1.45k
      case X86_INS_AND:
872
2.54k
      case X86_INS_OR:
873
3.30k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
3.30k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
398
          printImm(MI, O, imm, true);
877
2.90k
        else {
878
2.90k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
2.90k
          printImm(MI, O, imm, true);
880
2.90k
        }
881
3.30k
        break;
882
883
1.08k
      case X86_INS_RET:
884
1.26k
      case X86_INS_RETF:
885
        // RET imm16
886
1.26k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
22
          printImm(MI, O, imm, true);
888
1.24k
        else {
889
1.24k
          imm = 0xffff & imm;
890
1.24k
          printImm(MI, O, imm, true);
891
1.24k
        }
892
1.26k
        break;
893
15.3k
    }
894
895
15.3k
    if (MI->csh->detail) {
896
15.3k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
15.3k
      } else {
899
15.3k
#ifndef CAPSTONE_DIET
900
15.3k
        uint8_t access[6];
901
15.3k
#endif
902
903
15.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
15.3k
        if (opsize > 0) {
905
13.5k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
13.5k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
13.5k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
328
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
328
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
328
              MI->flat_insn->detail->x86.operands[0].size;
911
328
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
328
        } else
914
1.46k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
15.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
15.3k
#ifndef CAPSTONE_DIET
918
15.3k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
15.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
15.3k
#endif
921
922
15.3k
        MI->flat_insn->detail->x86.op_count++;
923
15.3k
      }
924
15.3k
    }
925
15.3k
  }
926
142k
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
53.4k
{
930
53.4k
  bool NeedPlus = false;
931
53.4k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
53.4k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
53.4k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
53.4k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
53.4k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
53.4k
  int reg;
937
938
53.4k
  if (MI->csh->detail) {
939
53.4k
#ifndef CAPSTONE_DIET
940
53.4k
    uint8_t access[6];
941
53.4k
#endif
942
943
53.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
53.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
53.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
53.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
53.4k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
53.3k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
53.3k
        }
950
53.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
53.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
53.4k
#ifndef CAPSTONE_DIET
954
53.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
53.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
53.4k
#endif
957
53.4k
  }
958
959
  // If this has a segment register, print it.
960
53.4k
  reg = MCOperand_getReg(SegReg);
961
53.4k
  if (reg) {
962
1.53k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
1.53k
    if (MI->csh->detail) {
964
1.53k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
1.53k
    }
966
1.53k
    SStream_concat0(O, ":");
967
1.53k
  }
968
969
53.4k
  SStream_concat0(O, "[");
970
971
53.4k
  if (MCOperand_getReg(BaseReg)) {
972
52.4k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
52.4k
    NeedPlus = true;
974
52.4k
  }
975
976
53.4k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
13.4k
    if (NeedPlus) SStream_concat0(O, " + ");
978
13.4k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
13.4k
    if (ScaleVal != 1)
980
4.21k
      SStream_concat(O, "*%u", ScaleVal);
981
13.4k
    NeedPlus = true;
982
13.4k
  }
983
984
53.4k
  if (MCOperand_isImm(DispSpec)) {
985
53.4k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
53.4k
    if (MI->csh->detail)
987
53.4k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
53.4k
    if (DispVal) {
989
15.4k
      if (NeedPlus) {
990
14.7k
        if (DispVal < 0) {
991
6.03k
          SStream_concat0(O, " - ");
992
6.03k
          printImm(MI, O, -DispVal, true);
993
8.67k
        } else {
994
8.67k
          SStream_concat0(O, " + ");
995
8.67k
          printImm(MI, O, DispVal, true);
996
8.67k
        }
997
14.7k
      } else {
998
        // memory reference to an immediate address
999
717
        if (MI->csh->mode == CS_MODE_64)
1000
3
          MI->op1_size = 8;
1001
717
        if (DispVal < 0) {
1002
137
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
580
        } else {
1004
580
          printImm(MI, O, DispVal, true);
1005
580
        }
1006
717
      }
1007
1008
38.0k
    } else {
1009
      // DispVal = 0
1010
38.0k
      if (!NeedPlus)  // [0]
1011
150
        SStream_concat0(O, "0");
1012
38.0k
    }
1013
53.4k
  }
1014
1015
53.4k
  SStream_concat0(O, "]");
1016
1017
53.4k
  if (MI->csh->detail)
1018
53.4k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
53.4k
  if (MI->op1_size == 0)
1021
31.2k
    MI->op1_size = MI->x86opsize;
1022
53.4k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
1.46k
{
1026
1.46k
  switch(MI->Opcode) {
1027
131
    default: break;
1028
131
    case X86_LEA16r:
1029
13
         MI->x86opsize = 2;
1030
13
         break;
1031
47
    case X86_LEA32r:
1032
88
    case X86_LEA64_32r:
1033
88
         MI->x86opsize = 4;
1034
88
         break;
1035
145
    case X86_LEA64r:
1036
145
         MI->x86opsize = 8;
1037
145
         break;
1038
29
    case X86_BNDCL32rm:
1039
48
    case X86_BNDCN32rm:
1040
90
    case X86_BNDCU32rm:
1041
267
    case X86_BNDSTXmr:
1042
574
    case X86_BNDLDXrm:
1043
766
    case X86_BNDCL64rm:
1044
930
    case X86_BNDCN64rm:
1045
1.08k
    case X86_BNDCU64rm:
1046
1.08k
         MI->x86opsize = 16;
1047
1.08k
         break;
1048
1.46k
  }
1049
1050
1.46k
  printMemReference(MI, OpNo, O);
1051
1.46k
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif