Coverage Report

Created: 2025-10-12 06:32

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
6.45k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
6.45k
  unsigned id = MI->flat_insn->id;
59
6.45k
  unsigned reg = 0;
60
6.45k
  int64_t imm = 0;
61
6.45k
  uint8_t access = 0;
62
63
6.45k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
152
  case RISCV_INS_FLW:
81
528
  case RISCV_INS_FSW:
82
732
  case RISCV_INS_FLD:
83
745
  case RISCV_INS_FSD:
84
1.03k
  case RISCV_INS_LB:
85
1.10k
  case RISCV_INS_LBU:
86
1.16k
  case RISCV_INS_LD:
87
1.24k
  case RISCV_INS_LH:
88
1.48k
  case RISCV_INS_LHU:
89
1.71k
  case RISCV_INS_LW:
90
1.80k
  case RISCV_INS_LWU:
91
1.84k
  case RISCV_INS_SB:
92
1.97k
  case RISCV_INS_SD:
93
2.14k
  case RISCV_INS_SH:
94
2.94k
  case RISCV_INS_SW: {
95
2.94k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
2.94k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
2.94k
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
2.94k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
2.94k
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
2.94k
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
2.94k
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
2.94k
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
2.94k
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
2.94k
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
2.94k
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
2.94k
    RISCV_dec_op_count(MI);
110
111
2.94k
    break;
112
2.14k
  }
113
38
  case RISCV_INS_LR_W:
114
72
  case RISCV_INS_LR_W_AQ:
115
127
  case RISCV_INS_LR_W_AQ_RL:
116
164
  case RISCV_INS_LR_W_RL:
117
167
  case RISCV_INS_LR_D:
118
186
  case RISCV_INS_LR_D_AQ:
119
403
  case RISCV_INS_LR_D_AQ_RL:
120
549
  case RISCV_INS_LR_D_RL: {
121
549
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
549
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
549
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
549
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
549
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
549
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
549
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
549
    break;
132
403
  }
133
16
  case RISCV_INS_SC_W:
134
29
  case RISCV_INS_SC_W_AQ:
135
70
  case RISCV_INS_SC_W_AQ_RL:
136
107
  case RISCV_INS_SC_W_RL:
137
127
  case RISCV_INS_SC_D:
138
149
  case RISCV_INS_SC_D_AQ:
139
190
  case RISCV_INS_SC_D_AQ_RL:
140
217
  case RISCV_INS_SC_D_RL:
141
231
  case RISCV_INS_AMOADD_D:
142
238
  case RISCV_INS_AMOADD_D_AQ:
143
329
  case RISCV_INS_AMOADD_D_AQ_RL:
144
348
  case RISCV_INS_AMOADD_D_RL:
145
364
  case RISCV_INS_AMOADD_W:
146
388
  case RISCV_INS_AMOADD_W_AQ:
147
456
  case RISCV_INS_AMOADD_W_AQ_RL:
148
534
  case RISCV_INS_AMOADD_W_RL:
149
560
  case RISCV_INS_AMOAND_D:
150
600
  case RISCV_INS_AMOAND_D_AQ:
151
618
  case RISCV_INS_AMOAND_D_AQ_RL:
152
629
  case RISCV_INS_AMOAND_D_RL:
153
641
  case RISCV_INS_AMOAND_W:
154
661
  case RISCV_INS_AMOAND_W_AQ:
155
679
  case RISCV_INS_AMOAND_W_AQ_RL:
156
698
  case RISCV_INS_AMOAND_W_RL:
157
700
  case RISCV_INS_AMOMAXU_D:
158
750
  case RISCV_INS_AMOMAXU_D_AQ:
159
829
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
844
  case RISCV_INS_AMOMAXU_D_RL:
161
854
  case RISCV_INS_AMOMAXU_W:
162
864
  case RISCV_INS_AMOMAXU_W_AQ:
163
935
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
1.00k
  case RISCV_INS_AMOMAXU_W_RL:
165
1.00k
  case RISCV_INS_AMOMAX_D:
166
1.04k
  case RISCV_INS_AMOMAX_D_AQ:
167
1.06k
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
1.09k
  case RISCV_INS_AMOMAX_D_RL:
169
1.16k
  case RISCV_INS_AMOMAX_W:
170
1.21k
  case RISCV_INS_AMOMAX_W_AQ:
171
1.28k
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
1.31k
  case RISCV_INS_AMOMAX_W_RL:
173
1.31k
  case RISCV_INS_AMOMINU_D:
174
1.33k
  case RISCV_INS_AMOMINU_D_AQ:
175
1.34k
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
1.37k
  case RISCV_INS_AMOMINU_D_RL:
177
1.39k
  case RISCV_INS_AMOMINU_W:
178
1.46k
  case RISCV_INS_AMOMINU_W_AQ:
179
1.76k
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
1.78k
  case RISCV_INS_AMOMINU_W_RL:
181
1.92k
  case RISCV_INS_AMOMIN_D:
182
1.97k
  case RISCV_INS_AMOMIN_D_AQ:
183
2.04k
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
2.07k
  case RISCV_INS_AMOMIN_D_RL:
185
2.11k
  case RISCV_INS_AMOMIN_W:
186
2.11k
  case RISCV_INS_AMOMIN_W_AQ:
187
2.14k
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
2.18k
  case RISCV_INS_AMOMIN_W_RL:
189
2.19k
  case RISCV_INS_AMOOR_D:
190
2.20k
  case RISCV_INS_AMOOR_D_AQ:
191
2.25k
  case RISCV_INS_AMOOR_D_AQ_RL:
192
2.26k
  case RISCV_INS_AMOOR_D_RL:
193
2.32k
  case RISCV_INS_AMOOR_W:
194
2.36k
  case RISCV_INS_AMOOR_W_AQ:
195
2.38k
  case RISCV_INS_AMOOR_W_AQ_RL:
196
2.45k
  case RISCV_INS_AMOOR_W_RL:
197
2.47k
  case RISCV_INS_AMOSWAP_D:
198
2.48k
  case RISCV_INS_AMOSWAP_D_AQ:
199
2.51k
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
2.56k
  case RISCV_INS_AMOSWAP_D_RL:
201
2.57k
  case RISCV_INS_AMOSWAP_W:
202
2.60k
  case RISCV_INS_AMOSWAP_W_AQ:
203
2.62k
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
2.68k
  case RISCV_INS_AMOSWAP_W_RL:
205
2.73k
  case RISCV_INS_AMOXOR_D:
206
2.75k
  case RISCV_INS_AMOXOR_D_AQ:
207
2.79k
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
2.80k
  case RISCV_INS_AMOXOR_D_RL:
209
2.84k
  case RISCV_INS_AMOXOR_W:
210
2.86k
  case RISCV_INS_AMOXOR_W_AQ:
211
2.88k
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
2.95k
  case RISCV_INS_AMOXOR_W_RL: {
213
2.95k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
2.95k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
2.95k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
2.95k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
2.95k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
2.95k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
2.95k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
2.95k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
2.95k
    break;
225
2.88k
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
2.88k
  }
230
6.45k
  }
231
6.45k
  return;
232
6.45k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
47.5k
{
238
47.5k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
47.5k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
35.5k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
47.5k
  if (MI->csh->detail_opt &&
252
47.5k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
6.45k
    fixDetailOfEffectiveAddr(MI);
254
255
47.5k
  return;
256
47.5k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
86.6k
{
260
86.6k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
86.6k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
101k
{
269
101k
  unsigned reg;
270
101k
  int64_t Imm = 0;
271
272
101k
  RISCV_add_cs_detail(MI, OpNo);
273
274
101k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
101k
  if (MCOperand_isReg(MO)) {
277
86.6k
    reg = MCOperand_getReg(MO);
278
86.6k
    printRegName(O, reg);
279
86.6k
  } else {
280
14.8k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
14.8k
        "Unknown operand kind in printOperand");
282
14.8k
    Imm = MCOperand_getImm(MO);
283
14.8k
    if (Imm >= 0) {
284
12.8k
      if (Imm > HEX_THRESHOLD)
285
8.40k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
4.39k
      else
287
4.39k
        SStream_concat(O, "%" PRIu64, Imm);
288
12.8k
    } else {
289
2.04k
      if (Imm < -HEX_THRESHOLD)
290
2.02k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
13
      else
292
13
        SStream_concat(O, "-%" PRIu64, -Imm);
293
2.04k
    }
294
14.8k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
101k
  return;
299
101k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
24.7k
{
303
24.7k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
79
  case 0x0000:
309
79
    return "ustatus";
310
21
  case 0x0004:
311
21
    return "uie";
312
22
  case 0x0005:
313
22
    return "utvec";
314
315
36
  case 0x0040:
316
36
    return "uscratch";
317
43
  case 0x0041:
318
43
    return "uepc";
319
246
  case 0x0042:
320
246
    return "ucause";
321
164
  case 0x0043:
322
164
    return "utval";
323
32
  case 0x0044:
324
32
    return "uip";
325
326
138
  case 0x0001:
327
138
    return "fflags";
328
433
  case 0x0002:
329
433
    return "frm";
330
96
  case 0x0003:
331
96
    return "fcsr";
332
333
293
  case 0x0c00:
334
293
    return "cycle";
335
642
  case 0x0c01:
336
642
    return "time";
337
122
  case 0x0c02:
338
122
    return "instret";
339
40
  case 0x0c03:
340
40
    return "hpmcounter3";
341
34
  case 0x0c04:
342
34
    return "hpmcounter4";
343
139
  case 0x0c05:
344
139
    return "hpmcounter5";
345
133
  case 0x0c06:
346
133
    return "hpmcounter6";
347
17
  case 0x0c07:
348
17
    return "hpmcounter7";
349
169
  case 0x0c08:
350
169
    return "hpmcounter8";
351
333
  case 0x0c09:
352
333
    return "hpmcounter9";
353
21
  case 0x0c0a:
354
21
    return "hpmcounter10";
355
59
  case 0x0c0b:
356
59
    return "hpmcounter11";
357
559
  case 0x0c0c:
358
559
    return "hpmcounter12";
359
295
  case 0x0c0d:
360
295
    return "hpmcounter13";
361
116
  case 0x0c0e:
362
116
    return "hpmcounter14";
363
44
  case 0x0c0f:
364
44
    return "hpmcounter15";
365
47
  case 0x0c10:
366
47
    return "hpmcounter16";
367
26
  case 0x0c11:
368
26
    return "hpmcounter17";
369
6
  case 0x0c12:
370
6
    return "hpmcounter18";
371
27
  case 0x0c13:
372
27
    return "hpmcounter19";
373
23
  case 0x0c14:
374
23
    return "hpmcounter20";
375
21
  case 0x0c15:
376
21
    return "hpmcounter21";
377
13
  case 0x0c16:
378
13
    return "hpmcounter22";
379
37
  case 0x0c17:
380
37
    return "hpmcounter23";
381
117
  case 0x0c18:
382
117
    return "hpmcounter24";
383
22
  case 0x0c19:
384
22
    return "hpmcounter25";
385
35
  case 0x0c1a:
386
35
    return "hpmcounter26";
387
355
  case 0x0c1b:
388
355
    return "hpmcounter27";
389
34
  case 0x0c1c:
390
34
    return "hpmcounter28";
391
27
  case 0x0c1d:
392
27
    return "hpmcounter29";
393
318
  case 0x0c1e:
394
318
    return "hpmcounter30";
395
16
  case 0x0c1f:
396
16
    return "hpmcounter31";
397
23
  case 0x0c80:
398
23
    return "cycleh";
399
29
  case 0x0c81:
400
29
    return "timeh";
401
69
  case 0x0c82:
402
69
    return "instreth";
403
71
  case 0x0c83:
404
71
    return "hpmcounter3h";
405
15
  case 0x0c84:
406
15
    return "hpmcounter4h";
407
9
  case 0x0c85:
408
9
    return "hpmcounter5h";
409
214
  case 0x0c86:
410
214
    return "hpmcounter6h";
411
56
  case 0x0c87:
412
56
    return "hpmcounter7h";
413
65
  case 0x0c88:
414
65
    return "hpmcounter8h";
415
96
  case 0x0c89:
416
96
    return "hpmcounter9h";
417
143
  case 0x0c8a:
418
143
    return "hpmcounter10h";
419
37
  case 0x0c8b:
420
37
    return "hpmcounter11h";
421
97
  case 0x0c8c:
422
97
    return "hpmcounter12h";
423
81
  case 0x0c8d:
424
81
    return "hpmcounter13h";
425
12
  case 0x0c8e:
426
12
    return "hpmcounter14h";
427
70
  case 0x0c8f:
428
70
    return "hpmcounter15h";
429
237
  case 0x0c90:
430
237
    return "hpmcounter16h";
431
24
  case 0x0c91:
432
24
    return "hpmcounter17h";
433
82
  case 0x0c92:
434
82
    return "hpmcounter18h";
435
101
  case 0x0c93:
436
101
    return "hpmcounter19h";
437
63
  case 0x0c94:
438
63
    return "hpmcounter20h";
439
92
  case 0x0c95:
440
92
    return "hpmcounter21h";
441
19
  case 0x0c96:
442
19
    return "hpmcounter22h";
443
27
  case 0x0c97:
444
27
    return "hpmcounter23h";
445
89
  case 0x0c98:
446
89
    return "hpmcounter24h";
447
15
  case 0x0c99:
448
15
    return "hpmcounter25h";
449
12
  case 0x0c9a:
450
12
    return "hpmcounter26h";
451
132
  case 0x0c9b:
452
132
    return "hpmcounter27h";
453
787
  case 0x0c9c:
454
787
    return "hpmcounter28h";
455
111
  case 0x0c9d:
456
111
    return "hpmcounter29h";
457
118
  case 0x0c9e:
458
118
    return "hpmcounter30h";
459
226
  case 0x0c9f:
460
226
    return "hpmcounter31h";
461
462
25
  case 0x0100:
463
25
    return "sstatus";
464
38
  case 0x0102:
465
38
    return "sedeleg";
466
284
  case 0x0103:
467
284
    return "sideleg";
468
109
  case 0x0104:
469
109
    return "sie";
470
28
  case 0x0105:
471
28
    return "stvec";
472
38
  case 0x0106:
473
38
    return "scounteren";
474
475
72
  case 0x0140:
476
72
    return "sscratch";
477
34
  case 0x0141:
478
34
    return "sepc";
479
85
  case 0x0142:
480
85
    return "scause";
481
40
  case 0x0143:
482
40
    return "stval";
483
58
  case 0x0144:
484
58
    return "sip";
485
486
33
  case 0x0180:
487
33
    return "satp";
488
489
19
  case 0x0f11:
490
19
    return "mvendorid";
491
14
  case 0x0f12:
492
14
    return "marchid";
493
31
  case 0x0f13:
494
31
    return "mimpid";
495
10
  case 0x0f14:
496
10
    return "mhartid";
497
498
34
  case 0x0300:
499
34
    return "mstatus";
500
32
  case 0x0301:
501
32
    return "misa";
502
385
  case 0x0302:
503
385
    return "medeleg";
504
52
  case 0x0303:
505
52
    return "mideleg";
506
19
  case 0x0304:
507
19
    return "mie";
508
174
  case 0x0305:
509
174
    return "mtvec";
510
16
  case 0x0306:
511
16
    return "mcounteren";
512
513
114
  case 0x0340:
514
114
    return "mscratch";
515
414
  case 0x0341:
516
414
    return "mepc";
517
10
  case 0x0342:
518
10
    return "mcause";
519
77
  case 0x0343:
520
77
    return "mtval";
521
38
  case 0x0344:
522
38
    return "mip";
523
524
15
  case 0x03a0:
525
15
    return "pmpcfg0";
526
24
  case 0x03a1:
527
24
    return "pmpcfg1";
528
65
  case 0x03a2:
529
65
    return "pmpcfg2";
530
74
  case 0x03a3:
531
74
    return "pmpcfg3";
532
126
  case 0x03b0:
533
126
    return "pmpaddr0";
534
75
  case 0x03b1:
535
75
    return "pmpaddr1";
536
171
  case 0x03b2:
537
171
    return "pmpaddr2";
538
78
  case 0x03b3:
539
78
    return "pmpaddr3";
540
35
  case 0x03b4:
541
35
    return "pmpaddr4";
542
72
  case 0x03b5:
543
72
    return "pmpaddr5";
544
15
  case 0x03b6:
545
15
    return "pmpaddr6";
546
49
  case 0x03b7:
547
49
    return "pmpaddr7";
548
43
  case 0x03b8:
549
43
    return "pmpaddr8";
550
46
  case 0x03b9:
551
46
    return "pmpaddr9";
552
11
  case 0x03ba:
553
11
    return "pmpaddr10";
554
17
  case 0x03bb:
555
17
    return "pmpaddr11";
556
11
  case 0x03bc:
557
11
    return "pmpaddr12";
558
23
  case 0x03bd:
559
23
    return "pmpaddr13";
560
91
  case 0x03be:
561
91
    return "pmpaddr14";
562
8
  case 0x03bf:
563
8
    return "pmpaddr15";
564
565
59
  case 0x0b00:
566
59
    return "mcycle";
567
59
  case 0x0b02:
568
59
    return "minstret";
569
34
  case 0x0b03:
570
34
    return "mhpmcounter3";
571
181
  case 0x0b04:
572
181
    return "mhpmcounter4";
573
128
  case 0x0b05:
574
128
    return "mhpmcounter5";
575
19
  case 0x0b06:
576
19
    return "mhpmcounter6";
577
12
  case 0x0b07:
578
12
    return "mhpmcounter7";
579
20
  case 0x0b08:
580
20
    return "mhpmcounter8";
581
23
  case 0x0b09:
582
23
    return "mhpmcounter9";
583
39
  case 0x0b0a:
584
39
    return "mhpmcounter10";
585
41
  case 0x0b0b:
586
41
    return "mhpmcounter11";
587
336
  case 0x0b0c:
588
336
    return "mhpmcounter12";
589
49
  case 0x0b0d:
590
49
    return "mhpmcounter13";
591
54
  case 0x0b0e:
592
54
    return "mhpmcounter14";
593
46
  case 0x0b0f:
594
46
    return "mhpmcounter15";
595
36
  case 0x0b10:
596
36
    return "mhpmcounter16";
597
17
  case 0x0b11:
598
17
    return "mhpmcounter17";
599
26
  case 0x0b12:
600
26
    return "mhpmcounter18";
601
32
  case 0x0b13:
602
32
    return "mhpmcounter19";
603
41
  case 0x0b14:
604
41
    return "mhpmcounter20";
605
13
  case 0x0b15:
606
13
    return "mhpmcounter21";
607
10
  case 0x0b16:
608
10
    return "mhpmcounter22";
609
365
  case 0x0b17:
610
365
    return "mhpmcounter23";
611
14
  case 0x0b18:
612
14
    return "mhpmcounter24";
613
105
  case 0x0b19:
614
105
    return "mhpmcounter25";
615
10
  case 0x0b1a:
616
10
    return "mhpmcounter26";
617
8
  case 0x0b1b:
618
8
    return "mhpmcounter27";
619
7
  case 0x0b1c:
620
7
    return "mhpmcounter28";
621
32
  case 0x0b1d:
622
32
    return "mhpmcounter29";
623
50
  case 0x0b1e:
624
50
    return "mhpmcounter30";
625
37
  case 0x0b1f:
626
37
    return "mhpmcounter31";
627
82
  case 0x0b80:
628
82
    return "mcycleh";
629
10
  case 0x0b82:
630
10
    return "minstreth";
631
25
  case 0x0b83:
632
25
    return "mhpmcounter3h";
633
64
  case 0x0b84:
634
64
    return "mhpmcounter4h";
635
34
  case 0x0b85:
636
34
    return "mhpmcounter5h";
637
13
  case 0x0b86:
638
13
    return "mhpmcounter6h";
639
113
  case 0x0b87:
640
113
    return "mhpmcounter7h";
641
21
  case 0x0b88:
642
21
    return "mhpmcounter8h";
643
37
  case 0x0b89:
644
37
    return "mhpmcounter9h";
645
38
  case 0x0b8a:
646
38
    return "mhpmcounter10h";
647
676
  case 0x0b8b:
648
676
    return "mhpmcounter11h";
649
7
  case 0x0b8c:
650
7
    return "mhpmcounter12h";
651
65
  case 0x0b8d:
652
65
    return "mhpmcounter13h";
653
128
  case 0x0b8e:
654
128
    return "mhpmcounter14h";
655
34
  case 0x0b8f:
656
34
    return "mhpmcounter15h";
657
188
  case 0x0b90:
658
188
    return "mhpmcounter16h";
659
17
  case 0x0b91:
660
17
    return "mhpmcounter17h";
661
204
  case 0x0b92:
662
204
    return "mhpmcounter18h";
663
306
  case 0x0b93:
664
306
    return "mhpmcounter19h";
665
37
  case 0x0b94:
666
37
    return "mhpmcounter20h";
667
10
  case 0x0b95:
668
10
    return "mhpmcounter21h";
669
151
  case 0x0b96:
670
151
    return "mhpmcounter22h";
671
36
  case 0x0b97:
672
36
    return "mhpmcounter23h";
673
248
  case 0x0b98:
674
248
    return "mhpmcounter24h";
675
170
  case 0x0b99:
676
170
    return "mhpmcounter25h";
677
48
  case 0x0b9a:
678
48
    return "mhpmcounter26h";
679
109
  case 0x0b9b:
680
109
    return "mhpmcounter27h";
681
240
  case 0x0b9c:
682
240
    return "mhpmcounter28h";
683
242
  case 0x0b9d:
684
242
    return "mhpmcounter29h";
685
108
  case 0x0b9e:
686
108
    return "mhpmcounter30h";
687
559
  case 0x0b9f:
688
559
    return "mhpmcounter31h";
689
690
10
  case 0x0323:
691
10
    return "mhpmevent3";
692
52
  case 0x0324:
693
52
    return "mhpmevent4";
694
49
  case 0x0325:
695
49
    return "mhpmevent5";
696
41
  case 0x0326:
697
41
    return "mhpmevent6";
698
19
  case 0x0327:
699
19
    return "mhpmevent7";
700
223
  case 0x0328:
701
223
    return "mhpmevent8";
702
11
  case 0x0329:
703
11
    return "mhpmevent9";
704
26
  case 0x032a:
705
26
    return "mhpmevent10";
706
151
  case 0x032b:
707
151
    return "mhpmevent11";
708
207
  case 0x032c:
709
207
    return "mhpmevent12";
710
88
  case 0x032d:
711
88
    return "mhpmevent13";
712
84
  case 0x032e:
713
84
    return "mhpmevent14";
714
78
  case 0x032f:
715
78
    return "mhpmevent15";
716
116
  case 0x0330:
717
116
    return "mhpmevent16";
718
67
  case 0x0331:
719
67
    return "mhpmevent17";
720
37
  case 0x0332:
721
37
    return "mhpmevent18";
722
89
  case 0x0333:
723
89
    return "mhpmevent19";
724
81
  case 0x0334:
725
81
    return "mhpmevent20";
726
68
  case 0x0335:
727
68
    return "mhpmevent21";
728
10
  case 0x0336:
729
10
    return "mhpmevent22";
730
14
  case 0x0337:
731
14
    return "mhpmevent23";
732
36
  case 0x0338:
733
36
    return "mhpmevent24";
734
12
  case 0x0339:
735
12
    return "mhpmevent25";
736
9
  case 0x033a:
737
9
    return "mhpmevent26";
738
119
  case 0x033b:
739
119
    return "mhpmevent27";
740
7
  case 0x033c:
741
7
    return "mhpmevent28";
742
84
  case 0x033d:
743
84
    return "mhpmevent29";
744
66
  case 0x033e:
745
66
    return "mhpmevent30";
746
69
  case 0x033f:
747
69
    return "mhpmevent31";
748
749
46
  case 0x07a0:
750
46
    return "tselect";
751
32
  case 0x07a1:
752
32
    return "tdata1";
753
1
  case 0x07a2:
754
1
    return "tdata2";
755
10
  case 0x07a3:
756
10
    return "tdata3";
757
758
75
  case 0x07b0:
759
75
    return "dcsr";
760
210
  case 0x07b1:
761
210
    return "dpc";
762
35
  case 0x07b2:
763
35
    return "dscratch";
764
24.7k
  }
765
4.44k
  return NULL;
766
24.7k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
24.7k
{
772
24.7k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
24.7k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
24.7k
  if (Name) {
776
20.2k
    SStream_concat0(O, Name);
777
20.2k
  } else {
778
4.44k
    SStream_concat(O, "%u", Imm);
779
4.44k
  }
780
24.7k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
940
{
784
940
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
940
  if ((FenceArg & RISCVFenceField_I) != 0)
788
484
    SStream_concat0(O, "i");
789
940
  if ((FenceArg & RISCVFenceField_O) != 0)
790
264
    SStream_concat0(O, "o");
791
940
  if ((FenceArg & RISCVFenceField_R) != 0)
792
444
    SStream_concat0(O, "r");
793
940
  if ((FenceArg & RISCVFenceField_W) != 0)
794
416
    SStream_concat0(O, "w");
795
940
  if (FenceArg == 0)
796
218
    SStream_concat0(O, "unknown");
797
940
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
4.66k
{
801
4.66k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
4.66k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
4.66k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
4.66k
}
810
811
#endif // CAPSTONE_HAS_RISCV