Coverage Report

Created: 2025-10-12 06:32

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
60.8k
{
67
60.8k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
60.8k
  MI->csh->doing_mem = status;
71
60.8k
  if (!status)
72
    // done, create the next operand slot
73
30.4k
    MI->flat_insn->detail->x86.op_count++;
74
60.8k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
6.30k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
6.30k
  switch (MI->flat_insn->id) {
81
2.17k
  default:
82
2.17k
    SStream_concat0(O, "ptr ");
83
2.17k
    break;
84
581
  case X86_INS_SGDT:
85
1.11k
  case X86_INS_SIDT:
86
1.71k
  case X86_INS_LGDT:
87
2.88k
  case X86_INS_LIDT:
88
3.13k
  case X86_INS_FXRSTOR:
89
3.33k
  case X86_INS_FXSAVE:
90
3.71k
  case X86_INS_LJMP:
91
4.13k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
4.13k
    break;
94
6.30k
  }
95
96
6.30k
  switch (MI->csh->mode) {
97
2.00k
  case CS_MODE_16:
98
2.00k
    switch (MI->flat_insn->id) {
99
595
    default:
100
595
      MI->x86opsize = 2;
101
595
      break;
102
83
    case X86_INS_LJMP:
103
164
    case X86_INS_LCALL:
104
164
      MI->x86opsize = 4;
105
164
      break;
106
78
    case X86_INS_SGDT:
107
328
    case X86_INS_SIDT:
108
548
    case X86_INS_LGDT:
109
1.24k
    case X86_INS_LIDT:
110
1.24k
      MI->x86opsize = 6;
111
1.24k
      break;
112
2.00k
    }
113
2.00k
    break;
114
2.82k
  case CS_MODE_32:
115
2.82k
    switch (MI->flat_insn->id) {
116
1.25k
    default:
117
1.25k
      MI->x86opsize = 4;
118
1.25k
      break;
119
78
    case X86_INS_LJMP:
120
401
    case X86_INS_JMP:
121
587
    case X86_INS_LCALL:
122
876
    case X86_INS_SGDT:
123
1.10k
    case X86_INS_SIDT:
124
1.31k
    case X86_INS_LGDT:
125
1.57k
    case X86_INS_LIDT:
126
1.57k
      MI->x86opsize = 6;
127
1.57k
      break;
128
2.82k
    }
129
2.82k
    break;
130
2.82k
  case CS_MODE_64:
131
1.48k
    switch (MI->flat_insn->id) {
132
458
    default:
133
458
      MI->x86opsize = 8;
134
458
      break;
135
213
    case X86_INS_LJMP:
136
367
    case X86_INS_LCALL:
137
581
    case X86_INS_SGDT:
138
630
    case X86_INS_SIDT:
139
803
    case X86_INS_LGDT:
140
1.02k
    case X86_INS_LIDT:
141
1.02k
      MI->x86opsize = 10;
142
1.02k
      break;
143
1.48k
    }
144
1.48k
    break;
145
1.48k
  default: // never reach
146
0
    break;
147
6.30k
  }
148
149
6.30k
  printMemReference(MI, OpNo, O);
150
6.30k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
50.1k
{
154
50.1k
  SStream_concat0(O, "byte ptr ");
155
50.1k
  MI->x86opsize = 1;
156
50.1k
  printMemReference(MI, OpNo, O);
157
50.1k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
12.1k
{
161
12.1k
  MI->x86opsize = 2;
162
12.1k
  SStream_concat0(O, "word ptr ");
163
12.1k
  printMemReference(MI, OpNo, O);
164
12.1k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
24.2k
{
168
24.2k
  MI->x86opsize = 4;
169
24.2k
  SStream_concat0(O, "dword ptr ");
170
24.2k
  printMemReference(MI, OpNo, O);
171
24.2k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
8.62k
{
175
8.62k
  SStream_concat0(O, "qword ptr ");
176
8.62k
  MI->x86opsize = 8;
177
8.62k
  printMemReference(MI, OpNo, O);
178
8.62k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
2.50k
{
182
2.50k
  SStream_concat0(O, "xmmword ptr ");
183
2.50k
  MI->x86opsize = 16;
184
2.50k
  printMemReference(MI, OpNo, O);
185
2.50k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
2.14k
{
189
2.14k
  SStream_concat0(O, "zmmword ptr ");
190
2.14k
  MI->x86opsize = 64;
191
2.14k
  printMemReference(MI, OpNo, O);
192
2.14k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
1.45k
{
197
1.45k
  SStream_concat0(O, "ymmword ptr ");
198
1.45k
  MI->x86opsize = 32;
199
1.45k
  printMemReference(MI, OpNo, O);
200
1.45k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
2.54k
{
204
2.54k
  switch (MCInst_getOpcode(MI)) {
205
1.84k
  default:
206
1.84k
    SStream_concat0(O, "dword ptr ");
207
1.84k
    MI->x86opsize = 4;
208
1.84k
    break;
209
359
  case X86_FSTENVm:
210
703
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
703
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
376
    case CS_MODE_16:
216
376
      MI->x86opsize = 14;
217
376
      break;
218
281
    case CS_MODE_32:
219
327
    case CS_MODE_64:
220
327
      MI->x86opsize = 28;
221
327
      break;
222
703
    }
223
703
    break;
224
2.54k
  }
225
226
2.54k
  printMemReference(MI, OpNo, O);
227
2.54k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.78k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
2.78k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.27k
    switch (MCInst_getOpcode(MI)) {
235
1.27k
    default:
236
1.27k
      SStream_concat0(O, "qword ptr ");
237
1.27k
      MI->x86opsize = 8;
238
1.27k
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
1.27k
    }
244
1.50k
  } else {
245
1.50k
    SStream_concat0(O, "qword ptr ");
246
1.50k
    MI->x86opsize = 8;
247
1.50k
  }
248
249
2.78k
  printMemReference(MI, OpNo, O);
250
2.78k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
248
{
254
248
  switch (MCInst_getOpcode(MI)) {
255
161
  default:
256
161
    SStream_concat0(O, "xword ptr ");
257
161
    break;
258
84
  case X86_FBLDm:
259
87
  case X86_FBSTPm:
260
87
    break;
261
248
  }
262
263
248
  MI->x86opsize = 10;
264
248
  printMemReference(MI, OpNo, O);
265
248
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
1.88k
{
269
1.88k
  SStream_concat0(O, "xmmword ptr ");
270
1.88k
  MI->x86opsize = 16;
271
1.88k
  printMemReference(MI, OpNo, O);
272
1.88k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
1.54k
{
276
1.54k
  SStream_concat0(O, "ymmword ptr ");
277
1.54k
  MI->x86opsize = 32;
278
1.54k
  printMemReference(MI, OpNo, O);
279
1.54k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
669
{
283
669
  SStream_concat0(O, "zmmword ptr ");
284
669
  MI->x86opsize = 64;
285
669
  printMemReference(MI, OpNo, O);
286
669
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
399k
{
292
399k
  SStream_concat0(OS, getRegisterName(RegNo));
293
399k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
112k
{
311
112k
  if (positive) {
312
    // always print this number in positive form
313
91.6k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
91.6k
    } else { // Intel syntax
350
91.6k
      if (imm < 0) {
351
1.64k
        if (MI->op1_size) {
352
267
          switch (MI->op1_size) {
353
267
          default:
354
267
            break;
355
267
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
267
          }
365
267
        }
366
367
1.64k
        SStream_concat(O, "0x%" PRIx64, imm);
368
90.0k
      } else {
369
90.0k
        if (imm > HEX_THRESHOLD)
370
84.8k
          SStream_concat(O, "0x%" PRIx64, imm);
371
5.13k
        else
372
5.13k
          SStream_concat(O, "%" PRIu64, imm);
373
90.0k
      }
374
91.6k
    }
375
91.6k
  } else {
376
20.9k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
20.9k
    } else { // Intel syntax
404
20.9k
      if (imm < 0) {
405
1.76k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
1.76k
        else if (imm < -HEX_THRESHOLD)
409
1.25k
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
510
        else
411
510
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
19.1k
      } else {
414
19.1k
        if (imm > HEX_THRESHOLD)
415
16.8k
          SStream_concat(O, "0x%" PRIx64, imm);
416
2.30k
        else
417
2.30k
          SStream_concat(O, "%" PRIu64, imm);
418
19.1k
      }
419
20.9k
    }
420
20.9k
  }
421
112k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
148k
{
426
148k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
148k
  if (MCOperand_isReg(Op)) {
428
148k
    printRegName(O, MCOperand_getReg(Op));
429
148k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
148k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
746k
{
440
746k
#ifndef CAPSTONE_DIET
441
746k
  uint8_t i;
442
746k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
746k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
746k
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
2.14M
  for (i = 0; arr[i]; i++) {
454
1.40M
    if (arr[i] != CS_AC_IGNORE)
455
1.18M
      access[i] = arr[i];
456
218k
    else
457
218k
      access[i] = 0;
458
1.40M
  }
459
460
  // mark the end of array
461
746k
  access[i] = 0;
462
746k
#endif
463
746k
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
13.0k
{
468
13.0k
  MCOperand *SegReg;
469
13.0k
  int reg;
470
471
13.0k
  if (MI->csh->detail_opt) {
472
13.0k
#ifndef CAPSTONE_DIET
473
13.0k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
13.0k
#endif
475
476
13.0k
    MI->flat_insn->detail->x86
477
13.0k
      .operands[MI->flat_insn->detail->x86.op_count]
478
13.0k
      .type = X86_OP_MEM;
479
13.0k
    MI->flat_insn->detail->x86
480
13.0k
      .operands[MI->flat_insn->detail->x86.op_count]
481
13.0k
      .size = MI->x86opsize;
482
13.0k
    MI->flat_insn->detail->x86
483
13.0k
      .operands[MI->flat_insn->detail->x86.op_count]
484
13.0k
      .mem.segment = X86_REG_INVALID;
485
13.0k
    MI->flat_insn->detail->x86
486
13.0k
      .operands[MI->flat_insn->detail->x86.op_count]
487
13.0k
      .mem.base = X86_REG_INVALID;
488
13.0k
    MI->flat_insn->detail->x86
489
13.0k
      .operands[MI->flat_insn->detail->x86.op_count]
490
13.0k
      .mem.index = X86_REG_INVALID;
491
13.0k
    MI->flat_insn->detail->x86
492
13.0k
      .operands[MI->flat_insn->detail->x86.op_count]
493
13.0k
      .mem.scale = 1;
494
13.0k
    MI->flat_insn->detail->x86
495
13.0k
      .operands[MI->flat_insn->detail->x86.op_count]
496
13.0k
      .mem.disp = 0;
497
498
13.0k
#ifndef CAPSTONE_DIET
499
13.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
13.0k
            &MI->flat_insn->detail->x86.eflags);
501
13.0k
    MI->flat_insn->detail->x86
502
13.0k
      .operands[MI->flat_insn->detail->x86.op_count]
503
13.0k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
13.0k
#endif
505
13.0k
  }
506
507
13.0k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
13.0k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
13.0k
  if (reg) {
512
370
    _printOperand(MI, Op + 1, O);
513
370
    if (MI->csh->detail_opt) {
514
370
      MI->flat_insn->detail->x86
515
370
        .operands[MI->flat_insn->detail->x86.op_count]
516
370
        .mem.segment = X86_register_map(reg);
517
370
    }
518
370
    SStream_concat0(O, ":");
519
370
  }
520
521
13.0k
  SStream_concat0(O, "[");
522
13.0k
  set_mem_access(MI, true);
523
13.0k
  printOperand(MI, Op, O);
524
13.0k
  SStream_concat0(O, "]");
525
13.0k
  set_mem_access(MI, false);
526
13.0k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
17.3k
{
530
17.3k
  if (MI->csh->detail_opt) {
531
17.3k
#ifndef CAPSTONE_DIET
532
17.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
17.3k
#endif
534
535
17.3k
    MI->flat_insn->detail->x86
536
17.3k
      .operands[MI->flat_insn->detail->x86.op_count]
537
17.3k
      .type = X86_OP_MEM;
538
17.3k
    MI->flat_insn->detail->x86
539
17.3k
      .operands[MI->flat_insn->detail->x86.op_count]
540
17.3k
      .size = MI->x86opsize;
541
17.3k
    MI->flat_insn->detail->x86
542
17.3k
      .operands[MI->flat_insn->detail->x86.op_count]
543
17.3k
      .mem.segment = X86_REG_INVALID;
544
17.3k
    MI->flat_insn->detail->x86
545
17.3k
      .operands[MI->flat_insn->detail->x86.op_count]
546
17.3k
      .mem.base = X86_REG_INVALID;
547
17.3k
    MI->flat_insn->detail->x86
548
17.3k
      .operands[MI->flat_insn->detail->x86.op_count]
549
17.3k
      .mem.index = X86_REG_INVALID;
550
17.3k
    MI->flat_insn->detail->x86
551
17.3k
      .operands[MI->flat_insn->detail->x86.op_count]
552
17.3k
      .mem.scale = 1;
553
17.3k
    MI->flat_insn->detail->x86
554
17.3k
      .operands[MI->flat_insn->detail->x86.op_count]
555
17.3k
      .mem.disp = 0;
556
557
17.3k
#ifndef CAPSTONE_DIET
558
17.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
17.3k
            &MI->flat_insn->detail->x86.eflags);
560
17.3k
    MI->flat_insn->detail->x86
561
17.3k
      .operands[MI->flat_insn->detail->x86.op_count]
562
17.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
17.3k
#endif
564
17.3k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
17.3k
  if (MI->csh->mode != CS_MODE_64) {
568
10.9k
    SStream_concat0(O, "es:[");
569
10.9k
    if (MI->csh->detail_opt) {
570
10.9k
      MI->flat_insn->detail->x86
571
10.9k
        .operands[MI->flat_insn->detail->x86.op_count]
572
10.9k
        .mem.segment = X86_REG_ES;
573
10.9k
    }
574
10.9k
  } else
575
6.46k
    SStream_concat0(O, "[");
576
577
17.3k
  set_mem_access(MI, true);
578
17.3k
  printOperand(MI, Op, O);
579
17.3k
  SStream_concat0(O, "]");
580
17.3k
  set_mem_access(MI, false);
581
17.3k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
4.75k
{
585
4.75k
  SStream_concat0(O, "byte ptr ");
586
4.75k
  MI->x86opsize = 1;
587
4.75k
  printSrcIdx(MI, OpNo, O);
588
4.75k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
2.19k
{
592
2.19k
  SStream_concat0(O, "word ptr ");
593
2.19k
  MI->x86opsize = 2;
594
2.19k
  printSrcIdx(MI, OpNo, O);
595
2.19k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
4.39k
{
599
4.39k
  SStream_concat0(O, "dword ptr ");
600
4.39k
  MI->x86opsize = 4;
601
4.39k
  printSrcIdx(MI, OpNo, O);
602
4.39k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
1.68k
{
606
1.68k
  SStream_concat0(O, "qword ptr ");
607
1.68k
  MI->x86opsize = 8;
608
1.68k
  printSrcIdx(MI, OpNo, O);
609
1.68k
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
7.04k
{
613
7.04k
  SStream_concat0(O, "byte ptr ");
614
7.04k
  MI->x86opsize = 1;
615
7.04k
  printDstIdx(MI, OpNo, O);
616
7.04k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
2.61k
{
620
2.61k
  SStream_concat0(O, "word ptr ");
621
2.61k
  MI->x86opsize = 2;
622
2.61k
  printDstIdx(MI, OpNo, O);
623
2.61k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
6.36k
{
627
6.36k
  SStream_concat0(O, "dword ptr ");
628
6.36k
  MI->x86opsize = 4;
629
6.36k
  printDstIdx(MI, OpNo, O);
630
6.36k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
1.37k
{
634
1.37k
  SStream_concat0(O, "qword ptr ");
635
1.37k
  MI->x86opsize = 8;
636
1.37k
  printDstIdx(MI, OpNo, O);
637
1.37k
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
3.50k
{
641
3.50k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
3.50k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
3.50k
  int reg;
644
645
3.50k
  if (MI->csh->detail_opt) {
646
3.50k
#ifndef CAPSTONE_DIET
647
3.50k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
3.50k
#endif
649
650
3.50k
    MI->flat_insn->detail->x86
651
3.50k
      .operands[MI->flat_insn->detail->x86.op_count]
652
3.50k
      .type = X86_OP_MEM;
653
3.50k
    MI->flat_insn->detail->x86
654
3.50k
      .operands[MI->flat_insn->detail->x86.op_count]
655
3.50k
      .size = MI->x86opsize;
656
3.50k
    MI->flat_insn->detail->x86
657
3.50k
      .operands[MI->flat_insn->detail->x86.op_count]
658
3.50k
      .mem.segment = X86_REG_INVALID;
659
3.50k
    MI->flat_insn->detail->x86
660
3.50k
      .operands[MI->flat_insn->detail->x86.op_count]
661
3.50k
      .mem.base = X86_REG_INVALID;
662
3.50k
    MI->flat_insn->detail->x86
663
3.50k
      .operands[MI->flat_insn->detail->x86.op_count]
664
3.50k
      .mem.index = X86_REG_INVALID;
665
3.50k
    MI->flat_insn->detail->x86
666
3.50k
      .operands[MI->flat_insn->detail->x86.op_count]
667
3.50k
      .mem.scale = 1;
668
3.50k
    MI->flat_insn->detail->x86
669
3.50k
      .operands[MI->flat_insn->detail->x86.op_count]
670
3.50k
      .mem.disp = 0;
671
672
3.50k
#ifndef CAPSTONE_DIET
673
3.50k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
3.50k
            &MI->flat_insn->detail->x86.eflags);
675
3.50k
    MI->flat_insn->detail->x86
676
3.50k
      .operands[MI->flat_insn->detail->x86.op_count]
677
3.50k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
3.50k
#endif
679
3.50k
  }
680
681
  // If this has a segment register, print it.
682
3.50k
  reg = MCOperand_getReg(SegReg);
683
3.50k
  if (reg) {
684
153
    _printOperand(MI, Op + 1, O);
685
153
    SStream_concat0(O, ":");
686
153
    if (MI->csh->detail_opt) {
687
153
      MI->flat_insn->detail->x86
688
153
        .operands[MI->flat_insn->detail->x86.op_count]
689
153
        .mem.segment = X86_register_map(reg);
690
153
    }
691
153
  }
692
693
3.50k
  SStream_concat0(O, "[");
694
695
3.50k
  if (MCOperand_isImm(DispSpec)) {
696
3.50k
    int64_t imm = MCOperand_getImm(DispSpec);
697
3.50k
    if (MI->csh->detail_opt)
698
3.50k
      MI->flat_insn->detail->x86
699
3.50k
        .operands[MI->flat_insn->detail->x86.op_count]
700
3.50k
        .mem.disp = imm;
701
702
3.50k
    if (imm < 0)
703
1.10k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
2.40k
    else
705
2.40k
      printImm(MI, O, imm, true);
706
3.50k
  }
707
708
3.50k
  SStream_concat0(O, "]");
709
710
3.50k
  if (MI->csh->detail_opt)
711
3.50k
    MI->flat_insn->detail->x86.op_count++;
712
713
3.50k
  if (MI->op1_size == 0)
714
3.50k
    MI->op1_size = MI->x86opsize;
715
3.50k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
15.3k
{
719
15.3k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
15.3k
  printImm(MI, O, val, true);
722
723
15.3k
  if (MI->csh->detail_opt) {
724
15.3k
#ifndef CAPSTONE_DIET
725
15.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
15.3k
#endif
727
728
15.3k
    MI->flat_insn->detail->x86
729
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
730
15.3k
      .type = X86_OP_IMM;
731
15.3k
    MI->flat_insn->detail->x86
732
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
733
15.3k
      .imm = val;
734
15.3k
    MI->flat_insn->detail->x86
735
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
736
15.3k
      .size = 1;
737
738
15.3k
#ifndef CAPSTONE_DIET
739
15.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
15.3k
            &MI->flat_insn->detail->x86.eflags);
741
15.3k
    MI->flat_insn->detail->x86
742
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
743
15.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
15.3k
#endif
745
746
15.3k
    MI->flat_insn->detail->x86.op_count++;
747
15.3k
  }
748
15.3k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
2.00k
{
752
2.00k
  SStream_concat0(O, "byte ptr ");
753
2.00k
  MI->x86opsize = 1;
754
2.00k
  printMemOffset(MI, OpNo, O);
755
2.00k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
435
{
759
435
  SStream_concat0(O, "word ptr ");
760
435
  MI->x86opsize = 2;
761
435
  printMemOffset(MI, OpNo, O);
762
435
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
1.00k
{
766
1.00k
  SStream_concat0(O, "dword ptr ");
767
1.00k
  MI->x86opsize = 4;
768
1.00k
  printMemOffset(MI, OpNo, O);
769
1.00k
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
64
{
773
64
  SStream_concat0(O, "qword ptr ");
774
64
  MI->x86opsize = 8;
775
64
  printMemOffset(MI, OpNo, O);
776
64
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
297k
{
782
297k
  x86_reg reg, reg2;
783
297k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
297k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
297k
  X86_lockrep(MI, O);
794
297k
  printInstruction(MI, O);
795
796
297k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
297k
  if (MI->csh->detail_opt) {
798
297k
#ifndef CAPSTONE_DIET
799
297k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
297k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
297k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
36.3k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
36.3k
        &(MI->flat_insn->detail->x86.operands[0]),
808
36.3k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
36.3k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
36.3k
                .operands) -
811
36.3k
           1));
812
36.3k
      MI->flat_insn->detail->x86.operands[0].type =
813
36.3k
        X86_OP_REG;
814
36.3k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
36.3k
      MI->flat_insn->detail->x86.operands[0].size =
816
36.3k
        MI->csh->regsize_map[reg];
817
36.3k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
36.3k
      MI->flat_insn->detail->x86.op_count++;
819
261k
    } else {
820
261k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
261k
            &access1, &reg2, &access2)) {
822
5.89k
        MI->flat_insn->detail->x86.operands[0].type =
823
5.89k
          X86_OP_REG;
824
5.89k
        MI->flat_insn->detail->x86.operands[0].reg =
825
5.89k
          reg;
826
5.89k
        MI->flat_insn->detail->x86.operands[0].size =
827
5.89k
          MI->csh->regsize_map[reg];
828
5.89k
        MI->flat_insn->detail->x86.operands[0].access =
829
5.89k
          access1;
830
5.89k
        MI->flat_insn->detail->x86.operands[1].type =
831
5.89k
          X86_OP_REG;
832
5.89k
        MI->flat_insn->detail->x86.operands[1].reg =
833
5.89k
          reg2;
834
5.89k
        MI->flat_insn->detail->x86.operands[1].size =
835
5.89k
          MI->csh->regsize_map[reg2];
836
5.89k
        MI->flat_insn->detail->x86.operands[1].access =
837
5.89k
          access2;
838
5.89k
        MI->flat_insn->detail->x86.op_count = 2;
839
5.89k
      }
840
261k
    }
841
842
297k
#ifndef CAPSTONE_DIET
843
297k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
297k
            &MI->flat_insn->detail->x86.eflags);
845
297k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
297k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
297k
#endif
848
297k
  }
849
850
297k
  if (MI->op1_size == 0 && reg)
851
27.9k
    MI->op1_size = MI->csh->regsize_map[reg];
852
297k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
19.9k
{
858
19.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
19.9k
  if (MCOperand_isImm(Op)) {
860
19.9k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
19.9k
            MI->address;
862
19.9k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
19.9k
    if (MI->csh->mode != CS_MODE_64) {
866
14.0k
      imm = imm & 0xffffffff;
867
14.0k
    }
868
869
19.9k
    printImm(MI, O, imm, true);
870
871
19.9k
    if (MI->csh->detail_opt) {
872
19.9k
#ifndef CAPSTONE_DIET
873
19.9k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
19.9k
#endif
875
876
19.9k
      MI->flat_insn->detail->x86
877
19.9k
        .operands[MI->flat_insn->detail->x86.op_count]
878
19.9k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
19.9k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
19.9k
      else if (opsize > 0)
888
450
        MI->flat_insn->detail->x86
889
450
          .operands[MI->flat_insn->detail->x86
890
450
                .op_count]
891
450
          .size = opsize;
892
19.4k
      else
893
19.4k
        MI->flat_insn->detail->x86
894
19.4k
          .operands[MI->flat_insn->detail->x86
895
19.4k
                .op_count]
896
19.4k
          .size = MI->imm_size;
897
19.9k
      MI->flat_insn->detail->x86
898
19.9k
        .operands[MI->flat_insn->detail->x86.op_count]
899
19.9k
        .imm = imm;
900
901
19.9k
#ifndef CAPSTONE_DIET
902
19.9k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
19.9k
              &MI->flat_insn->detail->x86.eflags);
904
19.9k
      MI->flat_insn->detail->x86
905
19.9k
        .operands[MI->flat_insn->detail->x86.op_count]
906
19.9k
        .access =
907
19.9k
        access[MI->flat_insn->detail->x86.op_count];
908
19.9k
#endif
909
910
19.9k
      MI->flat_insn->detail->x86.op_count++;
911
19.9k
    }
912
913
19.9k
    if (MI->op1_size == 0)
914
19.9k
      MI->op1_size = MI->imm_size;
915
19.9k
  }
916
19.9k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
289k
{
920
289k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
289k
  if (MCOperand_isReg(Op)) {
923
251k
    unsigned int reg = MCOperand_getReg(Op);
924
925
251k
    printRegName(O, reg);
926
251k
    if (MI->csh->detail_opt) {
927
251k
      if (MI->csh->doing_mem) {
928
30.4k
        MI->flat_insn->detail->x86
929
30.4k
          .operands[MI->flat_insn->detail->x86
930
30.4k
                .op_count]
931
30.4k
          .mem.base = X86_register_map(reg);
932
220k
      } else {
933
220k
#ifndef CAPSTONE_DIET
934
220k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
220k
#endif
936
937
220k
        MI->flat_insn->detail->x86
938
220k
          .operands[MI->flat_insn->detail->x86
939
220k
                .op_count]
940
220k
          .type = X86_OP_REG;
941
220k
        MI->flat_insn->detail->x86
942
220k
          .operands[MI->flat_insn->detail->x86
943
220k
                .op_count]
944
220k
          .reg = X86_register_map(reg);
945
220k
        MI->flat_insn->detail->x86
946
220k
          .operands[MI->flat_insn->detail->x86
947
220k
                .op_count]
948
220k
          .size =
949
220k
          MI->csh->regsize_map[X86_register_map(
950
220k
            reg)];
951
952
220k
#ifndef CAPSTONE_DIET
953
220k
        get_op_access(
954
220k
          MI->csh, MCInst_getOpcode(MI), access,
955
220k
          &MI->flat_insn->detail->x86.eflags);
956
220k
        MI->flat_insn->detail->x86
957
220k
          .operands[MI->flat_insn->detail->x86
958
220k
                .op_count]
959
220k
          .access =
960
220k
          access[MI->flat_insn->detail->x86
961
220k
                   .op_count];
962
220k
#endif
963
964
220k
        MI->flat_insn->detail->x86.op_count++;
965
220k
      }
966
251k
    }
967
968
251k
    if (MI->op1_size == 0)
969
132k
      MI->op1_size =
970
132k
        MI->csh->regsize_map[X86_register_map(reg)];
971
251k
  } else if (MCOperand_isImm(Op)) {
972
38.6k
    uint8_t encsize;
973
38.6k
    int64_t imm = MCOperand_getImm(Op);
974
38.6k
    uint8_t opsize =
975
38.6k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
38.6k
    if (opsize == 1) // print 1 byte immediate in positive form
978
17.6k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
38.6k
    switch (MI->flat_insn->id) {
982
20.9k
    default:
983
20.9k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
20.9k
      break;
985
986
222
    case X86_INS_MOVABS:
987
6.13k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
6.13k
      printImm(MI, O, imm, true);
990
6.13k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
306
    case X86_INS_LCALL:
1001
1.10k
    case X86_INS_LJMP:
1002
1.10k
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
1.10k
      if (OpNo == 1) { // ptr16 part
1005
550
        imm = imm & 0xffff;
1006
550
        opsize = 2;
1007
550
      } else
1008
550
        opsize = 4;
1009
1.10k
      printImm(MI, O, imm, true);
1010
1.10k
      break;
1011
1012
2.93k
    case X86_INS_AND:
1013
5.73k
    case X86_INS_OR:
1014
8.05k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
8.05k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
784
        printImm(MI, O, imm, true);
1018
7.27k
      else {
1019
7.27k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
7.27k
              imm;
1021
7.27k
        printImm(MI, O, imm, true);
1022
7.27k
      }
1023
8.05k
      break;
1024
1025
1.92k
    case X86_INS_RET:
1026
2.40k
    case X86_INS_RETF:
1027
      // RET imm16
1028
2.40k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
138
        printImm(MI, O, imm, true);
1030
2.26k
      else {
1031
2.26k
        imm = 0xffff & imm;
1032
2.26k
        printImm(MI, O, imm, true);
1033
2.26k
      }
1034
2.40k
      break;
1035
38.6k
    }
1036
1037
38.6k
    if (MI->csh->detail_opt) {
1038
38.6k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
38.6k
      } else {
1044
38.6k
#ifndef CAPSTONE_DIET
1045
38.6k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
38.6k
#endif
1047
1048
38.6k
        MI->flat_insn->detail->x86
1049
38.6k
          .operands[MI->flat_insn->detail->x86
1050
38.6k
                .op_count]
1051
38.6k
          .type = X86_OP_IMM;
1052
38.6k
        if (opsize > 0) {
1053
33.9k
          MI->flat_insn->detail->x86
1054
33.9k
            .operands[MI->flat_insn->detail
1055
33.9k
                  ->x86.op_count]
1056
33.9k
            .size = opsize;
1057
33.9k
          MI->flat_insn->detail->x86.encoding
1058
33.9k
            .imm_size = encsize;
1059
33.9k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
4.64k
             0) {
1061
1.45k
          if (MI->flat_insn->id !=
1062
1.45k
                X86_INS_LCALL &&
1063
1.45k
              MI->flat_insn->id != X86_INS_LJMP) {
1064
1.45k
            MI->flat_insn->detail->x86
1065
1.45k
              .operands[MI->flat_insn
1066
1.45k
                    ->detail
1067
1.45k
                    ->x86
1068
1.45k
                    .op_count]
1069
1.45k
              .size =
1070
1.45k
              MI->flat_insn->detail
1071
1.45k
                ->x86
1072
1.45k
                .operands[0]
1073
1.45k
                .size;
1074
1.45k
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
1.45k
        } else
1082
3.19k
          MI->flat_insn->detail->x86
1083
3.19k
            .operands[MI->flat_insn->detail
1084
3.19k
                  ->x86.op_count]
1085
3.19k
            .size = MI->imm_size;
1086
38.6k
        MI->flat_insn->detail->x86
1087
38.6k
          .operands[MI->flat_insn->detail->x86
1088
38.6k
                .op_count]
1089
38.6k
          .imm = imm;
1090
1091
38.6k
#ifndef CAPSTONE_DIET
1092
38.6k
        get_op_access(
1093
38.6k
          MI->csh, MCInst_getOpcode(MI), access,
1094
38.6k
          &MI->flat_insn->detail->x86.eflags);
1095
38.6k
        MI->flat_insn->detail->x86
1096
38.6k
          .operands[MI->flat_insn->detail->x86
1097
38.6k
                .op_count]
1098
38.6k
          .access =
1099
38.6k
          access[MI->flat_insn->detail->x86
1100
38.6k
                   .op_count];
1101
38.6k
#endif
1102
1103
38.6k
        MI->flat_insn->detail->x86.op_count++;
1104
38.6k
      }
1105
38.6k
    }
1106
38.6k
  }
1107
289k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
120k
{
1111
120k
  bool NeedPlus = false;
1112
120k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
120k
  uint64_t ScaleVal =
1114
120k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
120k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
120k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
120k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
120k
  int reg;
1119
1120
120k
  if (MI->csh->detail_opt) {
1121
120k
#ifndef CAPSTONE_DIET
1122
120k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
120k
#endif
1124
1125
120k
    MI->flat_insn->detail->x86
1126
120k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
120k
      .type = X86_OP_MEM;
1128
120k
    MI->flat_insn->detail->x86
1129
120k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
120k
      .size = MI->x86opsize;
1131
120k
    MI->flat_insn->detail->x86
1132
120k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
120k
      .mem.segment = X86_REG_INVALID;
1134
120k
    MI->flat_insn->detail->x86
1135
120k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
120k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
120k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
120k
      MI->flat_insn->detail->x86
1139
120k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
120k
        .mem.index =
1141
120k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
120k
    }
1143
120k
    MI->flat_insn->detail->x86
1144
120k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
120k
      .mem.scale = (int)ScaleVal;
1146
120k
    MI->flat_insn->detail->x86
1147
120k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
120k
      .mem.disp = 0;
1149
1150
120k
#ifndef CAPSTONE_DIET
1151
120k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
120k
            &MI->flat_insn->detail->x86.eflags);
1153
120k
    MI->flat_insn->detail->x86
1154
120k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
120k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
120k
#endif
1157
120k
  }
1158
1159
  // If this has a segment register, print it.
1160
120k
  reg = MCOperand_getReg(SegReg);
1161
120k
  if (reg) {
1162
3.02k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
3.02k
    if (MI->csh->detail_opt) {
1164
3.02k
      MI->flat_insn->detail->x86
1165
3.02k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
3.02k
        .mem.segment = X86_register_map(reg);
1167
3.02k
    }
1168
3.02k
    SStream_concat0(O, ":");
1169
3.02k
  }
1170
1171
120k
  SStream_concat0(O, "[");
1172
1173
120k
  if (MCOperand_getReg(BaseReg)) {
1174
118k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
118k
    NeedPlus = true;
1176
118k
  }
1177
1178
120k
  if (MCOperand_getReg(IndexReg) &&
1179
27.1k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
26.3k
    if (NeedPlus)
1181
26.2k
      SStream_concat0(O, " + ");
1182
26.3k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
26.3k
    if (ScaleVal != 1)
1184
4.64k
      SStream_concat(O, "*%u", ScaleVal);
1185
26.3k
    NeedPlus = true;
1186
26.3k
  }
1187
1188
120k
  if (MCOperand_isImm(DispSpec)) {
1189
120k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
120k
    if (MI->csh->detail_opt)
1191
120k
      MI->flat_insn->detail->x86
1192
120k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
120k
        .mem.disp = DispVal;
1194
120k
    if (DispVal) {
1195
35.2k
      if (NeedPlus) {
1196
33.2k
        if (DispVal < 0) {
1197
14.9k
          SStream_concat0(O, " - ");
1198
14.9k
          printImm(MI, O, -DispVal, true);
1199
18.2k
        } else {
1200
18.2k
          SStream_concat0(O, " + ");
1201
18.2k
          printImm(MI, O, DispVal, true);
1202
18.2k
        }
1203
33.2k
      } else {
1204
        // memory reference to an immediate address
1205
1.95k
        if (MI->csh->mode == CS_MODE_64)
1206
73
          MI->op1_size = 8;
1207
1.95k
        if (DispVal < 0) {
1208
660
          printImm(MI, O,
1209
660
             arch_masks[MI->csh->mode] &
1210
660
               DispVal,
1211
660
             true);
1212
1.29k
        } else {
1213
1.29k
          printImm(MI, O, DispVal, true);
1214
1.29k
        }
1215
1.95k
      }
1216
1217
85.7k
    } else {
1218
      // DispVal = 0
1219
85.7k
      if (!NeedPlus) // [0]
1220
87
        SStream_concat0(O, "0");
1221
85.7k
    }
1222
120k
  }
1223
1224
120k
  SStream_concat0(O, "]");
1225
1226
120k
  if (MI->csh->detail_opt)
1227
120k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
120k
  if (MI->op1_size == 0)
1230
79.3k
    MI->op1_size = MI->x86opsize;
1231
120k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
3.67k
{
1235
3.67k
  switch (MI->Opcode) {
1236
298
  default:
1237
298
    break;
1238
524
  case X86_LEA16r:
1239
524
    MI->x86opsize = 2;
1240
524
    break;
1241
510
  case X86_LEA32r:
1242
1.03k
  case X86_LEA64_32r:
1243
1.03k
    MI->x86opsize = 4;
1244
1.03k
    break;
1245
121
  case X86_LEA64r:
1246
121
    MI->x86opsize = 8;
1247
121
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
190
  case X86_BNDCL32rm:
1250
473
  case X86_BNDCN32rm:
1251
571
  case X86_BNDCU32rm:
1252
972
  case X86_BNDSTXmr:
1253
1.28k
  case X86_BNDLDXrm:
1254
1.37k
  case X86_BNDCL64rm:
1255
1.49k
  case X86_BNDCN64rm:
1256
1.70k
  case X86_BNDCU64rm:
1257
1.70k
    MI->x86opsize = 16;
1258
1.70k
    break;
1259
3.67k
#endif
1260
3.67k
  }
1261
1262
3.67k
  printMemReference(MI, OpNo, O);
1263
3.67k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif