Coverage Report

Created: 2025-10-12 06:32

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
33.9k
{
38
33.9k
  SStream ss;
39
33.9k
  char *p, *p2, tmp[8];
40
33.9k
  unsigned int unit = 0;
41
33.9k
  int i;
42
33.9k
  cs_tms320c64x *tms320c64x;
43
44
33.9k
  if (mci->csh->detail) {
45
33.9k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
33.9k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
33.9k
      switch(insn->detail->groups[i]) {
49
8.28k
        case TMS320C64X_GRP_FUNIT_D:
50
8.28k
          unit = TMS320C64X_FUNIT_D;
51
8.28k
          break;
52
6.62k
        case TMS320C64X_GRP_FUNIT_L:
53
6.62k
          unit = TMS320C64X_FUNIT_L;
54
6.62k
          break;
55
2.26k
        case TMS320C64X_GRP_FUNIT_M:
56
2.26k
          unit = TMS320C64X_FUNIT_M;
57
2.26k
          break;
58
15.4k
        case TMS320C64X_GRP_FUNIT_S:
59
15.4k
          unit = TMS320C64X_FUNIT_S;
60
15.4k
          break;
61
1.32k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.32k
          unit = TMS320C64X_FUNIT_NO;
63
1.32k
          break;
64
33.9k
      }
65
33.9k
      if (unit != 0)
66
33.9k
        break;
67
33.9k
    }
68
33.9k
    tms320c64x->funit.unit = unit;
69
70
33.9k
    SStream_Init(&ss);
71
33.9k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
21.7k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
33.9k
    p = strchr(insn_asm, '\t');
75
33.9k
    if (p != NULL)
76
33.2k
      *p++ = '\0';
77
78
33.9k
    SStream_concat0(&ss, insn_asm);
79
33.9k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
27.5k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
20.8k
        p2--;
82
6.72k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
6.72k
      if (*p2 == 'a')
87
3.76k
        strcpy(tmp, "1T");
88
2.95k
      else
89
2.95k
        strcpy(tmp, "2T");
90
27.2k
    } else {
91
27.2k
      tmp[0] = '\0';
92
27.2k
    }
93
33.9k
    switch(tms320c64x->funit.unit) {
94
8.28k
      case TMS320C64X_FUNIT_D:
95
8.28k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
8.28k
        break;
97
6.62k
      case TMS320C64X_FUNIT_L:
98
6.62k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
6.62k
        break;
100
2.26k
      case TMS320C64X_FUNIT_M:
101
2.26k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.26k
        break;
103
15.4k
      case TMS320C64X_FUNIT_S:
104
15.4k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
15.4k
        break;
106
33.9k
    }
107
33.9k
    if (tms320c64x->funit.crosspath > 0)
108
9.69k
      SStream_concat0(&ss, "X");
109
110
33.9k
    if (p != NULL)
111
33.2k
      SStream_concat(&ss, "\t%s", p);
112
113
33.9k
    if (tms320c64x->parallel != 0)
114
16.1k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
33.9k
    strcpy(insn_asm, ss.buffer);
118
33.9k
  }
119
33.9k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
62.8k
{
129
62.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
62.8k
  unsigned reg;
131
132
62.8k
  if (MCOperand_isReg(Op)) {
133
44.6k
    reg = MCOperand_getReg(Op);
134
44.6k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.14k
      switch(reg) {
136
164
        case TMS320C64X_REG_EFR:
137
164
          SStream_concat0(O, "EFR");
138
164
          break;
139
309
        case TMS320C64X_REG_IFR:
140
309
          SStream_concat0(O, "IFR");
141
309
          break;
142
674
        default:
143
674
          SStream_concat0(O, getRegisterName(reg));
144
674
          break;
145
1.14k
      }
146
43.5k
    } else {
147
43.5k
      SStream_concat0(O, getRegisterName(reg));
148
43.5k
    }
149
150
44.6k
    if (MI->csh->detail) {
151
44.6k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
44.6k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
44.6k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
44.6k
    }
155
44.6k
  } else if (MCOperand_isImm(Op)) {
156
18.2k
    int64_t Imm = MCOperand_getImm(Op);
157
158
18.2k
    if (Imm >= 0) {
159
15.2k
      if (Imm > HEX_THRESHOLD)
160
9.70k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
5.55k
      else
162
5.55k
        SStream_concat(O, "%"PRIu64, Imm);
163
15.2k
    } else {
164
2.94k
      if (Imm < -HEX_THRESHOLD)
165
2.73k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
202
      else
167
202
        SStream_concat(O, "-%"PRIu64, -Imm);
168
2.94k
    }
169
170
18.2k
    if (MI->csh->detail) {
171
18.2k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
18.2k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
18.2k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
18.2k
    }
175
18.2k
  }
176
62.8k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
3.76k
{
180
3.76k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
3.76k
  int64_t Val = MCOperand_getImm(Op);
182
3.76k
  unsigned scaled, base, offset, mode, unit;
183
3.76k
  cs_tms320c64x *tms320c64x;
184
3.76k
  char st, nd;
185
186
3.76k
  scaled = (Val >> 19) & 1;
187
3.76k
  base = (Val >> 12) & 0x7f;
188
3.76k
  offset = (Val >> 5) & 0x7f;
189
3.76k
  mode = (Val >> 1) & 0xf;
190
3.76k
  unit = Val & 1;
191
192
3.76k
  if (scaled) {
193
3.43k
    st = '[';
194
3.43k
    nd = ']';
195
3.43k
  } else {
196
329
    st = '(';
197
329
    nd = ')';
198
329
  }
199
200
3.76k
  switch(mode) {
201
311
    case 0:
202
311
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
311
      break;
204
424
    case 1:
205
424
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
424
      break;
207
200
    case 4:
208
200
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
200
      break;
210
389
    case 5:
211
389
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
389
      break;
213
225
    case 8:
214
225
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
225
      break;
216
505
    case 9:
217
505
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
505
      break;
219
346
    case 10:
220
346
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
346
      break;
222
381
    case 11:
223
381
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
381
      break;
225
232
    case 12:
226
232
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
232
      break;
228
342
    case 13:
229
342
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
342
      break;
231
276
    case 14:
232
276
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
276
      break;
234
136
    case 15:
235
136
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
136
      break;
237
3.76k
  }
238
239
3.76k
  if (MI->csh->detail) {
240
3.76k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
3.76k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
3.76k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
3.76k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
3.76k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
3.76k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
3.76k
    switch(mode) {
248
311
      case 0:
249
311
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
311
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
311
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
311
        break;
253
424
      case 1:
254
424
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
424
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
424
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
424
        break;
258
200
      case 4:
259
200
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
200
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
200
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
200
        break;
263
389
      case 5:
264
389
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
389
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
389
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
389
        break;
268
225
      case 8:
269
225
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
225
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
225
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
225
        break;
273
505
      case 9:
274
505
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
505
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
505
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
505
        break;
278
346
      case 10:
279
346
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
346
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
346
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
346
        break;
283
381
      case 11:
284
381
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
381
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
381
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
381
        break;
288
232
      case 12:
289
232
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
232
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
232
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
232
        break;
293
342
      case 13:
294
342
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
342
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
342
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
342
        break;
298
276
      case 14:
299
276
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
276
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
276
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
276
        break;
303
136
      case 15:
304
136
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
136
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
136
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
136
        break;
308
3.76k
    }
309
3.76k
    tms320c64x->op_count++;
310
3.76k
  }
311
3.76k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
2.95k
{
315
2.95k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
2.95k
  int64_t Val = MCOperand_getImm(Op);
317
2.95k
  uint16_t offset;
318
2.95k
  unsigned basereg;
319
2.95k
  cs_tms320c64x *tms320c64x;
320
321
2.95k
  basereg = Val & 0x7f;
322
2.95k
  offset = (Val >> 7) & 0x7fff;
323
2.95k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
2.95k
  if (MI->csh->detail) {
326
2.95k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
2.95k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
2.95k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
2.95k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
2.95k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
2.95k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
2.95k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
2.95k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
2.95k
    tms320c64x->op_count++;
336
2.95k
  }
337
2.95k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
9.66k
{
341
9.66k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
9.66k
  unsigned reg = MCOperand_getReg(Op);
343
9.66k
  cs_tms320c64x *tms320c64x;
344
345
9.66k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
9.66k
  if (MI->csh->detail) {
348
9.66k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
9.66k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
9.66k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
9.66k
    tms320c64x->op_count++;
353
9.66k
  }
354
9.66k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
33.9k
{
358
33.9k
  unsigned opcode = MCInst_getOpcode(MI);
359
33.9k
  MCOperand *op;
360
361
33.9k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
45
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
325
    case TMS320C64x_ADD_l1_irr:
366
453
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
863
    case TMS320C64x_ADD_s1_irr:
369
863
      if ((MCInst_getNumOperands(MI) == 3) &&
370
863
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
863
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
863
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
863
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
151
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
151
        op = MCInst_getOperand(MI, 2);
377
151
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
151
        SStream_concat0(O, "SUB\t");
380
151
        printOperand(MI, 1, O);
381
151
        SStream_concat0(O, ", ");
382
151
        printOperand(MI, 2, O);
383
151
        SStream_concat0(O, ", ");
384
151
        printOperand(MI, 0, O);
385
386
151
        return true;
387
151
      }
388
712
      break;
389
33.9k
  }
390
33.7k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
21
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
274
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
495
    case TMS320C64x_ADD_l1_irr:
397
548
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
642
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.04k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.13k
    case TMS320C64x_OR_s1_irr:
404
1.13k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.13k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.13k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.13k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.13k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
90
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
90
        MI->size--;
412
413
90
        SStream_concat0(O, "MV\t");
414
90
        printOperand(MI, 1, O);
415
90
        SStream_concat0(O, ", ");
416
90
        printOperand(MI, 0, O);
417
418
90
        return true;
419
90
      }
420
1.04k
      break;
421
33.7k
  }
422
33.7k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
37
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
105
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
575
    case TMS320C64x_XOR_s1_irr:
429
575
      if ((MCInst_getNumOperands(MI) == 3) &&
430
575
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
575
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
575
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
575
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
37
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
37
        MI->size--;
437
438
37
        SStream_concat0(O, "NOT\t");
439
37
        printOperand(MI, 1, O);
440
37
        SStream_concat0(O, ", ");
441
37
        printOperand(MI, 0, O);
442
443
37
        return true;
444
37
      }
445
538
      break;
446
33.7k
  }
447
33.6k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
227
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
551
    case TMS320C64x_MVK_l2_ir:
452
551
      if ((MCInst_getNumOperands(MI) == 2) &&
453
551
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
551
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
551
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
103
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
103
        MI->size--;
459
460
103
        SStream_concat0(O, "ZERO\t");
461
103
        printOperand(MI, 0, O);
462
463
103
        return true;
464
103
      }
465
448
      break;
466
33.6k
  }
467
33.5k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
101
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
141
    case TMS320C64x_SUB_s1_rrr:
472
141
      if ((MCInst_getNumOperands(MI) == 3) &&
473
141
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
141
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
141
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
141
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
58
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
58
        MI->size -= 2;
480
481
58
        SStream_concat0(O, "ZERO\t");
482
58
        printOperand(MI, 0, O);
483
484
58
        return true;
485
58
      }
486
83
      break;
487
33.5k
  }
488
33.5k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
58
    case TMS320C64x_SUB_l1_irr:
491
292
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
401
    case TMS320C64x_SUB_s1_irr:
494
401
      if ((MCInst_getNumOperands(MI) == 3) &&
495
401
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
401
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
401
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
401
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
89
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
89
        MI->size--;
502
503
89
        SStream_concat0(O, "NEG\t");
504
89
        printOperand(MI, 1, O);
505
89
        SStream_concat0(O, ", ");
506
89
        printOperand(MI, 0, O);
507
508
89
        return true;
509
89
      }
510
312
      break;
511
33.5k
  }
512
33.4k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
235
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
513
    case TMS320C64x_PACKLH2_s1_rrr:
517
513
      if ((MCInst_getNumOperands(MI) == 3) &&
518
513
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
513
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
513
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
513
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
41
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
41
        MI->size--;
525
526
41
        SStream_concat0(O, "SWAP2\t");
527
41
        printOperand(MI, 1, O);
528
41
        SStream_concat0(O, ", ");
529
41
        printOperand(MI, 0, O);
530
531
41
        return true;
532
41
      }
533
472
      break;
534
33.4k
  }
535
33.3k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.32k
    case TMS320C64x_NOP_n:
539
1.32k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.32k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.32k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
267
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
267
        MI->size--;
545
546
267
        SStream_concat0(O, "IDLE");
547
548
267
        return true;
549
267
      }
550
1.06k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.06k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.06k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
456
        MI->size--;
555
556
456
        SStream_concat0(O, "NOP");
557
558
456
        return true;
559
456
      }
560
606
      break;
561
33.3k
  }
562
563
32.6k
  return false;
564
33.3k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
33.9k
{
568
33.9k
  if (!printAliasInstruction(MI, O, Info))
569
32.6k
    printInstruction(MI, O, Info);
570
33.9k
}
571
572
#endif