Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an AArch64 MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <stdio.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include <capstone/platform.h>
31
32
#include "../../Mapping.h"
33
#include "../../MCInst.h"
34
#include "../../MCInstPrinter.h"
35
#include "../../MCRegisterInfo.h"
36
#include "../../SStream.h"
37
#include "../../utils.h"
38
#include "AArch64AddressingModes.h"
39
#include "AArch64BaseInfo.h"
40
#include "AArch64DisassemblerExtension.h"
41
#include "AArch64InstPrinter.h"
42
#include "AArch64Linkage.h"
43
#include "AArch64Mapping.h"
44
45
#define GET_BANKEDREG_IMPL
46
#include "AArch64GenSystemOperands.inc"
47
48
396k
#define CONCAT(a, b) CONCAT_(a, b)
49
396k
#define CONCAT_(a, b) a##_##b
50
51
#define CONCATs(a, b) CONCATS(a, b)
52
#define CONCATS(a, b) a##b
53
54
#define DEBUG_TYPE "asm-printer"
55
56
// BEGIN Static declarations.
57
// These functions must be declared statically here, because they
58
// are also defined in the ARM module.
59
// If they are not static, we fail during linking.
60
61
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
62
            unsigned OpIdx, unsigned PrintMethodIdx,
63
            SStream *OS);
64
65
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
66
67
#define DECLARE_printComplexRotationOp(Angle, Remainder) \
68
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
69
    MCInst * MI, unsigned OpNo, SStream *O);
70
DECLARE_printComplexRotationOp(180, 90);
71
DECLARE_printComplexRotationOp(90, 0);
72
73
// END Static declarations.
74
75
#define GET_INSTRUCTION_NAME
76
#define PRINT_ALIAS_INSTR
77
#include "AArch64GenAsmWriter.inc"
78
79
void printRegName(SStream *OS, unsigned Reg)
80
640k
{
81
640k
  SStream_concat(OS, "%s%s", markup("<reg:"),
82
640k
           getRegisterName(Reg, AArch64_NoRegAltName));
83
640k
  SStream_concat0(OS, markup(">"));
84
640k
}
85
86
void printRegNameAlt(SStream *OS, unsigned Reg, unsigned AltIdx)
87
132k
{
88
132k
  SStream_concat(OS, "%s%s", markup("<reg:"),
89
132k
           getRegisterName(Reg, AltIdx));
90
132k
  SStream_concat0(OS, markup(">"));
91
132k
}
92
93
const char *getRegName(unsigned Reg)
94
0
{
95
0
  return getRegisterName(Reg, AArch64_NoRegAltName);
96
0
}
97
98
void printInst(MCInst *MI, uint64_t Address, const char *Annot, SStream *O)
99
313k
{
100
313k
  bool isAlias = false;
101
313k
  bool useAliasDetails = map_use_alias_details(MI);
102
313k
  map_set_fill_detail_ops(MI, useAliasDetails);
103
104
313k
  unsigned Opcode = MCInst_getOpcode(MI);
105
106
313k
  if (Opcode == AArch64_SYSxt) {
107
4.85k
    if (printSysAlias(MI, O)) {
108
2.74k
      isAlias = true;
109
2.74k
      MCInst_setIsAlias(MI, isAlias);
110
2.74k
      if (useAliasDetails)
111
2.74k
        return;
112
2.74k
    }
113
4.85k
  }
114
115
310k
  if (Opcode == AArch64_SYSPxt || Opcode == AArch64_SYSPxt_XZR) {
116
3.00k
    if (printSyspAlias(MI, O)) {
117
1.58k
      isAlias = true;
118
1.58k
      MCInst_setIsAlias(MI, isAlias);
119
1.58k
      if (useAliasDetails)
120
1.58k
        return;
121
1.58k
    }
122
3.00k
  }
123
124
  // RPRFM overlaps PRFM (reg), so try to print it as RPRFM here.
125
309k
  if ((Opcode == AArch64_PRFMroX) || (Opcode == AArch64_PRFMroW)) {
126
290
    if (printRangePrefetchAlias(MI, O, Annot)) {
127
0
      isAlias = true;
128
0
      MCInst_setIsAlias(MI, isAlias);
129
0
      if (useAliasDetails)
130
0
        return;
131
0
    }
132
290
  }
133
134
  // SBFM/UBFM should print to a nicer aliased form if possible.
135
309k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
136
305k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
137
5.39k
    MCOperand *Op0 = MCInst_getOperand(MI, (0));
138
5.39k
    MCOperand *Op1 = MCInst_getOperand(MI, (1));
139
5.39k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
140
5.39k
    MCOperand *Op3 = MCInst_getOperand(MI, (3));
141
142
5.39k
    bool IsSigned = (Opcode == AArch64_SBFMXri ||
143
2.29k
         Opcode == AArch64_SBFMWri);
144
5.39k
    bool Is64Bit = (Opcode == AArch64_SBFMXri ||
145
2.29k
        Opcode == AArch64_UBFMXri);
146
5.39k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 &&
147
4.10k
        MCOperand_isImm(Op3)) {
148
4.10k
      const char *AsmMnemonic = NULL;
149
150
4.10k
      switch (MCOperand_getImm(Op3)) {
151
1.95k
      default:
152
1.95k
        break;
153
1.95k
      case 7:
154
937
        if (IsSigned)
155
599
          AsmMnemonic = "sxtb";
156
338
        else if (!Is64Bit)
157
18
          AsmMnemonic = "uxtb";
158
937
        break;
159
727
      case 15:
160
727
        if (IsSigned)
161
208
          AsmMnemonic = "sxth";
162
519
        else if (!Is64Bit)
163
136
          AsmMnemonic = "uxth";
164
727
        break;
165
489
      case 31:
166
        // *xtw is only valid for signed 64-bit operations.
167
489
        if (Is64Bit && IsSigned)
168
411
          AsmMnemonic = "sxtw";
169
489
        break;
170
4.10k
      }
171
172
4.10k
      if (AsmMnemonic) {
173
1.37k
        SStream_concat(O, "%s", AsmMnemonic);
174
1.37k
        SStream_concat0(O, " ");
175
176
1.37k
        printRegName(O, MCOperand_getReg(Op0));
177
1.37k
        SStream_concat0(O, ", ");
178
1.37k
        printRegName(O, getWRegFromXReg(
179
1.37k
              MCOperand_getReg(Op1)));
180
1.37k
        if (detail_is_set(MI) && useAliasDetails) {
181
1.37k
          AArch64_set_detail_op_reg(
182
1.37k
            MI, 0, MCOperand_getReg(Op0));
183
1.37k
          AArch64_set_detail_op_reg(
184
1.37k
            MI, 1,
185
1.37k
            getWRegFromXReg(
186
1.37k
              MCOperand_getReg(Op1)));
187
1.37k
          if (strings_match(AsmMnemonic, "uxtb"))
188
18
            AArch64_get_detail_op(MI, -1)
189
18
              ->ext =
190
18
              AARCH64_EXT_UXTB;
191
1.35k
          else if (strings_match(AsmMnemonic,
192
1.35k
                     "sxtb"))
193
599
            AArch64_get_detail_op(MI, -1)
194
599
              ->ext =
195
599
              AARCH64_EXT_SXTB;
196
755
          else if (strings_match(AsmMnemonic,
197
755
                     "uxth"))
198
136
            AArch64_get_detail_op(MI, -1)
199
136
              ->ext =
200
136
              AARCH64_EXT_UXTH;
201
619
          else if (strings_match(AsmMnemonic,
202
619
                     "sxth"))
203
208
            AArch64_get_detail_op(MI, -1)
204
208
              ->ext =
205
208
              AARCH64_EXT_SXTH;
206
411
          else if (strings_match(AsmMnemonic,
207
411
                     "sxtw"))
208
411
            AArch64_get_detail_op(MI, -1)
209
411
              ->ext =
210
411
              AARCH64_EXT_SXTW;
211
0
          else
212
0
            AArch64_get_detail_op(MI, -1)
213
0
              ->ext =
214
0
              AARCH64_EXT_INVALID;
215
1.37k
        }
216
1.37k
        isAlias = true;
217
1.37k
        MCInst_setIsAlias(MI, isAlias);
218
1.37k
        if (useAliasDetails)
219
1.37k
          return;
220
0
        else
221
0
          goto add_real_detail;
222
1.37k
      }
223
4.10k
    }
224
225
    // All immediate shifts are aliases, implemented using the Bitfield
226
    // instruction. In all cases the immediate shift amount shift must be in
227
    // the range 0 to (reg.size -1).
228
4.02k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
229
4.02k
      const char *AsmMnemonic = NULL;
230
4.02k
      int shift = 0;
231
4.02k
      int64_t immr = MCOperand_getImm(Op2);
232
4.02k
      int64_t imms = MCOperand_getImm(Op3);
233
4.02k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F &&
234
117
          ((imms + 1) == immr)) {
235
73
        AsmMnemonic = "lsl";
236
73
        shift = 31 - imms;
237
3.95k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
238
1.19k
           ((imms + 1 == immr))) {
239
29
        AsmMnemonic = "lsl";
240
29
        shift = 63 - imms;
241
3.92k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
242
136
        AsmMnemonic = "lsr";
243
136
        shift = immr;
244
3.78k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
245
108
        AsmMnemonic = "lsr";
246
108
        shift = immr;
247
3.67k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
248
51
        AsmMnemonic = "asr";
249
51
        shift = immr;
250
3.62k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
251
1.53k
        AsmMnemonic = "asr";
252
1.53k
        shift = immr;
253
1.53k
      }
254
4.02k
      if (AsmMnemonic) {
255
1.93k
        SStream_concat(O, "%s", AsmMnemonic);
256
1.93k
        SStream_concat0(O, " ");
257
258
1.93k
        printRegName(O, MCOperand_getReg(Op0));
259
1.93k
        SStream_concat0(O, ", ");
260
1.93k
        printRegName(O, MCOperand_getReg(Op1));
261
1.93k
        SStream_concat(O, "%s%s#%d", ", ",
262
1.93k
                 markup("<imm:"), shift);
263
1.93k
        SStream_concat0(O, markup(">"));
264
1.93k
        if (detail_is_set(MI) && useAliasDetails) {
265
1.93k
          AArch64_set_detail_op_reg(
266
1.93k
            MI, 0, MCOperand_getReg(Op0));
267
1.93k
          AArch64_set_detail_op_reg(
268
1.93k
            MI, 1, MCOperand_getReg(Op1));
269
1.93k
          if (strings_match(AsmMnemonic, "lsl"))
270
102
            AArch64_get_detail_op(MI, -1)
271
102
              ->shift.type =
272
102
              AARCH64_SFT_LSL;
273
1.82k
          else if (strings_match(AsmMnemonic,
274
1.82k
                     "lsr"))
275
244
            AArch64_get_detail_op(MI, -1)
276
244
              ->shift.type =
277
244
              AARCH64_SFT_LSR;
278
1.58k
          else if (strings_match(AsmMnemonic,
279
1.58k
                     "asr"))
280
1.58k
            AArch64_get_detail_op(MI, -1)
281
1.58k
              ->shift.type =
282
1.58k
              AARCH64_SFT_ASR;
283
0
          else
284
0
            AArch64_get_detail_op(MI, -1)
285
0
              ->shift.type =
286
0
              AARCH64_SFT_INVALID;
287
1.93k
          AArch64_get_detail_op(MI, -1)
288
1.93k
            ->shift.value = shift;
289
1.93k
        }
290
1.93k
        isAlias = true;
291
1.93k
        MCInst_setIsAlias(MI, isAlias);
292
1.93k
        if (useAliasDetails)
293
1.93k
          return;
294
0
        else
295
0
          goto add_real_detail;
296
1.93k
      }
297
4.02k
    }
298
299
    // SBFIZ/UBFIZ aliases
300
2.09k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
301
746
      SStream_concat(O, "%s", (IsSigned ? "sbfiz" : "ubfiz"));
302
746
      SStream_concat0(O, " ");
303
304
746
      printRegName(O, MCOperand_getReg(Op0));
305
746
      SStream_concat0(O, ", ");
306
746
      printRegName(O, MCOperand_getReg(Op1));
307
746
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
308
746
      printUInt32Bang(O, (Is64Bit ? 64 : 32) -
309
746
               MCOperand_getImm(Op2));
310
746
      SStream_concat(O, "%s%s%s", markup(">"), ", ",
311
746
               markup("<imm:"));
312
746
      printInt64Bang(O, MCOperand_getImm(Op3) + 1);
313
746
      SStream_concat0(O, markup(">"));
314
746
      if (detail_is_set(MI) && useAliasDetails) {
315
746
        AArch64_set_detail_op_reg(
316
746
          MI, 0, MCOperand_getReg(Op0));
317
746
        AArch64_set_detail_op_reg(
318
746
          MI, 1, MCOperand_getReg(Op1));
319
746
        AArch64_set_detail_op_imm(
320
746
          MI, 2, AARCH64_OP_IMM,
321
746
          (Is64Bit ? 64 : 32) -
322
746
            MCOperand_getImm(Op2));
323
746
        AArch64_set_detail_op_imm(
324
746
          MI, 3, AARCH64_OP_IMM,
325
746
          MCOperand_getImm(Op3) + 1);
326
746
      }
327
746
      isAlias = true;
328
746
      MCInst_setIsAlias(MI, isAlias);
329
746
      if (useAliasDetails)
330
746
        return;
331
0
      else
332
0
        goto add_real_detail;
333
746
    }
334
335
    // Otherwise SBFX/UBFX is the preferred form
336
1.34k
    SStream_concat(O, "%s", (IsSigned ? "sbfx" : "ubfx"));
337
1.34k
    SStream_concat0(O, " ");
338
339
1.34k
    printRegName(O, MCOperand_getReg(Op0));
340
1.34k
    SStream_concat0(O, ", ");
341
1.34k
    printRegName(O, MCOperand_getReg(Op1));
342
1.34k
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
343
1.34k
    printInt64Bang(O, MCOperand_getImm(Op2));
344
1.34k
    SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
345
1.34k
    printInt64Bang(O, MCOperand_getImm(Op3) -
346
1.34k
            MCOperand_getImm(Op2) + 1);
347
1.34k
    SStream_concat0(O, markup(">"));
348
1.34k
    if (detail_is_set(MI) && useAliasDetails) {
349
1.34k
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
350
1.34k
      AArch64_set_detail_op_reg(MI, 1, MCOperand_getReg(Op1));
351
1.34k
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
352
1.34k
              MCOperand_getImm(Op2));
353
1.34k
      AArch64_set_detail_op_imm(
354
1.34k
        MI, 3, AARCH64_OP_IMM,
355
1.34k
        MCOperand_getImm(Op3) - MCOperand_getImm(Op2) +
356
1.34k
          1);
357
1.34k
    }
358
1.34k
    isAlias = true;
359
1.34k
    MCInst_setIsAlias(MI, isAlias);
360
1.34k
    if (useAliasDetails)
361
1.34k
      return;
362
0
    else
363
0
      goto add_real_detail;
364
1.34k
  }
365
366
303k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
367
1.74k
    isAlias = true;
368
1.74k
    MCInst_setIsAlias(MI, isAlias);
369
1.74k
    MCOperand *Op0 = MCInst_getOperand(MI, (0)); // Op1 == Op0
370
1.74k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
371
1.74k
    int ImmR = MCOperand_getImm(MCInst_getOperand(MI, (3)));
372
1.74k
    int ImmS = MCOperand_getImm(MCInst_getOperand(MI, (4)));
373
374
1.74k
    if ((MCOperand_getReg(Op2) == AArch64_WZR ||
375
1.58k
         MCOperand_getReg(Op2) == AArch64_XZR) &&
376
1.04k
        (ImmR == 0 || ImmS < ImmR) &&
377
696
        (AArch64_getFeatureBits(MI->csh->mode,
378
696
              AArch64_FeatureAll) ||
379
0
         AArch64_getFeatureBits(MI->csh->mode,
380
696
              AArch64_HasV8_2aOps))) {
381
      // BFC takes precedence over its entire range, sligtly differently
382
      // to BFI.
383
696
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
384
696
      int LSB = (BitWidth - ImmR) % BitWidth;
385
696
      int Width = ImmS + 1;
386
387
696
      SStream_concat0(O, "bfc ");
388
696
      printRegName(O, MCOperand_getReg(Op0));
389
696
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
390
696
               LSB);
391
696
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
392
696
               markup("<imm:"), Width);
393
696
      SStream_concat0(O, markup(">"));
394
696
      if (detail_is_set(MI) && useAliasDetails) {
395
696
        AArch64_set_detail_op_reg(
396
696
          MI, 0, MCOperand_getReg(Op0));
397
696
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
398
696
                LSB);
399
696
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
400
696
                Width);
401
696
      }
402
403
696
      if (useAliasDetails)
404
696
        return;
405
0
      else
406
0
        goto add_real_detail;
407
1.04k
    } else if (ImmS < ImmR) {
408
      // BFI alias
409
388
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
410
388
      int LSB = (BitWidth - ImmR) % BitWidth;
411
388
      int Width = ImmS + 1;
412
413
388
      SStream_concat0(O, "bfi ");
414
388
      printRegName(O, MCOperand_getReg(Op0));
415
388
      SStream_concat0(O, ", ");
416
388
      printRegName(O, MCOperand_getReg(Op2));
417
388
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
418
388
               LSB);
419
388
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
420
388
               markup("<imm:"), Width);
421
388
      SStream_concat0(O, markup(">"));
422
388
      if (detail_is_set(MI) && useAliasDetails) {
423
388
        AArch64_set_detail_op_reg(
424
388
          MI, 0, MCOperand_getReg(Op0));
425
388
        AArch64_set_detail_op_reg(
426
388
          MI, 2, MCOperand_getReg(Op2));
427
388
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
428
388
                LSB);
429
388
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
430
388
                Width);
431
388
      }
432
388
      if (useAliasDetails)
433
388
        return;
434
0
      else
435
0
        goto add_real_detail;
436
388
    }
437
438
659
    int LSB = ImmR;
439
659
    int Width = ImmS - ImmR + 1;
440
    // Otherwise BFXIL the preferred form
441
659
    SStream_concat0(O, "bfxil ");
442
659
    printRegName(O, MCOperand_getReg(Op0));
443
659
    SStream_concat0(O, ", ");
444
659
    printRegName(O, MCOperand_getReg(Op2));
445
659
    SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"), LSB);
446
659
    SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
447
659
             markup("<imm:"), Width);
448
659
    SStream_concat0(O, markup(">"));
449
659
    if (detail_is_set(MI) && useAliasDetails) {
450
659
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
451
659
      AArch64_set_detail_op_reg(MI, 2, MCOperand_getReg(Op2));
452
659
      AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM, LSB);
453
659
      AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM, Width);
454
659
    }
455
659
    if (useAliasDetails)
456
659
      return;
457
659
  }
458
459
  // Symbolic operands for MOVZ, MOVN and MOVK already imply a shift
460
  // (e.g. :gottprel_g1: is always going to be "lsl #16") so it should not be
461
  // printed.
462
302k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi ||
463
301k
       Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
464
2.11k
      MCOperand_isExpr(MCInst_getOperand(MI, (1)))) {
465
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 1));
466
0
    if (detail_is_set(MI) && useAliasDetails) {
467
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
468
0
              MCInst_getOpVal(MI, 1));
469
0
    }
470
0
  }
471
472
302k
  if ((Opcode == AArch64_MOVKXi || Opcode == AArch64_MOVKWi) &&
473
1.40k
      MCOperand_isExpr(MCInst_getOperand(MI, (2)))) {
474
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 2));
475
0
    if (detail_is_set(MI) && useAliasDetails) {
476
0
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
477
0
              MCInst_getOpVal(MI, 2));
478
0
    }
479
0
  }
480
481
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but
482
  // their domains overlap so they need to be prioritized. The chain is "MOVZ
483
  // lsl #0 > MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest
484
  // instruction that can represent the move is the MOV alias, and the rest
485
  // get printed normally.
486
302k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
487
940
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
488
940
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
489
940
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
490
940
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
491
940
    uint64_t Value =
492
940
      (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
493
940
      << Shift;
494
495
940
    if (AArch64_AM_isMOVZMovAlias(
496
940
          Value, Shift, Opcode == AArch64_MOVZXi ? 64 : 32)) {
497
866
      isAlias = true;
498
866
      MCInst_setIsAlias(MI, isAlias);
499
866
      SStream_concat0(O, "mov ");
500
866
      printRegName(O, MCOperand_getReg(
501
866
            MCInst_getOperand(MI, (0))));
502
866
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
503
866
      printInt64Bang(O, SignExtend64(Value, RegWidth));
504
866
      SStream_concat0(O, markup(">"));
505
866
      if (detail_is_set(MI) && useAliasDetails) {
506
866
        AArch64_set_detail_op_reg(
507
866
          MI, 0, MCInst_getOpVal(MI, 0));
508
866
        AArch64_set_detail_op_imm(
509
866
          MI, 1, AARCH64_OP_IMM,
510
866
          SignExtend64(Value, RegWidth));
511
866
      }
512
866
      if (useAliasDetails)
513
866
        return;
514
866
    }
515
940
  }
516
517
301k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
518
1.17k
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
519
1.17k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
520
1.17k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
521
1.17k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
522
1.17k
    uint64_t Value =
523
1.17k
      ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
524
1.17k
        << Shift);
525
1.17k
    if (RegWidth == 32)
526
436
      Value = Value & 0xffffffff;
527
528
1.17k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
529
990
      isAlias = true;
530
990
      MCInst_setIsAlias(MI, isAlias);
531
990
      SStream_concat0(O, "mov ");
532
990
      printRegName(O, MCOperand_getReg(
533
990
            MCInst_getOperand(MI, (0))));
534
990
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
535
990
      printInt64Bang(O, SignExtend64(Value, RegWidth));
536
990
      SStream_concat0(O, markup(">"));
537
990
      if (detail_is_set(MI) && useAliasDetails) {
538
990
        AArch64_set_detail_op_reg(
539
990
          MI, 0, MCInst_getOpVal(MI, 0));
540
990
        AArch64_set_detail_op_imm(
541
990
          MI, 1, AARCH64_OP_IMM,
542
990
          SignExtend64(Value, RegWidth));
543
990
      }
544
990
      if (useAliasDetails)
545
990
        return;
546
990
    }
547
1.17k
  }
548
549
300k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
550
3.49k
      (MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_XZR ||
551
1.54k
       MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_WZR) &&
552
2.34k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
553
2.34k
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
554
2.34k
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
555
2.34k
      MCOperand_getImm(MCInst_getOperand(MI, (2))), RegWidth);
556
2.34k
    if (!AArch64_AM_isAnyMOVWMovAlias(Value, RegWidth)) {
557
1.34k
      isAlias = true;
558
1.34k
      MCInst_setIsAlias(MI, isAlias);
559
1.34k
      SStream_concat0(O, "mov ");
560
1.34k
      printRegName(O, MCOperand_getReg(
561
1.34k
            MCInst_getOperand(MI, (0))));
562
1.34k
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
563
1.34k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
564
1.34k
      SStream_concat0(O, markup(">"));
565
1.34k
      if (detail_is_set(MI) && useAliasDetails) {
566
1.34k
        AArch64_set_detail_op_reg(
567
1.34k
          MI, 0, MCInst_getOpVal(MI, 0));
568
1.34k
        AArch64_set_detail_op_imm(
569
1.34k
          MI, 2, AARCH64_OP_IMM,
570
1.34k
          SignExtend64(Value, RegWidth));
571
1.34k
      }
572
1.34k
      if (useAliasDetails)
573
1.34k
        return;
574
1.34k
    }
575
2.34k
  }
576
577
298k
  if (Opcode == AArch64_SPACE) {
578
0
    isAlias = true;
579
0
    MCInst_setIsAlias(MI, isAlias);
580
0
    SStream_concat1(O, ' ');
581
0
    SStream_concat(O, "%s", " SPACE ");
582
0
    printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (1))));
583
0
    if (detail_is_set(MI) && useAliasDetails) {
584
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
585
0
              MCInst_getOpVal(MI, 1));
586
0
    }
587
0
    if (useAliasDetails)
588
0
      return;
589
0
  }
590
591
298k
  if (!isAlias)
592
298k
    isAlias |= printAliasInstr(MI, Address, O);
593
594
298k
add_real_detail:
595
298k
  MCInst_setIsAlias(MI, isAlias);
596
597
298k
  if (!isAlias || !useAliasDetails) {
598
264k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
599
264k
    if (isAlias)
600
0
      SStream_Close(O);
601
264k
    printInstruction(MI, Address, O);
602
264k
    if (isAlias)
603
0
      SStream_Open(O);
604
264k
  }
605
298k
}
606
607
bool printRangePrefetchAlias(MCInst *MI, SStream *O, const char *Annot)
608
290
{
609
290
  unsigned Opcode = MCInst_getOpcode(MI);
610
611
290
#ifndef NDEBUG
612
613
290
#endif
614
615
290
  unsigned PRFOp = MCOperand_getImm(MCInst_getOperand(MI, (0)));
616
290
  unsigned Mask = 0x18; // 0b11000
617
290
  if ((PRFOp & Mask) != Mask)
618
290
    return false; // Rt != '11xxx', it's a PRFM instruction.
619
620
0
  unsigned Rm = MCOperand_getReg(MCInst_getOperand(MI, (2)));
621
622
  // "Rm" must be a 64-bit GPR for RPRFM.
623
0
  if (MCRegisterInfo_getRegClass(MI->MRI, Rm))
624
0
    Rm = MCRegisterInfo_getMatchingSuperReg(
625
0
      MI->MRI, Rm, AArch64_sub_32,
626
0
      MCRegisterInfo_getRegClass(MI->MRI, Rm));
627
628
0
  unsigned SignExtend = MCOperand_getImm(
629
0
    MCInst_getOperand(MI, (3))); // encoded in "option<2>".
630
0
  unsigned Shift =
631
0
    MCOperand_getImm(MCInst_getOperand(MI, (4))); // encoded in "S".
632
633
0
  unsigned Option0 = (Opcode == AArch64_PRFMroX) ? 1 : 0;
634
635
  // encoded in "option<2>:option<0>:S:Rt<2:0>".
636
0
  unsigned RPRFOp = (SignExtend << 5) | (Option0 << 4) | (Shift << 3) |
637
0
        (PRFOp & 0x7);
638
639
0
  SStream_concat0(O, "rprfm ");
640
0
  const AArch64RPRFM_RPRFM *RPRFM =
641
0
    AArch64RPRFM_lookupRPRFMByEncoding(RPRFOp);
642
0
  if (RPRFM) {
643
0
    SStream_concat0(O, RPRFM->Name);
644
0
  } else {
645
0
    printUInt32Bang(O, RPRFOp);
646
0
    SStream_concat(O, ", ");
647
0
  }
648
0
  SStream_concat0(O, getRegisterName(Rm, AArch64_NoRegAltName));
649
0
  SStream_concat0(O, ", [");
650
0
  printOperand(MI, 1, O); // "Rn".
651
0
  SStream_concat0(O, "]");
652
653
0
  return true;
654
290
}
655
656
bool printSysAlias(MCInst *MI, SStream *O)
657
4.85k
{
658
4.85k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
659
4.85k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
660
4.85k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
661
4.85k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
662
663
4.85k
  unsigned Op1Val = MCOperand_getImm(Op1);
664
4.85k
  unsigned CnVal = MCOperand_getImm(Cn);
665
4.85k
  unsigned CmVal = MCOperand_getImm(Cm);
666
4.85k
  unsigned Op2Val = MCOperand_getImm(Op2);
667
668
4.85k
  uint16_t Encoding = Op2Val;
669
4.85k
  Encoding |= CmVal << 3;
670
4.85k
  Encoding |= CnVal << 7;
671
4.85k
  Encoding |= Op1Val << 11;
672
673
4.85k
  bool NeedsReg;
674
4.85k
  const char *Ins;
675
4.85k
  const char *Name;
676
677
4.85k
  if (CnVal == 7) {
678
3.93k
    switch (CmVal) {
679
172
    default:
680
172
      return false;
681
    // Maybe IC, maybe Prediction Restriction
682
757
    case 1:
683
757
      switch (Op1Val) {
684
118
      default:
685
118
        return false;
686
554
      case 0:
687
554
        goto Search_IC;
688
85
      case 3:
689
85
        goto Search_PRCTX;
690
757
      }
691
    // Prediction Restriction aliases
692
2.38k
    case 3: {
693
2.47k
Search_PRCTX:
694
2.47k
      if (Op1Val != 3 || CnVal != 7 || CmVal != 3)
695
162
        return false;
696
697
2.31k
      unsigned int Requires =
698
2.31k
        Op2Val == 6 ? AArch64_FeatureSPECRES2 :
699
2.31k
                AArch64_FeaturePredRes;
700
2.31k
      if (!(AArch64_getFeatureBits(MI->csh->mode,
701
2.31k
                 AArch64_FeatureAll) ||
702
0
            AArch64_getFeatureBits(MI->csh->mode, Requires)))
703
0
        return false;
704
705
2.31k
      NeedsReg = true;
706
2.31k
      switch (Op2Val) {
707
45
      default:
708
45
        return false;
709
761
      case 4:
710
761
        Ins = "cfp ";
711
761
        break;
712
1.08k
      case 5:
713
1.08k
        Ins = "dvp ";
714
1.08k
        break;
715
105
      case 6:
716
105
        Ins = "cosp ";
717
105
        break;
718
316
      case 7:
719
316
        Ins = "cpp ";
720
316
        break;
721
2.31k
      }
722
2.26k
      Name = "RCTX";
723
2.26k
    } break;
724
    // IC aliases
725
64
    case 5: {
726
618
Search_IC: {
727
618
  const AArch64IC_IC *IC = AArch64IC_lookupICByEncoding(Encoding);
728
618
  if (!IC ||
729
171
      !AArch64_testFeatureList(MI->csh->mode, IC->FeaturesRequired))
730
447
    return false;
731
171
  if (detail_is_set(MI)) {
732
171
    aarch64_sysop sysop = { 0 };
733
171
    sysop.reg = IC->SysReg;
734
171
    sysop.sub_type = AARCH64_OP_IC;
735
171
    AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
736
171
    AArch64_get_detail_op(MI, 0)->sysop = sysop;
737
171
    AArch64_inc_op_count(MI);
738
171
  }
739
740
171
  NeedsReg = IC->NeedsReg;
741
171
  Ins = "ic ";
742
171
  Name = IC->Name;
743
171
}
744
171
    } break;
745
    // DC aliases
746
12
    case 4:
747
123
    case 6:
748
168
    case 10:
749
210
    case 11:
750
245
    case 12:
751
347
    case 13:
752
425
    case 14: {
753
425
      const AArch64DC_DC *DC =
754
425
        AArch64DC_lookupDCByEncoding(Encoding);
755
425
      if (!DC || !AArch64_testFeatureList(
756
106
             MI->csh->mode, DC->FeaturesRequired))
757
319
        return false;
758
106
      if (detail_is_set(MI)) {
759
106
        aarch64_sysop sysop = { 0 };
760
106
        sysop.alias = DC->SysAlias;
761
106
        sysop.sub_type = AARCH64_OP_DC;
762
106
        AArch64_get_detail_op(MI, 0)->type =
763
106
          AARCH64_OP_SYSALIAS;
764
106
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
765
106
        AArch64_inc_op_count(MI);
766
106
      }
767
768
106
      NeedsReg = true;
769
106
      Ins = "dc ";
770
106
      Name = DC->Name;
771
106
    } break;
772
    // AT aliases
773
101
    case 8:
774
129
    case 9: {
775
129
      const AArch64AT_AT *AT =
776
129
        AArch64AT_lookupATByEncoding(Encoding);
777
129
      if (!AT || !AArch64_testFeatureList(
778
99
             MI->csh->mode, AT->FeaturesRequired))
779
30
        return false;
780
781
99
      if (detail_is_set(MI)) {
782
99
        aarch64_sysop sysop = { 0 };
783
99
        sysop.alias = AT->SysAlias;
784
99
        sysop.sub_type = AARCH64_OP_AT;
785
99
        AArch64_get_detail_op(MI, 0)->type =
786
99
          AARCH64_OP_SYSALIAS;
787
99
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
788
99
        AArch64_inc_op_count(MI);
789
99
      }
790
99
      NeedsReg = true;
791
99
      Ins = "at ";
792
99
      Name = AT->Name;
793
99
    } break;
794
3.93k
    }
795
3.93k
  } else if (CnVal == 8 || CnVal == 9) {
796
    // TLBI aliases
797
279
    const AArch64TLBI_TLBI *TLBI =
798
279
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
799
279
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
800
103
                  TLBI->FeaturesRequired))
801
176
      return false;
802
803
103
    if (detail_is_set(MI)) {
804
103
      aarch64_sysop sysop = { 0 };
805
103
      sysop.reg = TLBI->SysReg;
806
103
      sysop.sub_type = AARCH64_OP_TLBI;
807
103
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
808
103
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
809
103
      AArch64_inc_op_count(MI);
810
103
    }
811
103
    NeedsReg = TLBI->NeedsReg;
812
103
    Ins = "tlbi ";
813
103
    Name = TLBI->Name;
814
103
  } else
815
636
    return false;
816
817
5.49k
#define TMP_STR_LEN 32
818
2.74k
  char Str[TMP_STR_LEN] = { 0 };
819
2.74k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
820
2.74k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
821
2.74k
#undef TMP_STR_LEN
822
823
2.74k
  SStream_concat1(O, ' ');
824
2.74k
  SStream_concat0(O, Str);
825
2.74k
  if (NeedsReg) {
826
2.50k
    SStream_concat0(O, ", ");
827
2.50k
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (4))));
828
2.50k
    AArch64_set_detail_op_reg(MI, 4, MCInst_getOpVal(MI, 4));
829
2.50k
  }
830
831
2.74k
  return true;
832
4.85k
}
833
834
bool printSyspAlias(MCInst *MI, SStream *O)
835
3.00k
{
836
3.00k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
837
3.00k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
838
3.00k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
839
3.00k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
840
841
3.00k
  unsigned Op1Val = MCOperand_getImm(Op1);
842
3.00k
  unsigned CnVal = MCOperand_getImm(Cn);
843
3.00k
  unsigned CmVal = MCOperand_getImm(Cm);
844
3.00k
  unsigned Op2Val = MCOperand_getImm(Op2);
845
846
3.00k
  uint16_t Encoding = Op2Val;
847
3.00k
  Encoding |= CmVal << 3;
848
3.00k
  Encoding |= CnVal << 7;
849
3.00k
  Encoding |= Op1Val << 11;
850
851
3.00k
  const char *Ins;
852
3.00k
  const char *Name;
853
854
3.00k
  if (CnVal == 8 || CnVal == 9) {
855
    // TLBIP aliases
856
857
2.05k
    if (CnVal == 9) {
858
492
      if (!AArch64_getFeatureBits(MI->csh->mode,
859
492
                AArch64_FeatureAll) ||
860
492
          !AArch64_getFeatureBits(MI->csh->mode,
861
492
                AArch64_FeatureXS))
862
0
        return false;
863
492
      Encoding &= ~(1 << 7);
864
492
    }
865
866
2.05k
    const AArch64TLBI_TLBI *TLBI =
867
2.05k
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
868
2.05k
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
869
1.58k
                  TLBI->FeaturesRequired))
870
470
      return false;
871
872
1.58k
    if (detail_is_set(MI)) {
873
1.58k
      aarch64_sysop sysop = { 0 };
874
1.58k
      sysop.reg = TLBI->SysReg;
875
1.58k
      sysop.sub_type = AARCH64_OP_TLBI;
876
1.58k
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
877
1.58k
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
878
1.58k
      AArch64_inc_op_count(MI);
879
1.58k
    }
880
1.58k
    Ins = "tlbip ";
881
1.58k
    Name = TLBI->Name;
882
1.58k
  } else
883
944
    return false;
884
885
3.65k
#define TMP_STR_LEN 32
886
1.58k
  char Str[TMP_STR_LEN] = { 0 };
887
1.58k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
888
1.58k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
889
890
1.58k
  if (CnVal == 9) {
891
476
    append_to_str_lower(Str, TMP_STR_LEN, "nxs");
892
476
  }
893
1.58k
#undef TMP_STR_LEN
894
895
1.58k
  SStream_concat1(O, ' ');
896
1.58k
  SStream_concat0(O, Str);
897
1.58k
  SStream_concat0(O, ", ");
898
1.58k
  if (MCOperand_getReg(MCInst_getOperand(MI, (4))) == AArch64_XZR)
899
1.04k
    printSyspXzrPair(MI, 4, O);
900
547
  else
901
547
    CONCAT(printGPRSeqPairsClassOperand, 64)(MI, 4, O);
902
903
1.58k
  return true;
904
3.00k
}
905
906
#define DEFINE_printMatrix(EltSize) \
907
  void CONCAT(printMatrix, EltSize)(MCInst * MI, unsigned OpNum, \
908
            SStream *O) \
909
6.87k
  { \
910
6.87k
    AArch64_add_cs_detail_1( \
911
6.87k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
6.87k
      EltSize); \
913
6.87k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
6.87k
\
915
6.87k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
6.87k
    switch (EltSize) { \
917
46
    case 0: \
918
46
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.29k
    case 16: \
923
1.29k
      SStream_concat0(O, ".h"); \
924
1.29k
      break; \
925
3.44k
    case 32: \
926
3.44k
      SStream_concat0(O, ".s"); \
927
3.44k
      break; \
928
2.08k
    case 64: \
929
2.08k
      SStream_concat0(O, ".d"); \
930
2.08k
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
6.87k
    } \
937
6.87k
  }
printMatrix_64
Line
Count
Source
909
2.08k
  { \
910
2.08k
    AArch64_add_cs_detail_1( \
911
2.08k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
2.08k
      EltSize); \
913
2.08k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
2.08k
\
915
2.08k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
2.08k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
2.08k
    case 64: \
929
2.08k
      SStream_concat0(O, ".d"); \
930
2.08k
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
2.08k
    } \
937
2.08k
  }
printMatrix_32
Line
Count
Source
909
3.44k
  { \
910
3.44k
    AArch64_add_cs_detail_1( \
911
3.44k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
3.44k
      EltSize); \
913
3.44k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
3.44k
\
915
3.44k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
3.44k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
3.44k
    case 32: \
926
3.44k
      SStream_concat0(O, ".s"); \
927
3.44k
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
3.44k
    } \
937
3.44k
  }
printMatrix_16
Line
Count
Source
909
1.29k
  { \
910
1.29k
    AArch64_add_cs_detail_1( \
911
1.29k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
1.29k
      EltSize); \
913
1.29k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
1.29k
\
915
1.29k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
1.29k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.29k
    case 16: \
923
1.29k
      SStream_concat0(O, ".h"); \
924
1.29k
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
1.29k
    } \
937
1.29k
  }
printMatrix_0
Line
Count
Source
909
46
  { \
910
46
    AArch64_add_cs_detail_1( \
911
46
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
46
      EltSize); \
913
46
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
46
\
915
46
    printRegName(O, MCOperand_getReg(RegOp)); \
916
46
    switch (EltSize) { \
917
46
    case 0: \
918
46
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
46
    } \
937
46
  }
938
DEFINE_printMatrix(64);
939
DEFINE_printMatrix(32);
940
DEFINE_printMatrix(16);
941
DEFINE_printMatrix(0);
942
943
#define DEFINE_printMatrixTileVector(IsVertical) \
944
  void CONCAT(printMatrixTileVector, \
945
        IsVertical)(MCInst * MI, unsigned OpNum, SStream *O) \
946
9.46k
  { \
947
9.46k
    AArch64_add_cs_detail_1( \
948
9.46k
      MI, \
949
9.46k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
9.46k
      OpNum, IsVertical); \
951
9.46k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
9.46k
\
953
9.46k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
9.46k
                  AArch64_NoRegAltName); \
955
9.46k
\
956
9.46k
    unsigned buf_len = strlen(RegName) + 1; \
957
9.46k
    char *Base = cs_mem_calloc(1, buf_len); \
958
9.46k
    memcpy(Base, RegName, buf_len); \
959
9.46k
    char *Dot = strchr(Base, '.'); \
960
9.46k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
9.46k
    *Dot = '\0'; /* Split string */ \
965
9.46k
    char *Suffix = Dot + 1; \
966
9.46k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
9.46k
    SStream_concat1(O, '.'); \
968
9.46k
    SStream_concat0(O, Suffix); \
969
9.46k
    cs_mem_free(Base); \
970
9.46k
  }
printMatrixTileVector_0
Line
Count
Source
946
5.61k
  { \
947
5.61k
    AArch64_add_cs_detail_1( \
948
5.61k
      MI, \
949
5.61k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
5.61k
      OpNum, IsVertical); \
951
5.61k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
5.61k
\
953
5.61k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
5.61k
                  AArch64_NoRegAltName); \
955
5.61k
\
956
5.61k
    unsigned buf_len = strlen(RegName) + 1; \
957
5.61k
    char *Base = cs_mem_calloc(1, buf_len); \
958
5.61k
    memcpy(Base, RegName, buf_len); \
959
5.61k
    char *Dot = strchr(Base, '.'); \
960
5.61k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
5.61k
    *Dot = '\0'; /* Split string */ \
965
5.61k
    char *Suffix = Dot + 1; \
966
5.61k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
5.61k
    SStream_concat1(O, '.'); \
968
5.61k
    SStream_concat0(O, Suffix); \
969
5.61k
    cs_mem_free(Base); \
970
5.61k
  }
printMatrixTileVector_1
Line
Count
Source
946
3.84k
  { \
947
3.84k
    AArch64_add_cs_detail_1( \
948
3.84k
      MI, \
949
3.84k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
3.84k
      OpNum, IsVertical); \
951
3.84k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
3.84k
\
953
3.84k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
3.84k
                  AArch64_NoRegAltName); \
955
3.84k
\
956
3.84k
    unsigned buf_len = strlen(RegName) + 1; \
957
3.84k
    char *Base = cs_mem_calloc(1, buf_len); \
958
3.84k
    memcpy(Base, RegName, buf_len); \
959
3.84k
    char *Dot = strchr(Base, '.'); \
960
3.84k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
3.84k
    *Dot = '\0'; /* Split string */ \
965
3.84k
    char *Suffix = Dot + 1; \
966
3.84k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
3.84k
    SStream_concat1(O, '.'); \
968
3.84k
    SStream_concat0(O, Suffix); \
969
3.84k
    cs_mem_free(Base); \
970
3.84k
  }
971
DEFINE_printMatrixTileVector(0);
972
DEFINE_printMatrixTileVector(1);
973
974
void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
975
2.45k
{
976
2.45k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTile, OpNum);
977
2.45k
  MCOperand *RegOp = MCInst_getOperand(MI, (OpNum));
978
979
2.45k
  printRegName(O, MCOperand_getReg(RegOp));
980
2.45k
}
981
982
void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
983
0
{
984
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVCROp, OpNum);
985
0
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
986
987
0
  unsigned svcrop = MCOperand_getImm(MO);
988
0
  const AArch64SVCR_SVCR *SVCR = AArch64SVCR_lookupSVCRByEncoding(svcrop);
989
990
0
  SStream_concat0(O, SVCR->Name);
991
0
}
992
993
void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
994
398k
{
995
398k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Operand, OpNo);
996
398k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
997
398k
  if (MCOperand_isReg(Op)) {
998
340k
    unsigned Reg = MCOperand_getReg(Op);
999
340k
    printRegName(O, Reg);
1000
340k
  } else if (MCOperand_isImm(Op)) {
1001
57.5k
    Op = MCInst_getOperand(MI, (OpNo));
1002
57.5k
    SStream_concat(O, "%s", markup("<imm:"));
1003
57.5k
    printInt64Bang(O, MCOperand_getImm(Op));
1004
57.5k
    SStream_concat0(O, markup(">"));
1005
57.5k
  } else {
1006
0
    printUInt64Bang(O, MCInst_getOpVal(MI, OpNo));
1007
0
  }
1008
398k
}
1009
1010
void printImm(MCInst *MI, unsigned OpNo, SStream *O)
1011
5.42k
{
1012
5.42k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Imm, OpNo);
1013
5.42k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1014
5.42k
  SStream_concat(O, "%s", markup("<imm:"));
1015
5.42k
  printInt64Bang(O, MCOperand_getImm(Op));
1016
5.42k
  SStream_concat0(O, markup(">"));
1017
5.42k
}
1018
1019
void printImmHex(MCInst *MI, unsigned OpNo, SStream *O)
1020
234
{
1021
234
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImmHex, OpNo);
1022
234
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1023
234
  SStream_concat(O, "%s", markup("<imm:"));
1024
234
  printInt64Bang(O, MCOperand_getImm(Op));
1025
234
  SStream_concat0(O, markup(">"));
1026
234
}
1027
1028
#define DEFINE_printSImm(Size) \
1029
  void CONCAT(printSImm, Size)(MCInst * MI, unsigned OpNo, SStream *O) \
1030
934
  { \
1031
934
    AArch64_add_cs_detail_1( \
1032
934
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
934
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
934
    if (Size == 8) { \
1035
234
      SStream_concat(O, "%s", markup("<imm:")); \
1036
234
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
234
      SStream_concat0(O, markup(">")); \
1038
700
    } else if (Size == 16) { \
1039
700
      SStream_concat(O, "%s", markup("<imm:")); \
1040
700
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
700
      SStream_concat0(O, markup(">")); \
1042
700
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
934
  }
printSImm_16
Line
Count
Source
1030
700
  { \
1031
700
    AArch64_add_cs_detail_1( \
1032
700
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
700
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
700
    if (Size == 8) { \
1035
0
      SStream_concat(O, "%s", markup("<imm:")); \
1036
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
0
      SStream_concat0(O, markup(">")); \
1038
700
    } else if (Size == 16) { \
1039
700
      SStream_concat(O, "%s", markup("<imm:")); \
1040
700
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
700
      SStream_concat0(O, markup(">")); \
1042
700
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
700
  }
printSImm_8
Line
Count
Source
1030
234
  { \
1031
234
    AArch64_add_cs_detail_1( \
1032
234
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
234
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
234
    if (Size == 8) { \
1035
234
      SStream_concat(O, "%s", markup("<imm:")); \
1036
234
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
234
      SStream_concat0(O, markup(">")); \
1038
234
    } else if (Size == 16) { \
1039
0
      SStream_concat(O, "%s", markup("<imm:")); \
1040
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
0
      SStream_concat0(O, markup(">")); \
1042
0
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
234
  }
1048
DEFINE_printSImm(16);
1049
DEFINE_printSImm(8);
1050
1051
void printPostIncOperand(MCInst *MI, unsigned OpNo, unsigned Imm, SStream *O)
1052
7.58k
{
1053
7.58k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1054
7.58k
  if (MCOperand_isReg(Op)) {
1055
7.58k
    unsigned Reg = MCOperand_getReg(Op);
1056
7.58k
    if (Reg == AArch64_XZR) {
1057
0
      SStream_concat(O, "%s", markup("<imm:"));
1058
0
      printUInt64Bang(O, Imm);
1059
0
      SStream_concat0(O, markup(">"));
1060
0
    } else
1061
7.58k
      printRegName(O, Reg);
1062
7.58k
  } else
1063
0
    CS_ASSERT_RET(0 &&
1064
7.58k
            "unknown operand kind in printPostIncOperand64");
1065
7.58k
}
1066
1067
void printVRegOperand(MCInst *MI, unsigned OpNo, SStream *O)
1068
75.2k
{
1069
75.2k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_VRegOperand, OpNo);
1070
75.2k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1071
1072
75.2k
  unsigned Reg = MCOperand_getReg(Op);
1073
75.2k
  printRegNameAlt(O, Reg, AArch64_vreg);
1074
75.2k
}
1075
1076
void printSysCROperand(MCInst *MI, unsigned OpNo, SStream *O)
1077
7.45k
{
1078
7.45k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SysCROperand, OpNo);
1079
7.45k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1080
1081
7.45k
  SStream_concat(O, "%s", "c");
1082
7.45k
  printUInt32(O, MCOperand_getImm(Op));
1083
7.45k
  SStream_concat1(O, '\0');
1084
7.45k
}
1085
1086
void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1087
2.59k
{
1088
2.59k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AddSubImm, OpNum);
1089
2.59k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1090
2.59k
  if (MCOperand_isImm(MO)) {
1091
2.59k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1092
1093
2.59k
    unsigned Shift = AArch64_AM_getShiftValue(
1094
2.59k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))));
1095
2.59k
    SStream_concat(O, "%s", markup("<imm:"));
1096
2.59k
    printUInt32Bang(O, (Val));
1097
2.59k
    SStream_concat0(O, markup(">"));
1098
2.59k
    if (Shift != 0) {
1099
1.28k
      printShifter(MI, OpNum + 1, O);
1100
1.28k
    }
1101
2.59k
  } else {
1102
0
    printShifter(MI, OpNum + 1, O);
1103
0
  }
1104
2.59k
}
1105
1106
#define DEFINE_printLogicalImm(T) \
1107
  void CONCAT(printLogicalImm, T)(MCInst * MI, unsigned OpNum, \
1108
          SStream *O) \
1109
7.97k
  { \
1110
7.97k
    AArch64_add_cs_detail_1( \
1111
7.97k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
7.97k
      sizeof(T)); \
1113
7.97k
    uint64_t Val = \
1114
7.97k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
7.97k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
7.97k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
7.97k
             Val, 8 * sizeof(T)))); \
1118
7.97k
    SStream_concat0(O, markup(">")); \
1119
7.97k
  }
printLogicalImm_int64_t
Line
Count
Source
1109
3.57k
  { \
1110
3.57k
    AArch64_add_cs_detail_1( \
1111
3.57k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
3.57k
      sizeof(T)); \
1113
3.57k
    uint64_t Val = \
1114
3.57k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
3.57k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
3.57k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
3.57k
             Val, 8 * sizeof(T)))); \
1118
3.57k
    SStream_concat0(O, markup(">")); \
1119
3.57k
  }
printLogicalImm_int32_t
Line
Count
Source
1109
2.50k
  { \
1110
2.50k
    AArch64_add_cs_detail_1( \
1111
2.50k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
2.50k
      sizeof(T)); \
1113
2.50k
    uint64_t Val = \
1114
2.50k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
2.50k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
2.50k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
2.50k
             Val, 8 * sizeof(T)))); \
1118
2.50k
    SStream_concat0(O, markup(">")); \
1119
2.50k
  }
printLogicalImm_int8_t
Line
Count
Source
1109
1.15k
  { \
1110
1.15k
    AArch64_add_cs_detail_1( \
1111
1.15k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.15k
      sizeof(T)); \
1113
1.15k
    uint64_t Val = \
1114
1.15k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.15k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.15k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.15k
             Val, 8 * sizeof(T)))); \
1118
1.15k
    SStream_concat0(O, markup(">")); \
1119
1.15k
  }
printLogicalImm_int16_t
Line
Count
Source
1109
734
  { \
1110
734
    AArch64_add_cs_detail_1( \
1111
734
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
734
      sizeof(T)); \
1113
734
    uint64_t Val = \
1114
734
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
734
    SStream_concat(O, "%s", markup("<imm:")); \
1116
734
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
734
             Val, 8 * sizeof(T)))); \
1118
734
    SStream_concat0(O, markup(">")); \
1119
734
  }
1120
DEFINE_printLogicalImm(int64_t);
1121
DEFINE_printLogicalImm(int32_t);
1122
DEFINE_printLogicalImm(int8_t);
1123
DEFINE_printLogicalImm(int16_t);
1124
1125
void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1126
12.1k
{
1127
12.1k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Shifter, OpNum);
1128
12.1k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1129
  // LSL #0 should not be printed.
1130
12.1k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1131
7.24k
      AArch64_AM_getShiftValue(Val) == 0)
1132
1.26k
    return;
1133
10.8k
  SStream_concat(
1134
10.8k
    O, "%s%s%s%s#%d", ", ",
1135
10.8k
    AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)),
1136
10.8k
    " ", markup("<imm:"), AArch64_AM_getShiftValue(Val));
1137
10.8k
  SStream_concat0(O, markup(">"));
1138
10.8k
}
1139
1140
void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1141
6.25k
{
1142
6.25k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ShiftedRegister, OpNum);
1143
6.25k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1144
6.25k
  printShifter(MI, OpNum + 1, O);
1145
6.25k
}
1146
1147
void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1148
2.53k
{
1149
2.53k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ExtendedRegister, OpNum);
1150
2.53k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1151
2.53k
  printArithExtend(MI, OpNum + 1, O);
1152
2.53k
}
1153
1154
void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1155
5.89k
{
1156
5.89k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ArithExtend, OpNum);
1157
5.89k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1158
5.89k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1159
5.89k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1160
1161
  // If the destination or first source register operand is [W]SP, print
1162
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1163
  // all.
1164
5.89k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1165
1.58k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1166
1.58k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, (1)));
1167
1.58k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1168
54
         ExtType == AArch64_AM_UXTX) ||
1169
1.56k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1170
594
         ExtType == AArch64_AM_UXTW)) {
1171
316
      if (ShiftVal != 0) {
1172
316
        SStream_concat(O, "%s%s", ", lsl ",
1173
316
                 markup("<imm:"));
1174
316
        printUInt32Bang(O, ShiftVal);
1175
316
        SStream_concat0(O, markup(">"));
1176
316
      }
1177
316
      return;
1178
316
    }
1179
1.58k
  }
1180
5.57k
  SStream_concat(O, "%s", ", ");
1181
5.57k
  SStream_concat0(O, AArch64_AM_getShiftExtendName(ExtType));
1182
5.57k
  if (ShiftVal != 0) {
1183
4.45k
    SStream_concat(O, "%s%s#%d", " ", markup("<imm:"), ShiftVal);
1184
4.45k
    SStream_concat0(O, markup(">"));
1185
4.45k
  }
1186
5.57k
}
1187
1188
static void printMemExtendImpl(bool SignExtend, bool DoShift, unsigned Width,
1189
             char SrcRegKind, SStream *O, bool getUseMarkup)
1190
18.6k
{
1191
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1192
18.6k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1193
18.6k
  if (IsLSL)
1194
9.76k
    SStream_concat0(O, "lsl");
1195
8.87k
  else {
1196
8.87k
    SStream_concat(O, "%c%s", (SignExtend ? 's' : 'u'), "xt");
1197
8.87k
    SStream_concat1(O, SrcRegKind);
1198
8.87k
  }
1199
1200
18.6k
  if (DoShift || IsLSL) {
1201
13.7k
    SStream_concat0(O, " ");
1202
13.7k
    if (getUseMarkup)
1203
0
      SStream_concat0(O, "<imm:");
1204
13.7k
    unsigned ShiftAmount = DoShift ? Log2_32(Width / 8) : 0;
1205
13.7k
    SStream_concat(O, "%s%d", "#", ShiftAmount);
1206
13.7k
    if (getUseMarkup)
1207
0
      SStream_concat0(O, ">");
1208
13.7k
  }
1209
18.6k
}
1210
1211
void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind,
1212
        unsigned Width)
1213
2.24k
{
1214
2.24k
  bool SignExtend = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1215
2.24k
  bool DoShift = MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1)));
1216
2.24k
  printMemExtendImpl(SignExtend, DoShift, Width, SrcRegKind, O,
1217
2.24k
         getUseMarkup());
1218
2.24k
}
1219
1220
#define DEFINE_printRegWithShiftExtend(SignExtend, ExtWidth, SrcRegKind, \
1221
               Suffix) \
1222
  void CONCAT(printRegWithShiftExtend, \
1223
        CONCAT(SignExtend, \
1224
         CONCAT(ExtWidth, CONCAT(SrcRegKind, Suffix))))( \
1225
    MCInst * MI, unsigned OpNum, SStream *O) \
1226
22.4k
  { \
1227
22.4k
    AArch64_add_cs_detail_4( \
1228
22.4k
      MI, \
1229
22.4k
      CONCAT(CONCAT(CONCAT(CONCAT(AArch64_OP_GROUP_RegWithShiftExtend, \
1230
22.4k
                SignExtend), \
1231
22.4k
               ExtWidth), \
1232
22.4k
              SrcRegKind), \
1233
22.4k
             Suffix), \
1234
22.4k
      OpNum, SignExtend, ExtWidth, CHAR(SrcRegKind), \
1235
22.4k
      CHAR(Suffix)); \
1236
22.4k
    printOperand(MI, OpNum, O); \
1237
22.4k
    if (CHAR(Suffix) == 's' || CHAR(Suffix) == 'd') { \
1238
12.7k
      SStream_concat1(O, '.'); \
1239
12.7k
      SStream_concat1(O, CHAR(Suffix)); \
1240
12.7k
      SStream_concat1(O, '\0'); \
1241
12.7k
    } else \
1242
22.4k
      CS_ASSERT_RET((CHAR(Suffix) == '0') && \
1243
22.4k
              "Unsupported suffix size"); \
1244
22.4k
    bool DoShift = ExtWidth != 8; \
1245
22.4k
    if (SignExtend || DoShift || CHAR(SrcRegKind) == 'w') { \
1246
16.3k
      SStream_concat0(O, ", "); \
1247
16.3k
      printMemExtendImpl(SignExtend, DoShift, ExtWidth, \
1248
16.3k
             CHAR(SrcRegKind), O, \
1249
16.3k
             getUseMarkup()); \
1250
16.3k
    } \
1251
22.4k
  }
1252
2.40k
DEFINE_printRegWithShiftExtend(false, 8, x, d);
1253
851
DEFINE_printRegWithShiftExtend(true, 8, w, d);
1254
2.49k
DEFINE_printRegWithShiftExtend(false, 8, w, d);
1255
3.49k
DEFINE_printRegWithShiftExtend(false, 8, x, 0);
1256
308
DEFINE_printRegWithShiftExtend(true, 8, w, s);
1257
710
DEFINE_printRegWithShiftExtend(false, 8, w, s);
1258
1.11k
DEFINE_printRegWithShiftExtend(false, 64, x, d);
1259
254
DEFINE_printRegWithShiftExtend(true, 64, w, d);
1260
471
DEFINE_printRegWithShiftExtend(false, 64, w, d);
1261
1.41k
DEFINE_printRegWithShiftExtend(false, 64, x, 0);
1262
95
DEFINE_printRegWithShiftExtend(true, 64, w, s);
1263
72
DEFINE_printRegWithShiftExtend(false, 64, w, s);
1264
473
DEFINE_printRegWithShiftExtend(false, 16, x, d);
1265
487
DEFINE_printRegWithShiftExtend(true, 16, w, d);
1266
287
DEFINE_printRegWithShiftExtend(false, 16, w, d);
1267
2.27k
DEFINE_printRegWithShiftExtend(false, 16, x, 0);
1268
152
DEFINE_printRegWithShiftExtend(true, 16, w, s);
1269
327
DEFINE_printRegWithShiftExtend(false, 16, w, s);
1270
642
DEFINE_printRegWithShiftExtend(false, 32, x, d);
1271
460
DEFINE_printRegWithShiftExtend(true, 32, w, d);
1272
302
DEFINE_printRegWithShiftExtend(false, 32, w, d);
1273
1.59k
DEFINE_printRegWithShiftExtend(false, 32, x, 0);
1274
292
DEFINE_printRegWithShiftExtend(true, 32, w, s);
1275
34
DEFINE_printRegWithShiftExtend(false, 32, w, s);
1276
114
DEFINE_printRegWithShiftExtend(false, 8, x, s);
1277
55
DEFINE_printRegWithShiftExtend(false, 16, x, s);
1278
302
DEFINE_printRegWithShiftExtend(false, 32, x, s);
1279
72
DEFINE_printRegWithShiftExtend(false, 64, x, s);
1280
856
DEFINE_printRegWithShiftExtend(false, 128, x, 0);
1281
1282
#define DEFINE_printPredicateAsCounter(EltSize) \
1283
  void CONCAT(printPredicateAsCounter, \
1284
        EltSize)(MCInst * MI, unsigned OpNum, SStream *O) \
1285
8.91k
  { \
1286
8.91k
    AArch64_add_cs_detail_1( \
1287
8.91k
      MI, \
1288
8.91k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
8.91k
      OpNum, EltSize); \
1290
8.91k
    unsigned Reg = \
1291
8.91k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
8.91k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
8.91k
      CS_ASSERT_RET( \
1294
8.91k
        0 && \
1295
8.91k
        "Unsupported predicate-as-counter register"); \
1296
8.91k
    SStream_concat(O, "%s", "pn"); \
1297
8.91k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
8.91k
    switch (EltSize) { \
1299
8.03k
    case 0: \
1300
8.03k
      break; \
1301
187
    case 8: \
1302
187
      SStream_concat0(O, ".b"); \
1303
187
      break; \
1304
343
    case 16: \
1305
343
      SStream_concat0(O, ".h"); \
1306
343
      break; \
1307
122
    case 32: \
1308
122
      SStream_concat0(O, ".s"); \
1309
122
      break; \
1310
219
    case 64: \
1311
219
      SStream_concat0(O, ".d"); \
1312
219
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
8.91k
    } \
1316
8.91k
  }
printPredicateAsCounter_8
Line
Count
Source
1285
187
  { \
1286
187
    AArch64_add_cs_detail_1( \
1287
187
      MI, \
1288
187
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
187
      OpNum, EltSize); \
1290
187
    unsigned Reg = \
1291
187
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
187
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
187
      CS_ASSERT_RET( \
1294
187
        0 && \
1295
187
        "Unsupported predicate-as-counter register"); \
1296
187
    SStream_concat(O, "%s", "pn"); \
1297
187
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
187
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
187
    case 8: \
1302
187
      SStream_concat0(O, ".b"); \
1303
187
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
187
    } \
1316
187
  }
printPredicateAsCounter_64
Line
Count
Source
1285
219
  { \
1286
219
    AArch64_add_cs_detail_1( \
1287
219
      MI, \
1288
219
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
219
      OpNum, EltSize); \
1290
219
    unsigned Reg = \
1291
219
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
219
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
219
      CS_ASSERT_RET( \
1294
219
        0 && \
1295
219
        "Unsupported predicate-as-counter register"); \
1296
219
    SStream_concat(O, "%s", "pn"); \
1297
219
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
219
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
219
    case 64: \
1311
219
      SStream_concat0(O, ".d"); \
1312
219
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
219
    } \
1316
219
  }
printPredicateAsCounter_16
Line
Count
Source
1285
343
  { \
1286
343
    AArch64_add_cs_detail_1( \
1287
343
      MI, \
1288
343
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
343
      OpNum, EltSize); \
1290
343
    unsigned Reg = \
1291
343
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
343
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
343
      CS_ASSERT_RET( \
1294
343
        0 && \
1295
343
        "Unsupported predicate-as-counter register"); \
1296
343
    SStream_concat(O, "%s", "pn"); \
1297
343
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
343
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
343
    case 16: \
1305
343
      SStream_concat0(O, ".h"); \
1306
343
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
343
    } \
1316
343
  }
printPredicateAsCounter_32
Line
Count
Source
1285
122
  { \
1286
122
    AArch64_add_cs_detail_1( \
1287
122
      MI, \
1288
122
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
122
      OpNum, EltSize); \
1290
122
    unsigned Reg = \
1291
122
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
122
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
122
      CS_ASSERT_RET( \
1294
122
        0 && \
1295
122
        "Unsupported predicate-as-counter register"); \
1296
122
    SStream_concat(O, "%s", "pn"); \
1297
122
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
122
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
122
    case 32: \
1308
122
      SStream_concat0(O, ".s"); \
1309
122
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
122
    } \
1316
122
  }
printPredicateAsCounter_0
Line
Count
Source
1285
8.03k
  { \
1286
8.03k
    AArch64_add_cs_detail_1( \
1287
8.03k
      MI, \
1288
8.03k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
8.03k
      OpNum, EltSize); \
1290
8.03k
    unsigned Reg = \
1291
8.03k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
8.03k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
8.03k
      CS_ASSERT_RET( \
1294
8.03k
        0 && \
1295
8.03k
        "Unsupported predicate-as-counter register"); \
1296
8.03k
    SStream_concat(O, "%s", "pn"); \
1297
8.03k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
8.03k
    switch (EltSize) { \
1299
8.03k
    case 0: \
1300
8.03k
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
8.03k
    } \
1316
8.03k
  }
1317
DEFINE_printPredicateAsCounter(8);
1318
DEFINE_printPredicateAsCounter(64);
1319
DEFINE_printPredicateAsCounter(16);
1320
DEFINE_printPredicateAsCounter(32);
1321
DEFINE_printPredicateAsCounter(0);
1322
1323
void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1324
2.73k
{
1325
2.73k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_CondCode, OpNum);
1326
2.73k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1327
2.73k
    MCInst_getOperand(MI, (OpNum)));
1328
2.73k
  SStream_concat0(O, AArch64CC_getCondCodeName(CC));
1329
2.73k
}
1330
1331
void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1332
1.01k
{
1333
1.01k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_InverseCondCode, OpNum);
1334
1.01k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1335
1.01k
    MCInst_getOperand(MI, (OpNum)));
1336
1.01k
  SStream_concat0(O, AArch64CC_getCondCodeName(
1337
1.01k
           AArch64CC_getInvertedCondCode(CC)));
1338
1.01k
}
1339
1340
void printAMNoIndex(MCInst *MI, unsigned OpNum, SStream *O)
1341
0
{
1342
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AMNoIndex, OpNum);
1343
0
  SStream_concat0(O, "[");
1344
1345
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1346
0
  SStream_concat0(O, "]");
1347
0
}
1348
1349
#define DEFINE_printImmScale(Scale) \
1350
  void CONCAT(printImmScale, Scale)(MCInst * MI, unsigned OpNum, \
1351
            SStream *O) \
1352
21.2k
  { \
1353
21.2k
    AArch64_add_cs_detail_1( \
1354
21.2k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
21.2k
      Scale); \
1356
21.2k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
21.2k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
21.2k
            MCInst_getOperand(MI, (OpNum)))); \
1359
21.2k
    SStream_concat0(O, markup(">")); \
1360
21.2k
  }
printImmScale_8
Line
Count
Source
1352
6.71k
  { \
1353
6.71k
    AArch64_add_cs_detail_1( \
1354
6.71k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
6.71k
      Scale); \
1356
6.71k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
6.71k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
6.71k
            MCInst_getOperand(MI, (OpNum)))); \
1359
6.71k
    SStream_concat0(O, markup(">")); \
1360
6.71k
  }
printImmScale_2
Line
Count
Source
1352
1.53k
  { \
1353
1.53k
    AArch64_add_cs_detail_1( \
1354
1.53k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
1.53k
      Scale); \
1356
1.53k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
1.53k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
1.53k
            MCInst_getOperand(MI, (OpNum)))); \
1359
1.53k
    SStream_concat0(O, markup(">")); \
1360
1.53k
  }
printImmScale_4
Line
Count
Source
1352
8.34k
  { \
1353
8.34k
    AArch64_add_cs_detail_1( \
1354
8.34k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
8.34k
      Scale); \
1356
8.34k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
8.34k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
8.34k
            MCInst_getOperand(MI, (OpNum)))); \
1359
8.34k
    SStream_concat0(O, markup(">")); \
1360
8.34k
  }
printImmScale_16
Line
Count
Source
1352
4.48k
  { \
1353
4.48k
    AArch64_add_cs_detail_1( \
1354
4.48k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
4.48k
      Scale); \
1356
4.48k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
4.48k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
4.48k
            MCInst_getOperand(MI, (OpNum)))); \
1359
4.48k
    SStream_concat0(O, markup(">")); \
1360
4.48k
  }
printImmScale_32
Line
Count
Source
1352
48
  { \
1353
48
    AArch64_add_cs_detail_1( \
1354
48
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
48
      Scale); \
1356
48
    SStream_concat(O, "%s", markup("<imm:")); \
1357
48
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
48
            MCInst_getOperand(MI, (OpNum)))); \
1359
48
    SStream_concat0(O, markup(">")); \
1360
48
  }
printImmScale_3
Line
Count
Source
1352
107
  { \
1353
107
    AArch64_add_cs_detail_1( \
1354
107
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
107
      Scale); \
1356
107
    SStream_concat(O, "%s", markup("<imm:")); \
1357
107
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
107
            MCInst_getOperand(MI, (OpNum)))); \
1359
107
    SStream_concat0(O, markup(">")); \
1360
107
  }
1361
DEFINE_printImmScale(8);
1362
DEFINE_printImmScale(2);
1363
DEFINE_printImmScale(4);
1364
DEFINE_printImmScale(16);
1365
DEFINE_printImmScale(32);
1366
DEFINE_printImmScale(3);
1367
1368
#define DEFINE_printImmRangeScale(Scale, Offset) \
1369
  void CONCAT(printImmRangeScale, CONCAT(Scale, Offset))( \
1370
    MCInst * MI, unsigned OpNum, SStream *O) \
1371
6.83k
  { \
1372
6.83k
    AArch64_add_cs_detail_2( \
1373
6.83k
      MI, \
1374
6.83k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
6.83k
             Offset), \
1376
6.83k
      OpNum, Scale, Offset); \
1377
6.83k
    unsigned FirstImm = \
1378
6.83k
      Scale * \
1379
6.83k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
6.83k
    printUInt32(O, (FirstImm)); \
1381
6.83k
    SStream_concat(O, "%s", ":"); \
1382
6.83k
    printUInt32(O, (FirstImm + Offset)); \
1383
6.83k
    SStream_concat1(O, '\0'); \
1384
6.83k
  }
printImmRangeScale_2_1
Line
Count
Source
1371
2.93k
  { \
1372
2.93k
    AArch64_add_cs_detail_2( \
1373
2.93k
      MI, \
1374
2.93k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
2.93k
             Offset), \
1376
2.93k
      OpNum, Scale, Offset); \
1377
2.93k
    unsigned FirstImm = \
1378
2.93k
      Scale * \
1379
2.93k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
2.93k
    printUInt32(O, (FirstImm)); \
1381
2.93k
    SStream_concat(O, "%s", ":"); \
1382
2.93k
    printUInt32(O, (FirstImm + Offset)); \
1383
2.93k
    SStream_concat1(O, '\0'); \
1384
2.93k
  }
printImmRangeScale_4_3
Line
Count
Source
1371
3.89k
  { \
1372
3.89k
    AArch64_add_cs_detail_2( \
1373
3.89k
      MI, \
1374
3.89k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
3.89k
             Offset), \
1376
3.89k
      OpNum, Scale, Offset); \
1377
3.89k
    unsigned FirstImm = \
1378
3.89k
      Scale * \
1379
3.89k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
3.89k
    printUInt32(O, (FirstImm)); \
1381
3.89k
    SStream_concat(O, "%s", ":"); \
1382
3.89k
    printUInt32(O, (FirstImm + Offset)); \
1383
3.89k
    SStream_concat1(O, '\0'); \
1384
3.89k
  }
1385
DEFINE_printImmRangeScale(2, 1);
1386
DEFINE_printImmRangeScale(4, 3);
1387
1388
void printUImm12Offset(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1389
5.70k
{
1390
5.70k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1391
5.70k
  if (MCOperand_isImm(MO)) {
1392
5.70k
    SStream_concat(O, "%s", markup("<imm:"));
1393
5.70k
    printUInt32Bang(O, (MCOperand_getImm(MO) * Scale));
1394
5.70k
    SStream_concat0(O, markup(">"));
1395
5.70k
  } else {
1396
0
    printUInt64Bang(O, MCOperand_getImm(MO));
1397
0
  }
1398
5.70k
}
1399
1400
void printAMIndexedWB(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1401
0
{
1402
0
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum + 1));
1403
0
  SStream_concat0(O, "[");
1404
1405
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1406
0
  if (MCOperand_isImm(MO1)) {
1407
0
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1408
0
    printUInt32Bang(O, MCOperand_getImm(MO1) * Scale);
1409
0
    SStream_concat0(O, markup(">"));
1410
0
  } else {
1411
0
    printUInt64Bang(O, MCOperand_getImm(MO1));
1412
0
  }
1413
0
  SStream_concat0(O, "]");
1414
0
}
1415
1416
void printRPRFMOperand(MCInst *MI, unsigned OpNum, SStream *O)
1417
1.63k
{
1418
1.63k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_RPRFMOperand, OpNum);
1419
1.63k
  unsigned prfop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1420
1.63k
  const AArch64PRFM_PRFM *PRFM =
1421
1.63k
    AArch64RPRFM_lookupRPRFMByEncoding(prfop);
1422
1.63k
  if (PRFM) {
1423
1.27k
    SStream_concat0(O, PRFM->Name);
1424
1.27k
    return;
1425
1.27k
  }
1426
1427
354
  printUInt32Bang(O, (prfop));
1428
354
  SStream_concat1(O, '\0');
1429
354
}
1430
1431
#define DEFINE_printPrefetchOp(IsSVEPrefetch) \
1432
  void CONCAT(printPrefetchOp, \
1433
        IsSVEPrefetch)(MCInst * MI, unsigned OpNum, SStream *O) \
1434
7.37k
  { \
1435
7.37k
    AArch64_add_cs_detail_1(MI, \
1436
7.37k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
7.37k
                 IsSVEPrefetch), \
1438
7.37k
          OpNum, IsSVEPrefetch); \
1439
7.37k
    unsigned prfop = \
1440
7.37k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
7.37k
    if (IsSVEPrefetch) { \
1442
6.23k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
6.23k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
6.23k
      if (PRFM) { \
1445
5.39k
        SStream_concat0(O, PRFM->Name); \
1446
5.39k
        return; \
1447
5.39k
      } \
1448
6.23k
    } else { \
1449
1.13k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.13k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.13k
      if (PRFM && \
1452
1.13k
          AArch64_testFeatureList(MI->csh->mode, \
1453
688
                PRFM->FeaturesRequired)) { \
1454
688
        SStream_concat0(O, PRFM->Name); \
1455
688
        return; \
1456
688
      } \
1457
1.13k
    } \
1458
7.37k
\
1459
7.37k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
1.28k
    printUInt32Bang(O, (prfop)); \
1461
1.28k
    SStream_concat0(O, markup(">")); \
1462
1.28k
  }
printPrefetchOp_0
Line
Count
Source
1434
1.13k
  { \
1435
1.13k
    AArch64_add_cs_detail_1(MI, \
1436
1.13k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
1.13k
                 IsSVEPrefetch), \
1438
1.13k
          OpNum, IsSVEPrefetch); \
1439
1.13k
    unsigned prfop = \
1440
1.13k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
1.13k
    if (IsSVEPrefetch) { \
1442
0
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
0
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
0
      if (PRFM) { \
1445
0
        SStream_concat0(O, PRFM->Name); \
1446
0
        return; \
1447
0
      } \
1448
1.13k
    } else { \
1449
1.13k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.13k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.13k
      if (PRFM && \
1452
1.13k
          AArch64_testFeatureList(MI->csh->mode, \
1453
688
                PRFM->FeaturesRequired)) { \
1454
688
        SStream_concat0(O, PRFM->Name); \
1455
688
        return; \
1456
688
      } \
1457
1.13k
    } \
1458
1.13k
\
1459
1.13k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
451
    printUInt32Bang(O, (prfop)); \
1461
451
    SStream_concat0(O, markup(">")); \
1462
451
  }
printPrefetchOp_1
Line
Count
Source
1434
6.23k
  { \
1435
6.23k
    AArch64_add_cs_detail_1(MI, \
1436
6.23k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
6.23k
                 IsSVEPrefetch), \
1438
6.23k
          OpNum, IsSVEPrefetch); \
1439
6.23k
    unsigned prfop = \
1440
6.23k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
6.23k
    if (IsSVEPrefetch) { \
1442
6.23k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
6.23k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
6.23k
      if (PRFM) { \
1445
5.39k
        SStream_concat0(O, PRFM->Name); \
1446
5.39k
        return; \
1447
5.39k
      } \
1448
6.23k
    } else { \
1449
0
      const AArch64PRFM_PRFM *PRFM = \
1450
0
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
0
      if (PRFM && \
1452
0
          AArch64_testFeatureList(MI->csh->mode, \
1453
0
                PRFM->FeaturesRequired)) { \
1454
0
        SStream_concat0(O, PRFM->Name); \
1455
0
        return; \
1456
0
      } \
1457
0
    } \
1458
6.23k
\
1459
6.23k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
838
    printUInt32Bang(O, (prfop)); \
1461
838
    SStream_concat0(O, markup(">")); \
1462
838
  }
1463
DEFINE_printPrefetchOp(false);
1464
DEFINE_printPrefetchOp(true);
1465
1466
void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1467
130
{
1468
130
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_PSBHintOp, OpNum);
1469
130
  unsigned psbhintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1470
130
  const AArch64PSBHint_PSB *PSB =
1471
130
    AArch64PSBHint_lookupPSBByEncoding(psbhintop);
1472
130
  if (PSB)
1473
130
    SStream_concat0(O, PSB->Name);
1474
0
  else {
1475
0
    SStream_concat(O, "%s", markup("<imm:"));
1476
0
    SStream_concat1(O, '#');
1477
0
    printUInt32Bang(O, (psbhintop));
1478
0
    SStream_concat0(O, markup(">"));
1479
0
  }
1480
130
}
1481
1482
void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1483
364
{
1484
364
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BTIHintOp, OpNum);
1485
364
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ^
1486
364
           32;
1487
364
  const AArch64BTIHint_BTI *BTI =
1488
364
    AArch64BTIHint_lookupBTIByEncoding(btihintop);
1489
364
  if (BTI)
1490
364
    SStream_concat0(O, BTI->Name);
1491
0
  else {
1492
0
    SStream_concat(O, "%s", markup("<imm:"));
1493
0
    printUInt32Bang(O, (btihintop));
1494
0
    SStream_concat0(O, markup(">"));
1495
0
  }
1496
364
}
1497
1498
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1499
709
{
1500
709
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_FPImmOperand, OpNum);
1501
709
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1502
709
  float FPImm = MCOperand_isDFPImm(MO) ?
1503
0
            BitsToDouble(MCOperand_getImm(MO)) :
1504
709
            AArch64_AM_getFPImmFloat(MCOperand_getImm(MO));
1505
1506
  // 8 decimal places are enough to perfectly represent permitted floats.
1507
709
  SStream_concat(O, "%s", markup("<imm:"));
1508
709
  SStream_concat(O, "#%.8f", FPImm);
1509
709
  SStream_concat0(O, markup(">"));
1510
709
}
1511
1512
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride /* = 1 */)
1513
120k
{
1514
342k
  while (Stride--) {
1515
222k
    switch (Reg) {
1516
0
    default:
1517
0
      CS_ASSERT_RET_VAL(0 && "Vector register expected!", 0);
1518
4.85k
    case AArch64_Q0:
1519
4.85k
      Reg = AArch64_Q1;
1520
4.85k
      break;
1521
4.39k
    case AArch64_Q1:
1522
4.39k
      Reg = AArch64_Q2;
1523
4.39k
      break;
1524
3.13k
    case AArch64_Q2:
1525
3.13k
      Reg = AArch64_Q3;
1526
3.13k
      break;
1527
1.45k
    case AArch64_Q3:
1528
1.45k
      Reg = AArch64_Q4;
1529
1.45k
      break;
1530
952
    case AArch64_Q4:
1531
952
      Reg = AArch64_Q5;
1532
952
      break;
1533
2.35k
    case AArch64_Q5:
1534
2.35k
      Reg = AArch64_Q6;
1535
2.35k
      break;
1536
2.20k
    case AArch64_Q6:
1537
2.20k
      Reg = AArch64_Q7;
1538
2.20k
      break;
1539
1.97k
    case AArch64_Q7:
1540
1.97k
      Reg = AArch64_Q8;
1541
1.97k
      break;
1542
1.59k
    case AArch64_Q8:
1543
1.59k
      Reg = AArch64_Q9;
1544
1.59k
      break;
1545
769
    case AArch64_Q9:
1546
769
      Reg = AArch64_Q10;
1547
769
      break;
1548
512
    case AArch64_Q10:
1549
512
      Reg = AArch64_Q11;
1550
512
      break;
1551
1.47k
    case AArch64_Q11:
1552
1.47k
      Reg = AArch64_Q12;
1553
1.47k
      break;
1554
1.87k
    case AArch64_Q12:
1555
1.87k
      Reg = AArch64_Q13;
1556
1.87k
      break;
1557
1.89k
    case AArch64_Q13:
1558
1.89k
      Reg = AArch64_Q14;
1559
1.89k
      break;
1560
792
    case AArch64_Q14:
1561
792
      Reg = AArch64_Q15;
1562
792
      break;
1563
749
    case AArch64_Q15:
1564
749
      Reg = AArch64_Q16;
1565
749
      break;
1566
878
    case AArch64_Q16:
1567
878
      Reg = AArch64_Q17;
1568
878
      break;
1569
1.07k
    case AArch64_Q17:
1570
1.07k
      Reg = AArch64_Q18;
1571
1.07k
      break;
1572
1.10k
    case AArch64_Q18:
1573
1.10k
      Reg = AArch64_Q19;
1574
1.10k
      break;
1575
1.72k
    case AArch64_Q19:
1576
1.72k
      Reg = AArch64_Q20;
1577
1.72k
      break;
1578
5.14k
    case AArch64_Q20:
1579
5.14k
      Reg = AArch64_Q21;
1580
5.14k
      break;
1581
2.59k
    case AArch64_Q21:
1582
2.59k
      Reg = AArch64_Q22;
1583
2.59k
      break;
1584
2.83k
    case AArch64_Q22:
1585
2.83k
      Reg = AArch64_Q23;
1586
2.83k
      break;
1587
2.15k
    case AArch64_Q23:
1588
2.15k
      Reg = AArch64_Q24;
1589
2.15k
      break;
1590
1.62k
    case AArch64_Q24:
1591
1.62k
      Reg = AArch64_Q25;
1592
1.62k
      break;
1593
1.62k
    case AArch64_Q25:
1594
1.62k
      Reg = AArch64_Q26;
1595
1.62k
      break;
1596
1.04k
    case AArch64_Q26:
1597
1.04k
      Reg = AArch64_Q27;
1598
1.04k
      break;
1599
1.09k
    case AArch64_Q27:
1600
1.09k
      Reg = AArch64_Q28;
1601
1.09k
      break;
1602
643
    case AArch64_Q28:
1603
643
      Reg = AArch64_Q29;
1604
643
      break;
1605
798
    case AArch64_Q29:
1606
798
      Reg = AArch64_Q30;
1607
798
      break;
1608
709
    case AArch64_Q30:
1609
709
      Reg = AArch64_Q31;
1610
709
      break;
1611
    // Vector lists can wrap around.
1612
922
    case AArch64_Q31:
1613
922
      Reg = AArch64_Q0;
1614
922
      break;
1615
15.5k
    case AArch64_Z0:
1616
15.5k
      Reg = AArch64_Z1;
1617
15.5k
      break;
1618
11.2k
    case AArch64_Z1:
1619
11.2k
      Reg = AArch64_Z2;
1620
11.2k
      break;
1621
11.8k
    case AArch64_Z2:
1622
11.8k
      Reg = AArch64_Z3;
1623
11.8k
      break;
1624
2.91k
    case AArch64_Z3:
1625
2.91k
      Reg = AArch64_Z4;
1626
2.91k
      break;
1627
11.5k
    case AArch64_Z4:
1628
11.5k
      Reg = AArch64_Z5;
1629
11.5k
      break;
1630
7.74k
    case AArch64_Z5:
1631
7.74k
      Reg = AArch64_Z6;
1632
7.74k
      break;
1633
6.50k
    case AArch64_Z6:
1634
6.50k
      Reg = AArch64_Z7;
1635
6.50k
      break;
1636
2.87k
    case AArch64_Z7:
1637
2.87k
      Reg = AArch64_Z8;
1638
2.87k
      break;
1639
5.96k
    case AArch64_Z8:
1640
5.96k
      Reg = AArch64_Z9;
1641
5.96k
      break;
1642
5.78k
    case AArch64_Z9:
1643
5.78k
      Reg = AArch64_Z10;
1644
5.78k
      break;
1645
5.12k
    case AArch64_Z10:
1646
5.12k
      Reg = AArch64_Z11;
1647
5.12k
      break;
1648
3.75k
    case AArch64_Z11:
1649
3.75k
      Reg = AArch64_Z12;
1650
3.75k
      break;
1651
3.34k
    case AArch64_Z12:
1652
3.34k
      Reg = AArch64_Z13;
1653
3.34k
      break;
1654
4.15k
    case AArch64_Z13:
1655
4.15k
      Reg = AArch64_Z14;
1656
4.15k
      break;
1657
3.92k
    case AArch64_Z14:
1658
3.92k
      Reg = AArch64_Z15;
1659
3.92k
      break;
1660
3.67k
    case AArch64_Z15:
1661
3.67k
      Reg = AArch64_Z16;
1662
3.67k
      break;
1663
3.26k
    case AArch64_Z16:
1664
3.26k
      Reg = AArch64_Z17;
1665
3.26k
      break;
1666
1.77k
    case AArch64_Z17:
1667
1.77k
      Reg = AArch64_Z18;
1668
1.77k
      break;
1669
2.30k
    case AArch64_Z18:
1670
2.30k
      Reg = AArch64_Z19;
1671
2.30k
      break;
1672
3.24k
    case AArch64_Z19:
1673
3.24k
      Reg = AArch64_Z20;
1674
3.24k
      break;
1675
5.53k
    case AArch64_Z20:
1676
5.53k
      Reg = AArch64_Z21;
1677
5.53k
      break;
1678
4.04k
    case AArch64_Z21:
1679
4.04k
      Reg = AArch64_Z22;
1680
4.04k
      break;
1681
3.97k
    case AArch64_Z22:
1682
3.97k
      Reg = AArch64_Z23;
1683
3.97k
      break;
1684
2.86k
    case AArch64_Z23:
1685
2.86k
      Reg = AArch64_Z24;
1686
2.86k
      break;
1687
4.07k
    case AArch64_Z24:
1688
4.07k
      Reg = AArch64_Z25;
1689
4.07k
      break;
1690
3.61k
    case AArch64_Z25:
1691
3.61k
      Reg = AArch64_Z26;
1692
3.61k
      break;
1693
4.80k
    case AArch64_Z26:
1694
4.80k
      Reg = AArch64_Z27;
1695
4.80k
      break;
1696
3.10k
    case AArch64_Z27:
1697
3.10k
      Reg = AArch64_Z28;
1698
3.10k
      break;
1699
3.78k
    case AArch64_Z28:
1700
3.78k
      Reg = AArch64_Z29;
1701
3.78k
      break;
1702
3.35k
    case AArch64_Z29:
1703
3.35k
      Reg = AArch64_Z30;
1704
3.35k
      break;
1705
3.45k
    case AArch64_Z30:
1706
3.45k
      Reg = AArch64_Z31;
1707
3.45k
      break;
1708
    // Vector lists can wrap around.
1709
3.02k
    case AArch64_Z31:
1710
3.02k
      Reg = AArch64_Z0;
1711
3.02k
      break;
1712
141
    case AArch64_P0:
1713
141
      Reg = AArch64_P1;
1714
141
      break;
1715
168
    case AArch64_P1:
1716
168
      Reg = AArch64_P2;
1717
168
      break;
1718
264
    case AArch64_P2:
1719
264
      Reg = AArch64_P3;
1720
264
      break;
1721
70
    case AArch64_P3:
1722
70
      Reg = AArch64_P4;
1723
70
      break;
1724
38
    case AArch64_P4:
1725
38
      Reg = AArch64_P5;
1726
38
      break;
1727
232
    case AArch64_P5:
1728
232
      Reg = AArch64_P6;
1729
232
      break;
1730
384
    case AArch64_P6:
1731
384
      Reg = AArch64_P7;
1732
384
      break;
1733
84
    case AArch64_P7:
1734
84
      Reg = AArch64_P8;
1735
84
      break;
1736
74
    case AArch64_P8:
1737
74
      Reg = AArch64_P9;
1738
74
      break;
1739
140
    case AArch64_P9:
1740
140
      Reg = AArch64_P10;
1741
140
      break;
1742
396
    case AArch64_P10:
1743
396
      Reg = AArch64_P11;
1744
396
      break;
1745
136
    case AArch64_P11:
1746
136
      Reg = AArch64_P12;
1747
136
      break;
1748
66
    case AArch64_P12:
1749
66
      Reg = AArch64_P13;
1750
66
      break;
1751
458
    case AArch64_P13:
1752
458
      Reg = AArch64_P14;
1753
458
      break;
1754
222
    case AArch64_P14:
1755
222
      Reg = AArch64_P15;
1756
222
      break;
1757
    // Vector lists can wrap around.
1758
90
    case AArch64_P15:
1759
90
      Reg = AArch64_P0;
1760
90
      break;
1761
222k
    }
1762
222k
  }
1763
120k
  return Reg;
1764
120k
}
1765
1766
#define DEFINE_printGPRSeqPairsClassOperand(size) \
1767
  void CONCAT(printGPRSeqPairsClassOperand, \
1768
        size)(MCInst * MI, unsigned OpNum, SStream *O) \
1769
1.93k
  { \
1770
1.93k
    AArch64_add_cs_detail_1( \
1771
1.93k
      MI, \
1772
1.93k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
1.93k
             size), \
1774
1.93k
      OpNum, size); \
1775
1.93k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
1.93k
            "Template parameter must be either 32 or 64"); \
1777
1.93k
    unsigned Reg = \
1778
1.93k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
1.93k
\
1780
1.93k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
1.93k
                 AArch64_sube64; \
1782
1.93k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
1.93k
                 AArch64_subo64; \
1784
1.93k
\
1785
1.93k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
1.93k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
1.93k
    printRegName(O, Even); \
1788
1.93k
    SStream_concat0(O, ", "); \
1789
1.93k
    printRegName(O, Odd); \
1790
1.93k
  }
printGPRSeqPairsClassOperand_32
Line
Count
Source
1769
508
  { \
1770
508
    AArch64_add_cs_detail_1( \
1771
508
      MI, \
1772
508
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
508
             size), \
1774
508
      OpNum, size); \
1775
508
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
508
            "Template parameter must be either 32 or 64"); \
1777
508
    unsigned Reg = \
1778
508
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
508
\
1780
508
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
508
                 AArch64_sube64; \
1782
508
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
508
                 AArch64_subo64; \
1784
508
\
1785
508
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
508
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
508
    printRegName(O, Even); \
1788
508
    SStream_concat0(O, ", "); \
1789
508
    printRegName(O, Odd); \
1790
508
  }
printGPRSeqPairsClassOperand_64
Line
Count
Source
1769
1.42k
  { \
1770
1.42k
    AArch64_add_cs_detail_1( \
1771
1.42k
      MI, \
1772
1.42k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
1.42k
             size), \
1774
1.42k
      OpNum, size); \
1775
1.42k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
1.42k
            "Template parameter must be either 32 or 64"); \
1777
1.42k
    unsigned Reg = \
1778
1.42k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
1.42k
\
1780
1.42k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
1.42k
                 AArch64_sube64; \
1782
1.42k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
1.42k
                 AArch64_subo64; \
1784
1.42k
\
1785
1.42k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
1.42k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
1.42k
    printRegName(O, Even); \
1788
1.42k
    SStream_concat0(O, ", "); \
1789
1.42k
    printRegName(O, Odd); \
1790
1.42k
  }
1791
DEFINE_printGPRSeqPairsClassOperand(32);
1792
DEFINE_printGPRSeqPairsClassOperand(64);
1793
1794
#define DEFINE_printMatrixIndex(Scale) \
1795
  void CONCAT(printMatrixIndex, Scale)(MCInst * MI, unsigned OpNum, \
1796
               SStream *O) \
1797
11.2k
  { \
1798
11.2k
    AArch64_add_cs_detail_1( \
1799
11.2k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
11.2k
      OpNum, Scale); \
1801
11.2k
    printInt64(O, Scale *MCOperand_getImm( \
1802
11.2k
              MCInst_getOperand(MI, (OpNum)))); \
1803
11.2k
  }
printMatrixIndex_8
Line
Count
Source
1797
797
  { \
1798
797
    AArch64_add_cs_detail_1( \
1799
797
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
797
      OpNum, Scale); \
1801
797
    printInt64(O, Scale *MCOperand_getImm( \
1802
797
              MCInst_getOperand(MI, (OpNum)))); \
1803
797
  }
Unexecuted instantiation: printMatrixIndex_0
printMatrixIndex_1
Line
Count
Source
1797
10.4k
  { \
1798
10.4k
    AArch64_add_cs_detail_1( \
1799
10.4k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
10.4k
      OpNum, Scale); \
1801
10.4k
    printInt64(O, Scale *MCOperand_getImm( \
1802
10.4k
              MCInst_getOperand(MI, (OpNum)))); \
1803
10.4k
  }
1804
DEFINE_printMatrixIndex(8);
1805
DEFINE_printMatrixIndex(0);
1806
DEFINE_printMatrixIndex(1);
1807
1808
void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O)
1809
750
{
1810
750
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTileList, OpNum);
1811
750
  unsigned MaxRegs = 8;
1812
750
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1813
1814
750
  unsigned NumRegs = 0;
1815
6.75k
  for (unsigned I = 0; I < MaxRegs; ++I)
1816
6.00k
    if ((RegMask & (1 << I)) != 0)
1817
3.61k
      ++NumRegs;
1818
1819
750
  SStream_concat0(O, "{");
1820
750
  unsigned Printed = 0;
1821
6.75k
  for (unsigned I = 0; I < MaxRegs; ++I) {
1822
6.00k
    unsigned Reg = RegMask & (1 << I);
1823
6.00k
    if (Reg == 0)
1824
2.38k
      continue;
1825
3.61k
    printRegName(O, AArch64_ZAD0 + I);
1826
3.61k
    if (Printed + 1 != NumRegs)
1827
2.88k
      SStream_concat0(O, ", ");
1828
3.61k
    ++Printed;
1829
3.61k
  }
1830
750
  SStream_concat0(O, "}");
1831
750
}
1832
1833
void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1834
         const char *LayoutSuffix)
1835
60.0k
{
1836
60.0k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1837
1838
60.0k
  SStream_concat0(O, "{ ");
1839
1840
  // Work out how many registers there are in the list (if there is an actual
1841
  // list).
1842
60.0k
  unsigned NumRegs = 1;
1843
60.0k
  if (MCRegisterClass_contains(
1844
60.0k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_DDRegClassID),
1845
60.0k
        Reg) ||
1846
59.3k
      MCRegisterClass_contains(
1847
59.3k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPR2RegClassID),
1848
59.3k
        Reg) ||
1849
50.1k
      MCRegisterClass_contains(
1850
50.1k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_QQRegClassID),
1851
50.1k
        Reg) ||
1852
45.4k
      MCRegisterClass_contains(
1853
45.4k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPR2RegClassID),
1854
45.4k
        Reg) ||
1855
43.9k
      MCRegisterClass_contains(
1856
43.9k
        MCRegisterInfo_getRegClass(MI->MRI,
1857
43.9k
                 AArch64_ZPR2StridedRegClassID),
1858
43.9k
        Reg))
1859
20.4k
    NumRegs = 2;
1860
39.6k
  else if (MCRegisterClass_contains(
1861
39.6k
       MCRegisterInfo_getRegClass(MI->MRI,
1862
39.6k
                AArch64_DDDRegClassID),
1863
39.6k
       Reg) ||
1864
39.2k
     MCRegisterClass_contains(
1865
39.2k
       MCRegisterInfo_getRegClass(MI->MRI,
1866
39.2k
                AArch64_ZPR3RegClassID),
1867
39.2k
       Reg) ||
1868
39.0k
     MCRegisterClass_contains(
1869
39.0k
       MCRegisterInfo_getRegClass(MI->MRI,
1870
39.0k
                AArch64_QQQRegClassID),
1871
39.0k
       Reg))
1872
5.67k
    NumRegs = 3;
1873
33.9k
  else if (MCRegisterClass_contains(
1874
33.9k
       MCRegisterInfo_getRegClass(MI->MRI,
1875
33.9k
                AArch64_DDDDRegClassID),
1876
33.9k
       Reg) ||
1877
33.4k
     MCRegisterClass_contains(
1878
33.4k
       MCRegisterInfo_getRegClass(MI->MRI,
1879
33.4k
                AArch64_ZPR4RegClassID),
1880
33.4k
       Reg) ||
1881
26.8k
     MCRegisterClass_contains(
1882
26.8k
       MCRegisterInfo_getRegClass(MI->MRI,
1883
26.8k
                AArch64_QQQQRegClassID),
1884
26.8k
       Reg) ||
1885
21.2k
     MCRegisterClass_contains(
1886
21.2k
       MCRegisterInfo_getRegClass(
1887
21.2k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1888
21.2k
       Reg))
1889
13.8k
    NumRegs = 4;
1890
1891
60.0k
  unsigned Stride = 1;
1892
60.0k
  if (MCRegisterClass_contains(
1893
60.0k
        MCRegisterInfo_getRegClass(MI->MRI,
1894
60.0k
                 AArch64_ZPR2StridedRegClassID),
1895
60.0k
        Reg))
1896
4.34k
    Stride = 8;
1897
55.7k
  else if (MCRegisterClass_contains(
1898
55.7k
       MCRegisterInfo_getRegClass(
1899
55.7k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1900
55.7k
       Reg))
1901
1.18k
    Stride = 4;
1902
1903
  // Now forget about the list and find out what the first register is.
1904
60.0k
  if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0))
1905
1.66k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0);
1906
58.4k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0))
1907
15.3k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0);
1908
43.0k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0))
1909
21.5k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0);
1910
21.5k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0))
1911
1.45k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0);
1912
1913
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1914
  // printing (otherwise getRegisterName fails).
1915
60.0k
  if (MCRegisterClass_contains(MCRegisterInfo_getRegClass(
1916
60.0k
               MI->MRI, AArch64_FPR64RegClassID),
1917
60.0k
             Reg)) {
1918
2.34k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(
1919
2.34k
      MI->MRI, AArch64_FPR128RegClassID);
1920
2.34k
    Reg = MCRegisterInfo_getMatchingSuperReg(
1921
2.34k
      MI->MRI, Reg, AArch64_dsub, FPR128RC);
1922
2.34k
  }
1923
1924
60.0k
  if ((MCRegisterClass_contains(
1925
60.0k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPRRegClassID),
1926
60.0k
         Reg) ||
1927
23.7k
       MCRegisterClass_contains(
1928
23.7k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPRRegClassID),
1929
23.7k
         Reg)) &&
1930
37.8k
      NumRegs > 1 && Stride == 1 &&
1931
      // Do not print the range when the last register is lower than the
1932
      // first. Because it is a wrap-around register.
1933
17.4k
      Reg < getNextVectorRegister(Reg, NumRegs - 1)) {
1934
17.3k
    printRegName(O, Reg);
1935
17.3k
    SStream_concat0(O, LayoutSuffix);
1936
17.3k
    if (NumRegs > 1) {
1937
      // Set of two sve registers should be separated by ','
1938
17.3k
      const char *split_char = NumRegs == 2 ? ", " : " - ";
1939
17.3k
      SStream_concat0(O, split_char);
1940
17.3k
      printRegName(O,
1941
17.3k
             (getNextVectorRegister(Reg, NumRegs - 1)));
1942
17.3k
      SStream_concat0(O, LayoutSuffix);
1943
17.3k
    }
1944
42.7k
  } else {
1945
128k
    for (unsigned i = 0; i < NumRegs;
1946
85.5k
         ++i, Reg = getNextVectorRegister(Reg, Stride)) {
1947
      // wrap-around sve register
1948
85.5k
      if (MCRegisterClass_contains(
1949
85.5k
            MCRegisterInfo_getRegClass(
1950
85.5k
              MI->MRI, AArch64_ZPRRegClassID),
1951
85.5k
            Reg) ||
1952
57.0k
          MCRegisterClass_contains(
1953
57.0k
            MCRegisterInfo_getRegClass(
1954
57.0k
              MI->MRI, AArch64_PPRRegClassID),
1955
57.0k
            Reg))
1956
28.5k
        printRegName(O, Reg);
1957
56.9k
      else
1958
56.9k
        printRegNameAlt(O, Reg, AArch64_vreg);
1959
85.5k
      SStream_concat0(O, LayoutSuffix);
1960
85.5k
      if (i + 1 != NumRegs)
1961
42.7k
        SStream_concat0(O, ", ");
1962
85.5k
    }
1963
42.7k
  }
1964
60.0k
  SStream_concat0(O, " }");
1965
60.0k
}
1966
1967
void printImplicitlyTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O)
1968
0
{
1969
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImplicitlyTypedVectorList,
1970
0
        OpNum);
1971
0
  printVectorList(MI, OpNum, O, "");
1972
0
}
1973
1974
#define DEFINE_printTypedVectorList(NumLanes, LaneKind) \
1975
  void CONCAT(printTypedVectorList, CONCAT(NumLanes, LaneKind))( \
1976
    MCInst * MI, unsigned OpNum, SStream *O) \
1977
60.0k
  { \
1978
60.0k
    AArch64_add_cs_detail_2( \
1979
60.0k
      MI, \
1980
60.0k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
60.0k
              NumLanes), \
1982
60.0k
             LaneKind), \
1983
60.0k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
60.0k
    if (CHAR(LaneKind) == '0') { \
1985
128
      printVectorList(MI, OpNum, O, ""); \
1986
128
      return; \
1987
128
    } \
1988
60.0k
    char Suffix[32]; \
1989
59.9k
    if (NumLanes) \
1990
59.9k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
7.95k
            CHAR(LaneKind)); \
1992
59.9k
    else \
1993
59.9k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
51.9k
            CHAR(LaneKind)); \
1995
59.9k
\
1996
59.9k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
59.9k
  }
printTypedVectorList_0_b
Line
Count
Source
1977
13.1k
  { \
1978
13.1k
    AArch64_add_cs_detail_2( \
1979
13.1k
      MI, \
1980
13.1k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
13.1k
              NumLanes), \
1982
13.1k
             LaneKind), \
1983
13.1k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
13.1k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
13.1k
    char Suffix[32]; \
1989
13.1k
    if (NumLanes) \
1990
13.1k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
13.1k
    else \
1993
13.1k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
13.1k
            CHAR(LaneKind)); \
1995
13.1k
\
1996
13.1k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
13.1k
  }
printTypedVectorList_0_d
Line
Count
Source
1977
17.5k
  { \
1978
17.5k
    AArch64_add_cs_detail_2( \
1979
17.5k
      MI, \
1980
17.5k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
17.5k
              NumLanes), \
1982
17.5k
             LaneKind), \
1983
17.5k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
17.5k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
17.5k
    char Suffix[32]; \
1989
17.5k
    if (NumLanes) \
1990
17.5k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
17.5k
    else \
1993
17.5k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
17.5k
            CHAR(LaneKind)); \
1995
17.5k
\
1996
17.5k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
17.5k
  }
printTypedVectorList_0_h
Line
Count
Source
1977
10.6k
  { \
1978
10.6k
    AArch64_add_cs_detail_2( \
1979
10.6k
      MI, \
1980
10.6k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
10.6k
              NumLanes), \
1982
10.6k
             LaneKind), \
1983
10.6k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
10.6k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
10.6k
    char Suffix[32]; \
1989
10.6k
    if (NumLanes) \
1990
10.6k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
10.6k
    else \
1993
10.6k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
10.6k
            CHAR(LaneKind)); \
1995
10.6k
\
1996
10.6k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
10.6k
  }
printTypedVectorList_0_s
Line
Count
Source
1977
9.10k
  { \
1978
9.10k
    AArch64_add_cs_detail_2( \
1979
9.10k
      MI, \
1980
9.10k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
9.10k
              NumLanes), \
1982
9.10k
             LaneKind), \
1983
9.10k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
9.10k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
9.10k
    char Suffix[32]; \
1989
9.10k
    if (NumLanes) \
1990
9.10k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
9.10k
    else \
1993
9.10k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
9.10k
            CHAR(LaneKind)); \
1995
9.10k
\
1996
9.10k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
9.10k
  }
printTypedVectorList_0_q
Line
Count
Source
1977
1.50k
  { \
1978
1.50k
    AArch64_add_cs_detail_2( \
1979
1.50k
      MI, \
1980
1.50k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.50k
              NumLanes), \
1982
1.50k
             LaneKind), \
1983
1.50k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.50k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.50k
    char Suffix[32]; \
1989
1.50k
    if (NumLanes) \
1990
1.50k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
1.50k
    else \
1993
1.50k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
1.50k
            CHAR(LaneKind)); \
1995
1.50k
\
1996
1.50k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.50k
  }
printTypedVectorList_16_b
Line
Count
Source
1977
3.63k
  { \
1978
3.63k
    AArch64_add_cs_detail_2( \
1979
3.63k
      MI, \
1980
3.63k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
3.63k
              NumLanes), \
1982
3.63k
             LaneKind), \
1983
3.63k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
3.63k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
3.63k
    char Suffix[32]; \
1989
3.63k
    if (NumLanes) \
1990
3.63k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
3.63k
            CHAR(LaneKind)); \
1992
3.63k
    else \
1993
3.63k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
3.63k
\
1996
3.63k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
3.63k
  }
printTypedVectorList_1_d
Line
Count
Source
1977
198
  { \
1978
198
    AArch64_add_cs_detail_2( \
1979
198
      MI, \
1980
198
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
198
              NumLanes), \
1982
198
             LaneKind), \
1983
198
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
198
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
198
    char Suffix[32]; \
1989
198
    if (NumLanes) \
1990
198
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
198
            CHAR(LaneKind)); \
1992
198
    else \
1993
198
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
198
\
1996
198
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
198
  }
printTypedVectorList_2_d
Line
Count
Source
1977
543
  { \
1978
543
    AArch64_add_cs_detail_2( \
1979
543
      MI, \
1980
543
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
543
              NumLanes), \
1982
543
             LaneKind), \
1983
543
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
543
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
543
    char Suffix[32]; \
1989
543
    if (NumLanes) \
1990
543
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
543
            CHAR(LaneKind)); \
1992
543
    else \
1993
543
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
543
\
1996
543
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
543
  }
printTypedVectorList_2_s
Line
Count
Source
1977
1.21k
  { \
1978
1.21k
    AArch64_add_cs_detail_2( \
1979
1.21k
      MI, \
1980
1.21k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.21k
              NumLanes), \
1982
1.21k
             LaneKind), \
1983
1.21k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.21k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.21k
    char Suffix[32]; \
1989
1.21k
    if (NumLanes) \
1990
1.21k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.21k
            CHAR(LaneKind)); \
1992
1.21k
    else \
1993
1.21k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.21k
\
1996
1.21k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.21k
  }
printTypedVectorList_4_h
Line
Count
Source
1977
352
  { \
1978
352
    AArch64_add_cs_detail_2( \
1979
352
      MI, \
1980
352
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
352
              NumLanes), \
1982
352
             LaneKind), \
1983
352
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
352
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
352
    char Suffix[32]; \
1989
352
    if (NumLanes) \
1990
352
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
352
            CHAR(LaneKind)); \
1992
352
    else \
1993
352
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
352
\
1996
352
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
352
  }
printTypedVectorList_4_s
Line
Count
Source
1977
368
  { \
1978
368
    AArch64_add_cs_detail_2( \
1979
368
      MI, \
1980
368
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
368
              NumLanes), \
1982
368
             LaneKind), \
1983
368
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
368
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
368
    char Suffix[32]; \
1989
368
    if (NumLanes) \
1990
368
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
368
            CHAR(LaneKind)); \
1992
368
    else \
1993
368
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
368
\
1996
368
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
368
  }
printTypedVectorList_8_b
Line
Count
Source
1977
579
  { \
1978
579
    AArch64_add_cs_detail_2( \
1979
579
      MI, \
1980
579
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
579
              NumLanes), \
1982
579
             LaneKind), \
1983
579
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
579
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
579
    char Suffix[32]; \
1989
579
    if (NumLanes) \
1990
579
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
579
            CHAR(LaneKind)); \
1992
579
    else \
1993
579
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
579
\
1996
579
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
579
  }
printTypedVectorList_8_h
Line
Count
Source
1977
1.07k
  { \
1978
1.07k
    AArch64_add_cs_detail_2( \
1979
1.07k
      MI, \
1980
1.07k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.07k
              NumLanes), \
1982
1.07k
             LaneKind), \
1983
1.07k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.07k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.07k
    char Suffix[32]; \
1989
1.07k
    if (NumLanes) \
1990
1.07k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.07k
            CHAR(LaneKind)); \
1992
1.07k
    else \
1993
1.07k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.07k
\
1996
1.07k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.07k
  }
printTypedVectorList_0_0
Line
Count
Source
1977
128
  { \
1978
128
    AArch64_add_cs_detail_2( \
1979
128
      MI, \
1980
128
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
128
              NumLanes), \
1982
128
             LaneKind), \
1983
128
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
128
    if (CHAR(LaneKind) == '0') { \
1985
128
      printVectorList(MI, OpNum, O, ""); \
1986
128
      return; \
1987
128
    } \
1988
128
    char Suffix[32]; \
1989
0
    if (NumLanes) \
1990
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
0
    else \
1993
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
0
\
1996
0
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
0
  }
1998
DEFINE_printTypedVectorList(0, b);
1999
DEFINE_printTypedVectorList(0, d);
2000
DEFINE_printTypedVectorList(0, h);
2001
DEFINE_printTypedVectorList(0, s);
2002
DEFINE_printTypedVectorList(0, q);
2003
DEFINE_printTypedVectorList(16, b);
2004
DEFINE_printTypedVectorList(1, d);
2005
DEFINE_printTypedVectorList(2, d);
2006
DEFINE_printTypedVectorList(2, s);
2007
DEFINE_printTypedVectorList(4, h);
2008
DEFINE_printTypedVectorList(4, s);
2009
DEFINE_printTypedVectorList(8, b);
2010
DEFINE_printTypedVectorList(8, h);
2011
DEFINE_printTypedVectorList(0, 0);
2012
2013
#define DEFINE_printVectorIndex(Scale) \
2014
  void CONCAT(printVectorIndex, Scale)(MCInst * MI, unsigned OpNum, \
2015
               SStream *O) \
2016
34.0k
  { \
2017
34.0k
    AArch64_add_cs_detail_1( \
2018
34.0k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
34.0k
      OpNum, Scale); \
2020
34.0k
    SStream_concat(O, "%s", "["); \
2021
34.0k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
34.0k
               MCInst_getOperand(MI, (OpNum)))); \
2023
34.0k
    SStream_concat0(O, "]"); \
2024
34.0k
  }
printVectorIndex_1
Line
Count
Source
2016
34.0k
  { \
2017
34.0k
    AArch64_add_cs_detail_1( \
2018
34.0k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
34.0k
      OpNum, Scale); \
2020
34.0k
    SStream_concat(O, "%s", "["); \
2021
34.0k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
34.0k
               MCInst_getOperand(MI, (OpNum)))); \
2023
34.0k
    SStream_concat0(O, "]"); \
2024
34.0k
  }
Unexecuted instantiation: printVectorIndex_8
2025
DEFINE_printVectorIndex(1);
2026
DEFINE_printVectorIndex(8);
2027
2028
void printAlignedLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2029
10.2k
{
2030
10.2k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AlignedLabel, OpNum);
2031
10.2k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2032
2033
  // If the label has already been resolved to an immediate offset (say, when
2034
  // we're running the disassembler), just print the immediate.
2035
10.2k
  if (MCOperand_isImm(Op)) {
2036
9.91k
    SStream_concat0(O, markup("<imm:"));
2037
9.91k
    int64_t Offset = MCOperand_getImm(Op) * 4;
2038
9.91k
    if (MI->csh->PrintBranchImmAsAddress)
2039
9.91k
      printUInt64(O, (Address + Offset));
2040
0
    else {
2041
0
      printUInt64Bang(O, (Offset));
2042
0
    }
2043
9.91k
    SStream_concat0(O, markup(">"));
2044
9.91k
    return;
2045
9.91k
  }
2046
2047
326
  printUInt64Bang(O, MCOperand_getImm(Op));
2048
326
}
2049
2050
void printAdrLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2051
0
{
2052
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrLabel, OpNum);
2053
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2054
2055
  // If the label has already been resolved to an immediate offset (say, when
2056
  // we're running the disassembler), just print the immediate.
2057
0
  if (MCOperand_isImm(Op)) {
2058
0
    const int64_t Offset = MCOperand_getImm(Op);
2059
0
    SStream_concat0(O, markup("<imm:"));
2060
0
    if (MI->csh->PrintBranchImmAsAddress)
2061
0
      printUInt64(O, ((Address & -4) + Offset));
2062
0
    else {
2063
0
      printUInt64Bang(O, Offset);
2064
0
    }
2065
0
    SStream_concat0(O, markup(">"));
2066
0
    return;
2067
0
  }
2068
2069
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2070
0
}
2071
2072
void printAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2073
0
{
2074
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrpLabel, OpNum);
2075
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2076
2077
  // If the label has already been resolved to an immediate offset (say, when
2078
  // we're running the disassembler), just print the immediate.
2079
0
  if (MCOperand_isImm(Op)) {
2080
0
    const int64_t Offset = MCOperand_getImm(Op) * 4096;
2081
0
    SStream_concat0(O, markup("<imm:"));
2082
0
    if (MI->csh->PrintBranchImmAsAddress)
2083
0
      printUInt64(O, ((Address & -4096) + Offset));
2084
0
    else {
2085
0
      printUInt64Bang(O, Offset);
2086
0
    }
2087
0
    SStream_concat0(O, markup(">"));
2088
0
    return;
2089
0
  }
2090
2091
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2092
0
}
2093
2094
void printAdrAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2095
4.49k
{
2096
4.49k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrAdrpLabel, OpNum);
2097
4.49k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2098
2099
  // If the label has already been resolved to an immediate offset (say, when
2100
  // we're running the disassembler), just print the immediate.
2101
4.49k
  if (MCOperand_isImm(Op)) {
2102
4.49k
    int64_t Offset = MCOperand_getImm(Op);
2103
4.49k
    if (MCInst_getOpcode(MI) == AArch64_ADRP) {
2104
1.76k
      Offset = Offset * 4096;
2105
1.76k
      Address = Address & -4096;
2106
1.76k
    }
2107
4.49k
    SStream_concat0(O, markup(">"));
2108
4.49k
    if (MI->csh->PrintBranchImmAsAddress)
2109
4.49k
      printUInt64(O, (Address + Offset));
2110
0
    else {
2111
0
      printUInt64Bang(O, Offset);
2112
0
    }
2113
4.49k
    SStream_concat0(O, markup(">"));
2114
4.49k
    return;
2115
4.49k
  }
2116
2117
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2118
0
}
2119
2120
/// Not part of upstream LLVM.
2121
/// Just prints the barrier options as documented in
2122
/// https://github.com/AsahiLinux/docs/blob/main/docs/hw/cpu/apple-instructions.md
2123
void printAppleSysBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2124
386
{
2125
386
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AppleSysBarrierOption,
2126
386
        OpNo);
2127
386
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2128
386
  switch (Val) {
2129
204
  default:
2130
204
    SStream_concat0(O, "<undefined>");
2131
204
    break;
2132
30
  case 0:
2133
30
    SStream_concat0(O, "osh");
2134
30
    break;
2135
94
  case 1:
2136
94
    SStream_concat0(O, "nsh");
2137
94
    break;
2138
7
  case 2:
2139
7
    SStream_concat0(O, "ish");
2140
7
    break;
2141
51
  case 3:
2142
51
    SStream_concat0(O, "sy");
2143
51
    break;
2144
386
  }
2145
386
}
2146
2147
void printBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2148
683
{
2149
683
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarrierOption, OpNo);
2150
683
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2151
683
  unsigned Opcode = MCInst_getOpcode(MI);
2152
2153
683
  const char *Name;
2154
683
  if (Opcode == AArch64_ISB) {
2155
39
    const AArch64ISB_ISB *ISB = AArch64ISB_lookupISBByEncoding(Val);
2156
39
    Name = ISB ? ISB->Name : "";
2157
644
  } else if (Opcode == AArch64_TSB) {
2158
86
    const AArch64TSB_TSB *TSB = AArch64TSB_lookupTSBByEncoding(Val);
2159
86
    Name = TSB ? TSB->Name : "";
2160
558
  } else {
2161
558
    const AArch64DB_DB *DB = AArch64DB_lookupDBByEncoding(Val);
2162
558
    Name = DB ? DB->Name : "";
2163
558
  }
2164
683
  if (Name[0] != '\0')
2165
164
    SStream_concat0(O, Name);
2166
519
  else {
2167
519
    SStream_concat(O, "%s", markup("<imm:"));
2168
519
    printUInt32Bang(O, Val);
2169
519
    SStream_concat0(O, markup(">"));
2170
519
  }
2171
683
}
2172
2173
void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O)
2174
431
{
2175
431
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarriernXSOption, OpNo);
2176
431
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2177
2178
431
  const char *Name;
2179
431
  const AArch64DBnXS_DBnXS *DB = AArch64DBnXS_lookupDBnXSByEncoding(Val);
2180
431
  Name = DB ? DB->Name : "";
2181
2182
431
  if (Name[0] != '\0')
2183
431
    SStream_concat0(O, Name);
2184
0
  else {
2185
0
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", Val);
2186
0
    SStream_concat0(O, markup(">"));
2187
0
  }
2188
431
}
2189
2190
static bool isValidSysReg(const AArch64SysReg_SysReg *Reg, bool Read,
2191
        unsigned mode)
2192
8.35k
{
2193
8.35k
  return (Reg && (Read ? Reg->Readable : Reg->Writeable) &&
2194
976
    AArch64_testFeatureList(mode, Reg->FeaturesRequired));
2195
8.35k
}
2196
2197
// Looks up a system register either by encoding or by name. Some system
2198
// registers share the same encoding between different architectures,
2199
// therefore a tablegen lookup by encoding will return an entry regardless
2200
// of the register's predication on a specific subtarget feature. To work
2201
// around this problem we keep an alternative name for such registers and
2202
// look them up by that name if the first lookup was unsuccessful.
2203
static const AArch64SysReg_SysReg *lookupSysReg(unsigned Val, bool Read,
2204
            unsigned mode)
2205
6.51k
{
2206
6.51k
  const AArch64SysReg_SysReg *Reg =
2207
6.51k
    AArch64SysReg_lookupSysRegByEncoding(Val);
2208
2209
6.51k
  if (Reg && !isValidSysReg(Reg, Read, mode))
2210
1.35k
    Reg = AArch64SysReg_lookupSysRegByName(Reg->AltName);
2211
2212
6.51k
  return Reg;
2213
6.51k
}
2214
2215
void printMRSSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2216
2.65k
{
2217
2.65k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MRSSystemRegister, OpNo);
2218
2.65k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2219
2220
  // Horrible hack for the one register that has identical encodings but
2221
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2222
  // going to get the wrong entry
2223
2.65k
  if (Val == AARCH64_SYSREG_DBGDTRRX_EL0) {
2224
22
    SStream_concat0(O, "DBGDTRRX_EL0");
2225
22
    return;
2226
22
  }
2227
2228
  // Horrible hack for two different registers having the same encoding.
2229
2.63k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2230
675
    SStream_concat0(O, "TRCEXTINSELR");
2231
675
    return;
2232
675
  }
2233
2234
1.96k
  const AArch64SysReg_SysReg *Reg =
2235
1.96k
    lookupSysReg(Val, true /*Read*/, MI->csh->mode);
2236
2237
1.96k
  if (isValidSysReg(Reg, true /*Read*/, MI->csh->mode))
2238
223
    SStream_concat0(O, Reg->Name);
2239
1.73k
  else {
2240
1.73k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2241
1.73k
    AArch64SysReg_genericRegisterString(Val, result);
2242
1.73k
    SStream_concat0(O, result);
2243
1.73k
  }
2244
1.96k
}
2245
2246
void printMSRSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2247
4.75k
{
2248
4.75k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MSRSystemRegister, OpNo);
2249
4.75k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2250
2251
  // Horrible hack for the one register that has identical encodings but
2252
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2253
  // going to get the wrong entry
2254
4.75k
  if (Val == AARCH64_SYSREG_DBGDTRTX_EL0) {
2255
119
    SStream_concat0(O, "DBGDTRTX_EL0");
2256
119
    return;
2257
119
  }
2258
2259
  // Horrible hack for two different registers having the same encoding.
2260
4.63k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2261
80
    SStream_concat0(O, "TRCEXTINSELR");
2262
80
    return;
2263
80
  }
2264
2265
4.55k
  const AArch64SysReg_SysReg *Reg =
2266
4.55k
    lookupSysReg(Val, false /*Read*/, MI->csh->mode);
2267
2268
4.55k
  if (isValidSysReg(Reg, false /*Read*/, MI->csh->mode))
2269
265
    SStream_concat0(O, Reg->Name);
2270
4.28k
  else {
2271
4.28k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2272
4.28k
    AArch64SysReg_genericRegisterString(Val, result);
2273
4.28k
    SStream_concat0(O, result);
2274
4.28k
  }
2275
4.55k
}
2276
2277
void printSystemPStateField(MCInst *MI, unsigned OpNo, SStream *O)
2278
1.00k
{
2279
1.00k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SystemPStateField, OpNo);
2280
1.00k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2281
2282
1.00k
  const AArch64PState_PStateImm0_15 *PStateImm15 =
2283
1.00k
    AArch64PState_lookupPStateImm0_15ByEncoding(Val);
2284
1.00k
  const AArch64PState_PStateImm0_1 *PStateImm1 =
2285
1.00k
    AArch64PState_lookupPStateImm0_1ByEncoding(Val);
2286
1.00k
  if (PStateImm15 &&
2287
886
      AArch64_testFeatureList(MI->csh->mode,
2288
886
            PStateImm15->FeaturesRequired))
2289
886
    SStream_concat0(O, PStateImm15->Name);
2290
116
  else if (PStateImm1 &&
2291
116
     AArch64_testFeatureList(MI->csh->mode,
2292
116
           PStateImm1->FeaturesRequired))
2293
116
    SStream_concat0(O, PStateImm1->Name);
2294
0
  else {
2295
0
    printUInt32Bang(O, (Val));
2296
0
    SStream_concat1(O, '\0');
2297
0
  }
2298
1.00k
}
2299
2300
void printSIMDType10Operand(MCInst *MI, unsigned OpNo, SStream *O)
2301
2.03k
{
2302
2.03k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SIMDType10Operand, OpNo);
2303
2.03k
  unsigned RawVal = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2304
2.03k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2305
2.03k
  SStream_concat(O, "%s#%#016llx", markup("<imm:"), Val);
2306
2.03k
  SStream_concat0(O, markup(">"));
2307
2.03k
}
2308
2309
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
2310
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
2311
    MCInst * MI, unsigned OpNo, SStream *O) \
2312
4.15k
  { \
2313
4.15k
    AArch64_add_cs_detail_2( \
2314
4.15k
      MI, \
2315
4.15k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
4.15k
              Angle), \
2317
4.15k
             Remainder), \
2318
4.15k
      OpNo, Angle, Remainder); \
2319
4.15k
    unsigned Val = \
2320
4.15k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
4.15k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
4.15k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
4.15k
    SStream_concat0(O, markup(">")); \
2324
4.15k
  }
AArch64InstPrinter.c:printComplexRotationOp_180_90
Line
Count
Source
2312
896
  { \
2313
896
    AArch64_add_cs_detail_2( \
2314
896
      MI, \
2315
896
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
896
              Angle), \
2317
896
             Remainder), \
2318
896
      OpNo, Angle, Remainder); \
2319
896
    unsigned Val = \
2320
896
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
896
    SStream_concat(O, "%s", markup("<imm:")); \
2322
896
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
896
    SStream_concat0(O, markup(">")); \
2324
896
  }
AArch64InstPrinter.c:printComplexRotationOp_90_0
Line
Count
Source
2312
3.25k
  { \
2313
3.25k
    AArch64_add_cs_detail_2( \
2314
3.25k
      MI, \
2315
3.25k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
3.25k
              Angle), \
2317
3.25k
             Remainder), \
2318
3.25k
      OpNo, Angle, Remainder); \
2319
3.25k
    unsigned Val = \
2320
3.25k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
3.25k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
3.25k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
3.25k
    SStream_concat0(O, markup(">")); \
2324
3.25k
  }
2325
DEFINE_printComplexRotationOp(180, 90);
2326
DEFINE_printComplexRotationOp(90, 0);
2327
2328
void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2329
6.37k
{
2330
6.37k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEPattern, OpNum);
2331
6.37k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2332
6.37k
  const AArch64SVEPredPattern_SVEPREDPAT *Pat =
2333
6.37k
    AArch64SVEPredPattern_lookupSVEPREDPATByEncoding(Val);
2334
6.37k
  if (Pat)
2335
3.77k
    SStream_concat0(O, Pat->Name);
2336
2.60k
  else
2337
2.60k
    printUInt32Bang(O, Val);
2338
6.37k
}
2339
2340
void printSVEVecLenSpecifier(MCInst *MI, unsigned OpNum, SStream *O)
2341
852
{
2342
852
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEVecLenSpecifier, OpNum);
2343
852
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2344
  // Pattern has only 1 bit
2345
852
  if (Val > 1)
2346
0
    CS_ASSERT_RET(0 && "Invalid vector length specifier");
2347
852
  const AArch64SVEVecLenSpecifier_SVEVECLENSPECIFIER *Pat =
2348
852
    AArch64SVEVecLenSpecifier_lookupSVEVECLENSPECIFIERByEncoding(
2349
852
      Val);
2350
852
  if (Pat)
2351
852
    SStream_concat0(O, Pat->Name);
2352
852
}
2353
2354
#define DEFINE_printSVERegOp(suffix) \
2355
  void CONCAT(printSVERegOp, suffix)(MCInst * MI, unsigned OpNum, \
2356
             SStream *O) \
2357
175k
  { \
2358
175k
    AArch64_add_cs_detail_1( \
2359
175k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
175k
      CHAR(suffix)); \
2361
175k
    switch (CHAR(suffix)) { \
2362
57.4k
    case '0': \
2363
87.4k
    case 'b': \
2364
120k
    case 'h': \
2365
146k
    case 's': \
2366
174k
    case 'd': \
2367
175k
    case 'q': \
2368
175k
      break; \
2369
174k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
175k
    } \
2372
175k
\
2373
175k
    unsigned Reg = \
2374
175k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
175k
    printRegName(O, Reg); \
2376
175k
    if (CHAR(suffix) != '0') { \
2377
118k
      SStream_concat1(O, '.'); \
2378
118k
      SStream_concat1(O, CHAR(suffix)); \
2379
118k
    } \
2380
175k
  }
printSVERegOp_b
Line
Count
Source
2357
29.9k
  { \
2358
29.9k
    AArch64_add_cs_detail_1( \
2359
29.9k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
29.9k
      CHAR(suffix)); \
2361
29.9k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
29.9k
    case 'b': \
2364
29.9k
    case 'h': \
2365
29.9k
    case 's': \
2366
29.9k
    case 'd': \
2367
29.9k
    case 'q': \
2368
29.9k
      break; \
2369
29.9k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
29.9k
    } \
2372
29.9k
\
2373
29.9k
    unsigned Reg = \
2374
29.9k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
29.9k
    printRegName(O, Reg); \
2376
29.9k
    if (CHAR(suffix) != '0') { \
2377
29.9k
      SStream_concat1(O, '.'); \
2378
29.9k
      SStream_concat1(O, CHAR(suffix)); \
2379
29.9k
    } \
2380
29.9k
  }
printSVERegOp_d
Line
Count
Source
2357
28.3k
  { \
2358
28.3k
    AArch64_add_cs_detail_1( \
2359
28.3k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
28.3k
      CHAR(suffix)); \
2361
28.3k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
0
    case 's': \
2366
28.3k
    case 'd': \
2367
28.3k
    case 'q': \
2368
28.3k
      break; \
2369
28.3k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
28.3k
    } \
2372
28.3k
\
2373
28.3k
    unsigned Reg = \
2374
28.3k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
28.3k
    printRegName(O, Reg); \
2376
28.3k
    if (CHAR(suffix) != '0') { \
2377
28.3k
      SStream_concat1(O, '.'); \
2378
28.3k
      SStream_concat1(O, CHAR(suffix)); \
2379
28.3k
    } \
2380
28.3k
  }
printSVERegOp_h
Line
Count
Source
2357
33.2k
  { \
2358
33.2k
    AArch64_add_cs_detail_1( \
2359
33.2k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
33.2k
      CHAR(suffix)); \
2361
33.2k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
33.2k
    case 'h': \
2365
33.2k
    case 's': \
2366
33.2k
    case 'd': \
2367
33.2k
    case 'q': \
2368
33.2k
      break; \
2369
33.2k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
33.2k
    } \
2372
33.2k
\
2373
33.2k
    unsigned Reg = \
2374
33.2k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
33.2k
    printRegName(O, Reg); \
2376
33.2k
    if (CHAR(suffix) != '0') { \
2377
33.2k
      SStream_concat1(O, '.'); \
2378
33.2k
      SStream_concat1(O, CHAR(suffix)); \
2379
33.2k
    } \
2380
33.2k
  }
printSVERegOp_s
Line
Count
Source
2357
25.4k
  { \
2358
25.4k
    AArch64_add_cs_detail_1( \
2359
25.4k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
25.4k
      CHAR(suffix)); \
2361
25.4k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
25.4k
    case 's': \
2366
25.4k
    case 'd': \
2367
25.4k
    case 'q': \
2368
25.4k
      break; \
2369
25.4k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
25.4k
    } \
2372
25.4k
\
2373
25.4k
    unsigned Reg = \
2374
25.4k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
25.4k
    printRegName(O, Reg); \
2376
25.4k
    if (CHAR(suffix) != '0') { \
2377
25.4k
      SStream_concat1(O, '.'); \
2378
25.4k
      SStream_concat1(O, CHAR(suffix)); \
2379
25.4k
    } \
2380
25.4k
  }
printSVERegOp_0
Line
Count
Source
2357
57.4k
  { \
2358
57.4k
    AArch64_add_cs_detail_1( \
2359
57.4k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
57.4k
      CHAR(suffix)); \
2361
57.4k
    switch (CHAR(suffix)) { \
2362
57.4k
    case '0': \
2363
57.4k
    case 'b': \
2364
57.4k
    case 'h': \
2365
57.4k
    case 's': \
2366
57.4k
    case 'd': \
2367
57.4k
    case 'q': \
2368
57.4k
      break; \
2369
57.4k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
57.4k
    } \
2372
57.4k
\
2373
57.4k
    unsigned Reg = \
2374
57.4k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
57.4k
    printRegName(O, Reg); \
2376
57.4k
    if (CHAR(suffix) != '0') { \
2377
0
      SStream_concat1(O, '.'); \
2378
0
      SStream_concat1(O, CHAR(suffix)); \
2379
0
    } \
2380
57.4k
  }
printSVERegOp_q
Line
Count
Source
2357
1.30k
  { \
2358
1.30k
    AArch64_add_cs_detail_1( \
2359
1.30k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
1.30k
      CHAR(suffix)); \
2361
1.30k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
0
    case 's': \
2366
0
    case 'd': \
2367
1.30k
    case 'q': \
2368
1.30k
      break; \
2369
0
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
1.30k
    } \
2372
1.30k
\
2373
1.30k
    unsigned Reg = \
2374
1.30k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
1.30k
    printRegName(O, Reg); \
2376
1.30k
    if (CHAR(suffix) != '0') { \
2377
1.30k
      SStream_concat1(O, '.'); \
2378
1.30k
      SStream_concat1(O, CHAR(suffix)); \
2379
1.30k
    } \
2380
1.30k
  }
2381
DEFINE_printSVERegOp(b);
2382
DEFINE_printSVERegOp(d);
2383
DEFINE_printSVERegOp(h);
2384
DEFINE_printSVERegOp(s);
2385
DEFINE_printSVERegOp(0);
2386
DEFINE_printSVERegOp(q);
2387
2388
#define DECLARE_printImmSVE_S32(T) \
2389
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2390
2.62k
  { \
2391
2.62k
    printInt32Bang(O, Val); \
2392
2.62k
  }
printImmSVE_int16_t
Line
Count
Source
2390
1.39k
  { \
2391
1.39k
    printInt32Bang(O, Val); \
2392
1.39k
  }
printImmSVE_int8_t
Line
Count
Source
2390
896
  { \
2391
896
    printInt32Bang(O, Val); \
2392
896
  }
printImmSVE_int32_t
Line
Count
Source
2390
337
  { \
2391
337
    printInt32Bang(O, Val); \
2392
337
  }
2393
DECLARE_printImmSVE_S32(int16_t);
2394
DECLARE_printImmSVE_S32(int8_t);
2395
DECLARE_printImmSVE_S32(int32_t);
2396
2397
#define DECLARE_printImmSVE_U32(T) \
2398
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2399
408
  { \
2400
408
    printUInt32Bang(O, Val); \
2401
408
  }
printImmSVE_uint16_t
Line
Count
Source
2399
110
  { \
2400
110
    printUInt32Bang(O, Val); \
2401
110
  }
printImmSVE_uint8_t
Line
Count
Source
2399
117
  { \
2400
117
    printUInt32Bang(O, Val); \
2401
117
  }
printImmSVE_uint32_t
Line
Count
Source
2399
181
  { \
2400
181
    printUInt32Bang(O, Val); \
2401
181
  }
2402
DECLARE_printImmSVE_U32(uint16_t);
2403
DECLARE_printImmSVE_U32(uint8_t);
2404
DECLARE_printImmSVE_U32(uint32_t);
2405
2406
#define DECLARE_printImmSVE_S64(T) \
2407
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2408
867
  { \
2409
867
    printInt64Bang(O, Val); \
2410
867
  }
2411
DECLARE_printImmSVE_S64(int64_t);
2412
2413
#define DECLARE_printImmSVE_U64(T) \
2414
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2415
85
  { \
2416
85
    printUInt64Bang(O, Val); \
2417
85
  }
2418
DECLARE_printImmSVE_U64(uint64_t);
2419
2420
#define DEFINE_isSignedType(T) \
2421
  static inline bool CONCAT(isSignedType, T)() \
2422
2.05k
  { \
2423
2.05k
    return CHAR(T) == 'i'; \
2424
2.05k
  }
AArch64InstPrinter.c:isSignedType_int16_t
Line
Count
Source
2422
200
  { \
2423
200
    return CHAR(T) == 'i'; \
2424
200
  }
AArch64InstPrinter.c:isSignedType_int8_t
Line
Count
Source
2422
896
  { \
2423
896
    return CHAR(T) == 'i'; \
2424
896
  }
AArch64InstPrinter.c:isSignedType_int64_t
Line
Count
Source
2422
295
  { \
2423
295
    return CHAR(T) == 'i'; \
2424
295
  }
AArch64InstPrinter.c:isSignedType_int32_t
Line
Count
Source
2422
168
  { \
2423
168
    return CHAR(T) == 'i'; \
2424
168
  }
AArch64InstPrinter.c:isSignedType_uint16_t
Line
Count
Source
2422
110
  { \
2423
110
    return CHAR(T) == 'i'; \
2424
110
  }
AArch64InstPrinter.c:isSignedType_uint8_t
Line
Count
Source
2422
117
  { \
2423
117
    return CHAR(T) == 'i'; \
2424
117
  }
AArch64InstPrinter.c:isSignedType_uint64_t
Line
Count
Source
2422
85
  { \
2423
85
    return CHAR(T) == 'i'; \
2424
85
  }
AArch64InstPrinter.c:isSignedType_uint32_t
Line
Count
Source
2422
181
  { \
2423
181
    return CHAR(T) == 'i'; \
2424
181
  }
2425
DEFINE_isSignedType(int8_t);
2426
DEFINE_isSignedType(int16_t);
2427
DEFINE_isSignedType(int32_t);
2428
DEFINE_isSignedType(int64_t);
2429
DEFINE_isSignedType(uint8_t);
2430
DEFINE_isSignedType(uint16_t);
2431
DEFINE_isSignedType(uint32_t);
2432
DEFINE_isSignedType(uint64_t);
2433
2434
#define DEFINE_printImm8OptLsl(T) \
2435
  void CONCAT(printImm8OptLsl, T)(MCInst * MI, unsigned OpNum, \
2436
          SStream *O) \
2437
2.53k
  { \
2438
2.53k
    AArch64_add_cs_detail_1( \
2439
2.53k
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
2.53k
      sizeof(T)); \
2441
2.53k
    unsigned UnscaledVal = \
2442
2.53k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
2.53k
    unsigned Shift = \
2444
2.53k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
2.53k
\
2446
2.53k
    if ((UnscaledVal == 0) && \
2447
2.53k
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
480
      SStream_concat(O, "%s", markup("<imm:")); \
2449
480
      SStream_concat1(O, '#'); \
2450
480
      printUInt64(O, (UnscaledVal)); \
2451
480
      SStream_concat0(O, markup(">")); \
2452
480
      printShifter(MI, OpNum + 1, O); \
2453
480
      return; \
2454
480
    } \
2455
2.53k
\
2456
2.53k
    T Val; \
2457
2.05k
    if (CONCAT(isSignedType, T)()) \
2458
2.05k
      Val = (int8_t)UnscaledVal * \
2459
1.55k
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
2.05k
    else \
2461
2.05k
      Val = (uint8_t)UnscaledVal * \
2462
493
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
2.05k
\
2464
2.05k
    CONCAT(printImmSVE, T)(Val, O); \
2465
2.05k
  }
printImm8OptLsl_int16_t
Line
Count
Source
2437
296
  { \
2438
296
    AArch64_add_cs_detail_1( \
2439
296
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
296
      sizeof(T)); \
2441
296
    unsigned UnscaledVal = \
2442
296
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
296
    unsigned Shift = \
2444
296
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
296
\
2446
296
    if ((UnscaledVal == 0) && \
2447
296
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
96
      SStream_concat(O, "%s", markup("<imm:")); \
2449
96
      SStream_concat1(O, '#'); \
2450
96
      printUInt64(O, (UnscaledVal)); \
2451
96
      SStream_concat0(O, markup(">")); \
2452
96
      printShifter(MI, OpNum + 1, O); \
2453
96
      return; \
2454
96
    } \
2455
296
\
2456
296
    T Val; \
2457
200
    if (CONCAT(isSignedType, T)()) \
2458
200
      Val = (int8_t)UnscaledVal * \
2459
200
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
200
    else \
2461
200
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
200
\
2464
200
    CONCAT(printImmSVE, T)(Val, O); \
2465
200
  }
printImm8OptLsl_int8_t
Line
Count
Source
2437
896
  { \
2438
896
    AArch64_add_cs_detail_1( \
2439
896
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
896
      sizeof(T)); \
2441
896
    unsigned UnscaledVal = \
2442
896
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
896
    unsigned Shift = \
2444
896
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
896
\
2446
896
    if ((UnscaledVal == 0) && \
2447
896
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
0
      SStream_concat(O, "%s", markup("<imm:")); \
2449
0
      SStream_concat1(O, '#'); \
2450
0
      printUInt64(O, (UnscaledVal)); \
2451
0
      SStream_concat0(O, markup(">")); \
2452
0
      printShifter(MI, OpNum + 1, O); \
2453
0
      return; \
2454
0
    } \
2455
896
\
2456
896
    T Val; \
2457
896
    if (CONCAT(isSignedType, T)()) \
2458
896
      Val = (int8_t)UnscaledVal * \
2459
896
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
896
    else \
2461
896
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
896
\
2464
896
    CONCAT(printImmSVE, T)(Val, O); \
2465
896
  }
printImm8OptLsl_int64_t
Line
Count
Source
2437
313
  { \
2438
313
    AArch64_add_cs_detail_1( \
2439
313
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
313
      sizeof(T)); \
2441
313
    unsigned UnscaledVal = \
2442
313
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
313
    unsigned Shift = \
2444
313
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
313
\
2446
313
    if ((UnscaledVal == 0) && \
2447
313
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
18
      SStream_concat(O, "%s", markup("<imm:")); \
2449
18
      SStream_concat1(O, '#'); \
2450
18
      printUInt64(O, (UnscaledVal)); \
2451
18
      SStream_concat0(O, markup(">")); \
2452
18
      printShifter(MI, OpNum + 1, O); \
2453
18
      return; \
2454
18
    } \
2455
313
\
2456
313
    T Val; \
2457
295
    if (CONCAT(isSignedType, T)()) \
2458
295
      Val = (int8_t)UnscaledVal * \
2459
295
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
295
    else \
2461
295
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
295
\
2464
295
    CONCAT(printImmSVE, T)(Val, O); \
2465
295
  }
printImm8OptLsl_int32_t
Line
Count
Source
2437
212
  { \
2438
212
    AArch64_add_cs_detail_1( \
2439
212
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
212
      sizeof(T)); \
2441
212
    unsigned UnscaledVal = \
2442
212
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
212
    unsigned Shift = \
2444
212
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
212
\
2446
212
    if ((UnscaledVal == 0) && \
2447
212
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
44
      SStream_concat(O, "%s", markup("<imm:")); \
2449
44
      SStream_concat1(O, '#'); \
2450
44
      printUInt64(O, (UnscaledVal)); \
2451
44
      SStream_concat0(O, markup(">")); \
2452
44
      printShifter(MI, OpNum + 1, O); \
2453
44
      return; \
2454
44
    } \
2455
212
\
2456
212
    T Val; \
2457
168
    if (CONCAT(isSignedType, T)()) \
2458
168
      Val = (int8_t)UnscaledVal * \
2459
168
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
168
    else \
2461
168
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
168
\
2464
168
    CONCAT(printImmSVE, T)(Val, O); \
2465
168
  }
printImm8OptLsl_uint16_t
Line
Count
Source
2437
131
  { \
2438
131
    AArch64_add_cs_detail_1( \
2439
131
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
131
      sizeof(T)); \
2441
131
    unsigned UnscaledVal = \
2442
131
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
131
    unsigned Shift = \
2444
131
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
131
\
2446
131
    if ((UnscaledVal == 0) && \
2447
131
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
21
      SStream_concat(O, "%s", markup("<imm:")); \
2449
21
      SStream_concat1(O, '#'); \
2450
21
      printUInt64(O, (UnscaledVal)); \
2451
21
      SStream_concat0(O, markup(">")); \
2452
21
      printShifter(MI, OpNum + 1, O); \
2453
21
      return; \
2454
21
    } \
2455
131
\
2456
131
    T Val; \
2457
110
    if (CONCAT(isSignedType, T)()) \
2458
110
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
110
    else \
2461
110
      Val = (uint8_t)UnscaledVal * \
2462
110
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
110
\
2464
110
    CONCAT(printImmSVE, T)(Val, O); \
2465
110
  }
printImm8OptLsl_uint8_t
Line
Count
Source
2437
117
  { \
2438
117
    AArch64_add_cs_detail_1( \
2439
117
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
117
      sizeof(T)); \
2441
117
    unsigned UnscaledVal = \
2442
117
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
117
    unsigned Shift = \
2444
117
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
117
\
2446
117
    if ((UnscaledVal == 0) && \
2447
117
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
0
      SStream_concat(O, "%s", markup("<imm:")); \
2449
0
      SStream_concat1(O, '#'); \
2450
0
      printUInt64(O, (UnscaledVal)); \
2451
0
      SStream_concat0(O, markup(">")); \
2452
0
      printShifter(MI, OpNum + 1, O); \
2453
0
      return; \
2454
0
    } \
2455
117
\
2456
117
    T Val; \
2457
117
    if (CONCAT(isSignedType, T)()) \
2458
117
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
117
    else \
2461
117
      Val = (uint8_t)UnscaledVal * \
2462
117
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
117
\
2464
117
    CONCAT(printImmSVE, T)(Val, O); \
2465
117
  }
printImm8OptLsl_uint64_t
Line
Count
Source
2437
181
  { \
2438
181
    AArch64_add_cs_detail_1( \
2439
181
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
181
      sizeof(T)); \
2441
181
    unsigned UnscaledVal = \
2442
181
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
181
    unsigned Shift = \
2444
181
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
181
\
2446
181
    if ((UnscaledVal == 0) && \
2447
181
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
96
      SStream_concat(O, "%s", markup("<imm:")); \
2449
96
      SStream_concat1(O, '#'); \
2450
96
      printUInt64(O, (UnscaledVal)); \
2451
96
      SStream_concat0(O, markup(">")); \
2452
96
      printShifter(MI, OpNum + 1, O); \
2453
96
      return; \
2454
96
    } \
2455
181
\
2456
181
    T Val; \
2457
85
    if (CONCAT(isSignedType, T)()) \
2458
85
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
85
    else \
2461
85
      Val = (uint8_t)UnscaledVal * \
2462
85
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
85
\
2464
85
    CONCAT(printImmSVE, T)(Val, O); \
2465
85
  }
printImm8OptLsl_uint32_t
Line
Count
Source
2437
386
  { \
2438
386
    AArch64_add_cs_detail_1( \
2439
386
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
386
      sizeof(T)); \
2441
386
    unsigned UnscaledVal = \
2442
386
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
386
    unsigned Shift = \
2444
386
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
386
\
2446
386
    if ((UnscaledVal == 0) && \
2447
386
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
205
      SStream_concat(O, "%s", markup("<imm:")); \
2449
205
      SStream_concat1(O, '#'); \
2450
205
      printUInt64(O, (UnscaledVal)); \
2451
205
      SStream_concat0(O, markup(">")); \
2452
205
      printShifter(MI, OpNum + 1, O); \
2453
205
      return; \
2454
205
    } \
2455
386
\
2456
386
    T Val; \
2457
181
    if (CONCAT(isSignedType, T)()) \
2458
181
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
181
    else \
2461
181
      Val = (uint8_t)UnscaledVal * \
2462
181
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
181
\
2464
181
    CONCAT(printImmSVE, T)(Val, O); \
2465
181
  }
2466
DEFINE_printImm8OptLsl(int16_t);
2467
DEFINE_printImm8OptLsl(int8_t);
2468
DEFINE_printImm8OptLsl(int64_t);
2469
DEFINE_printImm8OptLsl(int32_t);
2470
DEFINE_printImm8OptLsl(uint16_t);
2471
DEFINE_printImm8OptLsl(uint8_t);
2472
DEFINE_printImm8OptLsl(uint64_t);
2473
DEFINE_printImm8OptLsl(uint32_t);
2474
2475
#define DEFINE_printSVELogicalImm(T) \
2476
  void CONCAT(printSVELogicalImm, T)(MCInst * MI, unsigned OpNum, \
2477
             SStream *O) \
2478
4.24k
  { \
2479
4.24k
    AArch64_add_cs_detail_1( \
2480
4.24k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
4.24k
      sizeof(T)); \
2482
4.24k
    typedef T SignedT; \
2483
4.24k
    typedef CONCATS(u, T) UnsignedT; \
2484
4.24k
\
2485
4.24k
    uint64_t Val = \
2486
4.24k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
4.24k
    UnsignedT PrintVal = \
2488
4.24k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
4.24k
\
2490
4.24k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
4.24k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
4.24k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
2.70k
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
2.70k
    else { \
2495
2.31k
      SStream_concat(O, "%s", markup("<imm:")); \
2496
2.31k
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
2.31k
      SStream_concat0(O, markup(">")); \
2498
2.31k
    } \
2499
4.24k
  }
printSVELogicalImm_int16_t
Line
Count
Source
2478
1.19k
  { \
2479
1.19k
    AArch64_add_cs_detail_1( \
2480
1.19k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.19k
      sizeof(T)); \
2482
1.19k
    typedef T SignedT; \
2483
1.19k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.19k
\
2485
1.19k
    uint64_t Val = \
2486
1.19k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.19k
    UnsignedT PrintVal = \
2488
1.19k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.19k
\
2490
1.19k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.19k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.19k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
0
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
0
    else { \
2495
0
      SStream_concat(O, "%s", markup("<imm:")); \
2496
0
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
0
      SStream_concat0(O, markup(">")); \
2498
0
    } \
2499
1.19k
  }
printSVELogicalImm_int32_t
Line
Count
Source
2478
1.85k
  { \
2479
1.85k
    AArch64_add_cs_detail_1( \
2480
1.85k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.85k
      sizeof(T)); \
2482
1.85k
    typedef T SignedT; \
2483
1.85k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.85k
\
2485
1.85k
    uint64_t Val = \
2486
1.85k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.85k
    UnsignedT PrintVal = \
2488
1.85k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.85k
\
2490
1.85k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.85k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.85k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
1.81k
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
1.81k
    else { \
2495
1.69k
      SStream_concat(O, "%s", markup("<imm:")); \
2496
1.69k
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
1.69k
      SStream_concat0(O, markup(">")); \
2498
1.69k
    } \
2499
1.85k
  }
printSVELogicalImm_int64_t
Line
Count
Source
2478
1.19k
  { \
2479
1.19k
    AArch64_add_cs_detail_1( \
2480
1.19k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.19k
      sizeof(T)); \
2482
1.19k
    typedef T SignedT; \
2483
1.19k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.19k
\
2485
1.19k
    uint64_t Val = \
2486
1.19k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.19k
    UnsignedT PrintVal = \
2488
1.19k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.19k
\
2490
1.19k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.19k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.19k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
892
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
892
    else { \
2495
623
      SStream_concat(O, "%s", markup("<imm:")); \
2496
623
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
623
      SStream_concat0(O, markup(">")); \
2498
623
    } \
2499
1.19k
  }
2500
DEFINE_printSVELogicalImm(int16_t);
2501
DEFINE_printSVELogicalImm(int32_t);
2502
DEFINE_printSVELogicalImm(int64_t);
2503
2504
#define DEFINE_printZPRasFPR(Width) \
2505
  void CONCAT(printZPRasFPR, Width)(MCInst * MI, unsigned OpNum, \
2506
            SStream *O) \
2507
1.52k
  { \
2508
1.52k
    AArch64_add_cs_detail_1( \
2509
1.52k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
1.52k
      Width); \
2511
1.52k
    unsigned Base; \
2512
1.52k
    switch (Width) { \
2513
90
    case 8: \
2514
90
      Base = AArch64_B0; \
2515
90
      break; \
2516
360
    case 16: \
2517
360
      Base = AArch64_H0; \
2518
360
      break; \
2519
498
    case 32: \
2520
498
      Base = AArch64_S0; \
2521
498
      break; \
2522
509
    case 64: \
2523
509
      Base = AArch64_D0; \
2524
509
      break; \
2525
66
    case 128: \
2526
66
      Base = AArch64_Q0; \
2527
66
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
1.52k
    } \
2531
1.52k
    unsigned Reg = \
2532
1.52k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
1.52k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
1.52k
  }
printZPRasFPR_8
Line
Count
Source
2507
90
  { \
2508
90
    AArch64_add_cs_detail_1( \
2509
90
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
90
      Width); \
2511
90
    unsigned Base; \
2512
90
    switch (Width) { \
2513
90
    case 8: \
2514
90
      Base = AArch64_B0; \
2515
90
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
90
    } \
2531
90
    unsigned Reg = \
2532
90
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
90
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
90
  }
printZPRasFPR_64
Line
Count
Source
2507
509
  { \
2508
509
    AArch64_add_cs_detail_1( \
2509
509
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
509
      Width); \
2511
509
    unsigned Base; \
2512
509
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
509
    case 64: \
2523
509
      Base = AArch64_D0; \
2524
509
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
509
    } \
2531
509
    unsigned Reg = \
2532
509
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
509
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
509
  }
printZPRasFPR_16
Line
Count
Source
2507
360
  { \
2508
360
    AArch64_add_cs_detail_1( \
2509
360
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
360
      Width); \
2511
360
    unsigned Base; \
2512
360
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
360
    case 16: \
2517
360
      Base = AArch64_H0; \
2518
360
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
360
    } \
2531
360
    unsigned Reg = \
2532
360
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
360
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
360
  }
printZPRasFPR_32
Line
Count
Source
2507
498
  { \
2508
498
    AArch64_add_cs_detail_1( \
2509
498
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
498
      Width); \
2511
498
    unsigned Base; \
2512
498
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
498
    case 32: \
2520
498
      Base = AArch64_S0; \
2521
498
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
498
    } \
2531
498
    unsigned Reg = \
2532
498
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
498
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
498
  }
printZPRasFPR_128
Line
Count
Source
2507
66
  { \
2508
66
    AArch64_add_cs_detail_1( \
2509
66
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
66
      Width); \
2511
66
    unsigned Base; \
2512
66
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
66
    case 128: \
2526
66
      Base = AArch64_Q0; \
2527
66
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
66
    } \
2531
66
    unsigned Reg = \
2532
66
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
66
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
66
  }
2535
DEFINE_printZPRasFPR(8);
2536
DEFINE_printZPRasFPR(64);
2537
DEFINE_printZPRasFPR(16);
2538
DEFINE_printZPRasFPR(32);
2539
DEFINE_printZPRasFPR(128);
2540
2541
#define DEFINE_printExactFPImm(ImmIs0, ImmIs1) \
2542
  void CONCAT(printExactFPImm, CONCAT(ImmIs0, ImmIs1))( \
2543
    MCInst * MI, unsigned OpNum, SStream *O) \
2544
2.14k
  { \
2545
2.14k
    AArch64_add_cs_detail_2( \
2546
2.14k
      MI, \
2547
2.14k
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
2.14k
             ImmIs1), \
2549
2.14k
      OpNum, ImmIs0, ImmIs1); \
2550
2.14k
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
2.14k
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
2.14k
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
2.14k
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
2.14k
    unsigned Val = \
2555
2.14k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
2.14k
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
2.14k
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
2.14k
    SStream_concat0(O, markup(">")); \
2559
2.14k
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_one
Line
Count
Source
2544
417
  { \
2545
417
    AArch64_add_cs_detail_2( \
2546
417
      MI, \
2547
417
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
417
             ImmIs1), \
2549
417
      OpNum, ImmIs0, ImmIs1); \
2550
417
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
417
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
417
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
417
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
417
    unsigned Val = \
2555
417
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
417
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
417
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
417
    SStream_concat0(O, markup(">")); \
2559
417
  }
printExactFPImm_AArch64ExactFPImm_zero_AArch64ExactFPImm_one
Line
Count
Source
2544
911
  { \
2545
911
    AArch64_add_cs_detail_2( \
2546
911
      MI, \
2547
911
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
911
             ImmIs1), \
2549
911
      OpNum, ImmIs0, ImmIs1); \
2550
911
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
911
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
911
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
911
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
911
    unsigned Val = \
2555
911
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
911
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
911
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
911
    SStream_concat0(O, markup(">")); \
2559
911
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_two
Line
Count
Source
2544
817
  { \
2545
817
    AArch64_add_cs_detail_2( \
2546
817
      MI, \
2547
817
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
817
             ImmIs1), \
2549
817
      OpNum, ImmIs0, ImmIs1); \
2550
817
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
817
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
817
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
817
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
817
    unsigned Val = \
2555
817
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
817
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
817
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
817
    SStream_concat0(O, markup(">")); \
2559
817
  }
2560
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_one);
2561
DEFINE_printExactFPImm(AArch64ExactFPImm_zero, AArch64ExactFPImm_one);
2562
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_two);
2563
2564
void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2565
6.32k
{
2566
6.32k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64as32, OpNum);
2567
6.32k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2568
6.32k
  printRegName(O, getWRegFromXReg(Reg));
2569
6.32k
}
2570
2571
void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O)
2572
105
{
2573
105
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64x8, OpNum);
2574
105
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2575
105
  printRegName(O,
2576
105
         MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0));
2577
105
}
2578
2579
void printSyspXzrPair(MCInst *MI, unsigned OpNum, SStream *O)
2580
1.04k
{
2581
1.04k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SyspXzrPair, OpNum);
2582
1.04k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2583
2584
1.04k
  SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName),
2585
1.04k
           ", ");
2586
1.04k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2587
1.04k
}
2588
2589
const char *AArch64_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
2590
182k
{
2591
182k
  return getRegisterName(RegNo, AltIdx);
2592
182k
}
2593
2594
void AArch64_LLVM_printInstruction(MCInst *MI, SStream *O,
2595
           void * /* MCRegisterInfo* */ info)
2596
313k
{
2597
313k
  printInst(MI, MI->address, "", O);
2598
313k
}