Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA ---------------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
23
#include <capstone/platform.h>
24
#include <stdio.h>
25
#include <stdlib.h>
26
#include <string.h>
27
#include <stdlib.h>
28
#include <capstone/platform.h>
29
30
#include <capstone/platform.h>
31
32
#include "../../LEB128.h"
33
#include "../../MCDisassembler.h"
34
#include "../../MCFixedLenDisassembler.h"
35
#include "../../MCInst.h"
36
#include "../../MCInstrDesc.h"
37
#include "../../MCRegisterInfo.h"
38
#include "../../MathExtras.h"
39
#include "../../cs_priv.h"
40
#include "../../utils.h"
41
#include "ARMAddressingModes.h"
42
#include "ARMBaseInfo.h"
43
#include "ARMDisassemblerExtension.h"
44
45
#include "ARMLinkage.h"
46
#include "ARMMapping.h"
47
48
#define GET_INSTRINFO_MC_DESC
49
#include "ARMGenInstrInfo.inc"
50
51
15.6k
#define CONCAT(a, b) CONCAT_(a, b)
52
15.6k
#define CONCAT_(a, b) a##_##b
53
54
// end anonymous namespace
55
56
// Forward declare these because the autogenerated code will reference them.
57
// Definitions are further down.
58
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
59
             uint64_t Address,
60
             const void *Decoder);
61
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
62
                 uint64_t Address,
63
                 const void *Decoder);
64
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
65
                 uint64_t Address,
66
                 const void *Decoder);
67
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
68
            uint64_t Address,
69
            const void *Decoder);
70
static DecodeStatus
71
DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst, unsigned RegNo,
72
          uint64_t Address, const void *Decoder);
73
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
74
                 uint64_t Address,
75
                 const void *Decoder);
76
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
77
                 uint64_t Address,
78
                 const void *Decoder);
79
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
80
               uint64_t Address,
81
               const void *Decoder);
82
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
83
             uint64_t Address,
84
             const void *Decoder);
85
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
86
                 unsigned RegNo,
87
                 uint64_t Address,
88
                 const void *Decoder);
89
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
90
              uint64_t Address,
91
              const void *Decoder);
92
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
93
               uint64_t Address,
94
               const void *Decoder);
95
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
96
              uint64_t Address,
97
              const void *Decoder);
98
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
99
                 uint64_t Address,
100
                 const void *Decoder);
101
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
102
               uint64_t Address,
103
               const void *Decoder);
104
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
105
               uint64_t Address,
106
               const void *Decoder);
107
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
108
             uint64_t Address,
109
             const void *Decoder);
110
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
111
             uint64_t Address,
112
             const void *Decoder);
113
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
114
             uint64_t Address,
115
             const void *Decoder);
116
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
117
               uint64_t Address,
118
               const void *Decoder);
119
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
120
               uint64_t Address,
121
               const void *Decoder);
122
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
123
            uint64_t Address,
124
            const void *Decoder);
125
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
126
             uint64_t Address,
127
             const void *Decoder);
128
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
129
              uint64_t Address,
130
              const void *Decoder);
131
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
132
               uint64_t Address,
133
               const void *Decoder);
134
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
135
                 uint64_t Address,
136
                 const void *Decoder);
137
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
138
               uint64_t Address,
139
               const void *Decoder);
140
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
141
               uint64_t Address,
142
               const void *Decoder);
143
144
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
145
             uint64_t Address,
146
             const void *Decoder);
147
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
148
               uint64_t Address, const void *Decoder);
149
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
150
           uint64_t Address, const void *Decoder);
151
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
152
              uint64_t Address,
153
              const void *Decoder);
154
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
155
              uint64_t Address,
156
              const void *Decoder);
157
158
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
159
                uint64_t Address,
160
                const void *Decoder);
161
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
162
              uint64_t Address,
163
              const void *Decoder);
164
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
165
              uint64_t Address,
166
              const void *Decoder);
167
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
168
            uint64_t Address,
169
            const void *Decoder);
170
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
171
                 uint64_t Address,
172
                 const void *Decoder);
173
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
174
           uint64_t Address, const void *Decoder);
175
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
176
            uint64_t Address,
177
            const void *Decoder);
178
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
179
            uint64_t Address,
180
            const void *Decoder);
181
182
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
183
                unsigned Insn,
184
                uint64_t Adddress,
185
                const void *Decoder);
186
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
187
               uint64_t Address,
188
               const void *Decoder);
189
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
190
                uint64_t Address,
191
                const void *Decoder);
192
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
193
            uint64_t Address,
194
            const void *Decoder);
195
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
196
            uint64_t Address,
197
            const void *Decoder);
198
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
199
           uint64_t Address, const void *Decoder);
200
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
201
           uint64_t Address, const void *Decoder);
202
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
203
              uint64_t Address,
204
              const void *Decoder);
205
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
206
             uint64_t Address,
207
             const void *Decoder);
208
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
209
             uint64_t Address,
210
             const void *Decoder);
211
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
212
                 uint64_t Address,
213
                 const void *Decoder);
214
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
215
             uint64_t Address,
216
             const void *Decoder);
217
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
218
                 uint64_t Address,
219
                 const void *Decoder);
220
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
221
             uint64_t Address,
222
             const void *Decoder);
223
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
224
           uint64_t Address, const void *Decoder);
225
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
226
                 uint64_t Address,
227
                 const void *Decoder);
228
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
229
             uint64_t Address,
230
             const void *Decoder);
231
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
232
              uint64_t Address,
233
              const void *Decoder);
234
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
235
              uint64_t Address,
236
              const void *Decoder);
237
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
238
              uint64_t Address,
239
              const void *Decoder);
240
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
241
              uint64_t Address,
242
              const void *Decoder);
243
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
244
           uint64_t Address, const void *Decoder);
245
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
246
           uint64_t Address, const void *Decoder);
247
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
248
               uint64_t Address,
249
               const void *Decoder);
250
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
251
               uint64_t Address,
252
               const void *Decoder);
253
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
254
               uint64_t Address,
255
               const void *Decoder);
256
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
257
               uint64_t Address,
258
               const void *Decoder);
259
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Val,
260
            uint64_t Address,
261
            const void *Decoder);
262
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Val,
263
                 uint64_t Address,
264
                 const void *Decoder);
265
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
266
               uint64_t Address,
267
               const void *Decoder);
268
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
269
               uint64_t Address,
270
               const void *Decoder);
271
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
272
           uint64_t Address, const void *Decoder);
273
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
274
            uint64_t Address,
275
            const void *Decoder);
276
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
277
            uint64_t Address,
278
            const void *Decoder);
279
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
280
            uint64_t Address,
281
            const void *Decoder);
282
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
283
           uint64_t Address, const void *Decoder);
284
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
285
             uint64_t Address, const void *Decoder);
286
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
287
          uint64_t Address, const void *Decoder);
288
#define DECLARE_DecodeMveAddrModeQ(shift) \
289
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
290
    MCInst * Inst, unsigned Insn, uint64_t Address, \
291
    const void *Decoder);
292
DECLARE_DecodeMveAddrModeQ(2);
293
DECLARE_DecodeMveAddrModeQ(3);
294
295
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
296
              uint64_t Address, const void *Decoder);
297
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
298
             uint64_t Address,
299
             const void *Decoder);
300
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
301
            uint64_t Address,
302
            const void *Decoder);
303
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn, uint64_t Address,
304
          const void *Decoder);
305
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
306
            uint64_t Address, const void *Decoder);
307
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
308
          uint64_t Address, const void *Decoder);
309
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
310
           uint64_t Address, const void *Decoder);
311
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
312
            uint64_t Address, const void *Decoder);
313
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
314
            uint64_t Address, const void *Decoder);
315
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
316
            uint64_t Address, const void *Decoder);
317
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
318
            uint64_t Address, const void *Decoder);
319
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
320
         const void *Decoder);
321
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
322
         const void *Decoder);
323
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
324
         const void *Decoder);
325
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
326
         const void *Decoder);
327
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
328
         const void *Decoder);
329
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
330
         const void *Decoder);
331
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
332
         const void *Decoder);
333
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
334
         const void *Decoder);
335
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
336
          const void *Decoder);
337
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
338
          const void *Decoder);
339
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
340
             const void *Decoder);
341
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
342
        const void *Decoder);
343
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
344
        const void *Decoder);
345
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Insn,
346
           uint64_t Address, const void *Decoder);
347
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
348
                   unsigned Val,
349
                   uint64_t Address,
350
                   const void *Decoder);
351
352
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
353
               uint64_t Address,
354
               const void *Decoder);
355
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
356
           uint64_t Address, const void *Decoder);
357
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
358
              uint64_t Address, const void *Decoder);
359
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
360
              uint64_t Address,
361
              const void *Decoder);
362
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
363
            uint64_t Address,
364
            const void *Decoder);
365
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
366
            uint64_t Address,
367
            const void *Decoder);
368
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
369
            uint64_t Address,
370
            const void *Decoder);
371
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
372
            uint64_t Address,
373
            const void *Decoder);
374
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
375
            uint64_t Address,
376
            const void *Decoder);
377
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
378
              uint64_t Address, const void *Decoder);
379
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
380
             uint64_t Address, const void *Decoder);
381
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
382
              uint64_t Address, const void *Decoder);
383
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
384
          const void *Decoder);
385
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
386
              uint64_t Address, const void *Decoder);
387
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
388
           const void *Decoder);
389
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
390
           const void *Decoder);
391
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
392
             uint64_t Address,
393
             const void *Decoder);
394
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
395
             uint64_t Address,
396
             const void *Decoder);
397
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
398
            uint64_t Address,
399
            const void *Decoder);
400
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
401
         const void *Decoder);
402
#define DECLARE_DecodeT2Imm7(shift) \
403
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
404
              unsigned Val, \
405
              uint64_t Address, \
406
              const void *Decoder);
407
DECLARE_DecodeT2Imm7(0);
408
DECLARE_DecodeT2Imm7(1);
409
DECLARE_DecodeT2Imm7(2);
410
411
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
412
           uint64_t Address, const void *Decoder);
413
#define DECLARE_DecodeTAddrModeImm7(shift) \
414
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
415
    MCInst * Inst, unsigned Val, uint64_t Address, \
416
    const void *Decoder);
417
DECLARE_DecodeTAddrModeImm7(0);
418
DECLARE_DecodeTAddrModeImm7(1);
419
420
#define DECLARE_DecodeT2AddrModeImm7(shift, WriteBack) \
421
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
422
           CONCAT(shift, WriteBack))( \
423
    MCInst * Inst, unsigned Val, uint64_t Address, \
424
    const void *Decoder);
425
DECLARE_DecodeT2AddrModeImm7(0, 0);
426
DECLARE_DecodeT2AddrModeImm7(1, 0);
427
DECLARE_DecodeT2AddrModeImm7(2, 0);
428
DECLARE_DecodeT2AddrModeImm7(0, 1);
429
DECLARE_DecodeT2AddrModeImm7(1, 1);
430
DECLARE_DecodeT2AddrModeImm7(2, 1);
431
432
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
433
          uint64_t Address, const void *Decoder);
434
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
435
          uint64_t Address, const void *Decoder);
436
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
437
           uint64_t Address, const void *Decoder);
438
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
439
            uint64_t Address,
440
            const void *Decoder);
441
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
442
           uint64_t Address, const void *Decoder);
443
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
444
            uint64_t Address,
445
            const void *Decoder);
446
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
447
             uint64_t Address,
448
             const void *Decoder);
449
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
450
                 uint64_t Address,
451
                 const void *Decoder);
452
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
453
          const void *Decoder);
454
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
455
            uint64_t Address,
456
            const void *Decoder);
457
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
458
                 uint64_t Address,
459
                 const void *Decoder);
460
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val, uint64_t Address,
461
           const void *Decoder);
462
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
463
                 uint64_t Address,
464
                 const void *Decoder);
465
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
466
                 uint64_t Address,
467
                 const void *Decoder);
468
static DecodeStatus DecodeT2Adr(MCInst *Inst, unsigned Val, uint64_t Address,
469
        const void *Decoder);
470
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
471
            uint64_t Address, const void *Decoder);
472
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, unsigned Val,
473
                uint64_t Address,
474
                const void *Decoder);
475
476
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
477
            const void *Decoder);
478
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
479
              uint64_t Address,
480
              const void *Decoder);
481
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
482
           uint64_t Address, const void *Decoder);
483
484
#define DECLARE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
485
  static DecodeStatus CONCAT( \
486
    DecodeBFLabelOperand, \
487
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
488
    MCInst * Inst, unsigned val, uint64_t Address, \
489
    const void *Decoder);
490
DECLARE_DecodeBFLabelOperand(false, false, false, 4);
491
DECLARE_DecodeBFLabelOperand(true, false, true, 18);
492
DECLARE_DecodeBFLabelOperand(true, false, true, 12);
493
DECLARE_DecodeBFLabelOperand(true, false, true, 16);
494
DECLARE_DecodeBFLabelOperand(false, true, true, 11);
495
DECLARE_DecodeBFLabelOperand(false, false, true, 11);
496
497
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned val,
498
                 uint64_t Address,
499
                 const void *Decoder);
500
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
501
            uint64_t Address,
502
            const void *Decoder);
503
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
504
         const void *Decoder);
505
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
506
             uint64_t Address,
507
             const void *Decoder);
508
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
509
          const void *Decoder);
510
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
511
           uint64_t Address, const void *Decoder);
512
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned Val,
513
          uint64_t Address, const void *Decoder);
514
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
515
                  unsigned Val,
516
                  uint64_t Address,
517
                  const void *Decoder);
518
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
519
                  unsigned Val,
520
                  uint64_t Address,
521
                  const void *Decoder);
522
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
523
                  unsigned Val,
524
                  uint64_t Address,
525
                  const void *Decoder);
526
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
527
                   unsigned Val,
528
                   uint64_t Address,
529
                   const void *Decoder);
530
#define DECLARE_DecodeVSTRVLDR_SYSREG(Writeback) \
531
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
532
    MCInst * Inst, unsigned Insn, uint64_t Address, \
533
    const void *Decoder);
534
DECLARE_DecodeVSTRVLDR_SYSREG(false);
535
DECLARE_DecodeVSTRVLDR_SYSREG(true);
536
537
#define DECLARE_DecodeMVE_MEM_1_pre(shift) \
538
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
539
    MCInst * Inst, unsigned Val, uint64_t Address, \
540
    const void *Decoder);
541
DECLARE_DecodeMVE_MEM_1_pre(0);
542
DECLARE_DecodeMVE_MEM_1_pre(1);
543
544
#define DECLARE_DecodeMVE_MEM_2_pre(shift) \
545
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
546
    MCInst * Inst, unsigned Val, uint64_t Address, \
547
    const void *Decoder);
548
DECLARE_DecodeMVE_MEM_2_pre(0);
549
DECLARE_DecodeMVE_MEM_2_pre(1);
550
DECLARE_DecodeMVE_MEM_2_pre(2);
551
552
#define DECLARE_DecodeMVE_MEM_3_pre(shift) \
553
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
554
    MCInst * Inst, unsigned Val, uint64_t Address, \
555
    const void *Decoder);
556
DECLARE_DecodeMVE_MEM_3_pre(2);
557
DECLARE_DecodeMVE_MEM_3_pre(3);
558
559
#define DECLARE_DecodePowerTwoOperand(MinLog, MaxLog) \
560
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
561
           CONCAT(MinLog, MaxLog))( \
562
    MCInst * Inst, unsigned Val, uint64_t Address, \
563
    const void *Decoder);
564
DECLARE_DecodePowerTwoOperand(0, 3);
565
566
#define DECLARE_DecodeMVEPairVectorIndexOperand(start) \
567
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
568
    MCInst * Inst, unsigned Val, uint64_t Address, \
569
    const void *Decoder);
570
DECLARE_DecodeMVEPairVectorIndexOperand(2);
571
DECLARE_DecodeMVEPairVectorIndexOperand(0);
572
573
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
574
           uint64_t Address, const void *Decoder);
575
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
576
           uint64_t Address, const void *Decoder);
577
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
578
              uint64_t Address, const void *Decoder);
579
typedef DecodeStatus OperandDecoder(MCInst *Inst, unsigned Val,
580
            uint64_t Address, const void *Decoder);
581
#define DECLARE_DecodeMVEVCMP(scalar, predicate_decoder) \
582
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
583
           CONCAT(scalar, predicate_decoder))( \
584
    MCInst * Inst, unsigned Insn, uint64_t Address, \
585
    const void *Decoder);
586
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
587
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
588
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
589
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
590
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
591
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
592
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
593
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
594
595
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
596
          const void *Decoder);
597
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
598
           uint64_t Address, const void *Decoder);
599
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
600
              uint64_t Address,
601
              const void *Decoder);
602
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
603
          uint64_t Address, const void *Decoder);
604
605
#include "ARMGenDisassemblerTables.inc"
606
607
// Post-decoding checks
608
609
static DecodeStatus checkDecodedInstruction(MCInst *MI, uint32_t Insn,
610
              DecodeStatus Result)
611
217k
{
612
217k
  switch (MCInst_getOpcode(MI)) {
613
336
  case ARM_HVC: {
614
    // HVC is undefined if condition = 0xf otherwise upredictable
615
    // if condition != 0xe
616
336
    uint32_t Cond = (Insn >> 28) & 0xF;
617
336
    if (Cond == 0xF)
618
1
      return MCDisassembler_Fail;
619
335
    if (Cond != 0xE)
620
73
      return MCDisassembler_SoftFail;
621
262
    return Result;
622
335
  }
623
1.09k
  case ARM_t2ADDri:
624
1.69k
  case ARM_t2ADDri12:
625
2.13k
  case ARM_t2ADDrr:
626
2.98k
  case ARM_t2ADDrs:
627
3.19k
  case ARM_t2SUBri:
628
4.01k
  case ARM_t2SUBri12:
629
4.60k
  case ARM_t2SUBrr:
630
5.05k
  case ARM_t2SUBrs:
631
5.05k
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
632
1.00k
        MCOperand_getReg(MCInst_getOperand(MI, (1))) != ARM_SP)
633
488
      return MCDisassembler_SoftFail;
634
4.56k
    return Result;
635
211k
  default:
636
211k
    return Result;
637
217k
  }
638
217k
}
639
640
static DecodeStatus getARMInstruction(csh ud, const uint8_t *Bytes,
641
              size_t BytesLen, MCInst *MI,
642
              uint16_t *Size, uint64_t Address,
643
              void *Info)
644
151k
{
645
  // We want to read exactly 4 bytes of data.
646
151k
  if (BytesLen < 4) {
647
1.40k
    *Size = 0;
648
1.40k
    return MCDisassembler_Fail;
649
1.40k
  }
650
651
  // Encoded as a 32-bit word in the stream.
652
150k
  uint32_t Insn = readBytes32(MI, Bytes);
653
654
  // Calling the auto-generated decoder function.
655
150k
  DecodeStatus Result =
656
150k
    decodeInstruction_4(DecoderTableARM32, MI, Insn, Address, NULL);
657
150k
  if (Result != MCDisassembler_Fail) {
658
117k
    *Size = 4;
659
117k
    return checkDecodedInstruction(MI, Insn, Result);
660
117k
  }
661
662
32.6k
  typedef struct DecodeTable {
663
32.6k
    const uint8_t *P;
664
32.6k
    bool DecodePred;
665
32.6k
  } DecodeTable;
666
667
32.6k
  const DecodeTable Tables[] = {
668
32.6k
    { DecoderTableVFP32, false },
669
32.6k
    { DecoderTableVFPV832, false },
670
32.6k
    { DecoderTableNEONData32, true },
671
32.6k
    { DecoderTableNEONLoadStore32, true },
672
32.6k
    { DecoderTableNEONDup32, true },
673
32.6k
    { DecoderTablev8NEON32, false },
674
32.6k
    { DecoderTablev8Crypto32, false },
675
32.6k
  };
676
677
186k
  for (int i = 0; i < (sizeof(Tables) / sizeof(Tables[0])); ++i) {
678
165k
    MCInst_clear(MI);
679
165k
    DecodeTable Table = Tables[i];
680
165k
    Result = decodeInstruction_4(Table.P, MI, Insn, Address, NULL);
681
165k
    if (Result != MCDisassembler_Fail) {
682
12.3k
      *Size = 4;
683
      // Add a fake predicate operand, because we share these instruction
684
      // definitions with Thumb2 where these instructions are predicable.
685
12.3k
      if (Table.DecodePred &&
686
3.62k
          !DecodePredicateOperand(MI, 0xE, Address, Table.P))
687
0
        return MCDisassembler_Fail;
688
12.3k
      return Result;
689
12.3k
    }
690
165k
  }
691
692
20.3k
  Result = decodeInstruction_4(DecoderTableCoProc32, MI, Insn, Address,
693
20.3k
             NULL);
694
20.3k
  if (Result != MCDisassembler_Fail) {
695
19.4k
    *Size = 4;
696
19.4k
    return checkDecodedInstruction(MI, Insn, Result);
697
19.4k
  }
698
699
908
  *Size = 4;
700
908
  return MCDisassembler_Fail;
701
20.3k
}
702
703
/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
704
/// immediate Value in the MCInst.  The immediate Value has had any PC
705
/// adjustment made by the caller.  If the instruction is a branch instruction
706
/// then isBranch is true, else false.  If the getOpInfo() function was set as
707
/// part of the setupForSymbolicDisassembly() call then that function is called
708
/// to get any symbolic information at the Address for this instruction.  If
709
/// that returns non-zero then the symbolic information it returns is used to
710
/// create an MCExpr and that is added as an operand to the MCInst.  If
711
/// getOpInfo() returns zero and isBranch is true then a symbol look up for
712
/// Value is done and if a symbol is found an MCExpr is created with that, else
713
/// an MCExpr with Value is created.  This function returns true if it adds an
714
/// operand to the MCInst and false otherwise.
715
static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
716
             bool isBranch, uint64_t InstSize,
717
             MCInst *MI, const void *Decoder)
718
61.8k
{
719
  // FIXME: Does it make sense for value to be negative?
720
  // return Decoder->tryAddingSymbolicOperand(MI, (uint32_t)Value, Address,
721
  //         isBranch, /*Offset=*/0, /*OpSize=*/0,
722
  //         InstSize);
723
61.8k
  return false;
724
61.8k
}
725
726
/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
727
/// referenced by a load instruction with the base register that is the Pc.
728
/// These can often be values in a literal pool near the Address of the
729
/// instruction.  The Address of the instruction and its immediate Value are
730
/// used as a possible literal pool entry.  The SymbolLookUp call back will
731
/// return the name of a symbol referenced by the literal pool's entry if
732
/// the referenced address is that of a symbol.  Or it will return a pointer to
733
/// a literal 'C' string if the referenced address of the literal pool's entry
734
/// is an address into a section with 'C' string literals.
735
static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
736
              const void *Decoder)
737
16.7k
{
738
  // Decoder->tryAddingPcLoadReferenceComment(Value, Address);
739
16.7k
}
740
741
// Thumb1 instructions don't have explicit S bits.  Rather, they
742
// implicitly set CPSR.  Since it's not represented in the encoding, the
743
// auto-generated decoder won't inject the CPSR operand.  We need to fix
744
// that as a post-pass.
745
static void AddThumb1SBit(MCInst *MI, bool InITBlock)
746
273k
{
747
273k
  const MCInstrDesc *Desc = MCInstrDesc_get(
748
273k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
749
273k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
750
273k
  unsigned short NumOps = Desc->NumOperands;
751
273k
  unsigned i;
752
753
554k
  for (i = 0; i < NumOps; ++i) {
754
550k
    if (i == MCInst_getNumOperands(MI))
755
0
      break;
756
550k
    if (MCOperandInfo_isOptionalDef(&OpInfo[i]) &&
757
269k
        OpInfo[i].RegClass == ARM_CCRRegClassID) {
758
269k
      if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i - 1]))
759
0
        continue;
760
269k
      MCInst_insert0(MI, i,
761
269k
               MCOperand_CreateReg1(
762
269k
                 MI, (InITBlock ? 0 : ARM_CPSR)));
763
269k
      return;
764
269k
    }
765
550k
  }
766
767
3.85k
  MCInst_insert0(MI, i,
768
3.85k
           MCOperand_CreateReg1(MI, (InITBlock ? 0 : ARM_CPSR)));
769
3.85k
}
770
771
static bool isVectorPredicable(unsigned Opcode)
772
2.65M
{
773
2.65M
  const MCInstrDesc *Desc = MCInstrDesc_get(Opcode, ARMDescs.Insts,
774
2.65M
              ARR_SIZE(ARMDescs.Insts));
775
2.65M
  const MCOperandInfo *OpInfo = Desc->OpInfo;
776
2.65M
  unsigned short NumOps = Desc->NumOperands;
777
16.6M
  for (unsigned i = 0; i < NumOps; ++i) {
778
14.0M
    if (ARM_isVpred(OpInfo[i].OperandType))
779
112k
      return true;
780
14.0M
  }
781
2.54M
  return false;
782
2.65M
}
783
784
// Most Thumb instructions don't have explicit predicates in the
785
// encoding, but rather get their predicates from IT context.  We need
786
// to fix up the predicate operands using this context information as a
787
// post-pass.
788
DecodeStatus AddThumbPredicate(MCInst *MI)
789
995k
{
790
995k
  DecodeStatus S = MCDisassembler_Success;
791
792
  // A few instructions actually have predicates encoded in them.  Don't
793
  // try to overwrite it if we're seeing one of those.
794
995k
  switch (MCInst_getOpcode(MI)) {
795
19.8k
  case ARM_tBcc:
796
22.7k
  case ARM_t2Bcc:
797
26.5k
  case ARM_tCBZ:
798
30.5k
  case ARM_tCBNZ:
799
30.6k
  case ARM_tCPS:
800
30.6k
  case ARM_t2CPS3p:
801
30.9k
  case ARM_t2CPS2p:
802
31.1k
  case ARM_t2CPS1p:
803
31.4k
  case ARM_t2CSEL:
804
32.4k
  case ARM_t2CSINC:
805
33.1k
  case ARM_t2CSINV:
806
33.4k
  case ARM_t2CSNEG:
807
105k
  case ARM_tMOVSr:
808
105k
  case ARM_tSETEND:
809
    // Some instructions (mostly conditional branches) are not
810
    // allowed in IT blocks.
811
105k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
812
1.27k
      S = MCDisassembler_SoftFail;
813
104k
    else
814
104k
      return MCDisassembler_Success;
815
1.27k
    break;
816
1.27k
  case ARM_t2HINT:
817
192
    if (MCOperand_getImm(MCInst_getOperand(MI, (0))) == 0x10 &&
818
69
        (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureRAS)) != 0)
819
0
      S = MCDisassembler_SoftFail;
820
192
    break;
821
11.8k
  case ARM_tB:
822
12.8k
  case ARM_t2B:
823
12.9k
  case ARM_t2TBB:
824
13.9k
  case ARM_t2TBH:
825
    // Some instructions (mostly unconditional branches) can
826
    // only appears at the end of, or outside of, an IT.
827
13.9k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)) &&
828
1.40k
        !ITBlock_instrLastInITBlock(&(MI->csh->ITBlock)))
829
1.09k
      S = MCDisassembler_SoftFail;
830
13.9k
    break;
831
875k
  default:
832
875k
    break;
833
995k
  }
834
835
  // Warn on non-VPT predicable instruction in a VPT block and a VPT
836
  // predicable instruction in an IT block
837
891k
  if ((!isVectorPredicable(MCInst_getOpcode(MI)) &&
838
853k
       VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) ||
839
872k
      (isVectorPredicable(MCInst_getOpcode(MI)) &&
840
37.3k
       ITBlock_instrInITBlock(&(MI->csh->ITBlock))))
841
19.9k
    S = MCDisassembler_SoftFail;
842
843
  // If we're in an IT/VPT block, base the predicate on that.  Otherwise,
844
  // assume a predicate of AL.
845
891k
  unsigned CC = ARMCC_AL;
846
891k
  unsigned VCC = ARMVCC_None;
847
891k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock))) {
848
27.0k
    CC = ITBlock_getITCC(&(MI->csh->ITBlock));
849
27.0k
    ITBlock_advanceITState(&(MI->csh->ITBlock));
850
864k
  } else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
851
21.8k
    VCC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
852
21.8k
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
853
21.8k
  }
854
891k
  const MCInstrDesc *Desc = MCInstrDesc_get(
855
891k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
856
857
891k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
858
891k
  unsigned short NumOps = Desc->NumOperands;
859
860
891k
  unsigned i;
861
3.61M
  for (i = 0; i < NumOps; ++i) {
862
3.58M
    if (MCOperandInfo_isPredicate(&OpInfo[i]) ||
863
3.03M
        i == MCInst_getNumOperands(MI))
864
855k
      break;
865
3.58M
  }
866
867
891k
  if (MCInst_isPredicable(Desc)) {
868
823k
    MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, (CC)));
869
870
823k
    if (CC == ARMCC_AL)
871
807k
      MCInst_insert0(MI, i + 1,
872
807k
               MCOperand_CreateReg1(MI, (0)));
873
15.3k
    else
874
15.3k
      MCInst_insert0(MI, i + 1,
875
15.3k
               MCOperand_CreateReg1(MI, (ARM_CPSR)));
876
823k
  } else if (CC != ARMCC_AL) {
877
8.81k
    Check(&S, MCDisassembler_SoftFail);
878
8.81k
  }
879
880
891k
  unsigned VCCPos;
881
5.30M
  for (VCCPos = 0; VCCPos < NumOps; ++VCCPos) {
882
4.72M
    if (ARM_isVpred(OpInfo[VCCPos].OperandType) ||
883
4.68M
        VCCPos == MCInst_getNumOperands(MI))
884
306k
      break;
885
4.72M
  }
886
887
891k
  if (isVectorPredicable(MCInst_getOpcode(MI))) {
888
37.3k
    MCInst_insert0(MI, VCCPos, MCOperand_CreateImm1(MI, (VCC)));
889
890
37.3k
    if (VCC == ARMVCC_None)
891
33.8k
      MCInst_insert0(MI, VCCPos + 1,
892
33.8k
               MCOperand_CreateReg1(MI, (0)));
893
3.54k
    else
894
3.54k
      MCInst_insert0(MI, VCCPos + 1,
895
3.54k
               MCOperand_CreateReg1(MI, (ARM_P0)));
896
37.3k
    MCInst_insert0(MI, VCCPos + 2, MCOperand_CreateReg1(MI, (0)));
897
37.3k
    if (OpInfo[VCCPos].OperandType == ARM_OP_VPRED_R) {
898
10.3k
      int TiedOp = MCOperandInfo_getOperandConstraint(
899
10.3k
        Desc, VCCPos + 3, MCOI_TIED_TO);
900
10.3k
      CS_ASSERT_RET_VAL(
901
10.3k
        TiedOp >= 0 &&
902
10.3k
          "Inactive register in vpred_r is not tied to an output!",
903
10.3k
        MCDisassembler_Fail);
904
      // Copy the operand to ensure it's not invalidated when MI grows.
905
10.3k
      MCOperand Op = *MCInst_getOperand(MI, TiedOp);
906
10.3k
      MCInst_insert0(MI, VCCPos + 3, &Op);
907
10.3k
    }
908
853k
  } else if (VCC != ARMVCC_None) {
909
18.2k
    Check(&S, MCDisassembler_SoftFail);
910
18.2k
  }
911
912
891k
  return S;
913
891k
}
914
915
// Thumb VFP instructions are a special case.  Because we share their
916
// encodings between ARM and Thumb modes, and they are predicable in ARM
917
// mode, the auto-generated decoder will give them an (incorrect)
918
// predicate operand.  We need to rewrite these operands based on the IT
919
// context as a post-pass.
920
static void UpdateThumbVFPPredicate(DecodeStatus S, MCInst *MI)
921
13.8k
{
922
13.8k
  unsigned CC;
923
13.8k
  CC = ITBlock_getITCC(&(MI->csh->ITBlock));
924
13.8k
  if (CC == 0xF)
925
264
    CC = ARMCC_AL;
926
13.8k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
927
872
    ITBlock_advanceITState(&(MI->csh->ITBlock));
928
13.0k
  else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
929
550
    CC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
930
550
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
931
550
  }
932
933
13.8k
  const MCInstrDesc *Desc = MCInstrDesc_get(
934
13.8k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
935
13.8k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
936
13.8k
  unsigned short NumOps = Desc->NumOperands;
937
46.6k
  for (unsigned i = 0; i < NumOps; ++i) {
938
46.6k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
939
13.8k
      if (CC != ARMCC_AL && !MCInst_isPredicable(Desc))
940
0
        Check(&S, MCDisassembler_SoftFail);
941
13.8k
      MCOperand_setImm(MCInst_getOperand(MI, i), CC);
942
943
13.8k
      if (CC == ARMCC_AL)
944
12.7k
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
945
12.7k
             0);
946
1.11k
      else
947
1.11k
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
948
1.11k
             ARM_CPSR);
949
950
13.8k
      return;
951
13.8k
    }
952
46.6k
  }
953
13.8k
}
954
955
static DecodeStatus getThumbInstruction(csh ud, const uint8_t *Bytes,
956
          size_t BytesLen, MCInst *MI,
957
          uint16_t *Size, uint64_t Address,
958
          void *Info)
959
1.01M
{
960
  // We want to read exactly 2 bytes of data.
961
1.01M
  if (BytesLen < 2) {
962
2.47k
    *Size = 0;
963
2.47k
    return MCDisassembler_Fail;
964
2.47k
  }
965
966
1.01M
  uint16_t Insn16 = readBytes16(MI, Bytes);
967
1.01M
  DecodeStatus Result = decodeInstruction_2(DecoderTableThumb16, MI,
968
1.01M
              Insn16, Address, NULL);
969
1.01M
  if (Result != MCDisassembler_Fail) {
970
443k
    *Size = 2;
971
443k
    Check(&Result, AddThumbPredicate(MI));
972
443k
    return Result;
973
443k
  }
974
975
571k
  Result = decodeInstruction_2(DecoderTableThumbSBit16, MI, Insn16,
976
571k
             Address, NULL);
977
571k
  if (Result) {
978
269k
    *Size = 2;
979
269k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
980
269k
    Check(&Result, AddThumbPredicate(MI));
981
269k
    AddThumb1SBit(MI, InITBlock);
982
269k
    return Result;
983
269k
  }
984
985
302k
  Result = decodeInstruction_2(DecoderTableThumb216, MI, Insn16, Address,
986
302k
             NULL);
987
302k
  if (Result != MCDisassembler_Fail) {
988
11.8k
    *Size = 2;
989
990
    // Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
991
    // the Thumb predicate.
992
11.8k
    if (MCInst_getOpcode(MI) == ARM_t2IT &&
993
11.8k
        ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
994
7.62k
      Result = MCDisassembler_SoftFail;
995
996
11.8k
    Check(&Result, AddThumbPredicate(MI));
997
998
    // If we find an IT instruction, we need to parse its condition
999
    // code and mask operands so that we can apply them correctly
1000
    // to the subsequent instructions.
1001
11.8k
    if (MCInst_getOpcode(MI) == ARM_t2IT) {
1002
11.8k
      unsigned Firstcond =
1003
11.8k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1004
11.8k
      unsigned Mask =
1005
11.8k
        MCOperand_getImm(MCInst_getOperand(MI, (1)));
1006
11.8k
      ITBlock_setITState(&(MI->csh->ITBlock), (char)Firstcond,
1007
11.8k
             (char)Mask);
1008
1009
      // An IT instruction that would give a 'NV' predicate is
1010
      // unpredictable. if (Firstcond == ARMCC_AL && !isPowerOf2_32(Mask))
1011
      //  SStream_concat0(CS, "unpredictable IT predicate sequence");
1012
11.8k
    }
1013
1014
11.8k
    return Result;
1015
11.8k
  }
1016
1017
  // We want to read exactly 4 bytes of data.
1018
290k
  if (BytesLen < 4) {
1019
698
    *Size = 0;
1020
698
    return MCDisassembler_Fail;
1021
698
  }
1022
289k
  uint32_t Insn32 = (uint32_t)Insn16 << 16 | readBytes16(MI, Bytes + 2);
1023
1024
289k
  Result = decodeInstruction_4(DecoderTableMVE32, MI, Insn32, Address,
1025
289k
             NULL);
1026
289k
  if (Result != MCDisassembler_Fail) {
1027
47.8k
    *Size = 4;
1028
1029
    // Nested VPT blocks are UNPREDICTABLE. Must be checked before we add
1030
    // the VPT predicate.
1031
47.8k
    if (isVPTOpcode(MCInst_getOpcode(MI)) &&
1032
7.81k
        VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock)))
1033
3.76k
      Result = MCDisassembler_SoftFail;
1034
1035
47.8k
    Check(&Result, AddThumbPredicate(MI));
1036
1037
47.8k
    if (isVPTOpcode(MCInst_getOpcode(MI))) {
1038
7.81k
      unsigned Mask =
1039
7.81k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1040
7.81k
      VPTBlock_setVPTState(&(MI->csh->VPTBlock), Mask);
1041
7.81k
    }
1042
1043
47.8k
    return Result;
1044
47.8k
  }
1045
1046
241k
  Result = decodeInstruction_4(DecoderTableThumb32, MI, Insn32, Address,
1047
241k
             NULL);
1048
241k
  if (Result != MCDisassembler_Fail) {
1049
3.85k
    *Size = 4;
1050
3.85k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
1051
3.85k
    Check(&Result, AddThumbPredicate(MI));
1052
3.85k
    AddThumb1SBit(MI, InITBlock);
1053
3.85k
    return Result;
1054
3.85k
  }
1055
1056
237k
  Result = decodeInstruction_4(DecoderTableThumb232, MI, Insn32, Address,
1057
237k
             NULL);
1058
237k
  if (Result != MCDisassembler_Fail) {
1059
80.2k
    *Size = 4;
1060
80.2k
    Check(&Result, AddThumbPredicate(MI));
1061
80.2k
    return checkDecodedInstruction(MI, Insn32, Result);
1062
80.2k
  }
1063
1064
157k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1065
46.7k
    Result = decodeInstruction_4(DecoderTableVFP32, MI, Insn32,
1066
46.7k
               Address, NULL);
1067
46.7k
    if (Result != MCDisassembler_Fail) {
1068
13.8k
      *Size = 4;
1069
13.8k
      UpdateThumbVFPPredicate(Result, MI);
1070
13.8k
      return Result;
1071
13.8k
    }
1072
46.7k
  }
1073
1074
143k
  Result = decodeInstruction_4(DecoderTableVFPV832, MI, Insn32, Address,
1075
143k
             NULL);
1076
143k
  if (Result != MCDisassembler_Fail) {
1077
3.20k
    *Size = 4;
1078
3.20k
    return Result;
1079
3.20k
  }
1080
1081
140k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1082
32.8k
    Result = decodeInstruction_4(DecoderTableNEONDup32, MI, Insn32,
1083
32.8k
               Address, NULL);
1084
32.8k
    if (Result != MCDisassembler_Fail) {
1085
1.50k
      *Size = 4;
1086
1.50k
      Check(&Result, AddThumbPredicate(MI));
1087
1.50k
      return Result;
1088
1.50k
    }
1089
32.8k
  }
1090
1091
139k
  if (fieldFromInstruction_4(Insn32, 24, 8) == 0xF9) {
1092
50.5k
    uint32_t NEONLdStInsn = Insn32;
1093
50.5k
    NEONLdStInsn &= 0xF0FFFFFF;
1094
50.5k
    NEONLdStInsn |= 0x04000000;
1095
50.5k
    Result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI,
1096
50.5k
               NEONLdStInsn, Address, NULL);
1097
50.5k
    if (Result != MCDisassembler_Fail) {
1098
50.2k
      *Size = 4;
1099
50.2k
      Check(&Result, AddThumbPredicate(MI));
1100
50.2k
      return Result;
1101
50.2k
    }
1102
50.5k
  }
1103
1104
88.8k
  if (fieldFromInstruction_4(Insn32, 24, 4) == 0xF) {
1105
36.4k
    uint32_t NEONDataInsn = Insn32;
1106
36.4k
    NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
1107
36.4k
    NEONDataInsn |= (NEONDataInsn & 0x10000000) >>
1108
36.4k
        4; // Move bit 28 to bit 24
1109
36.4k
    NEONDataInsn |= 0x12000000; // Set bits 28 and 25
1110
36.4k
    Result = decodeInstruction_4(DecoderTableNEONData32, MI,
1111
36.4k
               NEONDataInsn, Address, NULL);
1112
36.4k
    if (Result != MCDisassembler_Fail) {
1113
35.1k
      *Size = 4;
1114
35.1k
      Check(&Result, AddThumbPredicate(MI));
1115
35.1k
      return Result;
1116
35.1k
    }
1117
1118
1.25k
    uint32_t NEONCryptoInsn = Insn32;
1119
1.25k
    NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
1120
1.25k
    NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >>
1121
1.25k
          4; // Move bit 28 to bit 24
1122
1.25k
    NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
1123
1.25k
    Result = decodeInstruction_4(DecoderTablev8Crypto32, MI,
1124
1.25k
               NEONCryptoInsn, Address, NULL);
1125
1.25k
    if (Result != MCDisassembler_Fail) {
1126
117
      *Size = 4;
1127
117
      return Result;
1128
117
    }
1129
1130
1.13k
    uint32_t NEONv8Insn = Insn32;
1131
1.13k
    NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
1132
1.13k
    Result = decodeInstruction_4(DecoderTablev8NEON32, MI,
1133
1.13k
               NEONv8Insn, Address, NULL);
1134
1.13k
    if (Result != MCDisassembler_Fail) {
1135
535
      *Size = 4;
1136
535
      return Result;
1137
535
    }
1138
1.13k
  }
1139
1140
52.9k
  uint32_t Coproc = fieldFromInstruction_4(Insn32, 8, 4);
1141
52.9k
  const uint8_t *DecoderTable = ARM_isCDECoproc(Coproc, MI) ?
1142
0
                DecoderTableThumb2CDE32 :
1143
52.9k
                DecoderTableThumb2CoProc32;
1144
52.9k
  Result = decodeInstruction_4(DecoderTable, MI, Insn32, Address, NULL);
1145
52.9k
  if (Result != MCDisassembler_Fail) {
1146
51.2k
    *Size = 4;
1147
51.2k
    Check(&Result, AddThumbPredicate(MI));
1148
51.2k
    return Result;
1149
51.2k
  }
1150
1151
1.75k
  *Size = 0;
1152
1.75k
  return MCDisassembler_Fail;
1153
52.9k
}
1154
1155
static DecodeStatus getInstruction(csh ud, const uint8_t *Bytes,
1156
           size_t BytesLen, MCInst *MI, uint16_t *Size,
1157
           uint64_t Address, void *Info)
1158
1.16M
{
1159
1.16M
  DecodeStatus Result = MCDisassembler_Fail;
1160
1.16M
  if (MI->csh->mode & CS_MODE_THUMB)
1161
1.01M
    Result = getThumbInstruction(ud, Bytes, BytesLen, MI, Size,
1162
1.01M
               Address, Info);
1163
151k
  else
1164
151k
    Result = getARMInstruction(ud, Bytes, BytesLen, MI, Size,
1165
151k
             Address, Info);
1166
1.16M
  MCInst_handleWriteback(MI, ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
1167
1.16M
  return Result;
1168
1.16M
}
1169
1170
static const uint16_t GPRDecoderTable[] = { ARM_R0,  ARM_R1, ARM_R2,  ARM_R3,
1171
              ARM_R4,  ARM_R5, ARM_R6,  ARM_R7,
1172
              ARM_R8,  ARM_R9, ARM_R10, ARM_R11,
1173
              ARM_R12, ARM_SP, ARM_LR,  ARM_PC };
1174
1175
static const uint16_t CLRMGPRDecoderTable[] = {
1176
  ARM_R0, ARM_R1, ARM_R2,  ARM_R3,  ARM_R4,  ARM_R5, ARM_R6, ARM_R7,
1177
  ARM_R8, ARM_R9, ARM_R10, ARM_R11, ARM_R12, 0,    ARM_LR, ARM_APSR
1178
};
1179
1180
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1181
             uint64_t Address,
1182
             const void *Decoder)
1183
2.06M
{
1184
2.06M
  if (RegNo > 15)
1185
12
    return MCDisassembler_Fail;
1186
1187
2.06M
  unsigned Register = GPRDecoderTable[RegNo];
1188
2.06M
  MCOperand_CreateReg0(Inst, (Register));
1189
2.06M
  return MCDisassembler_Success;
1190
2.06M
}
1191
1192
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1193
                 uint64_t Address,
1194
                 const void *Decoder)
1195
528
{
1196
528
  if (RegNo > 15)
1197
0
    return MCDisassembler_Fail;
1198
1199
528
  unsigned Register = CLRMGPRDecoderTable[RegNo];
1200
528
  if (Register == 0)
1201
0
    return MCDisassembler_Fail;
1202
1203
528
  MCOperand_CreateReg0(Inst, (Register));
1204
528
  return MCDisassembler_Success;
1205
528
}
1206
1207
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
1208
                 uint64_t Address,
1209
                 const void *Decoder)
1210
99.0k
{
1211
99.0k
  DecodeStatus S = MCDisassembler_Success;
1212
1213
99.0k
  if (RegNo == 15)
1214
21.4k
    S = MCDisassembler_SoftFail;
1215
1216
99.0k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1217
1218
99.0k
  return S;
1219
99.0k
}
1220
1221
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
1222
                 uint64_t Address,
1223
                 const void *Decoder)
1224
946
{
1225
946
  DecodeStatus S = MCDisassembler_Success;
1226
1227
946
  if (RegNo == 13)
1228
487
    S = MCDisassembler_SoftFail;
1229
1230
946
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1231
1232
946
  return S;
1233
946
}
1234
1235
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
1236
               uint64_t Address,
1237
               const void *Decoder)
1238
4.11k
{
1239
4.11k
  DecodeStatus S = MCDisassembler_Success;
1240
1241
4.11k
  if (RegNo == 15) {
1242
900
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
1243
900
    return MCDisassembler_Success;
1244
900
  }
1245
1246
3.21k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1247
3.21k
  return S;
1248
4.11k
}
1249
1250
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
1251
             uint64_t Address,
1252
             const void *Decoder)
1253
13.2k
{
1254
13.2k
  DecodeStatus S = MCDisassembler_Success;
1255
1256
13.2k
  if (RegNo == 15) {
1257
5.57k
    MCOperand_CreateReg0(Inst, (ARM_ZR));
1258
5.57k
    return MCDisassembler_Success;
1259
5.57k
  }
1260
1261
7.69k
  if (RegNo == 13)
1262
999
    Check(&S, MCDisassembler_SoftFail);
1263
1264
7.69k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1265
7.69k
  return S;
1266
13.2k
}
1267
1268
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
1269
                 unsigned RegNo,
1270
                 uint64_t Address,
1271
                 const void *Decoder)
1272
4.74k
{
1273
4.74k
  DecodeStatus S = MCDisassembler_Success;
1274
4.74k
  if (RegNo == 13)
1275
3
    return MCDisassembler_Fail;
1276
4.73k
  Check(&S, DecodeGPRwithZRRegisterClass(Inst, RegNo, Address, Decoder));
1277
4.73k
  return S;
1278
4.74k
}
1279
1280
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1281
              uint64_t Address,
1282
              const void *Decoder)
1283
1.19M
{
1284
1.19M
  if (RegNo > 7)
1285
0
    return MCDisassembler_Fail;
1286
1.19M
  return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
1287
1.19M
}
1288
1289
static const uint16_t GPRPairDecoderTable[] = { ARM_R0_R1, ARM_R2_R3,
1290
            ARM_R4_R5, ARM_R6_R7,
1291
            ARM_R8_R9, ARM_R10_R11,
1292
            ARM_R12_SP };
1293
1294
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
1295
                 uint64_t Address,
1296
                 const void *Decoder)
1297
413
{
1298
413
  DecodeStatus S = MCDisassembler_Success;
1299
1300
  // According to the Arm ARM RegNo = 14 is undefined, but we return fail
1301
  // rather than SoftFail as there is no GPRPair table entry for index 7.
1302
413
  if (RegNo > 13)
1303
3
    return MCDisassembler_Fail;
1304
1305
410
  if (RegNo & 1)
1306
179
    S = MCDisassembler_SoftFail;
1307
1308
410
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1309
410
  MCOperand_CreateReg0(Inst, (RegisterPair));
1310
410
  return S;
1311
413
}
1312
1313
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
1314
               uint64_t Address,
1315
               const void *Decoder)
1316
0
{
1317
0
  if (RegNo > 13)
1318
0
    return MCDisassembler_Fail;
1319
1320
0
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1321
0
  MCOperand_CreateReg0(Inst, (RegisterPair));
1322
1323
0
  if ((RegNo & 1) || RegNo > 10)
1324
0
    return MCDisassembler_SoftFail;
1325
0
  return MCDisassembler_Success;
1326
0
}
1327
1328
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
1329
               uint64_t Address,
1330
               const void *Decoder)
1331
1.50k
{
1332
1.50k
  if (RegNo != 13)
1333
0
    return MCDisassembler_Fail;
1334
1335
1.50k
  unsigned Register = GPRDecoderTable[RegNo];
1336
1.50k
  MCOperand_CreateReg0(Inst, (Register));
1337
1.50k
  return MCDisassembler_Success;
1338
1.50k
}
1339
1340
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1341
               uint64_t Address,
1342
               const void *Decoder)
1343
999
{
1344
999
  unsigned Register = 0;
1345
999
  switch (RegNo) {
1346
420
  case 0:
1347
420
    Register = ARM_R0;
1348
420
    break;
1349
275
  case 1:
1350
275
    Register = ARM_R1;
1351
275
    break;
1352
173
  case 2:
1353
173
    Register = ARM_R2;
1354
173
    break;
1355
68
  case 3:
1356
68
    Register = ARM_R3;
1357
68
    break;
1358
31
  case 9:
1359
31
    Register = ARM_R9;
1360
31
    break;
1361
27
  case 12:
1362
27
    Register = ARM_R12;
1363
27
    break;
1364
5
  default:
1365
5
    return MCDisassembler_Fail;
1366
999
  }
1367
1368
994
  MCOperand_CreateReg0(Inst, (Register));
1369
994
  return MCDisassembler_Success;
1370
999
}
1371
1372
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1373
              uint64_t Address,
1374
              const void *Decoder)
1375
129k
{
1376
129k
  DecodeStatus S = MCDisassembler_Success;
1377
1378
129k
  if ((RegNo == 13 &&
1379
15.9k
       !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) ||
1380
118k
      RegNo == 15)
1381
33.5k
    S = MCDisassembler_SoftFail;
1382
1383
129k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1384
129k
  return S;
1385
129k
}
1386
1387
static const uint16_t SPRDecoderTable[] = {
1388
  ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,  ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1389
  ARM_S8,  ARM_S9,  ARM_S10, ARM_S11, ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1390
  ARM_S16, ARM_S17, ARM_S18, ARM_S19, ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1391
  ARM_S24, ARM_S25, ARM_S26, ARM_S27, ARM_S28, ARM_S29, ARM_S30, ARM_S31
1392
};
1393
1394
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1395
             uint64_t Address,
1396
             const void *Decoder)
1397
44.0k
{
1398
44.0k
  if (RegNo > 31)
1399
3
    return MCDisassembler_Fail;
1400
1401
44.0k
  unsigned Register = SPRDecoderTable[RegNo];
1402
44.0k
  MCOperand_CreateReg0(Inst, (Register));
1403
44.0k
  return MCDisassembler_Success;
1404
44.0k
}
1405
1406
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
1407
             uint64_t Address,
1408
             const void *Decoder)
1409
9.27k
{
1410
9.27k
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1411
9.27k
}
1412
1413
static const uint16_t DPRDecoderTable[] = {
1414
  ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,  ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1415
  ARM_D8,  ARM_D9,  ARM_D10, ARM_D11, ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1416
  ARM_D16, ARM_D17, ARM_D18, ARM_D19, ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1417
  ARM_D24, ARM_D25, ARM_D26, ARM_D27, ARM_D28, ARM_D29, ARM_D30, ARM_D31
1418
};
1419
1420
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1421
             uint64_t Address,
1422
             const void *Decoder)
1423
188k
{
1424
188k
  bool hasD32 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureD32);
1425
1426
188k
  if (RegNo > 31 || (!hasD32 && RegNo > 15))
1427
15
    return MCDisassembler_Fail;
1428
1429
188k
  unsigned Register = DPRDecoderTable[RegNo];
1430
188k
  MCOperand_CreateReg0(Inst, (Register));
1431
188k
  return MCDisassembler_Success;
1432
188k
}
1433
1434
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1435
               uint64_t Address,
1436
               const void *Decoder)
1437
1.44k
{
1438
1.44k
  if (RegNo > 7)
1439
0
    return MCDisassembler_Fail;
1440
1.44k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1441
1.44k
}
1442
1443
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1444
               uint64_t Address,
1445
               const void *Decoder)
1446
157
{
1447
157
  if (RegNo > 15)
1448
0
    return MCDisassembler_Fail;
1449
157
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1450
157
}
1451
1452
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1453
            uint64_t Address,
1454
            const void *Decoder)
1455
3.50k
{
1456
3.50k
  if (RegNo > 15)
1457
0
    return MCDisassembler_Fail;
1458
3.50k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1459
3.50k
}
1460
1461
static const uint16_t QPRDecoderTable[] = {
1462
  ARM_Q0, ARM_Q1, ARM_Q2,  ARM_Q3,  ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1463
  ARM_Q8, ARM_Q9, ARM_Q10, ARM_Q11, ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1464
};
1465
1466
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1467
             uint64_t Address,
1468
             const void *Decoder)
1469
53.6k
{
1470
53.6k
  if (RegNo > 31 || (RegNo & 1) != 0)
1471
2.57k
    return MCDisassembler_Fail;
1472
51.0k
  RegNo >>= 1;
1473
1474
51.0k
  unsigned Register = QPRDecoderTable[RegNo];
1475
51.0k
  MCOperand_CreateReg0(Inst, (Register));
1476
51.0k
  return MCDisassembler_Success;
1477
53.6k
}
1478
1479
static const uint16_t DPairDecoderTable[] = {
1480
  ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1481
  ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1482
  ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1483
  ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1484
  ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1485
  ARM_Q15
1486
};
1487
1488
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1489
               uint64_t Address,
1490
               const void *Decoder)
1491
8.13k
{
1492
8.13k
  if (RegNo > 30)
1493
6
    return MCDisassembler_Fail;
1494
1495
8.12k
  unsigned Register = DPairDecoderTable[RegNo];
1496
8.12k
  MCOperand_CreateReg0(Inst, (Register));
1497
8.12k
  return MCDisassembler_Success;
1498
8.13k
}
1499
1500
static const uint16_t DPairSpacedDecoderTable[] = {
1501
  ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,   ARM_D4_D6,
1502
  ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,   ARM_D8_D10,  ARM_D9_D11,
1503
  ARM_D10_D12, ARM_D11_D13, ARM_D12_D14, ARM_D13_D15, ARM_D14_D16,
1504
  ARM_D15_D17, ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1505
  ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25, ARM_D24_D26,
1506
  ARM_D25_D27, ARM_D26_D28, ARM_D27_D29, ARM_D28_D30, ARM_D29_D31
1507
};
1508
1509
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
1510
               uint64_t Address,
1511
               const void *Decoder)
1512
4.67k
{
1513
4.67k
  if (RegNo > 29)
1514
7
    return MCDisassembler_Fail;
1515
1516
4.66k
  unsigned Register = DPairSpacedDecoderTable[RegNo];
1517
4.66k
  MCOperand_CreateReg0(Inst, (Register));
1518
4.66k
  return MCDisassembler_Success;
1519
4.67k
}
1520
1521
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
1522
             uint64_t Address,
1523
             const void *Decoder)
1524
172k
{
1525
172k
  DecodeStatus S = MCDisassembler_Success;
1526
172k
  if (Val == 0xF)
1527
6.04k
    return MCDisassembler_Fail;
1528
  // AL predicate is not allowed on Thumb1 branches.
1529
166k
  if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
1530
0
    return MCDisassembler_Fail;
1531
1532
166k
  const MCInstrDesc *Desc = MCInstrDesc_get(MCInst_getOpcode(Inst),
1533
166k
              ARMDescs.Insts,
1534
166k
              ARR_SIZE(ARMDescs.Insts));
1535
1536
166k
  if (Val != ARMCC_AL && !MCInst_isPredicable(Desc))
1537
0
    Check(&S, MCDisassembler_SoftFail);
1538
166k
  MCOperand_CreateImm0(Inst, (Val));
1539
166k
  if (Val == ARMCC_AL) {
1540
27.4k
    MCOperand_CreateReg0(Inst, (0));
1541
27.4k
  } else
1542
139k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1543
166k
  return S;
1544
166k
}
1545
1546
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1547
               uint64_t Address, const void *Decoder)
1548
44.4k
{
1549
44.4k
  if (Val)
1550
18.0k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1551
26.4k
  else
1552
26.4k
    MCOperand_CreateReg0(Inst, (0));
1553
44.4k
  return MCDisassembler_Success;
1554
44.4k
}
1555
1556
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1557
            uint64_t Address, const void *Decoder)
1558
16.2k
{
1559
16.2k
  DecodeStatus S = MCDisassembler_Success;
1560
1561
16.2k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1562
16.2k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1563
16.2k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1564
1565
  // Register-immediate
1566
16.2k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
1567
0
    return MCDisassembler_Fail;
1568
1569
16.2k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1570
16.2k
  switch (type) {
1571
4.36k
  case 0:
1572
4.36k
    Shift = ARM_AM_lsl;
1573
4.36k
    break;
1574
3.98k
  case 1:
1575
3.98k
    Shift = ARM_AM_lsr;
1576
3.98k
    break;
1577
3.73k
  case 2:
1578
3.73k
    Shift = ARM_AM_asr;
1579
3.73k
    break;
1580
4.16k
  case 3:
1581
4.16k
    Shift = ARM_AM_ror;
1582
4.16k
    break;
1583
16.2k
  }
1584
1585
16.2k
  if (Shift == ARM_AM_ror && imm == 0)
1586
723
    Shift = ARM_AM_rrx;
1587
1588
16.2k
  unsigned Op = Shift | (imm << 3);
1589
16.2k
  MCOperand_CreateImm0(Inst, (Op));
1590
1591
16.2k
  return S;
1592
16.2k
}
1593
1594
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1595
            uint64_t Address, const void *Decoder)
1596
8.84k
{
1597
8.84k
  DecodeStatus S = MCDisassembler_Success;
1598
1599
8.84k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1600
8.84k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1601
8.84k
  unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1602
1603
  // Register-register
1604
8.84k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1605
0
    return MCDisassembler_Fail;
1606
8.84k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1607
0
    return MCDisassembler_Fail;
1608
1609
8.84k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1610
8.84k
  switch (type) {
1611
2.35k
  case 0:
1612
2.35k
    Shift = ARM_AM_lsl;
1613
2.35k
    break;
1614
1.67k
  case 1:
1615
1.67k
    Shift = ARM_AM_lsr;
1616
1.67k
    break;
1617
3.23k
  case 2:
1618
3.23k
    Shift = ARM_AM_asr;
1619
3.23k
    break;
1620
1.57k
  case 3:
1621
1.57k
    Shift = ARM_AM_ror;
1622
1.57k
    break;
1623
8.84k
  }
1624
1625
8.84k
  MCOperand_CreateImm0(Inst, (Shift));
1626
1627
8.84k
  return S;
1628
8.84k
}
1629
1630
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1631
           uint64_t Address, const void *Decoder)
1632
44.9k
{
1633
44.9k
  DecodeStatus S = MCDisassembler_Success;
1634
1635
44.9k
  bool NeedDisjointWriteback = false;
1636
44.9k
  unsigned WritebackReg = 0;
1637
44.9k
  bool CLRM = false;
1638
44.9k
  switch (MCInst_getOpcode(Inst)) {
1639
42.3k
  default:
1640
42.3k
    break;
1641
42.3k
  case ARM_LDMIA_UPD:
1642
755
  case ARM_LDMDB_UPD:
1643
1.01k
  case ARM_LDMIB_UPD:
1644
1.43k
  case ARM_LDMDA_UPD:
1645
1.89k
  case ARM_t2LDMIA_UPD:
1646
2.15k
  case ARM_t2LDMDB_UPD:
1647
2.23k
  case ARM_t2STMIA_UPD:
1648
2.44k
  case ARM_t2STMDB_UPD:
1649
2.44k
    NeedDisjointWriteback = true;
1650
2.44k
    WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, (0)));
1651
2.44k
    break;
1652
73
  case ARM_t2CLRM:
1653
73
    CLRM = true;
1654
73
    break;
1655
44.9k
  }
1656
1657
  // Empty register lists are not allowed.
1658
44.9k
  if (Val == 0)
1659
71
    return MCDisassembler_Fail;
1660
762k
  for (unsigned i = 0; i < 16; ++i) {
1661
717k
    if (Val & (1 << i)) {
1662
229k
      if (CLRM) {
1663
528
        if (!Check(&S, DecodeCLRMGPRRegisterClass(
1664
528
                   Inst, i, Address,
1665
528
                   Decoder))) {
1666
0
          return MCDisassembler_Fail;
1667
0
        }
1668
228k
      } else {
1669
228k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, i,
1670
228k
                      Address,
1671
228k
                      Decoder)))
1672
0
          return MCDisassembler_Fail;
1673
        // Writeback not allowed if Rn is in the target list.
1674
228k
        if (NeedDisjointWriteback &&
1675
16.8k
            WritebackReg ==
1676
16.8k
              MCOperand_getReg(&(
1677
16.8k
                Inst->Operands[Inst->size -
1678
16.8k
                   1])))
1679
806
          Check(&S, MCDisassembler_SoftFail);
1680
228k
      }
1681
229k
    }
1682
717k
  }
1683
1684
44.8k
  return S;
1685
44.8k
}
1686
1687
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1688
              uint64_t Address,
1689
              const void *Decoder)
1690
1.14k
{
1691
1.14k
  DecodeStatus S = MCDisassembler_Success;
1692
1693
1.14k
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1694
1.14k
  unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1695
1696
  // In case of unpredictable encoding, tweak the operands.
1697
1.14k
  if (regs == 0 || (Vd + regs) > 32) {
1698
801
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1699
801
    regs = regs > 1u ? regs : 1u;
1700
801
    S = MCDisassembler_SoftFail;
1701
801
  }
1702
1703
1.14k
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1704
0
    return MCDisassembler_Fail;
1705
16.5k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1706
15.4k
    if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address,
1707
15.4k
                  Decoder)))
1708
0
      return MCDisassembler_Fail;
1709
15.4k
  }
1710
1711
1.14k
  return S;
1712
1.14k
}
1713
1714
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1715
              uint64_t Address,
1716
              const void *Decoder)
1717
1.17k
{
1718
1.17k
  DecodeStatus S = MCDisassembler_Success;
1719
1720
1.17k
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1721
1.17k
  unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1722
1723
  // In case of unpredictable encoding, tweak the operands.
1724
1.17k
  if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1725
698
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1726
698
    regs = regs > 1u ? regs : 1u;
1727
698
    regs = regs < 16u ? regs : 16u;
1728
698
    S = MCDisassembler_SoftFail;
1729
698
  }
1730
1731
1.17k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1732
0
    return MCDisassembler_Fail;
1733
10.4k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1734
9.29k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address,
1735
9.29k
                  Decoder)))
1736
0
      return MCDisassembler_Fail;
1737
9.29k
  }
1738
1739
1.17k
  return S;
1740
1.17k
}
1741
1742
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1743
                uint64_t Address,
1744
                const void *Decoder)
1745
1.36k
{
1746
  // This operand encodes a mask of contiguous zeros between a specified MSB
1747
  // and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1748
  // the mask of all bits LSB-and-lower, and then xor them to create
1749
  // the mask of that's all ones on [msb, lsb].  Finally we not it to
1750
  // create the final mask.
1751
1.36k
  unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1752
1.36k
  unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1753
1754
1.36k
  DecodeStatus S = MCDisassembler_Success;
1755
1.36k
  if (lsb > msb) {
1756
163
    Check(&S, MCDisassembler_SoftFail);
1757
    // The check above will cause the warning for the "potentially undefined
1758
    // instruction encoding" but we can't build a bad MCOperand value here
1759
    // with a lsb > msb or else printing the MCInst will cause a crash.
1760
163
    lsb = msb;
1761
163
  }
1762
1763
1.36k
  uint32_t msb_mask = 0xFFFFFFFF;
1764
1.36k
  if (msb != 31)
1765
568
    msb_mask = (1U << (msb + 1)) - 1;
1766
1.36k
  uint32_t lsb_mask = (1U << lsb) - 1;
1767
1768
1.36k
  MCOperand_CreateImm0(Inst, (~(msb_mask ^ lsb_mask)));
1769
1.36k
  return S;
1770
1.36k
}
1771
1772
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1773
              uint64_t Address,
1774
              const void *Decoder)
1775
34.2k
{
1776
34.2k
  DecodeStatus S = MCDisassembler_Success;
1777
1778
34.2k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1779
34.2k
  unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1780
34.2k
  unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1781
34.2k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1782
34.2k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1783
34.2k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1784
1785
34.2k
  switch (MCInst_getOpcode(Inst)) {
1786
1.23k
  case ARM_LDC_OFFSET:
1787
2.16k
  case ARM_LDC_PRE:
1788
2.73k
  case ARM_LDC_POST:
1789
3.26k
  case ARM_LDC_OPTION:
1790
3.96k
  case ARM_LDCL_OFFSET:
1791
4.68k
  case ARM_LDCL_PRE:
1792
5.38k
  case ARM_LDCL_POST:
1793
5.76k
  case ARM_LDCL_OPTION:
1794
6.76k
  case ARM_STC_OFFSET:
1795
7.23k
  case ARM_STC_PRE:
1796
7.77k
  case ARM_STC_POST:
1797
8.60k
  case ARM_STC_OPTION:
1798
9.11k
  case ARM_STCL_OFFSET:
1799
9.65k
  case ARM_STCL_PRE:
1800
10.3k
  case ARM_STCL_POST:
1801
10.6k
  case ARM_STCL_OPTION:
1802
11.4k
  case ARM_t2LDC_OFFSET:
1803
11.9k
  case ARM_t2LDC_PRE:
1804
12.4k
  case ARM_t2LDC_POST:
1805
12.4k
  case ARM_t2LDC_OPTION:
1806
12.8k
  case ARM_t2LDCL_OFFSET:
1807
13.9k
  case ARM_t2LDCL_PRE:
1808
14.5k
  case ARM_t2LDCL_POST:
1809
14.8k
  case ARM_t2LDCL_OPTION:
1810
16.1k
  case ARM_t2STC_OFFSET:
1811
16.8k
  case ARM_t2STC_PRE:
1812
17.1k
  case ARM_t2STC_POST:
1813
17.4k
  case ARM_t2STC_OPTION:
1814
18.0k
  case ARM_t2STCL_OFFSET:
1815
18.7k
  case ARM_t2STCL_PRE:
1816
20.1k
  case ARM_t2STCL_POST:
1817
20.2k
  case ARM_t2STCL_OPTION:
1818
20.8k
  case ARM_t2LDC2_OFFSET:
1819
21.0k
  case ARM_t2LDC2L_OFFSET:
1820
21.6k
  case ARM_t2LDC2_PRE:
1821
22.2k
  case ARM_t2LDC2L_PRE:
1822
23.0k
  case ARM_t2STC2_OFFSET:
1823
23.6k
  case ARM_t2STC2L_OFFSET:
1824
24.2k
  case ARM_t2STC2_PRE:
1825
25.1k
  case ARM_t2STC2L_PRE:
1826
25.5k
  case ARM_LDC2_OFFSET:
1827
25.8k
  case ARM_LDC2L_OFFSET:
1828
25.9k
  case ARM_LDC2_PRE:
1829
26.3k
  case ARM_LDC2L_PRE:
1830
26.5k
  case ARM_STC2_OFFSET:
1831
26.8k
  case ARM_STC2L_OFFSET:
1832
27.0k
  case ARM_STC2_PRE:
1833
27.2k
  case ARM_STC2L_PRE:
1834
28.9k
  case ARM_t2LDC2_OPTION:
1835
29.2k
  case ARM_t2STC2_OPTION:
1836
30.0k
  case ARM_t2LDC2_POST:
1837
30.7k
  case ARM_t2LDC2L_POST:
1838
31.7k
  case ARM_t2STC2_POST:
1839
32.3k
  case ARM_t2STC2L_POST:
1840
32.7k
  case ARM_LDC2_POST:
1841
33.1k
  case ARM_LDC2L_POST:
1842
33.1k
  case ARM_STC2_POST:
1843
33.4k
  case ARM_STC2L_POST:
1844
33.4k
    if (coproc == 0xA || coproc == 0xB ||
1845
33.4k
        (ARM_getFeatureBits(Inst->csh->mode,
1846
33.4k
          ARM_HasV8_1MMainlineOps) &&
1847
90
         (coproc == 0x8 || coproc == 0x9 || coproc == 0xA ||
1848
78
          coproc == 0xB || coproc == 0xE || coproc == 0xF)))
1849
62
      return MCDisassembler_Fail;
1850
33.4k
    break;
1851
33.4k
  default:
1852
805
    break;
1853
34.2k
  }
1854
1855
34.2k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && (coproc != 14))
1856
56
    return MCDisassembler_Fail;
1857
1858
34.1k
  MCOperand_CreateImm0(Inst, (coproc));
1859
34.1k
  MCOperand_CreateImm0(Inst, (CRd));
1860
34.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1861
0
    return MCDisassembler_Fail;
1862
1863
34.1k
  switch (MCInst_getOpcode(Inst)) {
1864
640
  case ARM_t2LDC2_OFFSET:
1865
818
  case ARM_t2LDC2L_OFFSET:
1866
1.44k
  case ARM_t2LDC2_PRE:
1867
2.04k
  case ARM_t2LDC2L_PRE:
1868
2.79k
  case ARM_t2STC2_OFFSET:
1869
3.44k
  case ARM_t2STC2L_OFFSET:
1870
4.00k
  case ARM_t2STC2_PRE:
1871
4.92k
  case ARM_t2STC2L_PRE:
1872
5.26k
  case ARM_LDC2_OFFSET:
1873
5.62k
  case ARM_LDC2L_OFFSET:
1874
5.71k
  case ARM_LDC2_PRE:
1875
6.05k
  case ARM_LDC2L_PRE:
1876
6.31k
  case ARM_STC2_OFFSET:
1877
6.59k
  case ARM_STC2L_OFFSET:
1878
6.81k
  case ARM_STC2_PRE:
1879
6.94k
  case ARM_STC2L_PRE:
1880
7.73k
  case ARM_t2LDC_OFFSET:
1881
8.07k
  case ARM_t2LDCL_OFFSET:
1882
8.49k
  case ARM_t2LDC_PRE:
1883
9.63k
  case ARM_t2LDCL_PRE:
1884
10.9k
  case ARM_t2STC_OFFSET:
1885
11.5k
  case ARM_t2STCL_OFFSET:
1886
12.1k
  case ARM_t2STC_PRE:
1887
12.8k
  case ARM_t2STCL_PRE:
1888
14.1k
  case ARM_LDC_OFFSET:
1889
14.8k
  case ARM_LDCL_OFFSET:
1890
15.7k
  case ARM_LDC_PRE:
1891
16.4k
  case ARM_LDCL_PRE:
1892
17.4k
  case ARM_STC_OFFSET:
1893
17.9k
  case ARM_STCL_OFFSET:
1894
18.4k
  case ARM_STC_PRE:
1895
18.9k
  case ARM_STCL_PRE:
1896
18.9k
    imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, imm);
1897
18.9k
    MCOperand_CreateImm0(Inst, (imm));
1898
18.9k
    break;
1899
790
  case ARM_t2LDC2_POST:
1900
1.45k
  case ARM_t2LDC2L_POST:
1901
2.45k
  case ARM_t2STC2_POST:
1902
3.02k
  case ARM_t2STC2L_POST:
1903
3.45k
  case ARM_LDC2_POST:
1904
3.83k
  case ARM_LDC2L_POST:
1905
3.91k
  case ARM_STC2_POST:
1906
4.19k
  case ARM_STC2L_POST:
1907
4.69k
  case ARM_t2LDC_POST:
1908
5.31k
  case ARM_t2LDCL_POST:
1909
5.67k
  case ARM_t2STC_POST:
1910
7.07k
  case ARM_t2STCL_POST:
1911
7.64k
  case ARM_LDC_POST:
1912
8.33k
  case ARM_LDCL_POST:
1913
8.87k
  case ARM_STC_POST:
1914
9.58k
  case ARM_STCL_POST:
1915
9.58k
    imm |= U << 8;
1916
    // fall through
1917
15.2k
  default:
1918
    // The 'option' variant doesn't encode 'U' in the immediate since
1919
    // the immediate is unsigned [0,255].
1920
15.2k
    MCOperand_CreateImm0(Inst, (imm));
1921
15.2k
    break;
1922
34.1k
  }
1923
1924
34.1k
  switch (MCInst_getOpcode(Inst)) {
1925
1.22k
  case ARM_LDC_OFFSET:
1926
2.15k
  case ARM_LDC_PRE:
1927
2.72k
  case ARM_LDC_POST:
1928
3.25k
  case ARM_LDC_OPTION:
1929
3.94k
  case ARM_LDCL_OFFSET:
1930
4.65k
  case ARM_LDCL_PRE:
1931
5.34k
  case ARM_LDCL_POST:
1932
5.72k
  case ARM_LDCL_OPTION:
1933
6.73k
  case ARM_STC_OFFSET:
1934
7.18k
  case ARM_STC_PRE:
1935
7.72k
  case ARM_STC_POST:
1936
8.55k
  case ARM_STC_OPTION:
1937
9.06k
  case ARM_STCL_OFFSET:
1938
9.59k
  case ARM_STCL_PRE:
1939
10.3k
  case ARM_STCL_POST:
1940
10.6k
  case ARM_STCL_OPTION:
1941
10.6k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
1942
10.6k
                  Decoder)))
1943
0
      return MCDisassembler_Fail;
1944
10.6k
    break;
1945
23.5k
  default:
1946
23.5k
    break;
1947
34.1k
  }
1948
1949
34.1k
  return S;
1950
34.1k
}
1951
1952
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1953
              uint64_t Address,
1954
              const void *Decoder)
1955
10.3k
{
1956
10.3k
  DecodeStatus S = MCDisassembler_Success;
1957
1958
10.3k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1959
10.3k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1960
10.3k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1961
10.3k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1962
10.3k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1963
10.3k
  unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1964
10.3k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1965
10.3k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1966
1967
  // On stores, the writeback operand precedes Rt.
1968
10.3k
  switch (MCInst_getOpcode(Inst)) {
1969
1.17k
  case ARM_STR_POST_IMM:
1970
2.00k
  case ARM_STR_POST_REG:
1971
3.33k
  case ARM_STRB_POST_IMM:
1972
3.69k
  case ARM_STRB_POST_REG:
1973
4.23k
  case ARM_STRT_POST_REG:
1974
4.86k
  case ARM_STRT_POST_IMM:
1975
5.31k
  case ARM_STRBT_POST_REG:
1976
6.57k
  case ARM_STRBT_POST_IMM:
1977
6.57k
    if (!Check(&S,
1978
6.57k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1979
0
      return MCDisassembler_Fail;
1980
6.57k
    break;
1981
6.57k
  default:
1982
3.75k
    break;
1983
10.3k
  }
1984
1985
10.3k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1986
0
    return MCDisassembler_Fail;
1987
1988
  // On loads, the writeback operand comes after Rt.
1989
10.3k
  switch (MCInst_getOpcode(Inst)) {
1990
812
  case ARM_LDR_POST_IMM:
1991
1.03k
  case ARM_LDR_POST_REG:
1992
1.48k
  case ARM_LDRB_POST_IMM:
1993
1.59k
  case ARM_LDRB_POST_REG:
1994
1.94k
  case ARM_LDRBT_POST_REG:
1995
2.76k
  case ARM_LDRBT_POST_IMM:
1996
3.15k
  case ARM_LDRT_POST_REG:
1997
3.75k
  case ARM_LDRT_POST_IMM:
1998
3.75k
    if (!Check(&S,
1999
3.75k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2000
0
      return MCDisassembler_Fail;
2001
3.75k
    break;
2002
6.57k
  default:
2003
6.57k
    break;
2004
10.3k
  }
2005
2006
10.3k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2007
0
    return MCDisassembler_Fail;
2008
2009
10.3k
  ARM_AM_AddrOpc Op = ARM_AM_add;
2010
10.3k
  if (!fieldFromInstruction_4(Insn, 23, 1))
2011
5.68k
    Op = ARM_AM_sub;
2012
2013
10.3k
  bool writeback = (P == 0) || (W == 1);
2014
10.3k
  unsigned idx_mode = 0;
2015
10.3k
  if (P && writeback)
2016
0
    idx_mode = ARMII_IndexModePre;
2017
10.3k
  else if (!P && writeback)
2018
10.3k
    idx_mode = ARMII_IndexModePost;
2019
2020
10.3k
  if (writeback && (Rn == 15 || Rn == Rt))
2021
2.14k
    S = MCDisassembler_SoftFail; // UNPREDICTABLE
2022
2023
10.3k
  if (reg) {
2024
3.23k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address,
2025
3.23k
                Decoder)))
2026
0
      return MCDisassembler_Fail;
2027
3.23k
    ARM_AM_ShiftOpc Opc = ARM_AM_lsl;
2028
3.23k
    switch (fieldFromInstruction_4(Insn, 5, 2)) {
2029
1.14k
    case 0:
2030
1.14k
      Opc = ARM_AM_lsl;
2031
1.14k
      break;
2032
792
    case 1:
2033
792
      Opc = ARM_AM_lsr;
2034
792
      break;
2035
523
    case 2:
2036
523
      Opc = ARM_AM_asr;
2037
523
      break;
2038
776
    case 3:
2039
776
      Opc = ARM_AM_ror;
2040
776
      break;
2041
0
    default:
2042
0
      return MCDisassembler_Fail;
2043
3.23k
    }
2044
3.23k
    unsigned amt = fieldFromInstruction_4(Insn, 7, 5);
2045
3.23k
    if (Opc == ARM_AM_ror && amt == 0)
2046
163
      Opc = ARM_AM_rrx;
2047
3.23k
    imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
2048
2049
3.23k
    MCOperand_CreateImm0(Inst, (imm));
2050
7.09k
  } else {
2051
7.09k
    MCOperand_CreateReg0(Inst, (0));
2052
7.09k
    unsigned tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
2053
7.09k
    MCOperand_CreateImm0(Inst, (tmp));
2054
7.09k
  }
2055
2056
10.3k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2057
1.27k
    return MCDisassembler_Fail;
2058
2059
9.05k
  return S;
2060
10.3k
}
2061
2062
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
2063
            uint64_t Address, const void *Decoder)
2064
4.76k
{
2065
4.76k
  DecodeStatus S = MCDisassembler_Success;
2066
2067
4.76k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2068
4.76k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2069
4.76k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
2070
4.76k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
2071
4.76k
  unsigned U = fieldFromInstruction_4(Val, 12, 1);
2072
2073
4.76k
  ARM_AM_ShiftOpc ShOp = ARM_AM_lsl;
2074
4.76k
  switch (type) {
2075
1.67k
  case 0:
2076
1.67k
    ShOp = ARM_AM_lsl;
2077
1.67k
    break;
2078
1.33k
  case 1:
2079
1.33k
    ShOp = ARM_AM_lsr;
2080
1.33k
    break;
2081
908
  case 2:
2082
908
    ShOp = ARM_AM_asr;
2083
908
    break;
2084
848
  case 3:
2085
848
    ShOp = ARM_AM_ror;
2086
848
    break;
2087
4.76k
  }
2088
2089
4.76k
  if (ShOp == ARM_AM_ror && imm == 0)
2090
146
    ShOp = ARM_AM_rrx;
2091
2092
4.76k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2093
0
    return MCDisassembler_Fail;
2094
4.76k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2095
0
    return MCDisassembler_Fail;
2096
4.76k
  unsigned shift;
2097
4.76k
  if (U)
2098
2.33k
    shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
2099
2.43k
  else
2100
2.43k
    shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
2101
4.76k
  MCOperand_CreateImm0(Inst, (shift));
2102
2103
4.76k
  return S;
2104
4.76k
}
2105
2106
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
2107
           uint64_t Address, const void *Decoder)
2108
181
{
2109
181
  if (MCInst_getOpcode(Inst) != ARM_TSB &&
2110
114
      MCInst_getOpcode(Inst) != ARM_t2TSB)
2111
0
    return MCDisassembler_Fail;
2112
2113
  // The "csync" operand is not encoded into the "tsb" instruction (as this is
2114
  // the only available operand), but LLVM expects the instruction to have one
2115
  // operand, so we need to add the csync when decoding.
2116
181
  MCOperand_CreateImm0(Inst, (ARM_TSB_CSYNC));
2117
181
  return MCDisassembler_Success;
2118
181
}
2119
2120
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
2121
                 uint64_t Address,
2122
                 const void *Decoder)
2123
10.8k
{
2124
10.8k
  DecodeStatus S = MCDisassembler_Success;
2125
2126
10.8k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
2127
10.8k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2128
10.8k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2129
10.8k
  unsigned type = fieldFromInstruction_4(Insn, 22, 1);
2130
10.8k
  unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
2131
10.8k
  unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
2132
10.8k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2133
10.8k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
2134
10.8k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
2135
10.8k
  unsigned Rt2 = Rt + 1;
2136
2137
10.8k
  bool writeback = (W == 1) | (P == 0);
2138
2139
  // For {LD,ST}RD, Rt must be even, else undefined.
2140
10.8k
  switch (MCInst_getOpcode(Inst)) {
2141
569
  case ARM_STRD:
2142
700
  case ARM_STRD_PRE:
2143
1.87k
  case ARM_STRD_POST:
2144
2.60k
  case ARM_LDRD:
2145
2.83k
  case ARM_LDRD_PRE:
2146
3.35k
  case ARM_LDRD_POST:
2147
3.35k
    if (Rt & 0x1)
2148
1.13k
      S = MCDisassembler_SoftFail;
2149
3.35k
    break;
2150
7.45k
  default:
2151
7.45k
    break;
2152
10.8k
  }
2153
10.8k
  switch (MCInst_getOpcode(Inst)) {
2154
569
  case ARM_STRD:
2155
700
  case ARM_STRD_PRE:
2156
1.87k
  case ARM_STRD_POST:
2157
1.87k
    if (P == 0 && W == 1)
2158
0
      S = MCDisassembler_SoftFail;
2159
2160
1.87k
    if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
2161
594
      S = MCDisassembler_SoftFail;
2162
1.87k
    if (type && Rm == 15)
2163
79
      S = MCDisassembler_SoftFail;
2164
1.87k
    if (Rt2 == 15)
2165
127
      S = MCDisassembler_SoftFail;
2166
1.87k
    if (!type && fieldFromInstruction_4(Insn, 8, 4))
2167
535
      S = MCDisassembler_SoftFail;
2168
1.87k
    break;
2169
308
  case ARM_STRH:
2170
474
  case ARM_STRH_PRE:
2171
1.65k
  case ARM_STRH_POST:
2172
1.65k
    if (Rt == 15)
2173
301
      S = MCDisassembler_SoftFail;
2174
1.65k
    if (writeback && (Rn == 15 || Rn == Rt))
2175
653
      S = MCDisassembler_SoftFail;
2176
1.65k
    if (!type && Rm == 15)
2177
98
      S = MCDisassembler_SoftFail;
2178
1.65k
    break;
2179
731
  case ARM_LDRD:
2180
961
  case ARM_LDRD_PRE:
2181
1.48k
  case ARM_LDRD_POST:
2182
1.48k
    if (type && Rn == 15) {
2183
313
      if (Rt2 == 15)
2184
80
        S = MCDisassembler_SoftFail;
2185
313
      break;
2186
313
    }
2187
1.16k
    if (P == 0 && W == 1)
2188
0
      S = MCDisassembler_SoftFail;
2189
1.16k
    if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
2190
409
      S = MCDisassembler_SoftFail;
2191
1.16k
    if (!type && writeback && Rn == 15)
2192
24
      S = MCDisassembler_SoftFail;
2193
1.16k
    if (writeback && (Rn == Rt || Rn == Rt2))
2194
303
      S = MCDisassembler_SoftFail;
2195
1.16k
    break;
2196
930
  case ARM_LDRH:
2197
1.55k
  case ARM_LDRH_PRE:
2198
2.59k
  case ARM_LDRH_POST:
2199
2.59k
    if (type && Rn == 15) {
2200
407
      if (Rt == 15)
2201
70
        S = MCDisassembler_SoftFail;
2202
407
      break;
2203
407
    }
2204
2.18k
    if (Rt == 15)
2205
216
      S = MCDisassembler_SoftFail;
2206
2.18k
    if (!type && Rm == 15)
2207
155
      S = MCDisassembler_SoftFail;
2208
2.18k
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2209
163
      S = MCDisassembler_SoftFail;
2210
2.18k
    break;
2211
563
  case ARM_LDRSH:
2212
1.13k
  case ARM_LDRSH_PRE:
2213
1.43k
  case ARM_LDRSH_POST:
2214
2.15k
  case ARM_LDRSB:
2215
2.51k
  case ARM_LDRSB_PRE:
2216
3.20k
  case ARM_LDRSB_POST:
2217
3.20k
    if (type && Rn == 15) {
2218
159
      if (Rt == 15)
2219
89
        S = MCDisassembler_SoftFail;
2220
159
      break;
2221
159
    }
2222
3.04k
    if (type && (Rt == 15 || (writeback && Rn == Rt)))
2223
363
      S = MCDisassembler_SoftFail;
2224
3.04k
    if (!type && (Rt == 15 || Rm == 15))
2225
516
      S = MCDisassembler_SoftFail;
2226
3.04k
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2227
156
      S = MCDisassembler_SoftFail;
2228
3.04k
    break;
2229
0
  default:
2230
0
    break;
2231
10.8k
  }
2232
2233
10.8k
  if (writeback) { // Writeback
2234
6.98k
    if (P)
2235
2.07k
      U |= ARMII_IndexModePre << 9;
2236
4.91k
    else
2237
4.91k
      U |= ARMII_IndexModePost << 9;
2238
2239
    // On stores, the writeback operand precedes Rt.
2240
6.98k
    switch (MCInst_getOpcode(Inst)) {
2241
0
    case ARM_STRD:
2242
131
    case ARM_STRD_PRE:
2243
1.30k
    case ARM_STRD_POST:
2244
1.30k
    case ARM_STRH:
2245
1.47k
    case ARM_STRH_PRE:
2246
2.64k
    case ARM_STRH_POST:
2247
2.64k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2248
2.64k
                    Decoder)))
2249
0
        return MCDisassembler_Fail;
2250
2.64k
      break;
2251
4.34k
    default:
2252
4.34k
      break;
2253
6.98k
    }
2254
6.98k
  }
2255
2256
10.8k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2257
0
    return MCDisassembler_Fail;
2258
10.8k
  switch (MCInst_getOpcode(Inst)) {
2259
569
  case ARM_STRD:
2260
700
  case ARM_STRD_PRE:
2261
1.87k
  case ARM_STRD_POST:
2262
2.60k
  case ARM_LDRD:
2263
2.83k
  case ARM_LDRD_PRE:
2264
3.35k
  case ARM_LDRD_POST:
2265
3.35k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt + 1, Address,
2266
3.35k
                  Decoder)))
2267
12
      return MCDisassembler_Fail;
2268
3.34k
    break;
2269
7.45k
  default:
2270
7.45k
    break;
2271
10.8k
  }
2272
2273
10.7k
  if (writeback) {
2274
    // On loads, the writeback operand comes after Rt.
2275
6.98k
    switch (MCInst_getOpcode(Inst)) {
2276
0
    case ARM_LDRD:
2277
229
    case ARM_LDRD_PRE:
2278
749
    case ARM_LDRD_POST:
2279
749
    case ARM_LDRH:
2280
1.37k
    case ARM_LDRH_PRE:
2281
2.41k
    case ARM_LDRH_POST:
2282
2.41k
    case ARM_LDRSH:
2283
2.98k
    case ARM_LDRSH_PRE:
2284
3.28k
    case ARM_LDRSH_POST:
2285
3.28k
    case ARM_LDRSB:
2286
3.64k
    case ARM_LDRSB_PRE:
2287
4.33k
    case ARM_LDRSB_POST:
2288
4.33k
    case ARM_LDRHTr:
2289
4.33k
    case ARM_LDRSBTr:
2290
4.33k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2291
4.33k
                    Decoder)))
2292
0
        return MCDisassembler_Fail;
2293
4.33k
      break;
2294
4.33k
    default:
2295
2.64k
      break;
2296
6.98k
    }
2297
6.98k
  }
2298
2299
10.7k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2300
0
    return MCDisassembler_Fail;
2301
2302
10.7k
  if (type) {
2303
5.41k
    MCOperand_CreateReg0(Inst, (0));
2304
5.41k
    MCOperand_CreateImm0(Inst, (U | (imm << 4) | Rm));
2305
5.41k
  } else {
2306
5.38k
    if (!Check(&S,
2307
5.38k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2308
0
      return MCDisassembler_Fail;
2309
5.38k
    MCOperand_CreateImm0(Inst, (U));
2310
5.38k
  }
2311
2312
10.7k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2313
16
    return MCDisassembler_Fail;
2314
2315
10.7k
  return S;
2316
10.7k
}
2317
2318
static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
2319
           uint64_t Address, const void *Decoder)
2320
396
{
2321
396
  DecodeStatus S = MCDisassembler_Success;
2322
2323
396
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2324
396
  unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
2325
2326
396
  switch (mode) {
2327
93
  case 0:
2328
93
    mode = ARM_AM_da;
2329
93
    break;
2330
161
  case 1:
2331
161
    mode = ARM_AM_ia;
2332
161
    break;
2333
72
  case 2:
2334
72
    mode = ARM_AM_db;
2335
72
    break;
2336
70
  case 3:
2337
70
    mode = ARM_AM_ib;
2338
70
    break;
2339
396
  }
2340
2341
396
  MCOperand_CreateImm0(Inst, (mode));
2342
396
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2343
0
    return MCDisassembler_Fail;
2344
2345
396
  return S;
2346
396
}
2347
2348
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
2349
            uint64_t Address, const void *Decoder)
2350
963
{
2351
963
  DecodeStatus S = MCDisassembler_Success;
2352
2353
963
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2354
963
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2355
963
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2356
963
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2357
2358
963
  if (pred == 0xF)
2359
512
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2360
2361
451
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2362
0
    return MCDisassembler_Fail;
2363
451
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2364
0
    return MCDisassembler_Fail;
2365
451
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2366
0
    return MCDisassembler_Fail;
2367
451
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2368
0
    return MCDisassembler_Fail;
2369
451
  return S;
2370
451
}
2371
2372
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
2373
                unsigned Insn,
2374
                uint64_t Address,
2375
                const void *Decoder)
2376
6.11k
{
2377
6.11k
  DecodeStatus S = MCDisassembler_Success;
2378
2379
6.11k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2380
6.11k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2381
6.11k
  unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
2382
2383
6.11k
  if (pred == 0xF) {
2384
    // Ambiguous with RFE and SRS
2385
410
    switch (MCInst_getOpcode(Inst)) {
2386
0
    case ARM_LDMDA:
2387
0
      MCInst_setOpcode(Inst, (ARM_RFEDA));
2388
0
      break;
2389
93
    case ARM_LDMDA_UPD:
2390
93
      MCInst_setOpcode(Inst, (ARM_RFEDA_UPD));
2391
93
      break;
2392
0
    case ARM_LDMDB:
2393
0
      MCInst_setOpcode(Inst, (ARM_RFEDB));
2394
0
      break;
2395
72
    case ARM_LDMDB_UPD:
2396
72
      MCInst_setOpcode(Inst, (ARM_RFEDB_UPD));
2397
72
      break;
2398
0
    case ARM_LDMIA:
2399
0
      MCInst_setOpcode(Inst, (ARM_RFEIA));
2400
0
      break;
2401
161
    case ARM_LDMIA_UPD:
2402
161
      MCInst_setOpcode(Inst, (ARM_RFEIA_UPD));
2403
161
      break;
2404
0
    case ARM_LDMIB:
2405
0
      MCInst_setOpcode(Inst, (ARM_RFEIB));
2406
0
      break;
2407
70
    case ARM_LDMIB_UPD:
2408
70
      MCInst_setOpcode(Inst, (ARM_RFEIB_UPD));
2409
70
      break;
2410
0
    case ARM_STMDA:
2411
0
      MCInst_setOpcode(Inst, (ARM_SRSDA));
2412
0
      break;
2413
2
    case ARM_STMDA_UPD:
2414
2
      MCInst_setOpcode(Inst, (ARM_SRSDA_UPD));
2415
2
      break;
2416
0
    case ARM_STMDB:
2417
0
      MCInst_setOpcode(Inst, (ARM_SRSDB));
2418
0
      break;
2419
1
    case ARM_STMDB_UPD:
2420
1
      MCInst_setOpcode(Inst, (ARM_SRSDB_UPD));
2421
1
      break;
2422
0
    case ARM_STMIA:
2423
0
      MCInst_setOpcode(Inst, (ARM_SRSIA));
2424
0
      break;
2425
1
    case ARM_STMIA_UPD:
2426
1
      MCInst_setOpcode(Inst, (ARM_SRSIA_UPD));
2427
1
      break;
2428
0
    case ARM_STMIB:
2429
0
      MCInst_setOpcode(Inst, (ARM_SRSIB));
2430
0
      break;
2431
2
    case ARM_STMIB_UPD:
2432
2
      MCInst_setOpcode(Inst, (ARM_SRSIB_UPD));
2433
2
      break;
2434
8
    default:
2435
8
      return MCDisassembler_Fail;
2436
410
    }
2437
2438
    // For stores (which become SRS's, the only operand is the mode.
2439
402
    if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
2440
      // Check SRS encoding constraints
2441
6
      if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
2442
0
            fieldFromInstruction_4(Insn, 20, 1) == 0))
2443
6
        return MCDisassembler_Fail;
2444
2445
0
      MCOperand_CreateImm0(
2446
0
        Inst, (fieldFromInstruction_4(Insn, 0, 4)));
2447
0
      return S;
2448
6
    }
2449
2450
396
    return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
2451
402
  }
2452
2453
5.70k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2454
0
    return MCDisassembler_Fail;
2455
5.70k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2456
0
    return MCDisassembler_Fail; // Tied
2457
5.70k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2458
0
    return MCDisassembler_Fail;
2459
5.70k
  if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2460
3
    return MCDisassembler_Fail;
2461
2462
5.70k
  return S;
2463
5.70k
}
2464
2465
// Check for UNPREDICTABLE predicated ESB instruction
2466
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
2467
            uint64_t Address, const void *Decoder)
2468
568
{
2469
568
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2470
568
  unsigned imm8 = fieldFromInstruction_4(Insn, 0, 8);
2471
2472
568
  DecodeStatus S = MCDisassembler_Success;
2473
2474
568
  MCOperand_CreateImm0(Inst, (imm8));
2475
2476
568
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2477
71
    return MCDisassembler_Fail;
2478
2479
  // ESB is unpredictable if pred != AL. Without the RAS extension, it is a
2480
  // NOP, so all predicates should be allowed.
2481
497
  if (imm8 == 0x10 && pred != 0xe &&
2482
91
      ((ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureRAS)) != 0))
2483
0
    S = MCDisassembler_SoftFail;
2484
2485
497
  return S;
2486
568
}
2487
2488
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2489
           uint64_t Address, const void *Decoder)
2490
1.29k
{
2491
1.29k
  unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2492
1.29k
  unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2493
1.29k
  unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2494
1.29k
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2495
2496
1.29k
  DecodeStatus S = MCDisassembler_Success;
2497
2498
  // This decoder is called from multiple location that do not check
2499
  // the full encoding is valid before they do.
2500
1.29k
  if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2501
1.29k
      fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2502
1.29k
      fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2503
6
    return MCDisassembler_Fail;
2504
2505
  // imod == '01' --> UNPREDICTABLE
2506
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2507
  // return failure here.  The '01' imod value is unprintable, so there's
2508
  // nothing useful we could do even if we returned UNPREDICTABLE.
2509
2510
1.28k
  if (imod == 1)
2511
3
    return MCDisassembler_Fail;
2512
2513
1.28k
  if (imod && M) {
2514
97
    MCInst_setOpcode(Inst, (ARM_CPS3p));
2515
97
    MCOperand_CreateImm0(Inst, (imod));
2516
97
    MCOperand_CreateImm0(Inst, (iflags));
2517
97
    MCOperand_CreateImm0(Inst, (mode));
2518
1.18k
  } else if (imod && !M) {
2519
676
    MCInst_setOpcode(Inst, (ARM_CPS2p));
2520
676
    MCOperand_CreateImm0(Inst, (imod));
2521
676
    MCOperand_CreateImm0(Inst, (iflags));
2522
676
    if (mode)
2523
521
      S = MCDisassembler_SoftFail;
2524
676
  } else if (!imod && M) {
2525
468
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2526
468
    MCOperand_CreateImm0(Inst, (mode));
2527
468
    if (iflags)
2528
430
      S = MCDisassembler_SoftFail;
2529
468
  } else {
2530
    // imod == '00' && M == '0' --> UNPREDICTABLE
2531
44
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2532
44
    MCOperand_CreateImm0(Inst, (mode));
2533
44
    S = MCDisassembler_SoftFail;
2534
44
  }
2535
2536
1.28k
  return S;
2537
1.28k
}
2538
2539
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2540
             uint64_t Address,
2541
             const void *Decoder)
2542
477
{
2543
477
  unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2544
477
  unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2545
477
  unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2546
477
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2547
2548
477
  DecodeStatus S = MCDisassembler_Success;
2549
2550
  // imod == '01' --> UNPREDICTABLE
2551
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2552
  // return failure here.  The '01' imod value is unprintable, so there's
2553
  // nothing useful we could do even if we returned UNPREDICTABLE.
2554
2555
477
  if (imod == 1)
2556
1
    return MCDisassembler_Fail;
2557
2558
476
  if (imod && M) {
2559
34
    MCInst_setOpcode(Inst, (ARM_t2CPS3p));
2560
34
    MCOperand_CreateImm0(Inst, (imod));
2561
34
    MCOperand_CreateImm0(Inst, (iflags));
2562
34
    MCOperand_CreateImm0(Inst, (mode));
2563
442
  } else if (imod && !M) {
2564
295
    MCInst_setOpcode(Inst, (ARM_t2CPS2p));
2565
295
    MCOperand_CreateImm0(Inst, (imod));
2566
295
    MCOperand_CreateImm0(Inst, (iflags));
2567
295
    if (mode)
2568
0
      S = MCDisassembler_SoftFail;
2569
295
  } else if (!imod && M) {
2570
147
    MCInst_setOpcode(Inst, (ARM_t2CPS1p));
2571
147
    MCOperand_CreateImm0(Inst, (mode));
2572
147
    if (iflags)
2573
72
      S = MCDisassembler_SoftFail;
2574
147
  } else {
2575
    // imod == '00' && M == '0' --> this is a HINT instruction
2576
0
    int imm = fieldFromInstruction_4(Insn, 0, 8);
2577
    // HINT are defined only for immediate in [0..4]
2578
0
    if (imm > 4)
2579
0
      return MCDisassembler_Fail;
2580
0
    MCInst_setOpcode(Inst, (ARM_t2HINT));
2581
0
    MCOperand_CreateImm0(Inst, (imm));
2582
0
  }
2583
2584
476
  return S;
2585
476
}
2586
2587
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
2588
             uint64_t Address,
2589
             const void *Decoder)
2590
1.02k
{
2591
1.02k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
2592
2593
1.02k
  unsigned Opcode = ARM_t2HINT;
2594
2595
1.02k
  if (imm == 0x0D) {
2596
398
    Opcode = ARM_t2PACBTI;
2597
623
  } else if (imm == 0x1D) {
2598
209
    Opcode = ARM_t2PAC;
2599
414
  } else if (imm == 0x2D) {
2600
117
    Opcode = ARM_t2AUT;
2601
297
  } else if (imm == 0x0F) {
2602
105
    Opcode = ARM_t2BTI;
2603
105
  }
2604
2605
1.02k
  MCInst_setOpcode(Inst, (Opcode));
2606
1.02k
  if (Opcode == ARM_t2HINT) {
2607
192
    MCOperand_CreateImm0(Inst, (imm));
2608
192
  }
2609
2610
1.02k
  return MCDisassembler_Success;
2611
1.02k
}
2612
2613
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2614
               uint64_t Address,
2615
               const void *Decoder)
2616
1.03k
{
2617
1.03k
  DecodeStatus S = MCDisassembler_Success;
2618
2619
1.03k
  unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2620
1.03k
  unsigned imm = 0;
2621
2622
1.03k
  imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2623
1.03k
  imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2624
1.03k
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2625
1.03k
  imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2626
2627
1.03k
  if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2628
700
    if (!Check(&S,
2629
700
         DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2630
0
      return MCDisassembler_Fail;
2631
1.03k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2632
0
    return MCDisassembler_Fail;
2633
2634
1.03k
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2635
1.03k
    MCOperand_CreateImm0(Inst, (imm));
2636
2637
1.03k
  return S;
2638
1.03k
}
2639
2640
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2641
                uint64_t Address,
2642
                const void *Decoder)
2643
1.68k
{
2644
1.68k
  DecodeStatus S = MCDisassembler_Success;
2645
2646
1.68k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2647
1.68k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2648
1.68k
  unsigned imm = 0;
2649
2650
1.68k
  imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2651
1.68k
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2652
2653
1.68k
  if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2654
831
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address,
2655
831
                Decoder)))
2656
0
      return MCDisassembler_Fail;
2657
2658
1.68k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2659
0
    return MCDisassembler_Fail;
2660
2661
1.68k
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2662
1.68k
    MCOperand_CreateImm0(Inst, (imm));
2663
2664
1.68k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2665
253
    return MCDisassembler_Fail;
2666
2667
1.42k
  return S;
2668
1.68k
}
2669
2670
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2671
            uint64_t Address, const void *Decoder)
2672
1.33k
{
2673
1.33k
  DecodeStatus S = MCDisassembler_Success;
2674
2675
1.33k
  unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2676
1.33k
  unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2677
1.33k
  unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2678
1.33k
  unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2679
1.33k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2680
2681
1.33k
  if (pred == 0xF)
2682
246
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2683
2684
1.08k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2685
0
    return MCDisassembler_Fail;
2686
1.08k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2687
0
    return MCDisassembler_Fail;
2688
1.08k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2689
0
    return MCDisassembler_Fail;
2690
1.08k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2691
0
    return MCDisassembler_Fail;
2692
2693
1.08k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2694
0
    return MCDisassembler_Fail;
2695
2696
1.08k
  return S;
2697
1.08k
}
2698
2699
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
2700
           uint64_t Address, const void *Decoder)
2701
429
{
2702
429
  DecodeStatus S = MCDisassembler_Success;
2703
2704
429
  unsigned Pred = fieldFromInstruction_4(Insn, 28, 4);
2705
429
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2706
429
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2707
2708
429
  if (Pred == 0xF)
2709
351
    return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
2710
2711
78
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2712
0
    return MCDisassembler_Fail;
2713
78
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2714
0
    return MCDisassembler_Fail;
2715
78
  if (!Check(&S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
2716
0
    return MCDisassembler_Fail;
2717
2718
78
  return S;
2719
78
}
2720
2721
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
2722
              uint64_t Address,
2723
              const void *Decoder)
2724
351
{
2725
351
  DecodeStatus S = MCDisassembler_Success;
2726
2727
351
  unsigned Imm = fieldFromInstruction_4(Insn, 9, 1);
2728
2729
351
  if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8_1aOps) ||
2730
350
      !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
2731
1
    return MCDisassembler_Fail;
2732
2733
  // Decoder can be called from DecodeTST, which does not check the full
2734
  // encoding is valid.
2735
350
  if (fieldFromInstruction_4(Insn, 20, 12) != 0xf11 ||
2736
350
      fieldFromInstruction_4(Insn, 4, 4) != 0)
2737
0
    return MCDisassembler_Fail;
2738
350
  if (fieldFromInstruction_4(Insn, 10, 10) != 0 ||
2739
140
      fieldFromInstruction_4(Insn, 0, 4) != 0)
2740
312
    S = MCDisassembler_SoftFail;
2741
2742
350
  MCInst_setOpcode(Inst, (ARM_SETPAN));
2743
350
  MCOperand_CreateImm0(Inst, (Imm));
2744
2745
350
  return S;
2746
350
}
2747
2748
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2749
                 uint64_t Address,
2750
                 const void *Decoder)
2751
7.66k
{
2752
7.66k
  DecodeStatus S = MCDisassembler_Success;
2753
2754
7.66k
  unsigned add = fieldFromInstruction_4(Val, 12, 1);
2755
7.66k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2756
7.66k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2757
2758
7.66k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2759
0
    return MCDisassembler_Fail;
2760
2761
7.66k
  if (!add)
2762
4.36k
    imm *= -1;
2763
7.66k
  if (imm == 0 && !add)
2764
825
    imm = INT32_MIN;
2765
7.66k
  MCOperand_CreateImm0(Inst, (imm));
2766
7.66k
  if (Rn == 15)
2767
728
    tryAddingPcLoadReferenceComment(Address, Address + imm + 8,
2768
728
            Decoder);
2769
2770
7.66k
  return S;
2771
7.66k
}
2772
2773
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2774
             uint64_t Address,
2775
             const void *Decoder)
2776
604
{
2777
604
  DecodeStatus S = MCDisassembler_Success;
2778
2779
604
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2780
  // U == 1 to add imm, 0 to subtract it.
2781
604
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2782
604
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2783
2784
604
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2785
0
    return MCDisassembler_Fail;
2786
2787
604
  if (U)
2788
179
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_add, imm)));
2789
425
  else
2790
425
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_sub, imm)));
2791
2792
604
  return S;
2793
604
}
2794
2795
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
2796
                 uint64_t Address,
2797
                 const void *Decoder)
2798
979
{
2799
979
  DecodeStatus S = MCDisassembler_Success;
2800
2801
979
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2802
  // U == 1 to add imm, 0 to subtract it.
2803
979
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2804
979
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2805
2806
979
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2807
0
    return MCDisassembler_Fail;
2808
2809
979
  if (U)
2810
591
    MCOperand_CreateImm0(Inst,
2811
591
             (ARM_AM_getAM5FP16Opc(ARM_AM_add, imm)));
2812
388
  else
2813
388
    MCOperand_CreateImm0(Inst,
2814
388
             (ARM_AM_getAM5FP16Opc(ARM_AM_sub, imm)));
2815
2816
979
  return S;
2817
979
}
2818
2819
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2820
             uint64_t Address,
2821
             const void *Decoder)
2822
6.03k
{
2823
6.03k
  return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2824
6.03k
}
2825
2826
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2827
           uint64_t Address, const void *Decoder)
2828
1.01k
{
2829
1.01k
  DecodeStatus Status = MCDisassembler_Success;
2830
2831
  // Note the J1 and J2 values are from the encoded instruction.  So here
2832
  // change them to I1 and I2 values via as documented:
2833
  // I1 = NOT(J1 EOR S);
2834
  // I2 = NOT(J2 EOR S);
2835
  // and build the imm32 with one trailing zero as documented:
2836
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2837
1.01k
  unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2838
1.01k
  unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2839
1.01k
  unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2840
1.01k
  unsigned I1 = !(J1 ^ S);
2841
1.01k
  unsigned I2 = !(J2 ^ S);
2842
1.01k
  unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2843
1.01k
  unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2844
1.01k
  unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) |
2845
1.01k
           imm11;
2846
1.01k
  int imm32 = SignExtend32((tmp << 1), 25);
2847
1.01k
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
2848
1.01k
              Inst, Decoder))
2849
1.01k
    MCOperand_CreateImm0(Inst, (imm32));
2850
2851
1.01k
  return Status;
2852
1.01k
}
2853
2854
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2855
                 uint64_t Address,
2856
                 const void *Decoder)
2857
7.26k
{
2858
7.26k
  DecodeStatus S = MCDisassembler_Success;
2859
2860
7.26k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2861
7.26k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2862
2863
7.26k
  if (pred == 0xF) {
2864
539
    MCInst_setOpcode(Inst, (ARM_BLXi));
2865
539
    imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2866
539
    if (!tryAddingSymbolicOperand(
2867
539
          Address, Address + SignExtend32((imm), 26) + 8,
2868
539
          true, 4, Inst, Decoder))
2869
539
      MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2870
539
    return S;
2871
539
  }
2872
2873
6.72k
  if (!tryAddingSymbolicOperand(Address,
2874
6.72k
              Address + SignExtend32((imm), 26) + 8,
2875
6.72k
              true, 4, Inst, Decoder))
2876
6.72k
    MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2877
2878
  // We already have BL_pred for BL w/ predicate, no need to add addition
2879
  // predicate opreands for BL
2880
6.72k
  if (MCInst_getOpcode(Inst) != ARM_BL)
2881
6.22k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
2882
6.22k
                  Decoder)))
2883
0
      return MCDisassembler_Fail;
2884
2885
6.72k
  return S;
2886
6.72k
}
2887
2888
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2889
             uint64_t Address,
2890
             const void *Decoder)
2891
32.3k
{
2892
32.3k
  DecodeStatus S = MCDisassembler_Success;
2893
2894
32.3k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2895
32.3k
  unsigned align = fieldFromInstruction_4(Val, 4, 2);
2896
2897
32.3k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2898
0
    return MCDisassembler_Fail;
2899
32.3k
  if (!align)
2900
16.7k
    MCOperand_CreateImm0(Inst, (0));
2901
15.6k
  else
2902
15.6k
    MCOperand_CreateImm0(Inst, (4 << align));
2903
2904
32.3k
  return S;
2905
32.3k
}
2906
2907
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2908
           uint64_t Address, const void *Decoder)
2909
16.9k
{
2910
16.9k
  DecodeStatus S = MCDisassembler_Success;
2911
2912
16.9k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2913
16.9k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2914
16.9k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
2915
16.9k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2916
16.9k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2917
16.9k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2918
2919
  // First output register
2920
16.9k
  switch (MCInst_getOpcode(Inst)) {
2921
486
  case ARM_VLD1q16:
2922
557
  case ARM_VLD1q32:
2923
632
  case ARM_VLD1q64:
2924
850
  case ARM_VLD1q8:
2925
964
  case ARM_VLD1q16wb_fixed:
2926
1.42k
  case ARM_VLD1q16wb_register:
2927
1.49k
  case ARM_VLD1q32wb_fixed:
2928
1.57k
  case ARM_VLD1q32wb_register:
2929
1.64k
  case ARM_VLD1q64wb_fixed:
2930
1.72k
  case ARM_VLD1q64wb_register:
2931
1.80k
  case ARM_VLD1q8wb_fixed:
2932
2.12k
  case ARM_VLD1q8wb_register:
2933
2.27k
  case ARM_VLD2d16:
2934
2.34k
  case ARM_VLD2d32:
2935
2.38k
  case ARM_VLD2d8:
2936
2.47k
  case ARM_VLD2d16wb_fixed:
2937
2.69k
  case ARM_VLD2d16wb_register:
2938
2.93k
  case ARM_VLD2d32wb_fixed:
2939
3.01k
  case ARM_VLD2d32wb_register:
2940
3.51k
  case ARM_VLD2d8wb_fixed:
2941
3.60k
  case ARM_VLD2d8wb_register:
2942
3.60k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
2943
3.60k
              Decoder)))
2944
1
      return MCDisassembler_Fail;
2945
3.60k
    break;
2946
3.60k
  case ARM_VLD2b16:
2947
212
  case ARM_VLD2b32:
2948
433
  case ARM_VLD2b8:
2949
512
  case ARM_VLD2b16wb_fixed:
2950
652
  case ARM_VLD2b16wb_register:
2951
739
  case ARM_VLD2b32wb_fixed:
2952
1.16k
  case ARM_VLD2b32wb_register:
2953
1.28k
  case ARM_VLD2b8wb_fixed:
2954
1.40k
  case ARM_VLD2b8wb_register:
2955
1.40k
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
2956
1.40k
                    Decoder)))
2957
4
      return MCDisassembler_Fail;
2958
1.39k
    break;
2959
11.9k
  default:
2960
11.9k
    if (!Check(&S,
2961
11.9k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2962
0
      return MCDisassembler_Fail;
2963
16.9k
  }
2964
2965
  // Second output register
2966
16.9k
  switch (MCInst_getOpcode(Inst)) {
2967
87
  case ARM_VLD3d8:
2968
267
  case ARM_VLD3d16:
2969
673
  case ARM_VLD3d32:
2970
938
  case ARM_VLD3d8_UPD:
2971
1.01k
  case ARM_VLD3d16_UPD:
2972
1.47k
  case ARM_VLD3d32_UPD:
2973
1.55k
  case ARM_VLD4d8:
2974
1.76k
  case ARM_VLD4d16:
2975
1.79k
  case ARM_VLD4d32:
2976
2.31k
  case ARM_VLD4d8_UPD:
2977
2.64k
  case ARM_VLD4d16_UPD:
2978
3.12k
  case ARM_VLD4d32_UPD:
2979
3.12k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
2980
3.12k
                  Address, Decoder)))
2981
0
      return MCDisassembler_Fail;
2982
3.12k
    break;
2983
3.12k
  case ARM_VLD3q8:
2984
91
  case ARM_VLD3q16:
2985
165
  case ARM_VLD3q32:
2986
452
  case ARM_VLD3q8_UPD:
2987
791
  case ARM_VLD3q16_UPD:
2988
1.69k
  case ARM_VLD3q32_UPD:
2989
1.77k
  case ARM_VLD4q8:
2990
1.82k
  case ARM_VLD4q16:
2991
1.88k
  case ARM_VLD4q32:
2992
2.06k
  case ARM_VLD4q8_UPD:
2993
2.30k
  case ARM_VLD4q16_UPD:
2994
2.56k
  case ARM_VLD4q32_UPD:
2995
2.56k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
2996
2.56k
                  Address, Decoder)))
2997
0
      return MCDisassembler_Fail;
2998
2.56k
    break;
2999
11.3k
  default:
3000
11.3k
    break;
3001
16.9k
  }
3002
3003
  // Third output register
3004
16.9k
  switch (MCInst_getOpcode(Inst)) {
3005
87
  case ARM_VLD3d8:
3006
267
  case ARM_VLD3d16:
3007
673
  case ARM_VLD3d32:
3008
938
  case ARM_VLD3d8_UPD:
3009
1.01k
  case ARM_VLD3d16_UPD:
3010
1.47k
  case ARM_VLD3d32_UPD:
3011
1.55k
  case ARM_VLD4d8:
3012
1.76k
  case ARM_VLD4d16:
3013
1.79k
  case ARM_VLD4d32:
3014
2.31k
  case ARM_VLD4d8_UPD:
3015
2.64k
  case ARM_VLD4d16_UPD:
3016
3.12k
  case ARM_VLD4d32_UPD:
3017
3.12k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3018
3.12k
                  Address, Decoder)))
3019
0
      return MCDisassembler_Fail;
3020
3.12k
    break;
3021
3.12k
  case ARM_VLD3q8:
3022
91
  case ARM_VLD3q16:
3023
165
  case ARM_VLD3q32:
3024
452
  case ARM_VLD3q8_UPD:
3025
791
  case ARM_VLD3q16_UPD:
3026
1.69k
  case ARM_VLD3q32_UPD:
3027
1.77k
  case ARM_VLD4q8:
3028
1.82k
  case ARM_VLD4q16:
3029
1.88k
  case ARM_VLD4q32:
3030
2.06k
  case ARM_VLD4q8_UPD:
3031
2.30k
  case ARM_VLD4q16_UPD:
3032
2.56k
  case ARM_VLD4q32_UPD:
3033
2.56k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3034
2.56k
                  Address, Decoder)))
3035
0
      return MCDisassembler_Fail;
3036
2.56k
    break;
3037
11.3k
  default:
3038
11.3k
    break;
3039
16.9k
  }
3040
3041
  // Fourth output register
3042
16.9k
  switch (MCInst_getOpcode(Inst)) {
3043
84
  case ARM_VLD4d8:
3044
297
  case ARM_VLD4d16:
3045
327
  case ARM_VLD4d32:
3046
840
  case ARM_VLD4d8_UPD:
3047
1.17k
  case ARM_VLD4d16_UPD:
3048
1.65k
  case ARM_VLD4d32_UPD:
3049
1.65k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3050
1.65k
                  Address, Decoder)))
3051
0
      return MCDisassembler_Fail;
3052
1.65k
    break;
3053
1.65k
  case ARM_VLD4q8:
3054
125
  case ARM_VLD4q16:
3055
192
  case ARM_VLD4q32:
3056
368
  case ARM_VLD4q8_UPD:
3057
609
  case ARM_VLD4q16_UPD:
3058
870
  case ARM_VLD4q32_UPD:
3059
870
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3060
870
                  Address, Decoder)))
3061
0
      return MCDisassembler_Fail;
3062
870
    break;
3063
14.4k
  default:
3064
14.4k
    break;
3065
16.9k
  }
3066
3067
  // Writeback operand
3068
16.9k
  switch (MCInst_getOpcode(Inst)) {
3069
352
  case ARM_VLD1d8wb_fixed:
3070
389
  case ARM_VLD1d16wb_fixed:
3071
544
  case ARM_VLD1d32wb_fixed:
3072
985
  case ARM_VLD1d64wb_fixed:
3073
1.05k
  case ARM_VLD1d8wb_register:
3074
1.46k
  case ARM_VLD1d16wb_register:
3075
1.57k
  case ARM_VLD1d32wb_register:
3076
1.74k
  case ARM_VLD1d64wb_register:
3077
1.82k
  case ARM_VLD1q8wb_fixed:
3078
1.94k
  case ARM_VLD1q16wb_fixed:
3079
2.01k
  case ARM_VLD1q32wb_fixed:
3080
2.08k
  case ARM_VLD1q64wb_fixed:
3081
2.40k
  case ARM_VLD1q8wb_register:
3082
2.86k
  case ARM_VLD1q16wb_register:
3083
2.94k
  case ARM_VLD1q32wb_register:
3084
3.02k
  case ARM_VLD1q64wb_register:
3085
3.08k
  case ARM_VLD1d8Twb_fixed:
3086
3.37k
  case ARM_VLD1d8Twb_register:
3087
3.44k
  case ARM_VLD1d16Twb_fixed:
3088
3.51k
  case ARM_VLD1d16Twb_register:
3089
3.76k
  case ARM_VLD1d32Twb_fixed:
3090
4.47k
  case ARM_VLD1d32Twb_register:
3091
4.54k
  case ARM_VLD1d64Twb_fixed:
3092
4.65k
  case ARM_VLD1d64Twb_register:
3093
4.70k
  case ARM_VLD1d8Qwb_fixed:
3094
4.98k
  case ARM_VLD1d8Qwb_register:
3095
5.07k
  case ARM_VLD1d16Qwb_fixed:
3096
5.18k
  case ARM_VLD1d16Qwb_register:
3097
5.92k
  case ARM_VLD1d32Qwb_fixed:
3098
6.03k
  case ARM_VLD1d32Qwb_register:
3099
6.14k
  case ARM_VLD1d64Qwb_fixed:
3100
6.24k
  case ARM_VLD1d64Qwb_register:
3101
6.75k
  case ARM_VLD2d8wb_fixed:
3102
6.84k
  case ARM_VLD2d16wb_fixed:
3103
7.07k
  case ARM_VLD2d32wb_fixed:
3104
7.21k
  case ARM_VLD2q8wb_fixed:
3105
7.32k
  case ARM_VLD2q16wb_fixed:
3106
7.64k
  case ARM_VLD2q32wb_fixed:
3107
7.73k
  case ARM_VLD2d8wb_register:
3108
7.95k
  case ARM_VLD2d16wb_register:
3109
8.03k
  case ARM_VLD2d32wb_register:
3110
8.16k
  case ARM_VLD2q8wb_register:
3111
8.29k
  case ARM_VLD2q16wb_register:
3112
8.55k
  case ARM_VLD2q32wb_register:
3113
8.66k
  case ARM_VLD2b8wb_fixed:
3114
8.74k
  case ARM_VLD2b16wb_fixed:
3115
8.83k
  case ARM_VLD2b32wb_fixed:
3116
8.95k
  case ARM_VLD2b8wb_register:
3117
9.09k
  case ARM_VLD2b16wb_register:
3118
9.52k
  case ARM_VLD2b32wb_register:
3119
9.52k
    MCOperand_CreateImm0(Inst, (0));
3120
9.52k
    break;
3121
265
  case ARM_VLD3d8_UPD:
3122
344
  case ARM_VLD3d16_UPD:
3123
799
  case ARM_VLD3d32_UPD:
3124
1.08k
  case ARM_VLD3q8_UPD:
3125
1.42k
  case ARM_VLD3q16_UPD:
3126
2.32k
  case ARM_VLD3q32_UPD:
3127
2.84k
  case ARM_VLD4d8_UPD:
3128
3.17k
  case ARM_VLD4d16_UPD:
3129
3.65k
  case ARM_VLD4d32_UPD:
3130
3.82k
  case ARM_VLD4q8_UPD:
3131
4.07k
  case ARM_VLD4q16_UPD:
3132
4.33k
  case ARM_VLD4q32_UPD:
3133
4.33k
    if (!Check(&S,
3134
4.33k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3135
0
      return MCDisassembler_Fail;
3136
4.33k
    break;
3137
4.33k
  default:
3138
3.14k
    break;
3139
16.9k
  }
3140
3141
  // AddrMode6 Base (register+alignment)
3142
16.9k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3143
0
    return MCDisassembler_Fail;
3144
3145
  // AddrMode6 Offset (register)
3146
16.9k
  switch (MCInst_getOpcode(Inst)) {
3147
10.8k
  default:
3148
    // The below have been updated to have explicit am6offset split
3149
    // between fixed and register offset. For those instructions not
3150
    // yet updated, we need to add an additional reg0 operand for the
3151
    // fixed variant.
3152
    //
3153
    // The fixed offset encodes as Rm == 0xd, so we check for that.
3154
10.8k
    if (Rm == 0xd) {
3155
366
      MCOperand_CreateReg0(Inst, (0));
3156
366
      break;
3157
366
    }
3158
    // Fall through to handle the register offset variant.
3159
    // fall through
3160
10.8k
  case ARM_VLD1d8wb_fixed:
3161
10.8k
  case ARM_VLD1d16wb_fixed:
3162
11.0k
  case ARM_VLD1d32wb_fixed:
3163
11.4k
  case ARM_VLD1d64wb_fixed:
3164
11.5k
  case ARM_VLD1d8Twb_fixed:
3165
11.6k
  case ARM_VLD1d16Twb_fixed:
3166
11.8k
  case ARM_VLD1d32Twb_fixed:
3167
11.9k
  case ARM_VLD1d64Twb_fixed:
3168
11.9k
  case ARM_VLD1d8Qwb_fixed:
3169
12.0k
  case ARM_VLD1d16Qwb_fixed:
3170
12.8k
  case ARM_VLD1d32Qwb_fixed:
3171
12.9k
  case ARM_VLD1d64Qwb_fixed:
3172
12.9k
  case ARM_VLD1d8wb_register:
3173
13.3k
  case ARM_VLD1d16wb_register:
3174
13.5k
  case ARM_VLD1d32wb_register:
3175
13.6k
  case ARM_VLD1d64wb_register:
3176
13.7k
  case ARM_VLD1q8wb_fixed:
3177
13.8k
  case ARM_VLD1q16wb_fixed:
3178
13.9k
  case ARM_VLD1q32wb_fixed:
3179
14.0k
  case ARM_VLD1q64wb_fixed:
3180
14.3k
  case ARM_VLD1q8wb_register:
3181
14.7k
  case ARM_VLD1q16wb_register:
3182
14.8k
  case ARM_VLD1q32wb_register:
3183
14.9k
  case ARM_VLD1q64wb_register:
3184
    // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3185
    // variant encodes Rm == 0xf. Anything else is a register offset post-
3186
    // increment and we need to add the register operand to the instruction.
3187
14.9k
    if (Rm != 0xD && Rm != 0xF &&
3188
9.03k
        !Check(&S,
3189
9.03k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3190
0
      return MCDisassembler_Fail;
3191
14.9k
    break;
3192
14.9k
  case ARM_VLD2d8wb_fixed:
3193
595
  case ARM_VLD2d16wb_fixed:
3194
831
  case ARM_VLD2d32wb_fixed:
3195
943
  case ARM_VLD2b8wb_fixed:
3196
1.02k
  case ARM_VLD2b16wb_fixed:
3197
1.10k
  case ARM_VLD2b32wb_fixed:
3198
1.24k
  case ARM_VLD2q8wb_fixed:
3199
1.35k
  case ARM_VLD2q16wb_fixed:
3200
1.67k
  case ARM_VLD2q32wb_fixed:
3201
1.67k
    break;
3202
16.9k
  }
3203
3204
16.9k
  return S;
3205
16.9k
}
3206
3207
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
3208
              uint64_t Address,
3209
              const void *Decoder)
3210
13.5k
{
3211
13.5k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3212
13.5k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3213
13.5k
  if (type == 6 && (align & 2))
3214
3
    return MCDisassembler_Fail;
3215
13.5k
  if (type == 7 && (align & 2))
3216
0
    return MCDisassembler_Fail;
3217
13.5k
  if (type == 10 && align == 3)
3218
5
    return MCDisassembler_Fail;
3219
3220
13.5k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3221
13.5k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3222
13.5k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3223
13.5k
}
3224
3225
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
3226
              uint64_t Address,
3227
              const void *Decoder)
3228
8.91k
{
3229
8.91k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3230
8.91k
  if (size == 3)
3231
0
    return MCDisassembler_Fail;
3232
3233
8.91k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3234
8.91k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3235
8.91k
  if (type == 8 && align == 3)
3236
3
    return MCDisassembler_Fail;
3237
8.90k
  if (type == 9 && align == 3)
3238
2
    return MCDisassembler_Fail;
3239
3240
8.90k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3241
8.90k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3242
8.90k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3243
8.90k
}
3244
3245
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
3246
              uint64_t Address,
3247
              const void *Decoder)
3248
5.18k
{
3249
5.18k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3250
5.18k
  if (size == 3)
3251
0
    return MCDisassembler_Fail;
3252
3253
5.18k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3254
5.18k
  if (align & 2)
3255
0
    return MCDisassembler_Fail;
3256
3257
5.18k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3258
5.18k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3259
5.18k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3260
5.18k
}
3261
3262
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
3263
              uint64_t Address,
3264
              const void *Decoder)
3265
4.70k
{
3266
4.70k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3267
4.70k
  if (size == 3)
3268
0
    return MCDisassembler_Fail;
3269
3270
4.70k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3271
4.70k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3272
4.70k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3273
4.70k
}
3274
3275
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
3276
           uint64_t Address, const void *Decoder)
3277
15.3k
{
3278
15.3k
  DecodeStatus S = MCDisassembler_Success;
3279
3280
15.3k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3281
15.3k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3282
15.3k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
3283
15.3k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3284
15.3k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
3285
15.3k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3286
3287
  // Writeback Operand
3288
15.3k
  switch (MCInst_getOpcode(Inst)) {
3289
40
  case ARM_VST1d8wb_fixed:
3290
108
  case ARM_VST1d16wb_fixed:
3291
535
  case ARM_VST1d32wb_fixed:
3292
642
  case ARM_VST1d64wb_fixed:
3293
767
  case ARM_VST1d8wb_register:
3294
1.30k
  case ARM_VST1d16wb_register:
3295
1.42k
  case ARM_VST1d32wb_register:
3296
1.50k
  case ARM_VST1d64wb_register:
3297
1.60k
  case ARM_VST1q8wb_fixed:
3298
1.69k
  case ARM_VST1q16wb_fixed:
3299
1.95k
  case ARM_VST1q32wb_fixed:
3300
2.19k
  case ARM_VST1q64wb_fixed:
3301
2.29k
  case ARM_VST1q8wb_register:
3302
2.40k
  case ARM_VST1q16wb_register:
3303
2.54k
  case ARM_VST1q32wb_register:
3304
2.62k
  case ARM_VST1q64wb_register:
3305
2.70k
  case ARM_VST1d8Twb_fixed:
3306
3.12k
  case ARM_VST1d16Twb_fixed:
3307
3.20k
  case ARM_VST1d32Twb_fixed:
3308
3.28k
  case ARM_VST1d64Twb_fixed:
3309
3.40k
  case ARM_VST1d8Twb_register:
3310
3.46k
  case ARM_VST1d16Twb_register:
3311
3.61k
  case ARM_VST1d32Twb_register:
3312
3.71k
  case ARM_VST1d64Twb_register:
3313
3.85k
  case ARM_VST1d8Qwb_fixed:
3314
3.93k
  case ARM_VST1d16Qwb_fixed:
3315
4.18k
  case ARM_VST1d32Qwb_fixed:
3316
4.25k
  case ARM_VST1d64Qwb_fixed:
3317
4.33k
  case ARM_VST1d8Qwb_register:
3318
4.43k
  case ARM_VST1d16Qwb_register:
3319
5.49k
  case ARM_VST1d32Qwb_register:
3320
5.53k
  case ARM_VST1d64Qwb_register:
3321
5.81k
  case ARM_VST2d8wb_fixed:
3322
5.88k
  case ARM_VST2d16wb_fixed:
3323
5.98k
  case ARM_VST2d32wb_fixed:
3324
6.09k
  case ARM_VST2d8wb_register:
3325
6.17k
  case ARM_VST2d16wb_register:
3326
6.26k
  case ARM_VST2d32wb_register:
3327
6.36k
  case ARM_VST2q8wb_fixed:
3328
6.40k
  case ARM_VST2q16wb_fixed:
3329
6.49k
  case ARM_VST2q32wb_fixed:
3330
6.84k
  case ARM_VST2q8wb_register:
3331
7.12k
  case ARM_VST2q16wb_register:
3332
7.70k
  case ARM_VST2q32wb_register:
3333
7.74k
  case ARM_VST2b8wb_fixed:
3334
7.99k
  case ARM_VST2b16wb_fixed:
3335
8.09k
  case ARM_VST2b32wb_fixed:
3336
8.71k
  case ARM_VST2b8wb_register:
3337
8.99k
  case ARM_VST2b16wb_register:
3338
9.26k
  case ARM_VST2b32wb_register:
3339
9.26k
    if (Rm == 0xF)
3340
0
      return MCDisassembler_Fail;
3341
9.26k
    MCOperand_CreateImm0(Inst, (0));
3342
9.26k
    break;
3343
255
  case ARM_VST3d8_UPD:
3344
366
  case ARM_VST3d16_UPD:
3345
641
  case ARM_VST3d32_UPD:
3346
884
  case ARM_VST3q8_UPD:
3347
1.02k
  case ARM_VST3q16_UPD:
3348
1.13k
  case ARM_VST3q32_UPD:
3349
1.42k
  case ARM_VST4d8_UPD:
3350
1.98k
  case ARM_VST4d16_UPD:
3351
2.13k
  case ARM_VST4d32_UPD:
3352
2.24k
  case ARM_VST4q8_UPD:
3353
2.39k
  case ARM_VST4q16_UPD:
3354
2.57k
  case ARM_VST4q32_UPD:
3355
2.57k
    if (!Check(&S,
3356
2.57k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3357
0
      return MCDisassembler_Fail;
3358
2.57k
    break;
3359
3.51k
  default:
3360
3.51k
    break;
3361
15.3k
  }
3362
3363
  // AddrMode6 Base (register+alignment)
3364
15.3k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3365
0
    return MCDisassembler_Fail;
3366
3367
  // AddrMode6 Offset (register)
3368
15.3k
  switch (MCInst_getOpcode(Inst)) {
3369
11.7k
  default:
3370
11.7k
    if (Rm == 0xD)
3371
283
      MCOperand_CreateReg0(Inst, (0));
3372
11.4k
    else if (Rm != 0xF) {
3373
7.96k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
3374
7.96k
                    Decoder)))
3375
0
        return MCDisassembler_Fail;
3376
7.96k
    }
3377
11.7k
    break;
3378
11.7k
  case ARM_VST1d8wb_fixed:
3379
108
  case ARM_VST1d16wb_fixed:
3380
535
  case ARM_VST1d32wb_fixed:
3381
642
  case ARM_VST1d64wb_fixed:
3382
744
  case ARM_VST1q8wb_fixed:
3383
838
  case ARM_VST1q16wb_fixed:
3384
1.09k
  case ARM_VST1q32wb_fixed:
3385
1.33k
  case ARM_VST1q64wb_fixed:
3386
1.41k
  case ARM_VST1d8Twb_fixed:
3387
1.83k
  case ARM_VST1d16Twb_fixed:
3388
1.91k
  case ARM_VST1d32Twb_fixed:
3389
1.99k
  case ARM_VST1d64Twb_fixed:
3390
2.12k
  case ARM_VST1d8Qwb_fixed:
3391
2.20k
  case ARM_VST1d16Qwb_fixed:
3392
2.46k
  case ARM_VST1d32Qwb_fixed:
3393
2.52k
  case ARM_VST1d64Qwb_fixed:
3394
2.80k
  case ARM_VST2d8wb_fixed:
3395
2.88k
  case ARM_VST2d16wb_fixed:
3396
2.97k
  case ARM_VST2d32wb_fixed:
3397
3.07k
  case ARM_VST2q8wb_fixed:
3398
3.10k
  case ARM_VST2q16wb_fixed:
3399
3.19k
  case ARM_VST2q32wb_fixed:
3400
3.23k
  case ARM_VST2b8wb_fixed:
3401
3.48k
  case ARM_VST2b16wb_fixed:
3402
3.58k
  case ARM_VST2b32wb_fixed:
3403
3.58k
    break;
3404
15.3k
  }
3405
3406
  // First input register
3407
15.3k
  switch (MCInst_getOpcode(Inst)) {
3408
105
  case ARM_VST1q16:
3409
175
  case ARM_VST1q32:
3410
473
  case ARM_VST1q64:
3411
567
  case ARM_VST1q8:
3412
661
  case ARM_VST1q16wb_fixed:
3413
770
  case ARM_VST1q16wb_register:
3414
1.02k
  case ARM_VST1q32wb_fixed:
3415
1.16k
  case ARM_VST1q32wb_register:
3416
1.40k
  case ARM_VST1q64wb_fixed:
3417
1.48k
  case ARM_VST1q64wb_register:
3418
1.58k
  case ARM_VST1q8wb_fixed:
3419
1.69k
  case ARM_VST1q8wb_register:
3420
1.81k
  case ARM_VST2d16:
3421
1.88k
  case ARM_VST2d32:
3422
1.95k
  case ARM_VST2d8:
3423
2.03k
  case ARM_VST2d16wb_fixed:
3424
2.11k
  case ARM_VST2d16wb_register:
3425
2.21k
  case ARM_VST2d32wb_fixed:
3426
2.30k
  case ARM_VST2d32wb_register:
3427
2.57k
  case ARM_VST2d8wb_fixed:
3428
2.68k
  case ARM_VST2d8wb_register:
3429
2.68k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3430
2.68k
              Decoder)))
3431
2
      return MCDisassembler_Fail;
3432
2.68k
    break;
3433
2.68k
  case ARM_VST2b16:
3434
296
  case ARM_VST2b32:
3435
586
  case ARM_VST2b8:
3436
832
  case ARM_VST2b16wb_fixed:
3437
1.11k
  case ARM_VST2b16wb_register:
3438
1.21k
  case ARM_VST2b32wb_fixed:
3439
1.48k
  case ARM_VST2b32wb_register:
3440
1.51k
  case ARM_VST2b8wb_fixed:
3441
2.13k
  case ARM_VST2b8wb_register:
3442
2.13k
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3443
2.13k
                    Decoder)))
3444
2
      return MCDisassembler_Fail;
3445
2.13k
    break;
3446
10.5k
  default:
3447
10.5k
    if (!Check(&S,
3448
10.5k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3449
0
      return MCDisassembler_Fail;
3450
15.3k
  }
3451
3452
  // Second input register
3453
15.3k
  switch (MCInst_getOpcode(Inst)) {
3454
117
  case ARM_VST3d8:
3455
185
  case ARM_VST3d16:
3456
564
  case ARM_VST3d32:
3457
819
  case ARM_VST3d8_UPD:
3458
930
  case ARM_VST3d16_UPD:
3459
1.20k
  case ARM_VST3d32_UPD:
3460
1.25k
  case ARM_VST4d8:
3461
1.47k
  case ARM_VST4d16:
3462
1.61k
  case ARM_VST4d32:
3463
1.90k
  case ARM_VST4d8_UPD:
3464
2.46k
  case ARM_VST4d16_UPD:
3465
2.61k
  case ARM_VST4d32_UPD:
3466
2.61k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
3467
2.61k
                  Address, Decoder)))
3468
0
      return MCDisassembler_Fail;
3469
2.61k
    break;
3470
2.61k
  case ARM_VST3q8:
3471
220
  case ARM_VST3q16:
3472
317
  case ARM_VST3q32:
3473
560
  case ARM_VST3q8_UPD:
3474
699
  case ARM_VST3q16_UPD:
3475
815
  case ARM_VST3q32_UPD:
3476
943
  case ARM_VST4q8:
3477
1.02k
  case ARM_VST4q16:
3478
1.15k
  case ARM_VST4q32:
3479
1.27k
  case ARM_VST4q8_UPD:
3480
1.41k
  case ARM_VST4q16_UPD:
3481
1.59k
  case ARM_VST4q32_UPD:
3482
1.59k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3483
1.59k
                  Address, Decoder)))
3484
0
      return MCDisassembler_Fail;
3485
1.59k
    break;
3486
11.1k
  default:
3487
11.1k
    break;
3488
15.3k
  }
3489
3490
  // Third input register
3491
15.3k
  switch (MCInst_getOpcode(Inst)) {
3492
117
  case ARM_VST3d8:
3493
185
  case ARM_VST3d16:
3494
564
  case ARM_VST3d32:
3495
819
  case ARM_VST3d8_UPD:
3496
930
  case ARM_VST3d16_UPD:
3497
1.20k
  case ARM_VST3d32_UPD:
3498
1.25k
  case ARM_VST4d8:
3499
1.47k
  case ARM_VST4d16:
3500
1.61k
  case ARM_VST4d32:
3501
1.90k
  case ARM_VST4d8_UPD:
3502
2.46k
  case ARM_VST4d16_UPD:
3503
2.61k
  case ARM_VST4d32_UPD:
3504
2.61k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3505
2.61k
                  Address, Decoder)))
3506
0
      return MCDisassembler_Fail;
3507
2.61k
    break;
3508
2.61k
  case ARM_VST3q8:
3509
220
  case ARM_VST3q16:
3510
317
  case ARM_VST3q32:
3511
560
  case ARM_VST3q8_UPD:
3512
699
  case ARM_VST3q16_UPD:
3513
815
  case ARM_VST3q32_UPD:
3514
943
  case ARM_VST4q8:
3515
1.02k
  case ARM_VST4q16:
3516
1.15k
  case ARM_VST4q32:
3517
1.27k
  case ARM_VST4q8_UPD:
3518
1.41k
  case ARM_VST4q16_UPD:
3519
1.59k
  case ARM_VST4q32_UPD:
3520
1.59k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3521
1.59k
                  Address, Decoder)))
3522
0
      return MCDisassembler_Fail;
3523
1.59k
    break;
3524
11.1k
  default:
3525
11.1k
    break;
3526
15.3k
  }
3527
3528
  // Fourth input register
3529
15.3k
  switch (MCInst_getOpcode(Inst)) {
3530
47
  case ARM_VST4d8:
3531
270
  case ARM_VST4d16:
3532
413
  case ARM_VST4d32:
3533
701
  case ARM_VST4d8_UPD:
3534
1.26k
  case ARM_VST4d16_UPD:
3535
1.40k
  case ARM_VST4d32_UPD:
3536
1.40k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3537
1.40k
                  Address, Decoder)))
3538
0
      return MCDisassembler_Fail;
3539
1.40k
    break;
3540
1.40k
  case ARM_VST4q8:
3541
209
  case ARM_VST4q16:
3542
338
  case ARM_VST4q32:
3543
455
  case ARM_VST4q8_UPD:
3544
597
  case ARM_VST4q16_UPD:
3545
780
  case ARM_VST4q32_UPD:
3546
780
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3547
780
                  Address, Decoder)))
3548
0
      return MCDisassembler_Fail;
3549
780
    break;
3550
13.1k
  default:
3551
13.1k
    break;
3552
15.3k
  }
3553
3554
15.3k
  return S;
3555
15.3k
}
3556
3557
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
3558
               uint64_t Address,
3559
               const void *Decoder)
3560
343
{
3561
343
  DecodeStatus S = MCDisassembler_Success;
3562
3563
343
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3564
343
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3565
343
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3566
343
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3567
343
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3568
343
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3569
3570
343
  if (size == 0 && align == 1)
3571
1
    return MCDisassembler_Fail;
3572
342
  align *= (1 << size);
3573
3574
342
  switch (MCInst_getOpcode(Inst)) {
3575
6
  case ARM_VLD1DUPq16:
3576
6
  case ARM_VLD1DUPq32:
3577
12
  case ARM_VLD1DUPq8:
3578
82
  case ARM_VLD1DUPq16wb_fixed:
3579
150
  case ARM_VLD1DUPq16wb_register:
3580
150
  case ARM_VLD1DUPq32wb_fixed:
3581
170
  case ARM_VLD1DUPq32wb_register:
3582
173
  case ARM_VLD1DUPq8wb_fixed:
3583
177
  case ARM_VLD1DUPq8wb_register:
3584
177
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3585
177
              Decoder)))
3586
1
      return MCDisassembler_Fail;
3587
176
    break;
3588
176
  default:
3589
165
    if (!Check(&S,
3590
165
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3591
0
      return MCDisassembler_Fail;
3592
165
    break;
3593
342
  }
3594
341
  if (Rm != 0xF) {
3595
175
    if (!Check(&S,
3596
175
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3597
0
      return MCDisassembler_Fail;
3598
175
  }
3599
3600
341
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3601
0
    return MCDisassembler_Fail;
3602
341
  MCOperand_CreateImm0(Inst, (align));
3603
3604
  // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3605
  // variant encodes Rm == 0xf. Anything else is a register offset post-
3606
  // increment and we need to add the register operand to the instruction.
3607
341
  if (Rm != 0xD && Rm != 0xF &&
3608
100
      !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3609
0
    return MCDisassembler_Fail;
3610
3611
341
  return S;
3612
341
}
3613
3614
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
3615
               uint64_t Address,
3616
               const void *Decoder)
3617
2.48k
{
3618
2.48k
  DecodeStatus S = MCDisassembler_Success;
3619
3620
2.48k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3621
2.48k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3622
2.48k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3623
2.48k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3624
2.48k
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3625
2.48k
  unsigned size = 1 << fieldFromInstruction_4(Insn, 6, 2);
3626
2.48k
  align *= 2 * size;
3627
3628
2.48k
  switch (MCInst_getOpcode(Inst)) {
3629
90
  case ARM_VLD2DUPd16:
3630
215
  case ARM_VLD2DUPd32:
3631
354
  case ARM_VLD2DUPd8:
3632
522
  case ARM_VLD2DUPd16wb_fixed:
3633
817
  case ARM_VLD2DUPd16wb_register:
3634
891
  case ARM_VLD2DUPd32wb_fixed:
3635
976
  case ARM_VLD2DUPd32wb_register:
3636
1.11k
  case ARM_VLD2DUPd8wb_fixed:
3637
1.34k
  case ARM_VLD2DUPd8wb_register:
3638
1.34k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3639
1.34k
              Decoder)))
3640
1
      return MCDisassembler_Fail;
3641
1.34k
    break;
3642
1.34k
  case ARM_VLD2DUPd16x2:
3643
141
  case ARM_VLD2DUPd32x2:
3644
489
  case ARM_VLD2DUPd8x2:
3645
597
  case ARM_VLD2DUPd16x2wb_fixed:
3646
654
  case ARM_VLD2DUPd16x2wb_register:
3647
729
  case ARM_VLD2DUPd32x2wb_fixed:
3648
930
  case ARM_VLD2DUPd32x2wb_register:
3649
1.02k
  case ARM_VLD2DUPd8x2wb_fixed:
3650
1.13k
  case ARM_VLD2DUPd8x2wb_register:
3651
1.13k
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3652
1.13k
                    Decoder)))
3653
1
      return MCDisassembler_Fail;
3654
1.13k
    break;
3655
1.13k
  default:
3656
0
    if (!Check(&S,
3657
0
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3658
0
      return MCDisassembler_Fail;
3659
0
    break;
3660
2.48k
  }
3661
3662
2.47k
  if (Rm != 0xF)
3663
1.63k
    MCOperand_CreateImm0(Inst, (0));
3664
3665
2.47k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3666
0
    return MCDisassembler_Fail;
3667
2.47k
  MCOperand_CreateImm0(Inst, (align));
3668
3669
2.47k
  if (Rm != 0xD && Rm != 0xF) {
3670
976
    if (!Check(&S,
3671
976
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3672
0
      return MCDisassembler_Fail;
3673
976
  }
3674
3675
2.47k
  return S;
3676
2.47k
}
3677
3678
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
3679
               uint64_t Address,
3680
               const void *Decoder)
3681
932
{
3682
932
  DecodeStatus S = MCDisassembler_Success;
3683
3684
932
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3685
932
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3686
932
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3687
932
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3688
932
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3689
3690
932
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3691
0
    return MCDisassembler_Fail;
3692
932
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3693
932
                Decoder)))
3694
0
    return MCDisassembler_Fail;
3695
932
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3696
932
                Address, Decoder)))
3697
0
    return MCDisassembler_Fail;
3698
932
  if (Rm != 0xF) {
3699
897
    if (!Check(&S,
3700
897
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3701
0
      return MCDisassembler_Fail;
3702
897
  }
3703
3704
932
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3705
0
    return MCDisassembler_Fail;
3706
932
  MCOperand_CreateImm0(Inst, (0));
3707
3708
932
  if (Rm == 0xD)
3709
329
    MCOperand_CreateReg0(Inst, (0));
3710
603
  else if (Rm != 0xF) {
3711
568
    if (!Check(&S,
3712
568
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3713
0
      return MCDisassembler_Fail;
3714
568
  }
3715
3716
932
  return S;
3717
932
}
3718
3719
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3720
               uint64_t Address,
3721
               const void *Decoder)
3722
661
{
3723
661
  DecodeStatus S = MCDisassembler_Success;
3724
3725
661
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3726
661
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3727
661
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3728
661
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3729
661
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3730
661
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3731
661
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3732
3733
661
  if (size == 0x3) {
3734
152
    if (align == 0)
3735
1
      return MCDisassembler_Fail;
3736
151
    align = 16;
3737
509
  } else {
3738
509
    if (size == 2) {
3739
276
      align *= 8;
3740
276
    } else {
3741
233
      size = 1 << size;
3742
233
      align *= 4 * size;
3743
233
    }
3744
509
  }
3745
3746
660
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3747
0
    return MCDisassembler_Fail;
3748
660
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3749
660
                Decoder)))
3750
0
    return MCDisassembler_Fail;
3751
660
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3752
660
                Address, Decoder)))
3753
0
    return MCDisassembler_Fail;
3754
660
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3 * inc) % 32,
3755
660
                Address, Decoder)))
3756
0
    return MCDisassembler_Fail;
3757
660
  if (Rm != 0xF) {
3758
528
    if (!Check(&S,
3759
528
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3760
0
      return MCDisassembler_Fail;
3761
528
  }
3762
3763
660
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3764
0
    return MCDisassembler_Fail;
3765
660
  MCOperand_CreateImm0(Inst, (align));
3766
3767
660
  if (Rm == 0xD)
3768
319
    MCOperand_CreateReg0(Inst, (0));
3769
341
  else if (Rm != 0xF) {
3770
209
    if (!Check(&S,
3771
209
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3772
0
      return MCDisassembler_Fail;
3773
209
  }
3774
3775
660
  return S;
3776
660
}
3777
3778
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Insn,
3779
            uint64_t Address,
3780
            const void *Decoder)
3781
2.93k
{
3782
2.93k
  DecodeStatus S = MCDisassembler_Success;
3783
3784
2.93k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3785
2.93k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3786
2.93k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3787
2.93k
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3788
2.93k
  imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3789
2.93k
  imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3790
2.93k
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3791
2.93k
  unsigned Q = fieldFromInstruction_4(Insn, 6, 1);
3792
3793
2.93k
  if (Q) {
3794
885
    if (!Check(&S,
3795
885
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3796
5
      return MCDisassembler_Fail;
3797
2.05k
  } else {
3798
2.05k
    if (!Check(&S,
3799
2.05k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3800
0
      return MCDisassembler_Fail;
3801
2.05k
  }
3802
3803
2.93k
  MCOperand_CreateImm0(Inst, (imm));
3804
3805
2.93k
  switch (MCInst_getOpcode(Inst)) {
3806
72
  case ARM_VORRiv4i16:
3807
554
  case ARM_VORRiv2i32:
3808
684
  case ARM_VBICiv4i16:
3809
810
  case ARM_VBICiv2i32:
3810
810
    if (!Check(&S,
3811
810
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3812
0
      return MCDisassembler_Fail;
3813
810
    break;
3814
810
  case ARM_VORRiv8i16:
3815
160
  case ARM_VORRiv4i32:
3816
258
  case ARM_VBICiv8i16:
3817
313
  case ARM_VBICiv4i32:
3818
313
    if (!Check(&S,
3819
313
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3820
0
      return MCDisassembler_Fail;
3821
313
    break;
3822
1.81k
  default:
3823
1.81k
    break;
3824
2.93k
  }
3825
3826
2.93k
  return S;
3827
2.93k
}
3828
3829
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Insn,
3830
                 uint64_t Address,
3831
                 const void *Decoder)
3832
815
{
3833
815
  DecodeStatus S = MCDisassembler_Success;
3834
3835
815
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
3836
815
           fieldFromInstruction_4(Insn, 13, 3));
3837
815
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
3838
815
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3839
815
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3840
815
  imm |= fieldFromInstruction_4(Insn, 28, 1) << 7;
3841
815
  imm |= cmode << 8;
3842
815
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3843
3844
815
  if (cmode == 0xF && MCInst_getOpcode(Inst) == ARM_MVE_VMVNimmi32)
3845
3
    return MCDisassembler_Fail;
3846
3847
812
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3848
315
    return MCDisassembler_Fail;
3849
3850
497
  MCOperand_CreateImm0(Inst, (imm));
3851
3852
497
  MCOperand_CreateImm0(Inst, (ARMVCC_None));
3853
497
  MCOperand_CreateReg0(Inst, (0));
3854
497
  MCOperand_CreateImm0(Inst, (0));
3855
3856
497
  return S;
3857
812
}
3858
3859
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
3860
               uint64_t Address,
3861
               const void *Decoder)
3862
1.16k
{
3863
1.16k
  DecodeStatus S = MCDisassembler_Success;
3864
3865
1.16k
  unsigned Qd = fieldFromInstruction_4(Insn, 13, 3);
3866
1.16k
  Qd |= fieldFromInstruction_4(Insn, 22, 1) << 3;
3867
1.16k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3868
243
    return MCDisassembler_Fail;
3869
925
  MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3870
3871
925
  unsigned Qn = fieldFromInstruction_4(Insn, 17, 3);
3872
925
  Qn |= fieldFromInstruction_4(Insn, 7, 1) << 3;
3873
925
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
3874
148
    return MCDisassembler_Fail;
3875
777
  unsigned Qm = fieldFromInstruction_4(Insn, 1, 3);
3876
777
  Qm |= fieldFromInstruction_4(Insn, 5, 1) << 3;
3877
777
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
3878
139
    return MCDisassembler_Fail;
3879
638
  if (!fieldFromInstruction_4(Insn, 12,
3880
638
            1)) // I bit clear => need input FPSCR
3881
529
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3882
638
  MCOperand_CreateImm0(Inst, (Qd));
3883
3884
638
  return S;
3885
777
}
3886
3887
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3888
               uint64_t Address,
3889
               const void *Decoder)
3890
172
{
3891
172
  DecodeStatus S = MCDisassembler_Success;
3892
3893
172
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3894
172
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3895
172
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3896
172
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3897
172
  unsigned size = fieldFromInstruction_4(Insn, 18, 2);
3898
3899
172
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3900
1
    return MCDisassembler_Fail;
3901
171
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3902
0
    return MCDisassembler_Fail;
3903
171
  MCOperand_CreateImm0(Inst, (8 << size));
3904
3905
171
  return S;
3906
171
}
3907
3908
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3909
           uint64_t Address, const void *Decoder)
3910
2.45k
{
3911
2.45k
  MCOperand_CreateImm0(Inst, (8 - Val));
3912
2.45k
  return MCDisassembler_Success;
3913
2.45k
}
3914
3915
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3916
            uint64_t Address, const void *Decoder)
3917
1.43k
{
3918
1.43k
  MCOperand_CreateImm0(Inst, (16 - Val));
3919
1.43k
  return MCDisassembler_Success;
3920
1.43k
}
3921
3922
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3923
            uint64_t Address, const void *Decoder)
3924
2.05k
{
3925
2.05k
  MCOperand_CreateImm0(Inst, (32 - Val));
3926
2.05k
  return MCDisassembler_Success;
3927
2.05k
}
3928
3929
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3930
            uint64_t Address, const void *Decoder)
3931
1.32k
{
3932
1.32k
  MCOperand_CreateImm0(Inst, (64 - Val));
3933
1.32k
  return MCDisassembler_Success;
3934
1.32k
}
3935
3936
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3937
           uint64_t Address, const void *Decoder)
3938
1.42k
{
3939
1.42k
  DecodeStatus S = MCDisassembler_Success;
3940
3941
1.42k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3942
1.42k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3943
1.42k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3944
1.42k
  Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3945
1.42k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3946
1.42k
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3947
1.42k
  unsigned op = fieldFromInstruction_4(Insn, 6, 1);
3948
3949
1.42k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3950
0
    return MCDisassembler_Fail;
3951
1.42k
  if (op) {
3952
655
    if (!Check(&S,
3953
655
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3954
0
      return MCDisassembler_Fail; // Writeback
3955
655
  }
3956
3957
1.42k
  switch (MCInst_getOpcode(Inst)) {
3958
156
  case ARM_VTBL2:
3959
322
  case ARM_VTBX2:
3960
322
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address,
3961
322
              Decoder)))
3962
1
      return MCDisassembler_Fail;
3963
321
    break;
3964
1.10k
  default:
3965
1.10k
    if (!Check(&S,
3966
1.10k
         DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3967
0
      return MCDisassembler_Fail;
3968
1.42k
  }
3969
3970
1.42k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3971
0
    return MCDisassembler_Fail;
3972
3973
1.42k
  return S;
3974
1.42k
}
3975
3976
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3977
               uint64_t Address,
3978
               const void *Decoder)
3979
33.3k
{
3980
33.3k
  DecodeStatus S = MCDisassembler_Success;
3981
3982
33.3k
  unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3983
33.3k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3984
3985
33.3k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3986
0
    return MCDisassembler_Fail;
3987
3988
33.3k
  switch (MCInst_getOpcode(Inst)) {
3989
0
  default:
3990
0
    return MCDisassembler_Fail;
3991
16.7k
  case ARM_tADR:
3992
16.7k
    break; // tADR does not explicitly represent the PC as an operand.
3993
16.6k
  case ARM_tADDrSPi:
3994
16.6k
    MCOperand_CreateReg0(Inst, (ARM_SP));
3995
16.6k
    break;
3996
33.3k
  }
3997
3998
33.3k
  MCOperand_CreateImm0(Inst, (imm));
3999
33.3k
  return S;
4000
33.3k
}
4001
4002
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
4003
           uint64_t Address, const void *Decoder)
4004
11.8k
{
4005
11.8k
  if (!tryAddingSymbolicOperand(
4006
11.8k
        Address, Address + SignExtend32((Val << 1), 12) + 4, true,
4007
11.8k
        2, Inst, Decoder))
4008
11.8k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 12)));
4009
11.8k
  return MCDisassembler_Success;
4010
11.8k
}
4011
4012
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
4013
              uint64_t Address, const void *Decoder)
4014
2.93k
{
4015
2.93k
  if (!tryAddingSymbolicOperand(Address,
4016
2.93k
              Address + SignExtend32((Val), 21) + 4,
4017
2.93k
              true, 4, Inst, Decoder))
4018
2.93k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val), 21)));
4019
2.93k
  return MCDisassembler_Success;
4020
2.93k
}
4021
4022
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
4023
              uint64_t Address,
4024
              const void *Decoder)
4025
7.80k
{
4026
7.80k
  if (!tryAddingSymbolicOperand(Address, Address + (Val << 1) + 4, true,
4027
7.80k
              2, Inst, Decoder))
4028
7.80k
    MCOperand_CreateImm0(Inst, (Val << 1));
4029
7.80k
  return MCDisassembler_Success;
4030
7.80k
}
4031
4032
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
4033
            uint64_t Address, const void *Decoder)
4034
29.5k
{
4035
29.5k
  DecodeStatus S = MCDisassembler_Success;
4036
4037
29.5k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4038
29.5k
  unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
4039
4040
29.5k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4041
0
    return MCDisassembler_Fail;
4042
29.5k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
4043
0
    return MCDisassembler_Fail;
4044
4045
29.5k
  return S;
4046
29.5k
}
4047
4048
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
4049
            uint64_t Address, const void *Decoder)
4050
132k
{
4051
132k
  DecodeStatus S = MCDisassembler_Success;
4052
4053
132k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4054
132k
  unsigned imm = fieldFromInstruction_4(Val, 3, 5);
4055
4056
132k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4057
0
    return MCDisassembler_Fail;
4058
132k
  MCOperand_CreateImm0(Inst, (imm));
4059
4060
132k
  return S;
4061
132k
}
4062
4063
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
4064
            uint64_t Address, const void *Decoder)
4065
16.0k
{
4066
16.0k
  unsigned imm = Val << 2;
4067
4068
16.0k
  MCOperand_CreateImm0(Inst, (imm));
4069
16.0k
  tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4,
4070
16.0k
          Decoder);
4071
4072
16.0k
  return MCDisassembler_Success;
4073
16.0k
}
4074
4075
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
4076
            uint64_t Address, const void *Decoder)
4077
33.5k
{
4078
33.5k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4079
33.5k
  MCOperand_CreateImm0(Inst, (Val));
4080
4081
33.5k
  return MCDisassembler_Success;
4082
33.5k
}
4083
4084
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
4085
            uint64_t Address, const void *Decoder)
4086
1.22k
{
4087
1.22k
  DecodeStatus S = MCDisassembler_Success;
4088
4089
1.22k
  unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
4090
1.22k
  unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
4091
1.22k
  unsigned imm = fieldFromInstruction_4(Val, 0, 2);
4092
4093
  // Thumb stores cannot use PC as dest register.
4094
1.22k
  switch (MCInst_getOpcode(Inst)) {
4095
112
  case ARM_t2STRHs:
4096
286
  case ARM_t2STRBs:
4097
853
  case ARM_t2STRs:
4098
853
    if (Rn == 15)
4099
3
      return MCDisassembler_Fail;
4100
850
    break;
4101
850
  default:
4102
375
    break;
4103
1.22k
  }
4104
4105
1.22k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4106
0
    return MCDisassembler_Fail;
4107
1.22k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4108
0
    return MCDisassembler_Fail;
4109
1.22k
  MCOperand_CreateImm0(Inst, (imm));
4110
4111
1.22k
  return S;
4112
1.22k
}
4113
4114
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
4115
              uint64_t Address, const void *Decoder)
4116
2.14k
{
4117
2.14k
  DecodeStatus S = MCDisassembler_Success;
4118
4119
2.14k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4120
2.14k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4121
4122
2.14k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4123
2.14k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4124
4125
2.14k
  if (Rn == 15) {
4126
1.76k
    switch (MCInst_getOpcode(Inst)) {
4127
221
    case ARM_t2LDRBs:
4128
221
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4129
221
      break;
4130
225
    case ARM_t2LDRHs:
4131
225
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4132
225
      break;
4133
82
    case ARM_t2LDRSHs:
4134
82
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4135
82
      break;
4136
92
    case ARM_t2LDRSBs:
4137
92
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4138
92
      break;
4139
139
    case ARM_t2LDRs:
4140
139
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4141
139
      break;
4142
601
    case ARM_t2PLDs:
4143
601
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4144
601
      break;
4145
403
    case ARM_t2PLIs:
4146
403
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4147
403
      break;
4148
1
    default:
4149
1
      return MCDisassembler_Fail;
4150
1.76k
    }
4151
4152
1.76k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4153
1.76k
  }
4154
4155
376
  if (Rt == 15) {
4156
198
    switch (MCInst_getOpcode(Inst)) {
4157
1
    case ARM_t2LDRSHs:
4158
1
      return MCDisassembler_Fail;
4159
0
    case ARM_t2LDRHs:
4160
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWs));
4161
0
      break;
4162
0
    case ARM_t2LDRSBs:
4163
0
      MCInst_setOpcode(Inst, (ARM_t2PLIs));
4164
0
      break;
4165
197
    default:
4166
197
      break;
4167
198
    }
4168
198
  }
4169
4170
375
  switch (MCInst_getOpcode(Inst)) {
4171
82
  case ARM_t2PLDs:
4172
82
    break;
4173
41
  case ARM_t2PLIs:
4174
41
    if (!hasV7Ops)
4175
0
      return MCDisassembler_Fail;
4176
41
    break;
4177
71
  case ARM_t2PLDWs:
4178
71
    if (!hasV7Ops || !hasMP)
4179
0
      return MCDisassembler_Fail;
4180
71
    break;
4181
181
  default:
4182
181
    if (!Check(&S,
4183
181
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4184
0
      return MCDisassembler_Fail;
4185
375
  }
4186
4187
375
  unsigned addrmode = fieldFromInstruction_4(Insn, 4, 2);
4188
375
  addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
4189
375
  addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
4190
375
  if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
4191
0
    return MCDisassembler_Fail;
4192
4193
375
  return S;
4194
375
}
4195
4196
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
4197
             uint64_t Address, const void *Decoder)
4198
1.70k
{
4199
1.70k
  DecodeStatus S = MCDisassembler_Success;
4200
4201
1.70k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4202
1.70k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4203
1.70k
  unsigned U = fieldFromInstruction_4(Insn, 9, 1);
4204
1.70k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4205
1.70k
  imm |= (U << 8);
4206
1.70k
  imm |= (Rn << 9);
4207
1.70k
  unsigned add = fieldFromInstruction_4(Insn, 9, 1);
4208
4209
1.70k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4210
1.70k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4211
4212
1.70k
  if (Rn == 15) {
4213
992
    switch (MCInst_getOpcode(Inst)) {
4214
249
    case ARM_t2LDRi8:
4215
249
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4216
249
      break;
4217
233
    case ARM_t2LDRBi8:
4218
233
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4219
233
      break;
4220
76
    case ARM_t2LDRSBi8:
4221
76
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4222
76
      break;
4223
121
    case ARM_t2LDRHi8:
4224
121
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4225
121
      break;
4226
69
    case ARM_t2LDRSHi8:
4227
69
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4228
69
      break;
4229
77
    case ARM_t2PLDi8:
4230
77
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4231
77
      break;
4232
166
    case ARM_t2PLIi8:
4233
166
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4234
166
      break;
4235
1
    default:
4236
1
      return MCDisassembler_Fail;
4237
992
    }
4238
991
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4239
992
  }
4240
4241
710
  if (Rt == 15) {
4242
216
    switch (MCInst_getOpcode(Inst)) {
4243
2
    case ARM_t2LDRSHi8:
4244
2
      return MCDisassembler_Fail;
4245
0
    case ARM_t2LDRHi8:
4246
0
      if (!add)
4247
0
        MCInst_setOpcode(Inst, (ARM_t2PLDWi8));
4248
0
      break;
4249
0
    case ARM_t2LDRSBi8:
4250
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi8));
4251
0
      break;
4252
214
    default:
4253
214
      break;
4254
216
    }
4255
216
  }
4256
4257
708
  switch (MCInst_getOpcode(Inst)) {
4258
66
  case ARM_t2PLDi8:
4259
66
    break;
4260
126
  case ARM_t2PLIi8:
4261
126
    if (!hasV7Ops)
4262
0
      return MCDisassembler_Fail;
4263
126
    break;
4264
126
  case ARM_t2PLDWi8:
4265
19
    if (!hasV7Ops || !hasMP)
4266
0
      return MCDisassembler_Fail;
4267
19
    break;
4268
497
  default:
4269
497
    if (!Check(&S,
4270
497
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4271
0
      return MCDisassembler_Fail;
4272
708
  }
4273
4274
708
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4275
0
    return MCDisassembler_Fail;
4276
708
  return S;
4277
708
}
4278
4279
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
4280
              uint64_t Address, const void *Decoder)
4281
2.68k
{
4282
2.68k
  DecodeStatus S = MCDisassembler_Success;
4283
4284
2.68k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4285
2.68k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4286
2.68k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4287
2.68k
  imm |= (Rn << 13);
4288
4289
2.68k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4290
2.68k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4291
4292
2.68k
  if (Rn == 15) {
4293
799
    switch (MCInst_getOpcode(Inst)) {
4294
144
    case ARM_t2LDRi12:
4295
144
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4296
144
      break;
4297
113
    case ARM_t2LDRHi12:
4298
113
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4299
113
      break;
4300
95
    case ARM_t2LDRSHi12:
4301
95
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4302
95
      break;
4303
92
    case ARM_t2LDRBi12:
4304
92
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4305
92
      break;
4306
211
    case ARM_t2LDRSBi12:
4307
211
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4308
211
      break;
4309
52
    case ARM_t2PLDi12:
4310
52
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4311
52
      break;
4312
90
    case ARM_t2PLIi12:
4313
90
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4314
90
      break;
4315
2
    default:
4316
2
      return MCDisassembler_Fail;
4317
799
    }
4318
797
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4319
799
  }
4320
4321
1.88k
  if (Rt == 15) {
4322
698
    switch (MCInst_getOpcode(Inst)) {
4323
2
    case ARM_t2LDRSHi12:
4324
2
      return MCDisassembler_Fail;
4325
0
    case ARM_t2LDRHi12:
4326
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWi12));
4327
0
      break;
4328
0
    case ARM_t2LDRSBi12:
4329
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi12));
4330
0
      break;
4331
696
    default:
4332
696
      break;
4333
698
    }
4334
698
  }
4335
4336
1.88k
  switch (MCInst_getOpcode(Inst)) {
4337
69
  case ARM_t2PLDi12:
4338
69
    break;
4339
112
  case ARM_t2PLIi12:
4340
112
    if (!hasV7Ops)
4341
0
      return MCDisassembler_Fail;
4342
112
    break;
4343
514
  case ARM_t2PLDWi12:
4344
514
    if (!hasV7Ops || !hasMP)
4345
0
      return MCDisassembler_Fail;
4346
514
    break;
4347
1.19k
  default:
4348
1.19k
    if (!Check(&S,
4349
1.19k
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4350
0
      return MCDisassembler_Fail;
4351
1.88k
  }
4352
4353
1.88k
  if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
4354
0
    return MCDisassembler_Fail;
4355
1.88k
  return S;
4356
1.88k
}
4357
4358
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
4359
          const void *Decoder)
4360
1.36k
{
4361
1.36k
  DecodeStatus S = MCDisassembler_Success;
4362
4363
1.36k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4364
1.36k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4365
1.36k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4366
1.36k
  imm |= (Rn << 9);
4367
4368
1.36k
  if (Rn == 15) {
4369
581
    switch (MCInst_getOpcode(Inst)) {
4370
74
    case ARM_t2LDRT:
4371
74
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4372
74
      break;
4373
159
    case ARM_t2LDRBT:
4374
159
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4375
159
      break;
4376
175
    case ARM_t2LDRHT:
4377
175
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4378
175
      break;
4379
106
    case ARM_t2LDRSBT:
4380
106
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4381
106
      break;
4382
67
    case ARM_t2LDRSHT:
4383
67
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4384
67
      break;
4385
0
    default:
4386
0
      return MCDisassembler_Fail;
4387
581
    }
4388
581
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4389
581
  }
4390
4391
787
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4392
0
    return MCDisassembler_Fail;
4393
787
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4394
0
    return MCDisassembler_Fail;
4395
787
  return S;
4396
787
}
4397
4398
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
4399
              uint64_t Address, const void *Decoder)
4400
6.79k
{
4401
6.79k
  DecodeStatus S = MCDisassembler_Success;
4402
4403
6.79k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4404
6.79k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
4405
6.79k
  int imm = fieldFromInstruction_4(Insn, 0, 12);
4406
4407
6.79k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4408
4409
6.79k
  if (Rt == 15) {
4410
2.15k
    switch (MCInst_getOpcode(Inst)) {
4411
77
    case ARM_t2LDRBpci:
4412
218
    case ARM_t2LDRHpci:
4413
218
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4414
218
      break;
4415
95
    case ARM_t2LDRSBpci:
4416
95
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4417
95
      break;
4418
8
    case ARM_t2LDRSHpci:
4419
8
      return MCDisassembler_Fail;
4420
1.83k
    default:
4421
1.83k
      break;
4422
2.15k
    }
4423
2.15k
  }
4424
4425
6.78k
  switch (MCInst_getOpcode(Inst)) {
4426
1.26k
  case ARM_t2PLDpci:
4427
1.26k
    break;
4428
851
  case ARM_t2PLIpci:
4429
851
    if (!hasV7Ops)
4430
0
      return MCDisassembler_Fail;
4431
851
    break;
4432
4.66k
  default:
4433
4.66k
    if (!Check(&S,
4434
4.66k
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4435
0
      return MCDisassembler_Fail;
4436
6.78k
  }
4437
4438
6.78k
  if (!U) {
4439
    // Special case for #-0.
4440
5.98k
    if (imm == 0)
4441
1.28k
      imm = INT32_MIN;
4442
4.70k
    else
4443
4.70k
      imm = -imm;
4444
5.98k
  }
4445
6.78k
  MCOperand_CreateImm0(Inst, (imm));
4446
4447
6.78k
  return S;
4448
6.78k
}
4449
4450
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
4451
           const void *Decoder)
4452
8.94k
{
4453
8.94k
  if (Val == 0)
4454
879
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4455
8.06k
  else {
4456
8.06k
    int imm = Val & 0xFF;
4457
4458
8.06k
    if (!(Val & 0x100))
4459
2.92k
      imm *= -1;
4460
8.06k
    MCOperand_CreateImm0(Inst, (imm * 4));
4461
8.06k
  }
4462
4463
8.94k
  return MCDisassembler_Success;
4464
8.94k
}
4465
4466
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
4467
           const void *Decoder)
4468
3.65k
{
4469
3.65k
  if (Val == 0)
4470
800
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4471
2.85k
  else {
4472
2.85k
    int imm = Val & 0x7F;
4473
4474
2.85k
    if (!(Val & 0x80))
4475
1.15k
      imm *= -1;
4476
2.85k
    MCOperand_CreateImm0(Inst, (imm * 4));
4477
2.85k
  }
4478
4479
3.65k
  return MCDisassembler_Success;
4480
3.65k
}
4481
4482
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
4483
             uint64_t Address,
4484
             const void *Decoder)
4485
6.94k
{
4486
6.94k
  DecodeStatus S = MCDisassembler_Success;
4487
4488
6.94k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4489
6.94k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4490
4491
6.94k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4492
0
    return MCDisassembler_Fail;
4493
6.94k
  if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
4494
0
    return MCDisassembler_Fail;
4495
4496
6.94k
  return S;
4497
6.94k
}
4498
4499
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
4500
             uint64_t Address,
4501
             const void *Decoder)
4502
3.65k
{
4503
3.65k
  DecodeStatus S = MCDisassembler_Success;
4504
4505
3.65k
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4506
3.65k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4507
4508
3.65k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4509
0
    return MCDisassembler_Fail;
4510
3.65k
  if (!Check(&S, DecodeT2Imm7S4(Inst, imm, Address, Decoder)))
4511
0
    return MCDisassembler_Fail;
4512
4513
3.65k
  return S;
4514
3.65k
}
4515
4516
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
4517
            uint64_t Address,
4518
            const void *Decoder)
4519
794
{
4520
794
  DecodeStatus S = MCDisassembler_Success;
4521
4522
794
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4523
794
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4524
4525
794
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4526
0
    return MCDisassembler_Fail;
4527
4528
794
  MCOperand_CreateImm0(Inst, (imm));
4529
4530
794
  return S;
4531
794
}
4532
4533
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
4534
         const void *Decoder)
4535
3.66k
{
4536
3.66k
  int imm = Val & 0xFF;
4537
3.66k
  if (Val == 0)
4538
181
    imm = INT32_MIN;
4539
3.48k
  else if (!(Val & 0x100))
4540
1.58k
    imm *= -1;
4541
3.66k
  MCOperand_CreateImm0(Inst, (imm));
4542
4543
3.66k
  return MCDisassembler_Success;
4544
3.66k
}
4545
4546
#define DEFINE_DecodeT2Imm7(shift) \
4547
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
4548
              unsigned Val, \
4549
              uint64_t Address, \
4550
              const void *Decoder) \
4551
10.7k
  { \
4552
10.7k
    int imm = Val & 0x7F; \
4553
10.7k
    if (Val == 0) \
4554
10.7k
      imm = INT32_MIN; \
4555
10.7k
    else if (!(Val & 0x80)) \
4556
6.66k
      imm *= -1; \
4557
10.7k
    if (imm != INT32_MIN) \
4558
10.7k
      imm *= (1U << shift); \
4559
10.7k
    MCOperand_CreateImm0(Inst, (imm)); \
4560
10.7k
\
4561
10.7k
    return MCDisassembler_Success; \
4562
10.7k
  }
4563
4.42k
DEFINE_DecodeT2Imm7(0);
4564
3.71k
DEFINE_DecodeT2Imm7(1);
4565
2.59k
DEFINE_DecodeT2Imm7(2);
4566
4567
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
4568
           uint64_t Address, const void *Decoder)
4569
3.66k
{
4570
3.66k
  DecodeStatus S = MCDisassembler_Success;
4571
4572
3.66k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4573
3.66k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4574
4575
  // Thumb stores cannot use PC as dest register.
4576
3.66k
  switch (MCInst_getOpcode(Inst)) {
4577
70
  case ARM_t2STRT:
4578
153
  case ARM_t2STRBT:
4579
481
  case ARM_t2STRHT:
4580
746
  case ARM_t2STRi8:
4581
1.10k
  case ARM_t2STRHi8:
4582
1.17k
  case ARM_t2STRBi8:
4583
1.17k
    if (Rn == 15)
4584
5
      return MCDisassembler_Fail;
4585
1.17k
    break;
4586
2.49k
  default:
4587
2.49k
    break;
4588
3.66k
  }
4589
4590
  // Some instructions always use an additive offset.
4591
3.66k
  switch (MCInst_getOpcode(Inst)) {
4592
370
  case ARM_t2LDRT:
4593
446
  case ARM_t2LDRBT:
4594
601
  case ARM_t2LDRHT:
4595
700
  case ARM_t2LDRSBT:
4596
787
  case ARM_t2LDRSHT:
4597
857
  case ARM_t2STRT:
4598
939
  case ARM_t2STRBT:
4599
1.26k
  case ARM_t2STRHT:
4600
1.26k
    imm |= 0x100;
4601
1.26k
    break;
4602
2.39k
  default:
4603
2.39k
    break;
4604
3.66k
  }
4605
4606
3.66k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4607
0
    return MCDisassembler_Fail;
4608
3.66k
  if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
4609
0
    return MCDisassembler_Fail;
4610
4611
3.66k
  return S;
4612
3.66k
}
4613
4614
#define DEFINE_DecodeTAddrModeImm7(shift) \
4615
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
4616
    MCInst * Inst, unsigned Val, uint64_t Address, \
4617
    const void *Decoder) \
4618
3.00k
  { \
4619
3.00k
    DecodeStatus S = MCDisassembler_Success; \
4620
3.00k
\
4621
3.00k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
3.00k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
3.00k
\
4624
3.00k
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
3.00k
                   Decoder))) \
4626
3.00k
      return MCDisassembler_Fail; \
4627
3.00k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
3.00k
                 Decoder))) \
4629
3.00k
      return MCDisassembler_Fail; \
4630
3.00k
\
4631
3.00k
    return S; \
4632
3.00k
  }
ARMDisassembler.c:DecodeTAddrModeImm7_0
Line
Count
Source
4618
1.80k
  { \
4619
1.80k
    DecodeStatus S = MCDisassembler_Success; \
4620
1.80k
\
4621
1.80k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
1.80k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
1.80k
\
4624
1.80k
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
1.80k
                   Decoder))) \
4626
1.80k
      return MCDisassembler_Fail; \
4627
1.80k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
1.80k
                 Decoder))) \
4629
1.80k
      return MCDisassembler_Fail; \
4630
1.80k
\
4631
1.80k
    return S; \
4632
1.80k
  }
ARMDisassembler.c:DecodeTAddrModeImm7_1
Line
Count
Source
4618
1.20k
  { \
4619
1.20k
    DecodeStatus S = MCDisassembler_Success; \
4620
1.20k
\
4621
1.20k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
1.20k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
1.20k
\
4624
1.20k
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
1.20k
                   Decoder))) \
4626
1.20k
      return MCDisassembler_Fail; \
4627
1.20k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
1.20k
                 Decoder))) \
4629
1.20k
      return MCDisassembler_Fail; \
4630
1.20k
\
4631
1.20k
    return S; \
4632
1.20k
  }
4633
DEFINE_DecodeTAddrModeImm7(0);
4634
DEFINE_DecodeTAddrModeImm7(1);
4635
4636
#define DEFINE_DecodeT2AddrModeImm7(shift, WriteBack) \
4637
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
4638
           CONCAT(shift, WriteBack))( \
4639
    MCInst * Inst, unsigned Val, uint64_t Address, \
4640
    const void *Decoder) \
4641
5.32k
  { \
4642
5.32k
    DecodeStatus S = MCDisassembler_Success; \
4643
5.32k
\
4644
5.32k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
5.32k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
5.32k
    if (WriteBack) { \
4647
3.40k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
3.40k
                 Inst, Rn, Address, Decoder))) \
4649
3.40k
        return MCDisassembler_Fail; \
4650
3.40k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
1.92k
                Inst, Rn, Address, Decoder))) \
4652
1.92k
      return MCDisassembler_Fail; \
4653
5.32k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
5.32k
                 Decoder))) \
4655
5.32k
      return MCDisassembler_Fail; \
4656
5.32k
\
4657
5.32k
    return S; \
4658
5.32k
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_0
Line
Count
Source
4641
635
  { \
4642
635
    DecodeStatus S = MCDisassembler_Success; \
4643
635
\
4644
635
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
635
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
635
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
635
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
635
                Inst, Rn, Address, Decoder))) \
4652
635
      return MCDisassembler_Fail; \
4653
635
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
635
                 Decoder))) \
4655
635
      return MCDisassembler_Fail; \
4656
635
\
4657
635
    return S; \
4658
635
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_0
Line
Count
Source
4641
576
  { \
4642
576
    DecodeStatus S = MCDisassembler_Success; \
4643
576
\
4644
576
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
576
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
576
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
576
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
576
                Inst, Rn, Address, Decoder))) \
4652
576
      return MCDisassembler_Fail; \
4653
576
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
576
                 Decoder))) \
4655
576
      return MCDisassembler_Fail; \
4656
576
\
4657
576
    return S; \
4658
576
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_1
Line
Count
Source
4641
1.09k
  { \
4642
1.09k
    DecodeStatus S = MCDisassembler_Success; \
4643
1.09k
\
4644
1.09k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
1.09k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
1.09k
    if (WriteBack) { \
4647
1.09k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
1.09k
                 Inst, Rn, Address, Decoder))) \
4649
1.09k
        return MCDisassembler_Fail; \
4650
1.09k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
1.09k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
1.09k
                 Decoder))) \
4655
1.09k
      return MCDisassembler_Fail; \
4656
1.09k
\
4657
1.09k
    return S; \
4658
1.09k
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_1
Line
Count
Source
4641
1.17k
  { \
4642
1.17k
    DecodeStatus S = MCDisassembler_Success; \
4643
1.17k
\
4644
1.17k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
1.17k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
1.17k
    if (WriteBack) { \
4647
1.17k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
1.17k
                 Inst, Rn, Address, Decoder))) \
4649
1.17k
        return MCDisassembler_Fail; \
4650
1.17k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
1.17k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
1.17k
                 Decoder))) \
4655
1.17k
      return MCDisassembler_Fail; \
4656
1.17k
\
4657
1.17k
    return S; \
4658
1.17k
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_0
Line
Count
Source
4641
713
  { \
4642
713
    DecodeStatus S = MCDisassembler_Success; \
4643
713
\
4644
713
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
713
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
713
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
713
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
713
                Inst, Rn, Address, Decoder))) \
4652
713
      return MCDisassembler_Fail; \
4653
713
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
713
                 Decoder))) \
4655
713
      return MCDisassembler_Fail; \
4656
713
\
4657
713
    return S; \
4658
713
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_1
Line
Count
Source
4641
1.13k
  { \
4642
1.13k
    DecodeStatus S = MCDisassembler_Success; \
4643
1.13k
\
4644
1.13k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
1.13k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
1.13k
    if (WriteBack) { \
4647
1.13k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
1.13k
                 Inst, Rn, Address, Decoder))) \
4649
1.13k
        return MCDisassembler_Fail; \
4650
1.13k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
1.13k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
1.13k
                 Decoder))) \
4655
1.13k
      return MCDisassembler_Fail; \
4656
1.13k
\
4657
1.13k
    return S; \
4658
1.13k
  }
4659
DEFINE_DecodeT2AddrModeImm7(0, 0);
4660
DEFINE_DecodeT2AddrModeImm7(1, 0);
4661
DEFINE_DecodeT2AddrModeImm7(2, 0);
4662
DEFINE_DecodeT2AddrModeImm7(0, 1);
4663
DEFINE_DecodeT2AddrModeImm7(1, 1);
4664
DEFINE_DecodeT2AddrModeImm7(2, 1);
4665
4666
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
4667
            uint64_t Address, const void *Decoder)
4668
2.59k
{
4669
2.59k
  DecodeStatus S = MCDisassembler_Success;
4670
4671
2.59k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4672
2.59k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4673
2.59k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4674
2.59k
  addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
4675
2.59k
  addr |= Rn << 9;
4676
2.59k
  unsigned load = fieldFromInstruction_4(Insn, 20, 1);
4677
4678
2.59k
  if (Rn == 15) {
4679
1.60k
    switch (MCInst_getOpcode(Inst)) {
4680
216
    case ARM_t2LDR_PRE:
4681
485
    case ARM_t2LDR_POST:
4682
485
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4683
485
      break;
4684
354
    case ARM_t2LDRB_PRE:
4685
497
    case ARM_t2LDRB_POST:
4686
497
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4687
497
      break;
4688
148
    case ARM_t2LDRH_PRE:
4689
229
    case ARM_t2LDRH_POST:
4690
229
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4691
229
      break;
4692
124
    case ARM_t2LDRSB_PRE:
4693
247
    case ARM_t2LDRSB_POST:
4694
247
      if (Rt == 15)
4695
93
        MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4696
154
      else
4697
154
        MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4698
247
      break;
4699
63
    case ARM_t2LDRSH_PRE:
4700
139
    case ARM_t2LDRSH_POST:
4701
139
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4702
139
      break;
4703
5
    default:
4704
5
      return MCDisassembler_Fail;
4705
1.60k
    }
4706
1.59k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4707
1.60k
  }
4708
4709
995
  if (!load) {
4710
498
    if (!Check(&S,
4711
498
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4712
0
      return MCDisassembler_Fail;
4713
498
  }
4714
4715
995
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4716
0
    return MCDisassembler_Fail;
4717
4718
995
  if (load) {
4719
497
    if (!Check(&S,
4720
497
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4721
0
      return MCDisassembler_Fail;
4722
497
  }
4723
4724
995
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
4725
0
    return MCDisassembler_Fail;
4726
4727
995
  return S;
4728
995
}
4729
4730
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
4731
            uint64_t Address, const void *Decoder)
4732
3.10k
{
4733
3.10k
  DecodeStatus S = MCDisassembler_Success;
4734
4735
3.10k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
4736
3.10k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
4737
4738
  // Thumb stores cannot use PC as dest register.
4739
3.10k
  switch (MCInst_getOpcode(Inst)) {
4740
314
  case ARM_t2STRi12:
4741
1.05k
  case ARM_t2STRBi12:
4742
1.22k
  case ARM_t2STRHi12:
4743
1.22k
    if (Rn == 15)
4744
2
      return MCDisassembler_Fail;
4745
1.22k
    break;
4746
1.88k
  default:
4747
1.88k
    break;
4748
3.10k
  }
4749
4750
3.10k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4751
0
    return MCDisassembler_Fail;
4752
3.10k
  MCOperand_CreateImm0(Inst, (imm));
4753
4754
3.10k
  return S;
4755
3.10k
}
4756
4757
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
4758
          uint64_t Address, const void *Decoder)
4759
2.30k
{
4760
2.30k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
4761
4762
2.30k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4763
2.30k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4764
2.30k
  MCOperand_CreateImm0(Inst, (imm));
4765
4766
2.30k
  return MCDisassembler_Success;
4767
2.30k
}
4768
4769
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
4770
          uint64_t Address, const void *Decoder)
4771
681
{
4772
681
  DecodeStatus S = MCDisassembler_Success;
4773
4774
681
  if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
4775
431
    unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
4776
431
    Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
4777
4778
431
    if (!Check(&S,
4779
431
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4780
0
      return MCDisassembler_Fail;
4781
431
    MCOperand_CreateReg0(Inst, (ARM_SP));
4782
431
    if (!Check(&S,
4783
431
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4784
0
      return MCDisassembler_Fail;
4785
431
  } else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
4786
250
    unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
4787
4788
250
    MCOperand_CreateReg0(Inst, (ARM_SP));
4789
250
    MCOperand_CreateReg0(Inst, (ARM_SP));
4790
250
    if (!Check(&S,
4791
250
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4792
0
      return MCDisassembler_Fail;
4793
250
  }
4794
4795
681
  return S;
4796
681
}
4797
4798
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
4799
           uint64_t Address, const void *Decoder)
4800
83
{
4801
83
  unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
4802
83
  unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
4803
4804
83
  MCOperand_CreateImm0(Inst, (imod));
4805
83
  MCOperand_CreateImm0(Inst, (flags));
4806
4807
83
  return MCDisassembler_Success;
4808
83
}
4809
4810
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
4811
             uint64_t Address, const void *Decoder)
4812
2.80k
{
4813
2.80k
  DecodeStatus S = MCDisassembler_Success;
4814
2.80k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4815
2.80k
  unsigned add = fieldFromInstruction_4(Insn, 4, 1);
4816
4817
2.80k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
4818
0
    return MCDisassembler_Fail;
4819
2.80k
  MCOperand_CreateImm0(Inst, (add));
4820
4821
2.80k
  return S;
4822
2.80k
}
4823
4824
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
4825
          uint64_t Address, const void *Decoder)
4826
332
{
4827
332
  DecodeStatus S = MCDisassembler_Success;
4828
332
  unsigned Rn = fieldFromInstruction_4(Insn, 3, 4);
4829
332
  unsigned Qm = fieldFromInstruction_4(Insn, 0, 3);
4830
4831
332
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4832
0
    return MCDisassembler_Fail;
4833
332
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
4834
0
    return MCDisassembler_Fail;
4835
4836
332
  return S;
4837
332
}
4838
4839
#define DEFINE_DecodeMveAddrModeQ(shift) \
4840
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
4841
    MCInst * Inst, unsigned Insn, uint64_t Address, \
4842
    const void *Decoder) \
4843
3.22k
  { \
4844
3.22k
    DecodeStatus S = MCDisassembler_Success; \
4845
3.22k
    unsigned Qm = fieldFromInstruction_4(Insn, 8, 3); \
4846
3.22k
    int imm = fieldFromInstruction_4(Insn, 0, 7); \
4847
3.22k
\
4848
3.22k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, \
4849
3.22k
                   Decoder))) \
4850
3.22k
      return MCDisassembler_Fail; \
4851
3.22k
\
4852
3.22k
    if (!fieldFromInstruction_4(Insn, 7, 1)) { \
4853
1.35k
      if (imm == 0) \
4854
1.35k
        imm = INT32_MIN; \
4855
1.35k
      else \
4856
1.35k
        imm *= -1; \
4857
1.35k
    } \
4858
3.22k
    if (imm != INT32_MIN) \
4859
3.22k
      imm *= (1U << shift); \
4860
3.22k
    MCOperand_CreateImm0(Inst, (imm)); \
4861
3.22k
\
4862
3.22k
    return S; \
4863
3.22k
  }
4864
1.43k
DEFINE_DecodeMveAddrModeQ(2);
4865
1.79k
DEFINE_DecodeMveAddrModeQ(3);
4866
4867
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
4868
           uint64_t Address, const void *Decoder)
4869
308
{
4870
  // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
4871
  // Note only one trailing zero not two.  Also the J1 and J2 values are from
4872
  // the encoded instruction.  So here change to I1 and I2 values via:
4873
  // I1 = NOT(J1 EOR S);
4874
  // I2 = NOT(J2 EOR S);
4875
  // and build the imm32 with two trailing zeros as documented:
4876
  // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
4877
308
  unsigned S = (Val >> 23) & 1;
4878
308
  unsigned J1 = (Val >> 22) & 1;
4879
308
  unsigned J2 = (Val >> 21) & 1;
4880
308
  unsigned I1 = !(J1 ^ S);
4881
308
  unsigned I2 = !(J2 ^ S);
4882
308
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4883
308
  int imm32 = SignExtend32((tmp << 1), 25);
4884
4885
308
  if (!tryAddingSymbolicOperand(Address, (Address & ~2u) + imm32 + 4,
4886
308
              true, 4, Inst, Decoder))
4887
308
    MCOperand_CreateImm0(Inst, (imm32));
4888
308
  return MCDisassembler_Success;
4889
308
}
4890
4891
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
4892
              uint64_t Address, const void *Decoder)
4893
39.0k
{
4894
39.0k
  if (Val == 0xA || Val == 0xB)
4895
1.06k
    return MCDisassembler_Fail;
4896
4897
38.0k
  if (!isValidCoprocessorNumber(Inst, Val))
4898
42
    return MCDisassembler_Fail;
4899
4900
37.9k
  MCOperand_CreateImm0(Inst, (Val));
4901
37.9k
  return MCDisassembler_Success;
4902
38.0k
}
4903
4904
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
4905
             uint64_t Address,
4906
             const void *Decoder)
4907
1.09k
{
4908
1.09k
  DecodeStatus S = MCDisassembler_Success;
4909
4910
1.09k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4911
1.09k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4912
4913
1.09k
  if (Rn == 13 && !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
4914
474
    S = MCDisassembler_SoftFail;
4915
1.09k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4916
0
    return MCDisassembler_Fail;
4917
1.09k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4918
0
    return MCDisassembler_Fail;
4919
1.09k
  return S;
4920
1.09k
}
4921
4922
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
4923
                 uint64_t Address,
4924
                 const void *Decoder)
4925
2.99k
{
4926
2.99k
  DecodeStatus S = MCDisassembler_Success;
4927
4928
2.99k
  unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
4929
2.99k
  if (pred == 0xE || pred == 0xF) {
4930
61
    unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
4931
61
    switch (opc) {
4932
61
    default:
4933
61
      return MCDisassembler_Fail;
4934
0
    case 0xf3bf8f4:
4935
0
      MCInst_setOpcode(Inst, (ARM_t2DSB));
4936
0
      break;
4937
0
    case 0xf3bf8f5:
4938
0
      MCInst_setOpcode(Inst, (ARM_t2DMB));
4939
0
      break;
4940
0
    case 0xf3bf8f6:
4941
0
      MCInst_setOpcode(Inst, (ARM_t2ISB));
4942
0
      break;
4943
61
    }
4944
4945
0
    unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
4946
0
    return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4947
61
  }
4948
4949
2.93k
  unsigned brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4950
2.93k
  brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4951
2.93k
  brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4952
2.93k
  brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4953
2.93k
  brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4954
4955
2.93k
  if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4956
0
    return MCDisassembler_Fail;
4957
2.93k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4958
0
    return MCDisassembler_Fail;
4959
4960
2.93k
  return S;
4961
2.93k
}
4962
4963
// Decode a shifted immediate operand.  These basically consist
4964
// of an 8-bit value, and a 4-bit directive that specifies either
4965
// a splat operation or a rotation.
4966
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
4967
          const void *Decoder)
4968
5.89k
{
4969
5.89k
  unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4970
5.89k
  if (ctrl == 0) {
4971
2.43k
    unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4972
2.43k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4973
2.43k
    switch (byte) {
4974
1.25k
    case 0:
4975
1.25k
      MCOperand_CreateImm0(Inst, (imm));
4976
1.25k
      break;
4977
346
    case 1:
4978
346
      MCOperand_CreateImm0(Inst, ((imm << 16) | imm));
4979
346
      break;
4980
543
    case 2:
4981
543
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 8)));
4982
543
      break;
4983
291
    case 3:
4984
291
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 16) |
4985
291
                (imm << 8) | imm));
4986
291
      break;
4987
2.43k
    }
4988
3.46k
  } else {
4989
3.46k
    unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4990
3.46k
    unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4991
3.46k
    unsigned imm = (unrot >> rot) | (unrot << ((32 - rot) & 31));
4992
3.46k
    MCOperand_CreateImm0(Inst, (imm));
4993
3.46k
  }
4994
4995
5.89k
  return MCDisassembler_Success;
4996
5.89k
}
4997
4998
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4999
            uint64_t Address,
5000
            const void *Decoder)
5001
19.8k
{
5002
19.8k
  if (!tryAddingSymbolicOperand(Address,
5003
19.8k
              Address + SignExtend32((Val << 1), 9) + 4,
5004
19.8k
              true, 2, Inst, Decoder))
5005
19.8k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 9)));
5006
19.8k
  return MCDisassembler_Success;
5007
19.8k
}
5008
5009
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
5010
                 uint64_t Address,
5011
                 const void *Decoder)
5012
3.54k
{
5013
  // Val is passed in as S:J1:J2:imm10:imm11
5014
  // Note no trailing zero after imm11.  Also the J1 and J2 values are from
5015
  // the encoded instruction.  So here change to I1 and I2 values via:
5016
  // I1 = NOT(J1 EOR S);
5017
  // I2 = NOT(J2 EOR S);
5018
  // and build the imm32 with one trailing zero as documented:
5019
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
5020
3.54k
  unsigned S = (Val >> 23) & 1;
5021
3.54k
  unsigned J1 = (Val >> 22) & 1;
5022
3.54k
  unsigned J2 = (Val >> 21) & 1;
5023
3.54k
  unsigned I1 = !(J1 ^ S);
5024
3.54k
  unsigned I2 = !(J2 ^ S);
5025
3.54k
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
5026
3.54k
  int imm32 = SignExtend32((tmp << 1), 25);
5027
5028
3.54k
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
5029
3.54k
              Inst, Decoder))
5030
3.54k
    MCOperand_CreateImm0(Inst, (imm32));
5031
3.54k
  return MCDisassembler_Success;
5032
3.54k
}
5033
5034
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
5035
             uint64_t Address,
5036
             const void *Decoder)
5037
4.74k
{
5038
4.74k
  if (Val & ~0xf)
5039
0
    return MCDisassembler_Fail;
5040
5041
4.74k
  MCOperand_CreateImm0(Inst, (Val));
5042
4.74k
  return MCDisassembler_Success;
5043
4.74k
}
5044
5045
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
5046
            uint64_t Address,
5047
            const void *Decoder)
5048
1.52k
{
5049
1.52k
  if (Val & ~0xf)
5050
0
    return MCDisassembler_Fail;
5051
5052
1.52k
  MCOperand_CreateImm0(Inst, (Val));
5053
1.52k
  return MCDisassembler_Success;
5054
1.52k
}
5055
5056
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val, uint64_t Address,
5057
          const void *Decoder)
5058
8.00k
{
5059
8.00k
  DecodeStatus S = MCDisassembler_Success;
5060
5061
8.00k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMClass)) {
5062
6.63k
    unsigned ValLow = Val & 0xff;
5063
5064
    // Validate the SYSm value first.
5065
6.63k
    switch (ValLow) {
5066
233
    case 0: // apsr
5067
454
    case 1: // iapsr
5068
741
    case 2: // eapsr
5069
826
    case 3: // xpsr
5070
1.02k
    case 5: // ipsr
5071
1.10k
    case 6: // epsr
5072
1.19k
    case 7: // iepsr
5073
1.35k
    case 8: // msp
5074
1.42k
    case 9: // psp
5075
1.55k
    case 16: // primask
5076
1.68k
    case 20: // control
5077
1.68k
      break;
5078
111
    case 17: // basepri
5079
201
    case 18: // basepri_max
5080
473
    case 19: // faultmask
5081
473
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5082
473
             ARM_HasV7Ops)))
5083
        // Values basepri, basepri_max and faultmask are only valid for
5084
        // v7m.
5085
0
        return MCDisassembler_Fail;
5086
473
      break;
5087
473
    case 0x8a: // msplim_ns
5088
148
    case 0x8b: // psplim_ns
5089
220
    case 0x91: // basepri_ns
5090
298
    case 0x93: // faultmask_ns
5091
298
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5092
298
             ARM_HasV8MMainlineOps)))
5093
0
        return MCDisassembler_Fail;
5094
      // fall through
5095
382
    case 10: // msplim
5096
578
    case 11: // psplim
5097
785
    case 0x88: // msp_ns
5098
996
    case 0x89: // psp_ns
5099
1.19k
    case 0x90: // primask_ns
5100
1.34k
    case 0x94: // control_ns
5101
1.41k
    case 0x98: // sp_ns
5102
1.41k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5103
1.41k
             ARM_Feature8MSecExt)))
5104
0
        return MCDisassembler_Fail;
5105
1.41k
      break;
5106
1.41k
    case 0x20: // pac_key_p_0
5107
398
    case 0x21: // pac_key_p_1
5108
729
    case 0x22: // pac_key_p_2
5109
809
    case 0x23: // pac_key_p_3
5110
877
    case 0x24: // pac_key_u_0
5111
948
    case 0x25: // pac_key_u_1
5112
1.01k
    case 0x26: // pac_key_u_2
5113
1.10k
    case 0x27: // pac_key_u_3
5114
1.62k
    case 0xa0: // pac_key_p_0_ns
5115
1.70k
    case 0xa1: // pac_key_p_1_ns
5116
1.77k
    case 0xa2: // pac_key_p_2_ns
5117
1.85k
    case 0xa3: // pac_key_p_3_ns
5118
2.02k
    case 0xa4: // pac_key_u_0_ns
5119
2.10k
    case 0xa5: // pac_key_u_1_ns
5120
2.17k
    case 0xa6: // pac_key_u_2_ns
5121
2.24k
    case 0xa7: // pac_key_u_3_ns
5122
2.24k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5123
2.24k
             ARM_FeaturePACBTI)))
5124
0
        return MCDisassembler_Fail;
5125
2.24k
      break;
5126
2.24k
    default:
5127
      // Architecturally defined as unpredictable
5128
821
      S = MCDisassembler_SoftFail;
5129
821
      break;
5130
6.63k
    }
5131
5132
6.63k
    if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
5133
5.35k
      unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
5134
5.35k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5135
5.35k
             ARM_HasV7Ops))) {
5136
        // The ARMv6-M MSR bits {11-10} can be only 0b10, other values
5137
        // are unpredictable.
5138
0
        if (Mask != 2)
5139
0
          S = MCDisassembler_SoftFail;
5140
5.35k
      } else {
5141
        // The ARMv7-M architecture stores an additional 2-bit mask
5142
        // value in MSR bits {11-10}. The mask is used only with apsr,
5143
        // iapsr, eapsr and xpsr, it has to be 0b10 in other cases. Bit
5144
        // mask{1} indicates if the NZCVQ bits should be moved by the
5145
        // instruction. Bit mask{0} indicates the move for the GE{3:0}
5146
        // bits, the mask{0} bit can be set only if the processor
5147
        // includes the DSP extension.
5148
5.35k
        if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
5149
1.88k
            (!(ARM_getFeatureBits(Inst->csh->mode,
5150
1.88k
                ARM_FeatureDSP)) &&
5151
0
             (Mask & 1)))
5152
3.46k
          S = MCDisassembler_SoftFail;
5153
5.35k
      }
5154
5.35k
    }
5155
6.63k
  } else {
5156
    // A/R class
5157
1.36k
    if (Val == 0)
5158
21
      return MCDisassembler_Fail;
5159
1.36k
  }
5160
7.98k
  MCOperand_CreateImm0(Inst, (Val));
5161
7.98k
  return S;
5162
8.00k
}
5163
5164
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
5165
            uint64_t Address, const void *Decoder)
5166
714
{
5167
714
  unsigned R = fieldFromInstruction_4(Val, 5, 1);
5168
714
  unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
5169
5170
  // The table of encodings for these banked registers comes from B9.2.3 of
5171
  // the ARM ARM. There are patterns, but nothing regular enough to make this
5172
  // logic neater. So by fiat, these values are UNPREDICTABLE:
5173
714
  if (!ARMBankedReg_lookupBankedRegByEncoding((R << 5) | SysM))
5174
6
    return MCDisassembler_Fail;
5175
5176
708
  MCOperand_CreateImm0(Inst, (Val));
5177
708
  return MCDisassembler_Success;
5178
714
}
5179
5180
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
5181
          uint64_t Address, const void *Decoder)
5182
174
{
5183
174
  DecodeStatus S = MCDisassembler_Success;
5184
5185
174
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5186
174
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5187
174
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5188
5189
174
  if (Rn == 0xF)
5190
70
    S = MCDisassembler_SoftFail;
5191
5192
174
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5193
2
    return MCDisassembler_Fail;
5194
172
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5195
0
    return MCDisassembler_Fail;
5196
172
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5197
1
    return MCDisassembler_Fail;
5198
5199
171
  return S;
5200
172
}
5201
5202
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
5203
           uint64_t Address, const void *Decoder)
5204
239
{
5205
239
  DecodeStatus S = MCDisassembler_Success;
5206
5207
239
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5208
239
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
5209
239
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5210
239
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5211
5212
239
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
5213
0
    return MCDisassembler_Fail;
5214
5215
239
  if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt + 1)
5216
165
    S = MCDisassembler_SoftFail;
5217
5218
239
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5219
1
    return MCDisassembler_Fail;
5220
238
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5221
0
    return MCDisassembler_Fail;
5222
238
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5223
1
    return MCDisassembler_Fail;
5224
5225
237
  return S;
5226
238
}
5227
5228
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
5229
            uint64_t Address, const void *Decoder)
5230
1.93k
{
5231
1.93k
  DecodeStatus S = MCDisassembler_Success;
5232
5233
1.93k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5234
1.93k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5235
1.93k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5236
1.93k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5237
1.93k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5238
1.93k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5239
5240
1.93k
  if (Rn == 0xF || Rn == Rt)
5241
676
    S = MCDisassembler_SoftFail;
5242
5243
1.93k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5244
0
    return MCDisassembler_Fail;
5245
1.93k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5246
0
    return MCDisassembler_Fail;
5247
1.93k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5248
0
    return MCDisassembler_Fail;
5249
1.93k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5250
15
    return MCDisassembler_Fail;
5251
5252
1.91k
  return S;
5253
1.93k
}
5254
5255
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
5256
            uint64_t Address, const void *Decoder)
5257
862
{
5258
862
  DecodeStatus S = MCDisassembler_Success;
5259
5260
862
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5261
862
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5262
862
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5263
862
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5264
862
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5265
862
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5266
862
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5267
5268
862
  if (Rn == 0xF || Rn == Rt)
5269
223
    S = MCDisassembler_SoftFail;
5270
862
  if (Rm == 0xF)
5271
115
    S = MCDisassembler_SoftFail;
5272
5273
862
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5274
0
    return MCDisassembler_Fail;
5275
862
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5276
0
    return MCDisassembler_Fail;
5277
862
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5278
0
    return MCDisassembler_Fail;
5279
862
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5280
3
    return MCDisassembler_Fail;
5281
5282
859
  return S;
5283
862
}
5284
5285
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
5286
            uint64_t Address, const void *Decoder)
5287
1.70k
{
5288
1.70k
  DecodeStatus S = MCDisassembler_Success;
5289
5290
1.70k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5291
1.70k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5292
1.70k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5293
1.70k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5294
1.70k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5295
1.70k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5296
5297
1.70k
  if (Rn == 0xF || Rn == Rt)
5298
355
    S = MCDisassembler_SoftFail;
5299
5300
1.70k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5301
0
    return MCDisassembler_Fail;
5302
1.70k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5303
0
    return MCDisassembler_Fail;
5304
1.70k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5305
0
    return MCDisassembler_Fail;
5306
1.70k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5307
6
    return MCDisassembler_Fail;
5308
5309
1.69k
  return S;
5310
1.70k
}
5311
5312
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
5313
            uint64_t Address, const void *Decoder)
5314
1.96k
{
5315
1.96k
  DecodeStatus S = MCDisassembler_Success;
5316
5317
1.96k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5318
1.96k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5319
1.96k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5320
1.96k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5321
1.96k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5322
1.96k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5323
5324
1.96k
  if (Rn == 0xF || Rn == Rt)
5325
535
    S = MCDisassembler_SoftFail;
5326
5327
1.96k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5328
0
    return MCDisassembler_Fail;
5329
1.96k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5330
0
    return MCDisassembler_Fail;
5331
1.96k
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5332
0
    return MCDisassembler_Fail;
5333
1.96k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5334
1
    return MCDisassembler_Fail;
5335
5336
1.96k
  return S;
5337
1.96k
}
5338
5339
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5340
         const void *Decoder)
5341
751
{
5342
751
  DecodeStatus S = MCDisassembler_Success;
5343
5344
751
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5345
751
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5346
751
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5347
751
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5348
751
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5349
5350
751
  unsigned align = 0;
5351
751
  unsigned index = 0;
5352
751
  switch (size) {
5353
0
  default:
5354
0
    return MCDisassembler_Fail;
5355
323
  case 0:
5356
323
    if (fieldFromInstruction_4(Insn, 4, 1))
5357
0
      return MCDisassembler_Fail; // UNDEFINED
5358
323
    index = fieldFromInstruction_4(Insn, 5, 3);
5359
323
    break;
5360
334
  case 1:
5361
334
    if (fieldFromInstruction_4(Insn, 5, 1))
5362
2
      return MCDisassembler_Fail; // UNDEFINED
5363
332
    index = fieldFromInstruction_4(Insn, 6, 2);
5364
332
    if (fieldFromInstruction_4(Insn, 4, 1))
5365
142
      align = 2;
5366
332
    break;
5367
94
  case 2:
5368
94
    if (fieldFromInstruction_4(Insn, 6, 1))
5369
0
      return MCDisassembler_Fail; // UNDEFINED
5370
94
    index = fieldFromInstruction_4(Insn, 7, 1);
5371
5372
94
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5373
47
    case 0:
5374
47
      align = 0;
5375
47
      break;
5376
43
    case 3:
5377
43
      align = 4;
5378
43
      break;
5379
4
    default:
5380
4
      return MCDisassembler_Fail;
5381
94
    }
5382
90
    break;
5383
751
  }
5384
5385
745
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5386
0
    return MCDisassembler_Fail;
5387
745
  if (Rm != 0xF) { // Writeback
5388
553
    if (!Check(&S,
5389
553
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5390
0
      return MCDisassembler_Fail;
5391
553
  }
5392
745
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5393
0
    return MCDisassembler_Fail;
5394
745
  MCOperand_CreateImm0(Inst, (align));
5395
745
  if (Rm != 0xF) {
5396
553
    if (Rm != 0xD) {
5397
403
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5398
403
                    Decoder)))
5399
0
        return MCDisassembler_Fail;
5400
403
    } else
5401
150
      MCOperand_CreateReg0(Inst, (0));
5402
553
  }
5403
5404
745
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5405
0
    return MCDisassembler_Fail;
5406
745
  MCOperand_CreateImm0(Inst, (index));
5407
5408
745
  return S;
5409
745
}
5410
5411
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5412
         const void *Decoder)
5413
1.69k
{
5414
1.69k
  DecodeStatus S = MCDisassembler_Success;
5415
5416
1.69k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5417
1.69k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5418
1.69k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5419
1.69k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5420
1.69k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5421
5422
1.69k
  unsigned align = 0;
5423
1.69k
  unsigned index = 0;
5424
1.69k
  switch (size) {
5425
0
  default:
5426
0
    return MCDisassembler_Fail;
5427
484
  case 0:
5428
484
    if (fieldFromInstruction_4(Insn, 4, 1))
5429
0
      return MCDisassembler_Fail; // UNDEFINED
5430
484
    index = fieldFromInstruction_4(Insn, 5, 3);
5431
484
    break;
5432
794
  case 1:
5433
794
    if (fieldFromInstruction_4(Insn, 5, 1))
5434
0
      return MCDisassembler_Fail; // UNDEFINED
5435
794
    index = fieldFromInstruction_4(Insn, 6, 2);
5436
794
    if (fieldFromInstruction_4(Insn, 4, 1))
5437
272
      align = 2;
5438
794
    break;
5439
417
  case 2:
5440
417
    if (fieldFromInstruction_4(Insn, 6, 1))
5441
0
      return MCDisassembler_Fail; // UNDEFINED
5442
417
    index = fieldFromInstruction_4(Insn, 7, 1);
5443
5444
417
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5445
338
    case 0:
5446
338
      align = 0;
5447
338
      break;
5448
77
    case 3:
5449
77
      align = 4;
5450
77
      break;
5451
2
    default:
5452
2
      return MCDisassembler_Fail;
5453
417
    }
5454
415
    break;
5455
1.69k
  }
5456
5457
1.69k
  if (Rm != 0xF) { // Writeback
5458
1.59k
    if (!Check(&S,
5459
1.59k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5460
0
      return MCDisassembler_Fail;
5461
1.59k
  }
5462
1.69k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5463
0
    return MCDisassembler_Fail;
5464
1.69k
  MCOperand_CreateImm0(Inst, (align));
5465
1.69k
  if (Rm != 0xF) {
5466
1.59k
    if (Rm != 0xD) {
5467
921
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5468
921
                    Decoder)))
5469
0
        return MCDisassembler_Fail;
5470
921
    } else
5471
670
      MCOperand_CreateReg0(Inst, (0));
5472
1.59k
  }
5473
5474
1.69k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5475
0
    return MCDisassembler_Fail;
5476
1.69k
  MCOperand_CreateImm0(Inst, (index));
5477
5478
1.69k
  return S;
5479
1.69k
}
5480
5481
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5482
         const void *Decoder)
5483
1.86k
{
5484
1.86k
  DecodeStatus S = MCDisassembler_Success;
5485
5486
1.86k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5487
1.86k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5488
1.86k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5489
1.86k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5490
1.86k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5491
5492
1.86k
  unsigned align = 0;
5493
1.86k
  unsigned index = 0;
5494
1.86k
  unsigned inc = 1;
5495
1.86k
  switch (size) {
5496
0
  default:
5497
0
    return MCDisassembler_Fail;
5498
604
  case 0:
5499
604
    index = fieldFromInstruction_4(Insn, 5, 3);
5500
604
    if (fieldFromInstruction_4(Insn, 4, 1))
5501
508
      align = 2;
5502
604
    break;
5503
473
  case 1:
5504
473
    index = fieldFromInstruction_4(Insn, 6, 2);
5505
473
    if (fieldFromInstruction_4(Insn, 4, 1))
5506
142
      align = 4;
5507
473
    if (fieldFromInstruction_4(Insn, 5, 1))
5508
120
      inc = 2;
5509
473
    break;
5510
789
  case 2:
5511
789
    if (fieldFromInstruction_4(Insn, 5, 1))
5512
0
      return MCDisassembler_Fail; // UNDEFINED
5513
789
    index = fieldFromInstruction_4(Insn, 7, 1);
5514
789
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5515
352
      align = 8;
5516
789
    if (fieldFromInstruction_4(Insn, 6, 1))
5517
338
      inc = 2;
5518
789
    break;
5519
1.86k
  }
5520
5521
1.86k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5522
0
    return MCDisassembler_Fail;
5523
1.86k
  if (!Check(&S,
5524
1.86k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5525
2
    return MCDisassembler_Fail;
5526
1.86k
  if (Rm != 0xF) { // Writeback
5527
1.28k
    if (!Check(&S,
5528
1.28k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5529
0
      return MCDisassembler_Fail;
5530
1.28k
  }
5531
1.86k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5532
0
    return MCDisassembler_Fail;
5533
1.86k
  MCOperand_CreateImm0(Inst, (align));
5534
1.86k
  if (Rm != 0xF) {
5535
1.28k
    if (Rm != 0xD) {
5536
916
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5537
916
                    Decoder)))
5538
0
        return MCDisassembler_Fail;
5539
916
    } else
5540
373
      MCOperand_CreateReg0(Inst, (0));
5541
1.28k
  }
5542
5543
1.86k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5544
0
    return MCDisassembler_Fail;
5545
1.86k
  if (!Check(&S,
5546
1.86k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5547
0
    return MCDisassembler_Fail;
5548
1.86k
  MCOperand_CreateImm0(Inst, (index));
5549
5550
1.86k
  return S;
5551
1.86k
}
5552
5553
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5554
         const void *Decoder)
5555
2.58k
{
5556
2.58k
  DecodeStatus S = MCDisassembler_Success;
5557
5558
2.58k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5559
2.58k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5560
2.58k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5561
2.58k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5562
2.58k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5563
5564
2.58k
  unsigned align = 0;
5565
2.58k
  unsigned index = 0;
5566
2.58k
  unsigned inc = 1;
5567
2.58k
  switch (size) {
5568
0
  default:
5569
0
    return MCDisassembler_Fail;
5570
1.27k
  case 0:
5571
1.27k
    index = fieldFromInstruction_4(Insn, 5, 3);
5572
1.27k
    if (fieldFromInstruction_4(Insn, 4, 1))
5573
902
      align = 2;
5574
1.27k
    break;
5575
671
  case 1:
5576
671
    index = fieldFromInstruction_4(Insn, 6, 2);
5577
671
    if (fieldFromInstruction_4(Insn, 4, 1))
5578
448
      align = 4;
5579
671
    if (fieldFromInstruction_4(Insn, 5, 1))
5580
403
      inc = 2;
5581
671
    break;
5582
644
  case 2:
5583
644
    if (fieldFromInstruction_4(Insn, 5, 1))
5584
0
      return MCDisassembler_Fail; // UNDEFINED
5585
644
    index = fieldFromInstruction_4(Insn, 7, 1);
5586
644
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5587
279
      align = 8;
5588
644
    if (fieldFromInstruction_4(Insn, 6, 1))
5589
287
      inc = 2;
5590
644
    break;
5591
2.58k
  }
5592
5593
2.58k
  if (Rm != 0xF) { // Writeback
5594
1.77k
    if (!Check(&S,
5595
1.77k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5596
0
      return MCDisassembler_Fail;
5597
1.77k
  }
5598
2.58k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5599
0
    return MCDisassembler_Fail;
5600
2.58k
  MCOperand_CreateImm0(Inst, (align));
5601
2.58k
  if (Rm != 0xF) {
5602
1.77k
    if (Rm != 0xD) {
5603
1.03k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5604
1.03k
                    Decoder)))
5605
0
        return MCDisassembler_Fail;
5606
1.03k
    } else
5607
744
      MCOperand_CreateReg0(Inst, (0));
5608
1.77k
  }
5609
5610
2.58k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5611
0
    return MCDisassembler_Fail;
5612
2.58k
  if (!Check(&S,
5613
2.58k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5614
1
    return MCDisassembler_Fail;
5615
2.58k
  MCOperand_CreateImm0(Inst, (index));
5616
5617
2.58k
  return S;
5618
2.58k
}
5619
5620
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5621
         const void *Decoder)
5622
1.63k
{
5623
1.63k
  DecodeStatus S = MCDisassembler_Success;
5624
5625
1.63k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5626
1.63k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5627
1.63k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5628
1.63k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5629
1.63k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5630
5631
1.63k
  unsigned align = 0;
5632
1.63k
  unsigned index = 0;
5633
1.63k
  unsigned inc = 1;
5634
1.63k
  switch (size) {
5635
0
  default:
5636
0
    return MCDisassembler_Fail;
5637
260
  case 0:
5638
260
    if (fieldFromInstruction_4(Insn, 4, 1))
5639
0
      return MCDisassembler_Fail; // UNDEFINED
5640
260
    index = fieldFromInstruction_4(Insn, 5, 3);
5641
260
    break;
5642
936
  case 1:
5643
936
    if (fieldFromInstruction_4(Insn, 4, 1))
5644
0
      return MCDisassembler_Fail; // UNDEFINED
5645
936
    index = fieldFromInstruction_4(Insn, 6, 2);
5646
936
    if (fieldFromInstruction_4(Insn, 5, 1))
5647
119
      inc = 2;
5648
936
    break;
5649
441
  case 2:
5650
441
    if (fieldFromInstruction_4(Insn, 4, 2))
5651
0
      return MCDisassembler_Fail; // UNDEFINED
5652
441
    index = fieldFromInstruction_4(Insn, 7, 1);
5653
441
    if (fieldFromInstruction_4(Insn, 6, 1))
5654
80
      inc = 2;
5655
441
    break;
5656
1.63k
  }
5657
5658
1.63k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5659
0
    return MCDisassembler_Fail;
5660
1.63k
  if (!Check(&S,
5661
1.63k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5662
1
    return MCDisassembler_Fail;
5663
1.63k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5664
1.63k
                Decoder)))
5665
1
    return MCDisassembler_Fail;
5666
5667
1.63k
  if (Rm != 0xF) { // Writeback
5668
711
    if (!Check(&S,
5669
711
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5670
0
      return MCDisassembler_Fail;
5671
711
  }
5672
1.63k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5673
0
    return MCDisassembler_Fail;
5674
1.63k
  MCOperand_CreateImm0(Inst, (align));
5675
1.63k
  if (Rm != 0xF) {
5676
711
    if (Rm != 0xD) {
5677
409
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5678
409
                    Decoder)))
5679
0
        return MCDisassembler_Fail;
5680
409
    } else
5681
302
      MCOperand_CreateReg0(Inst, (0));
5682
711
  }
5683
5684
1.63k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5685
0
    return MCDisassembler_Fail;
5686
1.63k
  if (!Check(&S,
5687
1.63k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5688
0
    return MCDisassembler_Fail;
5689
1.63k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5690
1.63k
                Decoder)))
5691
0
    return MCDisassembler_Fail;
5692
1.63k
  MCOperand_CreateImm0(Inst, (index));
5693
5694
1.63k
  return S;
5695
1.63k
}
5696
5697
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5698
         const void *Decoder)
5699
1.35k
{
5700
1.35k
  DecodeStatus S = MCDisassembler_Success;
5701
5702
1.35k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5703
1.35k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5704
1.35k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5705
1.35k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5706
1.35k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5707
5708
1.35k
  unsigned align = 0;
5709
1.35k
  unsigned index = 0;
5710
1.35k
  unsigned inc = 1;
5711
1.35k
  switch (size) {
5712
0
  default:
5713
0
    return MCDisassembler_Fail;
5714
236
  case 0:
5715
236
    if (fieldFromInstruction_4(Insn, 4, 1))
5716
0
      return MCDisassembler_Fail; // UNDEFINED
5717
236
    index = fieldFromInstruction_4(Insn, 5, 3);
5718
236
    break;
5719
685
  case 1:
5720
685
    if (fieldFromInstruction_4(Insn, 4, 1))
5721
0
      return MCDisassembler_Fail; // UNDEFINED
5722
685
    index = fieldFromInstruction_4(Insn, 6, 2);
5723
685
    if (fieldFromInstruction_4(Insn, 5, 1))
5724
164
      inc = 2;
5725
685
    break;
5726
437
  case 2:
5727
437
    if (fieldFromInstruction_4(Insn, 4, 2))
5728
0
      return MCDisassembler_Fail; // UNDEFINED
5729
437
    index = fieldFromInstruction_4(Insn, 7, 1);
5730
437
    if (fieldFromInstruction_4(Insn, 6, 1))
5731
138
      inc = 2;
5732
437
    break;
5733
1.35k
  }
5734
5735
1.35k
  if (Rm != 0xF) { // Writeback
5736
344
    if (!Check(&S,
5737
344
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5738
0
      return MCDisassembler_Fail;
5739
344
  }
5740
1.35k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5741
0
    return MCDisassembler_Fail;
5742
1.35k
  MCOperand_CreateImm0(Inst, (align));
5743
1.35k
  if (Rm != 0xF) {
5744
344
    if (Rm != 0xD) {
5745
275
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5746
275
                    Decoder)))
5747
0
        return MCDisassembler_Fail;
5748
275
    } else
5749
69
      MCOperand_CreateReg0(Inst, (0));
5750
344
  }
5751
5752
1.35k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5753
0
    return MCDisassembler_Fail;
5754
1.35k
  if (!Check(&S,
5755
1.35k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5756
1
    return MCDisassembler_Fail;
5757
1.35k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5758
1.35k
                Decoder)))
5759
1
    return MCDisassembler_Fail;
5760
1.35k
  MCOperand_CreateImm0(Inst, (index));
5761
5762
1.35k
  return S;
5763
1.35k
}
5764
5765
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5766
         const void *Decoder)
5767
2.41k
{
5768
2.41k
  DecodeStatus S = MCDisassembler_Success;
5769
5770
2.41k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5771
2.41k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5772
2.41k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5773
2.41k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5774
2.41k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5775
5776
2.41k
  unsigned align = 0;
5777
2.41k
  unsigned index = 0;
5778
2.41k
  unsigned inc = 1;
5779
2.41k
  switch (size) {
5780
0
  default:
5781
0
    return MCDisassembler_Fail;
5782
562
  case 0:
5783
562
    if (fieldFromInstruction_4(Insn, 4, 1))
5784
165
      align = 4;
5785
562
    index = fieldFromInstruction_4(Insn, 5, 3);
5786
562
    break;
5787
901
  case 1:
5788
901
    if (fieldFromInstruction_4(Insn, 4, 1))
5789
154
      align = 8;
5790
901
    index = fieldFromInstruction_4(Insn, 6, 2);
5791
901
    if (fieldFromInstruction_4(Insn, 5, 1))
5792
263
      inc = 2;
5793
901
    break;
5794
952
  case 2:
5795
952
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5796
418
    case 0:
5797
418
      align = 0;
5798
418
      break;
5799
1
    case 3:
5800
1
      return MCDisassembler_Fail;
5801
533
    default:
5802
533
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5803
533
      break;
5804
952
    }
5805
5806
951
    index = fieldFromInstruction_4(Insn, 7, 1);
5807
951
    if (fieldFromInstruction_4(Insn, 6, 1))
5808
110
      inc = 2;
5809
951
    break;
5810
2.41k
  }
5811
5812
2.41k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5813
0
    return MCDisassembler_Fail;
5814
2.41k
  if (!Check(&S,
5815
2.41k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5816
1
    return MCDisassembler_Fail;
5817
2.41k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5818
2.41k
                Decoder)))
5819
1
    return MCDisassembler_Fail;
5820
2.41k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5821
2.41k
                Decoder)))
5822
1
    return MCDisassembler_Fail;
5823
5824
2.41k
  if (Rm != 0xF) { // Writeback
5825
811
    if (!Check(&S,
5826
811
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5827
0
      return MCDisassembler_Fail;
5828
811
  }
5829
2.41k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5830
0
    return MCDisassembler_Fail;
5831
2.41k
  MCOperand_CreateImm0(Inst, (align));
5832
2.41k
  if (Rm != 0xF) {
5833
811
    if (Rm != 0xD) {
5834
478
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5835
478
                    Decoder)))
5836
0
        return MCDisassembler_Fail;
5837
478
    } else
5838
333
      MCOperand_CreateReg0(Inst, (0));
5839
811
  }
5840
5841
2.41k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5842
0
    return MCDisassembler_Fail;
5843
2.41k
  if (!Check(&S,
5844
2.41k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5845
0
    return MCDisassembler_Fail;
5846
2.41k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5847
2.41k
                Decoder)))
5848
0
    return MCDisassembler_Fail;
5849
2.41k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5850
2.41k
                Decoder)))
5851
0
    return MCDisassembler_Fail;
5852
2.41k
  MCOperand_CreateImm0(Inst, (index));
5853
5854
2.41k
  return S;
5855
2.41k
}
5856
5857
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5858
         const void *Decoder)
5859
2.44k
{
5860
2.44k
  DecodeStatus S = MCDisassembler_Success;
5861
5862
2.44k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5863
2.44k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5864
2.44k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5865
2.44k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5866
2.44k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5867
5868
2.44k
  unsigned align = 0;
5869
2.44k
  unsigned index = 0;
5870
2.44k
  unsigned inc = 1;
5871
2.44k
  switch (size) {
5872
0
  default:
5873
0
    return MCDisassembler_Fail;
5874
426
  case 0:
5875
426
    if (fieldFromInstruction_4(Insn, 4, 1))
5876
250
      align = 4;
5877
426
    index = fieldFromInstruction_4(Insn, 5, 3);
5878
426
    break;
5879
1.75k
  case 1:
5880
1.75k
    if (fieldFromInstruction_4(Insn, 4, 1))
5881
202
      align = 8;
5882
1.75k
    index = fieldFromInstruction_4(Insn, 6, 2);
5883
1.75k
    if (fieldFromInstruction_4(Insn, 5, 1))
5884
727
      inc = 2;
5885
1.75k
    break;
5886
255
  case 2:
5887
255
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5888
86
    case 0:
5889
86
      align = 0;
5890
86
      break;
5891
1
    case 3:
5892
1
      return MCDisassembler_Fail;
5893
168
    default:
5894
168
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5895
168
      break;
5896
255
    }
5897
5898
254
    index = fieldFromInstruction_4(Insn, 7, 1);
5899
254
    if (fieldFromInstruction_4(Insn, 6, 1))
5900
69
      inc = 2;
5901
254
    break;
5902
2.44k
  }
5903
5904
2.43k
  if (Rm != 0xF) { // Writeback
5905
1.26k
    if (!Check(&S,
5906
1.26k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5907
0
      return MCDisassembler_Fail;
5908
1.26k
  }
5909
2.43k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5910
0
    return MCDisassembler_Fail;
5911
2.43k
  MCOperand_CreateImm0(Inst, (align));
5912
2.43k
  if (Rm != 0xF) {
5913
1.26k
    if (Rm != 0xD) {
5914
1.03k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5915
1.03k
                    Decoder)))
5916
0
        return MCDisassembler_Fail;
5917
1.03k
    } else
5918
237
      MCOperand_CreateReg0(Inst, (0));
5919
1.26k
  }
5920
5921
2.43k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5922
0
    return MCDisassembler_Fail;
5923
2.43k
  if (!Check(&S,
5924
2.43k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5925
3
    return MCDisassembler_Fail;
5926
2.43k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5927
2.43k
                Decoder)))
5928
1
    return MCDisassembler_Fail;
5929
2.43k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5930
2.43k
                Decoder)))
5931
1
    return MCDisassembler_Fail;
5932
2.43k
  MCOperand_CreateImm0(Inst, (index));
5933
5934
2.43k
  return S;
5935
2.43k
}
5936
5937
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
5938
          const void *Decoder)
5939
1.28k
{
5940
1.28k
  DecodeStatus S = MCDisassembler_Success;
5941
1.28k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5942
1.28k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5943
1.28k
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5944
1.28k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5945
1.28k
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5946
5947
1.28k
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5948
462
    S = MCDisassembler_SoftFail;
5949
5950
1.28k
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5951
0
    return MCDisassembler_Fail;
5952
1.28k
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5953
2
    return MCDisassembler_Fail;
5954
1.28k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5955
0
    return MCDisassembler_Fail;
5956
1.28k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5957
0
    return MCDisassembler_Fail;
5958
1.28k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5959
1
    return MCDisassembler_Fail;
5960
5961
1.27k
  return S;
5962
1.28k
}
5963
5964
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
5965
          const void *Decoder)
5966
752
{
5967
752
  DecodeStatus S = MCDisassembler_Success;
5968
752
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5969
752
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5970
752
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5971
752
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5972
752
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5973
5974
752
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5975
543
    S = MCDisassembler_SoftFail;
5976
5977
752
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5978
0
    return MCDisassembler_Fail;
5979
752
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5980
0
    return MCDisassembler_Fail;
5981
752
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5982
0
    return MCDisassembler_Fail;
5983
752
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5984
1
    return MCDisassembler_Fail;
5985
751
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5986
1
    return MCDisassembler_Fail;
5987
5988
750
  return S;
5989
751
}
5990
5991
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn, uint64_t Address,
5992
           const void *Decoder)
5993
11.8k
{
5994
11.8k
  DecodeStatus S = MCDisassembler_Success;
5995
11.8k
  unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
5996
11.8k
  unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
5997
5998
11.8k
  if (pred == 0xF) {
5999
1.29k
    pred = 0xE;
6000
1.29k
    S = MCDisassembler_SoftFail;
6001
1.29k
  }
6002
6003
11.8k
  if (mask == 0x0)
6004
0
    return MCDisassembler_Fail;
6005
6006
  // IT masks are encoded as a sequence of replacement low-order bits
6007
  // for the condition code. So if the low bit of the starting
6008
  // condition code is 1, then we have to flip all the bits above the
6009
  // terminating bit (which is the lowest 1 bit).
6010
11.8k
  if (pred & 1) {
6011
6.75k
    unsigned LowBit = mask & -mask;
6012
6.75k
    unsigned BitsAboveLowBit = 0xF & (-LowBit << 1);
6013
6.75k
    mask ^= BitsAboveLowBit;
6014
6.75k
  }
6015
6016
11.8k
  MCOperand_CreateImm0(Inst, (pred));
6017
11.8k
  MCOperand_CreateImm0(Inst, (mask));
6018
11.8k
  return S;
6019
11.8k
}
6020
6021
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
6022
                 uint64_t Address,
6023
                 const void *Decoder)
6024
3.26k
{
6025
3.26k
  DecodeStatus S = MCDisassembler_Success;
6026
6027
3.26k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6028
3.26k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6029
3.26k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6030
3.26k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6031
3.26k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6032
3.26k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6033
3.26k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6034
3.26k
  bool writeback = (W == 1) | (P == 0);
6035
6036
3.26k
  addr |= (U << 8) | (Rn << 9);
6037
6038
3.26k
  if (writeback && (Rn == Rt || Rn == Rt2))
6039
664
    Check(&S, MCDisassembler_SoftFail);
6040
3.26k
  if (Rt == Rt2)
6041
1.15k
    Check(&S, MCDisassembler_SoftFail);
6042
6043
  // Rt
6044
3.26k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6045
0
    return MCDisassembler_Fail;
6046
  // Rt2
6047
3.26k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6048
0
    return MCDisassembler_Fail;
6049
  // Writeback operand
6050
3.26k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6051
0
    return MCDisassembler_Fail;
6052
  // addr
6053
3.26k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6054
0
    return MCDisassembler_Fail;
6055
6056
3.26k
  return S;
6057
3.26k
}
6058
6059
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
6060
                 uint64_t Address,
6061
                 const void *Decoder)
6062
2.93k
{
6063
2.93k
  DecodeStatus S = MCDisassembler_Success;
6064
6065
2.93k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6066
2.93k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6067
2.93k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6068
2.93k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6069
2.93k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6070
2.93k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6071
2.93k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6072
2.93k
  bool writeback = (W == 1) | (P == 0);
6073
6074
2.93k
  addr |= (U << 8) | (Rn << 9);
6075
6076
2.93k
  if (writeback && (Rn == Rt || Rn == Rt2))
6077
1.56k
    Check(&S, MCDisassembler_SoftFail);
6078
6079
  // Writeback operand
6080
2.93k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6081
0
    return MCDisassembler_Fail;
6082
  // Rt
6083
2.93k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6084
0
    return MCDisassembler_Fail;
6085
  // Rt2
6086
2.93k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6087
0
    return MCDisassembler_Fail;
6088
  // addr
6089
2.93k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6090
0
    return MCDisassembler_Fail;
6091
6092
2.93k
  return S;
6093
2.93k
}
6094
6095
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn, uint64_t Address,
6096
        const void *Decoder)
6097
1.41k
{
6098
1.41k
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
6099
1.41k
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
6100
1.41k
  if (sign1 != sign2)
6101
1
    return MCDisassembler_Fail;
6102
1.41k
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
6103
1.41k
  CS_ASSERT(MCInst_getNumOperands(Inst) == 0 &&
6104
1.41k
      "We should receive an empty Inst");
6105
1.41k
  DecodeStatus S = DecoderGPRRegisterClass(Inst, Rd, Address, Decoder);
6106
6107
1.41k
  unsigned Val = fieldFromInstruction_4(Insn, 0, 8);
6108
1.41k
  Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
6109
1.41k
  Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
6110
  // If sign, then it is decreasing the address.
6111
1.41k
  if (sign1) {
6112
    // Following ARMv7 Architecture Manual, when the offset
6113
    // is zero, it is decoded as a subw, not as a adr.w
6114
960
    if (!Val) {
6115
424
      MCInst_setOpcode(Inst, (ARM_t2SUBri12));
6116
424
      MCOperand_CreateReg0(Inst, (ARM_PC));
6117
424
    } else
6118
536
      Val = -Val;
6119
960
  }
6120
1.41k
  MCOperand_CreateImm0(Inst, (Val));
6121
1.41k
  return S;
6122
1.41k
}
6123
6124
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
6125
                uint64_t Address,
6126
                const void *Decoder)
6127
959
{
6128
959
  DecodeStatus S = MCDisassembler_Success;
6129
6130
  // Shift of "asr #32" is not allowed in Thumb2 mode.
6131
959
  if (Val == 0x20)
6132
1
    S = MCDisassembler_Fail;
6133
959
  MCOperand_CreateImm0(Inst, (Val));
6134
959
  return S;
6135
959
}
6136
6137
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
6138
             const void *Decoder)
6139
1.16k
{
6140
1.16k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6141
1.16k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 0, 4);
6142
1.16k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6143
1.16k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
6144
6145
1.16k
  if (pred == 0xF)
6146
315
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
6147
6148
848
  DecodeStatus S = MCDisassembler_Success;
6149
6150
848
  if (Rt == Rn || Rn == Rt2)
6151
449
    S = MCDisassembler_SoftFail;
6152
6153
848
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6154
0
    return MCDisassembler_Fail;
6155
848
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
6156
0
    return MCDisassembler_Fail;
6157
848
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6158
0
    return MCDisassembler_Fail;
6159
848
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
6160
0
    return MCDisassembler_Fail;
6161
6162
848
  return S;
6163
848
}
6164
6165
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
6166
        const void *Decoder)
6167
1.68k
{
6168
1.68k
  bool hasFullFP16 =
6169
1.68k
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6170
6171
1.68k
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6172
1.68k
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6173
1.68k
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6174
1.68k
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6175
1.68k
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6176
1.68k
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6177
1.68k
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6178
6179
1.68k
  DecodeStatus S = MCDisassembler_Success;
6180
6181
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6182
1.68k
  if (!(imm & 0x38)) {
6183
988
    if (cmode == 0xF) {
6184
223
      if (op == 1)
6185
1
        return MCDisassembler_Fail;
6186
222
      MCInst_setOpcode(Inst, (ARM_VMOVv2f32));
6187
222
    }
6188
987
    if (hasFullFP16) {
6189
987
      if (cmode == 0xE) {
6190
0
        if (op == 1) {
6191
0
          MCInst_setOpcode(Inst, (ARM_VMOVv1i64));
6192
0
        } else {
6193
0
          MCInst_setOpcode(Inst, (ARM_VMOVv8i8));
6194
0
        }
6195
0
      }
6196
987
      if (cmode == 0xD) {
6197
175
        if (op == 1) {
6198
69
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6199
106
        } else {
6200
106
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6201
106
        }
6202
175
      }
6203
987
      if (cmode == 0xC) {
6204
590
        if (op == 1) {
6205
81
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6206
509
        } else {
6207
509
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6208
509
        }
6209
590
      }
6210
987
    }
6211
987
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6212
987
               Decoder);
6213
988
  }
6214
6215
698
  if (!(imm & 0x20))
6216
3
    return MCDisassembler_Fail;
6217
6218
695
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
6219
0
    return MCDisassembler_Fail;
6220
695
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6221
0
    return MCDisassembler_Fail;
6222
695
  MCOperand_CreateImm0(Inst, (64 - imm));
6223
6224
695
  return S;
6225
695
}
6226
6227
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
6228
        const void *Decoder)
6229
1.21k
{
6230
1.21k
  bool hasFullFP16 =
6231
1.21k
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6232
6233
1.21k
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6234
1.21k
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6235
1.21k
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6236
1.21k
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6237
1.21k
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6238
1.21k
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6239
1.21k
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6240
6241
1.21k
  DecodeStatus S = MCDisassembler_Success;
6242
6243
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6244
1.21k
  if (!(imm & 0x38)) {
6245
483
    if (cmode == 0xF) {
6246
217
      if (op == 1)
6247
7
        return MCDisassembler_Fail;
6248
210
      MCInst_setOpcode(Inst, (ARM_VMOVv4f32));
6249
210
    }
6250
476
    if (hasFullFP16) {
6251
476
      if (cmode == 0xE) {
6252
0
        if (op == 1) {
6253
0
          MCInst_setOpcode(Inst, (ARM_VMOVv2i64));
6254
0
        } else {
6255
0
          MCInst_setOpcode(Inst, (ARM_VMOVv16i8));
6256
0
        }
6257
0
      }
6258
476
      if (cmode == 0xD) {
6259
109
        if (op == 1) {
6260
37
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6261
72
        } else {
6262
72
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6263
72
        }
6264
109
      }
6265
476
      if (cmode == 0xC) {
6266
157
        if (op == 1) {
6267
122
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6268
122
        } else {
6269
35
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6270
35
        }
6271
157
      }
6272
476
    }
6273
476
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6274
476
               Decoder);
6275
483
  }
6276
6277
729
  if (!(imm & 0x20))
6278
9
    return MCDisassembler_Fail;
6279
6280
720
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
6281
3
    return MCDisassembler_Fail;
6282
717
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
6283
3
    return MCDisassembler_Fail;
6284
714
  MCOperand_CreateImm0(Inst, (64 - imm));
6285
6286
714
  return S;
6287
717
}
6288
6289
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
6290
                   unsigned Insn,
6291
                   uint64_t Address,
6292
                   const void *Decoder)
6293
513
{
6294
513
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6295
513
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6296
513
  unsigned Vn = (fieldFromInstruction_4(Insn, 16, 4) << 0);
6297
513
  Vn |= (fieldFromInstruction_4(Insn, 7, 1) << 4);
6298
513
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6299
513
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6300
513
  unsigned q = (fieldFromInstruction_4(Insn, 6, 1) << 0);
6301
513
  unsigned rotate = (fieldFromInstruction_4(Insn, 20, 2) << 0);
6302
6303
513
  DecodeStatus S = MCDisassembler_Success;
6304
6305
513
  typedef DecodeStatus (*DecoderFunction)(MCInst *Inst, unsigned RegNo,
6306
513
            uint64_t Address,
6307
513
            const void *Decoder);
6308
6309
513
  DecoderFunction DestRegDecoder = q ? DecodeQPRRegisterClass :
6310
513
               DecodeDPRRegisterClass;
6311
6312
513
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6313
1
    return MCDisassembler_Fail;
6314
512
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6315
0
    return MCDisassembler_Fail;
6316
512
  if (!Check(&S, DestRegDecoder(Inst, Vn, Address, Decoder)))
6317
6
    return MCDisassembler_Fail;
6318
506
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6319
0
    return MCDisassembler_Fail;
6320
  // The lane index does not have any bits in the encoding, because it can
6321
  // only be 0.
6322
506
  MCOperand_CreateImm0(Inst, (0));
6323
506
  MCOperand_CreateImm0(Inst, (rotate));
6324
6325
506
  return S;
6326
506
}
6327
6328
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
6329
            const void *Decoder)
6330
2.32k
{
6331
2.32k
  DecodeStatus S = MCDisassembler_Success;
6332
6333
2.32k
  unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
6334
2.32k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6335
2.32k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
6336
2.32k
  Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
6337
2.32k
  unsigned Cond = fieldFromInstruction_4(Val, 28, 4);
6338
6339
2.32k
  if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
6340
1.04k
    S = MCDisassembler_SoftFail;
6341
6342
2.32k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6343
0
    return MCDisassembler_Fail;
6344
2.32k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6345
0
    return MCDisassembler_Fail;
6346
2.32k
  if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
6347
0
    return MCDisassembler_Fail;
6348
2.32k
  if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
6349
0
    return MCDisassembler_Fail;
6350
2.32k
  if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
6351
1
    return MCDisassembler_Fail;
6352
6353
2.32k
  return S;
6354
2.32k
}
6355
6356
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
6357
              uint64_t Address,
6358
              const void *Decoder)
6359
896
{
6360
896
  DecodeStatus S = MCDisassembler_Success;
6361
6362
896
  unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
6363
896
  unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
6364
896
  unsigned cop = fieldFromInstruction_4(Val, 8, 4);
6365
896
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6366
896
  unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
6367
6368
896
  if ((cop & ~0x1) == 0xa)
6369
5
    return MCDisassembler_Fail;
6370
6371
891
  if (Rt == Rt2)
6372
141
    S = MCDisassembler_SoftFail;
6373
6374
  // We have to check if the instruction is MRRC2
6375
  // or MCRR2 when constructing the operands for
6376
  // Inst. Reason is because MRRC2 stores to two
6377
  // registers so its tablegen desc has two
6378
  // outputs whereas MCRR doesn't store to any
6379
  // registers so all of its operands are listed
6380
  // as inputs, therefore the operand order for
6381
  // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
6382
  // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
6383
6384
891
  if (MCInst_getOpcode(Inst) == ARM_MRRC2) {
6385
242
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6386
242
                Decoder)))
6387
0
      return MCDisassembler_Fail;
6388
242
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6389
242
                Decoder)))
6390
0
      return MCDisassembler_Fail;
6391
242
  }
6392
891
  MCOperand_CreateImm0(Inst, (cop));
6393
891
  MCOperand_CreateImm0(Inst, (opc1));
6394
891
  if (MCInst_getOpcode(Inst) == ARM_MCRR2) {
6395
649
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6396
649
                Decoder)))
6397
0
      return MCDisassembler_Fail;
6398
649
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6399
649
                Decoder)))
6400
0
      return MCDisassembler_Fail;
6401
649
  }
6402
891
  MCOperand_CreateImm0(Inst, (CRm));
6403
6404
891
  return S;
6405
891
}
6406
6407
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
6408
           uint64_t Address, const void *Decoder)
6409
2.53k
{
6410
2.53k
  DecodeStatus S = MCDisassembler_Success;
6411
6412
  // Add explicit operand for the destination sysreg, for cases where
6413
  // we have to model it for code generation purposes.
6414
2.53k
  switch (MCInst_getOpcode(Inst)) {
6415
161
  case ARM_VMSR_FPSCR_NZCVQC:
6416
161
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6417
161
    break;
6418
0
  case ARM_VMSR_P0:
6419
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6420
0
    break;
6421
2.53k
  }
6422
6423
2.53k
  if (MCInst_getOpcode(Inst) != ARM_FMSTAT) {
6424
2.45k
    unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6425
6426
2.45k
    if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb) &&
6427
1.73k
        !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) {
6428
1.16k
      if (Rt == 13 || Rt == 15)
6429
131
        S = MCDisassembler_SoftFail;
6430
1.16k
      Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address,
6431
1.16k
               Decoder));
6432
1.16k
    } else
6433
1.29k
      Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6434
1.29k
                   Decoder));
6435
2.45k
  }
6436
6437
  // Add explicit operand for the source sysreg, similarly to above.
6438
2.53k
  switch (MCInst_getOpcode(Inst)) {
6439
71
  case ARM_VMRS_FPSCR_NZCVQC:
6440
71
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6441
71
    break;
6442
0
  case ARM_VMRS_P0:
6443
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6444
0
    break;
6445
2.53k
  }
6446
6447
2.53k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb)) {
6448
1.73k
    MCOperand_CreateImm0(Inst, (ARMCC_AL));
6449
1.73k
    MCOperand_CreateReg0(Inst, (0));
6450
1.73k
  } else {
6451
796
    unsigned pred = fieldFromInstruction_4(Val, 28, 4);
6452
796
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
6453
796
                  Decoder)))
6454
2
      return MCDisassembler_Fail;
6455
796
  }
6456
6457
2.53k
  return S;
6458
2.53k
}
6459
6460
#define DEFINE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
6461
  static DecodeStatus CONCAT( \
6462
    DecodeBFLabelOperand, \
6463
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
6464
    MCInst * Inst, unsigned Val, uint64_t Address, \
6465
    const void *Decoder) \
6466
4.24k
  { \
6467
4.24k
    DecodeStatus S = MCDisassembler_Success; \
6468
4.24k
    if (Val == 0 && !zeroPermitted) \
6469
4.24k
      S = MCDisassembler_Fail; \
6470
4.24k
\
6471
4.24k
    uint64_t DecVal; \
6472
4.24k
    if (isSigned) \
6473
4.24k
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
4.24k
    else \
6475
4.24k
      DecVal = (Val << 1); \
6476
4.24k
\
6477
4.24k
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
4.24k
                true, 4, Inst, Decoder)) \
6479
4.24k
      MCOperand_CreateImm0(Inst, \
6480
4.24k
               (isNeg ? -DecVal : DecVal)); \
6481
4.24k
    return S; \
6482
4.24k
  }
6483
1.55k
DEFINE_DecodeBFLabelOperand(false, false, false, 4);
6484
502
DEFINE_DecodeBFLabelOperand(true, false, true, 18);
6485
360
DEFINE_DecodeBFLabelOperand(true, false, true, 12);
6486
622
DEFINE_DecodeBFLabelOperand(true, false, true, 16);
6487
257
DEFINE_DecodeBFLabelOperand(false, true, true, 11);
6488
947
DEFINE_DecodeBFLabelOperand(false, false, true, 11);
6489
6490
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned Val,
6491
                 uint64_t Address,
6492
                 const void *Decoder)
6493
360
{
6494
360
  uint64_t LocImm = MCOperand_getImm(MCInst_getOperand(Inst, (0)));
6495
360
  Val = LocImm + (2 << Val);
6496
360
  if (!tryAddingSymbolicOperand(Address, Address + Val + 4, true, 4, Inst,
6497
360
              Decoder))
6498
360
    MCOperand_CreateImm0(Inst, (Val));
6499
360
  return MCDisassembler_Success;
6500
360
}
6501
6502
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
6503
            uint64_t Address, const void *Decoder)
6504
2.72k
{
6505
2.72k
  if (Val >= ARMCC_AL) // also exclude the non-condition NV
6506
5
    return MCDisassembler_Fail;
6507
2.72k
  MCOperand_CreateImm0(Inst, (Val));
6508
2.72k
  return MCDisassembler_Success;
6509
2.72k
}
6510
6511
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
6512
         const void *Decoder)
6513
2.99k
{
6514
2.99k
  DecodeStatus S = MCDisassembler_Success;
6515
6516
2.99k
  if (MCInst_getOpcode(Inst) == ARM_MVE_LCTP)
6517
0
    return S;
6518
6519
2.99k
  unsigned Imm = fieldFromInstruction_4(Insn, 11, 1) |
6520
2.99k
           fieldFromInstruction_4(Insn, 1, 10) << 1;
6521
2.99k
  switch (MCInst_getOpcode(Inst)) {
6522
97
  case ARM_t2LEUpdate:
6523
167
  case ARM_MVE_LETP:
6524
167
    MCOperand_CreateReg0(Inst, (ARM_LR));
6525
167
    MCOperand_CreateReg0(Inst, (ARM_LR));
6526
    // fall through
6527
257
  case ARM_t2LE:
6528
257
    if (!Check(&S, CONCAT(DecodeBFLabelOperand,
6529
257
              CONCAT(false,
6530
257
               CONCAT(true, CONCAT(true, 11))))(
6531
257
               Inst, Imm, Address, Decoder)))
6532
0
      return MCDisassembler_Fail;
6533
257
    break;
6534
257
  case ARM_t2WLS:
6535
176
  case ARM_MVE_WLSTP_8:
6536
352
  case ARM_MVE_WLSTP_16:
6537
561
  case ARM_MVE_WLSTP_32:
6538
947
  case ARM_MVE_WLSTP_64:
6539
947
    MCOperand_CreateReg0(Inst, (ARM_LR));
6540
947
    if (!Check(&S,
6541
947
         DecoderGPRRegisterClass(
6542
947
           Inst, fieldFromInstruction_4(Insn, 16, 4),
6543
947
           Address, Decoder)) ||
6544
947
        !Check(&S, CONCAT(DecodeBFLabelOperand,
6545
947
              CONCAT(false,
6546
947
               CONCAT(false, CONCAT(true, 11))))(
6547
947
               Inst, Imm, Address, Decoder)))
6548
0
      return MCDisassembler_Fail;
6549
947
    break;
6550
947
  case ARM_t2DLS:
6551
907
  case ARM_MVE_DLSTP_8:
6552
1.53k
  case ARM_MVE_DLSTP_16:
6553
1.65k
  case ARM_MVE_DLSTP_32:
6554
1.79k
  case ARM_MVE_DLSTP_64: {
6555
1.79k
    unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6556
1.79k
    if (Rn == 0xF) {
6557
      // Enforce all the rest of the instruction bits in LCTP, which
6558
      // won't have been reliably checked based on LCTP's own tablegen
6559
      // record, because we came to this decode by a roundabout route.
6560
177
      uint32_t CanonicalLCTP = 0xF00FE001,
6561
177
         SBZMask = 0x00300FFE;
6562
177
      if ((Insn & ~SBZMask) != CanonicalLCTP)
6563
1
        return MCDisassembler_Fail; // a mandatory bit is wrong: hard
6564
          // fail
6565
176
      if (Insn != CanonicalLCTP)
6566
102
        Check(&S,
6567
102
              MCDisassembler_SoftFail); // an SBZ bit is wrong: soft fail
6568
6569
176
      MCInst_setOpcode(Inst, (ARM_MVE_LCTP));
6570
1.61k
    } else {
6571
1.61k
      MCOperand_CreateReg0(Inst, (ARM_LR));
6572
1.61k
      if (!Check(&S,
6573
1.61k
           DecoderGPRRegisterClass(
6574
1.61k
             Inst,
6575
1.61k
             fieldFromInstruction_4(Insn, 16, 4),
6576
1.61k
             Address, Decoder)))
6577
0
        return MCDisassembler_Fail;
6578
1.61k
    }
6579
1.79k
    break;
6580
1.79k
  }
6581
2.99k
  }
6582
2.99k
  return S;
6583
2.99k
}
6584
6585
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
6586
             uint64_t Address,
6587
             const void *Decoder)
6588
224
{
6589
224
  DecodeStatus S = MCDisassembler_Success;
6590
6591
224
  if (Val == 0)
6592
123
    Val = 32;
6593
6594
224
  MCOperand_CreateImm0(Inst, (Val));
6595
6596
224
  return S;
6597
224
}
6598
6599
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
6600
                 uint64_t Address,
6601
                 const void *Decoder)
6602
6.19k
{
6603
6.19k
  if ((RegNo) + 1 > 11)
6604
650
    return MCDisassembler_Fail;
6605
6606
5.54k
  unsigned Register = GPRDecoderTable[(RegNo) + 1];
6607
5.54k
  MCOperand_CreateReg0(Inst, (Register));
6608
5.54k
  return MCDisassembler_Success;
6609
6.19k
}
6610
6611
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
6612
            uint64_t Address,
6613
            const void *Decoder)
6614
9.76k
{
6615
9.76k
  if ((RegNo) > 14)
6616
0
    return MCDisassembler_Fail;
6617
6618
9.76k
  unsigned Register = GPRDecoderTable[(RegNo)];
6619
9.76k
  MCOperand_CreateReg0(Inst, (Register));
6620
9.76k
  return MCDisassembler_Success;
6621
9.76k
}
6622
6623
static DecodeStatus DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst,
6624
                  unsigned RegNo,
6625
                  uint64_t Address,
6626
                  const void *Decoder)
6627
0
{
6628
0
  if (RegNo == 15) {
6629
0
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
6630
0
    return MCDisassembler_Success;
6631
0
  }
6632
6633
0
  unsigned Register = GPRDecoderTable[RegNo];
6634
0
  MCOperand_CreateReg0(Inst, (Register));
6635
6636
0
  if (RegNo == 13)
6637
0
    return MCDisassembler_SoftFail;
6638
6639
0
  return MCDisassembler_Success;
6640
0
}
6641
6642
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
6643
          const void *Decoder)
6644
289
{
6645
289
  DecodeStatus S = MCDisassembler_Success;
6646
6647
289
  MCOperand_CreateImm0(Inst, (ARMCC_AL));
6648
289
  MCOperand_CreateReg0(Inst, (0));
6649
289
  if (MCInst_getOpcode(Inst) == ARM_VSCCLRMD) {
6650
73
    unsigned reglist = (fieldFromInstruction_4(Insn, 1, 7) << 1) |
6651
73
           (fieldFromInstruction_4(Insn, 12, 4) << 8) |
6652
73
           (fieldFromInstruction_4(Insn, 22, 1) << 12);
6653
73
    if (!Check(&S, DecodeDPRRegListOperand(Inst, reglist, Address,
6654
73
                   Decoder))) {
6655
0
      return MCDisassembler_Fail;
6656
0
    }
6657
216
  } else {
6658
216
    unsigned reglist = fieldFromInstruction_4(Insn, 0, 8) |
6659
216
           (fieldFromInstruction_4(Insn, 22, 1) << 8) |
6660
216
           (fieldFromInstruction_4(Insn, 12, 4) << 9);
6661
216
    if (!Check(&S, DecodeSPRRegListOperand(Inst, reglist, Address,
6662
216
                   Decoder))) {
6663
0
      return MCDisassembler_Fail;
6664
0
    }
6665
216
  }
6666
289
  MCOperand_CreateReg0(Inst, (ARM_VPR));
6667
6668
289
  return S;
6669
289
}
6670
6671
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6672
              uint64_t Address,
6673
              const void *Decoder)
6674
112k
{
6675
112k
  if (RegNo > 7)
6676
17.9k
    return MCDisassembler_Fail;
6677
6678
94.2k
  unsigned Register = QPRDecoderTable[RegNo];
6679
94.2k
  MCOperand_CreateReg0(Inst, (Register));
6680
94.2k
  return MCDisassembler_Success;
6681
112k
}
6682
6683
static const uint16_t QQPRDecoderTable[] = { ARM_Q0_Q1, ARM_Q1_Q2, ARM_Q2_Q3,
6684
               ARM_Q3_Q4, ARM_Q4_Q5, ARM_Q5_Q6,
6685
               ARM_Q6_Q7 };
6686
6687
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6688
               uint64_t Address,
6689
               const void *Decoder)
6690
2.04k
{
6691
2.04k
  if (RegNo > 6)
6692
430
    return MCDisassembler_Fail;
6693
6694
1.61k
  unsigned Register = QQPRDecoderTable[RegNo];
6695
1.61k
  MCOperand_CreateReg0(Inst, (Register));
6696
1.61k
  return MCDisassembler_Success;
6697
2.04k
}
6698
6699
static const uint16_t QQQQPRDecoderTable[] = { ARM_Q0_Q1_Q2_Q3, ARM_Q1_Q2_Q3_Q4,
6700
                 ARM_Q2_Q3_Q4_Q5, ARM_Q3_Q4_Q5_Q6,
6701
                 ARM_Q4_Q5_Q6_Q7 };
6702
6703
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6704
                 uint64_t Address,
6705
                 const void *Decoder)
6706
2.99k
{
6707
2.99k
  if (RegNo > 4)
6708
604
    return MCDisassembler_Fail;
6709
6710
2.39k
  unsigned Register = QQQQPRDecoderTable[RegNo];
6711
2.39k
  MCOperand_CreateReg0(Inst, (Register));
6712
2.39k
  return MCDisassembler_Success;
6713
2.99k
}
6714
6715
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
6716
           uint64_t Address, const void *Decoder)
6717
8.88k
{
6718
8.88k
  DecodeStatus S = MCDisassembler_Success;
6719
6720
  // Parse VPT mask and encode it in the MCInst as an immediate with the same
6721
  // format as the it_mask.  That is, from the second 'e|t' encode 'e' as 1
6722
  // and 't' as 0 and finish with a 1.
6723
8.88k
  unsigned Imm = 0;
6724
  // We always start with a 't'.
6725
8.88k
  unsigned CurBit = 0;
6726
31.3k
  for (int i = 3; i >= 0; --i) {
6727
    // If the bit we are looking at is not the same as last one, invert the
6728
    // CurBit, if it is the same leave it as is.
6729
31.3k
    CurBit ^= (Val >> i) & 1U;
6730
6731
    // Encode the CurBit at the right place in the immediate.
6732
31.3k
    Imm |= (CurBit << i);
6733
6734
    // If we are done, finish the encoding with a 1.
6735
31.3k
    if ((Val & ~(~0U << i)) == 0) {
6736
8.88k
      Imm |= 1U << i;
6737
8.88k
      break;
6738
8.88k
    }
6739
31.3k
  }
6740
6741
8.88k
  MCOperand_CreateImm0(Inst, (Imm));
6742
6743
8.88k
  return S;
6744
8.88k
}
6745
6746
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned RegNo,
6747
          uint64_t Address, const void *Decoder)
6748
8.13k
{
6749
  // The vpred_r operand type includes an MQPR register field derived
6750
  // from the encoding. But we don't actually want to add an operand
6751
  // to the MCInst at this stage, because AddThumbPredicate will do it
6752
  // later, and will infer the register number from the TIED_TO
6753
  // constraint. So this is a deliberately empty decoder method that
6754
  // will inhibit the auto-generated disassembly code from adding an
6755
  // operand at all.
6756
8.13k
  return MCDisassembler_Success;
6757
8.13k
}
6758
6759
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
6760
                  unsigned Val,
6761
                  uint64_t Address,
6762
                  const void *Decoder)
6763
2.96k
{
6764
2.96k
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_EQ : ARMCC_NE));
6765
2.96k
  return MCDisassembler_Success;
6766
2.96k
}
6767
6768
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
6769
                  unsigned Val,
6770
                  uint64_t Address,
6771
                  const void *Decoder)
6772
3.18k
{
6773
3.18k
  unsigned Code;
6774
3.18k
  switch (Val & 0x3) {
6775
439
  case 0:
6776
439
    Code = ARMCC_GE;
6777
439
    break;
6778
925
  case 1:
6779
925
    Code = ARMCC_LT;
6780
925
    break;
6781
535
  case 2:
6782
535
    Code = ARMCC_GT;
6783
535
    break;
6784
1.28k
  case 3:
6785
1.28k
    Code = ARMCC_LE;
6786
1.28k
    break;
6787
3.18k
  }
6788
3.18k
  MCOperand_CreateImm0(Inst, (Code));
6789
3.18k
  return MCDisassembler_Success;
6790
3.18k
}
6791
6792
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
6793
                  unsigned Val,
6794
                  uint64_t Address,
6795
                  const void *Decoder)
6796
2.96k
{
6797
2.96k
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_HS : ARMCC_HI));
6798
2.96k
  return MCDisassembler_Success;
6799
2.96k
}
6800
6801
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
6802
                   unsigned Val,
6803
                   uint64_t Address,
6804
                   const void *Decoder)
6805
3.89k
{
6806
3.89k
  unsigned Code;
6807
3.89k
  switch (Val) {
6808
579
  default:
6809
579
    return MCDisassembler_Fail;
6810
778
  case 0:
6811
778
    Code = ARMCC_EQ;
6812
778
    break;
6813
783
  case 1:
6814
783
    Code = ARMCC_NE;
6815
783
    break;
6816
151
  case 4:
6817
151
    Code = ARMCC_GE;
6818
151
    break;
6819
748
  case 5:
6820
748
    Code = ARMCC_LT;
6821
748
    break;
6822
746
  case 6:
6823
746
    Code = ARMCC_GT;
6824
746
    break;
6825
106
  case 7:
6826
106
    Code = ARMCC_LE;
6827
106
    break;
6828
3.89k
  }
6829
6830
3.31k
  MCOperand_CreateImm0(Inst, (Code));
6831
3.31k
  return MCDisassembler_Success;
6832
3.89k
}
6833
6834
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Val,
6835
           uint64_t Address, const void *Decoder)
6836
1.06k
{
6837
1.06k
  DecodeStatus S = MCDisassembler_Success;
6838
6839
1.06k
  unsigned DecodedVal = 64 - Val;
6840
6841
1.06k
  switch (MCInst_getOpcode(Inst)) {
6842
252
  case ARM_MVE_VCVTf16s16_fix:
6843
333
  case ARM_MVE_VCVTs16f16_fix:
6844
412
  case ARM_MVE_VCVTf16u16_fix:
6845
506
  case ARM_MVE_VCVTu16f16_fix:
6846
506
    if (DecodedVal > 16)
6847
0
      return MCDisassembler_Fail;
6848
506
    break;
6849
506
  case ARM_MVE_VCVTf32s32_fix:
6850
153
  case ARM_MVE_VCVTs32f32_fix:
6851
494
  case ARM_MVE_VCVTf32u32_fix:
6852
561
  case ARM_MVE_VCVTu32f32_fix:
6853
561
    if (DecodedVal > 32)
6854
0
      return MCDisassembler_Fail;
6855
561
    break;
6856
1.06k
  }
6857
6858
1.06k
  MCOperand_CreateImm0(Inst, (64 - Val));
6859
6860
1.06k
  return S;
6861
1.06k
}
6862
6863
static unsigned FixedRegForVSTRVLDR_SYSREG(unsigned Opcode)
6864
3.65k
{
6865
3.65k
  switch (Opcode) {
6866
0
  case ARM_VSTR_P0_off:
6867
0
  case ARM_VSTR_P0_pre:
6868
0
  case ARM_VSTR_P0_post:
6869
0
  case ARM_VLDR_P0_off:
6870
0
  case ARM_VLDR_P0_pre:
6871
0
  case ARM_VLDR_P0_post:
6872
0
    return ARM_P0;
6873
3.65k
  default:
6874
3.65k
    return 0;
6875
3.65k
  }
6876
3.65k
}
6877
6878
#define DEFINE_DecodeVSTRVLDR_SYSREG(Writeback) \
6879
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
6880
    MCInst * Inst, unsigned Val, uint64_t Address, \
6881
    const void *Decoder) \
6882
3.65k
  { \
6883
3.65k
    switch (MCInst_getOpcode(Inst)) { \
6884
156
    case ARM_VSTR_FPSCR_pre: \
6885
192
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
410
    case ARM_VLDR_FPSCR_pre: \
6887
511
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
789
    case ARM_VSTR_FPSCR_off: \
6889
923
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
989
    case ARM_VLDR_FPSCR_off: \
6891
1.02k
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
1.09k
    case ARM_VSTR_FPSCR_post: \
6893
1.17k
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
1.30k
    case ARM_VLDR_FPSCR_post: \
6895
1.37k
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
1.37k
\
6897
1.37k
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
1.37k
            ARM_HasMVEIntegerOps) && \
6899
1.37k
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
1.37k
            ARM_FeatureVFP2)) \
6901
1.37k
        return MCDisassembler_Fail; \
6902
3.65k
    } \
6903
3.65k
\
6904
3.65k
    DecodeStatus S = MCDisassembler_Success; \
6905
3.65k
    unsigned Sysreg = \
6906
3.65k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
3.65k
    if (Sysreg) \
6908
3.65k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
3.65k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
3.65k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
3.65k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
3.65k
        (Rn << 8); \
6913
3.65k
\
6914
3.65k
    if (Writeback) { \
6915
1.85k
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
1.85k
                 Inst, Rn, Address, Decoder))) \
6917
1.85k
        return MCDisassembler_Fail; \
6918
1.85k
    } \
6919
3.65k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
3.65k
                  Decoder))) \
6921
3.65k
      return MCDisassembler_Fail; \
6922
3.65k
\
6923
3.65k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
3.65k
    MCOperand_CreateReg0(Inst, (0)); \
6925
3.65k
\
6926
3.65k
    return S; \
6927
3.65k
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_0
Line
Count
Source
6882
1.79k
  { \
6883
1.79k
    switch (MCInst_getOpcode(Inst)) { \
6884
0
    case ARM_VSTR_FPSCR_pre: \
6885
0
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
0
    case ARM_VLDR_FPSCR_pre: \
6887
0
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
278
    case ARM_VSTR_FPSCR_off: \
6889
412
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
478
    case ARM_VLDR_FPSCR_off: \
6891
515
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
515
    case ARM_VSTR_FPSCR_post: \
6893
515
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
515
    case ARM_VLDR_FPSCR_post: \
6895
515
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
515
\
6897
515
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
515
            ARM_HasMVEIntegerOps) && \
6899
515
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
515
            ARM_FeatureVFP2)) \
6901
515
        return MCDisassembler_Fail; \
6902
1.79k
    } \
6903
1.79k
\
6904
1.79k
    DecodeStatus S = MCDisassembler_Success; \
6905
1.79k
    unsigned Sysreg = \
6906
1.79k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
1.79k
    if (Sysreg) \
6908
1.79k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
1.79k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
1.79k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
1.79k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
1.79k
        (Rn << 8); \
6913
1.79k
\
6914
1.79k
    if (Writeback) { \
6915
0
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
0
                 Inst, Rn, Address, Decoder))) \
6917
0
        return MCDisassembler_Fail; \
6918
0
    } \
6919
1.79k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
1.79k
                  Decoder))) \
6921
1.79k
      return MCDisassembler_Fail; \
6922
1.79k
\
6923
1.79k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
1.79k
    MCOperand_CreateReg0(Inst, (0)); \
6925
1.79k
\
6926
1.79k
    return S; \
6927
1.79k
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_1
Line
Count
Source
6882
1.85k
  { \
6883
1.85k
    switch (MCInst_getOpcode(Inst)) { \
6884
156
    case ARM_VSTR_FPSCR_pre: \
6885
192
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
410
    case ARM_VLDR_FPSCR_pre: \
6887
511
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
511
    case ARM_VSTR_FPSCR_off: \
6889
511
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
511
    case ARM_VLDR_FPSCR_off: \
6891
511
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
584
    case ARM_VSTR_FPSCR_post: \
6893
656
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
785
    case ARM_VLDR_FPSCR_post: \
6895
863
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
863
\
6897
863
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
863
            ARM_HasMVEIntegerOps) && \
6899
863
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
863
            ARM_FeatureVFP2)) \
6901
863
        return MCDisassembler_Fail; \
6902
1.85k
    } \
6903
1.85k
\
6904
1.85k
    DecodeStatus S = MCDisassembler_Success; \
6905
1.85k
    unsigned Sysreg = \
6906
1.85k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
1.85k
    if (Sysreg) \
6908
1.85k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
1.85k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
1.85k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
1.85k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
1.85k
        (Rn << 8); \
6913
1.85k
\
6914
1.85k
    if (Writeback) { \
6915
1.85k
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
1.85k
                 Inst, Rn, Address, Decoder))) \
6917
1.85k
        return MCDisassembler_Fail; \
6918
1.85k
    } \
6919
1.85k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
1.85k
                  Decoder))) \
6921
1.85k
      return MCDisassembler_Fail; \
6922
1.85k
\
6923
1.85k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
1.85k
    MCOperand_CreateReg0(Inst, (0)); \
6925
1.85k
\
6926
1.85k
    return S; \
6927
1.85k
  }
6928
DEFINE_DecodeVSTRVLDR_SYSREG(false);
6929
DEFINE_DecodeVSTRVLDR_SYSREG(true);
6930
6931
static inline DecodeStatus DecodeMVE_MEM_pre(MCInst *Inst, unsigned Val,
6932
               uint64_t Address,
6933
               const void *Decoder, unsigned Rn,
6934
               OperandDecoder RnDecoder,
6935
               OperandDecoder AddrDecoder)
6936
6.11k
{
6937
6.11k
  DecodeStatus S = MCDisassembler_Success;
6938
6939
6.11k
  unsigned Qd = fieldFromInstruction_4(Val, 13, 3);
6940
6.11k
  unsigned addr = fieldFromInstruction_4(Val, 0, 7) |
6941
6.11k
      (fieldFromInstruction_4(Val, 23, 1) << 7) | (Rn << 8);
6942
6943
6.11k
  if (!Check(&S, RnDecoder(Inst, Rn, Address, Decoder)))
6944
0
    return MCDisassembler_Fail;
6945
6.11k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
6946
0
    return MCDisassembler_Fail;
6947
6.11k
  if (!Check(&S, AddrDecoder(Inst, addr, Address, Decoder)))
6948
0
    return MCDisassembler_Fail;
6949
6950
6.11k
  return S;
6951
6.11k
}
6952
6953
#define DEFINE_DecodeMVE_MEM_1_pre(shift) \
6954
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
6955
    MCInst * Inst, unsigned Val, uint64_t Address, \
6956
    const void *Decoder) \
6957
1.27k
  { \
6958
1.27k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
1.27k
           fieldFromInstruction_4(Val, 16, 3), \
6960
1.27k
           DecodetGPRRegisterClass, \
6961
1.27k
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
1.27k
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_0
Line
Count
Source
6957
1.02k
  { \
6958
1.02k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
1.02k
           fieldFromInstruction_4(Val, 16, 3), \
6960
1.02k
           DecodetGPRRegisterClass, \
6961
1.02k
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
1.02k
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_1
Line
Count
Source
6957
246
  { \
6958
246
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
246
           fieldFromInstruction_4(Val, 16, 3), \
6960
246
           DecodetGPRRegisterClass, \
6961
246
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
246
  }
6963
DEFINE_DecodeMVE_MEM_1_pre(0);
6964
DEFINE_DecodeMVE_MEM_1_pre(1);
6965
6966
#define DEFINE_DecodeMVE_MEM_2_pre(shift) \
6967
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
6968
    MCInst * Inst, unsigned Val, uint64_t Address, \
6969
    const void *Decoder) \
6970
3.40k
  { \
6971
3.40k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
3.40k
           fieldFromInstruction_4(Val, 16, 4), \
6973
3.40k
           DecoderGPRRegisterClass, \
6974
3.40k
           CONCAT(DecodeT2AddrModeImm7, \
6975
3.40k
            CONCAT(shift, 1))); \
6976
3.40k
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_0
Line
Count
Source
6970
1.09k
  { \
6971
1.09k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
1.09k
           fieldFromInstruction_4(Val, 16, 4), \
6973
1.09k
           DecoderGPRRegisterClass, \
6974
1.09k
           CONCAT(DecodeT2AddrModeImm7, \
6975
1.09k
            CONCAT(shift, 1))); \
6976
1.09k
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_1
Line
Count
Source
6970
1.17k
  { \
6971
1.17k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
1.17k
           fieldFromInstruction_4(Val, 16, 4), \
6973
1.17k
           DecoderGPRRegisterClass, \
6974
1.17k
           CONCAT(DecodeT2AddrModeImm7, \
6975
1.17k
            CONCAT(shift, 1))); \
6976
1.17k
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_2
Line
Count
Source
6970
1.13k
  { \
6971
1.13k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
1.13k
           fieldFromInstruction_4(Val, 16, 4), \
6973
1.13k
           DecoderGPRRegisterClass, \
6974
1.13k
           CONCAT(DecodeT2AddrModeImm7, \
6975
1.13k
            CONCAT(shift, 1))); \
6976
1.13k
  }
6977
DEFINE_DecodeMVE_MEM_2_pre(0);
6978
DEFINE_DecodeMVE_MEM_2_pre(1);
6979
DEFINE_DecodeMVE_MEM_2_pre(2);
6980
6981
#define DEFINE_DecodeMVE_MEM_3_pre(shift) \
6982
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
6983
    MCInst * Inst, unsigned Val, uint64_t Address, \
6984
    const void *Decoder) \
6985
1.43k
  { \
6986
1.43k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
1.43k
           fieldFromInstruction_4(Val, 17, 3), \
6988
1.43k
           DecodeMQPRRegisterClass, \
6989
1.43k
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
1.43k
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_2
Line
Count
Source
6985
655
  { \
6986
655
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
655
           fieldFromInstruction_4(Val, 17, 3), \
6988
655
           DecodeMQPRRegisterClass, \
6989
655
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
655
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_3
Line
Count
Source
6985
779
  { \
6986
779
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
779
           fieldFromInstruction_4(Val, 17, 3), \
6988
779
           DecodeMQPRRegisterClass, \
6989
779
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
779
  }
6991
DEFINE_DecodeMVE_MEM_3_pre(2);
6992
DEFINE_DecodeMVE_MEM_3_pre(3);
6993
6994
#define DEFINE_DecodePowerTwoOperand(MinLog, MaxLog) \
6995
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
6996
           CONCAT(MinLog, MaxLog))( \
6997
    MCInst * Inst, unsigned Val, uint64_t Address, \
6998
    const void *Decoder) \
6999
1.53k
  { \
7000
1.53k
    DecodeStatus S = MCDisassembler_Success; \
7001
1.53k
\
7002
1.53k
    if (Val < MinLog || Val > MaxLog) \
7003
1.53k
      return MCDisassembler_Fail; \
7004
1.53k
\
7005
1.53k
    MCOperand_CreateImm0(Inst, (1LL << Val)); \
7006
1.53k
    return S; \
7007
1.53k
  }
7008
DEFINE_DecodePowerTwoOperand(0, 3);
7009
7010
#define DEFINE_DecodeMVEPairVectorIndexOperand(start) \
7011
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
7012
    MCInst * Inst, unsigned Val, uint64_t Address, \
7013
    const void *Decoder) \
7014
0
  { \
7015
0
    DecodeStatus S = MCDisassembler_Success; \
7016
0
\
7017
0
    MCOperand_CreateImm0(Inst, (start + Val)); \
7018
0
\
7019
0
    return S; \
7020
0
  }
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_2
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_0
7021
DEFINE_DecodeMVEPairVectorIndexOperand(2);
7022
DEFINE_DecodeMVEPairVectorIndexOperand(0);
7023
7024
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
7025
           uint64_t Address, const void *Decoder)
7026
0
{
7027
0
  DecodeStatus S = MCDisassembler_Success;
7028
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7029
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7030
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7031
0
           fieldFromInstruction_4(Insn, 13, 3));
7032
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7033
7034
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7035
0
    return MCDisassembler_Fail;
7036
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7037
0
    return MCDisassembler_Fail;
7038
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7039
0
    return MCDisassembler_Fail;
7040
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7041
0
            2)(Inst, index, Address, Decoder)))
7042
0
    return MCDisassembler_Fail;
7043
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7044
0
            0)(Inst, index, Address, Decoder)))
7045
0
    return MCDisassembler_Fail;
7046
7047
0
  return S;
7048
0
}
7049
7050
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
7051
           uint64_t Address, const void *Decoder)
7052
0
{
7053
0
  DecodeStatus S = MCDisassembler_Success;
7054
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7055
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7056
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7057
0
           fieldFromInstruction_4(Insn, 13, 3));
7058
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7059
7060
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7061
0
    return MCDisassembler_Fail;
7062
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7063
0
    return MCDisassembler_Fail;
7064
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7065
0
    return MCDisassembler_Fail;
7066
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7067
0
    return MCDisassembler_Fail;
7068
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7069
0
            2)(Inst, index, Address, Decoder)))
7070
0
    return MCDisassembler_Fail;
7071
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7072
0
            0)(Inst, index, Address, Decoder)))
7073
0
    return MCDisassembler_Fail;
7074
7075
0
  return S;
7076
0
}
7077
7078
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
7079
              uint64_t Address,
7080
              const void *Decoder)
7081
0
{
7082
0
  DecodeStatus S = MCDisassembler_Success;
7083
7084
0
  unsigned RdaLo = fieldFromInstruction_4(Insn, 17, 3) << 1;
7085
0
  unsigned RdaHi = fieldFromInstruction_4(Insn, 9, 3) << 1;
7086
0
  unsigned Rm = fieldFromInstruction_4(Insn, 12, 4);
7087
7088
0
  if (RdaHi == 14) {
7089
    // This value of RdaHi (really indicating pc, because RdaHi has to
7090
    // be an odd-numbered register, so the low bit will be set by the
7091
    // decode function below) indicates that we must decode as SQRSHR
7092
    // or UQRSHL, which both have a single Rda register field with all
7093
    // four bits.
7094
0
    unsigned Rda = fieldFromInstruction_4(Insn, 16, 4);
7095
7096
0
    switch (MCInst_getOpcode(Inst)) {
7097
0
    case ARM_MVE_ASRLr:
7098
0
    case ARM_MVE_SQRSHRL:
7099
0
      MCInst_setOpcode(Inst, (ARM_MVE_SQRSHR));
7100
0
      break;
7101
0
    case ARM_MVE_LSLLr:
7102
0
    case ARM_MVE_UQRSHLL:
7103
0
      MCInst_setOpcode(Inst, (ARM_MVE_UQRSHL));
7104
0
      break;
7105
0
    default:
7106
      // llvm_unreachable("Unexpected starting opcode!");
7107
0
      break;
7108
0
    }
7109
7110
    // Rda as output parameter
7111
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7112
0
                   Decoder)))
7113
0
      return MCDisassembler_Fail;
7114
7115
    // Rda again as input parameter
7116
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7117
0
                   Decoder)))
7118
0
      return MCDisassembler_Fail;
7119
7120
    // Rm, the amount to shift by
7121
0
    if (!Check(&S,
7122
0
         DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7123
0
      return MCDisassembler_Fail;
7124
7125
0
    if (fieldFromInstruction_4(Insn, 6, 3) != 4)
7126
0
      return MCDisassembler_SoftFail;
7127
7128
0
    if (Rda == Rm)
7129
0
      return MCDisassembler_SoftFail;
7130
7131
0
    return S;
7132
0
  }
7133
7134
  // Otherwise, we decode as whichever opcode our caller has already
7135
  // put into Inst. Those all look the same:
7136
7137
  // RdaLo,RdaHi as output parameters
7138
0
  if (!Check(&S,
7139
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7140
0
    return MCDisassembler_Fail;
7141
0
  if (!Check(&S,
7142
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7143
0
    return MCDisassembler_Fail;
7144
7145
  // RdaLo,RdaHi again as input parameters
7146
0
  if (!Check(&S,
7147
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7148
0
    return MCDisassembler_Fail;
7149
0
  if (!Check(&S,
7150
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7151
0
    return MCDisassembler_Fail;
7152
7153
  // Rm, the amount to shift by
7154
0
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7155
0
    return MCDisassembler_Fail;
7156
7157
0
  if (MCInst_getOpcode(Inst) == ARM_MVE_SQRSHRL ||
7158
0
      MCInst_getOpcode(Inst) == ARM_MVE_UQRSHLL) {
7159
0
    unsigned Saturate = fieldFromInstruction_4(Insn, 7, 1);
7160
    // Saturate, the bit position for saturation
7161
0
    MCOperand_CreateImm0(Inst, (Saturate));
7162
0
  }
7163
7164
0
  return S;
7165
0
}
7166
7167
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
7168
              uint64_t Address, const void *Decoder)
7169
1.50k
{
7170
1.50k
  DecodeStatus S = MCDisassembler_Success;
7171
1.50k
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7172
1.50k
           fieldFromInstruction_4(Insn, 13, 3));
7173
1.50k
  unsigned Qm = ((fieldFromInstruction_4(Insn, 5, 1) << 3) |
7174
1.50k
           fieldFromInstruction_4(Insn, 1, 3));
7175
1.50k
  unsigned imm6 = fieldFromInstruction_4(Insn, 16, 6);
7176
7177
1.50k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7178
352
    return MCDisassembler_Fail;
7179
1.15k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
7180
85
    return MCDisassembler_Fail;
7181
1.06k
  if (!Check(&S, DecodeVCVTImmOperand(Inst, imm6, Address, Decoder)))
7182
0
    return MCDisassembler_Fail;
7183
7184
1.06k
  return S;
7185
1.06k
}
7186
7187
#define DEFINE_DecodeMVEVCMP(scalar, predicate_decoder) \
7188
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
7189
           CONCAT(scalar, predicate_decoder))( \
7190
    MCInst * Inst, unsigned Insn, uint64_t Address, \
7191
    const void *Decoder) \
7192
5.91k
  { \
7193
5.91k
    DecodeStatus S = MCDisassembler_Success; \
7194
5.91k
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
5.91k
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
5.91k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
5.91k
                   Decoder))) \
7198
5.91k
      return MCDisassembler_Fail; \
7199
5.91k
\
7200
5.91k
    unsigned fc; \
7201
5.91k
\
7202
5.91k
    if (scalar) { \
7203
3.34k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
3.34k
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
3.34k
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
3.34k
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
3.34k
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
3.34k
                 Inst, Rm, Address, Decoder))) \
7209
3.34k
        return MCDisassembler_Fail; \
7210
3.34k
    } else { \
7211
2.57k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
2.57k
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
2.57k
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
2.57k
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
2.57k
                << 4 | \
7216
2.57k
              fieldFromInstruction_4(Insn, 1, 3); \
7217
2.57k
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
2.57k
                 Inst, Qm, Address, Decoder))) \
7219
2.57k
        return MCDisassembler_Fail; \
7220
2.57k
    } \
7221
5.91k
\
7222
5.91k
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
4.99k
      return MCDisassembler_Fail; \
7224
4.99k
\
7225
4.99k
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
4.68k
    MCOperand_CreateReg0(Inst, (0)); \
7227
4.68k
    MCOperand_CreateImm0(Inst, (0)); \
7228
4.68k
\
7229
4.68k
    return S; \
7230
4.99k
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
638
  { \
7193
638
    DecodeStatus S = MCDisassembler_Success; \
7194
638
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
638
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
638
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
638
                   Decoder))) \
7198
638
      return MCDisassembler_Fail; \
7199
638
\
7200
638
    unsigned fc; \
7201
638
\
7202
638
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
638
    } else { \
7211
638
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
638
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
638
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
638
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
638
                << 4 | \
7216
638
              fieldFromInstruction_4(Insn, 1, 3); \
7217
638
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
638
                 Inst, Qm, Address, Decoder))) \
7219
638
        return MCDisassembler_Fail; \
7220
638
    } \
7221
638
\
7222
638
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
331
      return MCDisassembler_Fail; \
7224
331
\
7225
331
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
331
    MCOperand_CreateReg0(Inst, (0)); \
7227
331
    MCOperand_CreateImm0(Inst, (0)); \
7228
331
\
7229
331
    return S; \
7230
331
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
461
  { \
7193
461
    DecodeStatus S = MCDisassembler_Success; \
7194
461
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
461
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
461
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
461
                   Decoder))) \
7198
461
      return MCDisassembler_Fail; \
7199
461
\
7200
461
    unsigned fc; \
7201
461
\
7202
461
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
461
    } else { \
7211
461
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
461
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
461
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
461
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
461
                << 4 | \
7216
461
              fieldFromInstruction_4(Insn, 1, 3); \
7217
461
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
461
                 Inst, Qm, Address, Decoder))) \
7219
461
        return MCDisassembler_Fail; \
7220
461
    } \
7221
461
\
7222
461
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
249
      return MCDisassembler_Fail; \
7224
249
\
7225
249
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
249
    MCOperand_CreateReg0(Inst, (0)); \
7227
249
    MCOperand_CreateImm0(Inst, (0)); \
7228
249
\
7229
249
    return S; \
7230
249
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
650
  { \
7193
650
    DecodeStatus S = MCDisassembler_Success; \
7194
650
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
650
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
650
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
650
                   Decoder))) \
7198
650
      return MCDisassembler_Fail; \
7199
650
\
7200
650
    unsigned fc; \
7201
650
\
7202
650
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
650
    } else { \
7211
650
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
650
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
650
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
650
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
650
                << 4 | \
7216
650
              fieldFromInstruction_4(Insn, 1, 3); \
7217
650
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
650
                 Inst, Qm, Address, Decoder))) \
7219
650
        return MCDisassembler_Fail; \
7220
650
    } \
7221
650
\
7222
650
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
347
      return MCDisassembler_Fail; \
7224
347
\
7225
347
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
347
    MCOperand_CreateReg0(Inst, (0)); \
7227
347
    MCOperand_CreateImm0(Inst, (0)); \
7228
347
\
7229
347
    return S; \
7230
347
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
1.14k
  { \
7193
1.14k
    DecodeStatus S = MCDisassembler_Success; \
7194
1.14k
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
1.14k
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
1.14k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
1.14k
                   Decoder))) \
7198
1.14k
      return MCDisassembler_Fail; \
7199
1.14k
\
7200
1.14k
    unsigned fc; \
7201
1.14k
\
7202
1.14k
    if (scalar) { \
7203
1.14k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
1.14k
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
1.14k
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
1.14k
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
1.14k
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
1.14k
                 Inst, Rm, Address, Decoder))) \
7209
1.14k
        return MCDisassembler_Fail; \
7210
1.14k
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
1.14k
\
7222
1.14k
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
1.14k
      return MCDisassembler_Fail; \
7224
1.14k
\
7225
1.14k
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
1.14k
    MCOperand_CreateReg0(Inst, (0)); \
7227
1.14k
    MCOperand_CreateImm0(Inst, (0)); \
7228
1.14k
\
7229
1.14k
    return S; \
7230
1.14k
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
290
  { \
7193
290
    DecodeStatus S = MCDisassembler_Success; \
7194
290
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
290
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
290
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
290
                   Decoder))) \
7198
290
      return MCDisassembler_Fail; \
7199
290
\
7200
290
    unsigned fc; \
7201
290
\
7202
290
    if (scalar) { \
7203
290
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
290
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
290
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
290
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
290
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
290
                 Inst, Rm, Address, Decoder))) \
7209
290
        return MCDisassembler_Fail; \
7210
290
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
290
\
7222
290
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
290
      return MCDisassembler_Fail; \
7224
290
\
7225
290
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
290
    MCOperand_CreateReg0(Inst, (0)); \
7227
290
    MCOperand_CreateImm0(Inst, (0)); \
7228
290
\
7229
290
    return S; \
7230
290
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
876
  { \
7193
876
    DecodeStatus S = MCDisassembler_Success; \
7194
876
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
876
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
876
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
876
                   Decoder))) \
7198
876
      return MCDisassembler_Fail; \
7199
876
\
7200
876
    unsigned fc; \
7201
876
\
7202
876
    if (scalar) { \
7203
876
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
876
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
876
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
876
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
876
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
876
                 Inst, Rm, Address, Decoder))) \
7209
876
        return MCDisassembler_Fail; \
7210
876
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
876
\
7222
876
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
876
      return MCDisassembler_Fail; \
7224
876
\
7225
876
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
876
    MCOperand_CreateReg0(Inst, (0)); \
7227
876
    MCOperand_CreateImm0(Inst, (0)); \
7228
876
\
7229
876
    return S; \
7230
876
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
822
  { \
7193
822
    DecodeStatus S = MCDisassembler_Success; \
7194
822
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
822
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
822
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
822
                   Decoder))) \
7198
822
      return MCDisassembler_Fail; \
7199
822
\
7200
822
    unsigned fc; \
7201
822
\
7202
822
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
822
    } else { \
7211
822
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
822
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
822
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
822
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
822
                << 4 | \
7216
822
              fieldFromInstruction_4(Insn, 1, 3); \
7217
822
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
822
                 Inst, Qm, Address, Decoder))) \
7219
822
        return MCDisassembler_Fail; \
7220
822
    } \
7221
822
\
7222
822
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
729
      return MCDisassembler_Fail; \
7224
729
\
7225
729
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
640
    MCOperand_CreateReg0(Inst, (0)); \
7227
640
    MCOperand_CreateImm0(Inst, (0)); \
7228
640
\
7229
640
    return S; \
7230
729
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
1.03k
  { \
7193
1.03k
    DecodeStatus S = MCDisassembler_Success; \
7194
1.03k
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
1.03k
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
1.03k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
1.03k
                   Decoder))) \
7198
1.03k
      return MCDisassembler_Fail; \
7199
1.03k
\
7200
1.03k
    unsigned fc; \
7201
1.03k
\
7202
1.03k
    if (scalar) { \
7203
1.03k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
1.03k
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
1.03k
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
1.03k
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
1.03k
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
1.03k
                 Inst, Rm, Address, Decoder))) \
7209
1.03k
        return MCDisassembler_Fail; \
7210
1.03k
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
1.03k
\
7222
1.03k
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
1.03k
      return MCDisassembler_Fail; \
7224
1.03k
\
7225
1.03k
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
810
    MCOperand_CreateReg0(Inst, (0)); \
7227
810
    MCOperand_CreateImm0(Inst, (0)); \
7228
810
\
7229
810
    return S; \
7230
1.03k
  }
7231
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
7232
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
7233
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
7234
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
7235
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
7236
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
7237
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
7238
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
7239
7240
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
7241
          const void *Decoder)
7242
250
{
7243
250
  DecodeStatus S = MCDisassembler_Success;
7244
250
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7245
250
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7246
250
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
7247
0
    return MCDisassembler_Fail;
7248
250
  return S;
7249
250
}
7250
7251
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
7252
           uint64_t Address, const void *Decoder)
7253
141
{
7254
141
  DecodeStatus S = MCDisassembler_Success;
7255
141
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7256
141
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7257
141
  return S;
7258
141
}
7259
7260
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
7261
          uint64_t Address, const void *Decoder)
7262
751
{
7263
751
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
7264
751
  const unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7265
751
  const unsigned Imm12 = fieldFromInstruction_4(Insn, 26, 1) << 11 |
7266
751
             fieldFromInstruction_4(Insn, 12, 3) << 8 |
7267
751
             fieldFromInstruction_4(Insn, 0, 8);
7268
751
  const unsigned TypeT3 = fieldFromInstruction_4(Insn, 25, 1);
7269
751
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
7270
751
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
7271
751
  unsigned S = fieldFromInstruction_4(Insn, 20, 1);
7272
751
  if (sign1 != sign2)
7273
0
    return MCDisassembler_Fail;
7274
7275
  // T3 does a zext of imm12, where T2 does a ThumbExpandImm (T2SOImm)
7276
751
  DecodeStatus DS = MCDisassembler_Success;
7277
751
  if ((!Check(&DS, DecodeGPRspRegisterClass(Inst, Rd, Address,
7278
751
              Decoder))) || // dst
7279
751
      (!Check(&DS, DecodeGPRspRegisterClass(Inst, Rn, Address, Decoder))))
7280
0
    return MCDisassembler_Fail;
7281
751
  if (TypeT3) {
7282
223
    MCInst_setOpcode(Inst,
7283
223
         (sign1 ? ARM_t2SUBspImm12 : ARM_t2ADDspImm12));
7284
223
    MCOperand_CreateImm0(Inst, (Imm12)); // zext imm12
7285
528
  } else {
7286
528
    MCInst_setOpcode(Inst,
7287
528
         (sign1 ? ARM_t2SUBspImm : ARM_t2ADDspImm));
7288
528
    if (!Check(&DS, DecodeT2SOImm(Inst, Imm12, Address,
7289
528
                Decoder))) // imm12
7290
0
      return MCDisassembler_Fail;
7291
528
    if (!Check(&DS, DecodeCCOutOperand(Inst, S, Address,
7292
528
               Decoder))) // cc_out
7293
0
      return MCDisassembler_Fail;
7294
528
  }
7295
7296
751
  return DS;
7297
751
}
7298
7299
DecodeStatus ARM_LLVM_getInstruction(csh handle, const uint8_t *code,
7300
             size_t code_len, MCInst *instr,
7301
             uint16_t *size, uint64_t address,
7302
             void *info)
7303
1.16M
{
7304
1.16M
  return getInstruction(handle, code, code_len, instr, size, address,
7305
1.16M
            info);
7306
1.16M
}