Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMMapping.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
3
/*    Rot127 <unisono@quyllur.org>, 2022-2023 */
4
5
#ifdef CAPSTONE_HAS_ARM
6
7
#include <stdio.h>
8
#include <string.h>
9
10
#include "capstone/arm.h"
11
#include "capstone/capstone.h"
12
13
#include "../../Mapping.h"
14
#include "../../MCDisassembler.h"
15
#include "../../cs_priv.h"
16
#include "../../cs_simple_types.h"
17
18
#include "ARMAddressingModes.h"
19
#include "ARMDisassemblerExtension.h"
20
#include "ARMBaseInfo.h"
21
#include "ARMLinkage.h"
22
#include "ARMInstPrinter.h"
23
#include "ARMMapping.h"
24
25
static const name_map insn_alias_mnem_map[] = {
26
#include "ARMGenCSAliasMnemMap.inc"
27
  { ARM_INS_ALIAS_ASR, "asr" },    { ARM_INS_ALIAS_LSL, "lsl" },
28
  { ARM_INS_ALIAS_LSR, "lsr" },    { ARM_INS_ALIAS_ROR, "ror" },
29
  { ARM_INS_ALIAS_RRX, "rrx" },    { ARM_INS_ALIAS_UXTW, "uxtw" },
30
  { ARM_INS_ALIAS_LDM, "ldm" },    { ARM_INS_ALIAS_POP, "pop" },
31
  { ARM_INS_ALIAS_PUSH, "push" },    { ARM_INS_ALIAS_POPW, "pop.w" },
32
  { ARM_INS_ALIAS_PUSHW, "push.w" }, { ARM_INS_ALIAS_VPOP, "vpop" },
33
  { ARM_INS_ALIAS_VPUSH, "vpush" },  { ARM_INS_ALIAS_END, NULL }
34
};
35
36
static const char *get_custom_reg_alias(unsigned reg)
37
750k
{
38
750k
  switch (reg) {
39
3.49k
  case ARM_REG_R9:
40
3.49k
    return "sb";
41
2.97k
  case ARM_REG_R10:
42
2.97k
    return "sl";
43
2.67k
  case ARM_REG_R11:
44
2.67k
    return "fp";
45
6.15k
  case ARM_REG_R12:
46
6.15k
    return "ip";
47
45.3k
  case ARM_REG_R13:
48
45.3k
    return "sp";
49
12.6k
  case ARM_REG_R14:
50
12.6k
    return "lr";
51
8.70k
  case ARM_REG_R15:
52
8.70k
    return "pc";
53
750k
  }
54
668k
  return NULL;
55
750k
}
56
57
const char *ARM_reg_name(csh handle, unsigned int reg)
58
750k
{
59
750k
  int syntax_opt = ((cs_struct *)(uintptr_t)handle)->syntax;
60
750k
  const char *alias = get_custom_reg_alias(reg);
61
750k
  if ((syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS) && alias)
62
0
    return alias;
63
64
750k
  if (reg == ARM_REG_INVALID || reg >= ARM_REG_ENDING) {
65
    // This might be a system register or banked register encoding.
66
    // Note: The system and banked register encodings can overlap.
67
    // So this might return a system register name although a
68
    // banked register name is expected.
69
0
    const ARMSysReg_MClassSysReg *sys_reg =
70
0
      ARMSysReg_lookupMClassSysRegByEncoding(reg);
71
0
    if (sys_reg)
72
0
      return sys_reg->Name;
73
0
    const ARMBankedReg_BankedReg *banked_reg =
74
0
      ARMBankedReg_lookupBankedRegByEncoding(reg);
75
0
    if (banked_reg)
76
0
      return banked_reg->Name;
77
0
  }
78
79
750k
  if (syntax_opt & CS_OPT_SYNTAX_NOREGNAME) {
80
0
    return ARM_LLVM_getRegisterName(reg, ARM_NoRegAltName);
81
0
  }
82
750k
  return ARM_LLVM_getRegisterName(reg, ARM_RegNamesRaw);
83
750k
}
84
85
const insn_map arm_insns[] = {
86
#include "ARMGenCSMappingInsn.inc"
87
};
88
89
void ARM_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)
90
1.16M
{
91
  // Not used by ARM. Information is set after disassembly.
92
1.16M
}
93
94
/// Patches the register names with Capstone specific alias.
95
/// Those are common alias for registers (e.g. r15 = pc)
96
/// which are not set in LLVM.
97
static void patch_cs_reg_alias(char *asm_str)
98
0
{
99
0
  char *r9 = strstr(asm_str, "r9");
100
0
  while (r9) {
101
0
    r9[0] = 's';
102
0
    r9[1] = 'b';
103
0
    r9 = strstr(asm_str, "r9");
104
0
  }
105
0
  char *r10 = strstr(asm_str, "r10");
106
0
  while (r10) {
107
0
    r10[0] = 's';
108
0
    r10[1] = 'l';
109
0
    memmove(r10 + 2, r10 + 3, strlen(r10 + 3));
110
0
    asm_str[strlen(asm_str) - 1] = '\0';
111
0
    r10 = strstr(asm_str, "r10");
112
0
  }
113
0
  char *r11 = strstr(asm_str, "r11");
114
0
  while (r11) {
115
0
    r11[0] = 'f';
116
0
    r11[1] = 'p';
117
0
    memmove(r11 + 2, r11 + 3, strlen(r11 + 3));
118
0
    asm_str[strlen(asm_str) - 1] = '\0';
119
0
    r11 = strstr(asm_str, "r11");
120
0
  }
121
0
  char *r12 = strstr(asm_str, "r12");
122
0
  while (r12) {
123
0
    r12[0] = 'i';
124
0
    r12[1] = 'p';
125
0
    memmove(r12 + 2, r12 + 3, strlen(r12 + 3));
126
0
    asm_str[strlen(asm_str) - 1] = '\0';
127
0
    r12 = strstr(asm_str, "r12");
128
0
  }
129
0
  char *r13 = strstr(asm_str, "r13");
130
0
  while (r13) {
131
0
    r13[0] = 's';
132
0
    r13[1] = 'p';
133
0
    memmove(r13 + 2, r13 + 3, strlen(r13 + 3));
134
0
    asm_str[strlen(asm_str) - 1] = '\0';
135
0
    r13 = strstr(asm_str, "r13");
136
0
  }
137
0
  char *r14 = strstr(asm_str, "r14");
138
0
  while (r14) {
139
0
    r14[0] = 'l';
140
0
    r14[1] = 'r';
141
0
    memmove(r14 + 2, r14 + 3, strlen(r14 + 3));
142
0
    asm_str[strlen(asm_str) - 1] = '\0';
143
0
    r14 = strstr(asm_str, "r14");
144
0
  }
145
0
  char *r15 = strstr(asm_str, "r15");
146
0
  while (r15) {
147
0
    r15[0] = 'p';
148
0
    r15[1] = 'c';
149
0
    memmove(r15 + 2, r15 + 3, strlen(r15 + 3));
150
0
    asm_str[strlen(asm_str) - 1] = '\0';
151
0
    r15 = strstr(asm_str, "r15");
152
0
  }
153
0
}
154
155
/// Check if PC is updated from stack. Those POP instructions
156
/// are considered of group RETURN.
157
static void check_pop_return(MCInst *MI)
158
1.16M
{
159
1.16M
  if (!MI->flat_insn->detail)
160
0
    return;
161
1.16M
  if (MI->flat_insn->id != ARM_INS_POP &&
162
1.15M
      MI->flat_insn->alias_id != ARM_INS_ALIAS_POP) {
163
1.15M
    return;
164
1.15M
  }
165
29.4k
  for (size_t i = 0; i < ARM_get_detail(MI)->op_count; ++i) {
166
26.9k
    cs_arm_op *op = &ARM_get_detail(MI)->operands[i];
167
26.9k
    if (op->type == ARM_OP_REG && op->reg == ARM_REG_PC) {
168
2.52k
      add_group(MI, ARM_GRP_RET);
169
2.52k
      return;
170
2.52k
    }
171
26.9k
  }
172
5.03k
}
173
174
/// Check if PC is directly written.Those instructions
175
/// are considered of group BRANCH.
176
static void check_writes_to_pc(MCInst *MI)
177
1.16M
{
178
1.16M
  if (!MI->flat_insn->detail)
179
0
    return;
180
4.14M
  for (size_t i = 0; i < ARM_get_detail(MI)->op_count; ++i) {
181
3.00M
    cs_arm_op *op = &ARM_get_detail(MI)->operands[i];
182
3.00M
    if (op->type == ARM_OP_REG && op->reg == ARM_REG_PC &&
183
46.0k
        (op->access & CS_AC_WRITE)) {
184
20.6k
      add_group(MI, ARM_GRP_JUMP);
185
20.6k
      return;
186
20.6k
    }
187
3.00M
  }
188
1.16M
}
189
190
/// Adds group to the instruction which are not defined in LLVM.
191
static void ARM_add_cs_groups(MCInst *MI)
192
1.16M
{
193
1.16M
  if (!MI->flat_insn->detail)
194
0
    return;
195
1.16M
  check_pop_return(MI);
196
1.16M
  check_writes_to_pc(MI);
197
1.16M
  unsigned Opcode = MI->flat_insn->id;
198
1.16M
  switch (Opcode) {
199
1.11M
  default:
200
1.11M
    return;
201
1.11M
  case ARM_INS_SVC:
202
7.63k
    add_group(MI, ARM_GRP_INT);
203
7.63k
    break;
204
13.4k
  case ARM_INS_CDP:
205
27.1k
  case ARM_INS_CDP2:
206
29.1k
  case ARM_INS_MCR:
207
31.1k
  case ARM_INS_MCR2:
208
32.2k
  case ARM_INS_MCRR:
209
33.6k
  case ARM_INS_MCRR2:
210
35.4k
  case ARM_INS_MRC:
211
37.7k
  case ARM_INS_MRC2:
212
37.8k
  case ARM_INS_SMC:
213
37.8k
    add_group(MI, ARM_GRP_PRIVILEGE);
214
37.8k
    break;
215
1.16M
  }
216
1.16M
}
217
218
static void add_alias_details(MCInst *MI)
219
24.6k
{
220
24.6k
  if (!detail_is_set(MI))
221
0
    return;
222
24.6k
  switch (MI->flat_insn->alias_id) {
223
8.60k
  default:
224
8.60k
    return;
225
8.60k
  case ARM_INS_ALIAS_POP:
226
    // Doesn't get set because memop is not printed.
227
578
    if (ARM_get_detail(MI)->op_count == 1) {
228
137
      CS_ASSERT_RET(
229
137
        MI->flat_insn->usesAliasDetails &&
230
137
        "Not valid assumption for non alias details.");
231
      // Only single register pop is post-indexed
232
      // Assumes only alias details are passed here.
233
137
      ARM_get_detail(MI)->post_index = true;
234
137
    }
235
    // fallthrough
236
656
  case ARM_INS_ALIAS_PUSH:
237
768
  case ARM_INS_ALIAS_VPUSH:
238
881
  case ARM_INS_ALIAS_VPOP:
239
881
    map_add_implicit_read(MI, ARM_REG_SP);
240
881
    map_add_implicit_write(MI, ARM_REG_SP);
241
881
    break;
242
14.4k
  case ARM_INS_ALIAS_LDM: {
243
14.4k
    bool Writeback = true;
244
14.4k
    unsigned BaseReg = MCInst_getOpVal(MI, 0);
245
80.0k
    for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) {
246
65.6k
      if (MCInst_getOpVal(MI, i) == BaseReg)
247
7.83k
        Writeback = false;
248
65.6k
    }
249
14.4k
    if (Writeback && detail_is_set(MI)) {
250
6.58k
      ARM_get_detail(MI)->operands[0].access |= CS_AC_WRITE;
251
6.58k
      MI->flat_insn->detail->writeback = true;
252
6.58k
    }
253
14.4k
    break;
254
768
  }
255
39
  case ARM_INS_ALIAS_ASR:
256
111
  case ARM_INS_ALIAS_LSL:
257
465
  case ARM_INS_ALIAS_LSR:
258
776
  case ARM_INS_ALIAS_ROR: {
259
776
    unsigned shift_value = 0;
260
776
    arm_shifter shift_type = ARM_SFT_INVALID;
261
776
    switch (MCInst_getOpcode(MI)) {
262
0
    default:
263
0
      CS_ASSERT_RET(0 &&
264
0
              "ASR, LSL, LSR, ROR alias not handled");
265
0
      return;
266
564
    case ARM_MOVsi: {
267
564
      MCOperand *MO2 = MCInst_getOperand(MI, 2);
268
564
      shift_type = (arm_shifter)ARM_AM_getSORegShOp(
269
564
        MCOperand_getImm(MO2));
270
271
564
      if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) ==
272
564
          ARM_AM_rrx) {
273
0
        break;
274
0
      }
275
564
      shift_value = translateShiftImm(
276
564
        ARM_AM_getSORegOffset(MCOperand_getImm(MO2)));
277
564
      ARM_insert_detail_op_imm_at(MI, -1, shift_value,
278
564
                CS_AC_READ);
279
564
      break;
280
564
    }
281
212
    case ARM_MOVsr: {
282
212
      MCOperand *MO3 = MCInst_getOperand(MI, (3));
283
212
      shift_type =
284
212
        ARM_AM_getSORegShOp(MCOperand_getImm(MO3)) +
285
212
        ARM_SFT_REG;
286
212
      shift_value = MCInst_getOpVal(MI, 2);
287
212
      break;
288
564
    }
289
776
    }
290
776
    ARM_get_detail_op(MI, -2)->shift.type = shift_type;
291
776
    ARM_get_detail_op(MI, -2)->shift.value = shift_value;
292
776
    break;
293
776
  }
294
24.6k
  }
295
24.6k
}
296
297
/// Some instructions have their operands not defined but
298
/// hardcoded as string.
299
/// Here we add those oprands to detail.
300
static void ARM_add_not_defined_ops(MCInst *MI)
301
1.16M
{
302
1.16M
  if (!detail_is_set(MI))
303
0
    return;
304
305
1.16M
  if (MI->flat_insn->is_alias && MI->flat_insn->usesAliasDetails) {
306
24.6k
    add_alias_details(MI);
307
24.6k
    return;
308
24.6k
  }
309
310
1.13M
  unsigned Opcode = MCInst_getOpcode(MI);
311
1.13M
  switch (Opcode) {
312
1.11M
  default:
313
1.11M
    return;
314
1.11M
  case ARM_t2MOVsra_glue:
315
0
  case ARM_t2MOVsrl_glue:
316
0
    ARM_insert_detail_op_imm_at(MI, 2, 1, CS_AC_READ);
317
0
    break;
318
71
  case ARM_VCMPEZD:
319
189
  case ARM_VCMPZD:
320
1.53k
  case ARM_tRSB:
321
1.86k
  case ARM_VCMPEZH:
322
2.01k
  case ARM_VCMPEZS:
323
2.09k
  case ARM_VCMPZH:
324
2.44k
  case ARM_VCMPZS:
325
2.44k
    ARM_insert_detail_op_imm_at(MI, -1, 0, CS_AC_READ);
326
2.44k
    break;
327
20
  case ARM_MVE_VSHLL_lws16bh:
328
106
  case ARM_MVE_VSHLL_lws16th:
329
357
  case ARM_MVE_VSHLL_lwu16bh:
330
434
  case ARM_MVE_VSHLL_lwu16th:
331
434
    ARM_insert_detail_op_imm_at(MI, 2, 16, CS_AC_READ);
332
434
    break;
333
204
  case ARM_MVE_VSHLL_lws8bh:
334
537
  case ARM_MVE_VSHLL_lws8th:
335
1.09k
  case ARM_MVE_VSHLL_lwu8bh:
336
1.20k
  case ARM_MVE_VSHLL_lwu8th:
337
1.20k
    ARM_insert_detail_op_imm_at(MI, 2, 8, CS_AC_READ);
338
1.20k
    break;
339
301
  case ARM_VCEQzv16i8:
340
428
  case ARM_VCEQzv2f32:
341
598
  case ARM_VCEQzv2i32:
342
703
  case ARM_VCEQzv4f16:
343
778
  case ARM_VCEQzv4f32:
344
866
  case ARM_VCEQzv4i16:
345
939
  case ARM_VCEQzv4i32:
346
1.00k
  case ARM_VCEQzv8f16:
347
1.13k
  case ARM_VCEQzv8i16:
348
1.34k
  case ARM_VCEQzv8i8:
349
1.91k
  case ARM_VCGEzv16i8:
350
1.99k
  case ARM_VCGEzv2f32:
351
2.25k
  case ARM_VCGEzv2i32:
352
2.45k
  case ARM_VCGEzv4f16:
353
2.61k
  case ARM_VCGEzv4f32:
354
2.70k
  case ARM_VCGEzv4i16:
355
2.85k
  case ARM_VCGEzv4i32:
356
3.07k
  case ARM_VCGEzv8f16:
357
3.34k
  case ARM_VCGEzv8i16:
358
3.43k
  case ARM_VCGEzv8i8:
359
3.52k
  case ARM_VCLEzv16i8:
360
3.67k
  case ARM_VCLEzv2f32:
361
3.76k
  case ARM_VCLEzv2i32:
362
3.83k
  case ARM_VCLEzv4f16:
363
3.87k
  case ARM_VCLEzv4f32:
364
3.94k
  case ARM_VCLEzv4i16:
365
4.01k
  case ARM_VCLEzv4i32:
366
4.06k
  case ARM_VCLEzv8f16:
367
4.30k
  case ARM_VCLEzv8i16:
368
4.38k
  case ARM_VCLEzv8i8:
369
4.48k
  case ARM_VCLTzv16i8:
370
4.55k
  case ARM_VCLTzv2f32:
371
4.65k
  case ARM_VCLTzv2i32:
372
4.86k
  case ARM_VCLTzv4f16:
373
4.90k
  case ARM_VCLTzv4f32:
374
5.17k
  case ARM_VCLTzv4i16:
375
5.25k
  case ARM_VCLTzv4i32:
376
5.33k
  case ARM_VCLTzv8f16:
377
5.56k
  case ARM_VCLTzv8i16:
378
5.63k
  case ARM_VCLTzv8i8:
379
5.75k
  case ARM_VCGTzv16i8:
380
5.94k
  case ARM_VCGTzv2f32:
381
6.02k
  case ARM_VCGTzv2i32:
382
6.13k
  case ARM_VCGTzv4f16:
383
6.47k
  case ARM_VCGTzv4f32:
384
6.62k
  case ARM_VCGTzv4i16:
385
6.86k
  case ARM_VCGTzv4i32:
386
6.93k
  case ARM_VCGTzv8f16:
387
6.98k
  case ARM_VCGTzv8i16:
388
7.06k
  case ARM_VCGTzv8i8:
389
7.06k
    ARM_insert_detail_op_imm_at(MI, 2, 0, CS_AC_READ);
390
7.06k
    break;
391
397
  case ARM_BX_RET:
392
397
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_LR, CS_AC_READ);
393
397
    break;
394
69
  case ARM_MOVPCLR:
395
276
  case ARM_t2SUBS_PC_LR:
396
276
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_PC, CS_AC_WRITE);
397
276
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_LR, CS_AC_READ);
398
276
    break;
399
76
  case ARM_FMSTAT:
400
76
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_APSR_NZCV,
401
76
              CS_AC_WRITE);
402
76
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR, CS_AC_READ);
403
76
    break;
404
584
  case ARM_VLDR_FPCXTNS_off:
405
653
  case ARM_VLDR_FPCXTNS_post:
406
687
  case ARM_VLDR_FPCXTNS_pre:
407
687
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTNS,
408
687
              CS_AC_WRITE);
409
687
    break;
410
571
  case ARM_VSTR_FPCXTNS_off:
411
648
  case ARM_VSTR_FPCXTNS_post:
412
726
  case ARM_VSTR_FPCXTNS_pre:
413
726
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTNS, CS_AC_READ);
414
726
    break;
415
91
  case ARM_VLDR_FPCXTS_off:
416
132
  case ARM_VLDR_FPCXTS_post:
417
424
  case ARM_VLDR_FPCXTS_pre:
418
424
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTS, CS_AC_WRITE);
419
424
    break;
420
36
  case ARM_VSTR_FPCXTS_off:
421
124
  case ARM_VSTR_FPCXTS_post:
422
440
  case ARM_VSTR_FPCXTS_pre:
423
440
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTS, CS_AC_READ);
424
440
    break;
425
37
  case ARM_VLDR_FPSCR_NZCVQC_off:
426
115
  case ARM_VLDR_FPSCR_NZCVQC_post:
427
216
  case ARM_VLDR_FPSCR_NZCVQC_pre:
428
216
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR_NZCVQC,
429
216
              CS_AC_WRITE);
430
216
    break;
431
134
  case ARM_VSTR_FPSCR_NZCVQC_off:
432
206
  case ARM_VSTR_FPSCR_NZCVQC_post:
433
242
  case ARM_VSTR_FPSCR_NZCVQC_pre:
434
242
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR_NZCVQC,
435
242
              CS_AC_READ);
436
242
    break;
437
330
  case ARM_VMSR:
438
396
  case ARM_VLDR_FPSCR_off:
439
525
  case ARM_VLDR_FPSCR_post:
440
743
  case ARM_VLDR_FPSCR_pre:
441
743
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR, CS_AC_WRITE);
442
743
    break;
443
278
  case ARM_VSTR_FPSCR_off:
444
351
  case ARM_VSTR_FPSCR_post:
445
507
  case ARM_VSTR_FPSCR_pre:
446
507
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR, CS_AC_READ);
447
507
    break;
448
0
  case ARM_VLDR_P0_off:
449
0
  case ARM_VLDR_P0_post:
450
0
  case ARM_VLDR_P0_pre:
451
0
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_P0, CS_AC_WRITE);
452
0
    break;
453
0
  case ARM_VSTR_P0_off:
454
0
  case ARM_VSTR_P0_post:
455
0
  case ARM_VSTR_P0_pre:
456
0
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_P0, CS_AC_READ);
457
0
    break;
458
0
  case ARM_VLDR_VPR_off:
459
0
  case ARM_VLDR_VPR_post:
460
0
  case ARM_VLDR_VPR_pre:
461
0
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_VPR, CS_AC_WRITE);
462
0
    break;
463
0
  case ARM_VSTR_VPR_off:
464
0
  case ARM_VSTR_VPR_post:
465
0
  case ARM_VSTR_VPR_pre:
466
0
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_VPR, CS_AC_READ);
467
0
    break;
468
14
  case ARM_VMSR_FPEXC:
469
14
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPEXC, CS_AC_WRITE);
470
14
    break;
471
258
  case ARM_VMSR_FPINST:
472
258
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPINST, CS_AC_WRITE);
473
258
    break;
474
67
  case ARM_VMSR_FPINST2:
475
67
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPINST2,
476
67
              CS_AC_WRITE);
477
67
    break;
478
80
  case ARM_VMSR_FPSID:
479
80
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSID, CS_AC_WRITE);
480
80
    break;
481
73
  case ARM_t2SRSDB:
482
164
  case ARM_t2SRSIA:
483
164
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_SP, CS_AC_WRITE);
484
164
    break;
485
66
  case ARM_t2SRSDB_UPD:
486
150
  case ARM_t2SRSIA_UPD:
487
150
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_SP,
488
150
              CS_AC_READ | CS_AC_WRITE);
489
150
    break;
490
93
  case ARM_MRSsys:
491
163
  case ARM_t2MRSsys_AR:
492
163
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_SPSR, CS_AC_READ);
493
163
    break;
494
801
  case ARM_MRS:
495
892
  case ARM_t2MRS_AR:
496
892
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_APSR, CS_AC_READ);
497
892
    break;
498
91
  case ARM_VMRS:
499
91
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR, CS_AC_READ);
500
91
    break;
501
35
  case ARM_VMRS_FPCXTNS:
502
35
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPCXTNS, CS_AC_READ);
503
35
    break;
504
35
  case ARM_VMRS_FPCXTS:
505
35
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPCXTS, CS_AC_READ);
506
35
    break;
507
120
  case ARM_VMRS_FPEXC:
508
120
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPEXC, CS_AC_READ);
509
120
    break;
510
69
  case ARM_VMRS_FPINST:
511
69
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPINST, CS_AC_READ);
512
69
    break;
513
164
  case ARM_VMRS_FPINST2:
514
164
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPINST2, CS_AC_READ);
515
164
    break;
516
71
  case ARM_VMRS_FPSCR_NZCVQC:
517
71
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR_NZCVQC,
518
71
              CS_AC_READ);
519
71
    break;
520
90
  case ARM_VMRS_FPSID:
521
90
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSID, CS_AC_READ);
522
90
    break;
523
442
  case ARM_VMRS_MVFR0:
524
442
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR0, CS_AC_READ);
525
442
    break;
526
309
  case ARM_VMRS_MVFR1:
527
309
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR1, CS_AC_READ);
528
309
    break;
529
108
  case ARM_VMRS_MVFR2:
530
108
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR2, CS_AC_READ);
531
108
    break;
532
0
  case ARM_VMRS_P0:
533
0
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_P0, CS_AC_READ);
534
0
    break;
535
0
  case ARM_VMRS_VPR:
536
0
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_VPR, CS_AC_READ);
537
0
    break;
538
0
  case ARM_MOVsr:
539
    // Add shift information
540
0
    ARM_get_detail(MI)->operands[1].shift.type =
541
0
      (arm_shifter)ARM_AM_getSORegShOp(
542
0
        MCInst_getOpVal(MI, 3)) +
543
0
      ARM_SFT_REG;
544
0
    ARM_get_detail(MI)->operands[1].shift.value =
545
0
      MCInst_getOpVal(MI, 2);
546
0
    break;
547
0
  case ARM_MOVsi:
548
0
    if (ARM_AM_getSORegShOp(MCInst_getOpVal(MI, 2)) == ARM_AM_rrx) {
549
0
      ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_RRX;
550
0
      ARM_get_detail_op(MI, -1)->shift.value =
551
0
        translateShiftImm(ARM_AM_getSORegOffset(
552
0
          MCInst_getOpVal(MI, 2)));
553
0
      return;
554
0
    }
555
556
0
    ARM_get_detail_op(MI, -1)->shift.type =
557
0
      (arm_shifter)ARM_AM_getSORegShOp(
558
0
        MCInst_getOpVal(MI, 2));
559
0
    ARM_get_detail_op(MI, -1)->shift.value = translateShiftImm(
560
0
      ARM_AM_getSORegOffset(MCInst_getOpVal(MI, 2)));
561
0
    break;
562
0
  case ARM_tLDMIA: {
563
0
    bool Writeback = true;
564
0
    unsigned BaseReg = MCInst_getOpVal(MI, 0);
565
0
    for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) {
566
0
      if (MCInst_getOpVal(MI, i) == BaseReg)
567
0
        Writeback = false;
568
0
    }
569
0
    if (Writeback && detail_is_set(MI)) {
570
0
      ARM_get_detail(MI)->operands[0].access |= CS_AC_WRITE;
571
0
      MI->flat_insn->detail->writeback = true;
572
0
    }
573
0
    break;
574
0
  }
575
94
  case ARM_RFEDA_UPD:
576
167
  case ARM_RFEDB_UPD:
577
329
  case ARM_RFEIA_UPD:
578
400
  case ARM_RFEIB_UPD:
579
400
    get_detail(MI)->writeback = true;
580
    // fallthrough
581
469
  case ARM_RFEDA:
582
535
  case ARM_RFEDB:
583
605
  case ARM_RFEIA:
584
681
  case ARM_RFEIB: {
585
681
    arm_reg base_reg = ARM_get_detail_op(MI, -1)->reg;
586
681
    ARM_get_detail_op(MI, -1)->type = ARM_OP_MEM;
587
681
    ARM_get_detail_op(MI, -1)->mem.base = base_reg;
588
681
  }
589
1.13M
  }
590
1.13M
}
591
592
/// Unfortunately there is currently no way to easily extract
593
/// information about the vector data usage (sign and width used).
594
/// See: https://github.com/capstone-engine/capstone/issues/2152
595
void ARM_add_vector_data(MCInst *MI, arm_vectordata_type data_type)
596
72.2k
{
597
72.2k
  if (!detail_is_set(MI))
598
0
    return;
599
72.2k
  ARM_get_detail(MI)->vector_data = data_type;
600
72.2k
}
601
602
/// Unfortunately there is currently no way to easily extract
603
/// information about the vector size.
604
/// See: https://github.com/capstone-engine/capstone/issues/2152
605
void ARM_add_vector_size(MCInst *MI, unsigned size)
606
69.0k
{
607
69.0k
  if (!detail_is_set(MI))
608
0
    return;
609
69.0k
  ARM_get_detail(MI)->vector_size = size;
610
69.0k
}
611
612
/// For ARM the attributation of post-indexed instructions is poor.
613
/// Disponents or index register are sometimes not defined as such.
614
/// Here we try to detect such cases. We check if the base register
615
/// is a writeback register, but no other memory operand
616
/// was disassembled.
617
/// Because there must be a second memory operand (disponent/index)
618
/// We assume that the following operand is actually
619
/// the disponent/index reg.
620
static void ARM_post_index_detection(MCInst *MI)
621
1.16M
{
622
1.16M
  if (!detail_is_set(MI) || ARM_get_detail(MI)->post_index)
623
32.5k
    return;
624
625
1.12M
  int i = 0;
626
3.73M
  for (; i < ARM_get_detail(MI)->op_count; ++i) {
627
2.95M
    if (ARM_get_detail(MI)->operands[i].type & ARM_OP_MEM)
628
350k
      break;
629
2.95M
  }
630
1.12M
  if (i >= ARM_get_detail(MI)->op_count) {
631
    // Last operand
632
779k
    return;
633
779k
  }
634
635
350k
  cs_arm_op *op = &ARM_get_detail(MI)->operands[i];
636
350k
  cs_arm_op op_next = ARM_get_detail(MI)->operands[i + 1];
637
350k
  if (op_next.type == ARM_OP_INVALID || op->mem.disp != 0 ||
638
17.4k
      op->mem.index != ARM_REG_INVALID)
639
332k
    return;
640
641
17.4k
  if (op_next.type & CS_OP_IMM)
642
5.63k
    op->mem.disp = op_next.imm;
643
11.8k
  else if (op_next.type & CS_OP_REG)
644
11.8k
    op->mem.index = op_next.reg;
645
646
17.4k
  op->subtracted = op_next.subtracted;
647
17.4k
  ARM_get_detail(MI)->post_index = true;
648
17.4k
  MI->flat_insn->detail->writeback = true;
649
17.4k
  ARM_dec_op_count(MI);
650
17.4k
}
651
652
void ARM_check_mem_access_validity(MCInst *MI)
653
1.16M
{
654
1.16M
#ifndef CAPSTONE_DIET
655
1.16M
  if (!detail_is_set(MI))
656
0
    return;
657
1.16M
  const arm_suppl_info *suppl = map_get_suppl_info(MI, arm_insns);
658
1.16M
  CS_ASSERT_RET(suppl);
659
1.16M
  if (suppl->mem_acc == CS_AC_INVALID) {
660
740k
    return;
661
740k
  }
662
422k
  cs_detail *detail = get_detail(MI);
663
1.56M
  for (int i = 0; i < detail->arm.op_count; ++i) {
664
1.17M
    if (detail->arm.operands[i].type == ARM_OP_MEM &&
665
375k
        detail->arm.operands[i].access != suppl->mem_acc) {
666
36.8k
      detail->arm.operands[i].access = suppl->mem_acc;
667
36.8k
      return;
668
36.8k
    }
669
1.17M
  }
670
422k
#endif // CAPSTONE_DIET
671
422k
}
672
673
/// Decodes the asm string for a given instruction
674
/// and fills the detail information about the instruction and its operands.
675
void ARM_printer(MCInst *MI, SStream *O, void * /* MCRegisterInfo* */ info)
676
1.16M
{
677
1.16M
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
678
1.16M
  MI->MRI = MRI;
679
1.16M
  MI->fillDetailOps = detail_is_set(MI);
680
1.16M
  MI->flat_insn->usesAliasDetails = map_use_alias_details(MI);
681
1.16M
  ARM_LLVM_printInstruction(MI, O, info);
682
1.16M
  map_set_alias_id(MI, O, insn_alias_mnem_map,
683
1.16M
       ARR_SIZE(insn_alias_mnem_map) - 1);
684
1.16M
  ARM_add_not_defined_ops(MI);
685
1.16M
  ARM_post_index_detection(MI);
686
1.16M
  ARM_check_mem_access_validity(MI);
687
1.16M
  ARM_add_cs_groups(MI);
688
1.16M
  int syntax_opt = MI->csh->syntax;
689
1.16M
  if (syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS)
690
0
    patch_cs_reg_alias(O->buffer);
691
1.16M
}
692
693
#ifndef CAPSTONE_DIET
694
static const char *const insn_name_maps[] = {
695
#include "ARMGenCSMappingInsnName.inc"
696
  // Hard coded alias in LLVM, not defined as alias or instruction.
697
  // We give them a unique ID for convenience.
698
  "vpop",
699
  "vpush",
700
};
701
#endif
702
703
#ifndef CAPSTONE_DIET
704
static const arm_reg arm_flag_regs[] = {
705
  ARM_REG_APSR,       ARM_REG_APSR_NZCV, ARM_REG_CPSR,
706
  ARM_REG_FPCXTNS,      ARM_REG_FPCXTS,  ARM_REG_FPEXC,
707
  ARM_REG_FPINST,       ARM_REG_FPSCR,   ARM_REG_FPSCR_NZCV,
708
  ARM_REG_FPSCR_NZCVQC,
709
};
710
#endif // CAPSTONE_DIET
711
712
const char *ARM_insn_name(csh handle, unsigned int id)
713
1.16M
{
714
1.16M
#ifndef CAPSTONE_DIET
715
1.16M
  if (id < ARM_INS_ALIAS_END && id > ARM_INS_ALIAS_BEGIN) {
716
0
    if (id - ARM_INS_ALIAS_BEGIN >= ARR_SIZE(insn_alias_mnem_map))
717
0
      return NULL;
718
719
0
    return insn_alias_mnem_map[id - ARM_INS_ALIAS_BEGIN - 1].name;
720
0
  }
721
1.16M
  if (id >= ARM_INS_ENDING)
722
0
    return NULL;
723
724
1.16M
  if (id < ARR_SIZE(insn_name_maps))
725
1.16M
    return insn_name_maps[id];
726
727
  // not found
728
0
  return NULL;
729
#else
730
  return NULL;
731
#endif
732
1.16M
}
733
734
#ifndef CAPSTONE_DIET
735
static const name_map group_name_maps[] = {
736
  // generic groups
737
  { ARM_GRP_INVALID, NULL },
738
  { ARM_GRP_JUMP, "jump" },
739
  { ARM_GRP_CALL, "call" },
740
  { ARM_GRP_RET, "return" },
741
  { ARM_GRP_INT, "int" },
742
  { ARM_GRP_PRIVILEGE, "privilege" },
743
  { ARM_GRP_BRANCH_RELATIVE, "branch_relative" },
744
745
// architecture-specific groups
746
#include "ARMGenCSFeatureName.inc"
747
};
748
#endif
749
750
const char *ARM_group_name(csh handle, unsigned int id)
751
1.48M
{
752
1.48M
#ifndef CAPSTONE_DIET
753
1.48M
  return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);
754
#else
755
  return NULL;
756
#endif
757
1.48M
}
758
759
// list all relative branch instructions
760
// ie: insns[i].branch && !insns[i].indirect_branch
761
static const unsigned int insn_rel[] = {
762
  ARM_BL,   ARM_BLX_pred, ARM_Bcc,   ARM_t2B,  ARM_t2Bcc,
763
  ARM_tB,   ARM_tBcc, ARM_tCBNZ, ARM_tCBZ, ARM_BL_pred,
764
  ARM_BLXi, ARM_tBL,  ARM_tBLXi, 0
765
};
766
767
static const unsigned int insn_blx_rel_to_arm[] = { ARM_tBLXi, 0 };
768
769
// check if this insn is relative branch
770
bool ARM_rel_branch(cs_struct *h, unsigned int id)
771
340k
{
772
340k
  int i;
773
774
4.76M
  for (i = 0; insn_rel[i]; i++) {
775
4.42M
    if (id == insn_rel[i]) {
776
0
      return true;
777
0
    }
778
4.42M
  }
779
780
  // not found
781
340k
  return false;
782
340k
}
783
784
bool ARM_blx_to_arm_mode(cs_struct *h, unsigned int id)
785
0
{
786
0
  int i;
787
788
0
  for (i = 0; insn_blx_rel_to_arm[i]; i++)
789
0
    if (id == insn_blx_rel_to_arm[i])
790
0
      return true;
791
792
  // not found
793
0
  return false;
794
0
}
795
796
void ARM_check_updates_flags(MCInst *MI)
797
1.16M
{
798
1.16M
#ifndef CAPSTONE_DIET
799
1.16M
  if (!detail_is_set(MI))
800
0
    return;
801
1.16M
  cs_detail *detail = get_detail(MI);
802
1.20M
  for (int i = 0; i < detail->regs_write_count; ++i) {
803
169k
    if (detail->regs_write[i] == 0)
804
0
      return;
805
846k
    for (int j = 0; j < ARR_SIZE(arm_flag_regs); ++j) {
806
806k
      if (detail->regs_write[i] == arm_flag_regs[j]) {
807
129k
        detail->arm.update_flags = true;
808
129k
        return;
809
129k
      }
810
806k
    }
811
169k
  }
812
1.16M
#endif // CAPSTONE_DIET
813
1.16M
}
814
815
void ARM_set_instr_map_data(MCInst *MI)
816
1.16M
{
817
1.16M
  map_cs_id(MI, arm_insns, ARR_SIZE(arm_insns));
818
1.16M
  map_implicit_reads(MI, arm_insns);
819
1.16M
  map_implicit_writes(MI, arm_insns);
820
1.16M
  ARM_check_updates_flags(MI);
821
1.16M
  map_groups(MI, arm_insns);
822
1.16M
}
823
824
bool ARM_getInstruction(csh handle, const uint8_t *code, size_t code_len,
825
      MCInst *instr, uint16_t *size, uint64_t address,
826
      void *info)
827
1.16M
{
828
1.16M
  ARM_init_cs_detail(instr);
829
1.16M
  DecodeStatus Result = ARM_LLVM_getInstruction(
830
1.16M
    handle, code, code_len, instr, size, address, info);
831
1.16M
  ARM_set_instr_map_data(instr);
832
1.16M
  if (Result == MCDisassembler_SoftFail) {
833
103k
    MCInst_setSoftFail(instr);
834
103k
  }
835
1.16M
  return Result != MCDisassembler_Fail;
836
1.16M
}
837
838
#define GET_REGINFO_MC_DESC
839
#include "ARMGenRegisterInfo.inc"
840
841
void ARM_init_mri(MCRegisterInfo *MRI)
842
13.0k
{
843
13.0k
  MCRegisterInfo_InitMCRegisterInfo(MRI, ARMRegDesc, ARM_REG_ENDING, 0, 0,
844
13.0k
            ARMMCRegisterClasses,
845
13.0k
            ARR_SIZE(ARMMCRegisterClasses), 0, 0,
846
13.0k
            ARMRegDiffLists, 0, ARMSubRegIdxLists,
847
13.0k
            ARR_SIZE(ARMSubRegIdxLists), 0);
848
13.0k
}
849
850
#ifndef CAPSTONE_DIET
851
static const map_insn_ops insn_operands[] = {
852
#include "ARMGenCSMappingInsnOp.inc"
853
};
854
855
void ARM_reg_access(const cs_insn *insn, cs_regs regs_read,
856
        uint8_t *regs_read_count, cs_regs regs_write,
857
        uint8_t *regs_write_count)
858
0
{
859
0
  uint8_t i;
860
0
  uint8_t read_count, write_count;
861
0
  cs_arm *arm = &(insn->detail->arm);
862
863
0
  read_count = insn->detail->regs_read_count;
864
0
  write_count = insn->detail->regs_write_count;
865
866
  // implicit registers
867
0
  memcpy(regs_read, insn->detail->regs_read,
868
0
         read_count * sizeof(insn->detail->regs_read[0]));
869
0
  memcpy(regs_write, insn->detail->regs_write,
870
0
         write_count * sizeof(insn->detail->regs_write[0]));
871
872
  // explicit registers
873
0
  for (i = 0; i < arm->op_count; i++) {
874
0
    cs_arm_op *op = &(arm->operands[i]);
875
0
    switch ((int)op->type) {
876
0
    case ARM_OP_REG:
877
0
      if ((op->access & CS_AC_READ) &&
878
0
          !arr_exist(regs_read, read_count, op->reg)) {
879
0
        regs_read[read_count] = (uint16_t)op->reg;
880
0
        read_count++;
881
0
      }
882
0
      if ((op->access & CS_AC_WRITE) &&
883
0
          !arr_exist(regs_write, write_count, op->reg)) {
884
0
        regs_write[write_count] = (uint16_t)op->reg;
885
0
        write_count++;
886
0
      }
887
0
      break;
888
0
    case ARM_OP_MEM:
889
      // registers appeared in memory references always being read
890
0
      if ((op->mem.base != ARM_REG_INVALID) &&
891
0
          !arr_exist(regs_read, read_count, op->mem.base)) {
892
0
        regs_read[read_count] = (uint16_t)op->mem.base;
893
0
        read_count++;
894
0
      }
895
0
      if ((op->mem.index != ARM_REG_INVALID) &&
896
0
          !arr_exist(regs_read, read_count, op->mem.index)) {
897
0
        regs_read[read_count] = (uint16_t)op->mem.index;
898
0
        read_count++;
899
0
      }
900
0
      if ((insn->detail->writeback) &&
901
0
          (op->mem.base != ARM_REG_INVALID) &&
902
0
          !arr_exist(regs_write, write_count, op->mem.base)) {
903
0
        regs_write[write_count] =
904
0
          (uint16_t)op->mem.base;
905
0
        write_count++;
906
0
      }
907
0
    default:
908
0
      break;
909
0
    }
910
0
  }
911
912
0
  *regs_read_count = read_count;
913
0
  *regs_write_count = write_count;
914
0
}
915
#endif
916
917
void ARM_setup_op(cs_arm_op *op)
918
42.1M
{
919
42.1M
  memset(op, 0, sizeof(cs_arm_op));
920
42.1M
  op->type = ARM_OP_INVALID;
921
42.1M
  op->vector_index = -1;
922
42.1M
  op->neon_lane = -1;
923
42.1M
}
924
925
void ARM_init_cs_detail(MCInst *MI)
926
1.16M
{
927
1.16M
  if (detail_is_set(MI)) {
928
1.16M
    unsigned int i;
929
930
1.16M
    memset(get_detail(MI), 0,
931
1.16M
           offsetof(cs_detail, arm) + sizeof(cs_arm));
932
933
43.2M
    for (i = 0; i < ARR_SIZE(ARM_get_detail(MI)->operands); i++)
934
42.1M
      ARM_setup_op(&ARM_get_detail(MI)->operands[i]);
935
1.16M
    ARM_get_detail(MI)->cc = ARMCC_UNDEF;
936
1.16M
    ARM_get_detail(MI)->vcc = ARMVCC_None;
937
1.16M
  }
938
1.16M
}
939
940
static uint64_t t_add_pc(MCInst *MI, uint64_t v)
941
340k
{
942
340k
  int32_t imm = (int32_t)v;
943
340k
  if (ARM_rel_branch(MI->csh, MI->Opcode)) {
944
0
    uint32_t address;
945
946
    // only do this for relative branch
947
0
    if (MI->csh->mode & CS_MODE_THUMB) {
948
0
      address = (uint32_t)MI->address + 4;
949
0
      if (ARM_blx_to_arm_mode(MI->csh, MI->Opcode)) {
950
        // here need to align down to the nearest 4-byte address
951
0
#define _ALIGN_DOWN(v, align_width) ((v / align_width) * align_width)
952
0
        address = _ALIGN_DOWN(address, 4);
953
0
#undef _ALIGN_DOWN
954
0
      }
955
0
    } else {
956
0
      address = (uint32_t)MI->address + 8;
957
0
    }
958
959
0
    imm += address;
960
0
    return imm;
961
0
  }
962
340k
  return v;
963
340k
}
964
965
/// Transform a Qs register to its corresponding Ds + Offset register.
966
static uint64_t t_qpr_to_dpr_list(MCInst *MI, unsigned OpNum, uint8_t offset)
967
40.4k
{
968
40.4k
  uint64_t v = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
969
40.4k
  if (v >= ARM_REG_Q0 && v <= ARM_REG_Q15)
970
0
    return ARM_REG_D0 + offset + (v - ARM_REG_Q0) * 2;
971
40.4k
  return v + offset;
972
40.4k
}
973
974
static uint64_t t_mod_imm_rotate(uint64_t v)
975
14.9k
{
976
14.9k
  unsigned Bits = v & 0xFF;
977
14.9k
  unsigned Rot = (v & 0xF00) >> 7;
978
14.9k
  int32_t Rotated = ARM_AM_rotr32(Bits, Rot);
979
14.9k
  return Rotated;
980
14.9k
}
981
982
inline static uint64_t t_mod_imm_bits(uint64_t v)
983
2.59k
{
984
2.59k
  unsigned Bits = v & 0xFF;
985
2.59k
  return Bits;
986
2.59k
}
987
988
inline static uint64_t t_mod_imm_rot(uint64_t v)
989
2.59k
{
990
2.59k
  unsigned Rot = (v & 0xF00) >> 7;
991
2.59k
  return Rot;
992
2.59k
}
993
994
static uint64_t t_vmov_mod_imm(uint64_t v)
995
3.22k
{
996
3.22k
  unsigned EltBits;
997
3.22k
  uint64_t Val = ARM_AM_decodeVMOVModImm(v, &EltBits);
998
3.22k
  return Val;
999
3.22k
}
1000
1001
/// Initializes or finishes a memory operand of Capstone (depending on \p
1002
/// status). A memory operand in Capstone can be assembled by two LLVM operands.
1003
/// E.g. the base register and the immediate disponent.
1004
static void ARM_set_mem_access(MCInst *MI, bool status)
1005
678k
{
1006
678k
  if (!detail_is_set(MI))
1007
0
    return;
1008
678k
  set_doing_mem(MI, status);
1009
678k
  if (status) {
1010
339k
    ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;
1011
339k
    ARM_get_detail_op(MI, 0)->mem.base = ARM_REG_INVALID;
1012
339k
    ARM_get_detail_op(MI, 0)->mem.index = ARM_REG_INVALID;
1013
339k
    ARM_get_detail_op(MI, 0)->mem.scale = 1;
1014
339k
    ARM_get_detail_op(MI, 0)->mem.disp = 0;
1015
1016
339k
#ifndef CAPSTONE_DIET
1017
339k
    uint8_t access =
1018
339k
      map_get_op_access(MI, ARM_get_detail(MI)->op_count);
1019
339k
    ARM_get_detail_op(MI, 0)->access = access;
1020
339k
#endif
1021
339k
  } else {
1022
    // done, select the next operand slot
1023
339k
    ARM_check_safe_inc(MI);
1024
339k
    ARM_inc_op_count(MI);
1025
339k
  }
1026
678k
}
1027
1028
/// Fills cs_detail with operand shift information for the last added operand.
1029
static void add_cs_detail_RegImmShift(MCInst *MI, ARM_AM_ShiftOpc ShOpc,
1030
              unsigned ShImm)
1031
45.8k
{
1032
45.8k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
1033
1.30k
    return;
1034
1035
44.5k
  if (!detail_is_set(MI))
1036
0
    return;
1037
1038
44.5k
  if (doing_mem(MI))
1039
4.42k
    ARM_get_detail_op(MI, 0)->shift.type = (arm_shifter)ShOpc;
1040
40.1k
  else
1041
40.1k
    ARM_get_detail_op(MI, -1)->shift.type = (arm_shifter)ShOpc;
1042
1043
44.5k
  if (ShOpc != ARM_AM_rrx) {
1044
42.6k
    if (doing_mem(MI))
1045
4.27k
      ARM_get_detail_op(MI, 0)->shift.value =
1046
4.27k
        translateShiftImm(ShImm);
1047
38.4k
    else
1048
38.4k
      ARM_get_detail_op(MI, -1)->shift.value =
1049
38.4k
        translateShiftImm(ShImm);
1050
42.6k
  }
1051
44.5k
}
1052
1053
/// Fills cs_detail with the data of the operand.
1054
/// This function handles operands which's original printer function has no
1055
/// specialities.
1056
static void add_cs_detail_general(MCInst *MI, arm_op_group op_group,
1057
          unsigned OpNum)
1058
4.14M
{
1059
4.14M
  if (!detail_is_set(MI))
1060
0
    return;
1061
4.14M
  cs_op_type op_type = map_get_op_type(MI, OpNum);
1062
1063
  // Fill cs_detail
1064
4.14M
  switch (op_group) {
1065
0
  default:
1066
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
1067
0
    CS_ASSERT_RET(0);
1068
993k
  case ARM_OP_GROUP_PredicateOperand:
1069
1.01M
  case ARM_OP_GROUP_MandatoryPredicateOperand:
1070
1.01M
  case ARM_OP_GROUP_MandatoryInvertedPredicateOperand:
1071
1.03M
  case ARM_OP_GROUP_MandatoryRestrictedPredicateOperand: {
1072
1.03M
    ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
1073
1.03M
      MCInst_getOperand(MI, OpNum));
1074
1.03M
    if ((unsigned)CC == 15 &&
1075
1.39k
        op_group == ARM_OP_GROUP_PredicateOperand) {
1076
1.39k
      ARM_get_detail(MI)->cc = ARMCC_UNDEF;
1077
1.39k
      return;
1078
1.39k
    }
1079
1.02M
    if (CC == ARMCC_HS &&
1080
12.1k
        op_group ==
1081
12.1k
          ARM_OP_GROUP_MandatoryRestrictedPredicateOperand) {
1082
1.88k
      ARM_get_detail(MI)->cc = ARMCC_HS;
1083
1.88k
      return;
1084
1.88k
    }
1085
1.02M
    ARM_get_detail(MI)->cc = CC;
1086
1.02M
    if (CC != ARMCC_AL)
1087
187k
      map_add_implicit_read(MI, ARM_REG_CPSR);
1088
1.02M
    break;
1089
1.02M
  }
1090
37.3k
  case ARM_OP_GROUP_VPTPredicateOperand: {
1091
37.3k
    ARMVCC_VPTCodes VCC = (ARMVCC_VPTCodes)MCOperand_getImm(
1092
37.3k
      MCInst_getOperand(MI, OpNum));
1093
37.3k
    CS_ASSERT_RET(VCC <= ARMVCC_Else);
1094
37.3k
    if (VCC != ARMVCC_None)
1095
3.54k
      ARM_get_detail(MI)->vcc = VCC;
1096
37.3k
    break;
1097
37.3k
  }
1098
1.90M
  case ARM_OP_GROUP_Operand:
1099
1.90M
    if (op_type == CS_OP_IMM) {
1100
340k
      if (doing_mem(MI)) {
1101
0
        ARM_set_detail_op_mem(MI, OpNum, false, 0,
1102
0
                  MCInst_getOpVal(MI,
1103
0
                      OpNum));
1104
340k
      } else {
1105
340k
        ARM_set_detail_op_imm(
1106
340k
          MI, OpNum, ARM_OP_IMM,
1107
340k
          t_add_pc(MI,
1108
340k
             MCInst_getOpVal(MI, OpNum)));
1109
340k
      }
1110
1.56M
    } else if (op_type == CS_OP_REG)
1111
1.56M
      if (doing_mem(MI)) {
1112
0
        bool is_index_reg = map_get_op_type(MI, OpNum) &
1113
0
                CS_OP_MEM;
1114
0
        ARM_set_detail_op_mem(MI, OpNum, is_index_reg,
1115
0
                  is_index_reg ? 1 : 0,
1116
0
                  MCInst_getOpVal(MI,
1117
0
                      OpNum));
1118
1.56M
      } else {
1119
1.56M
        ARM_set_detail_op_reg(
1120
1.56M
          MI, OpNum, MCInst_getOpVal(MI, OpNum));
1121
1.56M
      }
1122
0
    else
1123
0
      CS_ASSERT_RET(0 && "Op type not handled.");
1124
1.90M
    break;
1125
1.90M
  case ARM_OP_GROUP_PImmediate:
1126
73.0k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_PIMM,
1127
73.0k
              MCInst_getOpVal(MI, OpNum));
1128
73.0k
    break;
1129
135k
  case ARM_OP_GROUP_CImmediate:
1130
135k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_CIMM,
1131
135k
              MCInst_getOpVal(MI, OpNum));
1132
135k
    break;
1133
51.4k
  case ARM_OP_GROUP_AddrMode6Operand:
1134
51.4k
    if (!doing_mem(MI))
1135
51.4k
      ARM_set_mem_access(MI, true);
1136
51.4k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1137
51.4k
              MCInst_getOpVal(MI, OpNum));
1138
51.4k
    ARM_get_detail_op(MI, 0)->mem.align =
1139
51.4k
      MCInst_getOpVal(MI, OpNum + 1) << 3;
1140
51.4k
    ARM_set_mem_access(MI, false);
1141
51.4k
    break;
1142
16.6k
  case ARM_OP_GROUP_AddrMode6OffsetOperand: {
1143
16.6k
    arm_reg reg = MCInst_getOpVal(MI, OpNum);
1144
16.6k
    if (reg != 0) {
1145
12.4k
      ARM_set_detail_op_mem_offset(MI, OpNum, reg, false);
1146
12.4k
    }
1147
16.6k
    break;
1148
1.90M
  }
1149
42.4k
  case ARM_OP_GROUP_AddrMode7Operand:
1150
42.4k
    if (!doing_mem(MI))
1151
42.4k
      ARM_set_mem_access(MI, true);
1152
42.4k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1153
42.4k
              MCInst_getOpVal(MI, OpNum));
1154
42.4k
    ARM_set_mem_access(MI, false);
1155
42.4k
    break;
1156
314k
  case ARM_OP_GROUP_SBitModifierOperand: {
1157
314k
    unsigned SBit = MCInst_getOpVal(MI, OpNum);
1158
1159
314k
    if (SBit == 0) {
1160
      // Does not edit set flags.
1161
32.4k
      map_remove_implicit_write(MI, ARM_CPSR);
1162
32.4k
      ARM_get_detail(MI)->update_flags = false;
1163
32.4k
      break;
1164
32.4k
    }
1165
    // Add the implicit write again. Some instruction miss it.
1166
281k
    map_add_implicit_write(MI, ARM_CPSR);
1167
281k
    ARM_get_detail(MI)->update_flags = true;
1168
281k
    break;
1169
314k
  }
1170
3.82k
  case ARM_OP_GROUP_VectorListOne:
1171
3.98k
  case ARM_OP_GROUP_VectorListOneAllLanes:
1172
3.98k
    ARM_set_detail_op_reg(MI, OpNum,
1173
3.98k
              t_qpr_to_dpr_list(MI, OpNum, 0));
1174
3.98k
    break;
1175
6.61k
  case ARM_OP_GROUP_VectorListTwo:
1176
8.12k
  case ARM_OP_GROUP_VectorListTwoAllLanes: {
1177
8.12k
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1178
8.12k
    ARM_set_detail_op_reg(MI, OpNum,
1179
8.12k
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1180
8.12k
                     ARM_dsub_0));
1181
8.12k
    ARM_set_detail_op_reg(MI, OpNum,
1182
8.12k
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1183
8.12k
                     ARM_dsub_1));
1184
8.12k
    break;
1185
6.61k
  }
1186
1.13k
  case ARM_OP_GROUP_VectorListTwoSpacedAllLanes:
1187
4.66k
  case ARM_OP_GROUP_VectorListTwoSpaced: {
1188
4.66k
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1189
4.66k
    ARM_set_detail_op_reg(MI, OpNum,
1190
4.66k
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1191
4.66k
                     ARM_dsub_0));
1192
4.66k
    ARM_set_detail_op_reg(MI, OpNum,
1193
4.66k
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1194
4.66k
                     ARM_dsub_2));
1195
4.66k
    break;
1196
1.13k
  }
1197
3.10k
  case ARM_OP_GROUP_VectorListThree:
1198
3.10k
  case ARM_OP_GROUP_VectorListThreeAllLanes:
1199
3.10k
    ARM_set_detail_op_reg(MI, OpNum,
1200
3.10k
              t_qpr_to_dpr_list(MI, OpNum, 0));
1201
3.10k
    ARM_set_detail_op_reg(MI, OpNum,
1202
3.10k
              t_qpr_to_dpr_list(MI, OpNum, 1));
1203
3.10k
    ARM_set_detail_op_reg(MI, OpNum,
1204
3.10k
              t_qpr_to_dpr_list(MI, OpNum, 2));
1205
3.10k
    break;
1206
0
  case ARM_OP_GROUP_VectorListThreeSpacedAllLanes:
1207
0
  case ARM_OP_GROUP_VectorListThreeSpaced:
1208
0
    ARM_set_detail_op_reg(MI, OpNum,
1209
0
              t_qpr_to_dpr_list(MI, OpNum, 0));
1210
0
    ARM_set_detail_op_reg(MI, OpNum,
1211
0
              t_qpr_to_dpr_list(MI, OpNum, 2));
1212
0
    ARM_set_detail_op_reg(MI, OpNum,
1213
0
              t_qpr_to_dpr_list(MI, OpNum, 4));
1214
0
    break;
1215
6.80k
  case ARM_OP_GROUP_VectorListFour:
1216
6.80k
  case ARM_OP_GROUP_VectorListFourAllLanes:
1217
6.80k
    ARM_set_detail_op_reg(MI, OpNum,
1218
6.80k
              t_qpr_to_dpr_list(MI, OpNum, 0));
1219
6.80k
    ARM_set_detail_op_reg(MI, OpNum,
1220
6.80k
              t_qpr_to_dpr_list(MI, OpNum, 1));
1221
6.80k
    ARM_set_detail_op_reg(MI, OpNum,
1222
6.80k
              t_qpr_to_dpr_list(MI, OpNum, 2));
1223
6.80k
    ARM_set_detail_op_reg(MI, OpNum,
1224
6.80k
              t_qpr_to_dpr_list(MI, OpNum, 3));
1225
6.80k
    break;
1226
0
  case ARM_OP_GROUP_VectorListFourSpacedAllLanes:
1227
0
  case ARM_OP_GROUP_VectorListFourSpaced:
1228
0
    ARM_set_detail_op_reg(MI, OpNum,
1229
0
              t_qpr_to_dpr_list(MI, OpNum, 0));
1230
0
    ARM_set_detail_op_reg(MI, OpNum,
1231
0
              t_qpr_to_dpr_list(MI, OpNum, 2));
1232
0
    ARM_set_detail_op_reg(MI, OpNum,
1233
0
              t_qpr_to_dpr_list(MI, OpNum, 4));
1234
0
    ARM_set_detail_op_reg(MI, OpNum,
1235
0
              t_qpr_to_dpr_list(MI, OpNum, 6));
1236
0
    break;
1237
39.6k
  case ARM_OP_GROUP_NoHashImmediate:
1238
39.6k
    ARM_set_detail_op_neon_lane(MI, OpNum);
1239
39.6k
    break;
1240
47.1k
  case ARM_OP_GROUP_RegisterList: {
1241
    // All operands n MI from OpNum on are registers.
1242
    // But the MappingInsnOps.inc has only a single entry for the whole
1243
    // list. So all registers in the list share those attributes.
1244
47.1k
    unsigned access = map_get_op_access(MI, OpNum);
1245
303k
    for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e;
1246
256k
         ++i) {
1247
256k
      unsigned Reg =
1248
256k
        MCOperand_getReg(MCInst_getOperand(MI, i));
1249
1250
256k
      ARM_check_safe_inc(MI);
1251
256k
      ARM_get_detail_op(MI, 0)->type = ARM_OP_REG;
1252
256k
      ARM_get_detail_op(MI, 0)->reg = Reg;
1253
256k
      ARM_get_detail_op(MI, 0)->access = access;
1254
256k
      ARM_inc_op_count(MI);
1255
256k
    }
1256
47.1k
    break;
1257
0
  }
1258
11.8k
  case ARM_OP_GROUP_ThumbITMask: {
1259
11.8k
    unsigned Mask = MCInst_getOpVal(MI, OpNum);
1260
11.8k
    unsigned Firstcond = MCInst_getOpVal(MI, OpNum - 1);
1261
11.8k
    unsigned CondBit0 = Firstcond & 1;
1262
11.8k
    unsigned NumTZ = CountTrailingZeros_32(Mask);
1263
11.8k
    unsigned Pos, e;
1264
11.8k
    ARM_PredBlockMask PredMask = ARM_PredBlockMaskInvalid;
1265
1266
    // Check the documentation of ARM_PredBlockMask how the bits are set.
1267
41.8k
    for (Pos = 3, e = NumTZ; Pos > e; --Pos) {
1268
29.9k
      bool Then = ((Mask >> Pos) & 1) == CondBit0;
1269
29.9k
      if (Then)
1270
5.62k
        PredMask <<= 1;
1271
24.3k
      else {
1272
24.3k
        PredMask |= 1;
1273
24.3k
        PredMask <<= 1;
1274
24.3k
      }
1275
29.9k
    }
1276
11.8k
    PredMask |= 1;
1277
11.8k
    ARM_get_detail(MI)->pred_mask = PredMask;
1278
11.8k
    break;
1279
0
  }
1280
7.81k
  case ARM_OP_GROUP_VPTMask: {
1281
7.81k
    unsigned Mask = MCInst_getOpVal(MI, OpNum);
1282
7.81k
    unsigned NumTZ = CountTrailingZeros_32(Mask);
1283
7.81k
    ARM_PredBlockMask PredMask = ARM_PredBlockMaskInvalid;
1284
1285
    // Check the documentation of ARM_PredBlockMask how the bits are set.
1286
28.0k
    for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1287
20.2k
      bool T = ((Mask >> Pos) & 1) == 0;
1288
20.2k
      if (T)
1289
10.7k
        PredMask <<= 1;
1290
9.48k
      else {
1291
9.48k
        PredMask |= 1;
1292
9.48k
        PredMask <<= 1;
1293
9.48k
      }
1294
20.2k
    }
1295
7.81k
    PredMask |= 1;
1296
7.81k
    ARM_get_detail(MI)->pred_mask = PredMask;
1297
7.81k
    break;
1298
0
  }
1299
7.94k
  case ARM_OP_GROUP_MSRMaskOperand: {
1300
7.94k
    MCOperand *Op = MCInst_getOperand(MI, OpNum);
1301
7.94k
    unsigned SpecRegRBit = (unsigned)MCOperand_getImm(Op) >> 4;
1302
7.94k
    unsigned Mask = (unsigned)MCOperand_getImm(Op) & 0xf;
1303
7.94k
    bool IsOutReg = OpNum == 0;
1304
1305
7.94k
    if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
1306
6.63k
      const ARMSysReg_MClassSysReg *TheReg;
1307
6.63k
      unsigned SYSm = (unsigned)MCOperand_getImm(Op) &
1308
6.63k
          0xFFF; // 12-bit SYMm
1309
6.63k
      unsigned Opcode = MCInst_getOpcode(MI);
1310
1311
6.63k
      if (Opcode == ARM_t2MSR_M &&
1312
5.35k
          ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
1313
5.35k
        TheReg =
1314
5.35k
          ARMSysReg_lookupMClassSysRegBy12bitSYSmValue(
1315
5.35k
            SYSm);
1316
5.35k
        if (TheReg && MClassSysReg_isInRequiredFeatures(
1317
1.81k
                  TheReg, ARM_FeatureDSP)) {
1318
257
          ARM_set_detail_op_sysop(
1319
257
            MI, TheReg->sysreg.mclasssysreg,
1320
257
            ARM_OP_SYSREG, IsOutReg, Mask,
1321
257
            SYSm);
1322
257
          return;
1323
257
        }
1324
5.35k
      }
1325
1326
6.38k
      SYSm &= 0xff;
1327
6.38k
      if (Opcode == ARM_t2MSR_M &&
1328
5.10k
          ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
1329
5.10k
        TheReg =
1330
5.10k
          ARMSysReg_lookupMClassSysRegAPSRNonDeprecated(
1331
5.10k
            SYSm);
1332
5.10k
        if (TheReg) {
1333
494
          ARM_set_detail_op_sysop(
1334
494
            MI, TheReg->sysreg.mclasssysreg,
1335
494
            ARM_OP_SYSREG, IsOutReg, Mask,
1336
494
            SYSm);
1337
494
          return;
1338
494
        }
1339
5.10k
      }
1340
1341
5.88k
      TheReg = ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(
1342
5.88k
        SYSm);
1343
5.88k
      if (TheReg) {
1344
5.06k
        ARM_set_detail_op_sysop(
1345
5.06k
          MI, TheReg->sysreg.mclasssysreg,
1346
5.06k
          ARM_OP_SYSREG, IsOutReg, Mask, SYSm);
1347
5.06k
        return;
1348
5.06k
      }
1349
1350
821
      if (detail_is_set(MI))
1351
821
        MCOperand_CreateImm0(MI, SYSm);
1352
1353
821
      ARM_set_detail_op_sysop(MI, SYSm, ARM_OP_SYSREG,
1354
821
            IsOutReg, Mask, SYSm);
1355
1356
821
      return;
1357
5.88k
    }
1358
1359
1.30k
    if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
1360
341
      switch (Mask) {
1361
0
      default:
1362
0
        CS_ASSERT_RET(0 && "Unexpected mask value!");
1363
84
      case 4:
1364
84
        ARM_set_detail_op_sysop(MI,
1365
84
              ARM_MCLASSSYSREG_APSR_G,
1366
84
              ARM_OP_SYSREG, IsOutReg,
1367
84
              Mask, UINT16_MAX);
1368
84
        return;
1369
37
      case 8:
1370
37
        ARM_set_detail_op_sysop(
1371
37
          MI, ARM_MCLASSSYSREG_APSR_NZCVQ,
1372
37
          ARM_OP_SYSREG, IsOutReg, Mask,
1373
37
          UINT16_MAX);
1374
37
        return;
1375
220
      case 12:
1376
220
        ARM_set_detail_op_sysop(
1377
220
          MI, ARM_MCLASSSYSREG_APSR_NZCVQG,
1378
220
          ARM_OP_SYSREG, IsOutReg, Mask,
1379
220
          UINT16_MAX);
1380
220
        return;
1381
341
      }
1382
341
    }
1383
1384
964
    unsigned field = 0;
1385
964
    if (Mask) {
1386
439
      if (Mask & 8)
1387
358
        field += SpecRegRBit ? ARM_FIELD_SPSR_F :
1388
358
                   ARM_FIELD_CPSR_F;
1389
439
      if (Mask & 4)
1390
331
        field += SpecRegRBit ? ARM_FIELD_SPSR_S :
1391
331
                   ARM_FIELD_CPSR_S;
1392
439
      if (Mask & 2)
1393
323
        field += SpecRegRBit ? ARM_FIELD_SPSR_X :
1394
323
                   ARM_FIELD_CPSR_X;
1395
439
      if (Mask & 1)
1396
285
        field += SpecRegRBit ? ARM_FIELD_SPSR_C :
1397
285
                   ARM_FIELD_CPSR_C;
1398
1399
439
      ARM_set_detail_op_sysop(MI, field,
1400
439
            SpecRegRBit ? ARM_OP_SPSR :
1401
439
                    ARM_OP_CPSR,
1402
439
            IsOutReg, Mask, UINT16_MAX);
1403
439
    }
1404
964
    break;
1405
1.30k
  }
1406
8.03k
  case ARM_OP_GROUP_SORegRegOperand: {
1407
8.03k
    int64_t imm =
1408
8.03k
      MCOperand_getImm(MCInst_getOperand(MI, OpNum + 2));
1409
8.03k
    ARM_get_detail_op(MI, 0)->shift.type =
1410
8.03k
      ARM_AM_getSORegShOp(imm) + ARM_SFT_REG;
1411
8.03k
    if (ARM_AM_getSORegShOp(imm) != ARM_AM_rrx)
1412
8.03k
      ARM_get_detail_op(MI, 0)->shift.value =
1413
8.03k
        MCInst_getOpVal(MI, OpNum + 1);
1414
1415
8.03k
    ARM_set_detail_op_reg(MI, OpNum, MCInst_getOpVal(MI, OpNum));
1416
8.03k
    break;
1417
1.30k
  }
1418
8.77k
  case ARM_OP_GROUP_ModImmOperand: {
1419
8.77k
    int64_t imm = MCInst_getOpVal(MI, OpNum);
1420
8.77k
    int32_t Rotated = t_mod_imm_rotate(imm);
1421
8.77k
    if (ARM_AM_getSOImmVal(Rotated) == imm) {
1422
6.18k
      ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1423
6.18k
                t_mod_imm_rotate(imm));
1424
6.18k
      return;
1425
6.18k
    }
1426
2.59k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1427
2.59k
              t_mod_imm_bits(imm));
1428
2.59k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1429
2.59k
              t_mod_imm_rot(imm));
1430
2.59k
    break;
1431
8.77k
  }
1432
3.22k
  case ARM_OP_GROUP_VMOVModImmOperand:
1433
3.22k
    ARM_set_detail_op_imm(
1434
3.22k
      MI, OpNum, ARM_OP_IMM,
1435
3.22k
      t_vmov_mod_imm(MCInst_getOpVal(MI, OpNum)));
1436
3.22k
    break;
1437
886
  case ARM_OP_GROUP_FPImmOperand:
1438
886
    ARM_set_detail_op_float(MI, OpNum, MCInst_getOpVal(MI, OpNum));
1439
886
    break;
1440
1.68k
  case ARM_OP_GROUP_ImmPlusOneOperand:
1441
1.68k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1442
1.68k
              MCInst_getOpVal(MI, OpNum) + 1);
1443
1.68k
    break;
1444
1.29k
  case ARM_OP_GROUP_RotImmOperand: {
1445
1.29k
    unsigned RotImm = MCInst_getOpVal(MI, OpNum);
1446
1.29k
    if (RotImm == 0)
1447
307
      return;
1448
992
    ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ROR;
1449
992
    ARM_get_detail_op(MI, -1)->shift.value = RotImm * 8;
1450
992
    break;
1451
1.29k
  }
1452
739
  case ARM_OP_GROUP_FBits16:
1453
739
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1454
739
              16 - MCInst_getOpVal(MI, OpNum));
1455
739
    break;
1456
1.16k
  case ARM_OP_GROUP_FBits32:
1457
1.16k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1458
1.16k
              32 - MCInst_getOpVal(MI, OpNum));
1459
1.16k
    break;
1460
3.17k
  case ARM_OP_GROUP_T2SOOperand:
1461
14.7k
  case ARM_OP_GROUP_SORegImmOperand:
1462
14.7k
    ARM_set_detail_op_reg(MI, OpNum, MCInst_getOpVal(MI, OpNum));
1463
14.7k
    uint64_t imm = MCInst_getOpVal(MI, OpNum + 1);
1464
14.7k
    ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(imm);
1465
14.7k
    unsigned ShImm = ARM_AM_getSORegOffset(imm);
1466
14.7k
    if (op_group == ARM_OP_GROUP_SORegImmOperand) {
1467
11.5k
      if (ShOpc == ARM_AM_no_shift ||
1468
11.5k
          (ShOpc == ARM_AM_lsl && !ShImm))
1469
0
        return;
1470
11.5k
    }
1471
14.7k
    add_cs_detail_RegImmShift(MI, ShOpc, ShImm);
1472
14.7k
    break;
1473
2.80k
  case ARM_OP_GROUP_PostIdxRegOperand: {
1474
2.80k
    bool sub = MCInst_getOpVal(MI, OpNum + 1) ? false : true;
1475
2.80k
    ARM_set_detail_op_mem_offset(MI, OpNum,
1476
2.80k
               MCInst_getOpVal(MI, OpNum), sub);
1477
2.80k
    ARM_get_detail(MI)->post_index = true;
1478
2.80k
    break;
1479
14.7k
  }
1480
690
  case ARM_OP_GROUP_PostIdxImm8Operand: {
1481
690
    unsigned Imm8 = MCInst_getOpVal(MI, OpNum);
1482
690
    bool sub = !(Imm8 & 256);
1483
690
    ARM_set_detail_op_mem_offset(MI, OpNum, (Imm8 & 0xff), sub);
1484
690
    ARM_get_detail(MI)->post_index = true;
1485
690
    break;
1486
14.7k
  }
1487
9.58k
  case ARM_OP_GROUP_PostIdxImm8s4Operand: {
1488
9.58k
    unsigned Imm8s = MCInst_getOpVal(MI, OpNum);
1489
9.58k
    bool sub = !(Imm8s & 256);
1490
9.58k
    ARM_set_detail_op_mem_offset(MI, OpNum, (Imm8s & 0xff) << 2,
1491
9.58k
               sub);
1492
9.58k
    ARM_get_detail(MI)->post_index = true;
1493
9.58k
    break;
1494
14.7k
  }
1495
105
  case ARM_OP_GROUP_AddrModeTBB:
1496
1.09k
  case ARM_OP_GROUP_AddrModeTBH:
1497
1.09k
    ARM_set_mem_access(MI, true);
1498
1.09k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1499
1.09k
              MCInst_getOpVal(MI, OpNum));
1500
1.09k
    ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,
1501
1.09k
              MCInst_getOpVal(MI, OpNum + 1));
1502
1.09k
    if (op_group == ARM_OP_GROUP_AddrModeTBH) {
1503
988
      ARM_get_detail_op(MI, 0)->shift.type = ARM_SFT_LSL;
1504
988
      ARM_get_detail_op(MI, 0)->shift.value = 1;
1505
988
    }
1506
1.09k
    ARM_set_mem_access(MI, false);
1507
1.09k
    break;
1508
4.75k
  case ARM_OP_GROUP_AddrMode2Operand: {
1509
4.75k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1510
4.75k
    if (!MCOperand_isReg(MO1))
1511
      // Handled in printOperand
1512
0
      break;
1513
1514
4.75k
    ARM_set_mem_access(MI, true);
1515
4.75k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1516
4.75k
              MCInst_getOpVal(MI, OpNum));
1517
4.75k
    unsigned int imm3 = MCInst_getOpVal(MI, OpNum + 2);
1518
4.75k
    unsigned ShOff = ARM_AM_getAM2Offset(imm3);
1519
4.75k
    ARM_AM_AddrOpc subtracted = ARM_AM_getAM2Op(imm3);
1520
4.75k
    if (!MCOperand_getReg(MCInst_getOperand(MI, OpNum + 1)) &&
1521
0
        ShOff) {
1522
0
      ARM_get_detail_op(MI, 0)->shift.value = ShOff;
1523
0
      ARM_get_detail_op(MI, 0)->subtracted = subtracted ==
1524
0
                     ARM_AM_sub;
1525
0
      ARM_set_mem_access(MI, false);
1526
0
      break;
1527
0
    }
1528
4.75k
    ARM_set_detail_op_mem(MI, OpNum + 1, true,
1529
4.75k
              subtracted == ARM_AM_sub ? -1 : 1,
1530
4.75k
              MCInst_getOpVal(MI, OpNum + 1));
1531
4.75k
    add_cs_detail_RegImmShift(MI, ARM_AM_getAM2ShiftOpc(imm3),
1532
4.75k
            ARM_AM_getAM2Offset(imm3));
1533
4.75k
    ARM_set_mem_access(MI, false);
1534
4.75k
    break;
1535
4.75k
  }
1536
8.98k
  case ARM_OP_GROUP_AddrMode2OffsetOperand: {
1537
8.98k
    uint64_t imm2 = MCInst_getOpVal(MI, OpNum + 1);
1538
8.98k
    ARM_AM_AddrOpc subtracted = ARM_AM_getAM2Op(imm2);
1539
8.98k
    if (!MCInst_getOpVal(MI, OpNum)) {
1540
5.75k
      ARM_set_detail_op_mem_offset(MI, OpNum + 1,
1541
5.75k
                 ARM_AM_getAM2Offset(imm2),
1542
5.75k
                 subtracted == ARM_AM_sub);
1543
5.75k
      ARM_get_detail(MI)->post_index = true;
1544
5.75k
      return;
1545
5.75k
    }
1546
3.22k
    ARM_set_detail_op_mem_offset(MI, OpNum,
1547
3.22k
               MCInst_getOpVal(MI, OpNum),
1548
3.22k
               subtracted == ARM_AM_sub);
1549
3.22k
    ARM_get_detail(MI)->post_index = true;
1550
3.22k
    add_cs_detail_RegImmShift(MI, ARM_AM_getAM2ShiftOpc(imm2),
1551
3.22k
            ARM_AM_getAM2Offset(imm2));
1552
3.22k
    break;
1553
8.98k
  }
1554
4.89k
  case ARM_OP_GROUP_AddrMode3OffsetOperand: {
1555
4.89k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1556
4.89k
    MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1557
4.89k
    ARM_AM_AddrOpc subtracted =
1558
4.89k
      ARM_AM_getAM3Op(MCOperand_getImm(MO2));
1559
4.89k
    if (MCOperand_getReg(MO1)) {
1560
2.88k
      ARM_set_detail_op_mem_offset(MI, OpNum,
1561
2.88k
                 MCInst_getOpVal(MI, OpNum),
1562
2.88k
                 subtracted == ARM_AM_sub);
1563
2.88k
      ARM_get_detail(MI)->post_index = true;
1564
2.88k
      return;
1565
2.88k
    }
1566
2.01k
    ARM_set_detail_op_mem_offset(
1567
2.01k
      MI, OpNum + 1,
1568
2.01k
      ARM_AM_getAM3Offset(MCInst_getOpVal(MI, OpNum + 1)),
1569
2.01k
      subtracted == ARM_AM_sub);
1570
2.01k
    ARM_get_detail(MI)->post_index = true;
1571
2.01k
    break;
1572
4.89k
  }
1573
33.5k
  case ARM_OP_GROUP_ThumbAddrModeSPOperand:
1574
72.7k
  case ARM_OP_GROUP_ThumbAddrModeImm5S1Operand:
1575
115k
  case ARM_OP_GROUP_ThumbAddrModeImm5S2Operand:
1576
166k
  case ARM_OP_GROUP_ThumbAddrModeImm5S4Operand: {
1577
166k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1578
166k
    if (!MCOperand_isReg(MO1))
1579
      // Handled in printOperand
1580
0
      break;
1581
1582
166k
    ARM_set_mem_access(MI, true);
1583
166k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1584
166k
              MCInst_getOpVal(MI, OpNum));
1585
166k
    unsigned ImmOffs = MCInst_getOpVal(MI, OpNum + 1);
1586
166k
    if (ImmOffs) {
1587
155k
      unsigned Scale = 0;
1588
155k
      switch (op_group) {
1589
0
      default:
1590
0
        CS_ASSERT_RET(
1591
0
          0 &&
1592
0
          "Cannot determine scale. Operand group not handled.");
1593
34.7k
      case ARM_OP_GROUP_ThumbAddrModeImm5S1Operand:
1594
34.7k
        Scale = 1;
1595
34.7k
        break;
1596
41.3k
      case ARM_OP_GROUP_ThumbAddrModeImm5S2Operand:
1597
41.3k
        Scale = 2;
1598
41.3k
        break;
1599
48.3k
      case ARM_OP_GROUP_ThumbAddrModeImm5S4Operand:
1600
79.1k
      case ARM_OP_GROUP_ThumbAddrModeSPOperand:
1601
79.1k
        Scale = 4;
1602
79.1k
        break;
1603
155k
      }
1604
155k
      ARM_set_detail_op_mem(MI, OpNum + 1, false, 0,
1605
155k
                ImmOffs * Scale);
1606
155k
    }
1607
166k
    ARM_set_mem_access(MI, false);
1608
166k
    break;
1609
166k
  }
1610
29.5k
  case ARM_OP_GROUP_ThumbAddrModeRROperand: {
1611
29.5k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1612
29.5k
    if (!MCOperand_isReg(MO1))
1613
      // Handled in printOperand
1614
0
      break;
1615
1616
29.5k
    ARM_set_mem_access(MI, true);
1617
29.5k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1618
29.5k
              MCInst_getOpVal(MI, OpNum));
1619
29.5k
    arm_reg RegNum = MCInst_getOpVal(MI, OpNum + 1);
1620
29.5k
    if (RegNum)
1621
29.5k
      ARM_set_detail_op_mem(MI, OpNum + 1, true, 1, RegNum);
1622
29.5k
    ARM_set_mem_access(MI, false);
1623
29.5k
    break;
1624
29.5k
  }
1625
2.87k
  case ARM_OP_GROUP_T2AddrModeImm8OffsetOperand:
1626
5.49k
  case ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand: {
1627
5.49k
    int32_t OffImm = MCInst_getOpVal(MI, OpNum);
1628
5.49k
    if (OffImm == INT32_MIN)
1629
1.39k
      ARM_set_detail_op_mem_offset(MI, OpNum, 0, false);
1630
4.10k
    else {
1631
4.10k
      bool sub = OffImm < 0;
1632
4.10k
      OffImm = OffImm < 0 ? OffImm * -1 : OffImm;
1633
4.10k
      ARM_set_detail_op_mem_offset(MI, OpNum, OffImm, sub);
1634
4.10k
    }
1635
5.49k
    ARM_get_detail(MI)->post_index = true;
1636
5.49k
    break;
1637
2.87k
  }
1638
1.22k
  case ARM_OP_GROUP_T2AddrModeSoRegOperand: {
1639
1.22k
    if (!doing_mem(MI))
1640
1.22k
      ARM_set_mem_access(MI, true);
1641
1642
1.22k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1643
1.22k
              MCInst_getOpVal(MI, OpNum));
1644
1.22k
    ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,
1645
1.22k
              MCInst_getOpVal(MI, OpNum + 1));
1646
1.22k
    unsigned ShAmt = MCInst_getOpVal(MI, OpNum + 2);
1647
1.22k
    if (ShAmt) {
1648
678
      ARM_get_detail_op(MI, 0)->shift.type = ARM_SFT_LSL;
1649
678
      ARM_get_detail_op(MI, 0)->shift.value = ShAmt;
1650
678
    }
1651
1.22k
    ARM_set_mem_access(MI, false);
1652
1.22k
    break;
1653
2.87k
  }
1654
794
  case ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand:
1655
794
    ARM_set_mem_access(MI, true);
1656
794
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1657
794
              MCInst_getOpVal(MI, OpNum));
1658
794
    int64_t Imm0_1024s4 = MCInst_getOpVal(MI, OpNum + 1);
1659
794
    if (Imm0_1024s4)
1660
681
      ARM_set_detail_op_mem(MI, OpNum + 1, false, 0,
1661
681
                Imm0_1024s4 * 4);
1662
794
    ARM_set_mem_access(MI, false);
1663
794
    break;
1664
347
  case ARM_OP_GROUP_PKHLSLShiftImm: {
1665
347
    unsigned ShiftImm = MCInst_getOpVal(MI, OpNum);
1666
347
    if (ShiftImm == 0)
1667
133
      return;
1668
214
    ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_LSL;
1669
214
    ARM_get_detail_op(MI, -1)->shift.value = ShiftImm;
1670
214
    break;
1671
347
  }
1672
312
  case ARM_OP_GROUP_PKHASRShiftImm: {
1673
312
    unsigned RShiftImm = MCInst_getOpVal(MI, OpNum);
1674
312
    if (RShiftImm == 0)
1675
136
      RShiftImm = 32;
1676
312
    ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ASR;
1677
312
    ARM_get_detail_op(MI, -1)->shift.value = RShiftImm;
1678
312
    break;
1679
347
  }
1680
18.9k
  case ARM_OP_GROUP_ThumbS4ImmOperand:
1681
18.9k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1682
18.9k
              MCInst_getOpVal(MI, OpNum) * 4);
1683
18.9k
    break;
1684
54.1k
  case ARM_OP_GROUP_ThumbSRImm: {
1685
54.1k
    unsigned SRImm = MCInst_getOpVal(MI, OpNum);
1686
54.1k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1687
54.1k
              SRImm == 0 ? 32 : SRImm);
1688
54.1k
    break;
1689
347
  }
1690
1.36k
  case ARM_OP_GROUP_BitfieldInvMaskImmOperand: {
1691
1.36k
    uint32_t v = ~MCInst_getOpVal(MI, OpNum);
1692
1.36k
    int32_t lsb = CountTrailingZeros_32(v);
1693
1.36k
    int32_t width = (32 - countLeadingZeros(v)) - lsb;
1694
1.36k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, lsb);
1695
1.36k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, width);
1696
1.36k
    break;
1697
347
  }
1698
1.18k
  case ARM_OP_GROUP_CPSIMod: {
1699
1.18k
    unsigned Mode = MCInst_getOpVal(MI, OpNum);
1700
1.18k
    ARM_get_detail(MI)->cps_mode = Mode;
1701
1.18k
    break;
1702
347
  }
1703
1.18k
  case ARM_OP_GROUP_CPSIFlag: {
1704
1.18k
    unsigned IFlags = MCInst_getOpVal(MI, OpNum);
1705
1.18k
    ARM_get_detail(MI)->cps_flag = IFlags == 0 ? ARM_CPSFLAG_NONE :
1706
1.18k
                   IFlags;
1707
1.18k
    break;
1708
347
  }
1709
408
  case ARM_OP_GROUP_GPRPairOperand: {
1710
408
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1711
408
    ARM_set_detail_op_reg(MI, OpNum,
1712
408
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1713
408
                     ARM_gsub_0));
1714
408
    ARM_set_detail_op_reg(MI, OpNum,
1715
408
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1716
408
                     ARM_gsub_1));
1717
408
    break;
1718
347
  }
1719
4.55k
  case ARM_OP_GROUP_MemBOption:
1720
6.07k
  case ARM_OP_GROUP_InstSyncBOption:
1721
6.07k
  case ARM_OP_GROUP_TraceSyncBOption:
1722
6.07k
    ARM_get_detail(MI)->mem_barrier = MCInst_getOpVal(MI, OpNum);
1723
6.07k
    break;
1724
1.71k
  case ARM_OP_GROUP_ShiftImmOperand: {
1725
1.71k
    unsigned ShiftOp = MCInst_getOpVal(MI, OpNum);
1726
1.71k
    bool isASR = (ShiftOp & (1 << 5)) != 0;
1727
1.71k
    unsigned Amt = ShiftOp & 0x1f;
1728
1.71k
    if (isASR) {
1729
634
      unsigned tmp = Amt == 0 ? 32 : Amt;
1730
634
      ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ASR;
1731
634
      ARM_get_detail_op(MI, -1)->shift.value = tmp;
1732
1.08k
    } else if (Amt) {
1733
534
      ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_LSL;
1734
534
      ARM_get_detail_op(MI, -1)->shift.value = Amt;
1735
534
    }
1736
1.71k
    break;
1737
6.07k
  }
1738
7.80k
  case ARM_OP_GROUP_VectorIndex:
1739
7.80k
    ARM_get_detail_op(MI, -1)->vector_index =
1740
7.80k
      MCInst_getOpVal(MI, OpNum);
1741
7.80k
    break;
1742
5.63k
  case ARM_OP_GROUP_CoprocOptionImm:
1743
5.63k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1744
5.63k
              MCInst_getOpVal(MI, OpNum));
1745
5.63k
    break;
1746
22.8k
  case ARM_OP_GROUP_ThumbLdrLabelOperand: {
1747
22.8k
    int32_t OffImm = MCInst_getOpVal(MI, OpNum);
1748
22.8k
    if (OffImm == INT32_MIN)
1749
1.28k
      OffImm = 0;
1750
22.8k
    ARM_check_safe_inc(MI);
1751
22.8k
    ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;
1752
22.8k
    ARM_get_detail_op(MI, 0)->mem.base = ARM_REG_PC;
1753
22.8k
    ARM_get_detail_op(MI, 0)->mem.index = ARM_REG_INVALID;
1754
22.8k
    ARM_get_detail_op(MI, 0)->mem.scale = 1;
1755
22.8k
    ARM_get_detail_op(MI, 0)->mem.disp = OffImm;
1756
22.8k
    ARM_get_detail_op(MI, 0)->access = CS_AC_READ;
1757
22.8k
    ARM_inc_op_count(MI);
1758
22.8k
    break;
1759
6.07k
  }
1760
705
  case ARM_OP_GROUP_BankedRegOperand: {
1761
705
    uint32_t Banked = MCInst_getOpVal(MI, OpNum);
1762
705
    const ARMBankedReg_BankedReg *TheReg =
1763
705
      ARMBankedReg_lookupBankedRegByEncoding(Banked);
1764
705
    bool IsOutReg = OpNum == 0;
1765
705
    ARM_set_detail_op_sysop(MI, TheReg->sysreg.bankedreg,
1766
705
          ARM_OP_BANKEDREG, IsOutReg, UINT8_MAX,
1767
705
          TheReg->Encoding &
1768
705
            0xf); // Bit[4:0] are SYSm
1769
705
    break;
1770
6.07k
  }
1771
136
  case ARM_OP_GROUP_SetendOperand: {
1772
136
    bool be = MCInst_getOpVal(MI, OpNum) != 0;
1773
136
    ARM_check_safe_inc(MI);
1774
136
    if (be) {
1775
68
      ARM_get_detail_op(MI, 0)->type = ARM_OP_SETEND;
1776
68
      ARM_get_detail_op(MI, 0)->setend = ARM_SETEND_BE;
1777
68
    } else {
1778
68
      ARM_get_detail_op(MI, 0)->type = ARM_OP_SETEND;
1779
68
      ARM_get_detail_op(MI, 0)->setend = ARM_SETEND_LE;
1780
68
    }
1781
136
    ARM_inc_op_count(MI);
1782
136
    break;
1783
6.07k
  }
1784
0
  case ARM_OP_GROUP_MveSaturateOp: {
1785
0
    uint32_t Val = MCInst_getOpVal(MI, OpNum);
1786
0
    Val = Val == 1 ? 48 : 64;
1787
0
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Val);
1788
0
    break;
1789
6.07k
  }
1790
4.14M
  }
1791
4.14M
}
1792
1793
/// Fills cs_detail with the data of the operand.
1794
/// This function handles operands which original printer function is a template
1795
/// with one argument.
1796
static void add_cs_detail_template_1(MCInst *MI, arm_op_group op_group,
1797
             unsigned OpNum, uint64_t temp_arg_0)
1798
82.1k
{
1799
82.1k
  if (!detail_is_set(MI))
1800
0
    return;
1801
82.1k
  switch (op_group) {
1802
0
  default:
1803
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
1804
0
    CS_ASSERT_RET(0);
1805
7.13k
  case ARM_OP_GROUP_AddrModeImm12Operand_0:
1806
10.7k
  case ARM_OP_GROUP_AddrModeImm12Operand_1:
1807
13.2k
  case ARM_OP_GROUP_T2AddrModeImm8s4Operand_0:
1808
20.7k
  case ARM_OP_GROUP_T2AddrModeImm8s4Operand_1: {
1809
20.7k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1810
20.7k
    if (!MCOperand_isReg(MO1))
1811
      // Handled in printOperand
1812
0
      return;
1813
20.7k
  }
1814
  // fallthrough
1815
31.5k
  case ARM_OP_GROUP_T2AddrModeImm8Operand_0:
1816
35.4k
  case ARM_OP_GROUP_T2AddrModeImm8Operand_1: {
1817
35.4k
    bool AlwaysPrintImm0 = temp_arg_0;
1818
35.4k
    ARM_set_mem_access(MI, true);
1819
35.4k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1820
35.4k
              MCInst_getOpVal(MI, OpNum));
1821
35.4k
    int32_t Imm8 = MCInst_getOpVal(MI, OpNum + 1);
1822
35.4k
    if (Imm8 == INT32_MIN)
1823
6.09k
      Imm8 = 0;
1824
35.4k
    ARM_set_detail_op_mem(MI, OpNum + 1, false, 0, Imm8);
1825
35.4k
    if (AlwaysPrintImm0)
1826
14.9k
      map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum));
1827
1828
35.4k
    ARM_set_mem_access(MI, false);
1829
35.4k
    break;
1830
31.5k
  }
1831
987
  case ARM_OP_GROUP_AdrLabelOperand_0:
1832
17.7k
  case ARM_OP_GROUP_AdrLabelOperand_2: {
1833
17.7k
    unsigned Scale = temp_arg_0;
1834
17.7k
    int32_t OffImm = MCInst_getOpVal(MI, OpNum) << Scale;
1835
17.7k
    if (OffImm == INT32_MIN)
1836
0
      OffImm = 0;
1837
17.7k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, OffImm);
1838
17.7k
    break;
1839
987
  }
1840
3.81k
  case ARM_OP_GROUP_AddrMode3Operand_0:
1841
5.88k
  case ARM_OP_GROUP_AddrMode3Operand_1: {
1842
5.88k
    bool AlwaysPrintImm0 = temp_arg_0;
1843
5.88k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1844
5.88k
    if (!MCOperand_isReg(MO1))
1845
      // Handled in printOperand
1846
0
      break;
1847
1848
5.88k
    ARM_set_mem_access(MI, true);
1849
5.88k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1850
5.88k
              MCInst_getOpVal(MI, OpNum));
1851
1852
5.88k
    MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1853
5.88k
    ARM_AM_AddrOpc Sign =
1854
5.88k
      ARM_AM_getAM3Op(MCInst_getOpVal(MI, OpNum + 2));
1855
1856
5.88k
    if (MCOperand_getReg(MO2)) {
1857
2.49k
      ARM_set_detail_op_mem(MI, OpNum + 1, true,
1858
2.49k
                Sign == ARM_AM_sub ? -1 : 1,
1859
2.49k
                MCInst_getOpVal(MI, OpNum + 1));
1860
2.49k
      ARM_get_detail_op(MI, 0)->subtracted = Sign ==
1861
2.49k
                     ARM_AM_sub;
1862
2.49k
      ARM_set_mem_access(MI, false);
1863
2.49k
      break;
1864
2.49k
    }
1865
3.39k
    unsigned ImmOffs =
1866
3.39k
      ARM_AM_getAM3Offset(MCInst_getOpVal(MI, OpNum + 2));
1867
1868
3.39k
    if (AlwaysPrintImm0 || ImmOffs || Sign == ARM_AM_sub) {
1869
3.23k
      ARM_set_detail_op_mem(MI, OpNum + 2, false, 0, ImmOffs);
1870
3.23k
      ARM_get_detail_op(MI, 0)->subtracted = Sign ==
1871
3.23k
                     ARM_AM_sub;
1872
3.23k
    }
1873
3.39k
    ARM_set_mem_access(MI, false);
1874
3.39k
    break;
1875
5.88k
  }
1876
10.4k
  case ARM_OP_GROUP_AddrMode5Operand_0:
1877
19.5k
  case ARM_OP_GROUP_AddrMode5Operand_1:
1878
20.2k
  case ARM_OP_GROUP_AddrMode5FP16Operand_0: {
1879
20.2k
    bool AlwaysPrintImm0 = temp_arg_0;
1880
1881
20.2k
    if (AlwaysPrintImm0) {
1882
9.04k
      get_detail(MI)->writeback = true;
1883
9.04k
      map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum));
1884
9.04k
    }
1885
1886
20.2k
    ARM_check_safe_inc(MI);
1887
20.2k
    cs_arm_op *Op = ARM_get_detail_op(MI, 0);
1888
20.2k
    Op->type = ARM_OP_MEM;
1889
20.2k
    Op->mem.base = MCInst_getOpVal(MI, OpNum);
1890
20.2k
    Op->mem.index = ARM_REG_INVALID;
1891
20.2k
    Op->mem.scale = 1;
1892
20.2k
    Op->mem.disp = 0;
1893
20.2k
    Op->access = CS_AC_READ;
1894
1895
20.2k
    ARM_AM_AddrOpc SubFlag =
1896
20.2k
      ARM_AM_getAM5Op(MCInst_getOpVal(MI, OpNum + 1));
1897
20.2k
    unsigned ImmOffs =
1898
20.2k
      ARM_AM_getAM5Offset(MCInst_getOpVal(MI, OpNum + 1));
1899
1900
20.2k
    if (AlwaysPrintImm0 || ImmOffs || SubFlag == ARM_AM_sub) {
1901
19.5k
      if (op_group == ARM_OP_GROUP_AddrMode5FP16Operand_0) {
1902
621
        Op->mem.disp = ImmOffs * 2;
1903
18.9k
      } else {
1904
18.9k
        Op->mem.disp = ImmOffs * 4;
1905
18.9k
      }
1906
19.5k
      Op->subtracted = SubFlag == ARM_AM_sub;
1907
19.5k
    }
1908
20.2k
    ARM_inc_op_count(MI);
1909
20.2k
    break;
1910
19.5k
  }
1911
142
  case ARM_OP_GROUP_MveAddrModeRQOperand_0:
1912
234
  case ARM_OP_GROUP_MveAddrModeRQOperand_1:
1913
253
  case ARM_OP_GROUP_MveAddrModeRQOperand_2:
1914
332
  case ARM_OP_GROUP_MveAddrModeRQOperand_3: {
1915
332
    unsigned Shift = temp_arg_0;
1916
332
    ARM_set_mem_access(MI, true);
1917
332
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1918
332
              MCInst_getOpVal(MI, OpNum));
1919
332
    ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,
1920
332
              MCInst_getOpVal(MI, OpNum + 1));
1921
332
    if (Shift > 0) {
1922
190
      add_cs_detail_RegImmShift(MI, ARM_AM_uxtw, Shift);
1923
190
    }
1924
332
    ARM_set_mem_access(MI, false);
1925
332
    break;
1926
253
  }
1927
1.04k
  case ARM_OP_GROUP_MVEVectorList_2:
1928
2.55k
  case ARM_OP_GROUP_MVEVectorList_4: {
1929
2.55k
    unsigned NumRegs = temp_arg_0;
1930
2.55k
    arm_reg Reg = MCInst_getOpVal(MI, OpNum);
1931
10.6k
    for (unsigned i = 0; i < NumRegs; ++i) {
1932
8.11k
      arm_reg SubReg = MCRegisterInfo_getSubReg(
1933
8.11k
        MI->MRI, Reg, ARM_qsub_0 + i);
1934
8.11k
      ARM_set_detail_op_reg(MI, OpNum, SubReg);
1935
8.11k
    }
1936
2.55k
    break;
1937
1.04k
  }
1938
82.1k
  }
1939
82.1k
}
1940
1941
/// Fills cs_detail with the data of the operand.
1942
/// This function handles operands which's original printer function is a
1943
/// template with two arguments.
1944
static void add_cs_detail_template_2(MCInst *MI, arm_op_group op_group,
1945
             unsigned OpNum, uint64_t temp_arg_0,
1946
             uint64_t temp_arg_1)
1947
3.81k
{
1948
3.81k
  if (!detail_is_set(MI))
1949
0
    return;
1950
3.81k
  switch (op_group) {
1951
0
  default:
1952
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
1953
0
    CS_ASSERT_RET(0);
1954
1.93k
  case ARM_OP_GROUP_ComplexRotationOp_90_0:
1955
3.81k
  case ARM_OP_GROUP_ComplexRotationOp_180_90: {
1956
3.81k
    unsigned Angle = temp_arg_0;
1957
3.81k
    unsigned Remainder = temp_arg_1;
1958
3.81k
    unsigned Rotation =
1959
3.81k
      (MCInst_getOpVal(MI, OpNum) * Angle) + Remainder;
1960
3.81k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Rotation);
1961
3.81k
    break;
1962
1.93k
  }
1963
3.81k
  }
1964
3.81k
}
1965
1966
/// Fills cs_detail with the data of the operand.
1967
/// Calls to this function are should not be added by hand! Please checkout the
1968
/// patch `AddCSDetail` of the CppTranslator.
1969
void ARM_add_cs_detail(MCInst *MI, int /* arm_op_group */ op_group,
1970
           va_list args)
1971
4.25M
{
1972
4.25M
  if (!detail_is_set(MI) || !map_fill_detail_ops(MI))
1973
0
    return;
1974
4.25M
  switch (op_group) {
1975
22.9k
  case ARM_OP_GROUP_RegImmShift: {
1976
22.9k
    ARM_AM_ShiftOpc shift_opc = va_arg(args, ARM_AM_ShiftOpc);
1977
22.9k
    unsigned shift_imm = va_arg(args, unsigned);
1978
22.9k
    add_cs_detail_RegImmShift(MI, shift_opc, shift_imm);
1979
22.9k
    return;
1980
0
  }
1981
987
  case ARM_OP_GROUP_AdrLabelOperand_0:
1982
17.7k
  case ARM_OP_GROUP_AdrLabelOperand_2:
1983
21.5k
  case ARM_OP_GROUP_AddrMode3Operand_0:
1984
23.6k
  case ARM_OP_GROUP_AddrMode3Operand_1:
1985
34.1k
  case ARM_OP_GROUP_AddrMode5Operand_0:
1986
43.1k
  case ARM_OP_GROUP_AddrMode5Operand_1:
1987
50.3k
  case ARM_OP_GROUP_AddrModeImm12Operand_0:
1988
53.9k
  case ARM_OP_GROUP_AddrModeImm12Operand_1:
1989
64.7k
  case ARM_OP_GROUP_T2AddrModeImm8Operand_0:
1990
68.5k
  case ARM_OP_GROUP_T2AddrModeImm8Operand_1:
1991
71.1k
  case ARM_OP_GROUP_T2AddrModeImm8s4Operand_0:
1992
78.5k
  case ARM_OP_GROUP_T2AddrModeImm8s4Operand_1:
1993
79.6k
  case ARM_OP_GROUP_MVEVectorList_2:
1994
81.1k
  case ARM_OP_GROUP_MVEVectorList_4:
1995
81.8k
  case ARM_OP_GROUP_AddrMode5FP16Operand_0:
1996
81.9k
  case ARM_OP_GROUP_MveAddrModeRQOperand_0:
1997
82.0k
  case ARM_OP_GROUP_MveAddrModeRQOperand_3:
1998
82.1k
  case ARM_OP_GROUP_MveAddrModeRQOperand_1:
1999
82.1k
  case ARM_OP_GROUP_MveAddrModeRQOperand_2: {
2000
82.1k
    unsigned op_num = va_arg(args, unsigned);
2001
82.1k
    uint64_t templ_arg_0 = va_arg(args, uint64_t);
2002
82.1k
    add_cs_detail_template_1(MI, op_group, op_num, templ_arg_0);
2003
82.1k
    return;
2004
82.1k
  }
2005
1.88k
  case ARM_OP_GROUP_ComplexRotationOp_180_90:
2006
3.81k
  case ARM_OP_GROUP_ComplexRotationOp_90_0: {
2007
3.81k
    unsigned op_num = va_arg(args, unsigned);
2008
3.81k
    uint64_t templ_arg_0 = va_arg(args, uint64_t);
2009
3.81k
    uint64_t templ_arg_1 = va_arg(args, uint64_t);
2010
3.81k
    add_cs_detail_template_2(MI, op_group, op_num, templ_arg_0,
2011
3.81k
           templ_arg_1);
2012
3.81k
    return;
2013
1.88k
  }
2014
4.25M
  }
2015
4.14M
  unsigned op_num = va_arg(args, unsigned);
2016
4.14M
  add_cs_detail_general(MI, op_group, op_num);
2017
4.14M
}
2018
2019
static void insert_op(MCInst *MI, unsigned index, cs_arm_op op)
2020
20.1k
{
2021
20.1k
  if (!detail_is_set(MI)) {
2022
0
    return;
2023
0
  }
2024
20.1k
  ARM_check_safe_inc(MI);
2025
2026
20.1k
  cs_arm_op *ops = ARM_get_detail(MI)->operands;
2027
20.1k
  int i = ARM_get_detail(MI)->op_count;
2028
20.1k
  if (index == -1) {
2029
3.01k
    ops[i] = op;
2030
3.01k
    ARM_inc_op_count(MI);
2031
3.01k
    return;
2032
3.01k
  }
2033
22.2k
  for (; i > 0 && i > index; --i) {
2034
5.13k
    ops[i] = ops[i - 1];
2035
5.13k
  }
2036
17.1k
  ops[index] = op;
2037
17.1k
  ARM_inc_op_count(MI);
2038
17.1k
}
2039
2040
/// Inserts a register to the detail operands at @index.
2041
/// Already present operands are moved.
2042
/// If @index is -1 the operand is appended.
2043
void ARM_insert_detail_op_reg_at(MCInst *MI, unsigned index, arm_reg Reg,
2044
         cs_ac_type access)
2045
8.40k
{
2046
8.40k
  if (!detail_is_set(MI))
2047
0
    return;
2048
2049
8.40k
  cs_arm_op op;
2050
8.40k
  ARM_setup_op(&op);
2051
8.40k
  op.type = ARM_OP_REG;
2052
8.40k
  op.reg = Reg;
2053
8.40k
  op.access = access;
2054
8.40k
  insert_op(MI, index, op);
2055
8.40k
}
2056
2057
/// Inserts a immediate to the detail operands at @index.
2058
/// Already present operands are moved.
2059
/// If @index is -1 the operand is appended.
2060
void ARM_insert_detail_op_imm_at(MCInst *MI, unsigned index, int64_t Val,
2061
         cs_ac_type access)
2062
11.7k
{
2063
11.7k
  if (!detail_is_set(MI))
2064
0
    return;
2065
11.7k
  ARM_check_safe_inc(MI);
2066
2067
11.7k
  cs_arm_op op;
2068
11.7k
  ARM_setup_op(&op);
2069
11.7k
  op.type = ARM_OP_IMM;
2070
11.7k
  op.imm = Val;
2071
11.7k
  op.access = access;
2072
2073
11.7k
  insert_op(MI, index, op);
2074
11.7k
}
2075
2076
/// Adds a register ARM operand at position OpNum and increases the op_count by
2077
/// one.
2078
void ARM_set_detail_op_reg(MCInst *MI, unsigned OpNum, arm_reg Reg)
2079
1.65M
{
2080
1.65M
  if (!detail_is_set(MI))
2081
0
    return;
2082
1.65M
  ARM_check_safe_inc(MI);
2083
1.65M
  CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));
2084
1.65M
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_REG);
2085
2086
1.65M
  ARM_get_detail_op(MI, 0)->type = ARM_OP_REG;
2087
1.65M
  ARM_get_detail_op(MI, 0)->reg = Reg;
2088
1.65M
  ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2089
1.65M
  ARM_inc_op_count(MI);
2090
1.65M
}
2091
2092
/// Adds an immediate ARM operand at position OpNum and increases the op_count
2093
/// by one.
2094
void ARM_set_detail_op_imm(MCInst *MI, unsigned OpNum, arm_op_type ImmType,
2095
         int64_t Imm)
2096
729k
{
2097
729k
  if (!detail_is_set(MI))
2098
0
    return;
2099
729k
  ARM_check_safe_inc(MI);
2100
729k
  CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));
2101
729k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM);
2102
729k
  CS_ASSERT_RET(ImmType == ARM_OP_IMM || ImmType == ARM_OP_PIMM ||
2103
729k
          ImmType == ARM_OP_CIMM);
2104
2105
729k
  ARM_get_detail_op(MI, 0)->type = ImmType;
2106
729k
  ARM_get_detail_op(MI, 0)->imm = Imm;
2107
729k
  ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2108
729k
  ARM_inc_op_count(MI);
2109
729k
}
2110
2111
/// Adds the operand as to the previously added memory operand.
2112
void ARM_set_detail_op_mem_offset(MCInst *MI, unsigned OpNum, uint64_t Val,
2113
          bool subtracted)
2114
44.9k
{
2115
44.9k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_MEM);
2116
2117
44.9k
  if (!doing_mem(MI)) {
2118
44.9k
    CS_ASSERT_RET((ARM_get_detail_op(MI, -1) != NULL) &&
2119
44.9k
            (ARM_get_detail_op(MI, -1)->type == ARM_OP_MEM));
2120
44.9k
    ARM_dec_op_count(MI);
2121
44.9k
  }
2122
2123
44.9k
  if ((map_get_op_type(MI, OpNum) & ~CS_OP_MEM) == CS_OP_IMM)
2124
23.5k
    ARM_set_detail_op_mem(MI, OpNum, false, 0, Val);
2125
21.4k
  else if ((map_get_op_type(MI, OpNum) & ~CS_OP_MEM) == CS_OP_REG)
2126
21.4k
    ARM_set_detail_op_mem(MI, OpNum, true, subtracted ? -1 : 1,
2127
21.4k
              Val);
2128
0
  else
2129
0
    CS_ASSERT_RET(0 && "Memory type incorrect.");
2130
44.9k
  ARM_get_detail_op(MI, 0)->subtracted = subtracted;
2131
2132
44.9k
  if (!doing_mem(MI))
2133
44.9k
    ARM_inc_op_count(MI);
2134
44.9k
}
2135
2136
/// Adds a memory ARM operand at position OpNum. op_count is *not* increased by
2137
/// one. This is done by ARM_set_mem_access().
2138
void ARM_set_detail_op_mem(MCInst *MI, unsigned OpNum, bool is_index_reg,
2139
         int scale, uint64_t Val)
2140
618k
{
2141
618k
  if (!detail_is_set(MI))
2142
0
    return;
2143
618k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_MEM);
2144
618k
  cs_op_type secondary_type = map_get_op_type(MI, OpNum) & ~CS_OP_MEM;
2145
618k
  switch (secondary_type) {
2146
0
  default:
2147
0
    CS_ASSERT_RET(0 && "Secondary type not supported yet.");
2148
399k
  case CS_OP_REG: {
2149
399k
    CS_ASSERT_RET(secondary_type == CS_OP_REG);
2150
399k
    if (!is_index_reg) {
2151
339k
      ARM_get_detail_op(MI, 0)->mem.base = Val;
2152
339k
      if (MCInst_opIsTying(MI, OpNum) ||
2153
255k
          MCInst_opIsTied(MI, OpNum)) {
2154
        // Base registers can be writeback registers.
2155
        // For this they tie an MC operand which has write
2156
        // access. But this one is never processed in the printer
2157
        // (because it is never emitted). Therefor it is never
2158
        // added to the modified list.
2159
        // Here we check for this case and add the memory register
2160
        // to the modified list.
2161
84.0k
        map_add_implicit_write(
2162
84.0k
          MI, MCInst_getOpVal(MI, OpNum));
2163
84.0k
        MI->flat_insn->detail->writeback = true;
2164
255k
      } else {
2165
        // If the base register is not tied, set the writebak flag to false.
2166
        // Writeback for ARM only refers to the memory base register.
2167
        // But other registers might be marked as tied as well.
2168
255k
        MI->flat_insn->detail->writeback = false;
2169
255k
      }
2170
339k
    } else {
2171
60.8k
      ARM_get_detail_op(MI, 0)->mem.index = Val;
2172
60.8k
    }
2173
399k
    ARM_get_detail_op(MI, 0)->mem.scale = scale;
2174
2175
399k
    break;
2176
399k
  }
2177
218k
  case CS_OP_IMM: {
2178
218k
    CS_ASSERT_RET(secondary_type == CS_OP_IMM);
2179
218k
    if (((int32_t)Val) < 0)
2180
11.6k
      ARM_get_detail_op(MI, 0)->subtracted = true;
2181
218k
    ARM_get_detail_op(MI, 0)->mem.disp = ((int64_t)Val < 0) ? -Val :
2182
218k
                    Val;
2183
218k
    break;
2184
218k
  }
2185
618k
  }
2186
2187
618k
  ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;
2188
618k
  ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2189
618k
}
2190
2191
/// Sets the neon_lane in the previous operand to the value of
2192
/// MI->operands[OpNum] Decrements op_count by 1.
2193
void ARM_set_detail_op_neon_lane(MCInst *MI, unsigned OpNum)
2194
39.6k
{
2195
39.6k
  if (!detail_is_set(MI))
2196
0
    return;
2197
39.6k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM);
2198
39.6k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2199
2200
39.6k
  ARM_get_detail_op(MI, -1)->neon_lane = Val;
2201
39.6k
}
2202
2203
/// Adds a System Register and increments op_count by one.
2204
/// @type ARM_OP_SYSREG, ARM_OP_BANKEDREG, ARM_OP_SYSM...
2205
/// @p Mask is the MSR mask or UINT8_MAX if not set.
2206
void ARM_set_detail_op_sysop(MCInst *MI, int Val, arm_op_type type,
2207
           bool IsOutReg, uint8_t Mask, uint16_t Sysm)
2208
8.12k
{
2209
8.12k
  if (!detail_is_set(MI))
2210
0
    return;
2211
8.12k
  ARM_check_safe_inc(MI);
2212
2213
8.12k
  ARM_get_detail_op(MI, 0)->type = type;
2214
8.12k
  switch (type) {
2215
0
  default:
2216
0
    CS_ASSERT_RET(0 && "Unknown system operand type.");
2217
6.98k
  case ARM_OP_SYSREG:
2218
    // NOLINTBEGIN(clang-analyzer-optin.core.EnumCastOutOfRange)
2219
6.98k
    ARM_get_detail_op(MI, 0)->sysop.reg.mclasssysreg = Val;
2220
    // NOLINTEND(clang-analyzer-optin.core.EnumCastOutOfRange)
2221
6.98k
    break;
2222
705
  case ARM_OP_BANKEDREG:
2223
705
    ARM_get_detail_op(MI, 0)->sysop.reg.bankedreg = Val;
2224
705
    break;
2225
127
  case ARM_OP_SPSR:
2226
439
  case ARM_OP_CPSR:
2227
439
    ARM_get_detail_op(MI, 0)->reg =
2228
439
      type == ARM_OP_SPSR ? ARM_REG_SPSR : ARM_REG_CPSR;
2229
    // NOLINTBEGIN(clang-analyzer-optin.core.EnumCastOutOfRange)
2230
439
    ARM_get_detail_op(MI, 0)->sysop.psr_bits = Val;
2231
    // NOLINTEND(clang-analyzer-optin.core.EnumCastOutOfRange)
2232
439
    break;
2233
8.12k
  }
2234
8.12k
  ARM_get_detail_op(MI, 0)->sysop.sysm = Sysm;
2235
8.12k
  ARM_get_detail_op(MI, 0)->sysop.msr_mask = Mask;
2236
8.12k
  ARM_get_detail_op(MI, 0)->access = IsOutReg ? CS_AC_WRITE : CS_AC_READ;
2237
8.12k
  ARM_inc_op_count(MI);
2238
8.12k
}
2239
2240
/// Transforms the immediate of the operand to a float and stores it.
2241
/// Increments the op_counter by one.
2242
void ARM_set_detail_op_float(MCInst *MI, unsigned OpNum, uint64_t Imm)
2243
886
{
2244
886
  if (!detail_is_set(MI))
2245
0
    return;
2246
886
  ARM_check_safe_inc(MI);
2247
2248
886
  ARM_get_detail_op(MI, 0)->type = ARM_OP_FP;
2249
886
  ARM_get_detail_op(MI, 0)->fp = ARM_AM_getFPImmFloat(Imm);
2250
886
  ARM_inc_op_count(MI);
2251
886
}
2252
2253
#endif