Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVGenAsmWriter.inc
Line
Count
Source
1
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
|*                                                                            *|
3
|* Assembly Writer Source Fragment                                            *|
4
|*                                                                            *|
5
|* Automatically generated file, do not edit!                                 *|
6
|*                                                                            *|
7
\*===----------------------------------------------------------------------===*/
8
9
/* Capstone Disassembly Engine */
10
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
12
#include <stdio.h>  // debug
13
#include <capstone/platform.h>
14
#include <assert.h>
15
16
17
/// printInstruction - This method is automatically generated by tablegen
18
/// from the instruction set description.
19
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
20
63.6k
{
21
63.6k
#ifndef CAPSTONE_DIET
22
63.6k
  static const char AsmStrs[] = {
23
63.6k
  /* 0 */ 'l', 'l', 'a', 9, 0,
24
63.6k
  /* 5 */ 's', 'f', 'e', 'n', 'c', 'e', '.', 'v', 'm', 'a', 9, 0,
25
63.6k
  /* 17 */ 's', 'r', 'a', 9, 0,
26
63.6k
  /* 22 */ 'l', 'b', 9, 0,
27
63.6k
  /* 26 */ 's', 'b', 9, 0,
28
63.6k
  /* 30 */ 'c', '.', 's', 'u', 'b', 9, 0,
29
63.6k
  /* 37 */ 'a', 'u', 'i', 'p', 'c', 9, 0,
30
63.6k
  /* 44 */ 'c', 's', 'r', 'r', 'c', 9, 0,
31
63.6k
  /* 51 */ 'f', 's', 'u', 'b', '.', 'd', 9, 0,
32
63.6k
  /* 59 */ 'f', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
33
63.6k
  /* 68 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
34
63.6k
  /* 78 */ 's', 'c', '.', 'd', 9, 0,
35
63.6k
  /* 84 */ 'f', 'a', 'd', 'd', '.', 'd', 9, 0,
36
63.6k
  /* 92 */ 'f', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
37
63.6k
  /* 101 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
38
63.6k
  /* 111 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', 9, 0,
39
63.6k
  /* 121 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', 9, 0,
40
63.6k
  /* 131 */ 'f', 'l', 'e', '.', 'd', 9, 0,
41
63.6k
  /* 138 */ 'f', 's', 'g', 'n', 'j', '.', 'd', 9, 0,
42
63.6k
  /* 147 */ 'f', 'c', 'v', 't', '.', 'l', '.', 'd', 9, 0,
43
63.6k
  /* 157 */ 'f', 'm', 'u', 'l', '.', 'd', 9, 0,
44
63.6k
  /* 165 */ 'f', 'm', 'i', 'n', '.', 'd', 9, 0,
45
63.6k
  /* 173 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', 9, 0,
46
63.6k
  /* 183 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 'd', 9, 0,
47
63.6k
  /* 193 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', 9, 0,
48
63.6k
  /* 204 */ 'f', 'e', 'q', '.', 'd', 9, 0,
49
63.6k
  /* 211 */ 'l', 'r', '.', 'd', 9, 0,
50
63.6k
  /* 217 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', 9, 0,
51
63.6k
  /* 226 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', 9, 0,
52
63.6k
  /* 236 */ 'f', 'c', 'v', 't', '.', 's', '.', 'd', 9, 0,
53
63.6k
  /* 246 */ 'f', 'c', 'l', 'a', 's', 's', '.', 'd', 9, 0,
54
63.6k
  /* 256 */ 'f', 'l', 't', '.', 'd', 9, 0,
55
63.6k
  /* 263 */ 'f', 's', 'q', 'r', 't', '.', 'd', 9, 0,
56
63.6k
  /* 272 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 'd', 9, 0,
57
63.6k
  /* 283 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', 9, 0,
58
63.6k
  /* 294 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 'd', 9, 0,
59
63.6k
  /* 305 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', 9, 0,
60
63.6k
  /* 316 */ 'f', 'd', 'i', 'v', '.', 'd', 9, 0,
61
63.6k
  /* 324 */ 'f', 'c', 'v', 't', '.', 'w', '.', 'd', 9, 0,
62
63.6k
  /* 334 */ 'f', 'm', 'v', '.', 'x', '.', 'd', 9, 0,
63
63.6k
  /* 343 */ 'f', 'm', 'a', 'x', '.', 'd', 9, 0,
64
63.6k
  /* 351 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', 9, 0,
65
63.6k
  /* 361 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 'd', 9, 0,
66
63.6k
  /* 371 */ 'c', '.', 'a', 'd', 'd', 9, 0,
67
63.6k
  /* 378 */ 'c', '.', 'l', 'd', 9, 0,
68
63.6k
  /* 384 */ 'c', '.', 'f', 'l', 'd', 9, 0,
69
63.6k
  /* 391 */ 'c', '.', 'a', 'n', 'd', 9, 0,
70
63.6k
  /* 398 */ 'c', '.', 's', 'd', 9, 0,
71
63.6k
  /* 404 */ 'c', '.', 'f', 's', 'd', 9, 0,
72
63.6k
  /* 411 */ 'f', 'e', 'n', 'c', 'e', 9, 0,
73
63.6k
  /* 418 */ 'b', 'g', 'e', 9, 0,
74
63.6k
  /* 423 */ 'b', 'n', 'e', 9, 0,
75
63.6k
  /* 428 */ 'm', 'u', 'l', 'h', 9, 0,
76
63.6k
  /* 434 */ 's', 'h', 9, 0,
77
63.6k
  /* 438 */ 'f', 'e', 'n', 'c', 'e', '.', 'i', 9, 0,
78
63.6k
  /* 447 */ 'c', '.', 's', 'r', 'a', 'i', 9, 0,
79
63.6k
  /* 455 */ 'c', 's', 'r', 'r', 'c', 'i', 9, 0,
80
63.6k
  /* 463 */ 'c', '.', 'a', 'd', 'd', 'i', 9, 0,
81
63.6k
  /* 471 */ 'c', '.', 'a', 'n', 'd', 'i', 9, 0,
82
63.6k
  /* 479 */ 'w', 'f', 'i', 9, 0,
83
63.6k
  /* 484 */ 'c', '.', 'l', 'i', 9, 0,
84
63.6k
  /* 490 */ 'c', '.', 's', 'l', 'l', 'i', 9, 0,
85
63.6k
  /* 498 */ 'c', '.', 's', 'r', 'l', 'i', 9, 0,
86
63.6k
  /* 506 */ 'x', 'o', 'r', 'i', 9, 0,
87
63.6k
  /* 512 */ 'c', 's', 'r', 'r', 's', 'i', 9, 0,
88
63.6k
  /* 520 */ 's', 'l', 't', 'i', 9, 0,
89
63.6k
  /* 526 */ 'c', '.', 'l', 'u', 'i', 9, 0,
90
63.6k
  /* 533 */ 'c', 's', 'r', 'r', 'w', 'i', 9, 0,
91
63.6k
  /* 541 */ 'c', '.', 'j', 9, 0,
92
63.6k
  /* 546 */ 'c', '.', 'e', 'b', 'r', 'e', 'a', 'k', 9, 0,
93
63.6k
  /* 556 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 9, 0,
94
63.6k
  /* 566 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 9, 0,
95
63.6k
  /* 576 */ 'c', '.', 'j', 'a', 'l', 9, 0,
96
63.6k
  /* 583 */ 't', 'a', 'i', 'l', 9, 0,
97
63.6k
  /* 589 */ 'e', 'c', 'a', 'l', 'l', 9, 0,
98
63.6k
  /* 596 */ 's', 'l', 'l', 9, 0,
99
63.6k
  /* 601 */ 's', 'c', '.', 'd', '.', 'r', 'l', 9, 0,
100
63.6k
  /* 610 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
101
63.6k
  /* 623 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
102
63.6k
  /* 636 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'r', 'l', 9, 0,
103
63.6k
  /* 649 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'r', 'l', 9, 0,
104
63.6k
  /* 663 */ 'l', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
105
63.6k
  /* 672 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
106
63.6k
  /* 684 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
107
63.6k
  /* 697 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
108
63.6k
  /* 711 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
109
63.6k
  /* 725 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'r', 'l', 9, 0,
110
63.6k
  /* 738 */ 's', 'c', '.', 'w', '.', 'r', 'l', 9, 0,
111
63.6k
  /* 747 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
112
63.6k
  /* 760 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
113
63.6k
  /* 773 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'r', 'l', 9, 0,
114
63.6k
  /* 786 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'r', 'l', 9, 0,
115
63.6k
  /* 800 */ 'l', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
116
63.6k
  /* 809 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
117
63.6k
  /* 821 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
118
63.6k
  /* 834 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
119
63.6k
  /* 848 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
120
63.6k
  /* 862 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'r', 'l', 9, 0,
121
63.6k
  /* 875 */ 's', 'c', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
122
63.6k
  /* 886 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
123
63.6k
  /* 901 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
124
63.6k
  /* 916 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
125
63.6k
  /* 931 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
126
63.6k
  /* 947 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
127
63.6k
  /* 958 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
128
63.6k
  /* 972 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
129
63.6k
  /* 987 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
130
63.6k
  /* 1003 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
131
63.6k
  /* 1019 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
132
63.6k
  /* 1034 */ 's', 'c', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
133
63.6k
  /* 1045 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
134
63.6k
  /* 1060 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
135
63.6k
  /* 1075 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
136
63.6k
  /* 1090 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
137
63.6k
  /* 1106 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
138
63.6k
  /* 1117 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
139
63.6k
  /* 1131 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
140
63.6k
  /* 1146 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
141
63.6k
  /* 1162 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
142
63.6k
  /* 1178 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
143
63.6k
  /* 1193 */ 's', 'r', 'l', 9, 0,
144
63.6k
  /* 1198 */ 'm', 'u', 'l', 9, 0,
145
63.6k
  /* 1203 */ 'r', 'e', 'm', 9, 0,
146
63.6k
  /* 1208 */ 'c', '.', 'a', 'd', 'd', 'i', '4', 's', 'p', 'n', 9, 0,
147
63.6k
  /* 1220 */ 'f', 'e', 'n', 'c', 'e', '.', 't', 's', 'o', 9, 0,
148
63.6k
  /* 1231 */ 'c', '.', 'u', 'n', 'i', 'm', 'p', 9, 0,
149
63.6k
  /* 1240 */ 'c', '.', 'n', 'o', 'p', 9, 0,
150
63.6k
  /* 1247 */ 'c', '.', 'a', 'd', 'd', 'i', '1', '6', 's', 'p', 9, 0,
151
63.6k
  /* 1259 */ 'c', '.', 'l', 'd', 's', 'p', 9, 0,
152
63.6k
  /* 1267 */ 'c', '.', 'f', 'l', 'd', 's', 'p', 9, 0,
153
63.6k
  /* 1276 */ 'c', '.', 's', 'd', 's', 'p', 9, 0,
154
63.6k
  /* 1284 */ 'c', '.', 'f', 's', 'd', 's', 'p', 9, 0,
155
63.6k
  /* 1293 */ 'c', '.', 'l', 'w', 's', 'p', 9, 0,
156
63.6k
  /* 1301 */ 'c', '.', 'f', 'l', 'w', 's', 'p', 9, 0,
157
63.6k
  /* 1310 */ 'c', '.', 's', 'w', 's', 'p', 9, 0,
158
63.6k
  /* 1318 */ 'c', '.', 'f', 's', 'w', 's', 'p', 9, 0,
159
63.6k
  /* 1327 */ 's', 'c', '.', 'd', '.', 'a', 'q', 9, 0,
160
63.6k
  /* 1336 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
161
63.6k
  /* 1349 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
162
63.6k
  /* 1362 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 9, 0,
163
63.6k
  /* 1375 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 9, 0,
164
63.6k
  /* 1389 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
165
63.6k
  /* 1398 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
166
63.6k
  /* 1410 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
167
63.6k
  /* 1423 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
168
63.6k
  /* 1437 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
169
63.6k
  /* 1451 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 9, 0,
170
63.6k
  /* 1464 */ 's', 'c', '.', 'w', '.', 'a', 'q', 9, 0,
171
63.6k
  /* 1473 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
172
63.6k
  /* 1486 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
173
63.6k
  /* 1499 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 9, 0,
174
63.6k
  /* 1512 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 9, 0,
175
63.6k
  /* 1526 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
176
63.6k
  /* 1535 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
177
63.6k
  /* 1547 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
178
63.6k
  /* 1560 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
179
63.6k
  /* 1574 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
180
63.6k
  /* 1588 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 9, 0,
181
63.6k
  /* 1601 */ 'b', 'e', 'q', 9, 0,
182
63.6k
  /* 1606 */ 'c', '.', 'j', 'r', 9, 0,
183
63.6k
  /* 1612 */ 'c', '.', 'j', 'a', 'l', 'r', 9, 0,
184
63.6k
  /* 1620 */ 'c', '.', 'o', 'r', 9, 0,
185
63.6k
  /* 1626 */ 'c', '.', 'x', 'o', 'r', 9, 0,
186
63.6k
  /* 1633 */ 'f', 's', 'u', 'b', '.', 's', 9, 0,
187
63.6k
  /* 1641 */ 'f', 'm', 's', 'u', 'b', '.', 's', 9, 0,
188
63.6k
  /* 1650 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 's', 9, 0,
189
63.6k
  /* 1660 */ 'f', 'c', 'v', 't', '.', 'd', '.', 's', 9, 0,
190
63.6k
  /* 1670 */ 'f', 'a', 'd', 'd', '.', 's', 9, 0,
191
63.6k
  /* 1678 */ 'f', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
192
63.6k
  /* 1687 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
193
63.6k
  /* 1697 */ 'f', 'l', 'e', '.', 's', 9, 0,
194
63.6k
  /* 1704 */ 'f', 's', 'g', 'n', 'j', '.', 's', 9, 0,
195
63.6k
  /* 1713 */ 'f', 'c', 'v', 't', '.', 'l', '.', 's', 9, 0,
196
63.6k
  /* 1723 */ 'f', 'm', 'u', 'l', '.', 's', 9, 0,
197
63.6k
  /* 1731 */ 'f', 'm', 'i', 'n', '.', 's', 9, 0,
198
63.6k
  /* 1739 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 's', 9, 0,
199
63.6k
  /* 1749 */ 'f', 'e', 'q', '.', 's', 9, 0,
200
63.6k
  /* 1756 */ 'f', 'c', 'l', 'a', 's', 's', '.', 's', 9, 0,
201
63.6k
  /* 1766 */ 'f', 'l', 't', '.', 's', 9, 0,
202
63.6k
  /* 1773 */ 'f', 's', 'q', 'r', 't', '.', 's', 9, 0,
203
63.6k
  /* 1782 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 's', 9, 0,
204
63.6k
  /* 1793 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 's', 9, 0,
205
63.6k
  /* 1804 */ 'f', 'd', 'i', 'v', '.', 's', 9, 0,
206
63.6k
  /* 1812 */ 'f', 'c', 'v', 't', '.', 'w', '.', 's', 9, 0,
207
63.6k
  /* 1822 */ 'f', 'm', 'a', 'x', '.', 's', 9, 0,
208
63.6k
  /* 1830 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 's', 9, 0,
209
63.6k
  /* 1840 */ 'c', 's', 'r', 'r', 's', 9, 0,
210
63.6k
  /* 1847 */ 'm', 'r', 'e', 't', 9, 0,
211
63.6k
  /* 1853 */ 's', 'r', 'e', 't', 9, 0,
212
63.6k
  /* 1859 */ 'u', 'r', 'e', 't', 9, 0,
213
63.6k
  /* 1865 */ 'b', 'l', 't', 9, 0,
214
63.6k
  /* 1870 */ 's', 'l', 't', 9, 0,
215
63.6k
  /* 1875 */ 'l', 'b', 'u', 9, 0,
216
63.6k
  /* 1880 */ 'b', 'g', 'e', 'u', 9, 0,
217
63.6k
  /* 1886 */ 'm', 'u', 'l', 'h', 'u', 9, 0,
218
63.6k
  /* 1893 */ 's', 'l', 't', 'i', 'u', 9, 0,
219
63.6k
  /* 1900 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 'u', 9, 0,
220
63.6k
  /* 1911 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 'u', 9, 0,
221
63.6k
  /* 1922 */ 'r', 'e', 'm', 'u', 9, 0,
222
63.6k
  /* 1928 */ 'm', 'u', 'l', 'h', 's', 'u', 9, 0,
223
63.6k
  /* 1936 */ 'b', 'l', 't', 'u', 9, 0,
224
63.6k
  /* 1942 */ 's', 'l', 't', 'u', 9, 0,
225
63.6k
  /* 1948 */ 'd', 'i', 'v', 'u', 9, 0,
226
63.6k
  /* 1954 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 'u', 9, 0,
227
63.6k
  /* 1965 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 'u', 9, 0,
228
63.6k
  /* 1976 */ 'l', 'w', 'u', 9, 0,
229
63.6k
  /* 1981 */ 'd', 'i', 'v', 9, 0,
230
63.6k
  /* 1986 */ 'c', '.', 'm', 'v', 9, 0,
231
63.6k
  /* 1992 */ 's', 'c', '.', 'w', 9, 0,
232
63.6k
  /* 1998 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 9, 0,
233
63.6k
  /* 2008 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', 9, 0,
234
63.6k
  /* 2018 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', 9, 0,
235
63.6k
  /* 2028 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', 9, 0,
236
63.6k
  /* 2038 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', 9, 0,
237
63.6k
  /* 2049 */ 'l', 'r', '.', 'w', 9, 0,
238
63.6k
  /* 2055 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', 9, 0,
239
63.6k
  /* 2064 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', 9, 0,
240
63.6k
  /* 2074 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 9, 0,
241
63.6k
  /* 2084 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', 9, 0,
242
63.6k
  /* 2095 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', 9, 0,
243
63.6k
  /* 2106 */ 'f', 'm', 'v', '.', 'x', '.', 'w', 9, 0,
244
63.6k
  /* 2115 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', 9, 0,
245
63.6k
  /* 2125 */ 's', 'r', 'a', 'w', 9, 0,
246
63.6k
  /* 2131 */ 'c', '.', 's', 'u', 'b', 'w', 9, 0,
247
63.6k
  /* 2139 */ 'c', '.', 'a', 'd', 'd', 'w', 9, 0,
248
63.6k
  /* 2147 */ 's', 'r', 'a', 'i', 'w', 9, 0,
249
63.6k
  /* 2154 */ 'c', '.', 'a', 'd', 'd', 'i', 'w', 9, 0,
250
63.6k
  /* 2163 */ 's', 'l', 'l', 'i', 'w', 9, 0,
251
63.6k
  /* 2170 */ 's', 'r', 'l', 'i', 'w', 9, 0,
252
63.6k
  /* 2177 */ 'c', '.', 'l', 'w', 9, 0,
253
63.6k
  /* 2183 */ 'c', '.', 'f', 'l', 'w', 9, 0,
254
63.6k
  /* 2190 */ 's', 'l', 'l', 'w', 9, 0,
255
63.6k
  /* 2196 */ 's', 'r', 'l', 'w', 9, 0,
256
63.6k
  /* 2202 */ 'm', 'u', 'l', 'w', 9, 0,
257
63.6k
  /* 2208 */ 'r', 'e', 'm', 'w', 9, 0,
258
63.6k
  /* 2214 */ 'c', 's', 'r', 'r', 'w', 9, 0,
259
63.6k
  /* 2221 */ 'c', '.', 's', 'w', 9, 0,
260
63.6k
  /* 2227 */ 'c', '.', 'f', 's', 'w', 9, 0,
261
63.6k
  /* 2234 */ 'r', 'e', 'm', 'u', 'w', 9, 0,
262
63.6k
  /* 2241 */ 'd', 'i', 'v', 'u', 'w', 9, 0,
263
63.6k
  /* 2248 */ 'd', 'i', 'v', 'w', 9, 0,
264
63.6k
  /* 2254 */ 'f', 'm', 'v', '.', 'd', '.', 'x', 9, 0,
265
63.6k
  /* 2263 */ 'f', 'm', 'v', '.', 'w', '.', 'x', 9, 0,
266
63.6k
  /* 2272 */ 'c', '.', 'b', 'n', 'e', 'z', 9, 0,
267
63.6k
  /* 2280 */ 'c', '.', 'b', 'e', 'q', 'z', 9, 0,
268
63.6k
  /* 2288 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'P', 'a', 't', 'c', 'h', 'a', 'b', 'l', 'e', 32, 'R', 'E', 'T', '.', 0,
269
63.6k
  /* 2319 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'y', 'p', 'e', 'd', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
270
63.6k
  /* 2343 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'C', 'u', 's', 't', 'o', 'm', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
271
63.6k
  /* 2368 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'n', 't', 'e', 'r', '.', 0,
272
63.6k
  /* 2391 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'a', 'i', 'l', 32, 'C', 'a', 'l', 'l', 32, 'E', 'x', 'i', 't', '.', 0,
273
63.6k
  /* 2414 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'x', 'i', 't', '.', 0,
274
63.6k
  /* 2436 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
275
63.6k
  /* 2449 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
276
63.6k
  /* 2456 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
277
63.6k
  /* 2466 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
278
63.6k
  /* 2476 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
279
63.6k
  /* 2491 */ '#', 32, 'F', 'E', 'n', 't', 'r', 'y', 32, 'c', 'a', 'l', 'l', 0,
280
63.6k
  };
281
63.6k
#endif
282
283
63.6k
  static const uint16_t OpInfo0[] = {
284
63.6k
    0U, // PHI
285
63.6k
    0U, // INLINEASM
286
63.6k
    0U, // INLINEASM_BR
287
63.6k
    0U, // CFI_INSTRUCTION
288
63.6k
    0U, // EH_LABEL
289
63.6k
    0U, // GC_LABEL
290
63.6k
    0U, // ANNOTATION_LABEL
291
63.6k
    0U, // KILL
292
63.6k
    0U, // EXTRACT_SUBREG
293
63.6k
    0U, // INSERT_SUBREG
294
63.6k
    0U, // IMPLICIT_DEF
295
63.6k
    0U, // SUBREG_TO_REG
296
63.6k
    0U, // COPY_TO_REGCLASS
297
63.6k
    2457U,  // DBG_VALUE
298
63.6k
    2467U,  // DBG_LABEL
299
63.6k
    0U, // REG_SEQUENCE
300
63.6k
    0U, // COPY
301
63.6k
    2450U,  // BUNDLE
302
63.6k
    2477U,  // LIFETIME_START
303
63.6k
    2437U,  // LIFETIME_END
304
63.6k
    0U, // STACKMAP
305
63.6k
    2492U,  // FENTRY_CALL
306
63.6k
    0U, // PATCHPOINT
307
63.6k
    0U, // LOAD_STACK_GUARD
308
63.6k
    0U, // STATEPOINT
309
63.6k
    0U, // LOCAL_ESCAPE
310
63.6k
    0U, // FAULTING_OP
311
63.6k
    0U, // PATCHABLE_OP
312
63.6k
    2369U,  // PATCHABLE_FUNCTION_ENTER
313
63.6k
    2289U,  // PATCHABLE_RET
314
63.6k
    2415U,  // PATCHABLE_FUNCTION_EXIT
315
63.6k
    2392U,  // PATCHABLE_TAIL_CALL
316
63.6k
    2344U,  // PATCHABLE_EVENT_CALL
317
63.6k
    2320U,  // PATCHABLE_TYPED_EVENT_CALL
318
63.6k
    0U, // ICALL_BRANCH_FUNNEL
319
63.6k
    0U, // G_ADD
320
63.6k
    0U, // G_SUB
321
63.6k
    0U, // G_MUL
322
63.6k
    0U, // G_SDIV
323
63.6k
    0U, // G_UDIV
324
63.6k
    0U, // G_SREM
325
63.6k
    0U, // G_UREM
326
63.6k
    0U, // G_AND
327
63.6k
    0U, // G_OR
328
63.6k
    0U, // G_XOR
329
63.6k
    0U, // G_IMPLICIT_DEF
330
63.6k
    0U, // G_PHI
331
63.6k
    0U, // G_FRAME_INDEX
332
63.6k
    0U, // G_GLOBAL_VALUE
333
63.6k
    0U, // G_EXTRACT
334
63.6k
    0U, // G_UNMERGE_VALUES
335
63.6k
    0U, // G_INSERT
336
63.6k
    0U, // G_MERGE_VALUES
337
63.6k
    0U, // G_BUILD_VECTOR
338
63.6k
    0U, // G_BUILD_VECTOR_TRUNC
339
63.6k
    0U, // G_CONCAT_VECTORS
340
63.6k
    0U, // G_PTRTOINT
341
63.6k
    0U, // G_INTTOPTR
342
63.6k
    0U, // G_BITCAST
343
63.6k
    0U, // G_INTRINSIC_TRUNC
344
63.6k
    0U, // G_INTRINSIC_ROUND
345
63.6k
    0U, // G_LOAD
346
63.6k
    0U, // G_SEXTLOAD
347
63.6k
    0U, // G_ZEXTLOAD
348
63.6k
    0U, // G_STORE
349
63.6k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
350
63.6k
    0U, // G_ATOMIC_CMPXCHG
351
63.6k
    0U, // G_ATOMICRMW_XCHG
352
63.6k
    0U, // G_ATOMICRMW_ADD
353
63.6k
    0U, // G_ATOMICRMW_SUB
354
63.6k
    0U, // G_ATOMICRMW_AND
355
63.6k
    0U, // G_ATOMICRMW_NAND
356
63.6k
    0U, // G_ATOMICRMW_OR
357
63.6k
    0U, // G_ATOMICRMW_XOR
358
63.6k
    0U, // G_ATOMICRMW_MAX
359
63.6k
    0U, // G_ATOMICRMW_MIN
360
63.6k
    0U, // G_ATOMICRMW_UMAX
361
63.6k
    0U, // G_ATOMICRMW_UMIN
362
63.6k
    0U, // G_BRCOND
363
63.6k
    0U, // G_BRINDIRECT
364
63.6k
    0U, // G_INTRINSIC
365
63.6k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
366
63.6k
    0U, // G_ANYEXT
367
63.6k
    0U, // G_TRUNC
368
63.6k
    0U, // G_CONSTANT
369
63.6k
    0U, // G_FCONSTANT
370
63.6k
    0U, // G_VASTART
371
63.6k
    0U, // G_VAARG
372
63.6k
    0U, // G_SEXT
373
63.6k
    0U, // G_ZEXT
374
63.6k
    0U, // G_SHL
375
63.6k
    0U, // G_LSHR
376
63.6k
    0U, // G_ASHR
377
63.6k
    0U, // G_ICMP
378
63.6k
    0U, // G_FCMP
379
63.6k
    0U, // G_SELECT
380
63.6k
    0U, // G_UADDO
381
63.6k
    0U, // G_UADDE
382
63.6k
    0U, // G_USUBO
383
63.6k
    0U, // G_USUBE
384
63.6k
    0U, // G_SADDO
385
63.6k
    0U, // G_SADDE
386
63.6k
    0U, // G_SSUBO
387
63.6k
    0U, // G_SSUBE
388
63.6k
    0U, // G_UMULO
389
63.6k
    0U, // G_SMULO
390
63.6k
    0U, // G_UMULH
391
63.6k
    0U, // G_SMULH
392
63.6k
    0U, // G_FADD
393
63.6k
    0U, // G_FSUB
394
63.6k
    0U, // G_FMUL
395
63.6k
    0U, // G_FMA
396
63.6k
    0U, // G_FDIV
397
63.6k
    0U, // G_FREM
398
63.6k
    0U, // G_FPOW
399
63.6k
    0U, // G_FEXP
400
63.6k
    0U, // G_FEXP2
401
63.6k
    0U, // G_FLOG
402
63.6k
    0U, // G_FLOG2
403
63.6k
    0U, // G_FLOG10
404
63.6k
    0U, // G_FNEG
405
63.6k
    0U, // G_FPEXT
406
63.6k
    0U, // G_FPTRUNC
407
63.6k
    0U, // G_FPTOSI
408
63.6k
    0U, // G_FPTOUI
409
63.6k
    0U, // G_SITOFP
410
63.6k
    0U, // G_UITOFP
411
63.6k
    0U, // G_FABS
412
63.6k
    0U, // G_FCANONICALIZE
413
63.6k
    0U, // G_GEP
414
63.6k
    0U, // G_PTR_MASK
415
63.6k
    0U, // G_BR
416
63.6k
    0U, // G_INSERT_VECTOR_ELT
417
63.6k
    0U, // G_EXTRACT_VECTOR_ELT
418
63.6k
    0U, // G_SHUFFLE_VECTOR
419
63.6k
    0U, // G_CTTZ
420
63.6k
    0U, // G_CTTZ_ZERO_UNDEF
421
63.6k
    0U, // G_CTLZ
422
63.6k
    0U, // G_CTLZ_ZERO_UNDEF
423
63.6k
    0U, // G_CTPOP
424
63.6k
    0U, // G_BSWAP
425
63.6k
    0U, // G_FCEIL
426
63.6k
    0U, // G_FCOS
427
63.6k
    0U, // G_FSIN
428
63.6k
    0U, // G_FSQRT
429
63.6k
    0U, // G_FFLOOR
430
63.6k
    0U, // G_ADDRSPACE_CAST
431
63.6k
    0U, // G_BLOCK_ADDR
432
63.6k
    4U, // ADJCALLSTACKDOWN
433
63.6k
    4U, // ADJCALLSTACKUP
434
63.6k
    4U, // BuildPairF64Pseudo
435
63.6k
    4U, // PseudoAtomicLoadNand32
436
63.6k
    4U, // PseudoAtomicLoadNand64
437
63.6k
    4U, // PseudoBR
438
63.6k
    4U, // PseudoBRIND
439
63.6k
    4687U,  // PseudoCALL
440
63.6k
    4U, // PseudoCALLIndirect
441
63.6k
    4U, // PseudoCmpXchg32
442
63.6k
    4U, // PseudoCmpXchg64
443
63.6k
    20482U, // PseudoLA
444
63.6k
    20967U, // PseudoLI
445
63.6k
    20481U, // PseudoLLA
446
63.6k
    4U, // PseudoMaskedAtomicLoadAdd32
447
63.6k
    4U, // PseudoMaskedAtomicLoadMax32
448
63.6k
    4U, // PseudoMaskedAtomicLoadMin32
449
63.6k
    4U, // PseudoMaskedAtomicLoadNand32
450
63.6k
    4U, // PseudoMaskedAtomicLoadSub32
451
63.6k
    4U, // PseudoMaskedAtomicLoadUMax32
452
63.6k
    4U, // PseudoMaskedAtomicLoadUMin32
453
63.6k
    4U, // PseudoMaskedAtomicSwap32
454
63.6k
    4U, // PseudoMaskedCmpXchg32
455
63.6k
    4U, // PseudoRET
456
63.6k
    4680U,  // PseudoTAIL
457
63.6k
    4U, // PseudoTAILIndirect
458
63.6k
    4U, // Select_FPR32_Using_CC_GPR
459
63.6k
    4U, // Select_FPR64_Using_CC_GPR
460
63.6k
    4U, // Select_GPR_Using_CC_GPR
461
63.6k
    4U, // SplitF64Pseudo
462
63.6k
    20854U, // ADD
463
63.6k
    20946U, // ADDI
464
63.6k
    22637U, // ADDIW
465
63.6k
    22622U, // ADDW
466
63.6k
    20592U, // AMOADD_D
467
63.6k
    21817U, // AMOADD_D_AQ
468
63.6k
    21367U, // AMOADD_D_AQ_RL
469
63.6k
    21091U, // AMOADD_D_RL
470
63.6k
    22489U, // AMOADD_W
471
63.6k
    21954U, // AMOADD_W_AQ
472
63.6k
    21526U, // AMOADD_W_AQ_RL
473
63.6k
    21228U, // AMOADD_W_RL
474
63.6k
    20602U, // AMOAND_D
475
63.6k
    21830U, // AMOAND_D_AQ
476
63.6k
    21382U, // AMOAND_D_AQ_RL
477
63.6k
    21104U, // AMOAND_D_RL
478
63.6k
    22499U, // AMOAND_W
479
63.6k
    21967U, // AMOAND_W_AQ
480
63.6k
    21541U, // AMOAND_W_AQ_RL
481
63.6k
    21241U, // AMOAND_W_RL
482
63.6k
    20786U, // AMOMAXU_D
483
63.6k
    21918U, // AMOMAXU_D_AQ
484
63.6k
    21484U, // AMOMAXU_D_AQ_RL
485
63.6k
    21192U, // AMOMAXU_D_RL
486
63.6k
    22576U, // AMOMAXU_W
487
63.6k
    22055U, // AMOMAXU_W_AQ
488
63.6k
    21643U, // AMOMAXU_W_AQ_RL
489
63.6k
    21329U, // AMOMAXU_W_RL
490
63.6k
    20832U, // AMOMAX_D
491
63.6k
    21932U, // AMOMAX_D_AQ
492
63.6k
    21500U, // AMOMAX_D_AQ_RL
493
63.6k
    21206U, // AMOMAX_D_RL
494
63.6k
    22596U, // AMOMAX_W
495
63.6k
    22069U, // AMOMAX_W_AQ
496
63.6k
    21659U, // AMOMAX_W_AQ_RL
497
63.6k
    21343U, // AMOMAX_W_RL
498
63.6k
    20764U, // AMOMINU_D
499
63.6k
    21904U, // AMOMINU_D_AQ
500
63.6k
    21468U, // AMOMINU_D_AQ_RL
501
63.6k
    21178U, // AMOMINU_D_RL
502
63.6k
    22565U, // AMOMINU_W
503
63.6k
    22041U, // AMOMINU_W_AQ
504
63.6k
    21627U, // AMOMINU_W_AQ_RL
505
63.6k
    21315U, // AMOMINU_W_RL
506
63.6k
    20654U, // AMOMIN_D
507
63.6k
    21843U, // AMOMIN_D_AQ
508
63.6k
    21397U, // AMOMIN_D_AQ_RL
509
63.6k
    21117U, // AMOMIN_D_RL
510
63.6k
    22509U, // AMOMIN_W
511
63.6k
    21980U, // AMOMIN_W_AQ
512
63.6k
    21556U, // AMOMIN_W_AQ_RL
513
63.6k
    21254U, // AMOMIN_W_RL
514
63.6k
    20698U, // AMOOR_D
515
63.6k
    21879U, // AMOOR_D_AQ
516
63.6k
    21439U, // AMOOR_D_AQ_RL
517
63.6k
    21153U, // AMOOR_D_RL
518
63.6k
    22536U, // AMOOR_W
519
63.6k
    22016U, // AMOOR_W_AQ
520
63.6k
    21598U, // AMOOR_W_AQ_RL
521
63.6k
    21290U, // AMOOR_W_RL
522
63.6k
    20674U, // AMOSWAP_D
523
63.6k
    21856U, // AMOSWAP_D_AQ
524
63.6k
    21412U, // AMOSWAP_D_AQ_RL
525
63.6k
    21130U, // AMOSWAP_D_RL
526
63.6k
    22519U, // AMOSWAP_W
527
63.6k
    21993U, // AMOSWAP_W_AQ
528
63.6k
    21571U, // AMOSWAP_W_AQ_RL
529
63.6k
    21267U, // AMOSWAP_W_RL
530
63.6k
    20707U, // AMOXOR_D
531
63.6k
    21891U, // AMOXOR_D_AQ
532
63.6k
    21453U, // AMOXOR_D_AQ_RL
533
63.6k
    21165U, // AMOXOR_D_RL
534
63.6k
    22545U, // AMOXOR_W
535
63.6k
    22028U, // AMOXOR_W_AQ
536
63.6k
    21612U, // AMOXOR_W_AQ_RL
537
63.6k
    21302U, // AMOXOR_W_RL
538
63.6k
    20874U, // AND
539
63.6k
    20954U, // ANDI
540
63.6k
    20518U, // AUIPC
541
63.6k
    22082U, // BEQ
542
63.6k
    20899U, // BGE
543
63.6k
    22361U, // BGEU
544
63.6k
    22346U, // BLT
545
63.6k
    22417U, // BLTU
546
63.6k
    20904U, // BNE
547
63.6k
    20525U, // CSRRC
548
63.6k
    20936U, // CSRRCI
549
63.6k
    22321U, // CSRRS
550
63.6k
    20993U, // CSRRSI
551
63.6k
    22695U, // CSRRW
552
63.6k
    21014U, // CSRRWI
553
63.6k
    8564U,  // C_ADD
554
63.6k
    8656U,  // C_ADDI
555
63.6k
    9440U,  // C_ADDI16SP
556
63.6k
    21689U, // C_ADDI4SPN
557
63.6k
    10347U, // C_ADDIW
558
63.6k
    10332U, // C_ADDW
559
63.6k
    8584U,  // C_AND
560
63.6k
    8664U,  // C_ANDI
561
63.6k
    22761U, // C_BEQZ
562
63.6k
    22753U, // C_BNEZ
563
63.6k
    547U, // C_EBREAK
564
63.6k
    20865U, // C_FLD
565
63.6k
    21748U, // C_FLDSP
566
63.6k
    22664U, // C_FLW
567
63.6k
    21782U, // C_FLWSP
568
63.6k
    20885U, // C_FSD
569
63.6k
    21765U, // C_FSDSP
570
63.6k
    22708U, // C_FSW
571
63.6k
    21799U, // C_FSWSP
572
63.6k
    4638U,  // C_J
573
63.6k
    4673U,  // C_JAL
574
63.6k
    5709U,  // C_JALR
575
63.6k
    5703U,  // C_JR
576
63.6k
    20859U, // C_LD
577
63.6k
    21740U, // C_LDSP
578
63.6k
    20965U, // C_LI
579
63.6k
    21007U, // C_LUI
580
63.6k
    22658U, // C_LW
581
63.6k
    21774U, // C_LWSP
582
63.6k
    22467U, // C_MV
583
63.6k
    1241U,  // C_NOP
584
63.6k
    9813U,  // C_OR
585
63.6k
    20879U, // C_SD
586
63.6k
    21757U, // C_SDSP
587
63.6k
    8683U,  // C_SLLI
588
63.6k
    8640U,  // C_SRAI
589
63.6k
    8691U,  // C_SRLI
590
63.6k
    8223U,  // C_SUB
591
63.6k
    10324U, // C_SUBW
592
63.6k
    22702U, // C_SW
593
63.6k
    21791U, // C_SWSP
594
63.6k
    1232U,  // C_UNIMP
595
63.6k
    9819U,  // C_XOR
596
63.6k
    22462U, // DIV
597
63.6k
    22429U, // DIVU
598
63.6k
    22722U, // DIVUW
599
63.6k
    22729U, // DIVW
600
63.6k
    549U, // EBREAK
601
63.6k
    590U, // ECALL
602
63.6k
    20565U, // FADD_D
603
63.6k
    22151U, // FADD_S
604
63.6k
    20727U, // FCLASS_D
605
63.6k
    22237U, // FCLASS_S
606
63.6k
    21037U, // FCVT_D_L
607
63.6k
    22381U, // FCVT_D_LU
608
63.6k
    22141U, // FCVT_D_S
609
63.6k
    22479U, // FCVT_D_W
610
63.6k
    22435U, // FCVT_D_WU
611
63.6k
    20753U, // FCVT_LU_D
612
63.6k
    22263U, // FCVT_LU_S
613
63.6k
    20628U, // FCVT_L_D
614
63.6k
    22194U, // FCVT_L_S
615
63.6k
    20717U, // FCVT_S_D
616
63.6k
    21047U, // FCVT_S_L
617
63.6k
    22392U, // FCVT_S_LU
618
63.6k
    22555U, // FCVT_S_W
619
63.6k
    22446U, // FCVT_S_WU
620
63.6k
    20775U, // FCVT_WU_D
621
63.6k
    22274U, // FCVT_WU_S
622
63.6k
    20805U, // FCVT_W_D
623
63.6k
    22293U, // FCVT_W_S
624
63.6k
    20797U, // FDIV_D
625
63.6k
    22285U, // FDIV_S
626
63.6k
    12700U, // FENCE
627
63.6k
    439U, // FENCE_I
628
63.6k
    1221U,  // FENCE_TSO
629
63.6k
    20685U, // FEQ_D
630
63.6k
    22230U, // FEQ_S
631
63.6k
    20867U, // FLD
632
63.6k
    20612U, // FLE_D
633
63.6k
    22178U, // FLE_S
634
63.6k
    20737U, // FLT_D
635
63.6k
    22247U, // FLT_S
636
63.6k
    22666U, // FLW
637
63.6k
    20573U, // FMADD_D
638
63.6k
    22159U, // FMADD_S
639
63.6k
    20824U, // FMAX_D
640
63.6k
    22303U, // FMAX_S
641
63.6k
    20646U, // FMIN_D
642
63.6k
    22212U, // FMIN_S
643
63.6k
    20540U, // FMSUB_D
644
63.6k
    22122U, // FMSUB_S
645
63.6k
    20638U, // FMUL_D
646
63.6k
    22204U, // FMUL_S
647
63.6k
    22735U, // FMV_D_X
648
63.6k
    22744U, // FMV_W_X
649
63.6k
    20815U, // FMV_X_D
650
63.6k
    22587U, // FMV_X_W
651
63.6k
    20582U, // FNMADD_D
652
63.6k
    22168U, // FNMADD_S
653
63.6k
    20549U, // FNMSUB_D
654
63.6k
    22131U, // FNMSUB_S
655
63.6k
    20887U, // FSD
656
63.6k
    20664U, // FSGNJN_D
657
63.6k
    22220U, // FSGNJN_S
658
63.6k
    20842U, // FSGNJX_D
659
63.6k
    22311U, // FSGNJX_S
660
63.6k
    20619U, // FSGNJ_D
661
63.6k
    22185U, // FSGNJ_S
662
63.6k
    20744U, // FSQRT_D
663
63.6k
    22254U, // FSQRT_S
664
63.6k
    20532U, // FSUB_D
665
63.6k
    22114U, // FSUB_S
666
63.6k
    22710U, // FSW
667
63.6k
    21059U, // JAL
668
63.6k
    22095U, // JALR
669
63.6k
    20503U, // LB
670
63.6k
    22356U, // LBU
671
63.6k
    20861U, // LD
672
63.6k
    20911U, // LH
673
63.6k
    22369U, // LHU
674
63.6k
    37076U, // LR_D
675
63.6k
    38254U, // LR_D_AQ
676
63.6k
    37812U, // LR_D_AQ_RL
677
63.6k
    37528U, // LR_D_RL
678
63.6k
    38914U, // LR_W
679
63.6k
    38391U, // LR_W_AQ
680
63.6k
    37971U, // LR_W_AQ_RL
681
63.6k
    37665U, // LR_W_RL
682
63.6k
    21009U, // LUI
683
63.6k
    22660U, // LW
684
63.6k
    22457U, // LWU
685
63.6k
    1848U,  // MRET
686
63.6k
    21679U, // MUL
687
63.6k
    20909U, // MULH
688
63.6k
    22409U, // MULHSU
689
63.6k
    22367U, // MULHU
690
63.6k
    22683U, // MULW
691
63.6k
    22103U, // OR
692
63.6k
    20988U, // ORI
693
63.6k
    21684U, // REM
694
63.6k
    22403U, // REMU
695
63.6k
    22715U, // REMUW
696
63.6k
    22689U, // REMW
697
63.6k
    20507U, // SB
698
63.6k
    20559U, // SC_D
699
63.6k
    21808U, // SC_D_AQ
700
63.6k
    21356U, // SC_D_AQ_RL
701
63.6k
    21082U, // SC_D_RL
702
63.6k
    22473U, // SC_W
703
63.6k
    21945U, // SC_W_AQ
704
63.6k
    21515U, // SC_W_AQ_RL
705
63.6k
    21219U, // SC_W_RL
706
63.6k
    20881U, // SD
707
63.6k
    20486U, // SFENCE_VMA
708
63.6k
    20915U, // SH
709
63.6k
    21077U, // SLL
710
63.6k
    20973U, // SLLI
711
63.6k
    22644U, // SLLIW
712
63.6k
    22671U, // SLLW
713
63.6k
    22351U, // SLT
714
63.6k
    21001U, // SLTI
715
63.6k
    22374U, // SLTIU
716
63.6k
    22423U, // SLTU
717
63.6k
    20498U, // SRA
718
63.6k
    20930U, // SRAI
719
63.6k
    22628U, // SRAIW
720
63.6k
    22606U, // SRAW
721
63.6k
    1854U,  // SRET
722
63.6k
    21674U, // SRL
723
63.6k
    20981U, // SRLI
724
63.6k
    22651U, // SRLIW
725
63.6k
    22677U, // SRLW
726
63.6k
    20513U, // SUB
727
63.6k
    22614U, // SUBW
728
63.6k
    22704U, // SW
729
63.6k
    1234U,  // UNIMP
730
63.6k
    1860U,  // URET
731
63.6k
    480U, // WFI
732
63.6k
    22109U, // XOR
733
63.6k
    20987U, // XORI
734
63.6k
  };
735
736
63.6k
  static const uint8_t OpInfo1[] = {
737
63.6k
    0U, // PHI
738
63.6k
    0U, // INLINEASM
739
63.6k
    0U, // INLINEASM_BR
740
63.6k
    0U, // CFI_INSTRUCTION
741
63.6k
    0U, // EH_LABEL
742
63.6k
    0U, // GC_LABEL
743
63.6k
    0U, // ANNOTATION_LABEL
744
63.6k
    0U, // KILL
745
63.6k
    0U, // EXTRACT_SUBREG
746
63.6k
    0U, // INSERT_SUBREG
747
63.6k
    0U, // IMPLICIT_DEF
748
63.6k
    0U, // SUBREG_TO_REG
749
63.6k
    0U, // COPY_TO_REGCLASS
750
63.6k
    0U, // DBG_VALUE
751
63.6k
    0U, // DBG_LABEL
752
63.6k
    0U, // REG_SEQUENCE
753
63.6k
    0U, // COPY
754
63.6k
    0U, // BUNDLE
755
63.6k
    0U, // LIFETIME_START
756
63.6k
    0U, // LIFETIME_END
757
63.6k
    0U, // STACKMAP
758
63.6k
    0U, // FENTRY_CALL
759
63.6k
    0U, // PATCHPOINT
760
63.6k
    0U, // LOAD_STACK_GUARD
761
63.6k
    0U, // STATEPOINT
762
63.6k
    0U, // LOCAL_ESCAPE
763
63.6k
    0U, // FAULTING_OP
764
63.6k
    0U, // PATCHABLE_OP
765
63.6k
    0U, // PATCHABLE_FUNCTION_ENTER
766
63.6k
    0U, // PATCHABLE_RET
767
63.6k
    0U, // PATCHABLE_FUNCTION_EXIT
768
63.6k
    0U, // PATCHABLE_TAIL_CALL
769
63.6k
    0U, // PATCHABLE_EVENT_CALL
770
63.6k
    0U, // PATCHABLE_TYPED_EVENT_CALL
771
63.6k
    0U, // ICALL_BRANCH_FUNNEL
772
63.6k
    0U, // G_ADD
773
63.6k
    0U, // G_SUB
774
63.6k
    0U, // G_MUL
775
63.6k
    0U, // G_SDIV
776
63.6k
    0U, // G_UDIV
777
63.6k
    0U, // G_SREM
778
63.6k
    0U, // G_UREM
779
63.6k
    0U, // G_AND
780
63.6k
    0U, // G_OR
781
63.6k
    0U, // G_XOR
782
63.6k
    0U, // G_IMPLICIT_DEF
783
63.6k
    0U, // G_PHI
784
63.6k
    0U, // G_FRAME_INDEX
785
63.6k
    0U, // G_GLOBAL_VALUE
786
63.6k
    0U, // G_EXTRACT
787
63.6k
    0U, // G_UNMERGE_VALUES
788
63.6k
    0U, // G_INSERT
789
63.6k
    0U, // G_MERGE_VALUES
790
63.6k
    0U, // G_BUILD_VECTOR
791
63.6k
    0U, // G_BUILD_VECTOR_TRUNC
792
63.6k
    0U, // G_CONCAT_VECTORS
793
63.6k
    0U, // G_PTRTOINT
794
63.6k
    0U, // G_INTTOPTR
795
63.6k
    0U, // G_BITCAST
796
63.6k
    0U, // G_INTRINSIC_TRUNC
797
63.6k
    0U, // G_INTRINSIC_ROUND
798
63.6k
    0U, // G_LOAD
799
63.6k
    0U, // G_SEXTLOAD
800
63.6k
    0U, // G_ZEXTLOAD
801
63.6k
    0U, // G_STORE
802
63.6k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
803
63.6k
    0U, // G_ATOMIC_CMPXCHG
804
63.6k
    0U, // G_ATOMICRMW_XCHG
805
63.6k
    0U, // G_ATOMICRMW_ADD
806
63.6k
    0U, // G_ATOMICRMW_SUB
807
63.6k
    0U, // G_ATOMICRMW_AND
808
63.6k
    0U, // G_ATOMICRMW_NAND
809
63.6k
    0U, // G_ATOMICRMW_OR
810
63.6k
    0U, // G_ATOMICRMW_XOR
811
63.6k
    0U, // G_ATOMICRMW_MAX
812
63.6k
    0U, // G_ATOMICRMW_MIN
813
63.6k
    0U, // G_ATOMICRMW_UMAX
814
63.6k
    0U, // G_ATOMICRMW_UMIN
815
63.6k
    0U, // G_BRCOND
816
63.6k
    0U, // G_BRINDIRECT
817
63.6k
    0U, // G_INTRINSIC
818
63.6k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
819
63.6k
    0U, // G_ANYEXT
820
63.6k
    0U, // G_TRUNC
821
63.6k
    0U, // G_CONSTANT
822
63.6k
    0U, // G_FCONSTANT
823
63.6k
    0U, // G_VASTART
824
63.6k
    0U, // G_VAARG
825
63.6k
    0U, // G_SEXT
826
63.6k
    0U, // G_ZEXT
827
63.6k
    0U, // G_SHL
828
63.6k
    0U, // G_LSHR
829
63.6k
    0U, // G_ASHR
830
63.6k
    0U, // G_ICMP
831
63.6k
    0U, // G_FCMP
832
63.6k
    0U, // G_SELECT
833
63.6k
    0U, // G_UADDO
834
63.6k
    0U, // G_UADDE
835
63.6k
    0U, // G_USUBO
836
63.6k
    0U, // G_USUBE
837
63.6k
    0U, // G_SADDO
838
63.6k
    0U, // G_SADDE
839
63.6k
    0U, // G_SSUBO
840
63.6k
    0U, // G_SSUBE
841
63.6k
    0U, // G_UMULO
842
63.6k
    0U, // G_SMULO
843
63.6k
    0U, // G_UMULH
844
63.6k
    0U, // G_SMULH
845
63.6k
    0U, // G_FADD
846
63.6k
    0U, // G_FSUB
847
63.6k
    0U, // G_FMUL
848
63.6k
    0U, // G_FMA
849
63.6k
    0U, // G_FDIV
850
63.6k
    0U, // G_FREM
851
63.6k
    0U, // G_FPOW
852
63.6k
    0U, // G_FEXP
853
63.6k
    0U, // G_FEXP2
854
63.6k
    0U, // G_FLOG
855
63.6k
    0U, // G_FLOG2
856
63.6k
    0U, // G_FLOG10
857
63.6k
    0U, // G_FNEG
858
63.6k
    0U, // G_FPEXT
859
63.6k
    0U, // G_FPTRUNC
860
63.6k
    0U, // G_FPTOSI
861
63.6k
    0U, // G_FPTOUI
862
63.6k
    0U, // G_SITOFP
863
63.6k
    0U, // G_UITOFP
864
63.6k
    0U, // G_FABS
865
63.6k
    0U, // G_FCANONICALIZE
866
63.6k
    0U, // G_GEP
867
63.6k
    0U, // G_PTR_MASK
868
63.6k
    0U, // G_BR
869
63.6k
    0U, // G_INSERT_VECTOR_ELT
870
63.6k
    0U, // G_EXTRACT_VECTOR_ELT
871
63.6k
    0U, // G_SHUFFLE_VECTOR
872
63.6k
    0U, // G_CTTZ
873
63.6k
    0U, // G_CTTZ_ZERO_UNDEF
874
63.6k
    0U, // G_CTLZ
875
63.6k
    0U, // G_CTLZ_ZERO_UNDEF
876
63.6k
    0U, // G_CTPOP
877
63.6k
    0U, // G_BSWAP
878
63.6k
    0U, // G_FCEIL
879
63.6k
    0U, // G_FCOS
880
63.6k
    0U, // G_FSIN
881
63.6k
    0U, // G_FSQRT
882
63.6k
    0U, // G_FFLOOR
883
63.6k
    0U, // G_ADDRSPACE_CAST
884
63.6k
    0U, // G_BLOCK_ADDR
885
63.6k
    0U, // ADJCALLSTACKDOWN
886
63.6k
    0U, // ADJCALLSTACKUP
887
63.6k
    0U, // BuildPairF64Pseudo
888
63.6k
    0U, // PseudoAtomicLoadNand32
889
63.6k
    0U, // PseudoAtomicLoadNand64
890
63.6k
    0U, // PseudoBR
891
63.6k
    0U, // PseudoBRIND
892
63.6k
    0U, // PseudoCALL
893
63.6k
    0U, // PseudoCALLIndirect
894
63.6k
    0U, // PseudoCmpXchg32
895
63.6k
    0U, // PseudoCmpXchg64
896
63.6k
    0U, // PseudoLA
897
63.6k
    0U, // PseudoLI
898
63.6k
    0U, // PseudoLLA
899
63.6k
    0U, // PseudoMaskedAtomicLoadAdd32
900
63.6k
    0U, // PseudoMaskedAtomicLoadMax32
901
63.6k
    0U, // PseudoMaskedAtomicLoadMin32
902
63.6k
    0U, // PseudoMaskedAtomicLoadNand32
903
63.6k
    0U, // PseudoMaskedAtomicLoadSub32
904
63.6k
    0U, // PseudoMaskedAtomicLoadUMax32
905
63.6k
    0U, // PseudoMaskedAtomicLoadUMin32
906
63.6k
    0U, // PseudoMaskedAtomicSwap32
907
63.6k
    0U, // PseudoMaskedCmpXchg32
908
63.6k
    0U, // PseudoRET
909
63.6k
    0U, // PseudoTAIL
910
63.6k
    0U, // PseudoTAILIndirect
911
63.6k
    0U, // Select_FPR32_Using_CC_GPR
912
63.6k
    0U, // Select_FPR64_Using_CC_GPR
913
63.6k
    0U, // Select_GPR_Using_CC_GPR
914
63.6k
    0U, // SplitF64Pseudo
915
63.6k
    4U, // ADD
916
63.6k
    4U, // ADDI
917
63.6k
    4U, // ADDIW
918
63.6k
    4U, // ADDW
919
63.6k
    9U, // AMOADD_D
920
63.6k
    9U, // AMOADD_D_AQ
921
63.6k
    9U, // AMOADD_D_AQ_RL
922
63.6k
    9U, // AMOADD_D_RL
923
63.6k
    9U, // AMOADD_W
924
63.6k
    9U, // AMOADD_W_AQ
925
63.6k
    9U, // AMOADD_W_AQ_RL
926
63.6k
    9U, // AMOADD_W_RL
927
63.6k
    9U, // AMOAND_D
928
63.6k
    9U, // AMOAND_D_AQ
929
63.6k
    9U, // AMOAND_D_AQ_RL
930
63.6k
    9U, // AMOAND_D_RL
931
63.6k
    9U, // AMOAND_W
932
63.6k
    9U, // AMOAND_W_AQ
933
63.6k
    9U, // AMOAND_W_AQ_RL
934
63.6k
    9U, // AMOAND_W_RL
935
63.6k
    9U, // AMOMAXU_D
936
63.6k
    9U, // AMOMAXU_D_AQ
937
63.6k
    9U, // AMOMAXU_D_AQ_RL
938
63.6k
    9U, // AMOMAXU_D_RL
939
63.6k
    9U, // AMOMAXU_W
940
63.6k
    9U, // AMOMAXU_W_AQ
941
63.6k
    9U, // AMOMAXU_W_AQ_RL
942
63.6k
    9U, // AMOMAXU_W_RL
943
63.6k
    9U, // AMOMAX_D
944
63.6k
    9U, // AMOMAX_D_AQ
945
63.6k
    9U, // AMOMAX_D_AQ_RL
946
63.6k
    9U, // AMOMAX_D_RL
947
63.6k
    9U, // AMOMAX_W
948
63.6k
    9U, // AMOMAX_W_AQ
949
63.6k
    9U, // AMOMAX_W_AQ_RL
950
63.6k
    9U, // AMOMAX_W_RL
951
63.6k
    9U, // AMOMINU_D
952
63.6k
    9U, // AMOMINU_D_AQ
953
63.6k
    9U, // AMOMINU_D_AQ_RL
954
63.6k
    9U, // AMOMINU_D_RL
955
63.6k
    9U, // AMOMINU_W
956
63.6k
    9U, // AMOMINU_W_AQ
957
63.6k
    9U, // AMOMINU_W_AQ_RL
958
63.6k
    9U, // AMOMINU_W_RL
959
63.6k
    9U, // AMOMIN_D
960
63.6k
    9U, // AMOMIN_D_AQ
961
63.6k
    9U, // AMOMIN_D_AQ_RL
962
63.6k
    9U, // AMOMIN_D_RL
963
63.6k
    9U, // AMOMIN_W
964
63.6k
    9U, // AMOMIN_W_AQ
965
63.6k
    9U, // AMOMIN_W_AQ_RL
966
63.6k
    9U, // AMOMIN_W_RL
967
63.6k
    9U, // AMOOR_D
968
63.6k
    9U, // AMOOR_D_AQ
969
63.6k
    9U, // AMOOR_D_AQ_RL
970
63.6k
    9U, // AMOOR_D_RL
971
63.6k
    9U, // AMOOR_W
972
63.6k
    9U, // AMOOR_W_AQ
973
63.6k
    9U, // AMOOR_W_AQ_RL
974
63.6k
    9U, // AMOOR_W_RL
975
63.6k
    9U, // AMOSWAP_D
976
63.6k
    9U, // AMOSWAP_D_AQ
977
63.6k
    9U, // AMOSWAP_D_AQ_RL
978
63.6k
    9U, // AMOSWAP_D_RL
979
63.6k
    9U, // AMOSWAP_W
980
63.6k
    9U, // AMOSWAP_W_AQ
981
63.6k
    9U, // AMOSWAP_W_AQ_RL
982
63.6k
    9U, // AMOSWAP_W_RL
983
63.6k
    9U, // AMOXOR_D
984
63.6k
    9U, // AMOXOR_D_AQ
985
63.6k
    9U, // AMOXOR_D_AQ_RL
986
63.6k
    9U, // AMOXOR_D_RL
987
63.6k
    9U, // AMOXOR_W
988
63.6k
    9U, // AMOXOR_W_AQ
989
63.6k
    9U, // AMOXOR_W_AQ_RL
990
63.6k
    9U, // AMOXOR_W_RL
991
63.6k
    4U, // AND
992
63.6k
    4U, // ANDI
993
63.6k
    0U, // AUIPC
994
63.6k
    4U, // BEQ
995
63.6k
    4U, // BGE
996
63.6k
    4U, // BGEU
997
63.6k
    4U, // BLT
998
63.6k
    4U, // BLTU
999
63.6k
    4U, // BNE
1000
63.6k
    2U, // CSRRC
1001
63.6k
    2U, // CSRRCI
1002
63.6k
    2U, // CSRRS
1003
63.6k
    2U, // CSRRSI
1004
63.6k
    2U, // CSRRW
1005
63.6k
    2U, // CSRRWI
1006
63.6k
    0U, // C_ADD
1007
63.6k
    0U, // C_ADDI
1008
63.6k
    0U, // C_ADDI16SP
1009
63.6k
    4U, // C_ADDI4SPN
1010
63.6k
    0U, // C_ADDIW
1011
63.6k
    0U, // C_ADDW
1012
63.6k
    0U, // C_AND
1013
63.6k
    0U, // C_ANDI
1014
63.6k
    0U, // C_BEQZ
1015
63.6k
    0U, // C_BNEZ
1016
63.6k
    0U, // C_EBREAK
1017
63.6k
    13U,  // C_FLD
1018
63.6k
    13U,  // C_FLDSP
1019
63.6k
    13U,  // C_FLW
1020
63.6k
    13U,  // C_FLWSP
1021
63.6k
    13U,  // C_FSD
1022
63.6k
    13U,  // C_FSDSP
1023
63.6k
    13U,  // C_FSW
1024
63.6k
    13U,  // C_FSWSP
1025
63.6k
    0U, // C_J
1026
63.6k
    0U, // C_JAL
1027
63.6k
    0U, // C_JALR
1028
63.6k
    0U, // C_JR
1029
63.6k
    13U,  // C_LD
1030
63.6k
    13U,  // C_LDSP
1031
63.6k
    0U, // C_LI
1032
63.6k
    0U, // C_LUI
1033
63.6k
    13U,  // C_LW
1034
63.6k
    13U,  // C_LWSP
1035
63.6k
    0U, // C_MV
1036
63.6k
    0U, // C_NOP
1037
63.6k
    0U, // C_OR
1038
63.6k
    13U,  // C_SD
1039
63.6k
    13U,  // C_SDSP
1040
63.6k
    0U, // C_SLLI
1041
63.6k
    0U, // C_SRAI
1042
63.6k
    0U, // C_SRLI
1043
63.6k
    0U, // C_SUB
1044
63.6k
    0U, // C_SUBW
1045
63.6k
    13U,  // C_SW
1046
63.6k
    13U,  // C_SWSP
1047
63.6k
    0U, // C_UNIMP
1048
63.6k
    0U, // C_XOR
1049
63.6k
    4U, // DIV
1050
63.6k
    4U, // DIVU
1051
63.6k
    4U, // DIVUW
1052
63.6k
    4U, // DIVW
1053
63.6k
    0U, // EBREAK
1054
63.6k
    0U, // ECALL
1055
63.6k
    36U,  // FADD_D
1056
63.6k
    36U,  // FADD_S
1057
63.6k
    0U, // FCLASS_D
1058
63.6k
    0U, // FCLASS_S
1059
63.6k
    20U,  // FCVT_D_L
1060
63.6k
    20U,  // FCVT_D_LU
1061
63.6k
    0U, // FCVT_D_S
1062
63.6k
    0U, // FCVT_D_W
1063
63.6k
    0U, // FCVT_D_WU
1064
63.6k
    20U,  // FCVT_LU_D
1065
63.6k
    20U,  // FCVT_LU_S
1066
63.6k
    20U,  // FCVT_L_D
1067
63.6k
    20U,  // FCVT_L_S
1068
63.6k
    20U,  // FCVT_S_D
1069
63.6k
    20U,  // FCVT_S_L
1070
63.6k
    20U,  // FCVT_S_LU
1071
63.6k
    20U,  // FCVT_S_W
1072
63.6k
    20U,  // FCVT_S_WU
1073
63.6k
    20U,  // FCVT_WU_D
1074
63.6k
    20U,  // FCVT_WU_S
1075
63.6k
    20U,  // FCVT_W_D
1076
63.6k
    20U,  // FCVT_W_S
1077
63.6k
    36U,  // FDIV_D
1078
63.6k
    36U,  // FDIV_S
1079
63.6k
    0U, // FENCE
1080
63.6k
    0U, // FENCE_I
1081
63.6k
    0U, // FENCE_TSO
1082
63.6k
    4U, // FEQ_D
1083
63.6k
    4U, // FEQ_S
1084
63.6k
    13U,  // FLD
1085
63.6k
    4U, // FLE_D
1086
63.6k
    4U, // FLE_S
1087
63.6k
    4U, // FLT_D
1088
63.6k
    4U, // FLT_S
1089
63.6k
    13U,  // FLW
1090
63.6k
    100U, // FMADD_D
1091
63.6k
    100U, // FMADD_S
1092
63.6k
    4U, // FMAX_D
1093
63.6k
    4U, // FMAX_S
1094
63.6k
    4U, // FMIN_D
1095
63.6k
    4U, // FMIN_S
1096
63.6k
    100U, // FMSUB_D
1097
63.6k
    100U, // FMSUB_S
1098
63.6k
    36U,  // FMUL_D
1099
63.6k
    36U,  // FMUL_S
1100
63.6k
    0U, // FMV_D_X
1101
63.6k
    0U, // FMV_W_X
1102
63.6k
    0U, // FMV_X_D
1103
63.6k
    0U, // FMV_X_W
1104
63.6k
    100U, // FNMADD_D
1105
63.6k
    100U, // FNMADD_S
1106
63.6k
    100U, // FNMSUB_D
1107
63.6k
    100U, // FNMSUB_S
1108
63.6k
    13U,  // FSD
1109
63.6k
    4U, // FSGNJN_D
1110
63.6k
    4U, // FSGNJN_S
1111
63.6k
    4U, // FSGNJX_D
1112
63.6k
    4U, // FSGNJX_S
1113
63.6k
    4U, // FSGNJ_D
1114
63.6k
    4U, // FSGNJ_S
1115
63.6k
    20U,  // FSQRT_D
1116
63.6k
    20U,  // FSQRT_S
1117
63.6k
    36U,  // FSUB_D
1118
63.6k
    36U,  // FSUB_S
1119
63.6k
    13U,  // FSW
1120
63.6k
    0U, // JAL
1121
63.6k
    4U, // JALR
1122
63.6k
    13U,  // LB
1123
63.6k
    13U,  // LBU
1124
63.6k
    13U,  // LD
1125
63.6k
    13U,  // LH
1126
63.6k
    13U,  // LHU
1127
63.6k
    0U, // LR_D
1128
63.6k
    0U, // LR_D_AQ
1129
63.6k
    0U, // LR_D_AQ_RL
1130
63.6k
    0U, // LR_D_RL
1131
63.6k
    0U, // LR_W
1132
63.6k
    0U, // LR_W_AQ
1133
63.6k
    0U, // LR_W_AQ_RL
1134
63.6k
    0U, // LR_W_RL
1135
63.6k
    0U, // LUI
1136
63.6k
    13U,  // LW
1137
63.6k
    13U,  // LWU
1138
63.6k
    0U, // MRET
1139
63.6k
    4U, // MUL
1140
63.6k
    4U, // MULH
1141
63.6k
    4U, // MULHSU
1142
63.6k
    4U, // MULHU
1143
63.6k
    4U, // MULW
1144
63.6k
    4U, // OR
1145
63.6k
    4U, // ORI
1146
63.6k
    4U, // REM
1147
63.6k
    4U, // REMU
1148
63.6k
    4U, // REMUW
1149
63.6k
    4U, // REMW
1150
63.6k
    13U,  // SB
1151
63.6k
    9U, // SC_D
1152
63.6k
    9U, // SC_D_AQ
1153
63.6k
    9U, // SC_D_AQ_RL
1154
63.6k
    9U, // SC_D_RL
1155
63.6k
    9U, // SC_W
1156
63.6k
    9U, // SC_W_AQ
1157
63.6k
    9U, // SC_W_AQ_RL
1158
63.6k
    9U, // SC_W_RL
1159
63.6k
    13U,  // SD
1160
63.6k
    0U, // SFENCE_VMA
1161
63.6k
    13U,  // SH
1162
63.6k
    4U, // SLL
1163
63.6k
    4U, // SLLI
1164
63.6k
    4U, // SLLIW
1165
63.6k
    4U, // SLLW
1166
63.6k
    4U, // SLT
1167
63.6k
    4U, // SLTI
1168
63.6k
    4U, // SLTIU
1169
63.6k
    4U, // SLTU
1170
63.6k
    4U, // SRA
1171
63.6k
    4U, // SRAI
1172
63.6k
    4U, // SRAIW
1173
63.6k
    4U, // SRAW
1174
63.6k
    0U, // SRET
1175
63.6k
    4U, // SRL
1176
63.6k
    4U, // SRLI
1177
63.6k
    4U, // SRLIW
1178
63.6k
    4U, // SRLW
1179
63.6k
    4U, // SUB
1180
63.6k
    4U, // SUBW
1181
63.6k
    13U,  // SW
1182
63.6k
    0U, // UNIMP
1183
63.6k
    0U, // URET
1184
63.6k
    0U, // WFI
1185
63.6k
    4U, // XOR
1186
63.6k
    4U, // XORI
1187
63.6k
  };
1188
1189
  // Emit the opcode for the instruction.
1190
63.6k
  uint32_t Bits = 0;
1191
63.6k
  Bits |= OpInfo0[MCInst_getOpcode(MI)] << 0;
1192
63.6k
  Bits |= OpInfo1[MCInst_getOpcode(MI)] << 16;
1193
63.6k
  CS_ASSERT(Bits != 0 && "Cannot print this instruction.");
1194
63.6k
#ifndef CAPSTONE_DIET
1195
63.6k
  SStream_concat0(O, AsmStrs+(Bits & 4095)-1);
1196
63.6k
#endif
1197
1198
1199
  // Fragment 0 encoded into 2 bits for 4 unique commands.
1200
63.6k
  switch ((uint32_t)((Bits >> 12) & 3)) {
1201
0
  default:
1202
0
    CS_ASSERT(0 && "Invalid command number.");
1203
0
    return;
1204
97
  case 0:
1205
    // DBG_VALUE, DBG_LABEL, BUNDLE, LIFETIME_START, LIFETIME_END, FENTRY_CAL...
1206
97
    return;
1207
0
    break;
1208
62.9k
  case 1:
1209
    // PseudoCALL, PseudoLA, PseudoLI, PseudoLLA, PseudoTAIL, ADD, ADDI, ADDI...
1210
62.9k
    printOperand(MI, 0, O);
1211
62.9k
    break;
1212
0
  case 2:
1213
    // C_ADD, C_ADDI, C_ADDI16SP, C_ADDIW, C_ADDW, C_AND, C_ANDI, C_OR, C_SLL...
1214
0
    printOperand(MI, 1, O);
1215
0
    SStream_concat0(O, ", ");
1216
0
    printOperand(MI, 2, O);
1217
0
    return;
1218
0
    break;
1219
541
  case 3:
1220
    // FENCE
1221
541
    printFenceArg(MI, 0, O);
1222
541
    SStream_concat0(O, ", ");
1223
541
    printFenceArg(MI, 1, O);
1224
541
    return;
1225
0
    break;
1226
63.6k
  }
1227
1228
1229
  // Fragment 1 encoded into 2 bits for 3 unique commands.
1230
62.9k
  switch ((uint32_t)((Bits >> 14) & 3)) {
1231
0
  default:
1232
0
    CS_ASSERT(0 && "Invalid command number.");
1233
0
    return;
1234
0
  case 0:
1235
    // PseudoCALL, PseudoTAIL, C_J, C_JAL, C_JALR, C_JR
1236
0
    return;
1237
0
    break;
1238
62.0k
  case 1:
1239
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AMOADD_D, AMOAD...
1240
62.0k
    SStream_concat0(O, ", ");
1241
62.0k
    break;
1242
974
  case 2:
1243
    // LR_D, LR_D_AQ, LR_D_AQ_RL, LR_D_RL, LR_W, LR_W_AQ, LR_W_AQ_RL, LR_W_RL
1244
974
    SStream_concat0(O, ", (");
1245
974
    printOperand(MI, 1, O);
1246
974
    SStream_concat0(O, ")");
1247
974
    return;
1248
0
    break;
1249
62.9k
  }
1250
1251
1252
  // Fragment 2 encoded into 2 bits for 3 unique commands.
1253
62.0k
  switch ((uint32_t)((Bits >> 16) & 3)) {
1254
0
  default:
1255
0
    CS_ASSERT(0 && "Invalid command number.");
1256
0
    return;
1257
17.0k
  case 0:
1258
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AND, ANDI, AUIP...
1259
17.0k
    printOperand(MI, 1, O);
1260
17.0k
    break;
1261
8.48k
  case 1:
1262
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1263
8.48k
    printOperand(MI, 2, O);
1264
8.48k
    break;
1265
36.4k
  case 2:
1266
    // CSRRC, CSRRCI, CSRRS, CSRRSI, CSRRW, CSRRWI
1267
36.4k
    printCSRSystemRegister(MI, 1, O);
1268
36.4k
    SStream_concat0(O, ", ");
1269
36.4k
    printOperand(MI, 2, O);
1270
36.4k
    return;
1271
0
    break;
1272
62.0k
  }
1273
1274
1275
  // Fragment 3 encoded into 2 bits for 4 unique commands.
1276
25.5k
  switch ((uint32_t)((Bits >> 18) & 3)) {
1277
0
  default:
1278
0
    CS_ASSERT(0 && "Invalid command number.");
1279
0
    return;
1280
1.37k
  case 0:
1281
    // PseudoLA, PseudoLI, PseudoLLA, AUIPC, C_BEQZ, C_BNEZ, C_LI, C_LUI, C_M...
1282
1.37k
    return;
1283
0
    break;
1284
15.6k
  case 1:
1285
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1286
15.6k
    SStream_concat0(O, ", ");
1287
15.6k
    break;
1288
4.38k
  case 2:
1289
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1290
4.38k
    SStream_concat0(O, ", (");
1291
4.38k
    printOperand(MI, 1, O);
1292
4.38k
    SStream_concat0(O, ")");
1293
4.38k
    return;
1294
0
    break;
1295
4.10k
  case 3:
1296
    // C_FLD, C_FLDSP, C_FLW, C_FLWSP, C_FSD, C_FSDSP, C_FSW, C_FSWSP, C_LD, ...
1297
4.10k
    SStream_concat0(O, "(");
1298
4.10k
    printOperand(MI, 1, O);
1299
4.10k
    SStream_concat0(O, ")");
1300
4.10k
    return;
1301
0
    break;
1302
25.5k
  }
1303
1304
1305
  // Fragment 4 encoded into 1 bits for 2 unique commands.
1306
15.6k
  if ((Bits >> 20) & 1) {
1307
    // FCVT_D_L, FCVT_D_LU, FCVT_LU_D, FCVT_LU_S, FCVT_L_D, FCVT_L_S, FCVT_S_...
1308
4.92k
    printFRMArg(MI, 2, O);
1309
4.92k
    return;
1310
10.7k
  } else {
1311
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1312
10.7k
    printOperand(MI, 2, O);
1313
10.7k
  }
1314
1315
1316
  // Fragment 5 encoded into 1 bits for 2 unique commands.
1317
10.7k
  if ((Bits >> 21) & 1) {
1318
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FM...
1319
5.42k
    SStream_concat0(O, ", ");
1320
5.42k
  } else {
1321
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1322
5.32k
    return;
1323
5.32k
  }
1324
1325
1326
  // Fragment 6 encoded into 1 bits for 2 unique commands.
1327
5.42k
  if ((Bits >> 22) & 1) {
1328
    // FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FNMADD_D, FNMADD_S, FNMSUB_D, FNMS...
1329
2.17k
    printOperand(MI, 3, O);
1330
2.17k
    SStream_concat0(O, ", ");
1331
2.17k
    printFRMArg(MI, 4, O);
1332
2.17k
    return;
1333
3.25k
  } else {
1334
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMUL_D, FMUL_S, FSUB_D, FSUB_S
1335
3.25k
    printFRMArg(MI, 3, O);
1336
3.25k
    return;
1337
3.25k
  }
1338
1339
5.42k
}
1340
1341
1342
/// getRegisterName - This method is automatically generated by tblgen
1343
/// from the register set description.  This returns the assembler name
1344
/// for the specified register.
1345
static const char *
1346
getRegisterName(unsigned RegNo, unsigned AltIdx)
1347
153k
{
1348
153k
  CS_ASSERT(RegNo && RegNo < 97 && "Invalid register number!");
1349
1350
153k
#ifndef CAPSTONE_DIET
1351
153k
  static const char AsmStrsABIRegAltName[] = {
1352
153k
  /* 0 */ 'f', 's', '1', '0', 0,
1353
153k
  /* 5 */ 'f', 't', '1', '0', 0,
1354
153k
  /* 10 */ 'f', 'a', '0', 0,
1355
153k
  /* 14 */ 'f', 's', '0', 0,
1356
153k
  /* 18 */ 'f', 't', '0', 0,
1357
153k
  /* 22 */ 'f', 's', '1', '1', 0,
1358
153k
  /* 27 */ 'f', 't', '1', '1', 0,
1359
153k
  /* 32 */ 'f', 'a', '1', 0,
1360
153k
  /* 36 */ 'f', 's', '1', 0,
1361
153k
  /* 40 */ 'f', 't', '1', 0,
1362
153k
  /* 44 */ 'f', 'a', '2', 0,
1363
153k
  /* 48 */ 'f', 's', '2', 0,
1364
153k
  /* 52 */ 'f', 't', '2', 0,
1365
153k
  /* 56 */ 'f', 'a', '3', 0,
1366
153k
  /* 60 */ 'f', 's', '3', 0,
1367
153k
  /* 64 */ 'f', 't', '3', 0,
1368
153k
  /* 68 */ 'f', 'a', '4', 0,
1369
153k
  /* 72 */ 'f', 's', '4', 0,
1370
153k
  /* 76 */ 'f', 't', '4', 0,
1371
153k
  /* 80 */ 'f', 'a', '5', 0,
1372
153k
  /* 84 */ 'f', 's', '5', 0,
1373
153k
  /* 88 */ 'f', 't', '5', 0,
1374
153k
  /* 92 */ 'f', 'a', '6', 0,
1375
153k
  /* 96 */ 'f', 's', '6', 0,
1376
153k
  /* 100 */ 'f', 't', '6', 0,
1377
153k
  /* 104 */ 'f', 'a', '7', 0,
1378
153k
  /* 108 */ 'f', 's', '7', 0,
1379
153k
  /* 112 */ 'f', 't', '7', 0,
1380
153k
  /* 116 */ 'f', 's', '8', 0,
1381
153k
  /* 120 */ 'f', 't', '8', 0,
1382
153k
  /* 124 */ 'f', 's', '9', 0,
1383
153k
  /* 128 */ 'f', 't', '9', 0,
1384
153k
  /* 132 */ 'r', 'a', 0,
1385
153k
  /* 135 */ 'z', 'e', 'r', 'o', 0,
1386
153k
  /* 140 */ 'g', 'p', 0,
1387
153k
  /* 143 */ 's', 'p', 0,
1388
153k
  /* 146 */ 't', 'p', 0,
1389
153k
  };
1390
1391
153k
  static const uint8_t RegAsmOffsetABIRegAltName[] = {
1392
153k
    135, 132, 143, 140, 146, 19, 41, 53, 15, 37, 11, 33, 45, 57, 
1393
153k
    69, 81, 93, 105, 49, 61, 73, 85, 97, 109, 117, 125, 1, 23, 
1394
153k
    65, 77, 89, 101, 18, 18, 40, 40, 52, 52, 64, 64, 76, 76, 
1395
153k
    88, 88, 100, 100, 112, 112, 14, 14, 36, 36, 10, 10, 32, 32, 
1396
153k
    44, 44, 56, 56, 68, 68, 80, 80, 92, 92, 104, 104, 48, 48, 
1397
153k
    60, 60, 72, 72, 84, 84, 96, 96, 108, 108, 116, 116, 124, 124, 
1398
153k
    0, 0, 22, 22, 120, 120, 128, 128, 5, 5, 27, 27, 
1399
153k
  };
1400
1401
153k
  static const char AsmStrsNoRegAltName[] = {
1402
153k
  /* 0 */ 'f', '1', '0', 0,
1403
153k
  /* 4 */ 'x', '1', '0', 0,
1404
153k
  /* 8 */ 'f', '2', '0', 0,
1405
153k
  /* 12 */ 'x', '2', '0', 0,
1406
153k
  /* 16 */ 'f', '3', '0', 0,
1407
153k
  /* 20 */ 'x', '3', '0', 0,
1408
153k
  /* 24 */ 'f', '0', 0,
1409
153k
  /* 27 */ 'x', '0', 0,
1410
153k
  /* 30 */ 'f', '1', '1', 0,
1411
153k
  /* 34 */ 'x', '1', '1', 0,
1412
153k
  /* 38 */ 'f', '2', '1', 0,
1413
153k
  /* 42 */ 'x', '2', '1', 0,
1414
153k
  /* 46 */ 'f', '3', '1', 0,
1415
153k
  /* 50 */ 'x', '3', '1', 0,
1416
153k
  /* 54 */ 'f', '1', 0,
1417
153k
  /* 57 */ 'x', '1', 0,
1418
153k
  /* 60 */ 'f', '1', '2', 0,
1419
153k
  /* 64 */ 'x', '1', '2', 0,
1420
153k
  /* 68 */ 'f', '2', '2', 0,
1421
153k
  /* 72 */ 'x', '2', '2', 0,
1422
153k
  /* 76 */ 'f', '2', 0,
1423
153k
  /* 79 */ 'x', '2', 0,
1424
153k
  /* 82 */ 'f', '1', '3', 0,
1425
153k
  /* 86 */ 'x', '1', '3', 0,
1426
153k
  /* 90 */ 'f', '2', '3', 0,
1427
153k
  /* 94 */ 'x', '2', '3', 0,
1428
153k
  /* 98 */ 'f', '3', 0,
1429
153k
  /* 101 */ 'x', '3', 0,
1430
153k
  /* 104 */ 'f', '1', '4', 0,
1431
153k
  /* 108 */ 'x', '1', '4', 0,
1432
153k
  /* 112 */ 'f', '2', '4', 0,
1433
153k
  /* 116 */ 'x', '2', '4', 0,
1434
153k
  /* 120 */ 'f', '4', 0,
1435
153k
  /* 123 */ 'x', '4', 0,
1436
153k
  /* 126 */ 'f', '1', '5', 0,
1437
153k
  /* 130 */ 'x', '1', '5', 0,
1438
153k
  /* 134 */ 'f', '2', '5', 0,
1439
153k
  /* 138 */ 'x', '2', '5', 0,
1440
153k
  /* 142 */ 'f', '5', 0,
1441
153k
  /* 145 */ 'x', '5', 0,
1442
153k
  /* 148 */ 'f', '1', '6', 0,
1443
153k
  /* 152 */ 'x', '1', '6', 0,
1444
153k
  /* 156 */ 'f', '2', '6', 0,
1445
153k
  /* 160 */ 'x', '2', '6', 0,
1446
153k
  /* 164 */ 'f', '6', 0,
1447
153k
  /* 167 */ 'x', '6', 0,
1448
153k
  /* 170 */ 'f', '1', '7', 0,
1449
153k
  /* 174 */ 'x', '1', '7', 0,
1450
153k
  /* 178 */ 'f', '2', '7', 0,
1451
153k
  /* 182 */ 'x', '2', '7', 0,
1452
153k
  /* 186 */ 'f', '7', 0,
1453
153k
  /* 189 */ 'x', '7', 0,
1454
153k
  /* 192 */ 'f', '1', '8', 0,
1455
153k
  /* 196 */ 'x', '1', '8', 0,
1456
153k
  /* 200 */ 'f', '2', '8', 0,
1457
153k
  /* 204 */ 'x', '2', '8', 0,
1458
153k
  /* 208 */ 'f', '8', 0,
1459
153k
  /* 211 */ 'x', '8', 0,
1460
153k
  /* 214 */ 'f', '1', '9', 0,
1461
153k
  /* 218 */ 'x', '1', '9', 0,
1462
153k
  /* 222 */ 'f', '2', '9', 0,
1463
153k
  /* 226 */ 'x', '2', '9', 0,
1464
153k
  /* 230 */ 'f', '9', 0,
1465
153k
  /* 233 */ 'x', '9', 0,
1466
153k
  };
1467
1468
153k
  static const uint8_t RegAsmOffsetNoRegAltName[] = {
1469
153k
    27, 57, 79, 101, 123, 145, 167, 189, 211, 233, 4, 34, 64, 86, 
1470
153k
    108, 130, 152, 174, 196, 218, 12, 42, 72, 94, 116, 138, 160, 182, 
1471
153k
    204, 226, 20, 50, 24, 24, 54, 54, 76, 76, 98, 98, 120, 120, 
1472
153k
    142, 142, 164, 164, 186, 186, 208, 208, 230, 230, 0, 0, 30, 30, 
1473
153k
    60, 60, 82, 82, 104, 104, 126, 126, 148, 148, 170, 170, 192, 192, 
1474
153k
    214, 214, 8, 8, 38, 38, 68, 68, 90, 90, 112, 112, 134, 134, 
1475
153k
    156, 156, 178, 178, 200, 200, 222, 222, 16, 16, 46, 46, 
1476
153k
  };
1477
1478
153k
  switch(AltIdx) {
1479
0
  default:
1480
0
    CS_ASSERT(0 && "Invalid register alt name index!");
1481
0
    return 0;
1482
153k
  case RISCV_ABIRegAltName:
1483
153k
    CS_ASSERT(*(AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1]) &&
1484
153k
           "Invalid alt name index for register!");
1485
153k
    return AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1];
1486
0
  case RISCV_NoRegAltName:
1487
0
    CS_ASSERT(*(AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1]) &&
1488
0
           "Invalid alt name index for register!");
1489
0
    return AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1];
1490
153k
  }
1491
#else
1492
  return NULL;
1493
#endif
1494
153k
}
1495
1496
#ifdef PRINT_ALIAS_INSTR
1497
#undef PRINT_ALIAS_INSTR
1498
1499
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
1500
                  unsigned PredicateIndex);
1501
1502
static bool printAliasInstr(MCInst *MI, SStream * OS, void *info)
1503
85.1k
{
1504
85.1k
  MCRegisterInfo *MRI = (MCRegisterInfo *) info;
1505
85.1k
  const char *AsmString;
1506
85.1k
  unsigned I = 0;
1507
85.1k
#define ASMSTRING_CONTAIN_SIZE 64
1508
85.1k
  unsigned AsmStringLen = 0;
1509
85.1k
  char tmpString_[ASMSTRING_CONTAIN_SIZE];
1510
85.1k
  char *tmpString = tmpString_;
1511
85.1k
  switch (MCInst_getOpcode(MI)) {
1512
12.0k
  default: return false;
1513
830
  case RISCV_ADDI:
1514
830
    if (MCInst_getNumOperands(MI) == 3 &&
1515
830
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1516
707
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1517
612
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1518
612
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1519
      // (ADDI X0, X0, 0)
1520
527
      AsmString = "nop";
1521
527
      break;
1522
527
    }
1523
303
    if (MCInst_getNumOperands(MI) == 3 &&
1524
303
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1525
303
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1526
303
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1527
303
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1528
303
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1529
303
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1530
      // (ADDI GPR:$rd, GPR:$rs, 0)
1531
55
      AsmString = "mv $\x01, $\x02";
1532
55
      break;
1533
55
    }
1534
248
    return false;
1535
336
  case RISCV_ADDIW:
1536
336
    if (MCInst_getNumOperands(MI) == 3 &&
1537
336
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1538
336
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1539
336
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1540
336
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1541
336
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1542
336
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1543
      // (ADDIW GPR:$rd, GPR:$rs, 0)
1544
179
      AsmString = "sext.w $\x01, $\x02";
1545
179
      break;
1546
179
    }
1547
157
    return false;
1548
431
  case RISCV_BEQ:
1549
431
    if (MCInst_getNumOperands(MI) == 3 &&
1550
431
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1551
431
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1552
431
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1553
39
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1554
      // (BEQ GPR:$rs, X0, simm13_lsb0:$offset)
1555
39
      AsmString = "beqz $\x01, $\x03";
1556
39
      break;
1557
39
    }
1558
392
    return false;
1559
226
  case RISCV_BGE:
1560
226
    if (MCInst_getNumOperands(MI) == 3 &&
1561
226
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1562
35
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1563
35
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1564
35
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1565
      // (BGE X0, GPR:$rs, simm13_lsb0:$offset)
1566
35
      AsmString = "blez $\x02, $\x03";
1567
35
      break;
1568
35
    }
1569
191
    if (MCInst_getNumOperands(MI) == 3 &&
1570
191
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1571
191
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1572
191
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1573
74
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1574
      // (BGE GPR:$rs, X0, simm13_lsb0:$offset)
1575
74
      AsmString = "bgez $\x01, $\x03";
1576
74
      break;
1577
74
    }
1578
117
    return false;
1579
481
  case RISCV_BLT:
1580
481
    if (MCInst_getNumOperands(MI) == 3 &&
1581
481
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1582
481
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1583
481
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1584
43
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1585
      // (BLT GPR:$rs, X0, simm13_lsb0:$offset)
1586
43
      AsmString = "bltz $\x01, $\x03";
1587
43
      break;
1588
43
    }
1589
438
    if (MCInst_getNumOperands(MI) == 3 &&
1590
438
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1591
113
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1592
113
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1593
113
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1594
      // (BLT X0, GPR:$rs, simm13_lsb0:$offset)
1595
113
      AsmString = "bgtz $\x02, $\x03";
1596
113
      break;
1597
113
    }
1598
325
    return false;
1599
635
  case RISCV_BNE:
1600
635
    if (MCInst_getNumOperands(MI) == 3 &&
1601
635
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1602
635
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1603
635
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1604
306
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1605
      // (BNE GPR:$rs, X0, simm13_lsb0:$offset)
1606
306
      AsmString = "bnez $\x01, $\x03";
1607
306
      break;
1608
306
    }
1609
329
    return false;
1610
6.84k
  case RISCV_CSRRC:
1611
6.84k
    if (MCInst_getNumOperands(MI) == 3 &&
1612
6.84k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1613
1.86k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1614
1.86k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1615
      // (CSRRC X0, csr_sysreg:$csr, GPR:$rs)
1616
1.86k
      AsmString = "csrc $\xFF\x02\x01, $\x03";
1617
1.86k
      break;
1618
1.86k
    }
1619
4.98k
    return false;
1620
5.67k
  case RISCV_CSRRCI:
1621
5.67k
    if (MCInst_getNumOperands(MI) == 3 &&
1622
5.67k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1623
      // (CSRRCI X0, csr_sysreg:$csr, uimm5:$imm)
1624
389
      AsmString = "csrci $\xFF\x02\x01, $\x03";
1625
389
      break;
1626
389
    }
1627
5.28k
    return false;
1628
11.7k
  case RISCV_CSRRS:
1629
11.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1630
11.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1631
11.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1632
11.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1633
11.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1634
143
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1635
      // (CSRRS GPR:$rd, 3, X0)
1636
28
      AsmString = "frcsr $\x01";
1637
28
      break;
1638
28
    }
1639
11.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1640
11.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1641
11.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1642
11.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1643
11.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1644
235
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1645
      // (CSRRS GPR:$rd, 2, X0)
1646
10
      AsmString = "frrm $\x01";
1647
10
      break;
1648
10
    }
1649
11.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1650
11.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1651
11.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1652
11.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1653
11.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1654
69
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1655
      // (CSRRS GPR:$rd, 1, X0)
1656
10
      AsmString = "frflags $\x01";
1657
10
      break;
1658
10
    }
1659
11.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1660
11.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1661
11.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1662
11.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1663
11.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3074 &&
1664
169
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1665
      // (CSRRS GPR:$rd, 3074, X0)
1666
99
      AsmString = "rdinstret $\x01";
1667
99
      break;
1668
99
    }
1669
11.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1670
11.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1671
11.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1672
11.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1673
11.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3072 &&
1674
1.23k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1675
      // (CSRRS GPR:$rd, 3072, X0)
1676
624
      AsmString = "rdcycle $\x01";
1677
624
      break;
1678
624
    }
1679
10.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1680
10.9k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1681
10.9k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1682
10.9k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1683
10.9k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3073 &&
1684
979
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1685
      // (CSRRS GPR:$rd, 3073, X0)
1686
131
      AsmString = "rdtime $\x01";
1687
131
      break;
1688
131
    }
1689
10.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1690
10.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1691
10.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1692
10.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1693
10.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3202 &&
1694
165
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1695
      // (CSRRS GPR:$rd, 3202, X0)
1696
18
      AsmString = "rdinstreth $\x01";
1697
18
      break;
1698
18
    }
1699
10.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1700
10.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1701
10.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1702
10.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1703
10.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3200 &&
1704
121
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1705
      // (CSRRS GPR:$rd, 3200, X0)
1706
44
      AsmString = "rdcycleh $\x01";
1707
44
      break;
1708
44
    }
1709
10.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1710
10.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1711
10.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1712
10.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1713
10.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3201 &&
1714
116
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1715
      // (CSRRS GPR:$rd, 3201, X0)
1716
72
      AsmString = "rdtimeh $\x01";
1717
72
      break;
1718
72
    }
1719
10.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1720
10.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1721
10.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1722
10.7k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1723
      // (CSRRS GPR:$rd, csr_sysreg:$csr, X0)
1724
1.77k
      AsmString = "csrr $\x01, $\xFF\x02\x01";
1725
1.77k
      break;
1726
1.77k
    }
1727
8.94k
    if (MCInst_getNumOperands(MI) == 3 &&
1728
8.94k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1729
881
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1730
881
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1731
      // (CSRRS X0, csr_sysreg:$csr, GPR:$rs)
1732
881
      AsmString = "csrs $\xFF\x02\x01, $\x03";
1733
881
      break;
1734
881
    }
1735
8.06k
    return false;
1736
8.04k
  case RISCV_CSRRSI:
1737
8.04k
    if (MCInst_getNumOperands(MI) == 3 &&
1738
8.04k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1739
      // (CSRRSI X0, csr_sysreg:$csr, uimm5:$imm)
1740
277
      AsmString = "csrsi $\xFF\x02\x01, $\x03";
1741
277
      break;
1742
277
    }
1743
7.77k
    return false;
1744
11.0k
  case RISCV_CSRRW:
1745
11.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1746
11.0k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1747
3.22k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1748
3.22k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1749
985
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1750
985
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1751
      // (CSRRW X0, 3, GPR:$rs)
1752
985
      AsmString = "fscsr $\x03";
1753
985
      break;
1754
985
    }
1755
10.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1756
10.0k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1757
2.24k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1758
2.24k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1759
75
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1760
75
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1761
      // (CSRRW X0, 2, GPR:$rs)
1762
75
      AsmString = "fsrm $\x03";
1763
75
      break;
1764
75
    }
1765
9.97k
    if (MCInst_getNumOperands(MI) == 3 &&
1766
9.97k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1767
2.16k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1768
2.16k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1769
71
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1770
71
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1771
      // (CSRRW X0, 1, GPR:$rs)
1772
71
      AsmString = "fsflags $\x03";
1773
71
      break;
1774
71
    }
1775
9.90k
    if (MCInst_getNumOperands(MI) == 3 &&
1776
9.90k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1777
2.09k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1778
2.09k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1779
      // (CSRRW X0, csr_sysreg:$csr, GPR:$rs)
1780
2.09k
      AsmString = "csrw $\xFF\x02\x01, $\x03";
1781
2.09k
      break;
1782
2.09k
    }
1783
7.80k
    if (MCInst_getNumOperands(MI) == 3 &&
1784
7.80k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1785
7.80k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1786
7.80k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1787
7.80k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1788
201
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1789
201
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1790
      // (CSRRW GPR:$rd, 3, GPR:$rs)
1791
201
      AsmString = "fscsr $\x01, $\x03";
1792
201
      break;
1793
201
    }
1794
7.60k
    if (MCInst_getNumOperands(MI) == 3 &&
1795
7.60k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1796
7.60k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1797
7.60k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1798
7.60k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1799
549
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1800
549
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1801
      // (CSRRW GPR:$rd, 2, GPR:$rs)
1802
549
      AsmString = "fsrm $\x01, $\x03";
1803
549
      break;
1804
549
    }
1805
7.05k
    if (MCInst_getNumOperands(MI) == 3 &&
1806
7.05k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1807
7.05k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1808
7.05k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1809
7.05k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1810
109
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1811
109
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1812
      // (CSRRW GPR:$rd, 1, GPR:$rs)
1813
109
      AsmString = "fsflags $\x01, $\x03";
1814
109
      break;
1815
109
    }
1816
6.94k
    return false;
1817
4.76k
  case RISCV_CSRRWI:
1818
4.76k
    if (MCInst_getNumOperands(MI) == 3 &&
1819
4.76k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1820
1.02k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1821
1.02k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1822
      // (CSRRWI X0, 2, uimm5:$imm)
1823
86
      AsmString = "fsrmi $\x03";
1824
86
      break;
1825
86
    }
1826
4.67k
    if (MCInst_getNumOperands(MI) == 3 &&
1827
4.67k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1828
938
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1829
938
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1830
      // (CSRRWI X0, 1, uimm5:$imm)
1831
69
      AsmString = "fsflagsi $\x03";
1832
69
      break;
1833
69
    }
1834
4.60k
    if (MCInst_getNumOperands(MI) == 3 &&
1835
4.60k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1836
      // (CSRRWI X0, csr_sysreg:$csr, uimm5:$imm)
1837
869
      AsmString = "csrwi $\xFF\x02\x01, $\x03";
1838
869
      break;
1839
869
    }
1840
3.73k
    if (MCInst_getNumOperands(MI) == 3 &&
1841
3.73k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1842
3.73k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1843
3.73k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1844
3.73k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1845
      // (CSRRWI GPR:$rd, 2, uimm5:$imm)
1846
48
      AsmString = "fsrmi $\x01, $\x03";
1847
48
      break;
1848
48
    }
1849
3.69k
    if (MCInst_getNumOperands(MI) == 3 &&
1850
3.69k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1851
3.69k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1852
3.69k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1853
3.69k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1854
      // (CSRRWI GPR:$rd, 1, uimm5:$imm)
1855
256
      AsmString = "fsflagsi $\x01, $\x03";
1856
256
      break;
1857
256
    }
1858
3.43k
    return false;
1859
999
  case RISCV_FADD_D:
1860
999
    if (MCInst_getNumOperands(MI) == 4 &&
1861
999
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1862
999
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1863
999
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1864
999
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1865
999
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1866
999
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1867
999
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1868
999
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1869
      // (FADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
1870
694
      AsmString = "fadd.d $\x01, $\x02, $\x03";
1871
694
      break;
1872
694
    }
1873
305
    return false;
1874
1.57k
  case RISCV_FADD_S:
1875
1.57k
    if (MCInst_getNumOperands(MI) == 4 &&
1876
1.57k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1877
1.57k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1878
1.57k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1879
1.57k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1880
1.57k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1881
1.57k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1882
1.57k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1883
1.57k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1884
      // (FADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
1885
139
      AsmString = "fadd.s $\x01, $\x02, $\x03";
1886
139
      break;
1887
139
    }
1888
1.43k
    return false;
1889
456
  case RISCV_FCVT_D_L:
1890
456
    if (MCInst_getNumOperands(MI) == 3 &&
1891
456
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1892
456
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1893
456
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1894
456
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1895
456
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1896
456
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1897
      // (FCVT_D_L FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1898
217
      AsmString = "fcvt.d.l $\x01, $\x02";
1899
217
      break;
1900
217
    }
1901
239
    return false;
1902
742
  case RISCV_FCVT_D_LU:
1903
742
    if (MCInst_getNumOperands(MI) == 3 &&
1904
742
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1905
742
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1906
742
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1907
742
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1908
742
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1909
742
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1910
      // (FCVT_D_LU FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1911
196
      AsmString = "fcvt.d.lu $\x01, $\x02";
1912
196
      break;
1913
196
    }
1914
546
    return false;
1915
429
  case RISCV_FCVT_LU_D:
1916
429
    if (MCInst_getNumOperands(MI) == 3 &&
1917
429
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1918
429
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1919
429
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1920
429
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1921
429
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1922
429
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1923
      // (FCVT_LU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1924
98
      AsmString = "fcvt.lu.d $\x01, $\x02";
1925
98
      break;
1926
98
    }
1927
331
    return false;
1928
1.88k
  case RISCV_FCVT_LU_S:
1929
1.88k
    if (MCInst_getNumOperands(MI) == 3 &&
1930
1.88k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1931
1.88k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1932
1.88k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1933
1.88k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1934
1.88k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1935
1.88k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1936
      // (FCVT_LU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1937
1.13k
      AsmString = "fcvt.lu.s $\x01, $\x02";
1938
1.13k
      break;
1939
1.13k
    }
1940
752
    return false;
1941
584
  case RISCV_FCVT_L_D:
1942
584
    if (MCInst_getNumOperands(MI) == 3 &&
1943
584
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1944
584
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1945
584
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1946
584
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1947
584
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1948
584
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1949
      // (FCVT_L_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1950
138
      AsmString = "fcvt.l.d $\x01, $\x02";
1951
138
      break;
1952
138
    }
1953
446
    return false;
1954
1.17k
  case RISCV_FCVT_L_S:
1955
1.17k
    if (MCInst_getNumOperands(MI) == 3 &&
1956
1.17k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1957
1.17k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1958
1.17k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1959
1.17k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1960
1.17k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1961
1.17k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1962
      // (FCVT_L_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1963
774
      AsmString = "fcvt.l.s $\x01, $\x02";
1964
774
      break;
1965
774
    }
1966
404
    return false;
1967
192
  case RISCV_FCVT_S_D:
1968
192
    if (MCInst_getNumOperands(MI) == 3 &&
1969
192
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1970
192
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1971
192
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1972
192
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1973
192
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1974
192
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1975
      // (FCVT_S_D FPR32:$rd, FPR64:$rs1, { 1, 1, 1 })
1976
18
      AsmString = "fcvt.s.d $\x01, $\x02";
1977
18
      break;
1978
18
    }
1979
174
    return false;
1980
287
  case RISCV_FCVT_S_L:
1981
287
    if (MCInst_getNumOperands(MI) == 3 &&
1982
287
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1983
287
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1984
287
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1985
287
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1986
287
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1987
287
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1988
      // (FCVT_S_L FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1989
125
      AsmString = "fcvt.s.l $\x01, $\x02";
1990
125
      break;
1991
125
    }
1992
162
    return false;
1993
192
  case RISCV_FCVT_S_LU:
1994
192
    if (MCInst_getNumOperands(MI) == 3 &&
1995
192
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1996
192
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1997
192
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1998
192
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1999
192
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2000
192
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2001
      // (FCVT_S_LU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2002
78
      AsmString = "fcvt.s.lu $\x01, $\x02";
2003
78
      break;
2004
78
    }
2005
114
    return false;
2006
601
  case RISCV_FCVT_S_W:
2007
601
    if (MCInst_getNumOperands(MI) == 3 &&
2008
601
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2009
601
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2010
601
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2011
601
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2012
601
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2013
601
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2014
      // (FCVT_S_W FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2015
425
      AsmString = "fcvt.s.w $\x01, $\x02";
2016
425
      break;
2017
425
    }
2018
176
    return false;
2019
177
  case RISCV_FCVT_S_WU:
2020
177
    if (MCInst_getNumOperands(MI) == 3 &&
2021
177
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2022
177
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2023
177
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2024
177
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2025
177
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2026
177
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2027
      // (FCVT_S_WU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2028
90
      AsmString = "fcvt.s.wu $\x01, $\x02";
2029
90
      break;
2030
90
    }
2031
87
    return false;
2032
133
  case RISCV_FCVT_WU_D:
2033
133
    if (MCInst_getNumOperands(MI) == 3 &&
2034
133
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2035
133
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2036
133
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2037
133
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2038
133
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2039
133
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2040
      // (FCVT_WU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2041
18
      AsmString = "fcvt.wu.d $\x01, $\x02";
2042
18
      break;
2043
18
    }
2044
115
    return false;
2045
837
  case RISCV_FCVT_WU_S:
2046
837
    if (MCInst_getNumOperands(MI) == 3 &&
2047
837
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2048
837
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2049
837
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2050
837
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2051
837
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2052
837
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2053
      // (FCVT_WU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2054
49
      AsmString = "fcvt.wu.s $\x01, $\x02";
2055
49
      break;
2056
49
    }
2057
788
    return false;
2058
669
  case RISCV_FCVT_W_D:
2059
669
    if (MCInst_getNumOperands(MI) == 3 &&
2060
669
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2061
669
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2062
669
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2063
669
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2064
669
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2065
669
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2066
      // (FCVT_W_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2067
599
      AsmString = "fcvt.w.d $\x01, $\x02";
2068
599
      break;
2069
599
    }
2070
70
    return false;
2071
489
  case RISCV_FCVT_W_S:
2072
489
    if (MCInst_getNumOperands(MI) == 3 &&
2073
489
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2074
489
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2075
489
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2076
489
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2077
489
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2078
489
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2079
      // (FCVT_W_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2080
307
      AsmString = "fcvt.w.s $\x01, $\x02";
2081
307
      break;
2082
307
    }
2083
182
    return false;
2084
350
  case RISCV_FDIV_D:
2085
350
    if (MCInst_getNumOperands(MI) == 4 &&
2086
350
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2087
350
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2088
350
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2089
350
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2090
350
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2091
350
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2092
350
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2093
350
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2094
      // (FDIV_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2095
38
      AsmString = "fdiv.d $\x01, $\x02, $\x03";
2096
38
      break;
2097
38
    }
2098
312
    return false;
2099
558
  case RISCV_FDIV_S:
2100
558
    if (MCInst_getNumOperands(MI) == 4 &&
2101
558
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2102
558
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2103
558
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2104
558
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2105
558
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2106
558
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2107
558
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2108
558
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2109
      // (FDIV_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2110
182
      AsmString = "fdiv.s $\x01, $\x02, $\x03";
2111
182
      break;
2112
182
    }
2113
376
    return false;
2114
609
  case RISCV_FENCE:
2115
609
    if (MCInst_getNumOperands(MI) == 2 &&
2116
609
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
2117
609
        MCOperand_getImm(MCInst_getOperand(MI, 0)) == 15 &&
2118
310
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
2119
310
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 15) {
2120
      // (FENCE 15, 15)
2121
68
      AsmString = "fence";
2122
68
      break;
2123
68
    }
2124
541
    return false;
2125
635
  case RISCV_FMADD_D:
2126
635
    if (MCInst_getNumOperands(MI) == 5 &&
2127
635
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2128
635
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2129
635
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2130
635
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2131
635
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2132
635
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2133
635
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2134
635
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2135
635
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2136
635
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2137
      // (FMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2138
228
      AsmString = "fmadd.d $\x01, $\x02, $\x03, $\x04";
2139
228
      break;
2140
228
    }
2141
407
    return false;
2142
399
  case RISCV_FMADD_S:
2143
399
    if (MCInst_getNumOperands(MI) == 5 &&
2144
399
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2145
399
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2146
399
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2147
399
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2148
399
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2149
399
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2150
399
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2151
399
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2152
399
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2153
399
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2154
      // (FMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2155
65
      AsmString = "fmadd.s $\x01, $\x02, $\x03, $\x04";
2156
65
      break;
2157
65
    }
2158
334
    return false;
2159
349
  case RISCV_FMSUB_D:
2160
349
    if (MCInst_getNumOperands(MI) == 5 &&
2161
349
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2162
349
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2163
349
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2164
349
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2165
349
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2166
349
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2167
349
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2168
349
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2169
349
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2170
349
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2171
      // (FMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2172
76
      AsmString = "fmsub.d $\x01, $\x02, $\x03, $\x04";
2173
76
      break;
2174
76
    }
2175
273
    return false;
2176
161
  case RISCV_FMSUB_S:
2177
161
    if (MCInst_getNumOperands(MI) == 5 &&
2178
161
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2179
161
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2180
161
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2181
161
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2182
161
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2183
161
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2184
161
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2185
161
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2186
161
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2187
161
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2188
      // (FMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2189
36
      AsmString = "fmsub.s $\x01, $\x02, $\x03, $\x04";
2190
36
      break;
2191
36
    }
2192
125
    return false;
2193
150
  case RISCV_FMUL_D:
2194
150
    if (MCInst_getNumOperands(MI) == 4 &&
2195
150
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2196
150
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2197
150
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2198
150
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2199
150
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2200
150
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2201
150
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2202
150
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2203
      // (FMUL_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2204
19
      AsmString = "fmul.d $\x01, $\x02, $\x03";
2205
19
      break;
2206
19
    }
2207
131
    return false;
2208
513
  case RISCV_FMUL_S:
2209
513
    if (MCInst_getNumOperands(MI) == 4 &&
2210
513
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2211
513
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2212
513
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2213
513
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2214
513
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2215
513
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2216
513
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2217
513
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2218
      // (FMUL_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2219
80
      AsmString = "fmul.s $\x01, $\x02, $\x03";
2220
80
      break;
2221
80
    }
2222
433
    return false;
2223
174
  case RISCV_FNMADD_D:
2224
174
    if (MCInst_getNumOperands(MI) == 5 &&
2225
174
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2226
174
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2227
174
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2228
174
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2229
174
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2230
174
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2231
174
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2232
174
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2233
174
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2234
174
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2235
      // (FNMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2236
68
      AsmString = "fnmadd.d $\x01, $\x02, $\x03, $\x04";
2237
68
      break;
2238
68
    }
2239
106
    return false;
2240
472
  case RISCV_FNMADD_S:
2241
472
    if (MCInst_getNumOperands(MI) == 5 &&
2242
472
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2243
472
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2244
472
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2245
472
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2246
472
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2247
472
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2248
472
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2249
472
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2250
472
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2251
472
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2252
      // (FNMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2253
130
      AsmString = "fnmadd.s $\x01, $\x02, $\x03, $\x04";
2254
130
      break;
2255
130
    }
2256
342
    return false;
2257
245
  case RISCV_FNMSUB_D:
2258
245
    if (MCInst_getNumOperands(MI) == 5 &&
2259
245
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2260
245
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2261
245
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2262
245
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2263
245
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2264
245
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2265
245
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2266
245
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2267
245
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2268
245
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2269
      // (FNMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2270
34
      AsmString = "fnmsub.d $\x01, $\x02, $\x03, $\x04";
2271
34
      break;
2272
34
    }
2273
211
    return false;
2274
419
  case RISCV_FNMSUB_S:
2275
419
    if (MCInst_getNumOperands(MI) == 5 &&
2276
419
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2277
419
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2278
419
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2279
419
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2280
419
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2281
419
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2282
419
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2283
419
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2284
419
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2285
419
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2286
      // (FNMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2287
43
      AsmString = "fnmsub.s $\x01, $\x02, $\x03, $\x04";
2288
43
      break;
2289
43
    }
2290
376
    return false;
2291
628
  case RISCV_FSGNJN_D:
2292
628
    if (MCInst_getNumOperands(MI) == 3 &&
2293
628
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2294
628
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2295
628
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2296
628
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2297
628
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2298
628
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2299
      // (FSGNJN_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2300
37
      AsmString = "fneg.d $\x01, $\x02";
2301
37
      break;
2302
37
    }
2303
591
    return false;
2304
214
  case RISCV_FSGNJN_S:
2305
214
    if (MCInst_getNumOperands(MI) == 3 &&
2306
214
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2307
214
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2308
214
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2309
214
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2310
214
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2311
214
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2312
      // (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2313
112
      AsmString = "fneg.s $\x01, $\x02";
2314
112
      break;
2315
112
    }
2316
102
    return false;
2317
148
  case RISCV_FSGNJX_D:
2318
148
    if (MCInst_getNumOperands(MI) == 3 &&
2319
148
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2320
148
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2321
148
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2322
148
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2323
148
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2324
148
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2325
      // (FSGNJX_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2326
75
      AsmString = "fabs.d $\x01, $\x02";
2327
75
      break;
2328
75
    }
2329
73
    return false;
2330
531
  case RISCV_FSGNJX_S:
2331
531
    if (MCInst_getNumOperands(MI) == 3 &&
2332
531
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2333
531
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2334
531
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2335
531
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2336
531
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2337
531
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2338
      // (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2339
176
      AsmString = "fabs.s $\x01, $\x02";
2340
176
      break;
2341
176
    }
2342
355
    return false;
2343
40
  case RISCV_FSGNJ_D:
2344
40
    if (MCInst_getNumOperands(MI) == 3 &&
2345
40
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2346
40
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2347
40
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2348
40
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2349
40
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2350
40
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2351
      // (FSGNJ_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2352
22
      AsmString = "fmv.d $\x01, $\x02";
2353
22
      break;
2354
22
    }
2355
18
    return false;
2356
547
  case RISCV_FSGNJ_S:
2357
547
    if (MCInst_getNumOperands(MI) == 3 &&
2358
547
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2359
547
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2360
547
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2361
547
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2362
547
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2363
547
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2364
      // (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2365
473
      AsmString = "fmv.s $\x01, $\x02";
2366
473
      break;
2367
473
    }
2368
74
    return false;
2369
217
  case RISCV_FSQRT_D:
2370
217
    if (MCInst_getNumOperands(MI) == 3 &&
2371
217
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2372
217
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2373
217
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2374
217
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2375
217
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2376
217
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2377
      // (FSQRT_D FPR64:$rd, FPR64:$rs1, { 1, 1, 1 })
2378
73
      AsmString = "fsqrt.d $\x01, $\x02";
2379
73
      break;
2380
73
    }
2381
144
    return false;
2382
398
  case RISCV_FSQRT_S:
2383
398
    if (MCInst_getNumOperands(MI) == 3 &&
2384
398
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2385
398
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2386
398
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2387
398
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2388
398
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2389
398
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2390
      // (FSQRT_S FPR32:$rd, FPR32:$rs1, { 1, 1, 1 })
2391
201
      AsmString = "fsqrt.s $\x01, $\x02";
2392
201
      break;
2393
201
    }
2394
197
    return false;
2395
293
  case RISCV_FSUB_D:
2396
293
    if (MCInst_getNumOperands(MI) == 4 &&
2397
293
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2398
293
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2399
293
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2400
293
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2401
293
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2402
293
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2403
293
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2404
293
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2405
      // (FSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2406
56
      AsmString = "fsub.d $\x01, $\x02, $\x03";
2407
56
      break;
2408
56
    }
2409
237
    return false;
2410
35
  case RISCV_FSUB_S:
2411
35
    if (MCInst_getNumOperands(MI) == 4 &&
2412
35
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2413
35
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2414
35
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2415
35
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2416
35
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2417
35
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2418
35
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2419
35
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2420
      // (FSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2421
16
      AsmString = "fsub.s $\x01, $\x02, $\x03";
2422
16
      break;
2423
16
    }
2424
19
    return false;
2425
493
  case RISCV_JAL:
2426
493
    if (MCInst_getNumOperands(MI) == 2 &&
2427
493
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2428
89
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2429
      // (JAL X0, simm21_lsb0_jal:$offset)
2430
89
      AsmString = "j $\x02";
2431
89
      break;
2432
89
    }
2433
404
    if (MCInst_getNumOperands(MI) == 2 &&
2434
404
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2435
89
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2436
      // (JAL X1, simm21_lsb0_jal:$offset)
2437
89
      AsmString = "jal $\x02";
2438
89
      break;
2439
89
    }
2440
315
    return false;
2441
481
  case RISCV_JALR:
2442
481
    if (MCInst_getNumOperands(MI) == 3 &&
2443
481
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2444
246
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X1 &&
2445
142
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2446
142
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2447
      // (JALR X0, X1, 0)
2448
72
      AsmString = "ret";
2449
72
      break;
2450
72
    }
2451
409
    if (MCInst_getNumOperands(MI) == 3 &&
2452
409
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2453
174
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2454
174
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2455
174
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2456
174
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2457
      // (JALR X0, GPR:$rs, 0)
2458
18
      AsmString = "jr $\x02";
2459
18
      break;
2460
18
    }
2461
391
    if (MCInst_getNumOperands(MI) == 3 &&
2462
391
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2463
187
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2464
187
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2465
187
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2466
187
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2467
      // (JALR X1, GPR:$rs, 0)
2468
45
      AsmString = "jalr $\x02";
2469
45
      break;
2470
45
    }
2471
346
    return false;
2472
595
  case RISCV_SFENCE_VMA:
2473
595
    if (MCInst_getNumOperands(MI) == 2 &&
2474
595
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2475
119
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2476
      // (SFENCE_VMA X0, X0)
2477
83
      AsmString = "sfence.vma";
2478
83
      break;
2479
83
    }
2480
512
    if (MCInst_getNumOperands(MI) == 2 &&
2481
512
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2482
512
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2483
512
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2484
      // (SFENCE_VMA GPR:$rs, X0)
2485
195
      AsmString = "sfence.vma $\x01";
2486
195
      break;
2487
195
    }
2488
317
    return false;
2489
438
  case RISCV_SLT:
2490
438
    if (MCInst_getNumOperands(MI) == 3 &&
2491
438
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2492
438
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2493
438
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2494
438
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2495
438
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
2496
      // (SLT GPR:$rd, GPR:$rs, X0)
2497
73
      AsmString = "sltz $\x01, $\x02";
2498
73
      break;
2499
73
    }
2500
365
    if (MCInst_getNumOperands(MI) == 3 &&
2501
365
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2502
365
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2503
365
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2504
271
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2505
271
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2506
      // (SLT GPR:$rd, X0, GPR:$rs)
2507
271
      AsmString = "sgtz $\x01, $\x03";
2508
271
      break;
2509
271
    }
2510
94
    return false;
2511
122
  case RISCV_SLTIU:
2512
122
    if (MCInst_getNumOperands(MI) == 3 &&
2513
122
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2514
122
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2515
122
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2516
122
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2517
122
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2518
122
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 1) {
2519
      // (SLTIU GPR:$rd, GPR:$rs, 1)
2520
18
      AsmString = "seqz $\x01, $\x02";
2521
18
      break;
2522
18
    }
2523
104
    return false;
2524
74
  case RISCV_SLTU:
2525
74
    if (MCInst_getNumOperands(MI) == 3 &&
2526
74
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2527
74
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2528
74
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2529
18
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2530
18
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2531
      // (SLTU GPR:$rd, X0, GPR:$rs)
2532
18
      AsmString = "snez $\x01, $\x03";
2533
18
      break;
2534
18
    }
2535
56
    return false;
2536
210
  case RISCV_SUB:
2537
210
    if (MCInst_getNumOperands(MI) == 3 &&
2538
210
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2539
210
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2540
210
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2541
129
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2542
129
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2543
      // (SUB GPR:$rd, X0, GPR:$rs)
2544
129
      AsmString = "neg $\x01, $\x03";
2545
129
      break;
2546
129
    }
2547
81
    return false;
2548
52
  case RISCV_SUBW:
2549
52
    if (MCInst_getNumOperands(MI) == 3 &&
2550
52
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2551
52
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2552
52
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2553
18
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2554
18
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2555
      // (SUBW GPR:$rd, X0, GPR:$rs)
2556
18
      AsmString = "negw $\x01, $\x03";
2557
18
      break;
2558
18
    }
2559
34
    return false;
2560
144
  case RISCV_XORI:
2561
144
    if (MCInst_getNumOperands(MI) == 3 &&
2562
144
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2563
144
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2564
144
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2565
144
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2566
144
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2567
144
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1) {
2568
      // (XORI GPR:$rd, GPR:$rs, -1)
2569
23
      AsmString = "not $\x01, $\x02";
2570
23
      break;
2571
23
    }
2572
121
    return false;
2573
85.1k
  }
2574
2575
21.5k
  AsmStringLen = strlen(AsmString);
2576
21.5k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2577
0
    tmpString = cs_strdup(AsmString);
2578
21.5k
  else
2579
21.5k
    tmpString = memcpy(tmpString, AsmString, 1 + AsmStringLen);
2580
2581
142k
  while (AsmString[I] != ' ' && AsmString[I] != '\t' &&
2582
121k
         AsmString[I] != '$' && AsmString[I] != '\0')
2583
120k
    ++I;
2584
21.5k
  tmpString[I] = 0;
2585
21.5k
  SStream_concat0(OS, tmpString);
2586
21.5k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2587
    /* Free the possible cs_strdup() memory. PR#1424. */
2588
0
    cs_mem_free(tmpString);
2589
21.5k
#undef ASMSTRING_CONTAIN_SIZE
2590
2591
21.5k
  if (AsmString[I] != '\0') {
2592
20.8k
    if (AsmString[I] == ' ' || AsmString[I] == '\t') {
2593
20.8k
      SStream_concat0(OS, " ");
2594
20.8k
      ++I;
2595
20.8k
    }
2596
82.6k
    do {
2597
82.6k
      if (AsmString[I] == '$') {
2598
41.4k
        ++I;
2599
41.4k
        if (AsmString[I] == (char)0xff) {
2600
8.14k
          ++I;
2601
8.14k
          int OpIdx = AsmString[I++] - 1;
2602
8.14k
          int PrintMethodIdx = AsmString[I++] - 1;
2603
8.14k
          printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, OS);
2604
8.14k
        } else
2605
33.2k
          printOperand(MI, (unsigned)(AsmString[I++]) - 1, OS);
2606
41.4k
      } else {
2607
41.2k
        SStream_concat1(OS, AsmString[I++]);
2608
41.2k
      }
2609
82.6k
    } while (AsmString[I] != '\0');
2610
20.8k
  }
2611
2612
21.5k
  return true;
2613
85.1k
}
2614
2615
static void printCustomAliasOperand(
2616
         MCInst *MI, unsigned OpIdx,
2617
         unsigned PrintMethodIdx,
2618
8.14k
         SStream *OS) {
2619
8.14k
  switch (PrintMethodIdx) {
2620
0
  default:
2621
0
    CS_ASSERT(0 && "Unknown PrintMethod kind");
2622
0
    break;
2623
8.14k
  case 0:
2624
8.14k
    printCSRSystemRegister(MI, OpIdx, OS);
2625
8.14k
    break;
2626
8.14k
  }
2627
8.14k
}
2628
2629
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
2630
788
                  unsigned PredicateIndex) {
2631
  // TODO: need some constant untils operate the MCOperand,
2632
  // but current CAPSTONE doesn't have.
2633
  // So, We just return true
2634
788
  return true;
2635
2636
#if 0
2637
  switch (PredicateIndex) {
2638
  default:
2639
    llvm_unreachable("Unknown MCOperandPredicate kind");
2640
    break;
2641
  case 1: {
2642
2643
    int64_t Imm;
2644
    if (MCOp.evaluateAsConstantImm(Imm))
2645
      return isShiftedInt<12, 1>(Imm);
2646
    return MCOp.isBareSymbolRef();
2647
  
2648
    }
2649
  case 2: {
2650
2651
    int64_t Imm;
2652
    if (MCOp.evaluateAsConstantImm(Imm))
2653
      return isShiftedInt<20, 1>(Imm);
2654
    return MCOp.isBareSymbolRef();
2655
  
2656
    }
2657
  }
2658
#endif
2659
788
}
2660
2661
#endif // PRINT_ALIAS_INSTR