Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
9.46k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
9.46k
  unsigned id = MI->flat_insn->id;
59
9.46k
  unsigned reg = 0;
60
9.46k
  int64_t imm = 0;
61
9.46k
  uint8_t access = 0;
62
63
9.46k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
281
  case RISCV_INS_FLW:
81
601
  case RISCV_INS_FSW:
82
808
  case RISCV_INS_FLD:
83
832
  case RISCV_INS_FSD:
84
1.12k
  case RISCV_INS_LB:
85
1.23k
  case RISCV_INS_LBU:
86
1.50k
  case RISCV_INS_LD:
87
1.61k
  case RISCV_INS_LH:
88
1.85k
  case RISCV_INS_LHU:
89
2.31k
  case RISCV_INS_LW:
90
2.42k
  case RISCV_INS_LWU:
91
2.53k
  case RISCV_INS_SB:
92
2.78k
  case RISCV_INS_SD:
93
3.20k
  case RISCV_INS_SH:
94
4.10k
  case RISCV_INS_SW: {
95
4.10k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
4.10k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
4.10k
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
4.10k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
4.10k
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
4.10k
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
4.10k
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
4.10k
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
4.10k
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
4.10k
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
4.10k
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
4.10k
    RISCV_dec_op_count(MI);
110
111
4.10k
    break;
112
3.20k
  }
113
37
  case RISCV_INS_LR_W:
114
74
  case RISCV_INS_LR_W_AQ:
115
212
  case RISCV_INS_LR_W_AQ_RL:
116
249
  case RISCV_INS_LR_W_RL:
117
268
  case RISCV_INS_LR_D:
118
302
  case RISCV_INS_LR_D_AQ:
119
832
  case RISCV_INS_LR_D_AQ_RL:
120
974
  case RISCV_INS_LR_D_RL: {
121
974
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
974
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
974
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
974
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
974
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
974
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
974
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
974
    break;
132
832
  }
133
36
  case RISCV_INS_SC_W:
134
109
  case RISCV_INS_SC_W_AQ:
135
213
  case RISCV_INS_SC_W_AQ_RL:
136
250
  case RISCV_INS_SC_W_RL:
137
284
  case RISCV_INS_SC_D:
138
306
  case RISCV_INS_SC_D_AQ:
139
407
  case RISCV_INS_SC_D_AQ_RL:
140
443
  case RISCV_INS_SC_D_RL:
141
529
  case RISCV_INS_AMOADD_D:
142
540
  case RISCV_INS_AMOADD_D_AQ:
143
721
  case RISCV_INS_AMOADD_D_AQ_RL:
144
748
  case RISCV_INS_AMOADD_D_RL:
145
776
  case RISCV_INS_AMOADD_W:
146
818
  case RISCV_INS_AMOADD_W_AQ:
147
932
  case RISCV_INS_AMOADD_W_AQ_RL:
148
1.06k
  case RISCV_INS_AMOADD_W_RL:
149
1.10k
  case RISCV_INS_AMOAND_D:
150
1.14k
  case RISCV_INS_AMOAND_D_AQ:
151
1.16k
  case RISCV_INS_AMOAND_D_AQ_RL:
152
1.17k
  case RISCV_INS_AMOAND_D_RL:
153
1.19k
  case RISCV_INS_AMOAND_W:
154
1.21k
  case RISCV_INS_AMOAND_W_AQ:
155
1.28k
  case RISCV_INS_AMOAND_W_AQ_RL:
156
1.30k
  case RISCV_INS_AMOAND_W_RL:
157
1.32k
  case RISCV_INS_AMOMAXU_D:
158
1.38k
  case RISCV_INS_AMOMAXU_D_AQ:
159
1.45k
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
1.47k
  case RISCV_INS_AMOMAXU_D_RL:
161
1.48k
  case RISCV_INS_AMOMAXU_W:
162
1.51k
  case RISCV_INS_AMOMAXU_W_AQ:
163
1.58k
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
1.65k
  case RISCV_INS_AMOMAXU_W_RL:
165
1.68k
  case RISCV_INS_AMOMAX_D:
166
1.72k
  case RISCV_INS_AMOMAX_D_AQ:
167
1.75k
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
1.82k
  case RISCV_INS_AMOMAX_D_RL:
169
1.89k
  case RISCV_INS_AMOMAX_W:
170
1.98k
  case RISCV_INS_AMOMAX_W_AQ:
171
2.04k
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
2.09k
  case RISCV_INS_AMOMAX_W_RL:
173
2.10k
  case RISCV_INS_AMOMINU_D:
174
2.14k
  case RISCV_INS_AMOMINU_D_AQ:
175
2.18k
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
2.25k
  case RISCV_INS_AMOMINU_D_RL:
177
2.28k
  case RISCV_INS_AMOMINU_W:
178
2.36k
  case RISCV_INS_AMOMINU_W_AQ:
179
2.67k
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
2.75k
  case RISCV_INS_AMOMINU_W_RL:
181
2.96k
  case RISCV_INS_AMOMIN_D:
182
3.02k
  case RISCV_INS_AMOMIN_D_AQ:
183
3.09k
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
3.12k
  case RISCV_INS_AMOMIN_D_RL:
185
3.16k
  case RISCV_INS_AMOMIN_W:
186
3.17k
  case RISCV_INS_AMOMIN_W_AQ:
187
3.21k
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
3.25k
  case RISCV_INS_AMOMIN_W_RL:
189
3.26k
  case RISCV_INS_AMOOR_D:
190
3.27k
  case RISCV_INS_AMOOR_D_AQ:
191
3.36k
  case RISCV_INS_AMOOR_D_AQ_RL:
192
3.38k
  case RISCV_INS_AMOOR_D_RL:
193
3.45k
  case RISCV_INS_AMOOR_W:
194
3.51k
  case RISCV_INS_AMOOR_W_AQ:
195
3.53k
  case RISCV_INS_AMOOR_W_AQ_RL:
196
3.60k
  case RISCV_INS_AMOOR_W_RL:
197
3.62k
  case RISCV_INS_AMOSWAP_D:
198
3.65k
  case RISCV_INS_AMOSWAP_D_AQ:
199
3.70k
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
3.75k
  case RISCV_INS_AMOSWAP_D_RL:
201
3.76k
  case RISCV_INS_AMOSWAP_W:
202
3.80k
  case RISCV_INS_AMOSWAP_W_AQ:
203
3.82k
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
3.87k
  case RISCV_INS_AMOSWAP_W_RL:
205
4.00k
  case RISCV_INS_AMOXOR_D:
206
4.04k
  case RISCV_INS_AMOXOR_D_AQ:
207
4.08k
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
4.12k
  case RISCV_INS_AMOXOR_D_RL:
209
4.19k
  case RISCV_INS_AMOXOR_W:
210
4.21k
  case RISCV_INS_AMOXOR_W_AQ:
211
4.31k
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
4.38k
  case RISCV_INS_AMOXOR_W_RL: {
213
4.38k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
4.38k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
4.38k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
4.38k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
4.38k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
4.38k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
4.38k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
4.38k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
4.38k
    break;
225
4.31k
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
4.31k
  }
230
9.46k
  }
231
9.46k
  return;
232
9.46k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
85.1k
{
238
85.1k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
85.1k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
63.6k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
85.1k
  if (MI->csh->detail_opt &&
252
85.1k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
9.46k
    fixDetailOfEffectiveAddr(MI);
254
255
85.1k
  return;
256
85.1k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
153k
{
260
153k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
153k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
180k
{
269
180k
  unsigned reg;
270
180k
  int64_t Imm = 0;
271
272
180k
  RISCV_add_cs_detail(MI, OpNo);
273
274
180k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
180k
  if (MCOperand_isReg(MO)) {
277
153k
    reg = MCOperand_getReg(MO);
278
153k
    printRegName(O, reg);
279
153k
  } else {
280
27.6k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
27.6k
        "Unknown operand kind in printOperand");
282
27.6k
    Imm = MCOperand_getImm(MO);
283
27.6k
    if (Imm >= 0) {
284
23.9k
      if (Imm > HEX_THRESHOLD)
285
15.0k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
8.90k
      else
287
8.90k
        SStream_concat(O, "%" PRIu64, Imm);
288
23.9k
    } else {
289
3.67k
      if (Imm < -HEX_THRESHOLD)
290
3.62k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
49
      else
292
49
        SStream_concat(O, "-%" PRIu64, -Imm);
293
3.67k
    }
294
27.6k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
180k
  return;
299
180k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
44.6k
{
303
44.6k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
152
  case 0x0000:
309
152
    return "ustatus";
310
33
  case 0x0004:
311
33
    return "uie";
312
41
  case 0x0005:
313
41
    return "utvec";
314
315
36
  case 0x0040:
316
36
    return "uscratch";
317
40
  case 0x0041:
318
40
    return "uepc";
319
294
  case 0x0042:
320
294
    return "ucause";
321
216
  case 0x0043:
322
216
    return "utval";
323
66
  case 0x0044:
324
66
    return "uip";
325
326
139
  case 0x0001:
327
139
    return "fflags";
328
508
  case 0x0002:
329
508
    return "frm";
330
188
  case 0x0003:
331
188
    return "fcsr";
332
333
663
  case 0x0c00:
334
663
    return "cycle";
335
1.07k
  case 0x0c01:
336
1.07k
    return "time";
337
222
  case 0x0c02:
338
222
    return "instret";
339
60
  case 0x0c03:
340
60
    return "hpmcounter3";
341
34
  case 0x0c04:
342
34
    return "hpmcounter4";
343
316
  case 0x0c05:
344
316
    return "hpmcounter5";
345
180
  case 0x0c06:
346
180
    return "hpmcounter6";
347
34
  case 0x0c07:
348
34
    return "hpmcounter7";
349
391
  case 0x0c08:
350
391
    return "hpmcounter8";
351
574
  case 0x0c09:
352
574
    return "hpmcounter9";
353
74
  case 0x0c0a:
354
74
    return "hpmcounter10";
355
100
  case 0x0c0b:
356
100
    return "hpmcounter11";
357
898
  case 0x0c0c:
358
898
    return "hpmcounter12";
359
492
  case 0x0c0d:
360
492
    return "hpmcounter13";
361
209
  case 0x0c0e:
362
209
    return "hpmcounter14";
363
41
  case 0x0c0f:
364
41
    return "hpmcounter15";
365
246
  case 0x0c10:
366
246
    return "hpmcounter16";
367
79
  case 0x0c11:
368
79
    return "hpmcounter17";
369
76
  case 0x0c12:
370
76
    return "hpmcounter18";
371
41
  case 0x0c13:
372
41
    return "hpmcounter19";
373
114
  case 0x0c14:
374
114
    return "hpmcounter20";
375
124
  case 0x0c15:
376
124
    return "hpmcounter21";
377
39
  case 0x0c16:
378
39
    return "hpmcounter22";
379
41
  case 0x0c17:
380
41
    return "hpmcounter23";
381
259
  case 0x0c18:
382
259
    return "hpmcounter24";
383
136
  case 0x0c19:
384
136
    return "hpmcounter25";
385
38
  case 0x0c1a:
386
38
    return "hpmcounter26";
387
356
  case 0x0c1b:
388
356
    return "hpmcounter27";
389
36
  case 0x0c1c:
390
36
    return "hpmcounter28";
391
36
  case 0x0c1d:
392
36
    return "hpmcounter29";
393
315
  case 0x0c1e:
394
315
    return "hpmcounter30";
395
20
  case 0x0c1f:
396
20
    return "hpmcounter31";
397
89
  case 0x0c80:
398
89
    return "cycleh";
399
50
  case 0x0c81:
400
50
    return "timeh";
401
153
  case 0x0c82:
402
153
    return "instreth";
403
120
  case 0x0c83:
404
120
    return "hpmcounter3h";
405
32
  case 0x0c84:
406
32
    return "hpmcounter4h";
407
42
  case 0x0c85:
408
42
    return "hpmcounter5h";
409
435
  case 0x0c86:
410
435
    return "hpmcounter6h";
411
129
  case 0x0c87:
412
129
    return "hpmcounter7h";
413
86
  case 0x0c88:
414
86
    return "hpmcounter8h";
415
148
  case 0x0c89:
416
148
    return "hpmcounter9h";
417
439
  case 0x0c8a:
418
439
    return "hpmcounter10h";
419
66
  case 0x0c8b:
420
66
    return "hpmcounter11h";
421
82
  case 0x0c8c:
422
82
    return "hpmcounter12h";
423
171
  case 0x0c8d:
424
171
    return "hpmcounter13h";
425
128
  case 0x0c8e:
426
128
    return "hpmcounter14h";
427
74
  case 0x0c8f:
428
74
    return "hpmcounter15h";
429
714
  case 0x0c90:
430
714
    return "hpmcounter16h";
431
108
  case 0x0c91:
432
108
    return "hpmcounter17h";
433
192
  case 0x0c92:
434
192
    return "hpmcounter18h";
435
299
  case 0x0c93:
436
299
    return "hpmcounter19h";
437
181
  case 0x0c94:
438
181
    return "hpmcounter20h";
439
261
  case 0x0c95:
440
261
    return "hpmcounter21h";
441
45
  case 0x0c96:
442
45
    return "hpmcounter22h";
443
31
  case 0x0c97:
444
31
    return "hpmcounter23h";
445
128
  case 0x0c98:
446
128
    return "hpmcounter24h";
447
34
  case 0x0c99:
448
34
    return "hpmcounter25h";
449
22
  case 0x0c9a:
450
22
    return "hpmcounter26h";
451
218
  case 0x0c9b:
452
218
    return "hpmcounter27h";
453
1.26k
  case 0x0c9c:
454
1.26k
    return "hpmcounter28h";
455
325
  case 0x0c9d:
456
325
    return "hpmcounter29h";
457
236
  case 0x0c9e:
458
236
    return "hpmcounter30h";
459
446
  case 0x0c9f:
460
446
    return "hpmcounter31h";
461
462
28
  case 0x0100:
463
28
    return "sstatus";
464
43
  case 0x0102:
465
43
    return "sedeleg";
466
715
  case 0x0103:
467
715
    return "sideleg";
468
220
  case 0x0104:
469
220
    return "sie";
470
42
  case 0x0105:
471
42
    return "stvec";
472
40
  case 0x0106:
473
40
    return "scounteren";
474
475
74
  case 0x0140:
476
74
    return "sscratch";
477
56
  case 0x0141:
478
56
    return "sepc";
479
73
  case 0x0142:
480
73
    return "scause";
481
88
  case 0x0143:
482
88
    return "stval";
483
114
  case 0x0144:
484
114
    return "sip";
485
486
34
  case 0x0180:
487
34
    return "satp";
488
489
92
  case 0x0f11:
490
92
    return "mvendorid";
491
31
  case 0x0f12:
492
31
    return "marchid";
493
37
  case 0x0f13:
494
37
    return "mimpid";
495
10
  case 0x0f14:
496
10
    return "mhartid";
497
498
66
  case 0x0300:
499
66
    return "mstatus";
500
59
  case 0x0301:
501
59
    return "misa";
502
440
  case 0x0302:
503
440
    return "medeleg";
504
69
  case 0x0303:
505
69
    return "mideleg";
506
35
  case 0x0304:
507
35
    return "mie";
508
435
  case 0x0305:
509
435
    return "mtvec";
510
37
  case 0x0306:
511
37
    return "mcounteren";
512
513
228
  case 0x0340:
514
228
    return "mscratch";
515
801
  case 0x0341:
516
801
    return "mepc";
517
11
  case 0x0342:
518
11
    return "mcause";
519
125
  case 0x0343:
520
125
    return "mtval";
521
75
  case 0x0344:
522
75
    return "mip";
523
524
23
  case 0x03a0:
525
23
    return "pmpcfg0";
526
72
  case 0x03a1:
527
72
    return "pmpcfg1";
528
168
  case 0x03a2:
529
168
    return "pmpcfg2";
530
157
  case 0x03a3:
531
157
    return "pmpcfg3";
532
221
  case 0x03b0:
533
221
    return "pmpaddr0";
534
250
  case 0x03b1:
535
250
    return "pmpaddr1";
536
525
  case 0x03b2:
537
525
    return "pmpaddr2";
538
243
  case 0x03b3:
539
243
    return "pmpaddr3";
540
68
  case 0x03b4:
541
68
    return "pmpaddr4";
542
74
  case 0x03b5:
543
74
    return "pmpaddr5";
544
22
  case 0x03b6:
545
22
    return "pmpaddr6";
546
86
  case 0x03b7:
547
86
    return "pmpaddr7";
548
48
  case 0x03b8:
549
48
    return "pmpaddr8";
550
85
  case 0x03b9:
551
85
    return "pmpaddr9";
552
68
  case 0x03ba:
553
68
    return "pmpaddr10";
554
71
  case 0x03bb:
555
71
    return "pmpaddr11";
556
13
  case 0x03bc:
557
13
    return "pmpaddr12";
558
70
  case 0x03bd:
559
70
    return "pmpaddr13";
560
285
  case 0x03be:
561
285
    return "pmpaddr14";
562
48
  case 0x03bf:
563
48
    return "pmpaddr15";
564
565
55
  case 0x0b00:
566
55
    return "mcycle";
567
131
  case 0x0b02:
568
131
    return "minstret";
569
76
  case 0x0b03:
570
76
    return "mhpmcounter3";
571
425
  case 0x0b04:
572
425
    return "mhpmcounter4";
573
270
  case 0x0b05:
574
270
    return "mhpmcounter5";
575
35
  case 0x0b06:
576
35
    return "mhpmcounter6";
577
478
  case 0x0b07:
578
478
    return "mhpmcounter7";
579
73
  case 0x0b08:
580
73
    return "mhpmcounter8";
581
24
  case 0x0b09:
582
24
    return "mhpmcounter9";
583
34
  case 0x0b0a:
584
34
    return "mhpmcounter10";
585
46
  case 0x0b0b:
586
46
    return "mhpmcounter11";
587
209
  case 0x0b0c:
588
209
    return "mhpmcounter12";
589
766
  case 0x0b0d:
590
766
    return "mhpmcounter13";
591
91
  case 0x0b0e:
592
91
    return "mhpmcounter14";
593
38
  case 0x0b0f:
594
38
    return "mhpmcounter15";
595
38
  case 0x0b10:
596
38
    return "mhpmcounter16";
597
25
  case 0x0b11:
598
25
    return "mhpmcounter17";
599
41
  case 0x0b12:
600
41
    return "mhpmcounter18";
601
53
  case 0x0b13:
602
53
    return "mhpmcounter19";
603
35
  case 0x0b14:
604
35
    return "mhpmcounter20";
605
36
  case 0x0b15:
606
36
    return "mhpmcounter21";
607
18
  case 0x0b16:
608
18
    return "mhpmcounter22";
609
338
  case 0x0b17:
610
338
    return "mhpmcounter23";
611
23
  case 0x0b18:
612
23
    return "mhpmcounter24";
613
109
  case 0x0b19:
614
109
    return "mhpmcounter25";
615
11
  case 0x0b1a:
616
11
    return "mhpmcounter26";
617
36
  case 0x0b1b:
618
36
    return "mhpmcounter27";
619
18
  case 0x0b1c:
620
18
    return "mhpmcounter28";
621
66
  case 0x0b1d:
622
66
    return "mhpmcounter29";
623
87
  case 0x0b1e:
624
87
    return "mhpmcounter30";
625
37
  case 0x0b1f:
626
37
    return "mhpmcounter31";
627
115
  case 0x0b80:
628
115
    return "mcycleh";
629
21
  case 0x0b82:
630
21
    return "minstreth";
631
38
  case 0x0b83:
632
38
    return "mhpmcounter3h";
633
74
  case 0x0b84:
634
74
    return "mhpmcounter4h";
635
36
  case 0x0b85:
636
36
    return "mhpmcounter5h";
637
23
  case 0x0b86:
638
23
    return "mhpmcounter6h";
639
372
  case 0x0b87:
640
372
    return "mhpmcounter7h";
641
73
  case 0x0b88:
642
73
    return "mhpmcounter8h";
643
86
  case 0x0b89:
644
86
    return "mhpmcounter9h";
645
120
  case 0x0b8a:
646
120
    return "mhpmcounter10h";
647
757
  case 0x0b8b:
648
757
    return "mhpmcounter11h";
649
19
  case 0x0b8c:
650
19
    return "mhpmcounter12h";
651
67
  case 0x0b8d:
652
67
    return "mhpmcounter13h";
653
162
  case 0x0b8e:
654
162
    return "mhpmcounter14h";
655
66
  case 0x0b8f:
656
66
    return "mhpmcounter15h";
657
181
  case 0x0b90:
658
181
    return "mhpmcounter16h";
659
41
  case 0x0b91:
660
41
    return "mhpmcounter17h";
661
237
  case 0x0b92:
662
237
    return "mhpmcounter18h";
663
379
  case 0x0b93:
664
379
    return "mhpmcounter19h";
665
54
  case 0x0b94:
666
54
    return "mhpmcounter20h";
667
36
  case 0x0b95:
668
36
    return "mhpmcounter21h";
669
152
  case 0x0b96:
670
152
    return "mhpmcounter22h";
671
39
  case 0x0b97:
672
39
    return "mhpmcounter23h";
673
256
  case 0x0b98:
674
256
    return "mhpmcounter24h";
675
479
  case 0x0b99:
676
479
    return "mhpmcounter25h";
677
162
  case 0x0b9a:
678
162
    return "mhpmcounter26h";
679
122
  case 0x0b9b:
680
122
    return "mhpmcounter27h";
681
469
  case 0x0b9c:
682
469
    return "mhpmcounter28h";
683
247
  case 0x0b9d:
684
247
    return "mhpmcounter29h";
685
197
  case 0x0b9e:
686
197
    return "mhpmcounter30h";
687
634
  case 0x0b9f:
688
634
    return "mhpmcounter31h";
689
690
13
  case 0x0323:
691
13
    return "mhpmevent3";
692
70
  case 0x0324:
693
70
    return "mhpmevent4";
694
119
  case 0x0325:
695
119
    return "mhpmevent5";
696
42
  case 0x0326:
697
42
    return "mhpmevent6";
698
55
  case 0x0327:
699
55
    return "mhpmevent7";
700
495
  case 0x0328:
701
495
    return "mhpmevent8";
702
25
  case 0x0329:
703
25
    return "mhpmevent9";
704
41
  case 0x032a:
705
41
    return "mhpmevent10";
706
357
  case 0x032b:
707
357
    return "mhpmevent11";
708
207
  case 0x032c:
709
207
    return "mhpmevent12";
710
215
  case 0x032d:
711
215
    return "mhpmevent13";
712
228
  case 0x032e:
713
228
    return "mhpmevent14";
714
68
  case 0x032f:
715
68
    return "mhpmevent15";
716
222
  case 0x0330:
717
222
    return "mhpmevent16";
718
117
  case 0x0331:
719
117
    return "mhpmevent17";
720
64
  case 0x0332:
721
64
    return "mhpmevent18";
722
111
  case 0x0333:
723
111
    return "mhpmevent19";
724
230
  case 0x0334:
725
230
    return "mhpmevent20";
726
108
  case 0x0335:
727
108
    return "mhpmevent21";
728
26
  case 0x0336:
729
26
    return "mhpmevent22";
730
43
  case 0x0337:
731
43
    return "mhpmevent23";
732
47
  case 0x0338:
733
47
    return "mhpmevent24";
734
123
  case 0x0339:
735
123
    return "mhpmevent25";
736
37
  case 0x033a:
737
37
    return "mhpmevent26";
738
272
  case 0x033b:
739
272
    return "mhpmevent27";
740
23
  case 0x033c:
741
23
    return "mhpmevent28";
742
247
  case 0x033d:
743
247
    return "mhpmevent29";
744
130
  case 0x033e:
745
130
    return "mhpmevent30";
746
98
  case 0x033f:
747
98
    return "mhpmevent31";
748
749
57
  case 0x07a0:
750
57
    return "tselect";
751
60
  case 0x07a1:
752
60
    return "tdata1";
753
21
  case 0x07a2:
754
21
    return "tdata2";
755
10
  case 0x07a3:
756
10
    return "tdata3";
757
758
118
  case 0x07b0:
759
118
    return "dcsr";
760
216
  case 0x07b1:
761
216
    return "dpc";
762
50
  case 0x07b2:
763
50
    return "dscratch";
764
44.6k
  }
765
8.38k
  return NULL;
766
44.6k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
44.6k
{
772
44.6k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
44.6k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
44.6k
  if (Name) {
776
36.2k
    SStream_concat0(O, Name);
777
36.2k
  } else {
778
8.38k
    SStream_concat(O, "%u", Imm);
779
8.38k
  }
780
44.6k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
1.08k
{
784
1.08k
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
1.08k
  if ((FenceArg & RISCVFenceField_I) != 0)
788
559
    SStream_concat0(O, "i");
789
1.08k
  if ((FenceArg & RISCVFenceField_O) != 0)
790
304
    SStream_concat0(O, "o");
791
1.08k
  if ((FenceArg & RISCVFenceField_R) != 0)
792
521
    SStream_concat0(O, "r");
793
1.08k
  if ((FenceArg & RISCVFenceField_W) != 0)
794
486
    SStream_concat0(O, "w");
795
1.08k
  if (FenceArg == 0)
796
252
    SStream_concat0(O, "unknown");
797
1.08k
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
10.3k
{
801
10.3k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
10.3k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
10.3k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
10.3k
}
810
811
#endif // CAPSTONE_HAS_RISCV