Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
77.3k
{
67
77.3k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
77.3k
  MI->csh->doing_mem = status;
71
77.3k
  if (!status)
72
    // done, create the next operand slot
73
38.6k
    MI->flat_insn->detail->x86.op_count++;
74
77.3k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.73k
{
78
7.73k
  switch (MI->csh->mode) {
79
3.00k
  case CS_MODE_16:
80
3.00k
    switch (MI->flat_insn->id) {
81
989
    default:
82
989
      MI->x86opsize = 2;
83
989
      break;
84
478
    case X86_INS_LJMP:
85
753
    case X86_INS_LCALL:
86
753
      MI->x86opsize = 4;
87
753
      break;
88
315
    case X86_INS_SGDT:
89
665
    case X86_INS_SIDT:
90
880
    case X86_INS_LGDT:
91
1.26k
    case X86_INS_LIDT:
92
1.26k
      MI->x86opsize = 6;
93
1.26k
      break;
94
3.00k
    }
95
3.00k
    break;
96
3.00k
  case CS_MODE_32:
97
2.41k
    switch (MI->flat_insn->id) {
98
616
    default:
99
616
      MI->x86opsize = 4;
100
616
      break;
101
274
    case X86_INS_LJMP:
102
784
    case X86_INS_JMP:
103
890
    case X86_INS_LCALL:
104
1.14k
    case X86_INS_SGDT:
105
1.39k
    case X86_INS_SIDT:
106
1.59k
    case X86_INS_LGDT:
107
1.79k
    case X86_INS_LIDT:
108
1.79k
      MI->x86opsize = 6;
109
1.79k
      break;
110
2.41k
    }
111
2.41k
    break;
112
2.41k
  case CS_MODE_64:
113
2.32k
    switch (MI->flat_insn->id) {
114
442
    default:
115
442
      MI->x86opsize = 8;
116
442
      break;
117
601
    case X86_INS_LJMP:
118
898
    case X86_INS_LCALL:
119
1.19k
    case X86_INS_SGDT:
120
1.46k
    case X86_INS_SIDT:
121
1.67k
    case X86_INS_LGDT:
122
1.88k
    case X86_INS_LIDT:
123
1.88k
      MI->x86opsize = 10;
124
1.88k
      break;
125
2.32k
    }
126
2.32k
    break;
127
2.32k
  default: // never reach
128
0
    break;
129
7.73k
  }
130
131
7.73k
  printMemReference(MI, OpNo, O);
132
7.73k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
61.6k
{
136
61.6k
  MI->x86opsize = 1;
137
61.6k
  printMemReference(MI, OpNo, O);
138
61.6k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
23.4k
{
142
23.4k
  MI->x86opsize = 2;
143
144
23.4k
  printMemReference(MI, OpNo, O);
145
23.4k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
23.2k
{
149
23.2k
  MI->x86opsize = 4;
150
151
23.2k
  printMemReference(MI, OpNo, O);
152
23.2k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
12.6k
{
156
12.6k
  MI->x86opsize = 8;
157
12.6k
  printMemReference(MI, OpNo, O);
158
12.6k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
4.71k
{
162
4.71k
  MI->x86opsize = 16;
163
4.71k
  printMemReference(MI, OpNo, O);
164
4.71k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
2.78k
{
168
2.78k
  MI->x86opsize = 64;
169
2.78k
  printMemReference(MI, OpNo, O);
170
2.78k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
2.93k
{
175
2.93k
  MI->x86opsize = 32;
176
2.93k
  printMemReference(MI, OpNo, O);
177
2.93k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
5.12k
{
181
5.12k
  switch (MCInst_getOpcode(MI)) {
182
3.98k
  default:
183
3.98k
    MI->x86opsize = 4;
184
3.98k
    break;
185
365
  case X86_FSTENVm:
186
1.14k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
1.14k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
369
    case CS_MODE_16:
192
369
      MI->x86opsize = 14;
193
369
      break;
194
406
    case CS_MODE_32:
195
773
    case CS_MODE_64:
196
773
      MI->x86opsize = 28;
197
773
      break;
198
1.14k
    }
199
1.14k
    break;
200
5.12k
  }
201
202
5.12k
  printMemReference(MI, OpNo, O);
203
5.12k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
4.31k
{
207
4.31k
  MI->x86opsize = 8;
208
4.31k
  printMemReference(MI, OpNo, O);
209
4.31k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
767
{
213
767
  MI->x86opsize = 10;
214
767
  printMemReference(MI, OpNo, O);
215
767
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
2.84k
{
219
2.84k
  MI->x86opsize = 16;
220
2.84k
  printMemReference(MI, OpNo, O);
221
2.84k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
3.33k
{
225
3.33k
  MI->x86opsize = 32;
226
3.33k
  printMemReference(MI, OpNo, O);
227
3.33k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
1.73k
{
231
1.73k
  MI->x86opsize = 64;
232
1.73k
  printMemReference(MI, OpNo, O);
233
1.73k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
221k
{
242
221k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
221k
  if (MCOperand_isReg(Op)) {
244
221k
    printRegName(O, MCOperand_getReg(Op));
245
221k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
221k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
961k
{
290
961k
  uint8_t count, i;
291
961k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
961k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
961k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.75M
  for (count = 0; arr[count]; count++)
301
1.79M
    ;
302
303
961k
  if (count == 0)
304
72.5k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
888k
  count--;
308
2.68M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.79M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.79M
       i++) {
311
1.79M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.53M
      access[i] = arr[count - i];
313
261k
    else
314
261k
      access[i] = 0;
315
1.79M
  }
316
888k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
18.0k
{
320
18.0k
  MCOperand *SegReg;
321
18.0k
  int reg;
322
323
18.0k
  if (MI->csh->detail_opt) {
324
18.0k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
18.0k
    MI->flat_insn->detail->x86
327
18.0k
      .operands[MI->flat_insn->detail->x86.op_count]
328
18.0k
      .type = X86_OP_MEM;
329
18.0k
    MI->flat_insn->detail->x86
330
18.0k
      .operands[MI->flat_insn->detail->x86.op_count]
331
18.0k
      .size = MI->x86opsize;
332
18.0k
    MI->flat_insn->detail->x86
333
18.0k
      .operands[MI->flat_insn->detail->x86.op_count]
334
18.0k
      .mem.segment = X86_REG_INVALID;
335
18.0k
    MI->flat_insn->detail->x86
336
18.0k
      .operands[MI->flat_insn->detail->x86.op_count]
337
18.0k
      .mem.base = X86_REG_INVALID;
338
18.0k
    MI->flat_insn->detail->x86
339
18.0k
      .operands[MI->flat_insn->detail->x86.op_count]
340
18.0k
      .mem.index = X86_REG_INVALID;
341
18.0k
    MI->flat_insn->detail->x86
342
18.0k
      .operands[MI->flat_insn->detail->x86.op_count]
343
18.0k
      .mem.scale = 1;
344
18.0k
    MI->flat_insn->detail->x86
345
18.0k
      .operands[MI->flat_insn->detail->x86.op_count]
346
18.0k
      .mem.disp = 0;
347
348
18.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
18.0k
            &MI->flat_insn->detail->x86.eflags);
350
18.0k
    MI->flat_insn->detail->x86
351
18.0k
      .operands[MI->flat_insn->detail->x86.op_count]
352
18.0k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
18.0k
  }
354
355
18.0k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
18.0k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
18.0k
  if (reg) {
359
567
    _printOperand(MI, Op + 1, O);
360
567
    SStream_concat0(O, ":");
361
362
567
    if (MI->csh->detail_opt) {
363
567
      MI->flat_insn->detail->x86
364
567
        .operands[MI->flat_insn->detail->x86.op_count]
365
567
        .mem.segment = X86_register_map(reg);
366
567
    }
367
567
  }
368
369
18.0k
  SStream_concat0(O, "(");
370
18.0k
  set_mem_access(MI, true);
371
372
18.0k
  printOperand(MI, Op, O);
373
374
18.0k
  SStream_concat0(O, ")");
375
18.0k
  set_mem_access(MI, false);
376
18.0k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
20.6k
{
380
20.6k
  if (MI->csh->detail_opt) {
381
20.6k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
20.6k
    MI->flat_insn->detail->x86
384
20.6k
      .operands[MI->flat_insn->detail->x86.op_count]
385
20.6k
      .type = X86_OP_MEM;
386
20.6k
    MI->flat_insn->detail->x86
387
20.6k
      .operands[MI->flat_insn->detail->x86.op_count]
388
20.6k
      .size = MI->x86opsize;
389
20.6k
    MI->flat_insn->detail->x86
390
20.6k
      .operands[MI->flat_insn->detail->x86.op_count]
391
20.6k
      .mem.segment = X86_REG_INVALID;
392
20.6k
    MI->flat_insn->detail->x86
393
20.6k
      .operands[MI->flat_insn->detail->x86.op_count]
394
20.6k
      .mem.base = X86_REG_INVALID;
395
20.6k
    MI->flat_insn->detail->x86
396
20.6k
      .operands[MI->flat_insn->detail->x86.op_count]
397
20.6k
      .mem.index = X86_REG_INVALID;
398
20.6k
    MI->flat_insn->detail->x86
399
20.6k
      .operands[MI->flat_insn->detail->x86.op_count]
400
20.6k
      .mem.scale = 1;
401
20.6k
    MI->flat_insn->detail->x86
402
20.6k
      .operands[MI->flat_insn->detail->x86.op_count]
403
20.6k
      .mem.disp = 0;
404
405
20.6k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
20.6k
            &MI->flat_insn->detail->x86.eflags);
407
20.6k
    MI->flat_insn->detail->x86
408
20.6k
      .operands[MI->flat_insn->detail->x86.op_count]
409
20.6k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
20.6k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
20.6k
  if (MI->csh->mode != CS_MODE_64) {
414
13.7k
    SStream_concat0(O, "%es:(");
415
13.7k
    if (MI->csh->detail_opt) {
416
13.7k
      MI->flat_insn->detail->x86
417
13.7k
        .operands[MI->flat_insn->detail->x86.op_count]
418
13.7k
        .mem.segment = X86_REG_ES;
419
13.7k
    }
420
13.7k
  } else
421
6.85k
    SStream_concat0(O, "(");
422
423
20.6k
  set_mem_access(MI, true);
424
425
20.6k
  printOperand(MI, Op, O);
426
427
20.6k
  SStream_concat0(O, ")");
428
20.6k
  set_mem_access(MI, false);
429
20.6k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
8.19k
{
433
8.19k
  MI->x86opsize = 1;
434
8.19k
  printSrcIdx(MI, OpNo, O);
435
8.19k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
3.42k
{
439
3.42k
  MI->x86opsize = 2;
440
3.42k
  printSrcIdx(MI, OpNo, O);
441
3.42k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
4.63k
{
445
4.63k
  MI->x86opsize = 4;
446
4.63k
  printSrcIdx(MI, OpNo, O);
447
4.63k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
1.77k
{
451
1.77k
  MI->x86opsize = 8;
452
1.77k
  printSrcIdx(MI, OpNo, O);
453
1.77k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
8.37k
{
457
8.37k
  MI->x86opsize = 1;
458
8.37k
  printDstIdx(MI, OpNo, O);
459
8.37k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
5.45k
{
463
5.45k
  MI->x86opsize = 2;
464
5.45k
  printDstIdx(MI, OpNo, O);
465
5.45k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
5.08k
{
469
5.08k
  MI->x86opsize = 4;
470
5.08k
  printDstIdx(MI, OpNo, O);
471
5.08k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
1.73k
{
475
1.73k
  MI->x86opsize = 8;
476
1.73k
  printDstIdx(MI, OpNo, O);
477
1.73k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
5.31k
{
481
5.31k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
5.31k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
5.31k
  int reg;
484
485
5.31k
  if (MI->csh->detail_opt) {
486
5.31k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
5.31k
    MI->flat_insn->detail->x86
489
5.31k
      .operands[MI->flat_insn->detail->x86.op_count]
490
5.31k
      .type = X86_OP_MEM;
491
5.31k
    MI->flat_insn->detail->x86
492
5.31k
      .operands[MI->flat_insn->detail->x86.op_count]
493
5.31k
      .size = MI->x86opsize;
494
5.31k
    MI->flat_insn->detail->x86
495
5.31k
      .operands[MI->flat_insn->detail->x86.op_count]
496
5.31k
      .mem.segment = X86_REG_INVALID;
497
5.31k
    MI->flat_insn->detail->x86
498
5.31k
      .operands[MI->flat_insn->detail->x86.op_count]
499
5.31k
      .mem.base = X86_REG_INVALID;
500
5.31k
    MI->flat_insn->detail->x86
501
5.31k
      .operands[MI->flat_insn->detail->x86.op_count]
502
5.31k
      .mem.index = X86_REG_INVALID;
503
5.31k
    MI->flat_insn->detail->x86
504
5.31k
      .operands[MI->flat_insn->detail->x86.op_count]
505
5.31k
      .mem.scale = 1;
506
5.31k
    MI->flat_insn->detail->x86
507
5.31k
      .operands[MI->flat_insn->detail->x86.op_count]
508
5.31k
      .mem.disp = 0;
509
510
5.31k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
5.31k
            &MI->flat_insn->detail->x86.eflags);
512
5.31k
    MI->flat_insn->detail->x86
513
5.31k
      .operands[MI->flat_insn->detail->x86.op_count]
514
5.31k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
5.31k
  }
516
517
  // If this has a segment register, print it.
518
5.31k
  reg = MCOperand_getReg(SegReg);
519
5.31k
  if (reg) {
520
178
    _printOperand(MI, Op + 1, O);
521
178
    SStream_concat0(O, ":");
522
523
178
    if (MI->csh->detail_opt) {
524
178
      MI->flat_insn->detail->x86
525
178
        .operands[MI->flat_insn->detail->x86.op_count]
526
178
        .mem.segment = X86_register_map(reg);
527
178
    }
528
178
  }
529
530
5.31k
  if (MCOperand_isImm(DispSpec)) {
531
5.31k
    int64_t imm = MCOperand_getImm(DispSpec);
532
5.31k
    if (MI->csh->detail_opt)
533
5.31k
      MI->flat_insn->detail->x86
534
5.31k
        .operands[MI->flat_insn->detail->x86.op_count]
535
5.31k
        .mem.disp = imm;
536
5.31k
    if (imm < 0) {
537
1.02k
      SStream_concat(O, "0x%" PRIx64,
538
1.02k
               arch_masks[MI->csh->mode] & imm);
539
4.28k
    } else {
540
4.28k
      if (imm > HEX_THRESHOLD)
541
4.00k
        SStream_concat(O, "0x%" PRIx64, imm);
542
282
      else
543
282
        SStream_concat(O, "%" PRIu64, imm);
544
4.28k
    }
545
5.31k
  }
546
547
5.31k
  if (MI->csh->detail_opt)
548
5.31k
    MI->flat_insn->detail->x86.op_count++;
549
5.31k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
28.5k
{
553
28.5k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
28.5k
  if (val > HEX_THRESHOLD)
556
25.8k
    SStream_concat(O, "$0x%x", val);
557
2.72k
  else
558
2.72k
    SStream_concat(O, "$%u", val);
559
560
28.5k
  if (MI->csh->detail_opt) {
561
28.5k
    MI->flat_insn->detail->x86
562
28.5k
      .operands[MI->flat_insn->detail->x86.op_count]
563
28.5k
      .type = X86_OP_IMM;
564
28.5k
    MI->flat_insn->detail->x86
565
28.5k
      .operands[MI->flat_insn->detail->x86.op_count]
566
28.5k
      .imm = val;
567
28.5k
    MI->flat_insn->detail->x86
568
28.5k
      .operands[MI->flat_insn->detail->x86.op_count]
569
28.5k
      .size = 1;
570
28.5k
    MI->flat_insn->detail->x86.op_count++;
571
28.5k
  }
572
28.5k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
2.86k
{
576
2.86k
  MI->x86opsize = 1;
577
2.86k
  printMemOffset(MI, OpNo, O);
578
2.86k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
1.19k
{
582
1.19k
  MI->x86opsize = 2;
583
1.19k
  printMemOffset(MI, OpNo, O);
584
1.19k
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
1.17k
{
588
1.17k
  MI->x86opsize = 4;
589
1.17k
  printMemOffset(MI, OpNo, O);
590
1.17k
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
86
{
594
86
  MI->x86opsize = 8;
595
86
  printMemOffset(MI, OpNo, O);
596
86
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
27.3k
{
604
27.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
27.3k
  if (MCOperand_isImm(Op)) {
606
27.3k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
27.3k
            MI->address;
608
609
    // truncate imm for non-64bit
610
27.3k
    if (MI->csh->mode != CS_MODE_64) {
611
18.8k
      imm = imm & 0xffffffff;
612
18.8k
    }
613
614
27.3k
    if (imm < 0) {
615
844
      SStream_concat(O, "0x%" PRIx64, imm);
616
26.5k
    } else {
617
26.5k
      if (imm > HEX_THRESHOLD)
618
26.5k
        SStream_concat(O, "0x%" PRIx64, imm);
619
10
      else
620
10
        SStream_concat(O, "%" PRIu64, imm);
621
26.5k
    }
622
27.3k
    if (MI->csh->detail_opt) {
623
27.3k
      MI->flat_insn->detail->x86
624
27.3k
        .operands[MI->flat_insn->detail->x86.op_count]
625
27.3k
        .type = X86_OP_IMM;
626
27.3k
      MI->has_imm = true;
627
27.3k
      MI->flat_insn->detail->x86
628
27.3k
        .operands[MI->flat_insn->detail->x86.op_count]
629
27.3k
        .imm = imm;
630
27.3k
      MI->flat_insn->detail->x86.op_count++;
631
27.3k
    }
632
27.3k
  }
633
27.3k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
415k
{
637
415k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
415k
  if (MCOperand_isReg(Op)) {
639
364k
    unsigned int reg = MCOperand_getReg(Op);
640
364k
    printRegName(O, reg);
641
364k
    if (MI->csh->detail_opt) {
642
364k
      if (MI->csh->doing_mem) {
643
38.6k
        MI->flat_insn->detail->x86
644
38.6k
          .operands[MI->flat_insn->detail->x86
645
38.6k
                .op_count]
646
38.6k
          .mem.base = X86_register_map(reg);
647
326k
      } else {
648
326k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
326k
        MI->flat_insn->detail->x86
651
326k
          .operands[MI->flat_insn->detail->x86
652
326k
                .op_count]
653
326k
          .type = X86_OP_REG;
654
326k
        MI->flat_insn->detail->x86
655
326k
          .operands[MI->flat_insn->detail->x86
656
326k
                .op_count]
657
326k
          .reg = X86_register_map(reg);
658
326k
        MI->flat_insn->detail->x86
659
326k
          .operands[MI->flat_insn->detail->x86
660
326k
                .op_count]
661
326k
          .size =
662
326k
          MI->csh->regsize_map[X86_register_map(
663
326k
            reg)];
664
665
326k
        get_op_access(
666
326k
          MI->csh, MCInst_getOpcode(MI), access,
667
326k
          &MI->flat_insn->detail->x86.eflags);
668
326k
        MI->flat_insn->detail->x86
669
326k
          .operands[MI->flat_insn->detail->x86
670
326k
                .op_count]
671
326k
          .access =
672
326k
          access[MI->flat_insn->detail->x86
673
326k
                   .op_count];
674
675
326k
        MI->flat_insn->detail->x86.op_count++;
676
326k
      }
677
364k
    }
678
364k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
51.0k
    uint8_t encsize;
681
51.0k
    int64_t imm = MCOperand_getImm(Op);
682
51.0k
    uint8_t opsize =
683
51.0k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
51.0k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
23.5k
      imm = imm & 0xff;
687
23.5k
    }
688
689
51.0k
    switch (MI->flat_insn->id) {
690
24.6k
    default:
691
24.6k
      if (imm >= 0) {
692
22.4k
        if (imm > HEX_THRESHOLD)
693
19.5k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
2.92k
        else
695
2.92k
          SStream_concat(O, "$%" PRIu64, imm);
696
22.4k
      } else {
697
2.16k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
2.16k
        } else {
716
2.16k
          if (imm ==
717
2.16k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
2.16k
          else if (imm < -HEX_THRESHOLD)
722
1.85k
            SStream_concat(O,
723
1.85k
                     "$-0x%" PRIx64,
724
1.85k
                     -imm);
725
308
          else
726
308
            SStream_concat(O, "$-%" PRIu64,
727
308
                     -imm);
728
2.16k
        }
729
2.16k
      }
730
24.6k
      break;
731
732
24.6k
    case X86_INS_MOVABS:
733
8.99k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
8.99k
      if (imm > HEX_THRESHOLD)
736
8.00k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
987
      else
738
987
        SStream_concat(O, "$%" PRIu64, imm);
739
8.99k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
954
    case X86_INS_LCALL:
754
2.16k
    case X86_INS_LJMP:
755
2.16k
    case X86_INS_JMP:
756
      // always print address in positive form
757
2.16k
      if (OpNo == 1) { // selector is ptr16
758
1.08k
        imm = imm & 0xffff;
759
1.08k
        opsize = 2;
760
1.08k
      } else
761
1.08k
        opsize = 4;
762
2.16k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
2.16k
      break;
764
765
4.42k
    case X86_INS_AND:
766
6.49k
    case X86_INS_OR:
767
9.63k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
9.63k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
906
        SStream_concat(O, "$%u", imm);
771
8.73k
      else {
772
8.73k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
8.73k
              imm;
774
8.73k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
8.73k
      }
776
9.63k
      break;
777
778
4.67k
    case X86_INS_RET:
779
5.64k
    case X86_INS_RETF:
780
      // RET imm16
781
5.64k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
310
        SStream_concat(O, "$%u", imm);
783
5.33k
      else {
784
5.33k
        imm = 0xffff & imm;
785
5.33k
        SStream_concat(O, "$0x%x", imm);
786
5.33k
      }
787
5.64k
      break;
788
51.0k
    }
789
790
51.0k
    if (MI->csh->detail_opt) {
791
51.0k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
51.0k
      } else {
801
51.0k
        MI->flat_insn->detail->x86
802
51.0k
          .operands[MI->flat_insn->detail->x86
803
51.0k
                .op_count]
804
51.0k
          .type = X86_OP_IMM;
805
51.0k
        MI->has_imm = true;
806
51.0k
        MI->flat_insn->detail->x86
807
51.0k
          .operands[MI->flat_insn->detail->x86
808
51.0k
                .op_count]
809
51.0k
          .imm = imm;
810
811
51.0k
        if (opsize > 0) {
812
43.1k
          MI->flat_insn->detail->x86
813
43.1k
            .operands[MI->flat_insn->detail
814
43.1k
                  ->x86.op_count]
815
43.1k
            .size = opsize;
816
43.1k
          MI->flat_insn->detail->x86.encoding
817
43.1k
            .imm_size = encsize;
818
43.1k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
7.96k
        else
824
7.96k
          MI->flat_insn->detail->x86
825
7.96k
            .operands[MI->flat_insn->detail
826
7.96k
                  ->x86.op_count]
827
7.96k
            .size = MI->imm_size;
828
829
51.0k
        MI->flat_insn->detail->x86.op_count++;
830
51.0k
      }
831
51.0k
    }
832
51.0k
  }
833
415k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
162k
{
837
162k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
162k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
162k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
162k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
162k
  uint64_t ScaleVal;
842
162k
  int segreg;
843
162k
  int64_t DispVal = 1;
844
845
162k
  if (MI->csh->detail_opt) {
846
162k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
162k
    MI->flat_insn->detail->x86
849
162k
      .operands[MI->flat_insn->detail->x86.op_count]
850
162k
      .type = X86_OP_MEM;
851
162k
    MI->flat_insn->detail->x86
852
162k
      .operands[MI->flat_insn->detail->x86.op_count]
853
162k
      .size = MI->x86opsize;
854
162k
    MI->flat_insn->detail->x86
855
162k
      .operands[MI->flat_insn->detail->x86.op_count]
856
162k
      .mem.segment = X86_REG_INVALID;
857
162k
    MI->flat_insn->detail->x86
858
162k
      .operands[MI->flat_insn->detail->x86.op_count]
859
162k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
162k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
161k
      MI->flat_insn->detail->x86
862
161k
        .operands[MI->flat_insn->detail->x86.op_count]
863
161k
        .mem.index =
864
161k
        X86_register_map(MCOperand_getReg(IndexReg));
865
161k
    }
866
162k
    MI->flat_insn->detail->x86
867
162k
      .operands[MI->flat_insn->detail->x86.op_count]
868
162k
      .mem.scale = 1;
869
162k
    MI->flat_insn->detail->x86
870
162k
      .operands[MI->flat_insn->detail->x86.op_count]
871
162k
      .mem.disp = 0;
872
873
162k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
162k
            &MI->flat_insn->detail->x86.eflags);
875
162k
    MI->flat_insn->detail->x86
876
162k
      .operands[MI->flat_insn->detail->x86.op_count]
877
162k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
162k
  }
879
880
  // If this has a segment register, print it.
881
162k
  segreg = MCOperand_getReg(SegReg);
882
162k
  if (segreg) {
883
3.57k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
3.57k
    SStream_concat0(O, ":");
885
886
3.57k
    if (MI->csh->detail_opt) {
887
3.57k
      MI->flat_insn->detail->x86
888
3.57k
        .operands[MI->flat_insn->detail->x86.op_count]
889
3.57k
        .mem.segment = X86_register_map(segreg);
890
3.57k
    }
891
3.57k
  }
892
893
162k
  if (MCOperand_isImm(DispSpec)) {
894
162k
    DispVal = MCOperand_getImm(DispSpec);
895
162k
    if (MI->csh->detail_opt)
896
162k
      MI->flat_insn->detail->x86
897
162k
        .operands[MI->flat_insn->detail->x86.op_count]
898
162k
        .mem.disp = DispVal;
899
162k
    if (DispVal) {
900
53.0k
      if (MCOperand_getReg(IndexReg) ||
901
50.6k
          MCOperand_getReg(BaseReg)) {
902
50.6k
        printInt64(O, DispVal);
903
50.6k
      } else {
904
        // only immediate as address of memory
905
2.38k
        if (DispVal < 0) {
906
993
          SStream_concat(
907
993
            O, "0x%" PRIx64,
908
993
            arch_masks[MI->csh->mode] &
909
993
              DispVal);
910
1.39k
        } else {
911
1.39k
          if (DispVal > HEX_THRESHOLD)
912
1.31k
            SStream_concat(O, "0x%" PRIx64,
913
1.31k
                     DispVal);
914
78
          else
915
78
            SStream_concat(O, "%" PRIu64,
916
78
                     DispVal);
917
1.39k
        }
918
2.38k
      }
919
53.0k
    }
920
162k
  }
921
922
162k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
159k
    SStream_concat0(O, "(");
924
925
159k
    if (MCOperand_getReg(BaseReg))
926
159k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
159k
    if (MCOperand_getReg(IndexReg) &&
929
59.2k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
58.6k
      SStream_concat0(O, ", ");
931
58.6k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
58.6k
      ScaleVal = MCOperand_getImm(
933
58.6k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
58.6k
      if (MI->csh->detail_opt)
935
58.6k
        MI->flat_insn->detail->x86
936
58.6k
          .operands[MI->flat_insn->detail->x86
937
58.6k
                .op_count]
938
58.6k
          .mem.scale = (int)ScaleVal;
939
58.6k
      if (ScaleVal != 1) {
940
6.25k
        SStream_concat(O, ", %u", ScaleVal);
941
6.25k
      }
942
58.6k
    }
943
944
159k
    SStream_concat0(O, ")");
945
159k
  } else {
946
2.66k
    if (!DispVal)
947
282
      SStream_concat0(O, "0");
948
2.66k
  }
949
950
162k
  if (MI->csh->detail_opt)
951
162k
    MI->flat_insn->detail->x86.op_count++;
952
162k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
4.80k
{
956
4.80k
  switch (MI->Opcode) {
957
220
  default:
958
220
    break;
959
718
  case X86_LEA16r:
960
718
    MI->x86opsize = 2;
961
718
    break;
962
299
  case X86_LEA32r:
963
686
  case X86_LEA64_32r:
964
686
    MI->x86opsize = 4;
965
686
    break;
966
406
  case X86_LEA64r:
967
406
    MI->x86opsize = 8;
968
406
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
300
  case X86_BNDCL32rm:
971
575
  case X86_BNDCN32rm:
972
864
  case X86_BNDCU32rm:
973
1.24k
  case X86_BNDSTXmr:
974
1.96k
  case X86_BNDLDXrm:
975
2.43k
  case X86_BNDCL64rm:
976
2.51k
  case X86_BNDCN64rm:
977
2.77k
  case X86_BNDCU64rm:
978
2.77k
    MI->x86opsize = 16;
979
2.77k
    break;
980
4.80k
#endif
981
4.80k
  }
982
983
4.80k
  printMemReference(MI, OpNo, O);
984
4.80k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
586k
{
999
586k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
586k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
429k
{
1004
429k
  x86_reg reg, reg2;
1005
429k
  enum cs_ac_type access1, access2;
1006
429k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
429k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
429k
  if (MI->csh->mode == CS_MODE_64 &&
1021
153k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
429k
  X86_lockrep(MI, OS);
1029
429k
  printInstruction(MI, OS);
1030
1031
429k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
76.5k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
41.2k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
40.7k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
40.1k
          MI->flat_insn->id != X86_INS_JMP) {
1037
40.1k
        for (i = 0;
1038
122k
             i < MI->flat_insn->detail->x86.op_count;
1039
82.0k
             i++) {
1040
82.0k
          if (MI->flat_insn->detail->x86
1041
82.0k
                .operands[i]
1042
82.0k
                .type == X86_OP_IMM)
1043
40.9k
            MI->flat_insn->detail->x86
1044
40.9k
              .operands[i]
1045
40.9k
              .size =
1046
40.9k
              MI->flat_insn->detail
1047
40.9k
                ->x86
1048
40.9k
                .operands
1049
40.9k
                  [MI->flat_insn
1050
40.9k
                     ->detail
1051
40.9k
                     ->x86
1052
40.9k
                     .op_count -
1053
40.9k
                   1]
1054
40.9k
                .size;
1055
82.0k
        }
1056
40.1k
      }
1057
41.2k
    } else
1058
35.3k
      MI->flat_insn->detail->x86.operands[0].size =
1059
35.3k
        MI->imm_size;
1060
76.5k
  }
1061
1062
429k
  if (MI->csh->detail_opt) {
1063
429k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
429k
    switch (MCInst_getOpcode(MI)) {
1067
402k
    default:
1068
402k
      break;
1069
402k
    case X86_SHL8r1:
1070
608
    case X86_SHL16r1:
1071
870
    case X86_SHL32r1:
1072
1.31k
    case X86_SHL64r1:
1073
1.94k
    case X86_SAL8r1:
1074
2.07k
    case X86_SAL16r1:
1075
2.44k
    case X86_SAL32r1:
1076
2.58k
    case X86_SAL64r1:
1077
2.91k
    case X86_SHR8r1:
1078
3.27k
    case X86_SHR16r1:
1079
4.11k
    case X86_SHR32r1:
1080
4.93k
    case X86_SHR64r1:
1081
5.54k
    case X86_SAR8r1:
1082
5.92k
    case X86_SAR16r1:
1083
6.27k
    case X86_SAR32r1:
1084
6.43k
    case X86_SAR64r1:
1085
7.16k
    case X86_RCL8r1:
1086
8.04k
    case X86_RCL16r1:
1087
9.90k
    case X86_RCL32r1:
1088
10.4k
    case X86_RCL64r1:
1089
10.6k
    case X86_RCR8r1:
1090
11.0k
    case X86_RCR16r1:
1091
11.7k
    case X86_RCR32r1:
1092
12.1k
    case X86_RCR64r1:
1093
12.4k
    case X86_ROL8r1:
1094
12.8k
    case X86_ROL16r1:
1095
13.6k
    case X86_ROL32r1:
1096
14.0k
    case X86_ROL64r1:
1097
14.2k
    case X86_ROR8r1:
1098
14.5k
    case X86_ROR16r1:
1099
14.9k
    case X86_ROR32r1:
1100
15.1k
    case X86_ROR64r1:
1101
15.5k
    case X86_SHL8m1:
1102
15.8k
    case X86_SHL16m1:
1103
16.3k
    case X86_SHL32m1:
1104
16.5k
    case X86_SHL64m1:
1105
16.8k
    case X86_SAL8m1:
1106
17.0k
    case X86_SAL16m1:
1107
17.3k
    case X86_SAL32m1:
1108
17.7k
    case X86_SAL64m1:
1109
18.0k
    case X86_SHR8m1:
1110
18.3k
    case X86_SHR16m1:
1111
18.6k
    case X86_SHR32m1:
1112
18.9k
    case X86_SHR64m1:
1113
19.1k
    case X86_SAR8m1:
1114
19.5k
    case X86_SAR16m1:
1115
19.7k
    case X86_SAR32m1:
1116
19.9k
    case X86_SAR64m1:
1117
20.2k
    case X86_RCL8m1:
1118
20.4k
    case X86_RCL16m1:
1119
20.9k
    case X86_RCL32m1:
1120
21.3k
    case X86_RCL64m1:
1121
21.6k
    case X86_RCR8m1:
1122
21.8k
    case X86_RCR16m1:
1123
22.1k
    case X86_RCR32m1:
1124
22.8k
    case X86_RCR64m1:
1125
23.6k
    case X86_ROL8m1:
1126
24.0k
    case X86_ROL16m1:
1127
24.3k
    case X86_ROL32m1:
1128
24.6k
    case X86_ROL64m1:
1129
24.9k
    case X86_ROR8m1:
1130
25.9k
    case X86_ROR16m1:
1131
26.3k
    case X86_ROR32m1:
1132
26.6k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
26.6k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
26.6k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
26.6k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
26.6k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
26.6k
                .operands) -
1139
26.6k
           1));
1140
26.6k
      MI->flat_insn->detail->x86.operands[0].type =
1141
26.6k
        X86_OP_IMM;
1142
26.6k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
26.6k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
26.6k
      MI->flat_insn->detail->x86.op_count++;
1145
429k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
429k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
429k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
28.2k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
28.2k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
28.2k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
28.2k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
28.2k
                .operands) -
1161
28.2k
           1));
1162
28.2k
      MI->flat_insn->detail->x86.operands[0].type =
1163
28.2k
        X86_OP_REG;
1164
28.2k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
28.2k
      MI->flat_insn->detail->x86.operands[0].size =
1166
28.2k
        MI->csh->regsize_map[reg];
1167
28.2k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
28.2k
      MI->flat_insn->detail->x86.op_count++;
1170
400k
    } else {
1171
400k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
400k
                &access1, &reg2, &access2)) {
1173
13.3k
        MI->flat_insn->detail->x86.operands[0].type =
1174
13.3k
          X86_OP_REG;
1175
13.3k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
13.3k
          reg;
1177
13.3k
        MI->flat_insn->detail->x86.operands[0].size =
1178
13.3k
          MI->csh->regsize_map[reg];
1179
13.3k
        MI->flat_insn->detail->x86.operands[0].access =
1180
13.3k
          access1;
1181
13.3k
        MI->flat_insn->detail->x86.operands[1].type =
1182
13.3k
          X86_OP_REG;
1183
13.3k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
13.3k
          reg2;
1185
13.3k
        MI->flat_insn->detail->x86.operands[1].size =
1186
13.3k
          MI->csh->regsize_map[reg2];
1187
13.3k
        MI->flat_insn->detail->x86.operands[1].access =
1188
13.3k
          access2;
1189
13.3k
        MI->flat_insn->detail->x86.op_count = 2;
1190
13.3k
      }
1191
400k
    }
1192
1193
429k
#ifndef CAPSTONE_DIET
1194
429k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
429k
            &MI->flat_insn->detail->x86.eflags);
1196
429k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
429k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
429k
#endif
1199
429k
  }
1200
429k
}
1201
1202
#endif