Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/Xtensa/XtensaInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- XtensaInstPrinter.cpp - Convert Xtensa MCInst to asm syntax --------===//
16
//
17
//                     The LLVM Compiler Infrastructure
18
//
19
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
20
// See https://llvm.org/LICENSE.txt for license information.
21
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
22
//
23
//===----------------------------------------------------------------------===//
24
//
25
// This class prints an Xtensa MCInst to a .s file.
26
//
27
//===----------------------------------------------------------------------===//
28
29
#include <stdio.h>
30
#include <string.h>
31
#include <stdlib.h>
32
#include <capstone/platform.h>
33
34
#include "../../MCInstPrinter.h"
35
#include "../../SStream.h"
36
#include "./priv.h"
37
#include "../../Mapping.h"
38
39
#include "XtensaMapping.h"
40
#include "../../MathExtras.h"
41
42
#define CONCAT(a, b) CONCAT_(a, b)
43
#define CONCAT_(a, b) a##_##b
44
45
#define DEBUG_TYPE "asm-printer"
46
static MnemonicBitsInfo getMnemonic(MCInst *MI, SStream *O);
47
static const char *getRegisterName(unsigned RegNo);
48
49
typedef MCRegister Register;
50
51
static void printRegName(SStream *O, MCRegister Reg)
52
84
{
53
84
  SStream_concat0(O, getRegisterName(Reg));
54
84
}
55
56
static void printOp(MCInst *MI, MCOperand *MC, SStream *O)
57
181k
{
58
181k
  if (MCOperand_isReg(MC))
59
169k
    SStream_concat0(O, getRegisterName(MCOperand_getReg(MC)));
60
12.2k
  else if (MCOperand_isImm(MC))
61
12.2k
    printInt64(O, MCOperand_getImm(MC));
62
0
  else if (MCOperand_isExpr(MC))
63
0
    printExpr(MCOperand_getExpr(MC), O);
64
0
  else
65
0
    CS_ASSERT("Invalid operand");
66
181k
}
67
68
static void printOperand(MCInst *MI, const int op_num, SStream *O)
69
169k
{
70
169k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Operand, op_num);
71
169k
  printOp(MI, MCInst_getOperand(MI, op_num), O);
72
169k
}
73
74
static inline void printMemOperand(MCInst *MI, int OpNum, SStream *OS)
75
12.2k
{
76
12.2k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_MemOperand, OpNum);
77
12.2k
  SStream_concat0(OS, getRegisterName(MCOperand_getReg(
78
12.2k
            MCInst_getOperand(MI, (OpNum)))));
79
12.2k
  SStream_concat0(OS, ", ");
80
12.2k
  printOp(MI, MCInst_getOperand(MI, OpNum + 1), OS);
81
12.2k
}
82
83
static inline void printBranchTarget(MCInst *MI, int OpNum, SStream *OS)
84
4.85k
{
85
4.85k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_BranchTarget, OpNum);
86
4.85k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
87
4.85k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
88
4.85k
    int64_t Val = MCOperand_getImm(MC) + 4;
89
4.85k
    SStream_concat0(OS, ". ");
90
4.85k
    if (Val > 0)
91
2.74k
      SStream_concat0(OS, "+");
92
93
4.85k
    printInt64(OS, Val);
94
4.85k
  } else if (MCOperand_isExpr(MC))
95
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
96
0
  else
97
0
    CS_ASSERT(0 && "Invalid operand");
98
4.85k
}
99
100
static inline void printLoopTarget(MCInst *MI, int OpNum, SStream *OS)
101
225
{
102
225
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_LoopTarget, OpNum);
103
225
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
104
225
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
105
225
    int64_t Val = MCOperand_getImm(MC) + 4;
106
225
    SStream_concat0(OS, ". ");
107
225
    if (Val > 0)
108
225
      SStream_concat0(OS, "+");
109
110
225
    printInt64(OS, Val);
111
225
  } else if (MCOperand_isExpr(MC))
112
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
113
0
  else
114
0
    CS_ASSERT(0 && "Invalid operand");
115
225
}
116
117
static inline void printJumpTarget(MCInst *MI, int OpNum, SStream *OS)
118
1.33k
{
119
1.33k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_JumpTarget, OpNum);
120
1.33k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
121
1.33k
  if (MCOperand_isImm(MC)) {
122
1.33k
    int64_t Val = MCOperand_getImm(MC) + 4;
123
1.33k
    SStream_concat0(OS, ". ");
124
1.33k
    if (Val > 0)
125
729
      SStream_concat0(OS, "+");
126
127
1.33k
    printInt64(OS, Val);
128
1.33k
  } else if (MCOperand_isExpr(MC))
129
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
130
0
  else
131
0
    CS_ASSERT(0 && "Invalid operand");
132
1.33k
  ;
133
1.33k
}
134
135
static inline void printCallOperand(MCInst *MI, int OpNum, SStream *OS)
136
3.32k
{
137
3.32k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_CallOperand, OpNum);
138
3.32k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
139
3.32k
  if (MCOperand_isImm(MC)) {
140
3.32k
    int64_t Val = MCOperand_getImm(MC) + 4;
141
3.32k
    SStream_concat0(OS, ". ");
142
3.32k
    if (Val > 0)
143
2.07k
      SStream_concat0(OS, "+");
144
145
3.32k
    printInt64(OS, Val);
146
3.32k
  } else if (MCOperand_isExpr(MC))
147
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
148
0
  else
149
0
    CS_ASSERT(0 && "Invalid operand");
150
3.32k
}
151
152
static inline void printL32RTarget(MCInst *MI, int OpNum, SStream *O)
153
4.75k
{
154
4.75k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_L32RTarget, OpNum);
155
4.75k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
156
4.75k
  if (MCOperand_isImm(MC)) {
157
4.75k
    SStream_concat0(O, ". ");
158
4.75k
    printInt64(O, Xtensa_L32R_Value(MI, OpNum));
159
4.75k
  } else if (MCOperand_isExpr(MC))
160
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
161
0
  else
162
0
    CS_ASSERT(0 && "Invalid operand");
163
4.75k
}
164
165
static inline void printImm8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
166
224
{
167
224
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_AsmOperand, OpNum);
168
224
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
169
224
    int64_t Value =
170
224
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
171
224
    CS_ASSERT(
172
224
      isIntN(8, Value) &&
173
224
      "Invalid argument, value must be in ranges [-128,127]");
174
224
    printInt64(O, Value);
175
224
  } else {
176
0
    printOperand(MI, OpNum, O);
177
0
  }
178
224
}
179
180
static inline void printImm8_sh8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
181
247
{
182
247
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_sh8_AsmOperand, OpNum);
183
247
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
184
247
    int64_t Value =
185
247
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
186
247
    CS_ASSERT(
187
247
      (isIntN(16, Value) && ((Value & 0xFF) == 0)) &&
188
247
      "Invalid argument, value must be multiples of 256 in range "
189
247
      "[-32768,32512]");
190
247
    printInt64(O, Value);
191
247
  } else
192
0
    printOperand(MI, OpNum, O);
193
247
}
194
195
static inline void printImm12_AsmOperand(MCInst *MI, int OpNum, SStream *O)
196
0
{
197
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12_AsmOperand, OpNum);
198
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
199
0
    int64_t Value =
200
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
201
0
    CS_ASSERT(
202
0
      (Value >= -2048 && Value <= 2047) &&
203
0
      "Invalid argument, value must be in ranges [-2048,2047]");
204
0
    printInt64(O, Value);
205
0
  } else
206
0
    printOperand(MI, OpNum, O);
207
0
}
208
209
static inline void printImm12m_AsmOperand(MCInst *MI, int OpNum, SStream *O)
210
764
{
211
764
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12m_AsmOperand, OpNum);
212
764
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
213
764
    int64_t Value =
214
764
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
215
764
    CS_ASSERT(
216
764
      (Value >= -2048 && Value <= 2047) &&
217
764
      "Invalid argument, value must be in ranges [-2048,2047]");
218
764
    printInt64(O, Value);
219
764
  } else
220
0
    printOperand(MI, OpNum, O);
221
764
}
222
223
static inline void printUimm4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
224
2.06k
{
225
2.06k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm4_AsmOperand, OpNum);
226
2.06k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
227
2.06k
    int64_t Value =
228
2.06k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
229
2.06k
    CS_ASSERT((Value >= 0 && Value <= 15) && "Invalid argument");
230
2.06k
    printInt64(O, Value);
231
2.06k
  } else
232
0
    printOperand(MI, OpNum, O);
233
2.06k
}
234
235
static inline void printUimm5_AsmOperand(MCInst *MI, int OpNum, SStream *O)
236
2.99k
{
237
2.99k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm5_AsmOperand, OpNum);
238
2.99k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
239
2.99k
    int64_t Value =
240
2.99k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
241
2.99k
    CS_ASSERT((Value >= 0 && Value <= 31) && "Invalid argument");
242
2.99k
    printInt64(O, Value);
243
2.99k
  } else
244
0
    printOperand(MI, OpNum, O);
245
2.99k
}
246
247
static inline void printShimm1_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
248
0
{
249
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm1_31_AsmOperand, OpNum);
250
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
251
0
    int64_t Value =
252
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
253
0
    CS_ASSERT((Value >= 1 && Value <= 31) &&
254
0
        "Invalid argument, value must be in range [1,31]");
255
0
    printInt64(O, Value);
256
0
  } else
257
0
    printOperand(MI, OpNum, O);
258
0
}
259
260
static inline void printShimm0_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
261
794
{
262
794
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm0_31_AsmOperand, OpNum);
263
794
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
264
794
    int64_t Value =
265
794
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
266
794
    CS_ASSERT((Value >= 0 && Value <= 31) &&
267
794
        "Invalid argument, value must be in range [0,31]");
268
794
    printInt64(O, Value);
269
794
  } else
270
0
    printOperand(MI, OpNum, O);
271
794
}
272
273
static inline void printImm1_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
274
956
{
275
956
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1_16_AsmOperand, OpNum);
276
956
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
277
956
    int64_t Value =
278
956
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
279
956
    CS_ASSERT((Value >= 1 && Value <= 16) &&
280
956
        "Invalid argument, value must be in range [1,16]");
281
956
    printInt64(O, Value);
282
956
  } else
283
0
    printOperand(MI, OpNum, O);
284
956
}
285
286
static inline void printImm1n_15_AsmOperand(MCInst *MI, int OpNum, SStream *O)
287
4.28k
{
288
4.28k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1n_15_AsmOperand, OpNum);
289
4.28k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
290
4.28k
    int64_t Value =
291
4.28k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
292
4.28k
    CS_ASSERT(
293
4.28k
      (Value >= -1 && (Value != 0) && Value <= 15) &&
294
4.28k
      "Invalid argument, value must be in ranges <-1,-1> or <1,15>");
295
4.28k
    printInt64(O, Value);
296
4.28k
  } else
297
0
    printOperand(MI, OpNum, O);
298
4.28k
}
299
300
static inline void printImm32n_95_AsmOperand(MCInst *MI, int OpNum, SStream *O)
301
1.54k
{
302
1.54k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm32n_95_AsmOperand, OpNum);
303
1.54k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
304
1.54k
    int64_t Value =
305
1.54k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
306
1.54k
    CS_ASSERT((Value >= -32 && Value <= 95) &&
307
1.54k
        "Invalid argument, value must be in ranges <-32,95>");
308
1.54k
    printInt64(O, Value);
309
1.54k
  } else
310
0
    printOperand(MI, OpNum, O);
311
1.54k
}
312
313
static inline void printImm8n_7_AsmOperand(MCInst *MI, int OpNum, SStream *O)
314
303
{
315
303
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8n_7_AsmOperand, OpNum);
316
303
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
317
303
    int64_t Value =
318
303
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
319
303
    CS_ASSERT((Value >= -8 && Value <= 7) &&
320
303
        "Invalid argument, value must be in ranges <-8,7>");
321
303
    printInt64(O, Value);
322
303
  } else
323
0
    printOperand(MI, OpNum, O);
324
303
}
325
326
static inline void printImm64n_4n_AsmOperand(MCInst *MI, int OpNum, SStream *O)
327
146
{
328
146
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm64n_4n_AsmOperand, OpNum);
329
146
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
330
146
    int64_t Value =
331
146
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
332
146
    CS_ASSERT((Value >= -64 && Value <= -4) &
333
146
          ((Value & 0x3) == 0) &&
334
146
        "Invalid argument, value must be in ranges <-64,-4>");
335
146
    printInt64(O, Value);
336
146
  } else
337
0
    printOperand(MI, OpNum, O);
338
146
}
339
340
static inline void printOffset8m32_AsmOperand(MCInst *MI, int OpNum, SStream *O)
341
1.18k
{
342
1.18k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset8m32_AsmOperand,
343
1.18k
             OpNum);
344
1.18k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
345
1.18k
    int64_t Value =
346
1.18k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
347
1.18k
    CS_ASSERT(
348
1.18k
      (Value >= 0 && Value <= 1020 && ((Value & 0x3) == 0)) &&
349
1.18k
      "Invalid argument, value must be multiples of four in range [0,1020]");
350
1.18k
    printInt64(O, Value);
351
1.18k
  } else
352
0
    printOperand(MI, OpNum, O);
353
1.18k
}
354
355
static inline void printEntry_Imm12_AsmOperand(MCInst *MI, int OpNum,
356
                 SStream *O)
357
371
{
358
371
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Entry_Imm12_AsmOperand,
359
371
             OpNum);
360
371
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
361
371
    int64_t Value =
362
371
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
363
371
    CS_ASSERT(
364
371
      (Value >= 0 && Value <= 32760) &&
365
371
      "Invalid argument, value must be multiples of eight in range "
366
371
      "<0,32760>");
367
371
    printInt64(O, Value);
368
371
  } else
369
0
    printOperand(MI, OpNum, O);
370
371
}
371
372
static inline void printB4const_AsmOperand(MCInst *MI, int OpNum, SStream *O)
373
940
{
374
940
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4const_AsmOperand, OpNum);
375
940
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
376
940
    int64_t Value =
377
940
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
378
379
940
    switch (Value) {
380
77
    case -1:
381
167
    case 1:
382
177
    case 2:
383
322
    case 3:
384
324
    case 4:
385
328
    case 5:
386
455
    case 6:
387
656
    case 7:
388
669
    case 8:
389
677
    case 10:
390
827
    case 12:
391
920
    case 16:
392
922
    case 32:
393
922
    case 64:
394
930
    case 128:
395
940
    case 256:
396
940
      break;
397
0
    default:
398
0
      CS_ASSERT((0) && "Invalid B4const argument");
399
940
    }
400
940
    printInt64(O, Value);
401
940
  } else
402
0
    printOperand(MI, OpNum, O);
403
940
}
404
405
static inline void printB4constu_AsmOperand(MCInst *MI, int OpNum, SStream *O)
406
371
{
407
371
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4constu_AsmOperand, OpNum);
408
371
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
409
371
    int64_t Value =
410
371
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
411
412
371
    switch (Value) {
413
7
    case 32768:
414
10
    case 65536:
415
17
    case 2:
416
17
    case 3:
417
19
    case 4:
418
19
    case 5:
419
96
    case 6:
420
111
    case 7:
421
111
    case 8:
422
112
    case 10:
423
113
    case 12:
424
199
    case 16:
425
199
    case 32:
426
200
    case 64:
427
200
    case 128:
428
371
    case 256:
429
371
      break;
430
0
    default:
431
0
      CS_ASSERT((0) && "Invalid B4constu argument");
432
371
    }
433
371
    printInt64(O, Value);
434
371
  } else
435
0
    printOperand(MI, OpNum, O);
436
371
}
437
438
static inline void printImm7_22_AsmOperand(MCInst *MI, int OpNum, SStream *O)
439
102
{
440
102
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm7_22_AsmOperand, OpNum);
441
102
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
442
102
    int64_t Value =
443
102
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
444
102
    CS_ASSERT((Value >= 7 && Value <= 22) &&
445
102
        "Invalid argument, value must be in range <7,22>");
446
102
    printInt64(O, Value);
447
102
  } else
448
0
    printOperand(MI, OpNum, O);
449
102
}
450
451
static inline void printSelect_2_AsmOperand(MCInst *MI, int OpNum, SStream *O)
452
1.36k
{
453
1.36k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_2_AsmOperand, OpNum);
454
1.36k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
455
1.36k
    int64_t Value =
456
1.36k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
457
1.36k
    CS_ASSERT((Value >= 0 && Value <= 1) &&
458
1.36k
        "Invalid argument, value must be in range [0,1]");
459
1.36k
    printInt64(O, Value);
460
1.36k
  } else
461
0
    printOperand(MI, OpNum, O);
462
1.36k
}
463
464
static inline void printSelect_4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
465
2.22k
{
466
2.22k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_4_AsmOperand, OpNum);
467
2.22k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
468
2.22k
    int64_t Value =
469
2.22k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
470
2.22k
    CS_ASSERT((Value >= 0 && Value <= 3) &&
471
2.22k
        "Invalid argument, value must be in range [0,3]");
472
2.22k
    printInt64(O, Value);
473
2.22k
  } else
474
0
    printOperand(MI, OpNum, O);
475
2.22k
}
476
477
static inline void printSelect_8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
478
1.17k
{
479
1.17k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_8_AsmOperand, OpNum);
480
1.17k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
481
1.17k
    int64_t Value =
482
1.17k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
483
1.17k
    CS_ASSERT((Value >= 0 && Value <= 7) &&
484
1.17k
        "Invalid argument, value must be in range [0,7]");
485
1.17k
    printInt64(O, Value);
486
1.17k
  } else
487
0
    printOperand(MI, OpNum, O);
488
1.17k
}
489
490
static inline void printSelect_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
491
672
{
492
672
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_16_AsmOperand, OpNum);
493
672
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
494
672
    int64_t Value =
495
672
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
496
672
    CS_ASSERT((Value >= 0 && Value <= 15) &&
497
672
        "Invalid argument, value must be in range [0,15]");
498
672
    printInt64(O, Value);
499
672
  } else
500
0
    printOperand(MI, OpNum, O);
501
672
}
502
503
static inline void printSelect_256_AsmOperand(MCInst *MI, int OpNum, SStream *O)
504
205
{
505
205
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_256_AsmOperand,
506
205
             OpNum);
507
205
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
508
205
    int64_t Value =
509
205
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
510
205
    CS_ASSERT((Value >= 0 && Value <= 255) &&
511
205
        "Invalid argument, value must be in range [0,255]");
512
205
    printInt64(O, Value);
513
205
  } else
514
0
    printOperand(MI, OpNum, O);
515
205
}
516
517
static inline void printOffset_16_16_AsmOperand(MCInst *MI, int OpNum,
518
            SStream *O)
519
378
{
520
378
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_16_16_AsmOperand,
521
378
             OpNum);
522
378
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
523
378
    int64_t Value =
524
378
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
525
378
    CS_ASSERT(
526
378
      (Value >= -128 && Value <= 112 && (Value & 0xf) == 0) &&
527
378
      "Invalid argument, value must be in range [-128,112], first 4 bits "
528
378
      "should be zero");
529
378
    printInt64(O, Value);
530
378
  } else {
531
0
    printOperand(MI, OpNum, O);
532
0
  }
533
378
}
534
535
static inline void printOffset_256_8_AsmOperand(MCInst *MI, int OpNum,
536
            SStream *O)
537
1.72k
{
538
1.72k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_8_AsmOperand,
539
1.72k
             OpNum);
540
1.72k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
541
1.72k
    int64_t Value =
542
1.72k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
543
1.72k
    CS_ASSERT(
544
1.72k
      (Value >= -1024 && Value <= 1016 &&
545
1.72k
       (Value & 0x7) == 0) &&
546
1.72k
      "Invalid argument, value must be in range [-1024,1016], first 3 "
547
1.72k
      "bits should be zero");
548
1.72k
    printInt64(O, Value);
549
1.72k
  } else
550
0
    printOperand(MI, OpNum, O);
551
1.72k
}
552
553
static inline void printOffset_256_16_AsmOperand(MCInst *MI, int OpNum,
554
             SStream *O)
555
1.21k
{
556
1.21k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_16_AsmOperand,
557
1.21k
             OpNum);
558
1.21k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
559
1.21k
    int64_t Value =
560
1.21k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
561
1.21k
    CS_ASSERT(
562
1.21k
      (Value >= -2048 && Value <= 2032 &&
563
1.21k
       (Value & 0xf) == 0) &&
564
1.21k
      "Invalid argument, value must be in range [-2048,2032], first 4 "
565
1.21k
      "bits should be zero");
566
1.21k
    printInt64(O, Value);
567
1.21k
  } else {
568
0
    printOperand(MI, OpNum, O);
569
0
  }
570
1.21k
}
571
572
static inline void printOffset_256_4_AsmOperand(MCInst *MI, int OpNum,
573
            SStream *O)
574
215
{
575
215
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_4_AsmOperand,
576
215
             OpNum);
577
215
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
578
215
    int64_t Value =
579
215
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
580
215
    CS_ASSERT(
581
215
      (Value >= -512 && Value <= 508 && (Value & 0x3) == 0) &&
582
215
      "Invalid argument, value must be in range [-512,508], first 2 bits "
583
215
      "should be zero");
584
215
    printInt64(O, Value);
585
215
  } else
586
0
    printOperand(MI, OpNum, O);
587
215
}
588
589
static inline void printOffset_128_2_AsmOperand(MCInst *MI, int OpNum,
590
            SStream *O)
591
209
{
592
209
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_2_AsmOperand,
593
209
             OpNum);
594
209
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
595
209
    int64_t Value =
596
209
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
597
209
    CS_ASSERT(
598
209
      (Value >= 0 && Value <= 254 && (Value & 0x1) == 0) &&
599
209
      "Invalid argument, value must be in range [0,254], first bit should "
600
209
      "be zero");
601
209
    printInt64(O, Value);
602
209
  } else
603
0
    printOperand(MI, OpNum, O);
604
209
}
605
606
static inline void printOffset_128_1_AsmOperand(MCInst *MI, int OpNum,
607
            SStream *O)
608
993
{
609
993
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_1_AsmOperand,
610
993
             OpNum);
611
993
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
612
993
    int64_t Value =
613
993
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
614
993
    CS_ASSERT((Value >= 0 && Value <= 127) &&
615
993
        "Invalid argument, value must be in range [0,127]");
616
993
    printInt64(O, Value);
617
993
  } else
618
0
    printOperand(MI, OpNum, O);
619
993
}
620
621
static inline void printOffset_64_16_AsmOperand(MCInst *MI, int OpNum,
622
            SStream *O)
623
3.02k
{
624
3.02k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_64_16_AsmOperand,
625
3.02k
             OpNum);
626
3.02k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
627
3.02k
    int64_t Value =
628
3.02k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
629
3.02k
    CS_ASSERT(
630
3.02k
      (Value >= -512 && Value <= 496 && (Value & 0xf) == 0) &&
631
3.02k
      "Invalid argument, value must be in range [-512,496], first 4 bits "
632
3.02k
      "should be zero");
633
3.02k
    printInt64(O, Value);
634
3.02k
  } else
635
0
    printOperand(MI, OpNum, O);
636
3.02k
}
637
638
#define IMPL_printImmOperand(N, L, H, S) \
639
  static void printImmOperand_##N(MCInst *MI, int OpNum, SStream *O) \
640
30
  { \
641
30
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
642
30
               OpNum); \
643
30
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
644
30
    if (MCOperand_isImm(MC)) { \
645
30
      int64_t Value = MCOperand_getImm(MC); \
646
30
      CS_ASSERT((Value >= L && Value <= H && \
647
30
           ((Value % S) == 0)) && \
648
30
          "Invalid argument"); \
649
30
      printInt64(O, Value); \
650
30
    } else { \
651
0
      printOperand(MI, OpNum, O); \
652
0
    } \
653
30
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_47_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_14_2
XtensaInstPrinter.c:printImmOperand_minus32_28_4
Line
Count
Source
640
20
  { \
641
20
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
642
20
               OpNum); \
643
20
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
644
20
    if (MCOperand_isImm(MC)) { \
645
20
      int64_t Value = MCOperand_getImm(MC); \
646
20
      CS_ASSERT((Value >= L && Value <= H && \
647
20
           ((Value % S) == 0)) && \
648
20
          "Invalid argument"); \
649
20
      printInt64(O, Value); \
650
20
    } else { \
651
0
      printOperand(MI, OpNum, O); \
652
0
    } \
653
20
  }
XtensaInstPrinter.c:printImmOperand_minus64_56_8
Line
Count
Source
640
10
  { \
641
10
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
642
10
               OpNum); \
643
10
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
644
10
    if (MCOperand_isImm(MC)) { \
645
10
      int64_t Value = MCOperand_getImm(MC); \
646
10
      CS_ASSERT((Value >= L && Value <= H && \
647
10
           ((Value % S) == 0)) && \
648
10
          "Invalid argument"); \
649
10
      printInt64(O, Value); \
650
10
    } else { \
651
0
      printOperand(MI, OpNum, O); \
652
0
    } \
653
10
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_56_8
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_3_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_63_1
654
655
IMPL_printImmOperand(minus64_56_8, -64, 56, 8);
656
IMPL_printImmOperand(minus32_28_4, -32, 28, 4);
657
IMPL_printImmOperand(minus16_47_1, -16, 47, 1);
658
IMPL_printImmOperand(minus16_14_2, -16, 14, 2);
659
IMPL_printImmOperand(0_56_8, 0, 56, 8);
660
IMPL_printImmOperand(0_3_1, 0, 3, 1);
661
IMPL_printImmOperand(0_63_1, 0, 63, 1);
662
663
#include "XtensaGenAsmWriter.inc"
664
665
static void printInst(MCInst *MI, uint64_t Address, const char *Annot,
666
          SStream *O)
667
82.5k
{
668
82.5k
  unsigned Opcode = MCInst_getOpcode(MI);
669
670
82.5k
  switch (Opcode) {
671
1.53k
  case Xtensa_WSR: {
672
    // INTERRUPT mnemonic is read-only, so use INTSET mnemonic instead
673
1.53k
    Register SR = MCOperand_getReg(MCInst_getOperand(MI, (0)));
674
1.53k
    if (SR == Xtensa_INTERRUPT) {
675
84
      Register Reg =
676
84
        MCOperand_getReg(MCInst_getOperand(MI, (1)));
677
84
      SStream_concat1(O, '\t');
678
84
      SStream_concat(O, "%s", "wsr");
679
84
      SStream_concat0(O, "\t");
680
681
84
      printRegName(O, Reg);
682
84
      SStream_concat(O, "%s", ", ");
683
84
      SStream_concat0(O, "intset");
684
84
      ;
685
84
      return;
686
84
    }
687
1.53k
  }
688
82.5k
  }
689
82.5k
  printInstruction(MI, Address, O);
690
82.5k
}
691
692
void Xtensa_LLVM_printInstruction(MCInst *MI, uint64_t Address, SStream *O)
693
82.5k
{
694
82.5k
  printInst(MI, Address, NULL, O);
695
82.5k
}
696
697
const char *Xtensa_LLVM_getRegisterName(unsigned RegNo)
698
17.2k
{
699
17.2k
  return getRegisterName(RegNo);
700
17.2k
}