Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
2.88k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.05k
#define BIT_5(A)  ((A) & 0x00000020)
61
7.34k
#define BIT_6(A)  ((A) & 0x00000040)
62
7.34k
#define BIT_7(A)  ((A) & 0x00000080)
63
19.1k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
719
#define BIT_A(A)  ((A) & 0x00000400)
66
22.2k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
23.2k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.17k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
86.5k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
174k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
11.7k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
19.1k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
7.34k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
7.34k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
16.8k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
27.8k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
16.8k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
16.8k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
7.34k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.76k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
7.34k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.45k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
15.7k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
15.7k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
623k
{
149
623k
  const uint16_t v0 = info->code[addr + 0];
150
623k
  const uint16_t v1 = info->code[addr + 1];
151
623k
  return (v0 << 8) | v1;
152
623k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
275k
{
156
275k
  const uint32_t v0 = info->code[addr + 0];
157
275k
  const uint32_t v1 = info->code[addr + 1];
158
275k
  const uint32_t v2 = info->code[addr + 2];
159
275k
  const uint32_t v3 = info->code[addr + 3];
160
275k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
275k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
111
{
165
111
  const uint64_t v0 = info->code[addr + 0];
166
111
  const uint64_t v1 = info->code[addr + 1];
167
111
  const uint64_t v2 = info->code[addr + 2];
168
111
  const uint64_t v3 = info->code[addr + 3];
169
111
  const uint64_t v4 = info->code[addr + 4];
170
111
  const uint64_t v5 = info->code[addr + 5];
171
111
  const uint64_t v6 = info->code[addr + 6];
172
111
  const uint64_t v7 = info->code[addr + 7];
173
111
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
111
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
624k
{
178
624k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
624k
  if (info->code_len < addr + 2) {
180
889
    return 0xaaaa;
181
889
  }
182
623k
  return m68k_read_disassembler_16(info, addr);
183
624k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
278k
{
187
278k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
278k
  if (info->code_len < addr + 4) {
189
2.81k
    return 0xaaaaaaaa;
190
2.81k
  }
191
275k
  return m68k_read_disassembler_32(info, addr);
192
278k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
116
{
196
116
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
116
  if (info->code_len < addr + 8) {
198
5
    return 0xaaaaaaaaaaaaaaaaLL;
199
5
  }
200
111
  return m68k_read_disassembler_64(info, addr);
201
116
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
60.9k
  do {           \
269
60.9k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
18.0k
      d68000_invalid(info);   \
271
18.0k
      return;       \
272
18.0k
    }          \
273
60.9k
  } while (0)
274
275
18.1k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
606k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
278k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
116
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
18.1k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
344k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
15.4k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
116
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
14.3k
{
302
14.3k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
14.3k
}
304
305
static int make_int_16(int value)
306
5.17k
{
307
5.17k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
5.17k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
19.1k
{
312
19.1k
  uint32_t extension = read_imm_16(info);
313
314
19.1k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
19.1k
  if (EXT_FULL(extension)) {
317
7.34k
    uint32_t preindex;
318
7.34k
    uint32_t postindex;
319
320
7.34k
    op->mem.base_reg = M68K_REG_INVALID;
321
7.34k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
7.34k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
7.34k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
7.34k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
4.71k
      if (is_pc) {
335
492
        op->mem.base_reg = M68K_REG_PC;
336
4.22k
      } else {
337
4.22k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
4.22k
      }
339
4.71k
    }
340
341
7.34k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
5.10k
      if (EXT_INDEX_AR(extension)) {
343
1.78k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
3.31k
      } else {
345
3.31k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
3.31k
      }
347
348
5.10k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
5.10k
      if (EXT_INDEX_SCALE(extension)) {
351
3.48k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.48k
      }
353
5.10k
    }
354
355
7.34k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
7.34k
    postindex = (extension & 7) > 4;
357
358
7.34k
    if (preindex) {
359
3.37k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.97k
    } else if (postindex) {
361
1.88k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.88k
    }
363
364
7.34k
    return;
365
7.34k
  }
366
367
11.7k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
11.7k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
11.7k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.87k
    if (is_pc) {
372
251
      op->mem.base_reg = M68K_REG_PC;
373
251
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.62k
    } else {
375
1.62k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.62k
    }
377
9.89k
  } else {
378
9.89k
    if (is_pc) {
379
1.41k
      op->mem.base_reg = M68K_REG_PC;
380
1.41k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
8.47k
    } else {
382
8.47k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
8.47k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
8.47k
    }
385
386
9.89k
    op->mem.disp = (int8_t)(extension & 0xff);
387
9.89k
  }
388
389
11.7k
  if (EXT_INDEX_SCALE(extension)) {
390
7.47k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
7.47k
  }
392
11.7k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
169k
{
397
  // default to memory
398
399
169k
  op->type = M68K_OP_MEM;
400
401
169k
  switch (instruction & 0x3f) {
402
50.1k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
50.1k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
50.1k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
50.1k
      op->type = M68K_OP_REG;
407
50.1k
      break;
408
409
8.04k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
8.04k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
8.04k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
8.04k
      op->type = M68K_OP_REG;
414
8.04k
      break;
415
416
18.6k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
18.6k
      op->address_mode = M68K_AM_REGI_ADDR;
419
18.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
18.6k
      break;
421
422
19.2k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
19.2k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
19.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
19.2k
      break;
427
428
32.5k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
32.5k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
32.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
32.5k
      break;
433
434
12.9k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
12.9k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
12.9k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
12.9k
      op->mem.disp = (int16_t)read_imm_16(info);
439
12.9k
      break;
440
441
16.8k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
16.8k
      get_with_index_address_mode(info, op, instruction, size, false);
444
16.8k
      break;
445
446
1.68k
    case 0x38:
447
      /* absolute short address */
448
1.68k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.68k
      op->imm = read_imm_16(info);
450
1.68k
      break;
451
452
1.22k
    case 0x39:
453
      /* absolute long address */
454
1.22k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.22k
      op->imm = read_imm_32(info);
456
1.22k
      break;
457
458
2.43k
    case 0x3a:
459
      /* program counter with displacement */
460
2.43k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.43k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.43k
      break;
463
464
2.30k
    case 0x3b:
465
      /* program counter with index */
466
2.30k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.30k
      break;
468
469
2.94k
    case 0x3c:
470
2.94k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.94k
      op->type = M68K_OP_IMM;
472
473
2.94k
      if (size == 1)
474
496
        op->imm = read_imm_8(info) & 0xff;
475
2.44k
      else if (size == 2)
476
1.38k
        op->imm = read_imm_16(info) & 0xffff;
477
1.06k
      else if (size == 4)
478
947
        op->imm = read_imm_32(info);
479
116
      else
480
116
        op->imm = read_imm_64(info);
481
482
2.94k
      break;
483
484
327
    default:
485
327
      break;
486
169k
  }
487
169k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
48.1k
{
491
48.1k
  info->groups[info->groups_count++] = (uint8_t)group;
492
48.1k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
251k
{
496
251k
  cs_m68k* ext;
497
498
251k
  MCInst_setOpcode(info->inst, opcode);
499
500
251k
  ext = &info->extension;
501
502
251k
  ext->op_count = (uint8_t)count;
503
251k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
251k
  ext->op_size.cpu_size = size;
505
506
251k
  return ext;
507
251k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
18.3k
{
511
18.3k
  cs_m68k_op* op0;
512
18.3k
  cs_m68k_op* op1;
513
18.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
18.3k
  op0 = &ext->operands[0];
516
18.3k
  op1 = &ext->operands[1];
517
518
18.3k
  if (isDreg) {
519
18.3k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
18.3k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
18.3k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
18.3k
  get_ea_mode_op(info, op1, info->ir, size);
527
18.3k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
18.3k
{
531
18.3k
  build_re_gen_1(info, true, opcode, size);
532
18.3k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
23.1k
{
536
23.1k
  cs_m68k_op* op0;
537
23.1k
  cs_m68k_op* op1;
538
23.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
23.1k
  op0 = &ext->operands[0];
541
23.1k
  op1 = &ext->operands[1];
542
543
23.1k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
23.1k
  if (isDreg) {
546
23.1k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
23.1k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
23.1k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
23.1k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
4.78k
{
556
4.78k
  cs_m68k_op* op0;
557
4.78k
  cs_m68k_op* op1;
558
4.78k
  cs_m68k_op* op2;
559
4.78k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
4.78k
  op0 = &ext->operands[0];
562
4.78k
  op1 = &ext->operands[1];
563
4.78k
  op2 = &ext->operands[2];
564
565
4.78k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
4.78k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
4.78k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
4.78k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
4.78k
  if (imm > 0) {
572
1.51k
    ext->op_count = 3;
573
1.51k
    op2->type = M68K_OP_IMM;
574
1.51k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.51k
    op2->imm = imm;
576
1.51k
  }
577
4.78k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.53k
{
581
6.53k
  cs_m68k_op* op0;
582
6.53k
  cs_m68k_op* op1;
583
6.53k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.53k
  op0 = &ext->operands[0];
586
6.53k
  op1 = &ext->operands[1];
587
588
6.53k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.53k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.53k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.53k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.53k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
24.2k
{
597
24.2k
  cs_m68k_op* op0;
598
24.2k
  cs_m68k_op* op1;
599
24.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
24.2k
  op0 = &ext->operands[0];
602
24.2k
  op1 = &ext->operands[1];
603
604
24.2k
  op0->type = M68K_OP_IMM;
605
24.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
24.2k
  op0->imm = imm;
607
608
24.2k
  get_ea_mode_op(info, op1, info->ir, size);
609
24.2k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.94k
{
613
7.94k
  cs_m68k_op* op0;
614
7.94k
  cs_m68k_op* op1;
615
7.94k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.94k
  op0 = &ext->operands[0];
618
7.94k
  op1 = &ext->operands[1];
619
620
7.94k
  op0->type = M68K_OP_IMM;
621
7.94k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.94k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.94k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.94k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.94k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
8.15k
{
630
8.15k
  cs_m68k_op* op0;
631
8.15k
  cs_m68k_op* op1;
632
8.15k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
8.15k
  op0 = &ext->operands[0];
635
8.15k
  op1 = &ext->operands[1];
636
637
8.15k
  op0->type = M68K_OP_IMM;
638
8.15k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
8.15k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
8.15k
  get_ea_mode_op(info, op1, info->ir, size);
642
8.15k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
3.82k
{
646
3.82k
  cs_m68k_op* op0;
647
3.82k
  cs_m68k_op* op1;
648
3.82k
  cs_m68k_op* op2;
649
3.82k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
3.82k
  op0 = &ext->operands[0];
652
3.82k
  op1 = &ext->operands[1];
653
3.82k
  op2 = &ext->operands[2];
654
655
3.82k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
3.82k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
3.82k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
3.82k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
3.82k
  if (imm > 0) {
662
1.40k
    ext->op_count = 3;
663
1.40k
    op2->type = M68K_OP_IMM;
664
1.40k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.40k
    op2->imm = imm;
666
1.40k
  }
667
3.82k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
14.9k
{
671
14.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
14.9k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
14.9k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
9.44k
{
677
9.44k
  cs_m68k_op* op0;
678
9.44k
  cs_m68k_op* op1;
679
9.44k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
9.44k
  op0 = &ext->operands[0];
682
9.44k
  op1 = &ext->operands[1];
683
684
9.44k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
9.44k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
9.44k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
9.44k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
23.9k
{
692
23.9k
  cs_m68k_op* op0;
693
23.9k
  cs_m68k_op* op1;
694
23.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
23.9k
  op0 = &ext->operands[0];
697
23.9k
  op1 = &ext->operands[1];
698
699
23.9k
  get_ea_mode_op(info, op0, info->ir, size);
700
23.9k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
23.9k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
992
{
705
992
  cs_m68k_op* op0;
706
992
  cs_m68k_op* op1;
707
992
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
992
  op0 = &ext->operands[0];
710
992
  op1 = &ext->operands[1];
711
712
992
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
992
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
992
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
992
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
992
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.33k
{
721
1.33k
  cs_m68k_op* op0;
722
1.33k
  cs_m68k_op* op1;
723
1.33k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.33k
  op0 = &ext->operands[0];
726
1.33k
  op1 = &ext->operands[1];
727
728
1.33k
  op0->type = M68K_OP_IMM;
729
1.33k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.33k
  op0->imm = imm;
731
732
1.33k
  op1->address_mode = M68K_AM_NONE;
733
1.33k
  op1->reg = reg;
734
1.33k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
16.4k
{
738
16.4k
  cs_m68k_op* op;
739
16.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
16.4k
  op = &ext->operands[0];
742
743
16.4k
  op->type = M68K_OP_BR_DISP;
744
16.4k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
16.4k
  op->br_disp.disp = displacement;
746
16.4k
  op->br_disp.disp_size = size;
747
748
16.4k
  set_insn_group(info, M68K_GRP_JUMP);
749
16.4k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
16.4k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
3.25k
{
754
3.25k
  cs_m68k_op* op;
755
3.25k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
3.25k
  op = &ext->operands[0];
758
759
3.25k
  op->type = M68K_OP_IMM;
760
3.25k
  op->address_mode = M68K_AM_IMMEDIATE;
761
3.25k
  op->imm = immediate;
762
763
3.25k
  set_insn_group(info, M68K_GRP_JUMP);
764
3.25k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
12.2k
{
768
12.2k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
12.2k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
494
{
773
494
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
494
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
955
{
778
955
  cs_m68k_op* op0;
779
955
  cs_m68k_op* op1;
780
955
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
955
  op0 = &ext->operands[0];
783
955
  op1 = &ext->operands[1];
784
785
955
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
955
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
955
  op1->type = M68K_OP_BR_DISP;
789
955
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
955
  op1->br_disp.disp = displacement;
791
955
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
955
  set_insn_group(info, M68K_GRP_JUMP);
794
955
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
955
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
750
{
799
750
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
750
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
362
{
804
362
  cs_m68k_op* op0;
805
362
  cs_m68k_op* op1;
806
362
  cs_m68k_op* op2;
807
362
  uint32_t extension = read_imm_16(info);
808
362
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
362
  op0 = &ext->operands[0];
811
362
  op1 = &ext->operands[1];
812
362
  op2 = &ext->operands[2];
813
814
362
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
362
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
362
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
362
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
362
  get_ea_mode_op(info, op2, info->ir, size);
821
362
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.05k
{
825
2.05k
  uint8_t offset;
826
2.05k
  uint8_t width;
827
2.05k
  cs_m68k_op* op_ea;
828
2.05k
  cs_m68k_op* op1;
829
2.05k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.05k
  uint32_t extension = read_imm_16(info);
831
832
2.05k
  op_ea = &ext->operands[0];
833
2.05k
  op1 = &ext->operands[1];
834
835
2.05k
  if (BIT_B(extension))
836
1.30k
    offset = (extension >> 6) & 7;
837
748
  else
838
748
    offset = (extension >> 6) & 31;
839
840
2.05k
  if (BIT_5(extension))
841
878
    width = extension & 7;
842
1.17k
  else
843
1.17k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.05k
  if (has_d_arg) {
846
1.06k
    ext->op_count = 2;
847
1.06k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.06k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.06k
  }
850
851
2.05k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.05k
  op_ea->mem.bitfield = 1;
854
2.05k
  op_ea->mem.width = width;
855
2.05k
  op_ea->mem.offset = offset;
856
2.05k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
529
{
860
529
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
529
  cs_m68k_op* op;
862
863
529
  op = &ext->operands[0];
864
865
529
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
529
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
529
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
869
{
871
869
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
869
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
7.93k
  for (v >>= 1; v; v >>= 1) {
875
7.07k
    r <<= 1;
876
7.07k
    r |= v & 1;
877
7.07k
    s--;
878
7.07k
  }
879
880
869
  return r <<= s; // shift when v's highest bits are zero
881
869
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
803
{
885
803
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
803
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
4.19k
  for (v >>= 1; v; v >>= 1) {
889
3.39k
    r <<= 1;
890
3.39k
    r |= v & 1;
891
3.39k
    s--;
892
3.39k
  }
893
894
803
  return r <<= s; // shift when v's highest bits are zero
895
803
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
1.76k
{
900
1.76k
  cs_m68k_op* op0;
901
1.76k
  cs_m68k_op* op1;
902
1.76k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
1.76k
  op0 = &ext->operands[0];
905
1.76k
  op1 = &ext->operands[1];
906
907
1.76k
  op0->type = M68K_OP_REG_BITS;
908
1.76k
  op0->register_bits = read_imm_16(info);
909
910
1.76k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
1.76k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
869
    op0->register_bits = reverse_bits(op0->register_bits);
914
1.76k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.69k
{
918
1.69k
  cs_m68k_op* op0;
919
1.69k
  cs_m68k_op* op1;
920
1.69k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.69k
  op0 = &ext->operands[0];
923
1.69k
  op1 = &ext->operands[1];
924
925
1.69k
  op1->type = M68K_OP_REG_BITS;
926
1.69k
  op1->register_bits = read_imm_16(info);
927
928
1.69k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.69k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
40.6k
{
933
40.6k
  cs_m68k_op* op;
934
40.6k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
40.6k
  MCInst_setOpcode(info->inst, opcode);
937
938
40.6k
  op = &ext->operands[0];
939
940
40.6k
  op->type = M68K_OP_IMM;
941
40.6k
  op->address_mode = M68K_AM_IMMEDIATE;
942
40.6k
  op->imm = data;
943
40.6k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
856
{
947
856
  build_imm(info, M68K_INS_ILLEGAL, data);
948
856
}
949
950
static void build_invalid(m68k_info *info, int data)
951
39.8k
{
952
39.8k
  build_imm(info, M68K_INS_INVALID, data);
953
39.8k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.39k
{
957
1.39k
  uint32_t word3;
958
1.39k
  uint32_t extension;
959
1.39k
  cs_m68k_op* op0;
960
1.39k
  cs_m68k_op* op1;
961
1.39k
  cs_m68k_op* op2;
962
1.39k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.39k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.39k
  word3 = peek_imm_32(info) & 0xffff;
967
1.39k
  if (!instruction_is_valid(info, word3))
968
212
    return;
969
970
1.17k
  op0 = &ext->operands[0];
971
1.17k
  op1 = &ext->operands[1];
972
1.17k
  op2 = &ext->operands[2];
973
974
1.17k
  extension = read_imm_32(info);
975
976
1.17k
  op0->address_mode = M68K_AM_NONE;
977
1.17k
  op0->type = M68K_OP_REG_PAIR;
978
1.17k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.17k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.17k
  op1->address_mode = M68K_AM_NONE;
982
1.17k
  op1->type = M68K_OP_REG_PAIR;
983
1.17k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.17k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.17k
  reg_0 = (extension >> 28) & 7;
987
1.17k
  reg_1 = (extension >> 12) & 7;
988
989
1.17k
  op2->address_mode = M68K_AM_NONE;
990
1.17k
  op2->type = M68K_OP_REG_PAIR;
991
1.17k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.17k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.17k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.41k
{
997
1.41k
  cs_m68k_op* op0;
998
1.41k
  cs_m68k_op* op1;
999
1.41k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.41k
  uint32_t extension = read_imm_16(info);
1002
1003
1.41k
  if (BIT_B(extension))
1004
365
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.05k
  else
1006
1.05k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.41k
  op0 = &ext->operands[0];
1009
1.41k
  op1 = &ext->operands[1];
1010
1011
1.41k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.41k
  op1->address_mode = M68K_AM_NONE;
1014
1.41k
  op1->type = M68K_OP_REG;
1015
1.41k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.41k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.41k
{
1020
1.41k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.41k
  int i;
1022
1023
4.25k
  for (i = 0; i < 2; ++i) {
1024
2.83k
    cs_m68k_op* op = &ext->operands[i];
1025
2.83k
    const int d = data[i];
1026
2.83k
    const int m = modes[i];
1027
1028
2.83k
    op->type = M68K_OP_MEM;
1029
1030
2.83k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.75k
      op->address_mode = m;
1032
1.75k
      op->reg = M68K_REG_A0 + d;
1033
1.75k
    } else {
1034
1.07k
      op->address_mode = m;
1035
1.07k
      op->imm = d;
1036
1.07k
    }
1037
2.83k
  }
1038
1.41k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
483
{
1042
483
  cs_m68k_op* op0;
1043
483
  cs_m68k_op* op1;
1044
483
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
483
  op0 = &ext->operands[0];
1047
483
  op1 = &ext->operands[1];
1048
1049
483
  op0->address_mode = M68K_AM_NONE;
1050
483
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
483
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
483
  op1->type = M68K_OP_IMM;
1054
483
  op1->imm = disp;
1055
483
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.38k
{
1059
1.38k
  cs_m68k_op* op0;
1060
1.38k
  cs_m68k_op* op1;
1061
1.38k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.38k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
328
    case 0:
1066
328
      d68000_invalid(info);
1067
328
      return;
1068
      // Line
1069
363
    case 1:
1070
363
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
363
      break;
1072
      // Page
1073
355
    case 2:
1074
355
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
355
      break;
1076
      // All
1077
337
    case 3:
1078
337
      ext->op_count = 1;
1079
337
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
337
      break;
1081
1.38k
  }
1082
1083
1.05k
  op0 = &ext->operands[0];
1084
1.05k
  op1 = &ext->operands[1];
1085
1086
1.05k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.05k
  op0->type = M68K_OP_IMM;
1088
1.05k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.05k
  op1->type = M68K_OP_MEM;
1091
1.05k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.05k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.05k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
361
{
1097
361
  cs_m68k_op* op0;
1098
361
  cs_m68k_op* op1;
1099
361
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
361
  op0 = &ext->operands[0];
1102
361
  op1 = &ext->operands[1];
1103
1104
361
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
361
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
361
  op1->type = M68K_OP_MEM;
1108
361
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
361
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
361
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.23k
{
1114
1.23k
  cs_m68k_op* op0;
1115
1.23k
  cs_m68k_op* op1;
1116
1.23k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.23k
  op0 = &ext->operands[0];
1119
1.23k
  op1 = &ext->operands[1];
1120
1121
1.23k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.23k
  op0->type = M68K_OP_MEM;
1123
1.23k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.23k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.23k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.23k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
901
{
1131
901
  cs_m68k_op* op0;
1132
901
  cs_m68k_op* op1;
1133
901
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
901
  uint32_t extension = read_imm_16(info);
1135
1136
901
  op0 = &ext->operands[0];
1137
901
  op1 = &ext->operands[1];
1138
1139
901
  if (BIT_B(extension)) {
1140
468
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
468
    get_ea_mode_op(info, op1, info->ir, size);
1142
468
  } else {
1143
433
    get_ea_mode_op(info, op0, info->ir, size);
1144
433
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
433
  }
1146
901
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
23.1k
{
1150
23.1k
  build_er_gen_1(info, true, opcode, size);
1151
23.1k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
19.5k
{
1194
19.5k
  build_invalid(info, info->ir);
1195
19.5k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
856
{
1199
856
  build_illegal(info, info->ir);
1200
856
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
10.6k
{
1204
10.6k
  build_invalid(info, info->ir);
1205
10.6k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
9.58k
{
1209
9.58k
  build_invalid(info, info->ir);
1210
9.58k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
326
{
1214
326
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
326
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
212
{
1219
212
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
212
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.08k
{
1224
1.08k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.08k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
1.48k
{
1229
1.48k
  build_er_1(info, M68K_INS_ADD, 2);
1230
1.48k
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
560
{
1234
560
  build_er_1(info, M68K_INS_ADD, 4);
1235
560
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
119
{
1239
119
  build_re_1(info, M68K_INS_ADD, 1);
1240
119
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
340
{
1244
340
  build_re_1(info, M68K_INS_ADD, 2);
1245
340
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
308
{
1249
308
  build_re_1(info, M68K_INS_ADD, 4);
1250
308
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.32k
{
1254
1.32k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.32k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.60k
{
1259
1.60k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.60k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
650
{
1264
650
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
650
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
292
{
1269
292
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
292
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
268
{
1274
268
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
268
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
862
{
1279
862
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
862
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
3.09k
{
1284
3.09k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
3.09k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.06k
{
1289
1.06k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.06k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
271
{
1294
271
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
271
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
224
{
1299
224
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
224
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
359
{
1304
359
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
359
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
278
{
1309
278
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
278
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
368
{
1314
368
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
368
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
243
{
1319
243
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
243
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
704
{
1324
704
  build_er_1(info, M68K_INS_AND, 1);
1325
704
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
562
{
1329
562
  build_er_1(info, M68K_INS_AND, 2);
1330
562
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
366
{
1334
366
  build_er_1(info, M68K_INS_AND, 4);
1335
366
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
469
{
1339
469
  build_re_1(info, M68K_INS_AND, 1);
1340
469
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
516
{
1344
516
  build_re_1(info, M68K_INS_AND, 2);
1345
516
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
312
{
1349
312
  build_re_1(info, M68K_INS_AND, 4);
1350
312
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
957
{
1354
957
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
957
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
306
{
1359
306
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
306
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
395
{
1364
395
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
395
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
75
{
1369
75
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
75
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
542
{
1374
542
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
542
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
884
{
1379
884
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
884
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
358
{
1384
358
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
358
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
318
{
1389
318
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
318
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
361
{
1394
361
  build_r(info, M68K_INS_ASR, 1);
1395
361
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
110
{
1399
110
  build_r(info, M68K_INS_ASR, 2);
1400
110
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
371
{
1404
371
  build_r(info, M68K_INS_ASR, 4);
1405
371
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
365
{
1409
365
  build_ea(info, M68K_INS_ASR, 2);
1410
365
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
351
{
1414
351
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
351
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
266
{
1419
266
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
266
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
342
{
1424
342
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
342
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
493
{
1429
493
  build_r(info, M68K_INS_ASL, 1);
1430
493
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
349
{
1434
349
  build_r(info, M68K_INS_ASL, 2);
1435
349
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
243
{
1439
243
  build_r(info, M68K_INS_ASL, 4);
1440
243
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.10k
{
1444
1.10k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.10k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
11.0k
{
1449
11.0k
  build_bcc(info, 1, make_int_8(info->ir));
1450
11.0k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.00k
{
1454
1.00k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.00k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
527
{
1459
527
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
252
  build_bcc(info, 4, read_imm_32(info));
1461
252
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.18k
{
1465
1.18k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.18k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
85
{
1470
85
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
85
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
707
{
1475
707
  build_re_1(info, M68K_INS_BCLR, 1);
1476
707
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
81
{
1480
81
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
81
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
808
{
1485
808
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
309
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
309
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
472
{
1491
472
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
229
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
229
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
454
{
1498
454
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
387
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
387
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
526
{
1504
526
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
319
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
319
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
754
{
1510
754
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
269
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
269
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
434
{
1516
434
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
220
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
220
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
628
{
1522
628
  cs_m68k* ext = &info->extension;
1523
628
  cs_m68k_op temp;
1524
1525
628
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
254
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
254
  temp = ext->operands[0];
1531
254
  ext->operands[0] = ext->operands[1];
1532
254
  ext->operands[1] = temp;
1533
254
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
206
{
1537
206
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
131
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
131
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
242
{
1543
242
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
242
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.67k
{
1548
2.67k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.67k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
459
{
1553
459
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
459
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
312
{
1558
312
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
81
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
81
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
2.30k
{
1564
2.30k
  build_re_1(info, M68K_INS_BSET, 1);
1565
2.30k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
80
{
1569
80
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
80
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
684
{
1574
684
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
684
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
159
{
1579
159
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
159
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
146
{
1584
146
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
71
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
71
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
5.30k
{
1590
5.30k
  build_re_1(info, M68K_INS_BTST, 4);
1591
5.30k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
82
{
1595
82
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
82
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
70
{
1600
70
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
145
{
1606
145
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
61
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
61
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
679
{
1612
679
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
210
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
210
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
163
{
1618
163
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
91
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
91
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
867
{
1624
867
  build_cas2(info, 2);
1625
867
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
524
{
1629
524
  build_cas2(info, 4);
1630
524
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
492
{
1634
492
  build_er_1(info, M68K_INS_CHK, 2);
1635
492
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.32k
{
1639
1.32k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
890
  build_er_1(info, M68K_INS_CHK, 4);
1641
890
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
1.11k
{
1645
1.11k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
714
  build_chk2_cmp2(info, 1);
1647
714
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
140
{
1651
140
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
69
  build_chk2_cmp2(info, 2);
1653
69
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
1.23k
{
1657
1.23k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
635
  build_chk2_cmp2(info, 4);
1659
635
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.14k
{
1663
1.14k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
806
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
806
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
409
{
1669
409
  build_ea(info, M68K_INS_CLR, 1);
1670
409
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
479
{
1674
479
  build_ea(info, M68K_INS_CLR, 2);
1675
479
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
227
{
1679
227
  build_ea(info, M68K_INS_CLR, 4);
1680
227
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
832
{
1684
832
  build_er_1(info, M68K_INS_CMP, 1);
1685
832
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
724
{
1689
724
  build_er_1(info, M68K_INS_CMP, 2);
1690
724
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.92k
{
1694
1.92k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.92k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
549
{
1699
549
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
549
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
592
{
1704
592
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
592
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
468
{
1709
468
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
468
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
399
{
1714
399
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
327
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
327
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
238
{
1720
238
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
134
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
134
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
299
{
1726
299
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
299
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
321
{
1731
321
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
234
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
234
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
153
{
1737
153
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
87
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
87
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
700
{
1743
700
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
700
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
171
{
1748
171
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
101
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
101
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
193
{
1754
193
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
89
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
89
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
348
{
1760
348
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
348
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
557
{
1765
557
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
557
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
87
{
1770
87
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
87
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
4.26k
{
1775
4.26k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
4.26k
  op->type = M68K_OP_BR_DISP;
1777
4.26k
  op->br_disp.disp = displacement;
1778
4.26k
  op->br_disp.disp_size = size;
1779
4.26k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.19k
{
1783
2.19k
  cs_m68k_op* op0;
1784
2.19k
  cs_m68k* ext;
1785
2.19k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.81k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
352
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
352
    info->pc += 2;
1791
352
    return;
1792
352
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.46k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.46k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.46k
  op0 = &ext->operands[0];
1799
1800
1.46k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.46k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.46k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.46k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
3.27k
{
1808
3.27k
  cs_m68k* ext;
1809
3.27k
  cs_m68k_op* op0;
1810
1811
3.27k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.67k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.67k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.67k
  op0 = &ext->operands[0];
1818
1819
1.67k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.67k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.67k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.67k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.66k
{
1827
1.66k
  cs_m68k* ext;
1828
1.66k
  cs_m68k_op* op0;
1829
1.66k
  cs_m68k_op* op1;
1830
1.66k
  uint32_t ext1, ext2;
1831
1832
1.66k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.13k
  ext1 = read_imm_16(info);
1835
1.13k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.13k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.13k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.13k
  op0 = &ext->operands[0];
1842
1.13k
  op1 = &ext->operands[1];
1843
1844
1.13k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.13k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.13k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.13k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.13k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
983
{
1854
983
  cs_m68k_op* special;
1855
983
  cs_m68k_op* op_ea;
1856
1857
983
  int regsel = (extension >> 10) & 0x7;
1858
983
  int dir = (extension >> 13) & 0x1;
1859
1860
983
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
983
  special = &ext->operands[0];
1863
983
  op_ea = &ext->operands[1];
1864
1865
983
  if (!dir) {
1866
540
    cs_m68k_op* t = special;
1867
540
    special = op_ea;
1868
540
    op_ea = t;
1869
540
  }
1870
1871
983
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
983
  if (regsel & 4)
1874
372
    special->reg = M68K_REG_FPCR;
1875
611
  else if (regsel & 2)
1876
276
    special->reg = M68K_REG_FPSR;
1877
335
  else if (regsel & 1)
1878
73
    special->reg = M68K_REG_FPIAR;
1879
983
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.91k
{
1883
2.91k
  cs_m68k_op* op_reglist;
1884
2.91k
  cs_m68k_op* op_ea;
1885
2.91k
  int dir = (extension >> 13) & 0x1;
1886
2.91k
  int mode = (extension >> 11) & 0x3;
1887
2.91k
  uint32_t reglist = extension & 0xff;
1888
2.91k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.91k
  op_reglist = &ext->operands[0];
1891
2.91k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.91k
  if (!dir) {
1896
814
    cs_m68k_op* t = op_reglist;
1897
814
    op_reglist = op_ea;
1898
814
    op_ea = t;
1899
814
  }
1900
1901
2.91k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.91k
  switch (mode) {
1904
192
    case 1 : // Dynamic list in dn register
1905
192
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
192
      break;
1907
1908
1.26k
    case 0 :
1909
1.26k
      op_reglist->address_mode = M68K_AM_NONE;
1910
1.26k
      op_reglist->type = M68K_OP_REG_BITS;
1911
1.26k
      op_reglist->register_bits = reglist << 16;
1912
1.26k
      break;
1913
1914
803
    case 2 : // Static list
1915
803
      op_reglist->address_mode = M68K_AM_NONE;
1916
803
      op_reglist->type = M68K_OP_REG_BITS;
1917
803
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
803
      break;
1919
2.91k
  }
1920
2.91k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
14.8k
{
1924
14.8k
  cs_m68k *ext;
1925
14.8k
  cs_m68k_op* op0;
1926
14.8k
  cs_m68k_op* op1;
1927
14.8k
  bool supports_single_op;
1928
14.8k
  uint32_t next;
1929
14.8k
  int rm, src, dst, opmode;
1930
1931
1932
14.8k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
13.8k
  supports_single_op = true;
1935
1936
13.8k
  next = read_imm_16(info);
1937
1938
13.8k
  rm = (next >> 14) & 0x1;
1939
13.8k
  src = (next >> 10) & 0x7;
1940
13.8k
  dst = (next >> 7) & 0x7;
1941
13.8k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
13.8k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
205
    cs_m68k_op* op0;
1947
205
    cs_m68k_op* op1;
1948
205
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
205
    op0 = &ext->operands[0];
1951
205
    op1 = &ext->operands[1];
1952
1953
205
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
205
    op0->type = M68K_OP_IMM;
1955
205
    op0->imm = next & 0x3f;
1956
1957
205
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
205
    return;
1960
205
  }
1961
1962
  // deal with extended move stuff
1963
1964
13.6k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
540
    case 0x4: // FMOVEM ea, FPCR
1967
983
    case 0x5: // FMOVEM FPCR, ea
1968
983
      fmove_fpcr(info, next);
1969
983
      return;
1970
1971
    // fmovem list
1972
814
    case 0x6:
1973
2.91k
    case 0x7:
1974
2.91k
      fmovem(info, next);
1975
2.91k
      return;
1976
13.6k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.75k
  if ((next >> 6) & 1)
1981
4.86k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.75k
  switch (opmode) {
1986
880
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
510
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
349
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
98
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
82
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
114
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
134
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
223
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
254
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
86
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
69
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
330
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
110
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
212
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
232
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
86
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
257
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
82
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
106
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
231
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
333
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
226
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
287
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
238
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
265
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
279
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
98
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
165
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
88
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
707
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
198
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
152
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
82
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
75
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
93
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
264
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
1.09k
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
669
    default:
2024
669
      break;
2025
9.75k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.75k
  if ((next >> 6) & 1) {
2032
4.86k
    if ((next >> 2) & 1)
2033
1.77k
      info->inst->Opcode += 2;
2034
3.09k
    else
2035
3.09k
      info->inst->Opcode += 1;
2036
4.86k
  }
2037
2038
9.75k
  ext = &info->extension;
2039
2040
9.75k
  ext->op_count = 2;
2041
9.75k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.75k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.75k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
507
    op0 = &ext->operands[1];
2047
507
    op1 = &ext->operands[0];
2048
9.24k
  } else {
2049
9.24k
    op0 = &ext->operands[0];
2050
9.24k
    op1 = &ext->operands[1];
2051
9.24k
  }
2052
2053
9.75k
  if (rm == 0 && supports_single_op && src == dst) {
2054
740
    ext->op_count = 1;
2055
740
    op0->reg = M68K_REG_FP0 + dst;
2056
740
    return;
2057
740
  }
2058
2059
9.01k
  if (rm == 1) {
2060
4.92k
    switch (src) {
2061
781
      case 0x00 :
2062
781
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
781
        get_ea_mode_op(info, op0, info->ir, 4);
2064
781
        break;
2065
2066
263
      case 0x06 :
2067
263
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
263
        get_ea_mode_op(info, op0, info->ir, 1);
2069
263
        break;
2070
2071
983
      case 0x04 :
2072
983
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
983
        get_ea_mode_op(info, op0, info->ir, 2);
2074
983
        break;
2075
2076
1.55k
      case 0x01 :
2077
1.55k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.55k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.55k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.55k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.55k
        break;
2082
2083
553
      case 0x05:
2084
553
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
553
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
553
        get_ea_mode_op(info, op0, info->ir, 8);
2087
553
        op0->type = M68K_OP_FP_DOUBLE;
2088
553
        break;
2089
2090
784
      default :
2091
784
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
784
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
784
        break;
2094
4.92k
    }
2095
4.92k
  } else {
2096
4.09k
    op0->reg = M68K_REG_FP0 + src;
2097
4.09k
  }
2098
2099
9.01k
  op1->reg = M68K_REG_FP0 + dst;
2100
9.01k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.07k
{
2104
1.07k
  cs_m68k* ext;
2105
1.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
601
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
601
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
601
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.02k
{
2113
1.02k
  cs_m68k* ext;
2114
2115
1.02k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
707
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
707
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
707
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.15k
{
2123
1.15k
  cs_m68k* ext;
2124
2125
1.15k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
701
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
701
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
701
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
701
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
554
{
2136
554
  uint32_t extension1;
2137
554
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
337
  extension1 = read_imm_16(info);
2140
2141
337
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
337
  info->inst->Opcode += (extension1 & 0x2f);
2145
337
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
385
{
2149
385
  uint32_t extension1, extension2;
2150
385
  cs_m68k_op* op0;
2151
385
  cs_m68k* ext;
2152
2153
385
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
159
  extension1 = read_imm_16(info);
2156
159
  extension2 = read_imm_16(info);
2157
2158
159
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
159
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
159
  op0 = &ext->operands[0];
2164
2165
159
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
159
  op0->type = M68K_OP_IMM;
2167
159
  op0->imm = extension2;
2168
159
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
385
{
2172
385
  uint32_t extension1, extension2;
2173
385
  cs_m68k* ext;
2174
385
  cs_m68k_op* op0;
2175
2176
385
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
110
  extension1 = read_imm_16(info);
2179
110
  extension2 = read_imm_32(info);
2180
2181
110
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
110
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
110
  op0 = &ext->operands[0];
2187
2188
110
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
110
  op0->type = M68K_OP_IMM;
2190
110
  op0->imm = extension2;
2191
110
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
918
{
2195
918
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
577
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
577
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
205
{
2201
205
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
205
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
750
{
2206
750
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
750
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
889
{
2211
889
  build_er_1(info, M68K_INS_DIVS, 2);
2212
889
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.04k
{
2216
1.04k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.04k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
708
{
2221
708
  uint32_t extension, insn_signed;
2222
708
  cs_m68k* ext;
2223
708
  cs_m68k_op* op0;
2224
708
  cs_m68k_op* op1;
2225
708
  uint32_t reg_0, reg_1;
2226
2227
708
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
475
  extension = read_imm_16(info);
2230
475
  insn_signed = 0;
2231
2232
475
  if (BIT_B((extension)))
2233
69
    insn_signed = 1;
2234
2235
475
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
475
  op0 = &ext->operands[0];
2238
475
  op1 = &ext->operands[1];
2239
2240
475
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
475
  reg_0 = extension & 7;
2243
475
  reg_1 = (extension >> 12) & 7;
2244
2245
475
  op1->address_mode = M68K_AM_NONE;
2246
475
  op1->type = M68K_OP_REG_PAIR;
2247
475
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
475
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
475
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
400
    op1->type = M68K_OP_REG;
2252
400
    op1->reg = M68K_REG_D0 + reg_1;
2253
400
  }
2254
475
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
425
{
2258
425
  build_re_1(info, M68K_INS_EOR, 1);
2259
425
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
317
{
2263
317
  build_re_1(info, M68K_INS_EOR, 2);
2264
317
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.00k
{
2268
1.00k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.00k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
247
{
2273
247
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
247
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
240
{
2278
240
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
240
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
434
{
2283
434
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
434
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
69
{
2288
69
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
69
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
79
{
2293
79
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
79
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
217
{
2298
217
  build_r(info, M68K_INS_EXG, 4);
2299
217
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
375
{
2303
375
  cs_m68k_op* op0;
2304
375
  cs_m68k_op* op1;
2305
375
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
375
  op0 = &ext->operands[0];
2308
375
  op1 = &ext->operands[1];
2309
2310
375
  op0->address_mode = M68K_AM_NONE;
2311
375
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
375
  op1->address_mode = M68K_AM_NONE;
2314
375
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
375
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
306
{
2319
306
  cs_m68k_op* op0;
2320
306
  cs_m68k_op* op1;
2321
306
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
306
  op0 = &ext->operands[0];
2324
306
  op1 = &ext->operands[1];
2325
2326
306
  op0->address_mode = M68K_AM_NONE;
2327
306
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
306
  op1->address_mode = M68K_AM_NONE;
2330
306
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
306
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
237
{
2335
237
  build_d(info, M68K_INS_EXT, 2);
2336
237
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
81
{
2340
81
  build_d(info, M68K_INS_EXT, 4);
2341
81
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
191
{
2345
191
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
106
  build_d(info, M68K_INS_EXTB, 4);
2347
106
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
436
{
2351
436
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
436
  set_insn_group(info, M68K_GRP_JUMP);
2353
436
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
436
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
240
{
2358
240
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
240
  set_insn_group(info, M68K_GRP_JUMP);
2360
240
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
240
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
980
{
2365
980
  build_ea_a(info, M68K_INS_LEA, 4);
2366
980
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
89
{
2370
89
  build_link(info, read_imm_16(info), 2);
2371
89
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
489
{
2375
489
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
394
  build_link(info, read_imm_32(info), 4);
2377
394
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
382
{
2381
382
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
382
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
91
{
2386
91
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
91
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
377
{
2391
377
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
377
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
121
{
2396
121
  build_r(info, M68K_INS_LSR, 1);
2397
121
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
92
{
2401
92
  build_r(info, M68K_INS_LSR, 2);
2402
92
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
224
{
2406
224
  build_r(info, M68K_INS_LSR, 4);
2407
224
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
753
{
2411
753
  build_ea(info, M68K_INS_LSR, 2);
2412
753
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
348
{
2416
348
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
348
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
590
{
2421
590
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
590
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
95
{
2426
95
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
95
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
326
{
2431
326
  build_r(info, M68K_INS_LSL, 1);
2432
326
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
501
{
2436
501
  build_r(info, M68K_INS_LSL, 2);
2437
501
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
429
{
2441
429
  build_r(info, M68K_INS_LSL, 4);
2442
429
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
265
{
2446
265
  build_ea(info, M68K_INS_LSL, 2);
2447
265
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
8.73k
{
2451
8.73k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
8.73k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.85k
{
2456
5.85k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.85k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
9.39k
{
2461
9.39k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
9.39k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.13k
{
2466
1.13k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.13k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.63k
{
2471
1.63k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.63k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
409
{
2476
409
  cs_m68k_op* op0;
2477
409
  cs_m68k_op* op1;
2478
409
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
409
  op0 = &ext->operands[0];
2481
409
  op1 = &ext->operands[1];
2482
2483
409
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
409
  op1->address_mode = M68K_AM_NONE;
2486
409
  op1->reg = M68K_REG_CCR;
2487
409
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
430
{
2491
430
  cs_m68k_op* op0;
2492
430
  cs_m68k_op* op1;
2493
430
  cs_m68k* ext;
2494
2495
430
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
233
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
233
  op0 = &ext->operands[0];
2500
233
  op1 = &ext->operands[1];
2501
2502
233
  op0->address_mode = M68K_AM_NONE;
2503
233
  op0->reg = M68K_REG_CCR;
2504
2505
233
  get_ea_mode_op(info, op1, info->ir, 1);
2506
233
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
637
{
2510
637
  cs_m68k_op* op0;
2511
637
  cs_m68k_op* op1;
2512
637
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
637
  op0 = &ext->operands[0];
2515
637
  op1 = &ext->operands[1];
2516
2517
637
  op0->address_mode = M68K_AM_NONE;
2518
637
  op0->reg = M68K_REG_SR;
2519
2520
637
  get_ea_mode_op(info, op1, info->ir, 2);
2521
637
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
403
{
2525
403
  cs_m68k_op* op0;
2526
403
  cs_m68k_op* op1;
2527
403
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
403
  op0 = &ext->operands[0];
2530
403
  op1 = &ext->operands[1];
2531
2532
403
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
403
  op1->address_mode = M68K_AM_NONE;
2535
403
  op1->reg = M68K_REG_SR;
2536
403
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
448
{
2540
448
  cs_m68k_op* op0;
2541
448
  cs_m68k_op* op1;
2542
448
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
448
  op0 = &ext->operands[0];
2545
448
  op1 = &ext->operands[1];
2546
2547
448
  op0->address_mode = M68K_AM_NONE;
2548
448
  op0->reg = M68K_REG_USP;
2549
2550
448
  op1->address_mode = M68K_AM_NONE;
2551
448
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
448
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
231
{
2556
231
  cs_m68k_op* op0;
2557
231
  cs_m68k_op* op1;
2558
231
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
231
  op0 = &ext->operands[0];
2561
231
  op1 = &ext->operands[1];
2562
2563
231
  op0->address_mode = M68K_AM_NONE;
2564
231
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
231
  op1->address_mode = M68K_AM_NONE;
2567
231
  op1->reg = M68K_REG_USP;
2568
231
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.10k
{
2572
3.10k
  uint32_t extension;
2573
3.10k
  m68k_reg reg;
2574
3.10k
  cs_m68k* ext;
2575
3.10k
  cs_m68k_op* op0;
2576
3.10k
  cs_m68k_op* op1;
2577
2578
2579
3.10k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
2.88k
  extension = read_imm_16(info);
2582
2.88k
  reg = M68K_REG_INVALID;
2583
2584
2.88k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
2.88k
  op0 = &ext->operands[0];
2587
2.88k
  op1 = &ext->operands[1];
2588
2589
2.88k
  switch (extension & 0xfff) {
2590
260
    case 0x000: reg = M68K_REG_SFC; break;
2591
90
    case 0x001: reg = M68K_REG_DFC; break;
2592
71
    case 0x800: reg = M68K_REG_USP; break;
2593
214
    case 0x801: reg = M68K_REG_VBR; break;
2594
70
    case 0x002: reg = M68K_REG_CACR; break;
2595
74
    case 0x802: reg = M68K_REG_CAAR; break;
2596
130
    case 0x803: reg = M68K_REG_MSP; break;
2597
174
    case 0x804: reg = M68K_REG_ISP; break;
2598
82
    case 0x003: reg = M68K_REG_TC; break;
2599
309
    case 0x004: reg = M68K_REG_ITT0; break;
2600
237
    case 0x005: reg = M68K_REG_ITT1; break;
2601
230
    case 0x006: reg = M68K_REG_DTT0; break;
2602
261
    case 0x007: reg = M68K_REG_DTT1; break;
2603
81
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
98
    case 0x806: reg = M68K_REG_URP; break;
2605
66
    case 0x807: reg = M68K_REG_SRP; break;
2606
2.88k
  }
2607
2608
2.88k
  if (BIT_0(info->ir)) {
2609
476
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
476
    op1->reg = reg;
2611
2.40k
  } else {
2612
2.40k
    op0->reg = reg;
2613
2.40k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.40k
  }
2615
2.88k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
724
{
2619
724
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
724
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
145
{
2624
145
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
145
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
704
{
2629
704
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
704
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
988
{
2634
988
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
988
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
506
{
2639
506
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
506
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
393
{
2644
393
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
393
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
259
{
2649
259
  build_movep_re(info, 2);
2650
259
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
102
{
2654
102
  build_movep_re(info, 4);
2655
102
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
791
{
2659
791
  build_movep_er(info, 2);
2660
791
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
445
{
2664
445
  build_movep_er(info, 4);
2665
445
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
581
{
2669
581
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
374
  build_moves(info, 1);
2671
374
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
158
{
2675
  //uint32_t extension;
2676
158
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
89
  build_moves(info, 2);
2678
89
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
719
{
2682
719
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
438
  build_moves(info, 4);
2684
438
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
6.99k
{
2688
6.99k
  cs_m68k_op* op0;
2689
6.99k
  cs_m68k_op* op1;
2690
2691
6.99k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
6.99k
  op0 = &ext->operands[0];
2694
6.99k
  op1 = &ext->operands[1];
2695
2696
6.99k
  op0->type = M68K_OP_IMM;
2697
6.99k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
6.99k
  op0->imm = (info->ir & 0xff);
2699
2700
6.99k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
6.99k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
6.99k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
414
{
2706
414
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
414
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
414
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
340
  build_move16(info, data, modes);
2712
340
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
590
{
2716
590
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
590
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
590
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
329
  build_move16(info, data, modes);
2722
329
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
545
{
2726
545
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
545
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
545
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
316
  build_move16(info, data, modes);
2732
316
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
158
{
2736
158
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
158
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
158
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
85
  build_move16(info, data, modes);
2742
85
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
432
{
2746
432
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
432
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
432
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
347
  build_move16(info, data, modes);
2752
347
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.27k
{
2756
1.27k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.27k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.14k
{
2761
1.14k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.14k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
679
{
2766
679
  uint32_t extension, insn_signed;
2767
679
  cs_m68k* ext;
2768
679
  cs_m68k_op* op0;
2769
679
  cs_m68k_op* op1;
2770
679
  uint32_t reg_0, reg_1;
2771
2772
679
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
496
  extension = read_imm_16(info);
2775
496
  insn_signed = 0;
2776
2777
496
  if (BIT_B((extension)))
2778
305
    insn_signed = 1;
2779
2780
496
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
496
  op0 = &ext->operands[0];
2783
496
  op1 = &ext->operands[1];
2784
2785
496
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
496
  reg_0 = extension & 7;
2788
496
  reg_1 = (extension >> 12) & 7;
2789
2790
496
  op1->address_mode = M68K_AM_NONE;
2791
496
  op1->type = M68K_OP_REG_PAIR;
2792
496
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
496
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
496
  if (!BIT_A(extension)) {
2796
225
    op1->type = M68K_OP_REG;
2797
225
    op1->reg = M68K_REG_D0 + reg_1;
2798
225
  }
2799
496
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
818
{
2803
818
  build_ea(info, M68K_INS_NBCD, 1);
2804
818
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
294
{
2808
294
  build_ea(info, M68K_INS_NEG, 1);
2809
294
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
483
{
2813
483
  build_ea(info, M68K_INS_NEG, 2);
2814
483
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
235
{
2818
235
  build_ea(info, M68K_INS_NEG, 4);
2819
235
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
702
{
2823
702
  build_ea(info, M68K_INS_NEGX, 1);
2824
702
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
399
{
2828
399
  build_ea(info, M68K_INS_NEGX, 2);
2829
399
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
325
{
2833
325
  build_ea(info, M68K_INS_NEGX, 4);
2834
325
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
40
{
2838
40
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
40
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
273
{
2843
273
  build_ea(info, M68K_INS_NOT, 1);
2844
273
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
524
{
2848
524
  build_ea(info, M68K_INS_NOT, 2);
2849
524
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
261
{
2853
261
  build_ea(info, M68K_INS_NOT, 4);
2854
261
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
2.34k
{
2858
2.34k
  build_er_1(info, M68K_INS_OR, 1);
2859
2.34k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
566
{
2863
566
  build_er_1(info, M68K_INS_OR, 2);
2864
566
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.57k
{
2868
1.57k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.57k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
1.05k
{
2873
1.05k
  build_re_1(info, M68K_INS_OR, 1);
2874
1.05k
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
524
{
2878
524
  build_re_1(info, M68K_INS_OR, 2);
2879
524
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.14k
{
2883
1.14k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.14k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
13.6k
{
2888
13.6k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
13.6k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.45k
{
2893
1.45k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.45k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.23k
{
2898
1.23k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.23k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
229
{
2903
229
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
229
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
339
{
2908
339
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
339
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
631
{
2913
631
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
381
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
381
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
511
{
2919
511
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
368
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
368
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
292
{
2925
292
  build_ea(info, M68K_INS_PEA, 4);
2926
292
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
80
{
2930
80
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
80
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
94
{
2935
94
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
94
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
114
{
2940
114
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
114
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
529
{
2945
529
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
529
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
243
{
2950
243
  build_r(info, M68K_INS_ROR, 1);
2951
243
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
221
{
2955
221
  build_r(info, M68K_INS_ROR, 2);
2956
221
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
238
{
2960
238
  build_r(info, M68K_INS_ROR, 4);
2961
238
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
401
{
2965
401
  build_ea(info, M68K_INS_ROR, 2);
2966
401
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
251
{
2970
251
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
251
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
623
{
2975
623
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
623
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
315
{
2980
315
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
315
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
421
{
2985
421
  build_r(info, M68K_INS_ROL, 1);
2986
421
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
353
{
2990
353
  build_r(info, M68K_INS_ROL, 2);
2991
353
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
353
{
2995
353
  build_r(info, M68K_INS_ROL, 4);
2996
353
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
902
{
3000
902
  build_ea(info, M68K_INS_ROL, 2);
3001
902
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
133
{
3005
133
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
133
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
112
{
3010
112
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
112
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
307
{
3015
307
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
307
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
291
{
3020
291
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
291
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
118
{
3025
118
  build_r(info, M68K_INS_ROXR, 2);
3026
118
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
291
{
3030
291
  build_r(info, M68K_INS_ROXR, 4);
3031
291
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
342
{
3035
342
  build_ea(info, M68K_INS_ROXR, 2);
3036
342
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
403
{
3040
403
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
403
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
100
{
3045
100
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
100
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
268
{
3050
268
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
268
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
109
{
3055
109
  build_r(info, M68K_INS_ROXL, 1);
3056
109
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
174
{
3060
174
  build_r(info, M68K_INS_ROXL, 2);
3061
174
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
173
{
3065
173
  build_r(info, M68K_INS_ROXL, 4);
3066
173
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
246
{
3070
246
  build_ea(info, M68K_INS_ROXL, 2);
3071
246
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
462
{
3075
462
  set_insn_group(info, M68K_GRP_RET);
3076
462
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
264
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
264
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
76
{
3082
76
  set_insn_group(info, M68K_GRP_IRET);
3083
76
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
76
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
306
{
3088
306
  cs_m68k* ext;
3089
306
  cs_m68k_op* op;
3090
3091
306
  set_insn_group(info, M68K_GRP_RET);
3092
3093
306
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
68
{
3112
68
  set_insn_group(info, M68K_GRP_RET);
3113
68
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
68
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
78
{
3118
78
  set_insn_group(info, M68K_GRP_RET);
3119
78
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
78
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
540
{
3124
540
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
540
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
428
{
3129
428
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
428
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.46k
{
3134
1.46k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.46k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.46k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
71
{
3140
71
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
71
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.83k
{
3145
1.83k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.83k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
949
{
3150
949
  build_er_1(info, M68K_INS_SUB, 2);
3151
949
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
1.91k
{
3155
1.91k
  build_er_1(info, M68K_INS_SUB, 4);
3156
1.91k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
349
{
3160
349
  build_re_1(info, M68K_INS_SUB, 1);
3161
349
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
745
{
3165
745
  build_re_1(info, M68K_INS_SUB, 2);
3166
745
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.24k
{
3170
1.24k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.24k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
655
{
3175
655
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
655
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
976
{
3180
976
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
976
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
527
{
3185
527
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
527
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
322
{
3190
322
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
322
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
548
{
3195
548
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
548
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
779
{
3200
779
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
779
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.74k
{
3205
1.74k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.74k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
614
{
3210
614
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
614
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
565
{
3215
565
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
565
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
284
{
3220
284
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
284
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
358
{
3225
358
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
358
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
338
{
3230
338
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
338
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
501
{
3235
501
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
501
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
104
{
3240
104
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
104
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
105
{
3245
105
  build_d(info, M68K_INS_SWAP, 0);
3246
105
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
385
{
3250
385
  build_ea(info, M68K_INS_TAS, 1);
3251
385
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
2.12k
{
3255
2.12k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
2.12k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
496
{
3260
496
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
280
  build_trap(info, 0, 0);
3262
3263
280
  info->extension.op_count = 0;
3264
280
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
344
{
3268
344
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
132
  build_trap(info, 2, read_imm_16(info));
3270
132
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
156
{
3274
156
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
82
  build_trap(info, 4, read_imm_32(info));
3276
82
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
73
{
3280
73
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
73
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
387
{
3285
387
  build_ea(info, M68K_INS_TST, 1);
3286
387
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
506
{
3290
506
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
276
  build_ea(info, M68K_INS_TST, 1);
3292
276
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
381
{
3296
381
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
296
  build_ea(info, M68K_INS_TST, 1);
3298
296
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
335
{
3302
335
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
69
  build_ea(info, M68K_INS_TST, 1);
3304
69
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
544
{
3308
544
  build_ea(info, M68K_INS_TST, 2);
3309
544
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.82k
{
3313
1.82k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.46k
  build_ea(info, M68K_INS_TST, 2);
3315
1.46k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
466
{
3319
466
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
236
  build_ea(info, M68K_INS_TST, 2);
3321
236
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
153
{
3325
153
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
81
  build_ea(info, M68K_INS_TST, 2);
3327
81
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
144
{
3331
144
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
75
  build_ea(info, M68K_INS_TST, 2);
3333
75
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
137
{
3337
137
  build_ea(info, M68K_INS_TST, 4);
3338
137
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
210
{
3342
210
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
101
  build_ea(info, M68K_INS_TST, 4);
3344
101
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
332
{
3348
332
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
256
  build_ea(info, M68K_INS_TST, 4);
3350
256
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
357
{
3354
357
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
283
  build_ea(info, M68K_INS_TST, 4);
3356
283
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
311
{
3360
311
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
242
  build_ea(info, M68K_INS_TST, 4);
3362
242
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
177
{
3366
177
  cs_m68k_op* op;
3367
177
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
177
  op = &ext->operands[0];
3370
3371
177
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
177
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
177
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
2.16k
{
3377
2.16k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.48k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.48k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.44k
{
3383
1.44k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
983
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
983
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
262k
{
3392
262k
  const unsigned int instruction = info->ir;
3393
262k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
262k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
262k
    (i->instruction == d68000_invalid) ) {
3397
1.15k
    d68000_invalid(info);
3398
1.15k
    return 0;
3399
1.15k
  }
3400
3401
261k
  return 1;
3402
262k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
335k
{
3406
335k
  uint8_t i;
3407
3408
508k
  for (i = 0; i < count; ++i) {
3409
180k
    if (regs[i] == (uint16_t)reg)
3410
7.17k
      return 1;
3411
180k
  }
3412
3413
327k
  return 0;
3414
335k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
356k
{
3418
356k
  if (reg == M68K_REG_INVALID)
3419
21.5k
    return;
3420
3421
335k
  if (write)
3422
202k
  {
3423
202k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
4.56k
      return;
3425
3426
198k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
198k
    info->regs_write_count++;
3428
198k
  }
3429
132k
  else
3430
132k
  {
3431
132k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.61k
      return;
3433
3434
129k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
129k
    info->regs_read_count++;
3436
129k
  }
3437
335k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
111k
{
3441
111k
  switch (op->address_mode) {
3442
1.15k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.15k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.15k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.15k
      break;
3446
3447
19.4k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
51.9k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
51.9k
      add_reg_to_rw_list(info, op->reg, 1);
3450
51.9k
      break;
3451
3452
18.5k
    case M68K_AM_REGI_ADDR:
3453
33.0k
    case M68K_AM_REGI_ADDR_DISP:
3454
33.0k
      add_reg_to_rw_list(info, op->reg, 0);
3455
33.0k
      break;
3456
3457
8.47k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
12.1k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
13.9k
    case M68K_AM_MEMI_POST_INDEX:
3460
16.9k
    case M68K_AM_MEMI_PRE_INDEX:
3461
18.3k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
18.5k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
19.0k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
19.1k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
19.1k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
19.1k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
19.1k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
6.73k
    default:
3471
6.73k
      break;
3472
111k
  }
3473
111k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
16.5k
{
3477
16.5k
  int i;
3478
3479
149k
  for (i = 0; i < 8; ++i) {
3480
132k
    if (bits & (1 << i)) {
3481
30.6k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
30.6k
    }
3483
132k
  }
3484
16.5k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.52k
{
3488
5.52k
  uint32_t bits = op->register_bits;
3489
5.52k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.52k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.52k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.52k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
437k
{
3496
437k
  switch ((int)op->type) {
3497
193k
    case M68K_OP_REG:
3498
193k
      add_reg_to_rw_list(info, op->reg, write);
3499
193k
      break;
3500
3501
111k
    case M68K_OP_MEM:
3502
111k
      update_am_reg_list(info, op, write);
3503
111k
      break;
3504
3505
5.52k
    case M68K_OP_REG_BITS:
3506
5.52k
      update_reg_list_regbits(info, op, write);
3507
5.52k
      break;
3508
3509
3.88k
    case M68K_OP_REG_PAIR:
3510
3.88k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.88k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.88k
      break;
3513
437k
  }
3514
437k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
260k
{
3518
260k
  int i;
3519
3520
260k
  if (!info->extension.op_count)
3521
1.38k
    return;
3522
3523
258k
  if (info->extension.op_count == 1) {
3524
84.3k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
174k
  } else {
3526
    // first operand is always read
3527
174k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
353k
    for (i = 1; i < info->extension.op_count; ++i)
3531
178k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
174k
  }
3533
258k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
261k
{
3537
261k
  info->inst = inst;
3538
261k
  info->pc = pc;
3539
261k
  info->ir = 0;
3540
261k
  info->type = cpu_type;
3541
261k
  info->address_mask = 0xffffffff;
3542
3543
261k
  switch(info->type) {
3544
86.5k
    case M68K_CPU_TYPE_68000:
3545
86.5k
      info->type = TYPE_68000;
3546
86.5k
      info->address_mask = 0x00ffffff;
3547
86.5k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
174k
    case M68K_CPU_TYPE_68040:
3565
174k
      info->type = TYPE_68040;
3566
174k
      info->address_mask = 0xffffffff;
3567
174k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
261k
  }
3572
261k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
261k
{
3581
261k
  MCInst *inst = info->inst;
3582
261k
  cs_m68k* ext = &info->extension;
3583
261k
  int i;
3584
261k
  unsigned int size;
3585
3586
261k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
261k
  memset(ext, 0, sizeof(cs_m68k));
3589
261k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.30M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.04M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
261k
  info->ir = peek_imm_16(info);
3595
261k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
260k
    info->ir = read_imm_16(info);
3597
260k
    g_instruction_table[info->ir].instruction(info);
3598
260k
  }
3599
3600
261k
  size = info->pc - (unsigned int)pc;
3601
261k
  info->pc = (unsigned int)pc;
3602
3603
261k
  return size;
3604
261k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
262k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
262k
  int s;
3612
262k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
262k
  cs_struct* handle = instr->csh;
3614
262k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
262k
  if (code_len < 2) {
3619
901
    *size = 0;
3620
901
    return false;
3621
901
  }
3622
3623
261k
  if (instr->flat_insn->detail) {
3624
261k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
261k
  }
3626
3627
261k
  info->groups_count = 0;
3628
261k
  info->regs_read_count = 0;
3629
261k
  info->regs_write_count = 0;
3630
261k
  info->code = code;
3631
261k
  info->code_len = code_len;
3632
261k
  info->baseAddress = address;
3633
3634
261k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
261k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
261k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
261k
  if (handle->mode & CS_MODE_M68K_040)
3641
174k
    cpu_type = M68K_CPU_TYPE_68040;
3642
261k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
261k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
261k
  s = m68k_disassemble(info, address);
3647
3648
261k
  if (s == 0) {
3649
946
    *size = 2;
3650
946
    return false;
3651
946
  }
3652
3653
260k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
260k
  if (s > (int)code_len)
3662
1.01k
    *size = (uint16_t)code_len;
3663
259k
  else
3664
259k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
261k
}
3668