Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/RISCV/RISCVGenAsmWriter.inc
Line
Count
Source
1
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
|*                                                                            *|
3
|* Assembly Writer Source Fragment                                            *|
4
|*                                                                            *|
5
|* Automatically generated file, do not edit!                                 *|
6
|*                                                                            *|
7
\*===----------------------------------------------------------------------===*/
8
9
/* Capstone Disassembly Engine */
10
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
12
#include <stdio.h>  // debug
13
#include <capstone/platform.h>
14
#include <assert.h>
15
16
17
/// printInstruction - This method is automatically generated by tablegen
18
/// from the instruction set description.
19
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
20
84.9k
{
21
84.9k
#ifndef CAPSTONE_DIET
22
84.9k
  static const char AsmStrs[] = {
23
84.9k
  /* 0 */ 'l', 'l', 'a', 9, 0,
24
84.9k
  /* 5 */ 's', 'f', 'e', 'n', 'c', 'e', '.', 'v', 'm', 'a', 9, 0,
25
84.9k
  /* 17 */ 's', 'r', 'a', 9, 0,
26
84.9k
  /* 22 */ 'l', 'b', 9, 0,
27
84.9k
  /* 26 */ 's', 'b', 9, 0,
28
84.9k
  /* 30 */ 'c', '.', 's', 'u', 'b', 9, 0,
29
84.9k
  /* 37 */ 'a', 'u', 'i', 'p', 'c', 9, 0,
30
84.9k
  /* 44 */ 'c', 's', 'r', 'r', 'c', 9, 0,
31
84.9k
  /* 51 */ 'f', 's', 'u', 'b', '.', 'd', 9, 0,
32
84.9k
  /* 59 */ 'f', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
33
84.9k
  /* 68 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
34
84.9k
  /* 78 */ 's', 'c', '.', 'd', 9, 0,
35
84.9k
  /* 84 */ 'f', 'a', 'd', 'd', '.', 'd', 9, 0,
36
84.9k
  /* 92 */ 'f', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
37
84.9k
  /* 101 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
38
84.9k
  /* 111 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', 9, 0,
39
84.9k
  /* 121 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', 9, 0,
40
84.9k
  /* 131 */ 'f', 'l', 'e', '.', 'd', 9, 0,
41
84.9k
  /* 138 */ 'f', 's', 'g', 'n', 'j', '.', 'd', 9, 0,
42
84.9k
  /* 147 */ 'f', 'c', 'v', 't', '.', 'l', '.', 'd', 9, 0,
43
84.9k
  /* 157 */ 'f', 'm', 'u', 'l', '.', 'd', 9, 0,
44
84.9k
  /* 165 */ 'f', 'm', 'i', 'n', '.', 'd', 9, 0,
45
84.9k
  /* 173 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', 9, 0,
46
84.9k
  /* 183 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 'd', 9, 0,
47
84.9k
  /* 193 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', 9, 0,
48
84.9k
  /* 204 */ 'f', 'e', 'q', '.', 'd', 9, 0,
49
84.9k
  /* 211 */ 'l', 'r', '.', 'd', 9, 0,
50
84.9k
  /* 217 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', 9, 0,
51
84.9k
  /* 226 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', 9, 0,
52
84.9k
  /* 236 */ 'f', 'c', 'v', 't', '.', 's', '.', 'd', 9, 0,
53
84.9k
  /* 246 */ 'f', 'c', 'l', 'a', 's', 's', '.', 'd', 9, 0,
54
84.9k
  /* 256 */ 'f', 'l', 't', '.', 'd', 9, 0,
55
84.9k
  /* 263 */ 'f', 's', 'q', 'r', 't', '.', 'd', 9, 0,
56
84.9k
  /* 272 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 'd', 9, 0,
57
84.9k
  /* 283 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', 9, 0,
58
84.9k
  /* 294 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 'd', 9, 0,
59
84.9k
  /* 305 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', 9, 0,
60
84.9k
  /* 316 */ 'f', 'd', 'i', 'v', '.', 'd', 9, 0,
61
84.9k
  /* 324 */ 'f', 'c', 'v', 't', '.', 'w', '.', 'd', 9, 0,
62
84.9k
  /* 334 */ 'f', 'm', 'v', '.', 'x', '.', 'd', 9, 0,
63
84.9k
  /* 343 */ 'f', 'm', 'a', 'x', '.', 'd', 9, 0,
64
84.9k
  /* 351 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', 9, 0,
65
84.9k
  /* 361 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 'd', 9, 0,
66
84.9k
  /* 371 */ 'c', '.', 'a', 'd', 'd', 9, 0,
67
84.9k
  /* 378 */ 'c', '.', 'l', 'd', 9, 0,
68
84.9k
  /* 384 */ 'c', '.', 'f', 'l', 'd', 9, 0,
69
84.9k
  /* 391 */ 'c', '.', 'a', 'n', 'd', 9, 0,
70
84.9k
  /* 398 */ 'c', '.', 's', 'd', 9, 0,
71
84.9k
  /* 404 */ 'c', '.', 'f', 's', 'd', 9, 0,
72
84.9k
  /* 411 */ 'f', 'e', 'n', 'c', 'e', 9, 0,
73
84.9k
  /* 418 */ 'b', 'g', 'e', 9, 0,
74
84.9k
  /* 423 */ 'b', 'n', 'e', 9, 0,
75
84.9k
  /* 428 */ 'm', 'u', 'l', 'h', 9, 0,
76
84.9k
  /* 434 */ 's', 'h', 9, 0,
77
84.9k
  /* 438 */ 'f', 'e', 'n', 'c', 'e', '.', 'i', 9, 0,
78
84.9k
  /* 447 */ 'c', '.', 's', 'r', 'a', 'i', 9, 0,
79
84.9k
  /* 455 */ 'c', 's', 'r', 'r', 'c', 'i', 9, 0,
80
84.9k
  /* 463 */ 'c', '.', 'a', 'd', 'd', 'i', 9, 0,
81
84.9k
  /* 471 */ 'c', '.', 'a', 'n', 'd', 'i', 9, 0,
82
84.9k
  /* 479 */ 'w', 'f', 'i', 9, 0,
83
84.9k
  /* 484 */ 'c', '.', 'l', 'i', 9, 0,
84
84.9k
  /* 490 */ 'c', '.', 's', 'l', 'l', 'i', 9, 0,
85
84.9k
  /* 498 */ 'c', '.', 's', 'r', 'l', 'i', 9, 0,
86
84.9k
  /* 506 */ 'x', 'o', 'r', 'i', 9, 0,
87
84.9k
  /* 512 */ 'c', 's', 'r', 'r', 's', 'i', 9, 0,
88
84.9k
  /* 520 */ 's', 'l', 't', 'i', 9, 0,
89
84.9k
  /* 526 */ 'c', '.', 'l', 'u', 'i', 9, 0,
90
84.9k
  /* 533 */ 'c', 's', 'r', 'r', 'w', 'i', 9, 0,
91
84.9k
  /* 541 */ 'c', '.', 'j', 9, 0,
92
84.9k
  /* 546 */ 'c', '.', 'e', 'b', 'r', 'e', 'a', 'k', 9, 0,
93
84.9k
  /* 556 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 9, 0,
94
84.9k
  /* 566 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 9, 0,
95
84.9k
  /* 576 */ 'c', '.', 'j', 'a', 'l', 9, 0,
96
84.9k
  /* 583 */ 't', 'a', 'i', 'l', 9, 0,
97
84.9k
  /* 589 */ 'e', 'c', 'a', 'l', 'l', 9, 0,
98
84.9k
  /* 596 */ 's', 'l', 'l', 9, 0,
99
84.9k
  /* 601 */ 's', 'c', '.', 'd', '.', 'r', 'l', 9, 0,
100
84.9k
  /* 610 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
101
84.9k
  /* 623 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
102
84.9k
  /* 636 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'r', 'l', 9, 0,
103
84.9k
  /* 649 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'r', 'l', 9, 0,
104
84.9k
  /* 663 */ 'l', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
105
84.9k
  /* 672 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
106
84.9k
  /* 684 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
107
84.9k
  /* 697 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
108
84.9k
  /* 711 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
109
84.9k
  /* 725 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'r', 'l', 9, 0,
110
84.9k
  /* 738 */ 's', 'c', '.', 'w', '.', 'r', 'l', 9, 0,
111
84.9k
  /* 747 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
112
84.9k
  /* 760 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
113
84.9k
  /* 773 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'r', 'l', 9, 0,
114
84.9k
  /* 786 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'r', 'l', 9, 0,
115
84.9k
  /* 800 */ 'l', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
116
84.9k
  /* 809 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
117
84.9k
  /* 821 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
118
84.9k
  /* 834 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
119
84.9k
  /* 848 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
120
84.9k
  /* 862 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'r', 'l', 9, 0,
121
84.9k
  /* 875 */ 's', 'c', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
122
84.9k
  /* 886 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
123
84.9k
  /* 901 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
124
84.9k
  /* 916 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
125
84.9k
  /* 931 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
126
84.9k
  /* 947 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
127
84.9k
  /* 958 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
128
84.9k
  /* 972 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
129
84.9k
  /* 987 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
130
84.9k
  /* 1003 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
131
84.9k
  /* 1019 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
132
84.9k
  /* 1034 */ 's', 'c', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
133
84.9k
  /* 1045 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
134
84.9k
  /* 1060 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
135
84.9k
  /* 1075 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
136
84.9k
  /* 1090 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
137
84.9k
  /* 1106 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
138
84.9k
  /* 1117 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
139
84.9k
  /* 1131 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
140
84.9k
  /* 1146 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
141
84.9k
  /* 1162 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
142
84.9k
  /* 1178 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
143
84.9k
  /* 1193 */ 's', 'r', 'l', 9, 0,
144
84.9k
  /* 1198 */ 'm', 'u', 'l', 9, 0,
145
84.9k
  /* 1203 */ 'r', 'e', 'm', 9, 0,
146
84.9k
  /* 1208 */ 'c', '.', 'a', 'd', 'd', 'i', '4', 's', 'p', 'n', 9, 0,
147
84.9k
  /* 1220 */ 'f', 'e', 'n', 'c', 'e', '.', 't', 's', 'o', 9, 0,
148
84.9k
  /* 1231 */ 'c', '.', 'u', 'n', 'i', 'm', 'p', 9, 0,
149
84.9k
  /* 1240 */ 'c', '.', 'n', 'o', 'p', 9, 0,
150
84.9k
  /* 1247 */ 'c', '.', 'a', 'd', 'd', 'i', '1', '6', 's', 'p', 9, 0,
151
84.9k
  /* 1259 */ 'c', '.', 'l', 'd', 's', 'p', 9, 0,
152
84.9k
  /* 1267 */ 'c', '.', 'f', 'l', 'd', 's', 'p', 9, 0,
153
84.9k
  /* 1276 */ 'c', '.', 's', 'd', 's', 'p', 9, 0,
154
84.9k
  /* 1284 */ 'c', '.', 'f', 's', 'd', 's', 'p', 9, 0,
155
84.9k
  /* 1293 */ 'c', '.', 'l', 'w', 's', 'p', 9, 0,
156
84.9k
  /* 1301 */ 'c', '.', 'f', 'l', 'w', 's', 'p', 9, 0,
157
84.9k
  /* 1310 */ 'c', '.', 's', 'w', 's', 'p', 9, 0,
158
84.9k
  /* 1318 */ 'c', '.', 'f', 's', 'w', 's', 'p', 9, 0,
159
84.9k
  /* 1327 */ 's', 'c', '.', 'd', '.', 'a', 'q', 9, 0,
160
84.9k
  /* 1336 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
161
84.9k
  /* 1349 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
162
84.9k
  /* 1362 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 9, 0,
163
84.9k
  /* 1375 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 9, 0,
164
84.9k
  /* 1389 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
165
84.9k
  /* 1398 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
166
84.9k
  /* 1410 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
167
84.9k
  /* 1423 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
168
84.9k
  /* 1437 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
169
84.9k
  /* 1451 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 9, 0,
170
84.9k
  /* 1464 */ 's', 'c', '.', 'w', '.', 'a', 'q', 9, 0,
171
84.9k
  /* 1473 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
172
84.9k
  /* 1486 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
173
84.9k
  /* 1499 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 9, 0,
174
84.9k
  /* 1512 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 9, 0,
175
84.9k
  /* 1526 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
176
84.9k
  /* 1535 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
177
84.9k
  /* 1547 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
178
84.9k
  /* 1560 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
179
84.9k
  /* 1574 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
180
84.9k
  /* 1588 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 9, 0,
181
84.9k
  /* 1601 */ 'b', 'e', 'q', 9, 0,
182
84.9k
  /* 1606 */ 'c', '.', 'j', 'r', 9, 0,
183
84.9k
  /* 1612 */ 'c', '.', 'j', 'a', 'l', 'r', 9, 0,
184
84.9k
  /* 1620 */ 'c', '.', 'o', 'r', 9, 0,
185
84.9k
  /* 1626 */ 'c', '.', 'x', 'o', 'r', 9, 0,
186
84.9k
  /* 1633 */ 'f', 's', 'u', 'b', '.', 's', 9, 0,
187
84.9k
  /* 1641 */ 'f', 'm', 's', 'u', 'b', '.', 's', 9, 0,
188
84.9k
  /* 1650 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 's', 9, 0,
189
84.9k
  /* 1660 */ 'f', 'c', 'v', 't', '.', 'd', '.', 's', 9, 0,
190
84.9k
  /* 1670 */ 'f', 'a', 'd', 'd', '.', 's', 9, 0,
191
84.9k
  /* 1678 */ 'f', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
192
84.9k
  /* 1687 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
193
84.9k
  /* 1697 */ 'f', 'l', 'e', '.', 's', 9, 0,
194
84.9k
  /* 1704 */ 'f', 's', 'g', 'n', 'j', '.', 's', 9, 0,
195
84.9k
  /* 1713 */ 'f', 'c', 'v', 't', '.', 'l', '.', 's', 9, 0,
196
84.9k
  /* 1723 */ 'f', 'm', 'u', 'l', '.', 's', 9, 0,
197
84.9k
  /* 1731 */ 'f', 'm', 'i', 'n', '.', 's', 9, 0,
198
84.9k
  /* 1739 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 's', 9, 0,
199
84.9k
  /* 1749 */ 'f', 'e', 'q', '.', 's', 9, 0,
200
84.9k
  /* 1756 */ 'f', 'c', 'l', 'a', 's', 's', '.', 's', 9, 0,
201
84.9k
  /* 1766 */ 'f', 'l', 't', '.', 's', 9, 0,
202
84.9k
  /* 1773 */ 'f', 's', 'q', 'r', 't', '.', 's', 9, 0,
203
84.9k
  /* 1782 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 's', 9, 0,
204
84.9k
  /* 1793 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 's', 9, 0,
205
84.9k
  /* 1804 */ 'f', 'd', 'i', 'v', '.', 's', 9, 0,
206
84.9k
  /* 1812 */ 'f', 'c', 'v', 't', '.', 'w', '.', 's', 9, 0,
207
84.9k
  /* 1822 */ 'f', 'm', 'a', 'x', '.', 's', 9, 0,
208
84.9k
  /* 1830 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 's', 9, 0,
209
84.9k
  /* 1840 */ 'c', 's', 'r', 'r', 's', 9, 0,
210
84.9k
  /* 1847 */ 'm', 'r', 'e', 't', 9, 0,
211
84.9k
  /* 1853 */ 's', 'r', 'e', 't', 9, 0,
212
84.9k
  /* 1859 */ 'u', 'r', 'e', 't', 9, 0,
213
84.9k
  /* 1865 */ 'b', 'l', 't', 9, 0,
214
84.9k
  /* 1870 */ 's', 'l', 't', 9, 0,
215
84.9k
  /* 1875 */ 'l', 'b', 'u', 9, 0,
216
84.9k
  /* 1880 */ 'b', 'g', 'e', 'u', 9, 0,
217
84.9k
  /* 1886 */ 'm', 'u', 'l', 'h', 'u', 9, 0,
218
84.9k
  /* 1893 */ 's', 'l', 't', 'i', 'u', 9, 0,
219
84.9k
  /* 1900 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 'u', 9, 0,
220
84.9k
  /* 1911 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 'u', 9, 0,
221
84.9k
  /* 1922 */ 'r', 'e', 'm', 'u', 9, 0,
222
84.9k
  /* 1928 */ 'm', 'u', 'l', 'h', 's', 'u', 9, 0,
223
84.9k
  /* 1936 */ 'b', 'l', 't', 'u', 9, 0,
224
84.9k
  /* 1942 */ 's', 'l', 't', 'u', 9, 0,
225
84.9k
  /* 1948 */ 'd', 'i', 'v', 'u', 9, 0,
226
84.9k
  /* 1954 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 'u', 9, 0,
227
84.9k
  /* 1965 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 'u', 9, 0,
228
84.9k
  /* 1976 */ 'l', 'w', 'u', 9, 0,
229
84.9k
  /* 1981 */ 'd', 'i', 'v', 9, 0,
230
84.9k
  /* 1986 */ 'c', '.', 'm', 'v', 9, 0,
231
84.9k
  /* 1992 */ 's', 'c', '.', 'w', 9, 0,
232
84.9k
  /* 1998 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 9, 0,
233
84.9k
  /* 2008 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', 9, 0,
234
84.9k
  /* 2018 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', 9, 0,
235
84.9k
  /* 2028 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', 9, 0,
236
84.9k
  /* 2038 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', 9, 0,
237
84.9k
  /* 2049 */ 'l', 'r', '.', 'w', 9, 0,
238
84.9k
  /* 2055 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', 9, 0,
239
84.9k
  /* 2064 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', 9, 0,
240
84.9k
  /* 2074 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 9, 0,
241
84.9k
  /* 2084 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', 9, 0,
242
84.9k
  /* 2095 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', 9, 0,
243
84.9k
  /* 2106 */ 'f', 'm', 'v', '.', 'x', '.', 'w', 9, 0,
244
84.9k
  /* 2115 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', 9, 0,
245
84.9k
  /* 2125 */ 's', 'r', 'a', 'w', 9, 0,
246
84.9k
  /* 2131 */ 'c', '.', 's', 'u', 'b', 'w', 9, 0,
247
84.9k
  /* 2139 */ 'c', '.', 'a', 'd', 'd', 'w', 9, 0,
248
84.9k
  /* 2147 */ 's', 'r', 'a', 'i', 'w', 9, 0,
249
84.9k
  /* 2154 */ 'c', '.', 'a', 'd', 'd', 'i', 'w', 9, 0,
250
84.9k
  /* 2163 */ 's', 'l', 'l', 'i', 'w', 9, 0,
251
84.9k
  /* 2170 */ 's', 'r', 'l', 'i', 'w', 9, 0,
252
84.9k
  /* 2177 */ 'c', '.', 'l', 'w', 9, 0,
253
84.9k
  /* 2183 */ 'c', '.', 'f', 'l', 'w', 9, 0,
254
84.9k
  /* 2190 */ 's', 'l', 'l', 'w', 9, 0,
255
84.9k
  /* 2196 */ 's', 'r', 'l', 'w', 9, 0,
256
84.9k
  /* 2202 */ 'm', 'u', 'l', 'w', 9, 0,
257
84.9k
  /* 2208 */ 'r', 'e', 'm', 'w', 9, 0,
258
84.9k
  /* 2214 */ 'c', 's', 'r', 'r', 'w', 9, 0,
259
84.9k
  /* 2221 */ 'c', '.', 's', 'w', 9, 0,
260
84.9k
  /* 2227 */ 'c', '.', 'f', 's', 'w', 9, 0,
261
84.9k
  /* 2234 */ 'r', 'e', 'm', 'u', 'w', 9, 0,
262
84.9k
  /* 2241 */ 'd', 'i', 'v', 'u', 'w', 9, 0,
263
84.9k
  /* 2248 */ 'd', 'i', 'v', 'w', 9, 0,
264
84.9k
  /* 2254 */ 'f', 'm', 'v', '.', 'd', '.', 'x', 9, 0,
265
84.9k
  /* 2263 */ 'f', 'm', 'v', '.', 'w', '.', 'x', 9, 0,
266
84.9k
  /* 2272 */ 'c', '.', 'b', 'n', 'e', 'z', 9, 0,
267
84.9k
  /* 2280 */ 'c', '.', 'b', 'e', 'q', 'z', 9, 0,
268
84.9k
  /* 2288 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'P', 'a', 't', 'c', 'h', 'a', 'b', 'l', 'e', 32, 'R', 'E', 'T', '.', 0,
269
84.9k
  /* 2319 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'y', 'p', 'e', 'd', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
270
84.9k
  /* 2343 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'C', 'u', 's', 't', 'o', 'm', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
271
84.9k
  /* 2368 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'n', 't', 'e', 'r', '.', 0,
272
84.9k
  /* 2391 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'a', 'i', 'l', 32, 'C', 'a', 'l', 'l', 32, 'E', 'x', 'i', 't', '.', 0,
273
84.9k
  /* 2414 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'x', 'i', 't', '.', 0,
274
84.9k
  /* 2436 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
275
84.9k
  /* 2449 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
276
84.9k
  /* 2456 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
277
84.9k
  /* 2466 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
278
84.9k
  /* 2476 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
279
84.9k
  /* 2491 */ '#', 32, 'F', 'E', 'n', 't', 'r', 'y', 32, 'c', 'a', 'l', 'l', 0,
280
84.9k
  };
281
84.9k
#endif
282
283
84.9k
  static const uint16_t OpInfo0[] = {
284
84.9k
    0U, // PHI
285
84.9k
    0U, // INLINEASM
286
84.9k
    0U, // INLINEASM_BR
287
84.9k
    0U, // CFI_INSTRUCTION
288
84.9k
    0U, // EH_LABEL
289
84.9k
    0U, // GC_LABEL
290
84.9k
    0U, // ANNOTATION_LABEL
291
84.9k
    0U, // KILL
292
84.9k
    0U, // EXTRACT_SUBREG
293
84.9k
    0U, // INSERT_SUBREG
294
84.9k
    0U, // IMPLICIT_DEF
295
84.9k
    0U, // SUBREG_TO_REG
296
84.9k
    0U, // COPY_TO_REGCLASS
297
84.9k
    2457U,  // DBG_VALUE
298
84.9k
    2467U,  // DBG_LABEL
299
84.9k
    0U, // REG_SEQUENCE
300
84.9k
    0U, // COPY
301
84.9k
    2450U,  // BUNDLE
302
84.9k
    2477U,  // LIFETIME_START
303
84.9k
    2437U,  // LIFETIME_END
304
84.9k
    0U, // STACKMAP
305
84.9k
    2492U,  // FENTRY_CALL
306
84.9k
    0U, // PATCHPOINT
307
84.9k
    0U, // LOAD_STACK_GUARD
308
84.9k
    0U, // STATEPOINT
309
84.9k
    0U, // LOCAL_ESCAPE
310
84.9k
    0U, // FAULTING_OP
311
84.9k
    0U, // PATCHABLE_OP
312
84.9k
    2369U,  // PATCHABLE_FUNCTION_ENTER
313
84.9k
    2289U,  // PATCHABLE_RET
314
84.9k
    2415U,  // PATCHABLE_FUNCTION_EXIT
315
84.9k
    2392U,  // PATCHABLE_TAIL_CALL
316
84.9k
    2344U,  // PATCHABLE_EVENT_CALL
317
84.9k
    2320U,  // PATCHABLE_TYPED_EVENT_CALL
318
84.9k
    0U, // ICALL_BRANCH_FUNNEL
319
84.9k
    0U, // G_ADD
320
84.9k
    0U, // G_SUB
321
84.9k
    0U, // G_MUL
322
84.9k
    0U, // G_SDIV
323
84.9k
    0U, // G_UDIV
324
84.9k
    0U, // G_SREM
325
84.9k
    0U, // G_UREM
326
84.9k
    0U, // G_AND
327
84.9k
    0U, // G_OR
328
84.9k
    0U, // G_XOR
329
84.9k
    0U, // G_IMPLICIT_DEF
330
84.9k
    0U, // G_PHI
331
84.9k
    0U, // G_FRAME_INDEX
332
84.9k
    0U, // G_GLOBAL_VALUE
333
84.9k
    0U, // G_EXTRACT
334
84.9k
    0U, // G_UNMERGE_VALUES
335
84.9k
    0U, // G_INSERT
336
84.9k
    0U, // G_MERGE_VALUES
337
84.9k
    0U, // G_BUILD_VECTOR
338
84.9k
    0U, // G_BUILD_VECTOR_TRUNC
339
84.9k
    0U, // G_CONCAT_VECTORS
340
84.9k
    0U, // G_PTRTOINT
341
84.9k
    0U, // G_INTTOPTR
342
84.9k
    0U, // G_BITCAST
343
84.9k
    0U, // G_INTRINSIC_TRUNC
344
84.9k
    0U, // G_INTRINSIC_ROUND
345
84.9k
    0U, // G_LOAD
346
84.9k
    0U, // G_SEXTLOAD
347
84.9k
    0U, // G_ZEXTLOAD
348
84.9k
    0U, // G_STORE
349
84.9k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
350
84.9k
    0U, // G_ATOMIC_CMPXCHG
351
84.9k
    0U, // G_ATOMICRMW_XCHG
352
84.9k
    0U, // G_ATOMICRMW_ADD
353
84.9k
    0U, // G_ATOMICRMW_SUB
354
84.9k
    0U, // G_ATOMICRMW_AND
355
84.9k
    0U, // G_ATOMICRMW_NAND
356
84.9k
    0U, // G_ATOMICRMW_OR
357
84.9k
    0U, // G_ATOMICRMW_XOR
358
84.9k
    0U, // G_ATOMICRMW_MAX
359
84.9k
    0U, // G_ATOMICRMW_MIN
360
84.9k
    0U, // G_ATOMICRMW_UMAX
361
84.9k
    0U, // G_ATOMICRMW_UMIN
362
84.9k
    0U, // G_BRCOND
363
84.9k
    0U, // G_BRINDIRECT
364
84.9k
    0U, // G_INTRINSIC
365
84.9k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
366
84.9k
    0U, // G_ANYEXT
367
84.9k
    0U, // G_TRUNC
368
84.9k
    0U, // G_CONSTANT
369
84.9k
    0U, // G_FCONSTANT
370
84.9k
    0U, // G_VASTART
371
84.9k
    0U, // G_VAARG
372
84.9k
    0U, // G_SEXT
373
84.9k
    0U, // G_ZEXT
374
84.9k
    0U, // G_SHL
375
84.9k
    0U, // G_LSHR
376
84.9k
    0U, // G_ASHR
377
84.9k
    0U, // G_ICMP
378
84.9k
    0U, // G_FCMP
379
84.9k
    0U, // G_SELECT
380
84.9k
    0U, // G_UADDO
381
84.9k
    0U, // G_UADDE
382
84.9k
    0U, // G_USUBO
383
84.9k
    0U, // G_USUBE
384
84.9k
    0U, // G_SADDO
385
84.9k
    0U, // G_SADDE
386
84.9k
    0U, // G_SSUBO
387
84.9k
    0U, // G_SSUBE
388
84.9k
    0U, // G_UMULO
389
84.9k
    0U, // G_SMULO
390
84.9k
    0U, // G_UMULH
391
84.9k
    0U, // G_SMULH
392
84.9k
    0U, // G_FADD
393
84.9k
    0U, // G_FSUB
394
84.9k
    0U, // G_FMUL
395
84.9k
    0U, // G_FMA
396
84.9k
    0U, // G_FDIV
397
84.9k
    0U, // G_FREM
398
84.9k
    0U, // G_FPOW
399
84.9k
    0U, // G_FEXP
400
84.9k
    0U, // G_FEXP2
401
84.9k
    0U, // G_FLOG
402
84.9k
    0U, // G_FLOG2
403
84.9k
    0U, // G_FLOG10
404
84.9k
    0U, // G_FNEG
405
84.9k
    0U, // G_FPEXT
406
84.9k
    0U, // G_FPTRUNC
407
84.9k
    0U, // G_FPTOSI
408
84.9k
    0U, // G_FPTOUI
409
84.9k
    0U, // G_SITOFP
410
84.9k
    0U, // G_UITOFP
411
84.9k
    0U, // G_FABS
412
84.9k
    0U, // G_FCANONICALIZE
413
84.9k
    0U, // G_GEP
414
84.9k
    0U, // G_PTR_MASK
415
84.9k
    0U, // G_BR
416
84.9k
    0U, // G_INSERT_VECTOR_ELT
417
84.9k
    0U, // G_EXTRACT_VECTOR_ELT
418
84.9k
    0U, // G_SHUFFLE_VECTOR
419
84.9k
    0U, // G_CTTZ
420
84.9k
    0U, // G_CTTZ_ZERO_UNDEF
421
84.9k
    0U, // G_CTLZ
422
84.9k
    0U, // G_CTLZ_ZERO_UNDEF
423
84.9k
    0U, // G_CTPOP
424
84.9k
    0U, // G_BSWAP
425
84.9k
    0U, // G_FCEIL
426
84.9k
    0U, // G_FCOS
427
84.9k
    0U, // G_FSIN
428
84.9k
    0U, // G_FSQRT
429
84.9k
    0U, // G_FFLOOR
430
84.9k
    0U, // G_ADDRSPACE_CAST
431
84.9k
    0U, // G_BLOCK_ADDR
432
84.9k
    4U, // ADJCALLSTACKDOWN
433
84.9k
    4U, // ADJCALLSTACKUP
434
84.9k
    4U, // BuildPairF64Pseudo
435
84.9k
    4U, // PseudoAtomicLoadNand32
436
84.9k
    4U, // PseudoAtomicLoadNand64
437
84.9k
    4U, // PseudoBR
438
84.9k
    4U, // PseudoBRIND
439
84.9k
    4687U,  // PseudoCALL
440
84.9k
    4U, // PseudoCALLIndirect
441
84.9k
    4U, // PseudoCmpXchg32
442
84.9k
    4U, // PseudoCmpXchg64
443
84.9k
    20482U, // PseudoLA
444
84.9k
    20967U, // PseudoLI
445
84.9k
    20481U, // PseudoLLA
446
84.9k
    4U, // PseudoMaskedAtomicLoadAdd32
447
84.9k
    4U, // PseudoMaskedAtomicLoadMax32
448
84.9k
    4U, // PseudoMaskedAtomicLoadMin32
449
84.9k
    4U, // PseudoMaskedAtomicLoadNand32
450
84.9k
    4U, // PseudoMaskedAtomicLoadSub32
451
84.9k
    4U, // PseudoMaskedAtomicLoadUMax32
452
84.9k
    4U, // PseudoMaskedAtomicLoadUMin32
453
84.9k
    4U, // PseudoMaskedAtomicSwap32
454
84.9k
    4U, // PseudoMaskedCmpXchg32
455
84.9k
    4U, // PseudoRET
456
84.9k
    4680U,  // PseudoTAIL
457
84.9k
    4U, // PseudoTAILIndirect
458
84.9k
    4U, // Select_FPR32_Using_CC_GPR
459
84.9k
    4U, // Select_FPR64_Using_CC_GPR
460
84.9k
    4U, // Select_GPR_Using_CC_GPR
461
84.9k
    4U, // SplitF64Pseudo
462
84.9k
    20854U, // ADD
463
84.9k
    20946U, // ADDI
464
84.9k
    22637U, // ADDIW
465
84.9k
    22622U, // ADDW
466
84.9k
    20592U, // AMOADD_D
467
84.9k
    21817U, // AMOADD_D_AQ
468
84.9k
    21367U, // AMOADD_D_AQ_RL
469
84.9k
    21091U, // AMOADD_D_RL
470
84.9k
    22489U, // AMOADD_W
471
84.9k
    21954U, // AMOADD_W_AQ
472
84.9k
    21526U, // AMOADD_W_AQ_RL
473
84.9k
    21228U, // AMOADD_W_RL
474
84.9k
    20602U, // AMOAND_D
475
84.9k
    21830U, // AMOAND_D_AQ
476
84.9k
    21382U, // AMOAND_D_AQ_RL
477
84.9k
    21104U, // AMOAND_D_RL
478
84.9k
    22499U, // AMOAND_W
479
84.9k
    21967U, // AMOAND_W_AQ
480
84.9k
    21541U, // AMOAND_W_AQ_RL
481
84.9k
    21241U, // AMOAND_W_RL
482
84.9k
    20786U, // AMOMAXU_D
483
84.9k
    21918U, // AMOMAXU_D_AQ
484
84.9k
    21484U, // AMOMAXU_D_AQ_RL
485
84.9k
    21192U, // AMOMAXU_D_RL
486
84.9k
    22576U, // AMOMAXU_W
487
84.9k
    22055U, // AMOMAXU_W_AQ
488
84.9k
    21643U, // AMOMAXU_W_AQ_RL
489
84.9k
    21329U, // AMOMAXU_W_RL
490
84.9k
    20832U, // AMOMAX_D
491
84.9k
    21932U, // AMOMAX_D_AQ
492
84.9k
    21500U, // AMOMAX_D_AQ_RL
493
84.9k
    21206U, // AMOMAX_D_RL
494
84.9k
    22596U, // AMOMAX_W
495
84.9k
    22069U, // AMOMAX_W_AQ
496
84.9k
    21659U, // AMOMAX_W_AQ_RL
497
84.9k
    21343U, // AMOMAX_W_RL
498
84.9k
    20764U, // AMOMINU_D
499
84.9k
    21904U, // AMOMINU_D_AQ
500
84.9k
    21468U, // AMOMINU_D_AQ_RL
501
84.9k
    21178U, // AMOMINU_D_RL
502
84.9k
    22565U, // AMOMINU_W
503
84.9k
    22041U, // AMOMINU_W_AQ
504
84.9k
    21627U, // AMOMINU_W_AQ_RL
505
84.9k
    21315U, // AMOMINU_W_RL
506
84.9k
    20654U, // AMOMIN_D
507
84.9k
    21843U, // AMOMIN_D_AQ
508
84.9k
    21397U, // AMOMIN_D_AQ_RL
509
84.9k
    21117U, // AMOMIN_D_RL
510
84.9k
    22509U, // AMOMIN_W
511
84.9k
    21980U, // AMOMIN_W_AQ
512
84.9k
    21556U, // AMOMIN_W_AQ_RL
513
84.9k
    21254U, // AMOMIN_W_RL
514
84.9k
    20698U, // AMOOR_D
515
84.9k
    21879U, // AMOOR_D_AQ
516
84.9k
    21439U, // AMOOR_D_AQ_RL
517
84.9k
    21153U, // AMOOR_D_RL
518
84.9k
    22536U, // AMOOR_W
519
84.9k
    22016U, // AMOOR_W_AQ
520
84.9k
    21598U, // AMOOR_W_AQ_RL
521
84.9k
    21290U, // AMOOR_W_RL
522
84.9k
    20674U, // AMOSWAP_D
523
84.9k
    21856U, // AMOSWAP_D_AQ
524
84.9k
    21412U, // AMOSWAP_D_AQ_RL
525
84.9k
    21130U, // AMOSWAP_D_RL
526
84.9k
    22519U, // AMOSWAP_W
527
84.9k
    21993U, // AMOSWAP_W_AQ
528
84.9k
    21571U, // AMOSWAP_W_AQ_RL
529
84.9k
    21267U, // AMOSWAP_W_RL
530
84.9k
    20707U, // AMOXOR_D
531
84.9k
    21891U, // AMOXOR_D_AQ
532
84.9k
    21453U, // AMOXOR_D_AQ_RL
533
84.9k
    21165U, // AMOXOR_D_RL
534
84.9k
    22545U, // AMOXOR_W
535
84.9k
    22028U, // AMOXOR_W_AQ
536
84.9k
    21612U, // AMOXOR_W_AQ_RL
537
84.9k
    21302U, // AMOXOR_W_RL
538
84.9k
    20874U, // AND
539
84.9k
    20954U, // ANDI
540
84.9k
    20518U, // AUIPC
541
84.9k
    22082U, // BEQ
542
84.9k
    20899U, // BGE
543
84.9k
    22361U, // BGEU
544
84.9k
    22346U, // BLT
545
84.9k
    22417U, // BLTU
546
84.9k
    20904U, // BNE
547
84.9k
    20525U, // CSRRC
548
84.9k
    20936U, // CSRRCI
549
84.9k
    22321U, // CSRRS
550
84.9k
    20993U, // CSRRSI
551
84.9k
    22695U, // CSRRW
552
84.9k
    21014U, // CSRRWI
553
84.9k
    8564U,  // C_ADD
554
84.9k
    8656U,  // C_ADDI
555
84.9k
    9440U,  // C_ADDI16SP
556
84.9k
    21689U, // C_ADDI4SPN
557
84.9k
    10347U, // C_ADDIW
558
84.9k
    10332U, // C_ADDW
559
84.9k
    8584U,  // C_AND
560
84.9k
    8664U,  // C_ANDI
561
84.9k
    22761U, // C_BEQZ
562
84.9k
    22753U, // C_BNEZ
563
84.9k
    547U, // C_EBREAK
564
84.9k
    20865U, // C_FLD
565
84.9k
    21748U, // C_FLDSP
566
84.9k
    22664U, // C_FLW
567
84.9k
    21782U, // C_FLWSP
568
84.9k
    20885U, // C_FSD
569
84.9k
    21765U, // C_FSDSP
570
84.9k
    22708U, // C_FSW
571
84.9k
    21799U, // C_FSWSP
572
84.9k
    4638U,  // C_J
573
84.9k
    4673U,  // C_JAL
574
84.9k
    5709U,  // C_JALR
575
84.9k
    5703U,  // C_JR
576
84.9k
    20859U, // C_LD
577
84.9k
    21740U, // C_LDSP
578
84.9k
    20965U, // C_LI
579
84.9k
    21007U, // C_LUI
580
84.9k
    22658U, // C_LW
581
84.9k
    21774U, // C_LWSP
582
84.9k
    22467U, // C_MV
583
84.9k
    1241U,  // C_NOP
584
84.9k
    9813U,  // C_OR
585
84.9k
    20879U, // C_SD
586
84.9k
    21757U, // C_SDSP
587
84.9k
    8683U,  // C_SLLI
588
84.9k
    8640U,  // C_SRAI
589
84.9k
    8691U,  // C_SRLI
590
84.9k
    8223U,  // C_SUB
591
84.9k
    10324U, // C_SUBW
592
84.9k
    22702U, // C_SW
593
84.9k
    21791U, // C_SWSP
594
84.9k
    1232U,  // C_UNIMP
595
84.9k
    9819U,  // C_XOR
596
84.9k
    22462U, // DIV
597
84.9k
    22429U, // DIVU
598
84.9k
    22722U, // DIVUW
599
84.9k
    22729U, // DIVW
600
84.9k
    549U, // EBREAK
601
84.9k
    590U, // ECALL
602
84.9k
    20565U, // FADD_D
603
84.9k
    22151U, // FADD_S
604
84.9k
    20727U, // FCLASS_D
605
84.9k
    22237U, // FCLASS_S
606
84.9k
    21037U, // FCVT_D_L
607
84.9k
    22381U, // FCVT_D_LU
608
84.9k
    22141U, // FCVT_D_S
609
84.9k
    22479U, // FCVT_D_W
610
84.9k
    22435U, // FCVT_D_WU
611
84.9k
    20753U, // FCVT_LU_D
612
84.9k
    22263U, // FCVT_LU_S
613
84.9k
    20628U, // FCVT_L_D
614
84.9k
    22194U, // FCVT_L_S
615
84.9k
    20717U, // FCVT_S_D
616
84.9k
    21047U, // FCVT_S_L
617
84.9k
    22392U, // FCVT_S_LU
618
84.9k
    22555U, // FCVT_S_W
619
84.9k
    22446U, // FCVT_S_WU
620
84.9k
    20775U, // FCVT_WU_D
621
84.9k
    22274U, // FCVT_WU_S
622
84.9k
    20805U, // FCVT_W_D
623
84.9k
    22293U, // FCVT_W_S
624
84.9k
    20797U, // FDIV_D
625
84.9k
    22285U, // FDIV_S
626
84.9k
    12700U, // FENCE
627
84.9k
    439U, // FENCE_I
628
84.9k
    1221U,  // FENCE_TSO
629
84.9k
    20685U, // FEQ_D
630
84.9k
    22230U, // FEQ_S
631
84.9k
    20867U, // FLD
632
84.9k
    20612U, // FLE_D
633
84.9k
    22178U, // FLE_S
634
84.9k
    20737U, // FLT_D
635
84.9k
    22247U, // FLT_S
636
84.9k
    22666U, // FLW
637
84.9k
    20573U, // FMADD_D
638
84.9k
    22159U, // FMADD_S
639
84.9k
    20824U, // FMAX_D
640
84.9k
    22303U, // FMAX_S
641
84.9k
    20646U, // FMIN_D
642
84.9k
    22212U, // FMIN_S
643
84.9k
    20540U, // FMSUB_D
644
84.9k
    22122U, // FMSUB_S
645
84.9k
    20638U, // FMUL_D
646
84.9k
    22204U, // FMUL_S
647
84.9k
    22735U, // FMV_D_X
648
84.9k
    22744U, // FMV_W_X
649
84.9k
    20815U, // FMV_X_D
650
84.9k
    22587U, // FMV_X_W
651
84.9k
    20582U, // FNMADD_D
652
84.9k
    22168U, // FNMADD_S
653
84.9k
    20549U, // FNMSUB_D
654
84.9k
    22131U, // FNMSUB_S
655
84.9k
    20887U, // FSD
656
84.9k
    20664U, // FSGNJN_D
657
84.9k
    22220U, // FSGNJN_S
658
84.9k
    20842U, // FSGNJX_D
659
84.9k
    22311U, // FSGNJX_S
660
84.9k
    20619U, // FSGNJ_D
661
84.9k
    22185U, // FSGNJ_S
662
84.9k
    20744U, // FSQRT_D
663
84.9k
    22254U, // FSQRT_S
664
84.9k
    20532U, // FSUB_D
665
84.9k
    22114U, // FSUB_S
666
84.9k
    22710U, // FSW
667
84.9k
    21059U, // JAL
668
84.9k
    22095U, // JALR
669
84.9k
    20503U, // LB
670
84.9k
    22356U, // LBU
671
84.9k
    20861U, // LD
672
84.9k
    20911U, // LH
673
84.9k
    22369U, // LHU
674
84.9k
    37076U, // LR_D
675
84.9k
    38254U, // LR_D_AQ
676
84.9k
    37812U, // LR_D_AQ_RL
677
84.9k
    37528U, // LR_D_RL
678
84.9k
    38914U, // LR_W
679
84.9k
    38391U, // LR_W_AQ
680
84.9k
    37971U, // LR_W_AQ_RL
681
84.9k
    37665U, // LR_W_RL
682
84.9k
    21009U, // LUI
683
84.9k
    22660U, // LW
684
84.9k
    22457U, // LWU
685
84.9k
    1848U,  // MRET
686
84.9k
    21679U, // MUL
687
84.9k
    20909U, // MULH
688
84.9k
    22409U, // MULHSU
689
84.9k
    22367U, // MULHU
690
84.9k
    22683U, // MULW
691
84.9k
    22103U, // OR
692
84.9k
    20988U, // ORI
693
84.9k
    21684U, // REM
694
84.9k
    22403U, // REMU
695
84.9k
    22715U, // REMUW
696
84.9k
    22689U, // REMW
697
84.9k
    20507U, // SB
698
84.9k
    20559U, // SC_D
699
84.9k
    21808U, // SC_D_AQ
700
84.9k
    21356U, // SC_D_AQ_RL
701
84.9k
    21082U, // SC_D_RL
702
84.9k
    22473U, // SC_W
703
84.9k
    21945U, // SC_W_AQ
704
84.9k
    21515U, // SC_W_AQ_RL
705
84.9k
    21219U, // SC_W_RL
706
84.9k
    20881U, // SD
707
84.9k
    20486U, // SFENCE_VMA
708
84.9k
    20915U, // SH
709
84.9k
    21077U, // SLL
710
84.9k
    20973U, // SLLI
711
84.9k
    22644U, // SLLIW
712
84.9k
    22671U, // SLLW
713
84.9k
    22351U, // SLT
714
84.9k
    21001U, // SLTI
715
84.9k
    22374U, // SLTIU
716
84.9k
    22423U, // SLTU
717
84.9k
    20498U, // SRA
718
84.9k
    20930U, // SRAI
719
84.9k
    22628U, // SRAIW
720
84.9k
    22606U, // SRAW
721
84.9k
    1854U,  // SRET
722
84.9k
    21674U, // SRL
723
84.9k
    20981U, // SRLI
724
84.9k
    22651U, // SRLIW
725
84.9k
    22677U, // SRLW
726
84.9k
    20513U, // SUB
727
84.9k
    22614U, // SUBW
728
84.9k
    22704U, // SW
729
84.9k
    1234U,  // UNIMP
730
84.9k
    1860U,  // URET
731
84.9k
    480U, // WFI
732
84.9k
    22109U, // XOR
733
84.9k
    20987U, // XORI
734
84.9k
  };
735
736
84.9k
  static const uint8_t OpInfo1[] = {
737
84.9k
    0U, // PHI
738
84.9k
    0U, // INLINEASM
739
84.9k
    0U, // INLINEASM_BR
740
84.9k
    0U, // CFI_INSTRUCTION
741
84.9k
    0U, // EH_LABEL
742
84.9k
    0U, // GC_LABEL
743
84.9k
    0U, // ANNOTATION_LABEL
744
84.9k
    0U, // KILL
745
84.9k
    0U, // EXTRACT_SUBREG
746
84.9k
    0U, // INSERT_SUBREG
747
84.9k
    0U, // IMPLICIT_DEF
748
84.9k
    0U, // SUBREG_TO_REG
749
84.9k
    0U, // COPY_TO_REGCLASS
750
84.9k
    0U, // DBG_VALUE
751
84.9k
    0U, // DBG_LABEL
752
84.9k
    0U, // REG_SEQUENCE
753
84.9k
    0U, // COPY
754
84.9k
    0U, // BUNDLE
755
84.9k
    0U, // LIFETIME_START
756
84.9k
    0U, // LIFETIME_END
757
84.9k
    0U, // STACKMAP
758
84.9k
    0U, // FENTRY_CALL
759
84.9k
    0U, // PATCHPOINT
760
84.9k
    0U, // LOAD_STACK_GUARD
761
84.9k
    0U, // STATEPOINT
762
84.9k
    0U, // LOCAL_ESCAPE
763
84.9k
    0U, // FAULTING_OP
764
84.9k
    0U, // PATCHABLE_OP
765
84.9k
    0U, // PATCHABLE_FUNCTION_ENTER
766
84.9k
    0U, // PATCHABLE_RET
767
84.9k
    0U, // PATCHABLE_FUNCTION_EXIT
768
84.9k
    0U, // PATCHABLE_TAIL_CALL
769
84.9k
    0U, // PATCHABLE_EVENT_CALL
770
84.9k
    0U, // PATCHABLE_TYPED_EVENT_CALL
771
84.9k
    0U, // ICALL_BRANCH_FUNNEL
772
84.9k
    0U, // G_ADD
773
84.9k
    0U, // G_SUB
774
84.9k
    0U, // G_MUL
775
84.9k
    0U, // G_SDIV
776
84.9k
    0U, // G_UDIV
777
84.9k
    0U, // G_SREM
778
84.9k
    0U, // G_UREM
779
84.9k
    0U, // G_AND
780
84.9k
    0U, // G_OR
781
84.9k
    0U, // G_XOR
782
84.9k
    0U, // G_IMPLICIT_DEF
783
84.9k
    0U, // G_PHI
784
84.9k
    0U, // G_FRAME_INDEX
785
84.9k
    0U, // G_GLOBAL_VALUE
786
84.9k
    0U, // G_EXTRACT
787
84.9k
    0U, // G_UNMERGE_VALUES
788
84.9k
    0U, // G_INSERT
789
84.9k
    0U, // G_MERGE_VALUES
790
84.9k
    0U, // G_BUILD_VECTOR
791
84.9k
    0U, // G_BUILD_VECTOR_TRUNC
792
84.9k
    0U, // G_CONCAT_VECTORS
793
84.9k
    0U, // G_PTRTOINT
794
84.9k
    0U, // G_INTTOPTR
795
84.9k
    0U, // G_BITCAST
796
84.9k
    0U, // G_INTRINSIC_TRUNC
797
84.9k
    0U, // G_INTRINSIC_ROUND
798
84.9k
    0U, // G_LOAD
799
84.9k
    0U, // G_SEXTLOAD
800
84.9k
    0U, // G_ZEXTLOAD
801
84.9k
    0U, // G_STORE
802
84.9k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
803
84.9k
    0U, // G_ATOMIC_CMPXCHG
804
84.9k
    0U, // G_ATOMICRMW_XCHG
805
84.9k
    0U, // G_ATOMICRMW_ADD
806
84.9k
    0U, // G_ATOMICRMW_SUB
807
84.9k
    0U, // G_ATOMICRMW_AND
808
84.9k
    0U, // G_ATOMICRMW_NAND
809
84.9k
    0U, // G_ATOMICRMW_OR
810
84.9k
    0U, // G_ATOMICRMW_XOR
811
84.9k
    0U, // G_ATOMICRMW_MAX
812
84.9k
    0U, // G_ATOMICRMW_MIN
813
84.9k
    0U, // G_ATOMICRMW_UMAX
814
84.9k
    0U, // G_ATOMICRMW_UMIN
815
84.9k
    0U, // G_BRCOND
816
84.9k
    0U, // G_BRINDIRECT
817
84.9k
    0U, // G_INTRINSIC
818
84.9k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
819
84.9k
    0U, // G_ANYEXT
820
84.9k
    0U, // G_TRUNC
821
84.9k
    0U, // G_CONSTANT
822
84.9k
    0U, // G_FCONSTANT
823
84.9k
    0U, // G_VASTART
824
84.9k
    0U, // G_VAARG
825
84.9k
    0U, // G_SEXT
826
84.9k
    0U, // G_ZEXT
827
84.9k
    0U, // G_SHL
828
84.9k
    0U, // G_LSHR
829
84.9k
    0U, // G_ASHR
830
84.9k
    0U, // G_ICMP
831
84.9k
    0U, // G_FCMP
832
84.9k
    0U, // G_SELECT
833
84.9k
    0U, // G_UADDO
834
84.9k
    0U, // G_UADDE
835
84.9k
    0U, // G_USUBO
836
84.9k
    0U, // G_USUBE
837
84.9k
    0U, // G_SADDO
838
84.9k
    0U, // G_SADDE
839
84.9k
    0U, // G_SSUBO
840
84.9k
    0U, // G_SSUBE
841
84.9k
    0U, // G_UMULO
842
84.9k
    0U, // G_SMULO
843
84.9k
    0U, // G_UMULH
844
84.9k
    0U, // G_SMULH
845
84.9k
    0U, // G_FADD
846
84.9k
    0U, // G_FSUB
847
84.9k
    0U, // G_FMUL
848
84.9k
    0U, // G_FMA
849
84.9k
    0U, // G_FDIV
850
84.9k
    0U, // G_FREM
851
84.9k
    0U, // G_FPOW
852
84.9k
    0U, // G_FEXP
853
84.9k
    0U, // G_FEXP2
854
84.9k
    0U, // G_FLOG
855
84.9k
    0U, // G_FLOG2
856
84.9k
    0U, // G_FLOG10
857
84.9k
    0U, // G_FNEG
858
84.9k
    0U, // G_FPEXT
859
84.9k
    0U, // G_FPTRUNC
860
84.9k
    0U, // G_FPTOSI
861
84.9k
    0U, // G_FPTOUI
862
84.9k
    0U, // G_SITOFP
863
84.9k
    0U, // G_UITOFP
864
84.9k
    0U, // G_FABS
865
84.9k
    0U, // G_FCANONICALIZE
866
84.9k
    0U, // G_GEP
867
84.9k
    0U, // G_PTR_MASK
868
84.9k
    0U, // G_BR
869
84.9k
    0U, // G_INSERT_VECTOR_ELT
870
84.9k
    0U, // G_EXTRACT_VECTOR_ELT
871
84.9k
    0U, // G_SHUFFLE_VECTOR
872
84.9k
    0U, // G_CTTZ
873
84.9k
    0U, // G_CTTZ_ZERO_UNDEF
874
84.9k
    0U, // G_CTLZ
875
84.9k
    0U, // G_CTLZ_ZERO_UNDEF
876
84.9k
    0U, // G_CTPOP
877
84.9k
    0U, // G_BSWAP
878
84.9k
    0U, // G_FCEIL
879
84.9k
    0U, // G_FCOS
880
84.9k
    0U, // G_FSIN
881
84.9k
    0U, // G_FSQRT
882
84.9k
    0U, // G_FFLOOR
883
84.9k
    0U, // G_ADDRSPACE_CAST
884
84.9k
    0U, // G_BLOCK_ADDR
885
84.9k
    0U, // ADJCALLSTACKDOWN
886
84.9k
    0U, // ADJCALLSTACKUP
887
84.9k
    0U, // BuildPairF64Pseudo
888
84.9k
    0U, // PseudoAtomicLoadNand32
889
84.9k
    0U, // PseudoAtomicLoadNand64
890
84.9k
    0U, // PseudoBR
891
84.9k
    0U, // PseudoBRIND
892
84.9k
    0U, // PseudoCALL
893
84.9k
    0U, // PseudoCALLIndirect
894
84.9k
    0U, // PseudoCmpXchg32
895
84.9k
    0U, // PseudoCmpXchg64
896
84.9k
    0U, // PseudoLA
897
84.9k
    0U, // PseudoLI
898
84.9k
    0U, // PseudoLLA
899
84.9k
    0U, // PseudoMaskedAtomicLoadAdd32
900
84.9k
    0U, // PseudoMaskedAtomicLoadMax32
901
84.9k
    0U, // PseudoMaskedAtomicLoadMin32
902
84.9k
    0U, // PseudoMaskedAtomicLoadNand32
903
84.9k
    0U, // PseudoMaskedAtomicLoadSub32
904
84.9k
    0U, // PseudoMaskedAtomicLoadUMax32
905
84.9k
    0U, // PseudoMaskedAtomicLoadUMin32
906
84.9k
    0U, // PseudoMaskedAtomicSwap32
907
84.9k
    0U, // PseudoMaskedCmpXchg32
908
84.9k
    0U, // PseudoRET
909
84.9k
    0U, // PseudoTAIL
910
84.9k
    0U, // PseudoTAILIndirect
911
84.9k
    0U, // Select_FPR32_Using_CC_GPR
912
84.9k
    0U, // Select_FPR64_Using_CC_GPR
913
84.9k
    0U, // Select_GPR_Using_CC_GPR
914
84.9k
    0U, // SplitF64Pseudo
915
84.9k
    4U, // ADD
916
84.9k
    4U, // ADDI
917
84.9k
    4U, // ADDIW
918
84.9k
    4U, // ADDW
919
84.9k
    9U, // AMOADD_D
920
84.9k
    9U, // AMOADD_D_AQ
921
84.9k
    9U, // AMOADD_D_AQ_RL
922
84.9k
    9U, // AMOADD_D_RL
923
84.9k
    9U, // AMOADD_W
924
84.9k
    9U, // AMOADD_W_AQ
925
84.9k
    9U, // AMOADD_W_AQ_RL
926
84.9k
    9U, // AMOADD_W_RL
927
84.9k
    9U, // AMOAND_D
928
84.9k
    9U, // AMOAND_D_AQ
929
84.9k
    9U, // AMOAND_D_AQ_RL
930
84.9k
    9U, // AMOAND_D_RL
931
84.9k
    9U, // AMOAND_W
932
84.9k
    9U, // AMOAND_W_AQ
933
84.9k
    9U, // AMOAND_W_AQ_RL
934
84.9k
    9U, // AMOAND_W_RL
935
84.9k
    9U, // AMOMAXU_D
936
84.9k
    9U, // AMOMAXU_D_AQ
937
84.9k
    9U, // AMOMAXU_D_AQ_RL
938
84.9k
    9U, // AMOMAXU_D_RL
939
84.9k
    9U, // AMOMAXU_W
940
84.9k
    9U, // AMOMAXU_W_AQ
941
84.9k
    9U, // AMOMAXU_W_AQ_RL
942
84.9k
    9U, // AMOMAXU_W_RL
943
84.9k
    9U, // AMOMAX_D
944
84.9k
    9U, // AMOMAX_D_AQ
945
84.9k
    9U, // AMOMAX_D_AQ_RL
946
84.9k
    9U, // AMOMAX_D_RL
947
84.9k
    9U, // AMOMAX_W
948
84.9k
    9U, // AMOMAX_W_AQ
949
84.9k
    9U, // AMOMAX_W_AQ_RL
950
84.9k
    9U, // AMOMAX_W_RL
951
84.9k
    9U, // AMOMINU_D
952
84.9k
    9U, // AMOMINU_D_AQ
953
84.9k
    9U, // AMOMINU_D_AQ_RL
954
84.9k
    9U, // AMOMINU_D_RL
955
84.9k
    9U, // AMOMINU_W
956
84.9k
    9U, // AMOMINU_W_AQ
957
84.9k
    9U, // AMOMINU_W_AQ_RL
958
84.9k
    9U, // AMOMINU_W_RL
959
84.9k
    9U, // AMOMIN_D
960
84.9k
    9U, // AMOMIN_D_AQ
961
84.9k
    9U, // AMOMIN_D_AQ_RL
962
84.9k
    9U, // AMOMIN_D_RL
963
84.9k
    9U, // AMOMIN_W
964
84.9k
    9U, // AMOMIN_W_AQ
965
84.9k
    9U, // AMOMIN_W_AQ_RL
966
84.9k
    9U, // AMOMIN_W_RL
967
84.9k
    9U, // AMOOR_D
968
84.9k
    9U, // AMOOR_D_AQ
969
84.9k
    9U, // AMOOR_D_AQ_RL
970
84.9k
    9U, // AMOOR_D_RL
971
84.9k
    9U, // AMOOR_W
972
84.9k
    9U, // AMOOR_W_AQ
973
84.9k
    9U, // AMOOR_W_AQ_RL
974
84.9k
    9U, // AMOOR_W_RL
975
84.9k
    9U, // AMOSWAP_D
976
84.9k
    9U, // AMOSWAP_D_AQ
977
84.9k
    9U, // AMOSWAP_D_AQ_RL
978
84.9k
    9U, // AMOSWAP_D_RL
979
84.9k
    9U, // AMOSWAP_W
980
84.9k
    9U, // AMOSWAP_W_AQ
981
84.9k
    9U, // AMOSWAP_W_AQ_RL
982
84.9k
    9U, // AMOSWAP_W_RL
983
84.9k
    9U, // AMOXOR_D
984
84.9k
    9U, // AMOXOR_D_AQ
985
84.9k
    9U, // AMOXOR_D_AQ_RL
986
84.9k
    9U, // AMOXOR_D_RL
987
84.9k
    9U, // AMOXOR_W
988
84.9k
    9U, // AMOXOR_W_AQ
989
84.9k
    9U, // AMOXOR_W_AQ_RL
990
84.9k
    9U, // AMOXOR_W_RL
991
84.9k
    4U, // AND
992
84.9k
    4U, // ANDI
993
84.9k
    0U, // AUIPC
994
84.9k
    4U, // BEQ
995
84.9k
    4U, // BGE
996
84.9k
    4U, // BGEU
997
84.9k
    4U, // BLT
998
84.9k
    4U, // BLTU
999
84.9k
    4U, // BNE
1000
84.9k
    2U, // CSRRC
1001
84.9k
    2U, // CSRRCI
1002
84.9k
    2U, // CSRRS
1003
84.9k
    2U, // CSRRSI
1004
84.9k
    2U, // CSRRW
1005
84.9k
    2U, // CSRRWI
1006
84.9k
    0U, // C_ADD
1007
84.9k
    0U, // C_ADDI
1008
84.9k
    0U, // C_ADDI16SP
1009
84.9k
    4U, // C_ADDI4SPN
1010
84.9k
    0U, // C_ADDIW
1011
84.9k
    0U, // C_ADDW
1012
84.9k
    0U, // C_AND
1013
84.9k
    0U, // C_ANDI
1014
84.9k
    0U, // C_BEQZ
1015
84.9k
    0U, // C_BNEZ
1016
84.9k
    0U, // C_EBREAK
1017
84.9k
    13U,  // C_FLD
1018
84.9k
    13U,  // C_FLDSP
1019
84.9k
    13U,  // C_FLW
1020
84.9k
    13U,  // C_FLWSP
1021
84.9k
    13U,  // C_FSD
1022
84.9k
    13U,  // C_FSDSP
1023
84.9k
    13U,  // C_FSW
1024
84.9k
    13U,  // C_FSWSP
1025
84.9k
    0U, // C_J
1026
84.9k
    0U, // C_JAL
1027
84.9k
    0U, // C_JALR
1028
84.9k
    0U, // C_JR
1029
84.9k
    13U,  // C_LD
1030
84.9k
    13U,  // C_LDSP
1031
84.9k
    0U, // C_LI
1032
84.9k
    0U, // C_LUI
1033
84.9k
    13U,  // C_LW
1034
84.9k
    13U,  // C_LWSP
1035
84.9k
    0U, // C_MV
1036
84.9k
    0U, // C_NOP
1037
84.9k
    0U, // C_OR
1038
84.9k
    13U,  // C_SD
1039
84.9k
    13U,  // C_SDSP
1040
84.9k
    0U, // C_SLLI
1041
84.9k
    0U, // C_SRAI
1042
84.9k
    0U, // C_SRLI
1043
84.9k
    0U, // C_SUB
1044
84.9k
    0U, // C_SUBW
1045
84.9k
    13U,  // C_SW
1046
84.9k
    13U,  // C_SWSP
1047
84.9k
    0U, // C_UNIMP
1048
84.9k
    0U, // C_XOR
1049
84.9k
    4U, // DIV
1050
84.9k
    4U, // DIVU
1051
84.9k
    4U, // DIVUW
1052
84.9k
    4U, // DIVW
1053
84.9k
    0U, // EBREAK
1054
84.9k
    0U, // ECALL
1055
84.9k
    36U,  // FADD_D
1056
84.9k
    36U,  // FADD_S
1057
84.9k
    0U, // FCLASS_D
1058
84.9k
    0U, // FCLASS_S
1059
84.9k
    20U,  // FCVT_D_L
1060
84.9k
    20U,  // FCVT_D_LU
1061
84.9k
    0U, // FCVT_D_S
1062
84.9k
    0U, // FCVT_D_W
1063
84.9k
    0U, // FCVT_D_WU
1064
84.9k
    20U,  // FCVT_LU_D
1065
84.9k
    20U,  // FCVT_LU_S
1066
84.9k
    20U,  // FCVT_L_D
1067
84.9k
    20U,  // FCVT_L_S
1068
84.9k
    20U,  // FCVT_S_D
1069
84.9k
    20U,  // FCVT_S_L
1070
84.9k
    20U,  // FCVT_S_LU
1071
84.9k
    20U,  // FCVT_S_W
1072
84.9k
    20U,  // FCVT_S_WU
1073
84.9k
    20U,  // FCVT_WU_D
1074
84.9k
    20U,  // FCVT_WU_S
1075
84.9k
    20U,  // FCVT_W_D
1076
84.9k
    20U,  // FCVT_W_S
1077
84.9k
    36U,  // FDIV_D
1078
84.9k
    36U,  // FDIV_S
1079
84.9k
    0U, // FENCE
1080
84.9k
    0U, // FENCE_I
1081
84.9k
    0U, // FENCE_TSO
1082
84.9k
    4U, // FEQ_D
1083
84.9k
    4U, // FEQ_S
1084
84.9k
    13U,  // FLD
1085
84.9k
    4U, // FLE_D
1086
84.9k
    4U, // FLE_S
1087
84.9k
    4U, // FLT_D
1088
84.9k
    4U, // FLT_S
1089
84.9k
    13U,  // FLW
1090
84.9k
    100U, // FMADD_D
1091
84.9k
    100U, // FMADD_S
1092
84.9k
    4U, // FMAX_D
1093
84.9k
    4U, // FMAX_S
1094
84.9k
    4U, // FMIN_D
1095
84.9k
    4U, // FMIN_S
1096
84.9k
    100U, // FMSUB_D
1097
84.9k
    100U, // FMSUB_S
1098
84.9k
    36U,  // FMUL_D
1099
84.9k
    36U,  // FMUL_S
1100
84.9k
    0U, // FMV_D_X
1101
84.9k
    0U, // FMV_W_X
1102
84.9k
    0U, // FMV_X_D
1103
84.9k
    0U, // FMV_X_W
1104
84.9k
    100U, // FNMADD_D
1105
84.9k
    100U, // FNMADD_S
1106
84.9k
    100U, // FNMSUB_D
1107
84.9k
    100U, // FNMSUB_S
1108
84.9k
    13U,  // FSD
1109
84.9k
    4U, // FSGNJN_D
1110
84.9k
    4U, // FSGNJN_S
1111
84.9k
    4U, // FSGNJX_D
1112
84.9k
    4U, // FSGNJX_S
1113
84.9k
    4U, // FSGNJ_D
1114
84.9k
    4U, // FSGNJ_S
1115
84.9k
    20U,  // FSQRT_D
1116
84.9k
    20U,  // FSQRT_S
1117
84.9k
    36U,  // FSUB_D
1118
84.9k
    36U,  // FSUB_S
1119
84.9k
    13U,  // FSW
1120
84.9k
    0U, // JAL
1121
84.9k
    4U, // JALR
1122
84.9k
    13U,  // LB
1123
84.9k
    13U,  // LBU
1124
84.9k
    13U,  // LD
1125
84.9k
    13U,  // LH
1126
84.9k
    13U,  // LHU
1127
84.9k
    0U, // LR_D
1128
84.9k
    0U, // LR_D_AQ
1129
84.9k
    0U, // LR_D_AQ_RL
1130
84.9k
    0U, // LR_D_RL
1131
84.9k
    0U, // LR_W
1132
84.9k
    0U, // LR_W_AQ
1133
84.9k
    0U, // LR_W_AQ_RL
1134
84.9k
    0U, // LR_W_RL
1135
84.9k
    0U, // LUI
1136
84.9k
    13U,  // LW
1137
84.9k
    13U,  // LWU
1138
84.9k
    0U, // MRET
1139
84.9k
    4U, // MUL
1140
84.9k
    4U, // MULH
1141
84.9k
    4U, // MULHSU
1142
84.9k
    4U, // MULHU
1143
84.9k
    4U, // MULW
1144
84.9k
    4U, // OR
1145
84.9k
    4U, // ORI
1146
84.9k
    4U, // REM
1147
84.9k
    4U, // REMU
1148
84.9k
    4U, // REMUW
1149
84.9k
    4U, // REMW
1150
84.9k
    13U,  // SB
1151
84.9k
    9U, // SC_D
1152
84.9k
    9U, // SC_D_AQ
1153
84.9k
    9U, // SC_D_AQ_RL
1154
84.9k
    9U, // SC_D_RL
1155
84.9k
    9U, // SC_W
1156
84.9k
    9U, // SC_W_AQ
1157
84.9k
    9U, // SC_W_AQ_RL
1158
84.9k
    9U, // SC_W_RL
1159
84.9k
    13U,  // SD
1160
84.9k
    0U, // SFENCE_VMA
1161
84.9k
    13U,  // SH
1162
84.9k
    4U, // SLL
1163
84.9k
    4U, // SLLI
1164
84.9k
    4U, // SLLIW
1165
84.9k
    4U, // SLLW
1166
84.9k
    4U, // SLT
1167
84.9k
    4U, // SLTI
1168
84.9k
    4U, // SLTIU
1169
84.9k
    4U, // SLTU
1170
84.9k
    4U, // SRA
1171
84.9k
    4U, // SRAI
1172
84.9k
    4U, // SRAIW
1173
84.9k
    4U, // SRAW
1174
84.9k
    0U, // SRET
1175
84.9k
    4U, // SRL
1176
84.9k
    4U, // SRLI
1177
84.9k
    4U, // SRLIW
1178
84.9k
    4U, // SRLW
1179
84.9k
    4U, // SUB
1180
84.9k
    4U, // SUBW
1181
84.9k
    13U,  // SW
1182
84.9k
    0U, // UNIMP
1183
84.9k
    0U, // URET
1184
84.9k
    0U, // WFI
1185
84.9k
    4U, // XOR
1186
84.9k
    4U, // XORI
1187
84.9k
  };
1188
1189
  // Emit the opcode for the instruction.
1190
84.9k
  uint32_t Bits = 0;
1191
84.9k
  Bits |= OpInfo0[MCInst_getOpcode(MI)] << 0;
1192
84.9k
  Bits |= OpInfo1[MCInst_getOpcode(MI)] << 16;
1193
84.9k
  CS_ASSERT(Bits != 0 && "Cannot print this instruction.");
1194
84.9k
#ifndef CAPSTONE_DIET
1195
84.9k
  SStream_concat0(O, AsmStrs+(Bits & 4095)-1);
1196
84.9k
#endif
1197
1198
1199
  // Fragment 0 encoded into 2 bits for 4 unique commands.
1200
84.9k
  switch ((Bits >> 12) & 3) {
1201
0
  default: CS_ASSERT(0 && "Invalid command number.");
1202
401
  case 0:
1203
    // DBG_VALUE, DBG_LABEL, BUNDLE, LIFETIME_START, LIFETIME_END, FENTRY_CAL...
1204
401
    return;
1205
0
    break;
1206
83.4k
  case 1:
1207
    // PseudoCALL, PseudoLA, PseudoLI, PseudoLLA, PseudoTAIL, ADD, ADDI, ADDI...
1208
83.4k
    printOperand(MI, 0, O);
1209
83.4k
    break;
1210
0
  case 2:
1211
    // C_ADD, C_ADDI, C_ADDI16SP, C_ADDIW, C_ADDW, C_AND, C_ANDI, C_OR, C_SLL...
1212
0
    printOperand(MI, 1, O);
1213
0
    SStream_concat0(O, ", ");
1214
0
    printOperand(MI, 2, O);
1215
0
    return;
1216
0
    break;
1217
1.17k
  case 3:
1218
    // FENCE
1219
1.17k
    printFenceArg(MI, 0, O);
1220
1.17k
    SStream_concat0(O, ", ");
1221
1.17k
    printFenceArg(MI, 1, O);
1222
1.17k
    return;
1223
0
    break;
1224
84.9k
  }
1225
1226
1227
  // Fragment 1 encoded into 2 bits for 3 unique commands.
1228
83.4k
  switch ((Bits >> 14) & 3) {
1229
0
  default: CS_ASSERT(0 && "Invalid command number.");
1230
0
  case 0:
1231
    // PseudoCALL, PseudoTAIL, C_J, C_JAL, C_JALR, C_JR
1232
0
    return;
1233
0
    break;
1234
83.0k
  case 1:
1235
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AMOADD_D, AMOAD...
1236
83.0k
    SStream_concat0(O, ", ");
1237
83.0k
    break;
1238
388
  case 2:
1239
    // LR_D, LR_D_AQ, LR_D_AQ_RL, LR_D_RL, LR_W, LR_W_AQ, LR_W_AQ_RL, LR_W_RL
1240
388
    SStream_concat0(O, ", (");
1241
388
    printOperand(MI, 1, O);
1242
388
    SStream_concat0(O, ")");
1243
388
    return;
1244
0
    break;
1245
83.4k
  }
1246
1247
1248
  // Fragment 2 encoded into 2 bits for 3 unique commands.
1249
83.0k
  switch ((Bits >> 16) & 3) {
1250
0
  default: CS_ASSERT(0 && "Invalid command number.");
1251
23.5k
  case 0:
1252
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AND, ANDI, AUIP...
1253
23.5k
    printOperand(MI, 1, O);
1254
23.5k
    break;
1255
1.92k
  case 1:
1256
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1257
1.92k
    printOperand(MI, 2, O);
1258
1.92k
    break;
1259
57.5k
  case 2:
1260
    // CSRRC, CSRRCI, CSRRS, CSRRSI, CSRRW, CSRRWI
1261
57.5k
    printCSRSystemRegister(MI, 1, O);
1262
57.5k
    SStream_concat0(O, ", ");
1263
57.5k
    printOperand(MI, 2, O);
1264
57.5k
    return;
1265
0
    break;
1266
83.0k
  }
1267
1268
1269
  // Fragment 3 encoded into 2 bits for 4 unique commands.
1270
25.4k
  switch ((Bits >> 18) & 3) {
1271
0
  default: CS_ASSERT(0 && "Invalid command number.");
1272
1.76k
  case 0:
1273
    // PseudoLA, PseudoLI, PseudoLLA, AUIPC, C_BEQZ, C_BNEZ, C_LI, C_LUI, C_M...
1274
1.76k
    return;
1275
0
    break;
1276
21.7k
  case 1:
1277
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1278
21.7k
    SStream_concat0(O, ", ");
1279
21.7k
    break;
1280
462
  case 2:
1281
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1282
462
    SStream_concat0(O, ", (");
1283
462
    printOperand(MI, 1, O);
1284
462
    SStream_concat0(O, ")");
1285
462
    return;
1286
0
    break;
1287
1.46k
  case 3:
1288
    // C_FLD, C_FLDSP, C_FLW, C_FLWSP, C_FSD, C_FSDSP, C_FSW, C_FSWSP, C_LD, ...
1289
1.46k
    SStream_concat0(O, "(");
1290
1.46k
    printOperand(MI, 1, O);
1291
1.46k
    SStream_concat0(O, ")");
1292
1.46k
    return;
1293
0
    break;
1294
25.4k
  }
1295
1296
1297
  // Fragment 4 encoded into 1 bits for 2 unique commands.
1298
21.7k
  if ((Bits >> 20) & 1) {
1299
    // FCVT_D_L, FCVT_D_LU, FCVT_LU_D, FCVT_LU_S, FCVT_L_D, FCVT_L_S, FCVT_S_...
1300
8.64k
    printFRMArg(MI, 2, O);
1301
8.64k
    return;
1302
13.1k
  } else {
1303
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1304
13.1k
    printOperand(MI, 2, O);
1305
13.1k
  }
1306
1307
1308
  // Fragment 5 encoded into 1 bits for 2 unique commands.
1309
13.1k
  if ((Bits >> 21) & 1) {
1310
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FM...
1311
4.61k
    SStream_concat0(O, ", ");
1312
8.49k
  } else {
1313
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1314
8.49k
    return;
1315
8.49k
  }
1316
1317
1318
  // Fragment 6 encoded into 1 bits for 2 unique commands.
1319
4.61k
  if ((Bits >> 22) & 1) {
1320
    // FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FNMADD_D, FNMADD_S, FNMSUB_D, FNMS...
1321
1.62k
    printOperand(MI, 3, O);
1322
1.62k
    SStream_concat0(O, ", ");
1323
1.62k
    printFRMArg(MI, 4, O);
1324
1.62k
    return;
1325
2.99k
  } else {
1326
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMUL_D, FMUL_S, FSUB_D, FSUB_S
1327
2.99k
    printFRMArg(MI, 3, O);
1328
2.99k
    return;
1329
2.99k
  }
1330
1331
4.61k
}
1332
1333
1334
/// getRegisterName - This method is automatically generated by tblgen
1335
/// from the register set description.  This returns the assembler name
1336
/// for the specified register.
1337
static const char *
1338
getRegisterName(unsigned RegNo, unsigned AltIdx)
1339
195k
{
1340
195k
  CS_ASSERT(RegNo && RegNo < 97 && "Invalid register number!");
1341
1342
195k
#ifndef CAPSTONE_DIET
1343
195k
  static const char AsmStrsABIRegAltName[] = {
1344
195k
  /* 0 */ 'f', 's', '1', '0', 0,
1345
195k
  /* 5 */ 'f', 't', '1', '0', 0,
1346
195k
  /* 10 */ 'f', 'a', '0', 0,
1347
195k
  /* 14 */ 'f', 's', '0', 0,
1348
195k
  /* 18 */ 'f', 't', '0', 0,
1349
195k
  /* 22 */ 'f', 's', '1', '1', 0,
1350
195k
  /* 27 */ 'f', 't', '1', '1', 0,
1351
195k
  /* 32 */ 'f', 'a', '1', 0,
1352
195k
  /* 36 */ 'f', 's', '1', 0,
1353
195k
  /* 40 */ 'f', 't', '1', 0,
1354
195k
  /* 44 */ 'f', 'a', '2', 0,
1355
195k
  /* 48 */ 'f', 's', '2', 0,
1356
195k
  /* 52 */ 'f', 't', '2', 0,
1357
195k
  /* 56 */ 'f', 'a', '3', 0,
1358
195k
  /* 60 */ 'f', 's', '3', 0,
1359
195k
  /* 64 */ 'f', 't', '3', 0,
1360
195k
  /* 68 */ 'f', 'a', '4', 0,
1361
195k
  /* 72 */ 'f', 's', '4', 0,
1362
195k
  /* 76 */ 'f', 't', '4', 0,
1363
195k
  /* 80 */ 'f', 'a', '5', 0,
1364
195k
  /* 84 */ 'f', 's', '5', 0,
1365
195k
  /* 88 */ 'f', 't', '5', 0,
1366
195k
  /* 92 */ 'f', 'a', '6', 0,
1367
195k
  /* 96 */ 'f', 's', '6', 0,
1368
195k
  /* 100 */ 'f', 't', '6', 0,
1369
195k
  /* 104 */ 'f', 'a', '7', 0,
1370
195k
  /* 108 */ 'f', 's', '7', 0,
1371
195k
  /* 112 */ 'f', 't', '7', 0,
1372
195k
  /* 116 */ 'f', 's', '8', 0,
1373
195k
  /* 120 */ 'f', 't', '8', 0,
1374
195k
  /* 124 */ 'f', 's', '9', 0,
1375
195k
  /* 128 */ 'f', 't', '9', 0,
1376
195k
  /* 132 */ 'r', 'a', 0,
1377
195k
  /* 135 */ 'z', 'e', 'r', 'o', 0,
1378
195k
  /* 140 */ 'g', 'p', 0,
1379
195k
  /* 143 */ 's', 'p', 0,
1380
195k
  /* 146 */ 't', 'p', 0,
1381
195k
  };
1382
1383
195k
  static const uint8_t RegAsmOffsetABIRegAltName[] = {
1384
195k
    135, 132, 143, 140, 146, 19, 41, 53, 15, 37, 11, 33, 45, 57, 
1385
195k
    69, 81, 93, 105, 49, 61, 73, 85, 97, 109, 117, 125, 1, 23, 
1386
195k
    65, 77, 89, 101, 18, 18, 40, 40, 52, 52, 64, 64, 76, 76, 
1387
195k
    88, 88, 100, 100, 112, 112, 14, 14, 36, 36, 10, 10, 32, 32, 
1388
195k
    44, 44, 56, 56, 68, 68, 80, 80, 92, 92, 104, 104, 48, 48, 
1389
195k
    60, 60, 72, 72, 84, 84, 96, 96, 108, 108, 116, 116, 124, 124, 
1390
195k
    0, 0, 22, 22, 120, 120, 128, 128, 5, 5, 27, 27, 
1391
195k
  };
1392
1393
195k
  static const char AsmStrsNoRegAltName[] = {
1394
195k
  /* 0 */ 'f', '1', '0', 0,
1395
195k
  /* 4 */ 'x', '1', '0', 0,
1396
195k
  /* 8 */ 'f', '2', '0', 0,
1397
195k
  /* 12 */ 'x', '2', '0', 0,
1398
195k
  /* 16 */ 'f', '3', '0', 0,
1399
195k
  /* 20 */ 'x', '3', '0', 0,
1400
195k
  /* 24 */ 'f', '0', 0,
1401
195k
  /* 27 */ 'x', '0', 0,
1402
195k
  /* 30 */ 'f', '1', '1', 0,
1403
195k
  /* 34 */ 'x', '1', '1', 0,
1404
195k
  /* 38 */ 'f', '2', '1', 0,
1405
195k
  /* 42 */ 'x', '2', '1', 0,
1406
195k
  /* 46 */ 'f', '3', '1', 0,
1407
195k
  /* 50 */ 'x', '3', '1', 0,
1408
195k
  /* 54 */ 'f', '1', 0,
1409
195k
  /* 57 */ 'x', '1', 0,
1410
195k
  /* 60 */ 'f', '1', '2', 0,
1411
195k
  /* 64 */ 'x', '1', '2', 0,
1412
195k
  /* 68 */ 'f', '2', '2', 0,
1413
195k
  /* 72 */ 'x', '2', '2', 0,
1414
195k
  /* 76 */ 'f', '2', 0,
1415
195k
  /* 79 */ 'x', '2', 0,
1416
195k
  /* 82 */ 'f', '1', '3', 0,
1417
195k
  /* 86 */ 'x', '1', '3', 0,
1418
195k
  /* 90 */ 'f', '2', '3', 0,
1419
195k
  /* 94 */ 'x', '2', '3', 0,
1420
195k
  /* 98 */ 'f', '3', 0,
1421
195k
  /* 101 */ 'x', '3', 0,
1422
195k
  /* 104 */ 'f', '1', '4', 0,
1423
195k
  /* 108 */ 'x', '1', '4', 0,
1424
195k
  /* 112 */ 'f', '2', '4', 0,
1425
195k
  /* 116 */ 'x', '2', '4', 0,
1426
195k
  /* 120 */ 'f', '4', 0,
1427
195k
  /* 123 */ 'x', '4', 0,
1428
195k
  /* 126 */ 'f', '1', '5', 0,
1429
195k
  /* 130 */ 'x', '1', '5', 0,
1430
195k
  /* 134 */ 'f', '2', '5', 0,
1431
195k
  /* 138 */ 'x', '2', '5', 0,
1432
195k
  /* 142 */ 'f', '5', 0,
1433
195k
  /* 145 */ 'x', '5', 0,
1434
195k
  /* 148 */ 'f', '1', '6', 0,
1435
195k
  /* 152 */ 'x', '1', '6', 0,
1436
195k
  /* 156 */ 'f', '2', '6', 0,
1437
195k
  /* 160 */ 'x', '2', '6', 0,
1438
195k
  /* 164 */ 'f', '6', 0,
1439
195k
  /* 167 */ 'x', '6', 0,
1440
195k
  /* 170 */ 'f', '1', '7', 0,
1441
195k
  /* 174 */ 'x', '1', '7', 0,
1442
195k
  /* 178 */ 'f', '2', '7', 0,
1443
195k
  /* 182 */ 'x', '2', '7', 0,
1444
195k
  /* 186 */ 'f', '7', 0,
1445
195k
  /* 189 */ 'x', '7', 0,
1446
195k
  /* 192 */ 'f', '1', '8', 0,
1447
195k
  /* 196 */ 'x', '1', '8', 0,
1448
195k
  /* 200 */ 'f', '2', '8', 0,
1449
195k
  /* 204 */ 'x', '2', '8', 0,
1450
195k
  /* 208 */ 'f', '8', 0,
1451
195k
  /* 211 */ 'x', '8', 0,
1452
195k
  /* 214 */ 'f', '1', '9', 0,
1453
195k
  /* 218 */ 'x', '1', '9', 0,
1454
195k
  /* 222 */ 'f', '2', '9', 0,
1455
195k
  /* 226 */ 'x', '2', '9', 0,
1456
195k
  /* 230 */ 'f', '9', 0,
1457
195k
  /* 233 */ 'x', '9', 0,
1458
195k
  };
1459
1460
195k
  static const uint8_t RegAsmOffsetNoRegAltName[] = {
1461
195k
    27, 57, 79, 101, 123, 145, 167, 189, 211, 233, 4, 34, 64, 86, 
1462
195k
    108, 130, 152, 174, 196, 218, 12, 42, 72, 94, 116, 138, 160, 182, 
1463
195k
    204, 226, 20, 50, 24, 24, 54, 54, 76, 76, 98, 98, 120, 120, 
1464
195k
    142, 142, 164, 164, 186, 186, 208, 208, 230, 230, 0, 0, 30, 30, 
1465
195k
    60, 60, 82, 82, 104, 104, 126, 126, 148, 148, 170, 170, 192, 192, 
1466
195k
    214, 214, 8, 8, 38, 38, 68, 68, 90, 90, 112, 112, 134, 134, 
1467
195k
    156, 156, 178, 178, 200, 200, 222, 222, 16, 16, 46, 46, 
1468
195k
  };
1469
1470
195k
  switch(AltIdx) {
1471
0
  default: CS_ASSERT(0 && "Invalid register alt name index!");
1472
195k
  case RISCV_ABIRegAltName:
1473
195k
    CS_ASSERT(*(AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1]) &&
1474
195k
           "Invalid alt name index for register!");
1475
195k
    return AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1];
1476
0
  case RISCV_NoRegAltName:
1477
0
    CS_ASSERT(*(AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1]) &&
1478
0
           "Invalid alt name index for register!");
1479
0
    return AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1];
1480
195k
  }
1481
#else
1482
  return NULL;
1483
#endif
1484
195k
}
1485
1486
#ifdef PRINT_ALIAS_INSTR
1487
#undef PRINT_ALIAS_INSTR
1488
1489
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
1490
                  unsigned PredicateIndex);
1491
1492
static bool printAliasInstr(MCInst *MI, SStream * OS, void *info)
1493
115k
{
1494
115k
  MCRegisterInfo *MRI = (MCRegisterInfo *) info;
1495
115k
  const char *AsmString;
1496
115k
  unsigned I = 0;
1497
115k
#define ASMSTRING_CONTAIN_SIZE 64
1498
115k
  unsigned AsmStringLen = 0;
1499
115k
  char tmpString_[ASMSTRING_CONTAIN_SIZE];
1500
115k
  char *tmpString = tmpString_;
1501
115k
  switch (MCInst_getOpcode(MI)) {
1502
4.76k
  default: return false;
1503
460
  case RISCV_ADDI:
1504
460
    if (MCInst_getNumOperands(MI) == 3 &&
1505
460
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1506
264
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1507
163
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1508
163
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1509
      // (ADDI X0, X0, 0)
1510
67
      AsmString = "nop";
1511
67
      break;
1512
67
    }
1513
393
    if (MCInst_getNumOperands(MI) == 3 &&
1514
393
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1515
393
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1516
393
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1517
393
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1518
393
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1519
393
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1520
      // (ADDI GPR:$rd, GPR:$rs, 0)
1521
111
      AsmString = "mv $\x01, $\x02";
1522
111
      break;
1523
111
    }
1524
282
    return false;
1525
443
  case RISCV_ADDIW:
1526
443
    if (MCInst_getNumOperands(MI) == 3 &&
1527
443
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1528
443
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1529
443
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1530
443
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1531
443
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1532
443
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1533
      // (ADDIW GPR:$rd, GPR:$rs, 0)
1534
67
      AsmString = "sext.w $\x01, $\x02";
1535
67
      break;
1536
67
    }
1537
376
    return false;
1538
209
  case RISCV_BEQ:
1539
209
    if (MCInst_getNumOperands(MI) == 3 &&
1540
209
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1541
209
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1542
209
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1543
109
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1544
      // (BEQ GPR:$rs, X0, simm13_lsb0:$offset)
1545
109
      AsmString = "beqz $\x01, $\x03";
1546
109
      break;
1547
109
    }
1548
100
    return false;
1549
355
  case RISCV_BGE:
1550
355
    if (MCInst_getNumOperands(MI) == 3 &&
1551
355
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1552
67
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1553
67
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1554
67
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1555
      // (BGE X0, GPR:$rs, simm13_lsb0:$offset)
1556
67
      AsmString = "blez $\x02, $\x03";
1557
67
      break;
1558
67
    }
1559
288
    if (MCInst_getNumOperands(MI) == 3 &&
1560
288
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1561
288
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1562
288
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1563
67
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1564
      // (BGE GPR:$rs, X0, simm13_lsb0:$offset)
1565
67
      AsmString = "bgez $\x01, $\x03";
1566
67
      break;
1567
67
    }
1568
221
    return false;
1569
366
  case RISCV_BLT:
1570
366
    if (MCInst_getNumOperands(MI) == 3 &&
1571
366
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1572
366
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1573
366
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1574
67
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1575
      // (BLT GPR:$rs, X0, simm13_lsb0:$offset)
1576
67
      AsmString = "bltz $\x01, $\x03";
1577
67
      break;
1578
67
    }
1579
299
    if (MCInst_getNumOperands(MI) == 3 &&
1580
299
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1581
68
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1582
68
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1583
68
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1584
      // (BLT X0, GPR:$rs, simm13_lsb0:$offset)
1585
68
      AsmString = "bgtz $\x02, $\x03";
1586
68
      break;
1587
68
    }
1588
231
    return false;
1589
159
  case RISCV_BNE:
1590
159
    if (MCInst_getNumOperands(MI) == 3 &&
1591
159
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1592
159
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1593
159
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1594
76
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1595
      // (BNE GPR:$rs, X0, simm13_lsb0:$offset)
1596
76
      AsmString = "bnez $\x01, $\x03";
1597
76
      break;
1598
76
    }
1599
83
    return false;
1600
9.32k
  case RISCV_CSRRC:
1601
9.32k
    if (MCInst_getNumOperands(MI) == 3 &&
1602
9.32k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1603
559
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1604
559
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1605
      // (CSRRC X0, csr_sysreg:$csr, GPR:$rs)
1606
559
      AsmString = "csrc $\xFF\x02\x01, $\x03";
1607
559
      break;
1608
559
    }
1609
8.76k
    return false;
1610
10.6k
  case RISCV_CSRRCI:
1611
10.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1612
10.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1613
      // (CSRRCI X0, csr_sysreg:$csr, uimm5:$imm)
1614
637
      AsmString = "csrci $\xFF\x02\x01, $\x03";
1615
637
      break;
1616
637
    }
1617
10.0k
    return false;
1618
22.2k
  case RISCV_CSRRS:
1619
22.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1620
22.2k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1621
22.2k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1622
22.2k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1623
22.2k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1624
878
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1625
      // (CSRRS GPR:$rd, 3, X0)
1626
74
      AsmString = "frcsr $\x01";
1627
74
      break;
1628
74
    }
1629
22.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1630
22.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1631
22.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1632
22.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1633
22.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1634
628
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1635
      // (CSRRS GPR:$rd, 2, X0)
1636
276
      AsmString = "frrm $\x01";
1637
276
      break;
1638
276
    }
1639
21.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1640
21.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1641
21.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1642
21.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1643
21.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1644
618
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1645
      // (CSRRS GPR:$rd, 1, X0)
1646
75
      AsmString = "frflags $\x01";
1647
75
      break;
1648
75
    }
1649
21.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1650
21.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1651
21.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1652
21.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1653
21.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3074 &&
1654
1.06k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1655
      // (CSRRS GPR:$rd, 3074, X0)
1656
773
      AsmString = "rdinstret $\x01";
1657
773
      break;
1658
773
    }
1659
21.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1660
21.0k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1661
21.0k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1662
21.0k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1663
21.0k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3072 &&
1664
1.18k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1665
      // (CSRRS GPR:$rd, 3072, X0)
1666
522
      AsmString = "rdcycle $\x01";
1667
522
      break;
1668
522
    }
1669
20.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1670
20.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1671
20.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1672
20.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1673
20.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3073 &&
1674
1.07k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1675
      // (CSRRS GPR:$rd, 3073, X0)
1676
75
      AsmString = "rdtime $\x01";
1677
75
      break;
1678
75
    }
1679
20.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1680
20.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1681
20.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1682
20.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1683
20.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3202 &&
1684
1.60k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1685
      // (CSRRS GPR:$rd, 3202, X0)
1686
604
      AsmString = "rdinstreth $\x01";
1687
604
      break;
1688
604
    }
1689
19.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1690
19.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1691
19.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1692
19.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1693
19.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3200 &&
1694
168
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1695
      // (CSRRS GPR:$rd, 3200, X0)
1696
84
      AsmString = "rdcycleh $\x01";
1697
84
      break;
1698
84
    }
1699
19.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1700
19.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1701
19.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1702
19.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1703
19.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3201 &&
1704
202
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1705
      // (CSRRS GPR:$rd, 3201, X0)
1706
68
      AsmString = "rdtimeh $\x01";
1707
68
      break;
1708
68
    }
1709
19.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1710
19.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1711
19.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1712
19.6k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1713
      // (CSRRS GPR:$rd, csr_sysreg:$csr, X0)
1714
2.82k
      AsmString = "csrr $\x01, $\xFF\x02\x01";
1715
2.82k
      break;
1716
2.82k
    }
1717
16.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1718
16.8k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1719
4.07k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1720
4.07k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1721
      // (CSRRS X0, csr_sysreg:$csr, GPR:$rs)
1722
4.07k
      AsmString = "csrs $\xFF\x02\x01, $\x03";
1723
4.07k
      break;
1724
4.07k
    }
1725
12.7k
    return false;
1726
7.37k
  case RISCV_CSRRSI:
1727
7.37k
    if (MCInst_getNumOperands(MI) == 3 &&
1728
7.37k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1729
      // (CSRRSI X0, csr_sysreg:$csr, uimm5:$imm)
1730
332
      AsmString = "csrsi $\xFF\x02\x01, $\x03";
1731
332
      break;
1732
332
    }
1733
7.04k
    return false;
1734
13.7k
  case RISCV_CSRRW:
1735
13.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1736
13.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1737
2.02k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1738
2.02k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1739
77
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1740
77
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1741
      // (CSRRW X0, 3, GPR:$rs)
1742
77
      AsmString = "fscsr $\x03";
1743
77
      break;
1744
77
    }
1745
13.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1746
13.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1747
1.95k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1748
1.95k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1749
739
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1750
739
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1751
      // (CSRRW X0, 2, GPR:$rs)
1752
739
      AsmString = "fsrm $\x03";
1753
739
      break;
1754
739
    }
1755
12.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1756
12.8k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1757
1.21k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1758
1.21k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1759
112
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1760
112
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1761
      // (CSRRW X0, 1, GPR:$rs)
1762
112
      AsmString = "fsflags $\x03";
1763
112
      break;
1764
112
    }
1765
12.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1766
12.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1767
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1768
1.10k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1769
      // (CSRRW X0, csr_sysreg:$csr, GPR:$rs)
1770
1.10k
      AsmString = "csrw $\xFF\x02\x01, $\x03";
1771
1.10k
      break;
1772
1.10k
    }
1773
11.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1774
11.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1775
11.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1776
11.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1777
11.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1778
77
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1779
77
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1780
      // (CSRRW GPR:$rd, 3, GPR:$rs)
1781
77
      AsmString = "fscsr $\x01, $\x03";
1782
77
      break;
1783
77
    }
1784
11.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1785
11.5k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1786
11.5k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1787
11.5k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1788
11.5k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1789
242
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1790
242
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1791
      // (CSRRW GPR:$rd, 2, GPR:$rs)
1792
242
      AsmString = "fsrm $\x01, $\x03";
1793
242
      break;
1794
242
    }
1795
11.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1796
11.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1797
11.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1798
11.3k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1799
11.3k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1800
792
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1801
792
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1802
      // (CSRRW GPR:$rd, 1, GPR:$rs)
1803
792
      AsmString = "fsflags $\x01, $\x03";
1804
792
      break;
1805
792
    }
1806
10.5k
    return false;
1807
11.2k
  case RISCV_CSRRWI:
1808
11.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1809
11.2k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1810
1.86k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1811
1.86k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1812
      // (CSRRWI X0, 2, uimm5:$imm)
1813
105
      AsmString = "fsrmi $\x03";
1814
105
      break;
1815
105
    }
1816
11.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1817
11.1k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1818
1.75k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1819
1.75k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1820
      // (CSRRWI X0, 1, uimm5:$imm)
1821
333
      AsmString = "fsflagsi $\x03";
1822
333
      break;
1823
333
    }
1824
10.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1825
10.8k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1826
      // (CSRRWI X0, csr_sysreg:$csr, uimm5:$imm)
1827
1.42k
      AsmString = "csrwi $\xFF\x02\x01, $\x03";
1828
1.42k
      break;
1829
1.42k
    }
1830
9.41k
    if (MCInst_getNumOperands(MI) == 3 &&
1831
9.41k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1832
9.41k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1833
9.41k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1834
9.41k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1835
      // (CSRRWI GPR:$rd, 2, uimm5:$imm)
1836
251
      AsmString = "fsrmi $\x01, $\x03";
1837
251
      break;
1838
251
    }
1839
9.16k
    if (MCInst_getNumOperands(MI) == 3 &&
1840
9.16k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1841
9.16k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1842
9.16k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1843
9.16k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1844
      // (CSRRWI GPR:$rd, 1, uimm5:$imm)
1845
789
      AsmString = "fsflagsi $\x01, $\x03";
1846
789
      break;
1847
789
    }
1848
8.37k
    return false;
1849
291
  case RISCV_FADD_D:
1850
291
    if (MCInst_getNumOperands(MI) == 4 &&
1851
291
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1852
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1853
291
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1854
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1855
291
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1856
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1857
291
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1858
291
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1859
      // (FADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
1860
199
      AsmString = "fadd.d $\x01, $\x02, $\x03";
1861
199
      break;
1862
199
    }
1863
92
    return false;
1864
983
  case RISCV_FADD_S:
1865
983
    if (MCInst_getNumOperands(MI) == 4 &&
1866
983
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1867
983
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1868
983
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1869
983
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1870
983
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1871
983
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1872
983
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1873
983
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1874
      // (FADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
1875
292
      AsmString = "fadd.s $\x01, $\x02, $\x03";
1876
292
      break;
1877
292
    }
1878
691
    return false;
1879
1.01k
  case RISCV_FCVT_D_L:
1880
1.01k
    if (MCInst_getNumOperands(MI) == 3 &&
1881
1.01k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1882
1.01k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1883
1.01k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1884
1.01k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1885
1.01k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1886
1.01k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1887
      // (FCVT_D_L FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1888
375
      AsmString = "fcvt.d.l $\x01, $\x02";
1889
375
      break;
1890
375
    }
1891
640
    return false;
1892
747
  case RISCV_FCVT_D_LU:
1893
747
    if (MCInst_getNumOperands(MI) == 3 &&
1894
747
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1895
747
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1896
747
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1897
747
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1898
747
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1899
747
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1900
      // (FCVT_D_LU FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1901
454
      AsmString = "fcvt.d.lu $\x01, $\x02";
1902
454
      break;
1903
454
    }
1904
293
    return false;
1905
846
  case RISCV_FCVT_LU_D:
1906
846
    if (MCInst_getNumOperands(MI) == 3 &&
1907
846
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1908
846
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1909
846
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1910
846
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1911
846
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1912
846
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1913
      // (FCVT_LU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1914
579
      AsmString = "fcvt.lu.d $\x01, $\x02";
1915
579
      break;
1916
579
    }
1917
267
    return false;
1918
826
  case RISCV_FCVT_LU_S:
1919
826
    if (MCInst_getNumOperands(MI) == 3 &&
1920
826
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1921
826
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1922
826
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1923
826
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1924
826
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1925
826
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1926
      // (FCVT_LU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1927
149
      AsmString = "fcvt.lu.s $\x01, $\x02";
1928
149
      break;
1929
149
    }
1930
677
    return false;
1931
452
  case RISCV_FCVT_L_D:
1932
452
    if (MCInst_getNumOperands(MI) == 3 &&
1933
452
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1934
452
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1935
452
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1936
452
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1937
452
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1938
452
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1939
      // (FCVT_L_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1940
18
      AsmString = "fcvt.l.d $\x01, $\x02";
1941
18
      break;
1942
18
    }
1943
434
    return false;
1944
115
  case RISCV_FCVT_L_S:
1945
115
    if (MCInst_getNumOperands(MI) == 3 &&
1946
115
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1947
115
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1948
115
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1949
115
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1950
115
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1951
115
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1952
      // (FCVT_L_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1953
36
      AsmString = "fcvt.l.s $\x01, $\x02";
1954
36
      break;
1955
36
    }
1956
79
    return false;
1957
271
  case RISCV_FCVT_S_D:
1958
271
    if (MCInst_getNumOperands(MI) == 3 &&
1959
271
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1960
271
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1961
271
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1962
271
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1963
271
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1964
271
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1965
      // (FCVT_S_D FPR32:$rd, FPR64:$rs1, { 1, 1, 1 })
1966
35
      AsmString = "fcvt.s.d $\x01, $\x02";
1967
35
      break;
1968
35
    }
1969
236
    return false;
1970
997
  case RISCV_FCVT_S_L:
1971
997
    if (MCInst_getNumOperands(MI) == 3 &&
1972
997
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1973
997
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1974
997
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1975
997
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1976
997
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1977
997
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1978
      // (FCVT_S_L FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1979
456
      AsmString = "fcvt.s.l $\x01, $\x02";
1980
456
      break;
1981
456
    }
1982
541
    return false;
1983
962
  case RISCV_FCVT_S_LU:
1984
962
    if (MCInst_getNumOperands(MI) == 3 &&
1985
962
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1986
962
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1987
962
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1988
962
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1989
962
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1990
962
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1991
      // (FCVT_S_LU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1992
658
      AsmString = "fcvt.s.lu $\x01, $\x02";
1993
658
      break;
1994
658
    }
1995
304
    return false;
1996
413
  case RISCV_FCVT_S_W:
1997
413
    if (MCInst_getNumOperands(MI) == 3 &&
1998
413
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1999
413
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2000
413
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2001
413
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2002
413
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2003
413
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2004
      // (FCVT_S_W FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2005
359
      AsmString = "fcvt.s.w $\x01, $\x02";
2006
359
      break;
2007
359
    }
2008
54
    return false;
2009
947
  case RISCV_FCVT_S_WU:
2010
947
    if (MCInst_getNumOperands(MI) == 3 &&
2011
947
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2012
947
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2013
947
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2014
947
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2015
947
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2016
947
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2017
      // (FCVT_S_WU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2018
79
      AsmString = "fcvt.s.wu $\x01, $\x02";
2019
79
      break;
2020
79
    }
2021
868
    return false;
2022
580
  case RISCV_FCVT_WU_D:
2023
580
    if (MCInst_getNumOperands(MI) == 3 &&
2024
580
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2025
580
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2026
580
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2027
580
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2028
580
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2029
580
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2030
      // (FCVT_WU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2031
81
      AsmString = "fcvt.wu.d $\x01, $\x02";
2032
81
      break;
2033
81
    }
2034
499
    return false;
2035
1.16k
  case RISCV_FCVT_WU_S:
2036
1.16k
    if (MCInst_getNumOperands(MI) == 3 &&
2037
1.16k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2038
1.16k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2039
1.16k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2040
1.16k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2041
1.16k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2042
1.16k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2043
      // (FCVT_WU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2044
364
      AsmString = "fcvt.wu.s $\x01, $\x02";
2045
364
      break;
2046
364
    }
2047
803
    return false;
2048
924
  case RISCV_FCVT_W_D:
2049
924
    if (MCInst_getNumOperands(MI) == 3 &&
2050
924
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2051
924
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2052
924
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2053
924
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2054
924
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2055
924
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2056
      // (FCVT_W_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2057
55
      AsmString = "fcvt.w.d $\x01, $\x02";
2058
55
      break;
2059
55
    }
2060
869
    return false;
2061
252
  case RISCV_FCVT_W_S:
2062
252
    if (MCInst_getNumOperands(MI) == 3 &&
2063
252
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2064
252
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2065
252
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2066
252
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2067
252
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2068
252
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2069
      // (FCVT_W_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2070
83
      AsmString = "fcvt.w.s $\x01, $\x02";
2071
83
      break;
2072
83
    }
2073
169
    return false;
2074
529
  case RISCV_FDIV_D:
2075
529
    if (MCInst_getNumOperands(MI) == 4 &&
2076
529
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2077
529
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2078
529
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2079
529
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2080
529
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2081
529
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2082
529
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2083
529
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2084
      // (FDIV_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2085
248
      AsmString = "fdiv.d $\x01, $\x02, $\x03";
2086
248
      break;
2087
248
    }
2088
281
    return false;
2089
2.27k
  case RISCV_FDIV_S:
2090
2.27k
    if (MCInst_getNumOperands(MI) == 4 &&
2091
2.27k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2092
2.27k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2093
2.27k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2094
2.27k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2095
2.27k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2096
2.27k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2097
2.27k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2098
2.27k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2099
      // (FDIV_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2100
1.40k
      AsmString = "fdiv.s $\x01, $\x02, $\x03";
2101
1.40k
      break;
2102
1.40k
    }
2103
871
    return false;
2104
1.21k
  case RISCV_FENCE:
2105
1.21k
    if (MCInst_getNumOperands(MI) == 2 &&
2106
1.21k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
2107
1.21k
        MCOperand_getImm(MCInst_getOperand(MI, 0)) == 15 &&
2108
480
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
2109
480
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 15) {
2110
      // (FENCE 15, 15)
2111
34
      AsmString = "fence";
2112
34
      break;
2113
34
    }
2114
1.17k
    return false;
2115
450
  case RISCV_FMADD_D:
2116
450
    if (MCInst_getNumOperands(MI) == 5 &&
2117
450
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2118
450
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2119
450
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2120
450
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2121
450
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2122
450
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2123
450
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2124
450
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2125
450
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2126
450
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2127
      // (FMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2128
95
      AsmString = "fmadd.d $\x01, $\x02, $\x03, $\x04";
2129
95
      break;
2130
95
    }
2131
355
    return false;
2132
194
  case RISCV_FMADD_S:
2133
194
    if (MCInst_getNumOperands(MI) == 5 &&
2134
194
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2135
194
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2136
194
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2137
194
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2138
194
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2139
194
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2140
194
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2141
194
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2142
194
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2143
194
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2144
      // (FMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2145
88
      AsmString = "fmadd.s $\x01, $\x02, $\x03, $\x04";
2146
88
      break;
2147
88
    }
2148
106
    return false;
2149
392
  case RISCV_FMSUB_D:
2150
392
    if (MCInst_getNumOperands(MI) == 5 &&
2151
392
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2152
392
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2153
392
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2154
392
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2155
392
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2156
392
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2157
392
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2158
392
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2159
392
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2160
392
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2161
      // (FMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2162
156
      AsmString = "fmsub.d $\x01, $\x02, $\x03, $\x04";
2163
156
      break;
2164
156
    }
2165
236
    return false;
2166
521
  case RISCV_FMSUB_S:
2167
521
    if (MCInst_getNumOperands(MI) == 5 &&
2168
521
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2169
521
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2170
521
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2171
521
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2172
521
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2173
521
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2174
521
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2175
521
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2176
521
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2177
521
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2178
      // (FMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2179
188
      AsmString = "fmsub.s $\x01, $\x02, $\x03, $\x04";
2180
188
      break;
2181
188
    }
2182
333
    return false;
2183
152
  case RISCV_FMUL_D:
2184
152
    if (MCInst_getNumOperands(MI) == 4 &&
2185
152
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2186
152
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2187
152
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2188
152
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2189
152
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2190
152
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2191
152
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2192
152
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2193
      // (FMUL_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2194
76
      AsmString = "fmul.d $\x01, $\x02, $\x03";
2195
76
      break;
2196
76
    }
2197
76
    return false;
2198
1.21k
  case RISCV_FMUL_S:
2199
1.21k
    if (MCInst_getNumOperands(MI) == 4 &&
2200
1.21k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2201
1.21k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2202
1.21k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2203
1.21k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2204
1.21k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2205
1.21k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2206
1.21k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2207
1.21k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2208
      // (FMUL_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2209
689
      AsmString = "fmul.s $\x01, $\x02, $\x03";
2210
689
      break;
2211
689
    }
2212
530
    return false;
2213
125
  case RISCV_FNMADD_D:
2214
125
    if (MCInst_getNumOperands(MI) == 5 &&
2215
125
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2216
125
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2217
125
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2218
125
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2219
125
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2220
125
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2221
125
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2222
125
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2223
125
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2224
125
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2225
      // (FNMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2226
37
      AsmString = "fnmadd.d $\x01, $\x02, $\x03, $\x04";
2227
37
      break;
2228
37
    }
2229
88
    return false;
2230
291
  case RISCV_FNMADD_S:
2231
291
    if (MCInst_getNumOperands(MI) == 5 &&
2232
291
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2233
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2234
291
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2235
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2236
291
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2237
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2238
291
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2239
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2240
291
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2241
291
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2242
      // (FNMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2243
68
      AsmString = "fnmadd.s $\x01, $\x02, $\x03, $\x04";
2244
68
      break;
2245
68
    }
2246
223
    return false;
2247
275
  case RISCV_FNMSUB_D:
2248
275
    if (MCInst_getNumOperands(MI) == 5 &&
2249
275
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2250
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2251
275
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2252
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2253
275
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2254
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2255
275
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2256
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2257
275
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2258
275
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2259
      // (FNMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2260
77
      AsmString = "fnmsub.d $\x01, $\x02, $\x03, $\x04";
2261
77
      break;
2262
77
    }
2263
198
    return false;
2264
300
  case RISCV_FNMSUB_S:
2265
300
    if (MCInst_getNumOperands(MI) == 5 &&
2266
300
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2267
300
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2268
300
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2269
300
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2270
300
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2271
300
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2272
300
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2273
300
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2274
300
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2275
300
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2276
      // (FNMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2277
216
      AsmString = "fnmsub.s $\x01, $\x02, $\x03, $\x04";
2278
216
      break;
2279
216
    }
2280
84
    return false;
2281
571
  case RISCV_FSGNJN_D:
2282
571
    if (MCInst_getNumOperands(MI) == 3 &&
2283
571
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2284
571
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2285
571
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2286
571
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2287
571
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2288
571
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2289
      // (FSGNJN_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2290
87
      AsmString = "fneg.d $\x01, $\x02";
2291
87
      break;
2292
87
    }
2293
484
    return false;
2294
865
  case RISCV_FSGNJN_S:
2295
865
    if (MCInst_getNumOperands(MI) == 3 &&
2296
865
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2297
865
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2298
865
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2299
865
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2300
865
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2301
865
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2302
      // (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2303
270
      AsmString = "fneg.s $\x01, $\x02";
2304
270
      break;
2305
270
    }
2306
595
    return false;
2307
538
  case RISCV_FSGNJX_D:
2308
538
    if (MCInst_getNumOperands(MI) == 3 &&
2309
538
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2310
538
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2311
538
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2312
538
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2313
538
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2314
538
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2315
      // (FSGNJX_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2316
221
      AsmString = "fabs.d $\x01, $\x02";
2317
221
      break;
2318
221
    }
2319
317
    return false;
2320
858
  case RISCV_FSGNJX_S:
2321
858
    if (MCInst_getNumOperands(MI) == 3 &&
2322
858
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2323
858
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2324
858
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2325
858
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2326
858
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2327
858
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2328
      // (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2329
205
      AsmString = "fabs.s $\x01, $\x02";
2330
205
      break;
2331
205
    }
2332
653
    return false;
2333
574
  case RISCV_FSGNJ_D:
2334
574
    if (MCInst_getNumOperands(MI) == 3 &&
2335
574
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2336
574
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2337
574
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2338
574
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2339
574
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2340
574
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2341
      // (FSGNJ_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2342
188
      AsmString = "fmv.d $\x01, $\x02";
2343
188
      break;
2344
188
    }
2345
386
    return false;
2346
1.74k
  case RISCV_FSGNJ_S:
2347
1.74k
    if (MCInst_getNumOperands(MI) == 3 &&
2348
1.74k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2349
1.74k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2350
1.74k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2351
1.74k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2352
1.74k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2353
1.74k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2354
      // (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2355
161
      AsmString = "fmv.s $\x01, $\x02";
2356
161
      break;
2357
161
    }
2358
1.58k
    return false;
2359
894
  case RISCV_FSQRT_D:
2360
894
    if (MCInst_getNumOperands(MI) == 3 &&
2361
894
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2362
894
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2363
894
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2364
894
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2365
894
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2366
894
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2367
      // (FSQRT_D FPR64:$rd, FPR64:$rs1, { 1, 1, 1 })
2368
401
      AsmString = "fsqrt.d $\x01, $\x02";
2369
401
      break;
2370
401
    }
2371
493
    return false;
2372
1.68k
  case RISCV_FSQRT_S:
2373
1.68k
    if (MCInst_getNumOperands(MI) == 3 &&
2374
1.68k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2375
1.68k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2376
1.68k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2377
1.68k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2378
1.68k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2379
1.68k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2380
      // (FSQRT_S FPR32:$rd, FPR32:$rs1, { 1, 1, 1 })
2381
263
      AsmString = "fsqrt.s $\x01, $\x02";
2382
263
      break;
2383
263
    }
2384
1.42k
    return false;
2385
606
  case RISCV_FSUB_D:
2386
606
    if (MCInst_getNumOperands(MI) == 4 &&
2387
606
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2388
606
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2389
606
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2390
606
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2391
606
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2392
606
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2393
606
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2394
606
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2395
      // (FSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2396
311
      AsmString = "fsub.d $\x01, $\x02, $\x03";
2397
311
      break;
2398
311
    }
2399
295
    return false;
2400
559
  case RISCV_FSUB_S:
2401
559
    if (MCInst_getNumOperands(MI) == 4 &&
2402
559
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2403
559
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2404
559
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2405
559
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2406
559
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2407
559
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2408
559
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2409
559
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2410
      // (FSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2411
403
      AsmString = "fsub.s $\x01, $\x02, $\x03";
2412
403
      break;
2413
403
    }
2414
156
    return false;
2415
909
  case RISCV_JAL:
2416
909
    if (MCInst_getNumOperands(MI) == 2 &&
2417
909
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2418
195
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2419
      // (JAL X0, simm21_lsb0_jal:$offset)
2420
195
      AsmString = "j $\x02";
2421
195
      break;
2422
195
    }
2423
714
    if (MCInst_getNumOperands(MI) == 2 &&
2424
714
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2425
140
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2426
      // (JAL X1, simm21_lsb0_jal:$offset)
2427
140
      AsmString = "jal $\x02";
2428
140
      break;
2429
140
    }
2430
574
    return false;
2431
2.21k
  case RISCV_JALR:
2432
2.21k
    if (MCInst_getNumOperands(MI) == 3 &&
2433
2.21k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2434
1.31k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X1 &&
2435
593
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2436
593
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2437
      // (JALR X0, X1, 0)
2438
518
      AsmString = "ret";
2439
518
      break;
2440
518
    }
2441
1.69k
    if (MCInst_getNumOperands(MI) == 3 &&
2442
1.69k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2443
798
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2444
798
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2445
798
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2446
798
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2447
      // (JALR X0, GPR:$rs, 0)
2448
65
      AsmString = "jr $\x02";
2449
65
      break;
2450
65
    }
2451
1.63k
    if (MCInst_getNumOperands(MI) == 3 &&
2452
1.63k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2453
848
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2454
848
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2455
848
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2456
848
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2457
      // (JALR X1, GPR:$rs, 0)
2458
634
      AsmString = "jalr $\x02";
2459
634
      break;
2460
634
    }
2461
996
    return false;
2462
195
  case RISCV_SFENCE_VMA:
2463
195
    if (MCInst_getNumOperands(MI) == 2 &&
2464
195
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2465
106
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2466
      // (SFENCE_VMA X0, X0)
2467
72
      AsmString = "sfence.vma";
2468
72
      break;
2469
72
    }
2470
123
    if (MCInst_getNumOperands(MI) == 2 &&
2471
123
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2472
123
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2473
123
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2474
      // (SFENCE_VMA GPR:$rs, X0)
2475
81
      AsmString = "sfence.vma $\x01";
2476
81
      break;
2477
81
    }
2478
42
    return false;
2479
204
  case RISCV_SLT:
2480
204
    if (MCInst_getNumOperands(MI) == 3 &&
2481
204
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2482
204
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2483
204
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2484
204
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2485
204
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
2486
      // (SLT GPR:$rd, GPR:$rs, X0)
2487
68
      AsmString = "sltz $\x01, $\x02";
2488
68
      break;
2489
68
    }
2490
136
    if (MCInst_getNumOperands(MI) == 3 &&
2491
136
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2492
136
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2493
136
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2494
66
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2495
66
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2496
      // (SLT GPR:$rd, X0, GPR:$rs)
2497
66
      AsmString = "sgtz $\x01, $\x03";
2498
66
      break;
2499
66
    }
2500
70
    return false;
2501
311
  case RISCV_SLTIU:
2502
311
    if (MCInst_getNumOperands(MI) == 3 &&
2503
311
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2504
311
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2505
311
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2506
311
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2507
311
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2508
311
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 1) {
2509
      // (SLTIU GPR:$rd, GPR:$rs, 1)
2510
78
      AsmString = "seqz $\x01, $\x02";
2511
78
      break;
2512
78
    }
2513
233
    return false;
2514
111
  case RISCV_SLTU:
2515
111
    if (MCInst_getNumOperands(MI) == 3 &&
2516
111
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2517
111
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2518
111
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2519
38
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2520
38
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2521
      // (SLTU GPR:$rd, X0, GPR:$rs)
2522
38
      AsmString = "snez $\x01, $\x03";
2523
38
      break;
2524
38
    }
2525
73
    return false;
2526
137
  case RISCV_SUB:
2527
137
    if (MCInst_getNumOperands(MI) == 3 &&
2528
137
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2529
137
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2530
137
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2531
70
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2532
70
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2533
      // (SUB GPR:$rd, X0, GPR:$rs)
2534
70
      AsmString = "neg $\x01, $\x03";
2535
70
      break;
2536
70
    }
2537
67
    return false;
2538
454
  case RISCV_SUBW:
2539
454
    if (MCInst_getNumOperands(MI) == 3 &&
2540
454
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2541
454
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2542
454
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2543
157
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2544
157
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2545
      // (SUBW GPR:$rd, X0, GPR:$rs)
2546
157
      AsmString = "negw $\x01, $\x03";
2547
157
      break;
2548
157
    }
2549
297
    return false;
2550
609
  case RISCV_XORI:
2551
609
    if (MCInst_getNumOperands(MI) == 3 &&
2552
609
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2553
609
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2554
609
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2555
609
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2556
609
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2557
609
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1) {
2558
      // (XORI GPR:$rd, GPR:$rs, -1)
2559
68
      AsmString = "not $\x01, $\x02";
2560
68
      break;
2561
68
    }
2562
541
    return false;
2563
115k
  }
2564
2565
30.1k
  AsmStringLen = strlen(AsmString);
2566
30.1k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2567
0
    tmpString = cs_strdup(AsmString);
2568
30.1k
  else
2569
30.1k
    tmpString = memcpy(tmpString, AsmString, 1 + AsmStringLen);
2570
2571
201k
  while (AsmString[I] != ' ' && AsmString[I] != '\t' &&
2572
172k
         AsmString[I] != '$' && AsmString[I] != '\0')
2573
171k
    ++I;
2574
30.1k
  tmpString[I] = 0;
2575
30.1k
  SStream_concat0(OS, tmpString);
2576
30.1k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2577
    /* Free the possible cs_strdup() memory. PR#1424. */
2578
0
    cs_mem_free(tmpString);
2579
30.1k
#undef ASMSTRING_CONTAIN_SIZE
2580
2581
30.1k
  if (AsmString[I] != '\0') {
2582
29.4k
    if (AsmString[I] == ' ' || AsmString[I] == '\t') {
2583
29.4k
      SStream_concat0(OS, " ");
2584
29.4k
      ++I;
2585
29.4k
    }
2586
119k
    do {
2587
119k
      if (AsmString[I] == '$') {
2588
59.3k
        ++I;
2589
59.3k
        if (AsmString[I] == (char)0xff) {
2590
10.9k
          ++I;
2591
10.9k
          int OpIdx = AsmString[I++] - 1;
2592
10.9k
          int PrintMethodIdx = AsmString[I++] - 1;
2593
10.9k
          printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, OS);
2594
10.9k
        } else
2595
48.3k
          printOperand(MI, (unsigned)(AsmString[I++]) - 1, OS);
2596
59.7k
      } else {
2597
59.7k
        SStream_concat1(OS, AsmString[I++]);
2598
59.7k
      }
2599
119k
    } while (AsmString[I] != '\0');
2600
29.4k
  }
2601
2602
30.1k
  return true;
2603
115k
}
2604
2605
static void printCustomAliasOperand(
2606
         MCInst *MI, unsigned OpIdx,
2607
         unsigned PrintMethodIdx,
2608
10.9k
         SStream *OS) {
2609
10.9k
  switch (PrintMethodIdx) {
2610
0
  default:
2611
0
    CS_ASSERT(0 && "Unknown PrintMethod kind");
2612
0
    break;
2613
10.9k
  case 0:
2614
10.9k
    printCSRSystemRegister(MI, OpIdx, OS);
2615
10.9k
    break;
2616
10.9k
  }
2617
10.9k
}
2618
2619
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
2620
789
                  unsigned PredicateIndex) {
2621
  // TODO: need some constant untils operate the MCOperand,
2622
  // but current CAPSTONE does't have.
2623
  // So, We just return true
2624
789
  return true;
2625
2626
#if 0
2627
  switch (PredicateIndex) {
2628
  default:
2629
    llvm_unreachable("Unknown MCOperandPredicate kind");
2630
    break;
2631
  case 1: {
2632
2633
    int64_t Imm;
2634
    if (MCOp.evaluateAsConstantImm(Imm))
2635
      return isShiftedInt<12, 1>(Imm);
2636
    return MCOp.isBareSymbolRef();
2637
  
2638
    }
2639
  case 2: {
2640
2641
    int64_t Imm;
2642
    if (MCOp.evaluateAsConstantImm(Imm))
2643
      return isShiftedInt<20, 1>(Imm);
2644
    return MCOp.isBareSymbolRef();
2645
  
2646
    }
2647
  }
2648
#endif
2649
789
}
2650
2651
#endif // PRINT_ALIAS_INSTR