Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
40.4k
{
38
40.4k
  SStream ss;
39
40.4k
  char *p, *p2, tmp[8];
40
40.4k
  unsigned int unit = 0;
41
40.4k
  int i;
42
40.4k
  cs_tms320c64x *tms320c64x;
43
44
40.4k
  if (mci->csh->detail) {
45
40.4k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
40.4k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
40.4k
      switch(insn->detail->groups[i]) {
49
9.36k
        case TMS320C64X_GRP_FUNIT_D:
50
9.36k
          unit = TMS320C64X_FUNIT_D;
51
9.36k
          break;
52
8.91k
        case TMS320C64X_GRP_FUNIT_L:
53
8.91k
          unit = TMS320C64X_FUNIT_L;
54
8.91k
          break;
55
2.70k
        case TMS320C64X_GRP_FUNIT_M:
56
2.70k
          unit = TMS320C64X_FUNIT_M;
57
2.70k
          break;
58
18.3k
        case TMS320C64X_GRP_FUNIT_S:
59
18.3k
          unit = TMS320C64X_FUNIT_S;
60
18.3k
          break;
61
1.10k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.10k
          unit = TMS320C64X_FUNIT_NO;
63
1.10k
          break;
64
40.4k
      }
65
40.4k
      if (unit != 0)
66
40.4k
        break;
67
40.4k
    }
68
40.4k
    tms320c64x->funit.unit = unit;
69
70
40.4k
    SStream_Init(&ss);
71
40.4k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
27.0k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
40.4k
    p = strchr(insn_asm, '\t');
75
40.4k
    if (p != NULL)
76
39.7k
      *p++ = '\0';
77
78
40.4k
    SStream_concat0(&ss, insn_asm);
79
40.4k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
30.4k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
23.0k
        p2--;
82
7.36k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.36k
      if (*p2 == 'a')
87
4.75k
        strcpy(tmp, "1T");
88
2.61k
      else
89
2.61k
        strcpy(tmp, "2T");
90
33.0k
    } else {
91
33.0k
      tmp[0] = '\0';
92
33.0k
    }
93
40.4k
    switch(tms320c64x->funit.unit) {
94
9.36k
      case TMS320C64X_FUNIT_D:
95
9.36k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
9.36k
        break;
97
8.91k
      case TMS320C64X_FUNIT_L:
98
8.91k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
8.91k
        break;
100
2.70k
      case TMS320C64X_FUNIT_M:
101
2.70k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.70k
        break;
103
18.3k
      case TMS320C64X_FUNIT_S:
104
18.3k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
18.3k
        break;
106
40.4k
    }
107
40.4k
    if (tms320c64x->funit.crosspath > 0)
108
10.7k
      SStream_concat0(&ss, "X");
109
110
40.4k
    if (p != NULL)
111
39.7k
      SStream_concat(&ss, "\t%s", p);
112
113
40.4k
    if (tms320c64x->parallel != 0)
114
20.0k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
40.4k
    strcpy(insn_asm, ss.buffer);
118
40.4k
  }
119
40.4k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
74.1k
{
129
74.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
74.1k
  unsigned reg;
131
132
74.1k
  if (MCOperand_isReg(Op)) {
133
50.5k
    reg = MCOperand_getReg(Op);
134
50.5k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.19k
      switch(reg) {
136
179
        case TMS320C64X_REG_EFR:
137
179
          SStream_concat0(O, "EFR");
138
179
          break;
139
369
        case TMS320C64X_REG_IFR:
140
369
          SStream_concat0(O, "IFR");
141
369
          break;
142
648
        default:
143
648
          SStream_concat0(O, getRegisterName(reg));
144
648
          break;
145
1.19k
      }
146
49.3k
    } else {
147
49.3k
      SStream_concat0(O, getRegisterName(reg));
148
49.3k
    }
149
150
50.5k
    if (MI->csh->detail) {
151
50.5k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
50.5k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
50.5k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
50.5k
    }
155
50.5k
  } else if (MCOperand_isImm(Op)) {
156
23.6k
    int64_t Imm = MCOperand_getImm(Op);
157
158
23.6k
    if (Imm >= 0) {
159
19.5k
      if (Imm > HEX_THRESHOLD)
160
11.9k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
7.59k
      else
162
7.59k
        SStream_concat(O, "%"PRIu64, Imm);
163
19.5k
    } else {
164
4.08k
      if (Imm < -HEX_THRESHOLD)
165
3.71k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
367
      else
167
367
        SStream_concat(O, "-%"PRIu64, -Imm);
168
4.08k
    }
169
170
23.6k
    if (MI->csh->detail) {
171
23.6k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
23.6k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
23.6k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
23.6k
    }
175
23.6k
  }
176
74.1k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.75k
{
180
4.75k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.75k
  int64_t Val = MCOperand_getImm(Op);
182
4.75k
  unsigned scaled, base, offset, mode, unit;
183
4.75k
  cs_tms320c64x *tms320c64x;
184
4.75k
  char st, nd;
185
186
4.75k
  scaled = (Val >> 19) & 1;
187
4.75k
  base = (Val >> 12) & 0x7f;
188
4.75k
  offset = (Val >> 5) & 0x7f;
189
4.75k
  mode = (Val >> 1) & 0xf;
190
4.75k
  unit = Val & 1;
191
192
4.75k
  if (scaled) {
193
4.15k
    st = '[';
194
4.15k
    nd = ']';
195
4.15k
  } else {
196
600
    st = '(';
197
600
    nd = ')';
198
600
  }
199
200
4.75k
  switch(mode) {
201
323
    case 0:
202
323
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
323
      break;
204
336
    case 1:
205
336
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
336
      break;
207
279
    case 4:
208
279
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
279
      break;
210
372
    case 5:
211
372
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
372
      break;
213
627
    case 8:
214
627
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
627
      break;
216
727
    case 9:
217
727
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
727
      break;
219
365
    case 10:
220
365
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
365
      break;
222
498
    case 11:
223
498
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
498
      break;
225
321
    case 12:
226
321
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
321
      break;
228
271
    case 13:
229
271
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
271
      break;
231
345
    case 14:
232
345
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
345
      break;
234
287
    case 15:
235
287
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
287
      break;
237
4.75k
  }
238
239
4.75k
  if (MI->csh->detail) {
240
4.75k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.75k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.75k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.75k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.75k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.75k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.75k
    switch(mode) {
248
323
      case 0:
249
323
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
323
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
323
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
323
        break;
253
336
      case 1:
254
336
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
336
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
336
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
336
        break;
258
279
      case 4:
259
279
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
279
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
279
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
279
        break;
263
372
      case 5:
264
372
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
372
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
372
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
372
        break;
268
627
      case 8:
269
627
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
627
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
627
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
627
        break;
273
727
      case 9:
274
727
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
727
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
727
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
727
        break;
278
365
      case 10:
279
365
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
365
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
365
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
365
        break;
283
498
      case 11:
284
498
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
498
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
498
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
498
        break;
288
321
      case 12:
289
321
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
321
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
321
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
321
        break;
293
271
      case 13:
294
271
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
271
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
271
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
271
        break;
298
345
      case 14:
299
345
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
345
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
345
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
345
        break;
303
287
      case 15:
304
287
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
287
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
287
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
287
        break;
308
4.75k
    }
309
4.75k
    tms320c64x->op_count++;
310
4.75k
  }
311
4.75k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
2.61k
{
315
2.61k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
2.61k
  int64_t Val = MCOperand_getImm(Op);
317
2.61k
  uint16_t offset;
318
2.61k
  unsigned basereg;
319
2.61k
  cs_tms320c64x *tms320c64x;
320
321
2.61k
  basereg = Val & 0x7f;
322
2.61k
  offset = (Val >> 7) & 0x7fff;
323
2.61k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
2.61k
  if (MI->csh->detail) {
326
2.61k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
2.61k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
2.61k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
2.61k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
2.61k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
2.61k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
2.61k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
2.61k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
2.61k
    tms320c64x->op_count++;
336
2.61k
  }
337
2.61k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
13.2k
{
341
13.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
13.2k
  unsigned reg = MCOperand_getReg(Op);
343
13.2k
  cs_tms320c64x *tms320c64x;
344
345
13.2k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
13.2k
  if (MI->csh->detail) {
348
13.2k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
13.2k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
13.2k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
13.2k
    tms320c64x->op_count++;
353
13.2k
  }
354
13.2k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
40.4k
{
358
40.4k
  unsigned opcode = MCInst_getOpcode(MI);
359
40.4k
  MCOperand *op;
360
361
40.4k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
83
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
370
    case TMS320C64x_ADD_l1_irr:
366
680
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
928
    case TMS320C64x_ADD_s1_irr:
369
928
      if ((MCInst_getNumOperands(MI) == 3) &&
370
928
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
928
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
928
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
928
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
340
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
340
        op = MCInst_getOperand(MI, 2);
377
340
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
340
        SStream_concat0(O, "SUB\t");
380
340
        printOperand(MI, 1, O);
381
340
        SStream_concat0(O, ", ");
382
340
        printOperand(MI, 2, O);
383
340
        SStream_concat0(O, ", ");
384
340
        printOperand(MI, 0, O);
385
386
340
        return true;
387
340
      }
388
588
      break;
389
40.4k
  }
390
40.1k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
97
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
376
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
580
    case TMS320C64x_ADD_l1_irr:
397
652
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
735
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
976
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.05k
    case TMS320C64x_OR_s1_irr:
404
1.05k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.05k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.05k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.05k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.05k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
85
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
85
        MI->size--;
412
413
85
        SStream_concat0(O, "MV\t");
414
85
        printOperand(MI, 1, O);
415
85
        SStream_concat0(O, ", ");
416
85
        printOperand(MI, 0, O);
417
418
85
        return true;
419
85
      }
420
966
      break;
421
40.1k
  }
422
40.0k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
252
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
324
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
599
    case TMS320C64x_XOR_s1_irr:
429
599
      if ((MCInst_getNumOperands(MI) == 3) &&
430
599
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
599
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
599
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
599
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
83
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
83
        MI->size--;
437
438
83
        SStream_concat0(O, "NOT\t");
439
83
        printOperand(MI, 1, O);
440
83
        SStream_concat0(O, ", ");
441
83
        printOperand(MI, 0, O);
442
443
83
        return true;
444
83
      }
445
516
      break;
446
40.0k
  }
447
39.9k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
395
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
1.41k
    case TMS320C64x_MVK_l2_ir:
452
1.41k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
1.41k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
1.41k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
1.41k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
123
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
123
        MI->size--;
459
460
123
        SStream_concat0(O, "ZERO\t");
461
123
        printOperand(MI, 0, O);
462
463
123
        return true;
464
123
      }
465
1.29k
      break;
466
39.9k
  }
467
39.8k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
228
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
324
    case TMS320C64x_SUB_s1_rrr:
472
324
      if ((MCInst_getNumOperands(MI) == 3) &&
473
324
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
324
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
324
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
324
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
155
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
155
        MI->size -= 2;
480
481
155
        SStream_concat0(O, "ZERO\t");
482
155
        printOperand(MI, 0, O);
483
484
155
        return true;
485
155
      }
486
169
      break;
487
39.8k
  }
488
39.6k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
226
    case TMS320C64x_SUB_l1_irr:
491
468
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
567
    case TMS320C64x_SUB_s1_irr:
494
567
      if ((MCInst_getNumOperands(MI) == 3) &&
495
567
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
567
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
567
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
567
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
83
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
83
        MI->size--;
502
503
83
        SStream_concat0(O, "NEG\t");
504
83
        printOperand(MI, 1, O);
505
83
        SStream_concat0(O, ", ");
506
83
        printOperand(MI, 0, O);
507
508
83
        return true;
509
83
      }
510
484
      break;
511
39.6k
  }
512
39.5k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
221
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
511
    case TMS320C64x_PACKLH2_s1_rrr:
517
511
      if ((MCInst_getNumOperands(MI) == 3) &&
518
511
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
511
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
511
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
511
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
72
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
72
        MI->size--;
525
526
72
        SStream_concat0(O, "SWAP2\t");
527
72
        printOperand(MI, 1, O);
528
72
        SStream_concat0(O, ", ");
529
72
        printOperand(MI, 0, O);
530
531
72
        return true;
532
72
      }
533
439
      break;
534
39.5k
  }
535
39.5k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.10k
    case TMS320C64x_NOP_n:
539
1.10k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.10k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.10k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
252
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
252
        MI->size--;
545
546
252
        SStream_concat0(O, "IDLE");
547
548
252
        return true;
549
252
      }
550
851
      if ((MCInst_getNumOperands(MI) == 1) &&
551
851
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
851
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
430
        MI->size--;
555
556
430
        SStream_concat0(O, "NOP");
557
558
430
        return true;
559
430
      }
560
421
      break;
561
39.5k
  }
562
563
38.8k
  return false;
564
39.5k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
40.4k
{
568
40.4k
  if (!printAliasInstruction(MI, O, Info))
569
38.8k
    printInstruction(MI, O, Info);
570
40.4k
}
571
572
#endif