Coverage Report

Created: 2025-10-28 07:02

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86Mapping.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
3
4
#ifdef CAPSTONE_HAS_X86
5
6
#if defined(CAPSTONE_HAS_OSXKERNEL)
7
#include <Availability.h>
8
#endif
9
10
#include <string.h>
11
#ifndef CAPSTONE_HAS_OSXKERNEL
12
#include <stdlib.h>
13
#endif
14
15
#include "../../Mapping.h"
16
#include "../../MCInstPrinter.h"
17
#include "X86Mapping.h"
18
#include "X86DisassemblerDecoder.h"
19
20
#include "../../utils.h"
21
22
const uint64_t arch_masks[9] = {
23
  0,
24
  0xff,
25
  0xffff, // 16bit
26
  0,
27
  0xffffffff, // 32bit
28
  0,
29
  0,
30
  0,
31
  0xffffffffffffffffLL // 64bit
32
};
33
34
static const x86_reg sib_base_map[] = { X86_REG_INVALID,
35
#define ENTRY(x) X86_REG_##x,
36
          ALL_SIB_BASES
37
#undef ENTRY
38
};
39
40
// Fill-ins to make the compiler happy.  These constants are never actually
41
// assigned; they are just filler to make an automatically-generated switch
42
// statement work.
43
enum {
44
  X86_REG_BX_SI = 500,
45
  X86_REG_BX_DI = 501,
46
  X86_REG_BP_SI = 502,
47
  X86_REG_BP_DI = 503,
48
  X86_REG_sib = 504,
49
  X86_REG_sib64 = 505
50
};
51
52
static const x86_reg sib_index_map[] = { X86_REG_INVALID,
53
#define ENTRY(x) X86_REG_##x,
54
           ALL_EA_BASES REGS_XMM REGS_YMM REGS_ZMM
55
#undef ENTRY
56
};
57
58
static const x86_reg segment_map[] = {
59
  X86_REG_INVALID, X86_REG_CS, X86_REG_SS, X86_REG_DS,
60
  X86_REG_ES,  X86_REG_FS, X86_REG_GS,
61
};
62
63
x86_reg x86_map_sib_base(int r)
64
720k
{
65
720k
  return sib_base_map[r];
66
720k
}
67
68
x86_reg x86_map_sib_index(int r)
69
720k
{
70
720k
  return sib_index_map[r];
71
720k
}
72
73
x86_reg x86_map_segment(int r)
74
0
{
75
0
  return segment_map[r];
76
0
}
77
78
#ifndef CAPSTONE_DIET
79
static const name_map reg_name_maps[] = {
80
  { X86_REG_INVALID, NULL },
81
82
  { X86_REG_AH, "ah" },      { X86_REG_AL, "al" },
83
  { X86_REG_AX, "ax" },      { X86_REG_BH, "bh" },
84
  { X86_REG_BL, "bl" },      { X86_REG_BP, "bp" },
85
  { X86_REG_BPL, "bpl" },      { X86_REG_BX, "bx" },
86
  { X86_REG_CH, "ch" },      { X86_REG_CL, "cl" },
87
  { X86_REG_CS, "cs" },      { X86_REG_CX, "cx" },
88
  { X86_REG_DH, "dh" },      { X86_REG_DI, "di" },
89
  { X86_REG_DIL, "dil" },      { X86_REG_DL, "dl" },
90
  { X86_REG_DS, "ds" },      { X86_REG_DX, "dx" },
91
  { X86_REG_EAX, "eax" },      { X86_REG_EBP, "ebp" },
92
  { X86_REG_EBX, "ebx" },      { X86_REG_ECX, "ecx" },
93
  { X86_REG_EDI, "edi" },      { X86_REG_EDX, "edx" },
94
  { X86_REG_EFLAGS, "flags" }, { X86_REG_EIP, "eip" },
95
  { X86_REG_EIZ, "eiz" },      { X86_REG_ES, "es" },
96
  { X86_REG_ESI, "esi" },      { X86_REG_ESP, "esp" },
97
  { X86_REG_FPSW, "fpsw" },    { X86_REG_FS, "fs" },
98
  { X86_REG_GS, "gs" },      { X86_REG_IP, "ip" },
99
  { X86_REG_RAX, "rax" },      { X86_REG_RBP, "rbp" },
100
  { X86_REG_RBX, "rbx" },      { X86_REG_RCX, "rcx" },
101
  { X86_REG_RDI, "rdi" },      { X86_REG_RDX, "rdx" },
102
  { X86_REG_RIP, "rip" },      { X86_REG_RIZ, "riz" },
103
  { X86_REG_RSI, "rsi" },      { X86_REG_RSP, "rsp" },
104
  { X86_REG_SI, "si" },      { X86_REG_SIL, "sil" },
105
  { X86_REG_SP, "sp" },      { X86_REG_SPL, "spl" },
106
  { X86_REG_SS, "ss" },      { X86_REG_CR0, "cr0" },
107
  { X86_REG_CR1, "cr1" },      { X86_REG_CR2, "cr2" },
108
  { X86_REG_CR3, "cr3" },      { X86_REG_CR4, "cr4" },
109
  { X86_REG_CR5, "cr5" },      { X86_REG_CR6, "cr6" },
110
  { X86_REG_CR7, "cr7" },      { X86_REG_CR8, "cr8" },
111
  { X86_REG_CR9, "cr9" },      { X86_REG_CR10, "cr10" },
112
  { X86_REG_CR11, "cr11" },    { X86_REG_CR12, "cr12" },
113
  { X86_REG_CR13, "cr13" },    { X86_REG_CR14, "cr14" },
114
  { X86_REG_CR15, "cr15" },    { X86_REG_DR0, "dr0" },
115
  { X86_REG_DR1, "dr1" },      { X86_REG_DR2, "dr2" },
116
  { X86_REG_DR3, "dr3" },      { X86_REG_DR4, "dr4" },
117
  { X86_REG_DR5, "dr5" },      { X86_REG_DR6, "dr6" },
118
  { X86_REG_DR7, "dr7" },      { X86_REG_DR8, "dr8" },
119
  { X86_REG_DR9, "dr9" },      { X86_REG_DR10, "dr10" },
120
  { X86_REG_DR11, "dr11" },    { X86_REG_DR12, "dr12" },
121
  { X86_REG_DR13, "dr13" },    { X86_REG_DR14, "dr14" },
122
  { X86_REG_DR15, "dr15" },    { X86_REG_FP0, "fp0" },
123
  { X86_REG_FP1, "fp1" },      { X86_REG_FP2, "fp2" },
124
  { X86_REG_FP3, "fp3" },      { X86_REG_FP4, "fp4" },
125
  { X86_REG_FP5, "fp5" },      { X86_REG_FP6, "fp6" },
126
  { X86_REG_FP7, "fp7" },      { X86_REG_K0, "k0" },
127
  { X86_REG_K1, "k1" },      { X86_REG_K2, "k2" },
128
  { X86_REG_K3, "k3" },      { X86_REG_K4, "k4" },
129
  { X86_REG_K5, "k5" },      { X86_REG_K6, "k6" },
130
  { X86_REG_K7, "k7" },      { X86_REG_MM0, "mm0" },
131
  { X86_REG_MM1, "mm1" },      { X86_REG_MM2, "mm2" },
132
  { X86_REG_MM3, "mm3" },      { X86_REG_MM4, "mm4" },
133
  { X86_REG_MM5, "mm5" },      { X86_REG_MM6, "mm6" },
134
  { X86_REG_MM7, "mm7" },      { X86_REG_R8, "r8" },
135
  { X86_REG_R9, "r9" },      { X86_REG_R10, "r10" },
136
  { X86_REG_R11, "r11" },      { X86_REG_R12, "r12" },
137
  { X86_REG_R13, "r13" },      { X86_REG_R14, "r14" },
138
  { X86_REG_R15, "r15" },      { X86_REG_ST0, "st(0)" },
139
  { X86_REG_ST1, "st(1)" },    { X86_REG_ST2, "st(2)" },
140
  { X86_REG_ST3, "st(3)" },    { X86_REG_ST4, "st(4)" },
141
  { X86_REG_ST5, "st(5)" },    { X86_REG_ST6, "st(6)" },
142
  { X86_REG_ST7, "st(7)" },    { X86_REG_XMM0, "xmm0" },
143
  { X86_REG_XMM1, "xmm1" },    { X86_REG_XMM2, "xmm2" },
144
  { X86_REG_XMM3, "xmm3" },    { X86_REG_XMM4, "xmm4" },
145
  { X86_REG_XMM5, "xmm5" },    { X86_REG_XMM6, "xmm6" },
146
  { X86_REG_XMM7, "xmm7" },    { X86_REG_XMM8, "xmm8" },
147
  { X86_REG_XMM9, "xmm9" },    { X86_REG_XMM10, "xmm10" },
148
  { X86_REG_XMM11, "xmm11" },  { X86_REG_XMM12, "xmm12" },
149
  { X86_REG_XMM13, "xmm13" },  { X86_REG_XMM14, "xmm14" },
150
  { X86_REG_XMM15, "xmm15" },  { X86_REG_XMM16, "xmm16" },
151
  { X86_REG_XMM17, "xmm17" },  { X86_REG_XMM18, "xmm18" },
152
  { X86_REG_XMM19, "xmm19" },  { X86_REG_XMM20, "xmm20" },
153
  { X86_REG_XMM21, "xmm21" },  { X86_REG_XMM22, "xmm22" },
154
  { X86_REG_XMM23, "xmm23" },  { X86_REG_XMM24, "xmm24" },
155
  { X86_REG_XMM25, "xmm25" },  { X86_REG_XMM26, "xmm26" },
156
  { X86_REG_XMM27, "xmm27" },  { X86_REG_XMM28, "xmm28" },
157
  { X86_REG_XMM29, "xmm29" },  { X86_REG_XMM30, "xmm30" },
158
  { X86_REG_XMM31, "xmm31" },  { X86_REG_YMM0, "ymm0" },
159
  { X86_REG_YMM1, "ymm1" },    { X86_REG_YMM2, "ymm2" },
160
  { X86_REG_YMM3, "ymm3" },    { X86_REG_YMM4, "ymm4" },
161
  { X86_REG_YMM5, "ymm5" },    { X86_REG_YMM6, "ymm6" },
162
  { X86_REG_YMM7, "ymm7" },    { X86_REG_YMM8, "ymm8" },
163
  { X86_REG_YMM9, "ymm9" },    { X86_REG_YMM10, "ymm10" },
164
  { X86_REG_YMM11, "ymm11" },  { X86_REG_YMM12, "ymm12" },
165
  { X86_REG_YMM13, "ymm13" },  { X86_REG_YMM14, "ymm14" },
166
  { X86_REG_YMM15, "ymm15" },  { X86_REG_YMM16, "ymm16" },
167
  { X86_REG_YMM17, "ymm17" },  { X86_REG_YMM18, "ymm18" },
168
  { X86_REG_YMM19, "ymm19" },  { X86_REG_YMM20, "ymm20" },
169
  { X86_REG_YMM21, "ymm21" },  { X86_REG_YMM22, "ymm22" },
170
  { X86_REG_YMM23, "ymm23" },  { X86_REG_YMM24, "ymm24" },
171
  { X86_REG_YMM25, "ymm25" },  { X86_REG_YMM26, "ymm26" },
172
  { X86_REG_YMM27, "ymm27" },  { X86_REG_YMM28, "ymm28" },
173
  { X86_REG_YMM29, "ymm29" },  { X86_REG_YMM30, "ymm30" },
174
  { X86_REG_YMM31, "ymm31" },  { X86_REG_ZMM0, "zmm0" },
175
  { X86_REG_ZMM1, "zmm1" },    { X86_REG_ZMM2, "zmm2" },
176
  { X86_REG_ZMM3, "zmm3" },    { X86_REG_ZMM4, "zmm4" },
177
  { X86_REG_ZMM5, "zmm5" },    { X86_REG_ZMM6, "zmm6" },
178
  { X86_REG_ZMM7, "zmm7" },    { X86_REG_ZMM8, "zmm8" },
179
  { X86_REG_ZMM9, "zmm9" },    { X86_REG_ZMM10, "zmm10" },
180
  { X86_REG_ZMM11, "zmm11" },  { X86_REG_ZMM12, "zmm12" },
181
  { X86_REG_ZMM13, "zmm13" },  { X86_REG_ZMM14, "zmm14" },
182
  { X86_REG_ZMM15, "zmm15" },  { X86_REG_ZMM16, "zmm16" },
183
  { X86_REG_ZMM17, "zmm17" },  { X86_REG_ZMM18, "zmm18" },
184
  { X86_REG_ZMM19, "zmm19" },  { X86_REG_ZMM20, "zmm20" },
185
  { X86_REG_ZMM21, "zmm21" },  { X86_REG_ZMM22, "zmm22" },
186
  { X86_REG_ZMM23, "zmm23" },  { X86_REG_ZMM24, "zmm24" },
187
  { X86_REG_ZMM25, "zmm25" },  { X86_REG_ZMM26, "zmm26" },
188
  { X86_REG_ZMM27, "zmm27" },  { X86_REG_ZMM28, "zmm28" },
189
  { X86_REG_ZMM29, "zmm29" },  { X86_REG_ZMM30, "zmm30" },
190
  { X86_REG_ZMM31, "zmm31" },  { X86_REG_R8B, "r8b" },
191
  { X86_REG_R9B, "r9b" },      { X86_REG_R10B, "r10b" },
192
  { X86_REG_R11B, "r11b" },    { X86_REG_R12B, "r12b" },
193
  { X86_REG_R13B, "r13b" },    { X86_REG_R14B, "r14b" },
194
  { X86_REG_R15B, "r15b" },    { X86_REG_R8D, "r8d" },
195
  { X86_REG_R9D, "r9d" },      { X86_REG_R10D, "r10d" },
196
  { X86_REG_R11D, "r11d" },    { X86_REG_R12D, "r12d" },
197
  { X86_REG_R13D, "r13d" },    { X86_REG_R14D, "r14d" },
198
  { X86_REG_R15D, "r15d" },    { X86_REG_R8W, "r8w" },
199
  { X86_REG_R9W, "r9w" },      { X86_REG_R10W, "r10w" },
200
  { X86_REG_R11W, "r11w" },    { X86_REG_R12W, "r12w" },
201
  { X86_REG_R13W, "r13w" },    { X86_REG_R14W, "r14w" },
202
  { X86_REG_R15W, "r15w" },
203
204
  { X86_REG_BND0, "bnd0" },    { X86_REG_BND1, "bnd1" },
205
  { X86_REG_BND2, "bnd2" },    { X86_REG_BND3, "bnd3" },
206
};
207
#endif
208
209
// register size in non-64bit mode
210
const uint8_t regsize_map_32[] = {
211
  0, //   { X86_REG_INVALID, NULL },
212
  1, // { X86_REG_AH, "ah" },
213
  1, // { X86_REG_AL, "al" },
214
  2, // { X86_REG_AX, "ax" },
215
  1, // { X86_REG_BH, "bh" },
216
  1, // { X86_REG_BL, "bl" },
217
  2, // { X86_REG_BP, "bp" },
218
  1, // { X86_REG_BPL, "bpl" },
219
  2, // { X86_REG_BX, "bx" },
220
  1, // { X86_REG_CH, "ch" },
221
  1, // { X86_REG_CL, "cl" },
222
  2, // { X86_REG_CS, "cs" },
223
  2, // { X86_REG_CX, "cx" },
224
  1, // { X86_REG_DH, "dh" },
225
  2, // { X86_REG_DI, "di" },
226
  1, // { X86_REG_DIL, "dil" },
227
  1, // { X86_REG_DL, "dl" },
228
  2, // { X86_REG_DS, "ds" },
229
  2, // { X86_REG_DX, "dx" },
230
  4, // { X86_REG_EAX, "eax" },
231
  4, // { X86_REG_EBP, "ebp" },
232
  4, // { X86_REG_EBX, "ebx" },
233
  4, // { X86_REG_ECX, "ecx" },
234
  4, // { X86_REG_EDI, "edi" },
235
  4, // { X86_REG_EDX, "edx" },
236
  4, // { X86_REG_EFLAGS, "flags" },
237
  4, // { X86_REG_EIP, "eip" },
238
  4, // { X86_REG_EIZ, "eiz" },
239
  2, // { X86_REG_ES, "es" },
240
  4, // { X86_REG_ESI, "esi" },
241
  4, // { X86_REG_ESP, "esp" },
242
  10, // { X86_REG_FPSW, "fpsw" },
243
  2, // { X86_REG_FS, "fs" },
244
  2, // { X86_REG_GS, "gs" },
245
  2, // { X86_REG_IP, "ip" },
246
  8, // { X86_REG_RAX, "rax" },
247
  8, // { X86_REG_RBP, "rbp" },
248
  8, // { X86_REG_RBX, "rbx" },
249
  8, // { X86_REG_RCX, "rcx" },
250
  8, // { X86_REG_RDI, "rdi" },
251
  8, // { X86_REG_RDX, "rdx" },
252
  8, // { X86_REG_RIP, "rip" },
253
  8, // { X86_REG_RIZ, "riz" },
254
  8, // { X86_REG_RSI, "rsi" },
255
  8, // { X86_REG_RSP, "rsp" },
256
  2, // { X86_REG_SI, "si" },
257
  1, // { X86_REG_SIL, "sil" },
258
  2, // { X86_REG_SP, "sp" },
259
  1, // { X86_REG_SPL, "spl" },
260
  2, // { X86_REG_SS, "ss" },
261
  4, // { X86_REG_CR0, "cr0" },
262
  4, // { X86_REG_CR1, "cr1" },
263
  4, // { X86_REG_CR2, "cr2" },
264
  4, // { X86_REG_CR3, "cr3" },
265
  4, // { X86_REG_CR4, "cr4" },
266
  8, // { X86_REG_CR5, "cr5" },
267
  8, // { X86_REG_CR6, "cr6" },
268
  8, // { X86_REG_CR7, "cr7" },
269
  8, // { X86_REG_CR8, "cr8" },
270
  8, // { X86_REG_CR9, "cr9" },
271
  8, // { X86_REG_CR10, "cr10" },
272
  8, // { X86_REG_CR11, "cr11" },
273
  8, // { X86_REG_CR12, "cr12" },
274
  8, // { X86_REG_CR13, "cr13" },
275
  8, // { X86_REG_CR14, "cr14" },
276
  8, // { X86_REG_CR15, "cr15" },
277
  4, // { X86_REG_DR0, "dr0" },
278
  4, // { X86_REG_DR1, "dr1" },
279
  4, // { X86_REG_DR2, "dr2" },
280
  4, // { X86_REG_DR3, "dr3" },
281
  4, // { X86_REG_DR4, "dr4" },
282
  4, // { X86_REG_DR5, "dr5" },
283
  4, // { X86_REG_DR6, "dr6" },
284
  4, // { X86_REG_DR7, "dr7" },
285
  4, // { X86_REG_DR8, "dr8" },
286
  4, // { X86_REG_DR9, "dr9" },
287
  4, // { X86_REG_DR10, "dr10" },
288
  4, // { X86_REG_DR11, "dr11" },
289
  4, // { X86_REG_DR12, "dr12" },
290
  4, // { X86_REG_DR13, "dr13" },
291
  4, // { X86_REG_DR14, "dr14" },
292
  4, // { X86_REG_DR15, "dr15" },
293
  10, // { X86_REG_FP0, "fp0" },
294
  10, // { X86_REG_FP1, "fp1" },
295
  10, // { X86_REG_FP2, "fp2" },
296
  10, // { X86_REG_FP3, "fp3" },
297
  10, // { X86_REG_FP4, "fp4" },
298
  10, // { X86_REG_FP5, "fp5" },
299
  10, // { X86_REG_FP6, "fp6" },
300
  10, // { X86_REG_FP7, "fp7" },
301
  2, // { X86_REG_K0, "k0" },
302
  2, // { X86_REG_K1, "k1" },
303
  2, // { X86_REG_K2, "k2" },
304
  2, // { X86_REG_K3, "k3" },
305
  2, // { X86_REG_K4, "k4" },
306
  2, // { X86_REG_K5, "k5" },
307
  2, // { X86_REG_K6, "k6" },
308
  2, // { X86_REG_K7, "k7" },
309
  8, // { X86_REG_MM0, "mm0" },
310
  8, // { X86_REG_MM1, "mm1" },
311
  8, // { X86_REG_MM2, "mm2" },
312
  8, // { X86_REG_MM3, "mm3" },
313
  8, // { X86_REG_MM4, "mm4" },
314
  8, // { X86_REG_MM5, "mm5" },
315
  8, // { X86_REG_MM6, "mm6" },
316
  8, // { X86_REG_MM7, "mm7" },
317
  8, // { X86_REG_R8, "r8" },
318
  8, // { X86_REG_R9, "r9" },
319
  8, // { X86_REG_R10, "r10" },
320
  8, // { X86_REG_R11, "r11" },
321
  8, // { X86_REG_R12, "r12" },
322
  8, // { X86_REG_R13, "r13" },
323
  8, // { X86_REG_R14, "r14" },
324
  8, // { X86_REG_R15, "r15" },
325
  10, // { X86_REG_ST0, "st0" },
326
  10, // { X86_REG_ST1, "st1" },
327
  10, // { X86_REG_ST2, "st2" },
328
  10, // { X86_REG_ST3, "st3" },
329
  10, // { X86_REG_ST4, "st4" },
330
  10, // { X86_REG_ST5, "st5" },
331
  10, // { X86_REG_ST6, "st6" },
332
  10, // { X86_REG_ST7, "st7" },
333
  16, // { X86_REG_XMM0, "xmm0" },
334
  16, // { X86_REG_XMM1, "xmm1" },
335
  16, // { X86_REG_XMM2, "xmm2" },
336
  16, // { X86_REG_XMM3, "xmm3" },
337
  16, // { X86_REG_XMM4, "xmm4" },
338
  16, // { X86_REG_XMM5, "xmm5" },
339
  16, // { X86_REG_XMM6, "xmm6" },
340
  16, // { X86_REG_XMM7, "xmm7" },
341
  16, // { X86_REG_XMM8, "xmm8" },
342
  16, // { X86_REG_XMM9, "xmm9" },
343
  16, // { X86_REG_XMM10, "xmm10" },
344
  16, // { X86_REG_XMM11, "xmm11" },
345
  16, // { X86_REG_XMM12, "xmm12" },
346
  16, // { X86_REG_XMM13, "xmm13" },
347
  16, // { X86_REG_XMM14, "xmm14" },
348
  16, // { X86_REG_XMM15, "xmm15" },
349
  16, // { X86_REG_XMM16, "xmm16" },
350
  16, // { X86_REG_XMM17, "xmm17" },
351
  16, // { X86_REG_XMM18, "xmm18" },
352
  16, // { X86_REG_XMM19, "xmm19" },
353
  16, // { X86_REG_XMM20, "xmm20" },
354
  16, // { X86_REG_XMM21, "xmm21" },
355
  16, // { X86_REG_XMM22, "xmm22" },
356
  16, // { X86_REG_XMM23, "xmm23" },
357
  16, // { X86_REG_XMM24, "xmm24" },
358
  16, // { X86_REG_XMM25, "xmm25" },
359
  16, // { X86_REG_XMM26, "xmm26" },
360
  16, // { X86_REG_XMM27, "xmm27" },
361
  16, // { X86_REG_XMM28, "xmm28" },
362
  16, // { X86_REG_XMM29, "xmm29" },
363
  16, // { X86_REG_XMM30, "xmm30" },
364
  16, // { X86_REG_XMM31, "xmm31" },
365
  32, // { X86_REG_YMM0, "ymm0" },
366
  32, // { X86_REG_YMM1, "ymm1" },
367
  32, // { X86_REG_YMM2, "ymm2" },
368
  32, // { X86_REG_YMM3, "ymm3" },
369
  32, // { X86_REG_YMM4, "ymm4" },
370
  32, // { X86_REG_YMM5, "ymm5" },
371
  32, // { X86_REG_YMM6, "ymm6" },
372
  32, // { X86_REG_YMM7, "ymm7" },
373
  32, // { X86_REG_YMM8, "ymm8" },
374
  32, // { X86_REG_YMM9, "ymm9" },
375
  32, // { X86_REG_YMM10, "ymm10" },
376
  32, // { X86_REG_YMM11, "ymm11" },
377
  32, // { X86_REG_YMM12, "ymm12" },
378
  32, // { X86_REG_YMM13, "ymm13" },
379
  32, // { X86_REG_YMM14, "ymm14" },
380
  32, // { X86_REG_YMM15, "ymm15" },
381
  32, // { X86_REG_YMM16, "ymm16" },
382
  32, // { X86_REG_YMM17, "ymm17" },
383
  32, // { X86_REG_YMM18, "ymm18" },
384
  32, // { X86_REG_YMM19, "ymm19" },
385
  32, // { X86_REG_YMM20, "ymm20" },
386
  32, // { X86_REG_YMM21, "ymm21" },
387
  32, // { X86_REG_YMM22, "ymm22" },
388
  32, // { X86_REG_YMM23, "ymm23" },
389
  32, // { X86_REG_YMM24, "ymm24" },
390
  32, // { X86_REG_YMM25, "ymm25" },
391
  32, // { X86_REG_YMM26, "ymm26" },
392
  32, // { X86_REG_YMM27, "ymm27" },
393
  32, // { X86_REG_YMM28, "ymm28" },
394
  32, // { X86_REG_YMM29, "ymm29" },
395
  32, // { X86_REG_YMM30, "ymm30" },
396
  32, // { X86_REG_YMM31, "ymm31" },
397
  64, // { X86_REG_ZMM0, "zmm0" },
398
  64, // { X86_REG_ZMM1, "zmm1" },
399
  64, // { X86_REG_ZMM2, "zmm2" },
400
  64, // { X86_REG_ZMM3, "zmm3" },
401
  64, // { X86_REG_ZMM4, "zmm4" },
402
  64, // { X86_REG_ZMM5, "zmm5" },
403
  64, // { X86_REG_ZMM6, "zmm6" },
404
  64, // { X86_REG_ZMM7, "zmm7" },
405
  64, // { X86_REG_ZMM8, "zmm8" },
406
  64, // { X86_REG_ZMM9, "zmm9" },
407
  64, // { X86_REG_ZMM10, "zmm10" },
408
  64, // { X86_REG_ZMM11, "zmm11" },
409
  64, // { X86_REG_ZMM12, "zmm12" },
410
  64, // { X86_REG_ZMM13, "zmm13" },
411
  64, // { X86_REG_ZMM14, "zmm14" },
412
  64, // { X86_REG_ZMM15, "zmm15" },
413
  64, // { X86_REG_ZMM16, "zmm16" },
414
  64, // { X86_REG_ZMM17, "zmm17" },
415
  64, // { X86_REG_ZMM18, "zmm18" },
416
  64, // { X86_REG_ZMM19, "zmm19" },
417
  64, // { X86_REG_ZMM20, "zmm20" },
418
  64, // { X86_REG_ZMM21, "zmm21" },
419
  64, // { X86_REG_ZMM22, "zmm22" },
420
  64, // { X86_REG_ZMM23, "zmm23" },
421
  64, // { X86_REG_ZMM24, "zmm24" },
422
  64, // { X86_REG_ZMM25, "zmm25" },
423
  64, // { X86_REG_ZMM26, "zmm26" },
424
  64, // { X86_REG_ZMM27, "zmm27" },
425
  64, // { X86_REG_ZMM28, "zmm28" },
426
  64, // { X86_REG_ZMM29, "zmm29" },
427
  64, // { X86_REG_ZMM30, "zmm30" },
428
  64, // { X86_REG_ZMM31, "zmm31" },
429
  1, // { X86_REG_R8B, "r8b" },
430
  1, // { X86_REG_R9B, "r9b" },
431
  1, // { X86_REG_R10B, "r10b" },
432
  1, // { X86_REG_R11B, "r11b" },
433
  1, // { X86_REG_R12B, "r12b" },
434
  1, // { X86_REG_R13B, "r13b" },
435
  1, // { X86_REG_R14B, "r14b" },
436
  1, // { X86_REG_R15B, "r15b" },
437
  4, // { X86_REG_R8D, "r8d" },
438
  4, // { X86_REG_R9D, "r9d" },
439
  4, // { X86_REG_R10D, "r10d" },
440
  4, // { X86_REG_R11D, "r11d" },
441
  4, // { X86_REG_R12D, "r12d" },
442
  4, // { X86_REG_R13D, "r13d" },
443
  4, // { X86_REG_R14D, "r14d" },
444
  4, // { X86_REG_R15D, "r15d" },
445
  2, // { X86_REG_R8W, "r8w" },
446
  2, // { X86_REG_R9W, "r9w" },
447
  2, // { X86_REG_R10W, "r10w" },
448
  2, // { X86_REG_R11W, "r11w" },
449
  2, // { X86_REG_R12W, "r12w" },
450
  2, // { X86_REG_R13W, "r13w" },
451
  2, // { X86_REG_R14W, "r14w" },
452
  2, // { X86_REG_R15W, "r15w" },
453
  16, // { X86_REG_BND0, "bnd0" },
454
  16, // { X86_REG_BND1, "bnd0" },
455
  16, // { X86_REG_BND2, "bnd0" },
456
  16, // { X86_REG_BND3, "bnd0" },
457
};
458
459
// register size in 64bit mode
460
const uint8_t regsize_map_64[] = {
461
  0, //   { X86_REG_INVALID, NULL },
462
  1, // { X86_REG_AH, "ah" },
463
  1, // { X86_REG_AL, "al" },
464
  2, // { X86_REG_AX, "ax" },
465
  1, // { X86_REG_BH, "bh" },
466
  1, // { X86_REG_BL, "bl" },
467
  2, // { X86_REG_BP, "bp" },
468
  1, // { X86_REG_BPL, "bpl" },
469
  2, // { X86_REG_BX, "bx" },
470
  1, // { X86_REG_CH, "ch" },
471
  1, // { X86_REG_CL, "cl" },
472
  2, // { X86_REG_CS, "cs" },
473
  2, // { X86_REG_CX, "cx" },
474
  1, // { X86_REG_DH, "dh" },
475
  2, // { X86_REG_DI, "di" },
476
  1, // { X86_REG_DIL, "dil" },
477
  1, // { X86_REG_DL, "dl" },
478
  2, // { X86_REG_DS, "ds" },
479
  2, // { X86_REG_DX, "dx" },
480
  4, // { X86_REG_EAX, "eax" },
481
  4, // { X86_REG_EBP, "ebp" },
482
  4, // { X86_REG_EBX, "ebx" },
483
  4, // { X86_REG_ECX, "ecx" },
484
  4, // { X86_REG_EDI, "edi" },
485
  4, // { X86_REG_EDX, "edx" },
486
  8, // { X86_REG_EFLAGS, "flags" },
487
  4, // { X86_REG_EIP, "eip" },
488
  4, // { X86_REG_EIZ, "eiz" },
489
  2, // { X86_REG_ES, "es" },
490
  4, // { X86_REG_ESI, "esi" },
491
  4, // { X86_REG_ESP, "esp" },
492
  10, // { X86_REG_FPSW, "fpsw" },
493
  2, // { X86_REG_FS, "fs" },
494
  2, // { X86_REG_GS, "gs" },
495
  2, // { X86_REG_IP, "ip" },
496
  8, // { X86_REG_RAX, "rax" },
497
  8, // { X86_REG_RBP, "rbp" },
498
  8, // { X86_REG_RBX, "rbx" },
499
  8, // { X86_REG_RCX, "rcx" },
500
  8, // { X86_REG_RDI, "rdi" },
501
  8, // { X86_REG_RDX, "rdx" },
502
  8, // { X86_REG_RIP, "rip" },
503
  8, // { X86_REG_RIZ, "riz" },
504
  8, // { X86_REG_RSI, "rsi" },
505
  8, // { X86_REG_RSP, "rsp" },
506
  2, // { X86_REG_SI, "si" },
507
  1, // { X86_REG_SIL, "sil" },
508
  2, // { X86_REG_SP, "sp" },
509
  1, // { X86_REG_SPL, "spl" },
510
  2, // { X86_REG_SS, "ss" },
511
  8, // { X86_REG_CR0, "cr0" },
512
  8, // { X86_REG_CR1, "cr1" },
513
  8, // { X86_REG_CR2, "cr2" },
514
  8, // { X86_REG_CR3, "cr3" },
515
  8, // { X86_REG_CR4, "cr4" },
516
  8, // { X86_REG_CR5, "cr5" },
517
  8, // { X86_REG_CR6, "cr6" },
518
  8, // { X86_REG_CR7, "cr7" },
519
  8, // { X86_REG_CR8, "cr8" },
520
  8, // { X86_REG_CR9, "cr9" },
521
  8, // { X86_REG_CR10, "cr10" },
522
  8, // { X86_REG_CR11, "cr11" },
523
  8, // { X86_REG_CR12, "cr12" },
524
  8, // { X86_REG_CR13, "cr13" },
525
  8, // { X86_REG_CR14, "cr14" },
526
  8, // { X86_REG_CR15, "cr15" },
527
  8, // { X86_REG_DR0, "dr0" },
528
  8, // { X86_REG_DR1, "dr1" },
529
  8, // { X86_REG_DR2, "dr2" },
530
  8, // { X86_REG_DR3, "dr3" },
531
  8, // { X86_REG_DR4, "dr4" },
532
  8, // { X86_REG_DR5, "dr5" },
533
  8, // { X86_REG_DR6, "dr6" },
534
  8, // { X86_REG_DR7, "dr7" },
535
  8, // { X86_REG_DR8, "dr8" },
536
  8, // { X86_REG_DR9, "dr9" },
537
  8, // { X86_REG_DR10, "dr10" },
538
  8, // { X86_REG_DR11, "dr11" },
539
  8, // { X86_REG_DR12, "dr12" },
540
  8, // { X86_REG_DR13, "dr13" },
541
  8, // { X86_REG_DR14, "dr14" },
542
  8, // { X86_REG_DR15, "dr15" },
543
  10, // { X86_REG_FP0, "fp0" },
544
  10, // { X86_REG_FP1, "fp1" },
545
  10, // { X86_REG_FP2, "fp2" },
546
  10, // { X86_REG_FP3, "fp3" },
547
  10, // { X86_REG_FP4, "fp4" },
548
  10, // { X86_REG_FP5, "fp5" },
549
  10, // { X86_REG_FP6, "fp6" },
550
  10, // { X86_REG_FP7, "fp7" },
551
  2, // { X86_REG_K0, "k0" },
552
  2, // { X86_REG_K1, "k1" },
553
  2, // { X86_REG_K2, "k2" },
554
  2, // { X86_REG_K3, "k3" },
555
  2, // { X86_REG_K4, "k4" },
556
  2, // { X86_REG_K5, "k5" },
557
  2, // { X86_REG_K6, "k6" },
558
  2, // { X86_REG_K7, "k7" },
559
  8, // { X86_REG_MM0, "mm0" },
560
  8, // { X86_REG_MM1, "mm1" },
561
  8, // { X86_REG_MM2, "mm2" },
562
  8, // { X86_REG_MM3, "mm3" },
563
  8, // { X86_REG_MM4, "mm4" },
564
  8, // { X86_REG_MM5, "mm5" },
565
  8, // { X86_REG_MM6, "mm6" },
566
  8, // { X86_REG_MM7, "mm7" },
567
  8, // { X86_REG_R8, "r8" },
568
  8, // { X86_REG_R9, "r9" },
569
  8, // { X86_REG_R10, "r10" },
570
  8, // { X86_REG_R11, "r11" },
571
  8, // { X86_REG_R12, "r12" },
572
  8, // { X86_REG_R13, "r13" },
573
  8, // { X86_REG_R14, "r14" },
574
  8, // { X86_REG_R15, "r15" },
575
  10, // { X86_REG_ST0, "st0" },
576
  10, // { X86_REG_ST1, "st1" },
577
  10, // { X86_REG_ST2, "st2" },
578
  10, // { X86_REG_ST3, "st3" },
579
  10, // { X86_REG_ST4, "st4" },
580
  10, // { X86_REG_ST5, "st5" },
581
  10, // { X86_REG_ST6, "st6" },
582
  10, // { X86_REG_ST7, "st7" },
583
  16, // { X86_REG_XMM0, "xmm0" },
584
  16, // { X86_REG_XMM1, "xmm1" },
585
  16, // { X86_REG_XMM2, "xmm2" },
586
  16, // { X86_REG_XMM3, "xmm3" },
587
  16, // { X86_REG_XMM4, "xmm4" },
588
  16, // { X86_REG_XMM5, "xmm5" },
589
  16, // { X86_REG_XMM6, "xmm6" },
590
  16, // { X86_REG_XMM7, "xmm7" },
591
  16, // { X86_REG_XMM8, "xmm8" },
592
  16, // { X86_REG_XMM9, "xmm9" },
593
  16, // { X86_REG_XMM10, "xmm10" },
594
  16, // { X86_REG_XMM11, "xmm11" },
595
  16, // { X86_REG_XMM12, "xmm12" },
596
  16, // { X86_REG_XMM13, "xmm13" },
597
  16, // { X86_REG_XMM14, "xmm14" },
598
  16, // { X86_REG_XMM15, "xmm15" },
599
  16, // { X86_REG_XMM16, "xmm16" },
600
  16, // { X86_REG_XMM17, "xmm17" },
601
  16, // { X86_REG_XMM18, "xmm18" },
602
  16, // { X86_REG_XMM19, "xmm19" },
603
  16, // { X86_REG_XMM20, "xmm20" },
604
  16, // { X86_REG_XMM21, "xmm21" },
605
  16, // { X86_REG_XMM22, "xmm22" },
606
  16, // { X86_REG_XMM23, "xmm23" },
607
  16, // { X86_REG_XMM24, "xmm24" },
608
  16, // { X86_REG_XMM25, "xmm25" },
609
  16, // { X86_REG_XMM26, "xmm26" },
610
  16, // { X86_REG_XMM27, "xmm27" },
611
  16, // { X86_REG_XMM28, "xmm28" },
612
  16, // { X86_REG_XMM29, "xmm29" },
613
  16, // { X86_REG_XMM30, "xmm30" },
614
  16, // { X86_REG_XMM31, "xmm31" },
615
  32, // { X86_REG_YMM0, "ymm0" },
616
  32, // { X86_REG_YMM1, "ymm1" },
617
  32, // { X86_REG_YMM2, "ymm2" },
618
  32, // { X86_REG_YMM3, "ymm3" },
619
  32, // { X86_REG_YMM4, "ymm4" },
620
  32, // { X86_REG_YMM5, "ymm5" },
621
  32, // { X86_REG_YMM6, "ymm6" },
622
  32, // { X86_REG_YMM7, "ymm7" },
623
  32, // { X86_REG_YMM8, "ymm8" },
624
  32, // { X86_REG_YMM9, "ymm9" },
625
  32, // { X86_REG_YMM10, "ymm10" },
626
  32, // { X86_REG_YMM11, "ymm11" },
627
  32, // { X86_REG_YMM12, "ymm12" },
628
  32, // { X86_REG_YMM13, "ymm13" },
629
  32, // { X86_REG_YMM14, "ymm14" },
630
  32, // { X86_REG_YMM15, "ymm15" },
631
  32, // { X86_REG_YMM16, "ymm16" },
632
  32, // { X86_REG_YMM17, "ymm17" },
633
  32, // { X86_REG_YMM18, "ymm18" },
634
  32, // { X86_REG_YMM19, "ymm19" },
635
  32, // { X86_REG_YMM20, "ymm20" },
636
  32, // { X86_REG_YMM21, "ymm21" },
637
  32, // { X86_REG_YMM22, "ymm22" },
638
  32, // { X86_REG_YMM23, "ymm23" },
639
  32, // { X86_REG_YMM24, "ymm24" },
640
  32, // { X86_REG_YMM25, "ymm25" },
641
  32, // { X86_REG_YMM26, "ymm26" },
642
  32, // { X86_REG_YMM27, "ymm27" },
643
  32, // { X86_REG_YMM28, "ymm28" },
644
  32, // { X86_REG_YMM29, "ymm29" },
645
  32, // { X86_REG_YMM30, "ymm30" },
646
  32, // { X86_REG_YMM31, "ymm31" },
647
  64, // { X86_REG_ZMM0, "zmm0" },
648
  64, // { X86_REG_ZMM1, "zmm1" },
649
  64, // { X86_REG_ZMM2, "zmm2" },
650
  64, // { X86_REG_ZMM3, "zmm3" },
651
  64, // { X86_REG_ZMM4, "zmm4" },
652
  64, // { X86_REG_ZMM5, "zmm5" },
653
  64, // { X86_REG_ZMM6, "zmm6" },
654
  64, // { X86_REG_ZMM7, "zmm7" },
655
  64, // { X86_REG_ZMM8, "zmm8" },
656
  64, // { X86_REG_ZMM9, "zmm9" },
657
  64, // { X86_REG_ZMM10, "zmm10" },
658
  64, // { X86_REG_ZMM11, "zmm11" },
659
  64, // { X86_REG_ZMM12, "zmm12" },
660
  64, // { X86_REG_ZMM13, "zmm13" },
661
  64, // { X86_REG_ZMM14, "zmm14" },
662
  64, // { X86_REG_ZMM15, "zmm15" },
663
  64, // { X86_REG_ZMM16, "zmm16" },
664
  64, // { X86_REG_ZMM17, "zmm17" },
665
  64, // { X86_REG_ZMM18, "zmm18" },
666
  64, // { X86_REG_ZMM19, "zmm19" },
667
  64, // { X86_REG_ZMM20, "zmm20" },
668
  64, // { X86_REG_ZMM21, "zmm21" },
669
  64, // { X86_REG_ZMM22, "zmm22" },
670
  64, // { X86_REG_ZMM23, "zmm23" },
671
  64, // { X86_REG_ZMM24, "zmm24" },
672
  64, // { X86_REG_ZMM25, "zmm25" },
673
  64, // { X86_REG_ZMM26, "zmm26" },
674
  64, // { X86_REG_ZMM27, "zmm27" },
675
  64, // { X86_REG_ZMM28, "zmm28" },
676
  64, // { X86_REG_ZMM29, "zmm29" },
677
  64, // { X86_REG_ZMM30, "zmm30" },
678
  64, // { X86_REG_ZMM31, "zmm31" },
679
  1, // { X86_REG_R8B, "r8b" },
680
  1, // { X86_REG_R9B, "r9b" },
681
  1, // { X86_REG_R10B, "r10b" },
682
  1, // { X86_REG_R11B, "r11b" },
683
  1, // { X86_REG_R12B, "r12b" },
684
  1, // { X86_REG_R13B, "r13b" },
685
  1, // { X86_REG_R14B, "r14b" },
686
  1, // { X86_REG_R15B, "r15b" },
687
  4, // { X86_REG_R8D, "r8d" },
688
  4, // { X86_REG_R9D, "r9d" },
689
  4, // { X86_REG_R10D, "r10d" },
690
  4, // { X86_REG_R11D, "r11d" },
691
  4, // { X86_REG_R12D, "r12d" },
692
  4, // { X86_REG_R13D, "r13d" },
693
  4, // { X86_REG_R14D, "r14d" },
694
  4, // { X86_REG_R15D, "r15d" },
695
  2, // { X86_REG_R8W, "r8w" },
696
  2, // { X86_REG_R9W, "r9w" },
697
  2, // { X86_REG_R10W, "r10w" },
698
  2, // { X86_REG_R11W, "r11w" },
699
  2, // { X86_REG_R12W, "r12w" },
700
  2, // { X86_REG_R13W, "r13w" },
701
  2, // { X86_REG_R14W, "r14w" },
702
  2, // { X86_REG_R15W, "r15w" },
703
  16, // { X86_REG_BND0, "bnd0" },
704
  16, // { X86_REG_BND1, "bnd0" },
705
  16, // { X86_REG_BND2, "bnd0" },
706
  16, // { X86_REG_BND3, "bnd0" },
707
};
708
709
const char *X86_reg_name(csh handle, unsigned int reg)
710
1.09M
{
711
1.09M
#ifndef CAPSTONE_DIET
712
1.09M
  cs_struct *ud = (cs_struct *)handle;
713
714
1.09M
  if (reg >= ARR_SIZE(reg_name_maps))
715
0
    return NULL;
716
717
1.09M
  if (reg == X86_REG_EFLAGS) {
718
452k
    if (ud->mode & CS_MODE_32)
719
149k
      return "eflags";
720
302k
    if (ud->mode & CS_MODE_64)
721
166k
      return "rflags";
722
302k
  }
723
724
773k
  return reg_name_maps[reg].name;
725
#else
726
  return NULL;
727
#endif
728
1.09M
}
729
730
#ifndef CAPSTONE_DIET
731
static const char *const insn_name_maps[] = {
732
  NULL, // X86_INS_INVALID
733
#ifndef CAPSTONE_X86_REDUCE
734
#include "X86MappingInsnName.inc"
735
#else
736
#include "X86MappingInsnName_reduce.inc"
737
#endif
738
};
739
#endif
740
741
// NOTE: insn_name_maps[] is sorted in order
742
const char *X86_insn_name(csh handle, unsigned int id)
743
720k
{
744
720k
#ifndef CAPSTONE_DIET
745
720k
  if (id >= ARR_SIZE(insn_name_maps))
746
0
    return NULL;
747
748
720k
  return insn_name_maps[id];
749
#else
750
  return NULL;
751
#endif
752
720k
}
753
754
#ifndef CAPSTONE_DIET
755
static const name_map group_name_maps[] = {
756
  // generic groups
757
  { X86_GRP_INVALID, NULL },
758
  { X86_GRP_JUMP, "jump" },
759
  { X86_GRP_CALL, "call" },
760
  { X86_GRP_RET, "ret" },
761
  { X86_GRP_INT, "int" },
762
  { X86_GRP_IRET, "iret" },
763
  { X86_GRP_PRIVILEGE, "privilege" },
764
  { X86_GRP_BRANCH_RELATIVE, "branch_relative" },
765
766
  // architecture-specific groups
767
  { X86_GRP_VM, "vm" },
768
  { X86_GRP_3DNOW, "3dnow" },
769
  { X86_GRP_AES, "aes" },
770
  { X86_GRP_ADX, "adx" },
771
  { X86_GRP_AVX, "avx" },
772
  { X86_GRP_AVX2, "avx2" },
773
  { X86_GRP_AVX512, "avx512" },
774
  { X86_GRP_BMI, "bmi" },
775
  { X86_GRP_BMI2, "bmi2" },
776
  { X86_GRP_CMOV, "cmov" },
777
  { X86_GRP_F16C, "fc16" },
778
  { X86_GRP_FMA, "fma" },
779
  { X86_GRP_FMA4, "fma4" },
780
  { X86_GRP_FSGSBASE, "fsgsbase" },
781
  { X86_GRP_HLE, "hle" },
782
  { X86_GRP_MMX, "mmx" },
783
  { X86_GRP_MODE32, "mode32" },
784
  { X86_GRP_MODE64, "mode64" },
785
  { X86_GRP_RTM, "rtm" },
786
  { X86_GRP_SHA, "sha" },
787
  { X86_GRP_SSE1, "sse1" },
788
  { X86_GRP_SSE2, "sse2" },
789
  { X86_GRP_SSE3, "sse3" },
790
  { X86_GRP_SSE41, "sse41" },
791
  { X86_GRP_SSE42, "sse42" },
792
  { X86_GRP_SSE4A, "sse4a" },
793
  { X86_GRP_SSSE3, "ssse3" },
794
  { X86_GRP_PCLMUL, "pclmul" },
795
  { X86_GRP_XOP, "xop" },
796
  { X86_GRP_CDI, "cdi" },
797
  { X86_GRP_ERI, "eri" },
798
  { X86_GRP_TBM, "tbm" },
799
  { X86_GRP_16BITMODE, "16bitmode" },
800
  { X86_GRP_NOT64BITMODE, "not64bitmode" },
801
  { X86_GRP_SGX, "sgx" },
802
  { X86_GRP_DQI, "dqi" },
803
  { X86_GRP_BWI, "bwi" },
804
  { X86_GRP_PFI, "pfi" },
805
  { X86_GRP_VLX, "vlx" },
806
  { X86_GRP_SMAP, "smap" },
807
  { X86_GRP_NOVLX, "novlx" },
808
  { X86_GRP_FPU, "fpu" },
809
};
810
#endif
811
812
const char *X86_group_name(csh handle, unsigned int id)
813
326k
{
814
326k
#ifndef CAPSTONE_DIET
815
326k
  return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);
816
#else
817
  return NULL;
818
#endif
819
326k
}
820
821
#define GET_INSTRINFO_ENUM
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenInstrInfo_reduce.inc"
824
825
/// reduce x86 instructions
826
const insn_map_x86 insns[] = {
827
#include "X86MappingInsn_reduce.inc"
828
};
829
#else
830
#include "X86GenInstrInfo.inc"
831
832
/// full x86 instructions
833
const insn_map_x86 insns[] = {
834
#include "X86MappingInsn.inc"
835
};
836
#endif
837
838
#ifndef CAPSTONE_DIET
839
// in arr, replace r1 = r2
840
static void arr_replace(uint16_t *arr, uint8_t max, x86_reg r1, x86_reg r2)
841
163k
{
842
163k
  uint8_t i;
843
844
246k
  for (i = 0; i < max; i++) {
845
221k
    if (arr[i] == r1) {
846
138k
      arr[i] = r2;
847
138k
      break;
848
138k
    }
849
221k
  }
850
163k
}
851
#endif
852
853
// look for @id in @insns
854
// return -1 if not found
855
unsigned int find_insn(unsigned int id)
856
2.58M
{
857
  // binary searching since the IDs are sorted in order
858
2.58M
  unsigned int left, right, m;
859
2.58M
  unsigned int max = ARR_SIZE(insns);
860
861
2.58M
  right = max - 1;
862
863
2.58M
  if (id < insns[0].id || id > insns[right].id)
864
    // not found
865
73
    return -1;
866
867
2.58M
  left = 0;
868
869
33.8M
  while (left <= right) {
870
33.8M
    m = (left + right) / 2;
871
33.8M
    if (id == insns[m].id) {
872
2.58M
      return m;
873
2.58M
    }
874
875
31.2M
    if (id < insns[m].id)
876
18.1M
      right = m - 1;
877
13.1M
    else
878
13.1M
      left = m + 1;
879
31.2M
  }
880
881
  // not found
882
  // printf("NOT FOUNDDDDDDDDDDDDDDD id = %u\n", id);
883
0
  return -1;
884
2.58M
}
885
886
// given internal insn id, return public instruction info
887
void X86_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)
888
720k
{
889
720k
  unsigned int i = find_insn(id);
890
720k
  if (i != -1) {
891
720k
    insn->id = insns[i].mapid;
892
893
720k
    if (h->detail_opt) {
894
720k
#ifndef CAPSTONE_DIET
895
720k
      memcpy(insn->detail->regs_read, insns[i].regs_use,
896
720k
             sizeof(insns[i].regs_use));
897
720k
      insn->detail->regs_read_count =
898
720k
        (uint8_t)count_positive(insns[i].regs_use);
899
900
      // special cases when regs_write[] depends on arch
901
720k
      switch (id) {
902
719k
      default:
903
719k
        memcpy(insn->detail->regs_write,
904
719k
               insns[i].regs_mod,
905
719k
               sizeof(insns[i].regs_mod));
906
719k
        insn->detail->regs_write_count =
907
719k
          (uint8_t)count_positive(
908
719k
            insns[i].regs_mod);
909
719k
        break;
910
507
      case X86_RDTSC:
911
507
        if (h->mode == CS_MODE_64) {
912
209
          memcpy(insn->detail->regs_write,
913
209
                 insns[i].regs_mod,
914
209
                 sizeof(insns[i].regs_mod));
915
209
          insn->detail->regs_write_count =
916
209
            (uint8_t)count_positive(
917
209
              insns[i].regs_mod);
918
298
        } else {
919
298
          insn->detail->regs_write[0] =
920
298
            X86_REG_EAX;
921
298
          insn->detail->regs_write[1] =
922
298
            X86_REG_EDX;
923
298
          insn->detail->regs_write_count = 2;
924
298
        }
925
507
        break;
926
414
      case X86_RDTSCP:
927
414
        if (h->mode == CS_MODE_64) {
928
213
          memcpy(insn->detail->regs_write,
929
213
                 insns[i].regs_mod,
930
213
                 sizeof(insns[i].regs_mod));
931
213
          insn->detail->regs_write_count =
932
213
            (uint8_t)count_positive(
933
213
              insns[i].regs_mod);
934
213
        } else {
935
201
          insn->detail->regs_write[0] =
936
201
            X86_REG_EAX;
937
201
          insn->detail->regs_write[1] =
938
201
            X86_REG_ECX;
939
201
          insn->detail->regs_write[2] =
940
201
            X86_REG_EDX;
941
201
          insn->detail->regs_write_count = 3;
942
201
        }
943
414
        break;
944
720k
      }
945
946
720k
      switch (insn->id) {
947
654k
      default:
948
654k
        break;
949
950
654k
      case X86_INS_LOOP:
951
4.21k
      case X86_INS_LOOPE:
952
5.39k
      case X86_INS_LOOPNE:
953
5.39k
        switch (h->mode) {
954
0
        default:
955
0
          break;
956
1.60k
        case CS_MODE_16:
957
1.60k
          insn->detail->regs_read[0] = X86_REG_CX;
958
1.60k
          insn->detail->regs_read_count = 1;
959
1.60k
          insn->detail->regs_write[0] =
960
1.60k
            X86_REG_CX;
961
1.60k
          insn->detail->regs_write_count = 1;
962
1.60k
          break;
963
2.22k
        case CS_MODE_32:
964
2.22k
          insn->detail->regs_read[0] =
965
2.22k
            X86_REG_ECX;
966
2.22k
          insn->detail->regs_read_count = 1;
967
2.22k
          insn->detail->regs_write[0] =
968
2.22k
            X86_REG_ECX;
969
2.22k
          insn->detail->regs_write_count = 1;
970
2.22k
          break;
971
1.56k
        case CS_MODE_64:
972
1.56k
          insn->detail->regs_read[0] =
973
1.56k
            X86_REG_RCX;
974
1.56k
          insn->detail->regs_read_count = 1;
975
1.56k
          insn->detail->regs_write[0] =
976
1.56k
            X86_REG_RCX;
977
1.56k
          insn->detail->regs_write_count = 1;
978
1.56k
          break;
979
5.39k
        }
980
981
        // LOOPE & LOOPNE also read EFLAGS
982
5.39k
        if (insn->id != X86_INS_LOOP) {
983
2.88k
          insn->detail->regs_read[1] =
984
2.88k
            X86_REG_EFLAGS;
985
2.88k
          insn->detail->regs_read_count = 2;
986
2.88k
        }
987
988
5.39k
        break;
989
990
2.23k
      case X86_INS_LODSB:
991
4.77k
      case X86_INS_LODSD:
992
5.64k
      case X86_INS_LODSQ:
993
7.08k
      case X86_INS_LODSW:
994
7.08k
        switch (h->mode) {
995
2.08k
        default:
996
2.08k
          break;
997
2.16k
        case CS_MODE_16:
998
2.16k
          arr_replace(
999
2.16k
            insn->detail->regs_read,
1000
2.16k
            insn->detail->regs_read_count,
1001
2.16k
            X86_REG_ESI, X86_REG_SI);
1002
2.16k
          arr_replace(
1003
2.16k
            insn->detail->regs_write,
1004
2.16k
            insn->detail->regs_write_count,
1005
2.16k
            X86_REG_ESI, X86_REG_SI);
1006
2.16k
          break;
1007
2.83k
        case CS_MODE_64:
1008
2.83k
          arr_replace(
1009
2.83k
            insn->detail->regs_read,
1010
2.83k
            insn->detail->regs_read_count,
1011
2.83k
            X86_REG_ESI, X86_REG_RSI);
1012
2.83k
          arr_replace(
1013
2.83k
            insn->detail->regs_write,
1014
2.83k
            insn->detail->regs_write_count,
1015
2.83k
            X86_REG_ESI, X86_REG_RSI);
1016
2.83k
          break;
1017
7.08k
        }
1018
7.08k
        break;
1019
1020
7.08k
      case X86_INS_SCASB:
1021
5.56k
      case X86_INS_SCASD:
1022
6.63k
      case X86_INS_SCASW:
1023
7.51k
      case X86_INS_SCASQ:
1024
9.53k
      case X86_INS_STOSB:
1025
11.7k
      case X86_INS_STOSD:
1026
12.4k
      case X86_INS_STOSQ:
1027
14.2k
      case X86_INS_STOSW:
1028
14.2k
        switch (h->mode) {
1029
4.67k
        default:
1030
4.67k
          break;
1031
4.83k
        case CS_MODE_16:
1032
4.83k
          arr_replace(
1033
4.83k
            insn->detail->regs_read,
1034
4.83k
            insn->detail->regs_read_count,
1035
4.83k
            X86_REG_EDI, X86_REG_DI);
1036
4.83k
          arr_replace(
1037
4.83k
            insn->detail->regs_write,
1038
4.83k
            insn->detail->regs_write_count,
1039
4.83k
            X86_REG_EDI, X86_REG_DI);
1040
4.83k
          break;
1041
4.72k
        case CS_MODE_64:
1042
4.72k
          arr_replace(
1043
4.72k
            insn->detail->regs_read,
1044
4.72k
            insn->detail->regs_read_count,
1045
4.72k
            X86_REG_EDI, X86_REG_RDI);
1046
4.72k
          arr_replace(
1047
4.72k
            insn->detail->regs_write,
1048
4.72k
            insn->detail->regs_write_count,
1049
4.72k
            X86_REG_EDI, X86_REG_RDI);
1050
4.72k
          break;
1051
14.2k
        }
1052
14.2k
        break;
1053
1054
14.2k
      case X86_INS_CMPSB:
1055
7.00k
      case X86_INS_CMPSD:
1056
7.84k
      case X86_INS_CMPSQ:
1057
9.41k
      case X86_INS_CMPSW:
1058
12.6k
      case X86_INS_MOVSB:
1059
13.6k
      case X86_INS_MOVSW:
1060
16.3k
      case X86_INS_MOVSD:
1061
17.1k
      case X86_INS_MOVSQ:
1062
17.1k
        switch (h->mode) {
1063
5.71k
        default:
1064
5.71k
          break;
1065
5.71k
        case CS_MODE_16:
1066
4.80k
          arr_replace(
1067
4.80k
            insn->detail->regs_read,
1068
4.80k
            insn->detail->regs_read_count,
1069
4.80k
            X86_REG_EDI, X86_REG_DI);
1070
4.80k
          arr_replace(
1071
4.80k
            insn->detail->regs_write,
1072
4.80k
            insn->detail->regs_write_count,
1073
4.80k
            X86_REG_EDI, X86_REG_DI);
1074
4.80k
          arr_replace(
1075
4.80k
            insn->detail->regs_read,
1076
4.80k
            insn->detail->regs_read_count,
1077
4.80k
            X86_REG_ESI, X86_REG_SI);
1078
4.80k
          arr_replace(
1079
4.80k
            insn->detail->regs_write,
1080
4.80k
            insn->detail->regs_write_count,
1081
4.80k
            X86_REG_ESI, X86_REG_SI);
1082
4.80k
          break;
1083
6.64k
        case CS_MODE_64:
1084
6.64k
          arr_replace(
1085
6.64k
            insn->detail->regs_read,
1086
6.64k
            insn->detail->regs_read_count,
1087
6.64k
            X86_REG_EDI, X86_REG_RDI);
1088
6.64k
          arr_replace(
1089
6.64k
            insn->detail->regs_write,
1090
6.64k
            insn->detail->regs_write_count,
1091
6.64k
            X86_REG_EDI, X86_REG_RDI);
1092
6.64k
          arr_replace(
1093
6.64k
            insn->detail->regs_read,
1094
6.64k
            insn->detail->regs_read_count,
1095
6.64k
            X86_REG_ESI, X86_REG_RSI);
1096
6.64k
          arr_replace(
1097
6.64k
            insn->detail->regs_write,
1098
6.64k
            insn->detail->regs_write_count,
1099
6.64k
            X86_REG_ESI, X86_REG_RSI);
1100
6.64k
          break;
1101
17.1k
        }
1102
17.1k
        break;
1103
1104
17.1k
      case X86_INS_ENTER:
1105
3.96k
      case X86_INS_LEAVE:
1106
3.96k
        switch (h->mode) {
1107
858
        default:
1108
858
          break;
1109
1.88k
        case CS_MODE_16:
1110
1.88k
          arr_replace(
1111
1.88k
            insn->detail->regs_read,
1112
1.88k
            insn->detail->regs_read_count,
1113
1.88k
            X86_REG_EBP, X86_REG_BP);
1114
1.88k
          arr_replace(
1115
1.88k
            insn->detail->regs_read,
1116
1.88k
            insn->detail->regs_read_count,
1117
1.88k
            X86_REG_ESP, X86_REG_SP);
1118
1.88k
          arr_replace(
1119
1.88k
            insn->detail->regs_write,
1120
1.88k
            insn->detail->regs_write_count,
1121
1.88k
            X86_REG_EBP, X86_REG_BP);
1122
1.88k
          arr_replace(
1123
1.88k
            insn->detail->regs_write,
1124
1.88k
            insn->detail->regs_write_count,
1125
1.88k
            X86_REG_ESP, X86_REG_SP);
1126
1.88k
          break;
1127
1.22k
        case CS_MODE_64:
1128
1.22k
          arr_replace(
1129
1.22k
            insn->detail->regs_read,
1130
1.22k
            insn->detail->regs_read_count,
1131
1.22k
            X86_REG_EBP, X86_REG_RBP);
1132
1.22k
          arr_replace(
1133
1.22k
            insn->detail->regs_read,
1134
1.22k
            insn->detail->regs_read_count,
1135
1.22k
            X86_REG_ESP, X86_REG_RSP);
1136
1.22k
          arr_replace(
1137
1.22k
            insn->detail->regs_write,
1138
1.22k
            insn->detail->regs_write_count,
1139
1.22k
            X86_REG_EBP, X86_REG_RBP);
1140
1.22k
          arr_replace(
1141
1.22k
            insn->detail->regs_write,
1142
1.22k
            insn->detail->regs_write_count,
1143
1.22k
            X86_REG_ESP, X86_REG_RSP);
1144
3.96k
        }
1145
3.96k
        break;
1146
1147
4.71k
      case X86_INS_INSB:
1148
7.09k
      case X86_INS_INSW:
1149
10.0k
      case X86_INS_INSD:
1150
10.0k
        switch (h->mode) {
1151
3.31k
        default:
1152
3.31k
          break;
1153
3.47k
        case CS_MODE_16:
1154
3.47k
          arr_replace(
1155
3.47k
            insn->detail->regs_read,
1156
3.47k
            insn->detail->regs_read_count,
1157
3.47k
            X86_REG_EDI, X86_REG_DI);
1158
3.47k
          arr_replace(
1159
3.47k
            insn->detail->regs_write,
1160
3.47k
            insn->detail->regs_write_count,
1161
3.47k
            X86_REG_EDI, X86_REG_DI);
1162
3.47k
          break;
1163
3.27k
        case CS_MODE_64:
1164
3.27k
          arr_replace(
1165
3.27k
            insn->detail->regs_read,
1166
3.27k
            insn->detail->regs_read_count,
1167
3.27k
            X86_REG_EDI, X86_REG_RDI);
1168
3.27k
          arr_replace(
1169
3.27k
            insn->detail->regs_write,
1170
3.27k
            insn->detail->regs_write_count,
1171
3.27k
            X86_REG_EDI, X86_REG_RDI);
1172
3.27k
          break;
1173
10.0k
        }
1174
10.0k
        break;
1175
1176
10.0k
      case X86_INS_OUTSB:
1177
5.31k
      case X86_INS_OUTSW:
1178
8.11k
      case X86_INS_OUTSD:
1179
8.11k
        switch (h->mode) {
1180
2.00k
        default:
1181
2.00k
          break;
1182
3.67k
        case CS_MODE_64:
1183
3.67k
          arr_replace(
1184
3.67k
            insn->detail->regs_read,
1185
3.67k
            insn->detail->regs_read_count,
1186
3.67k
            X86_REG_ESI, X86_REG_RSI);
1187
3.67k
          arr_replace(
1188
3.67k
            insn->detail->regs_write,
1189
3.67k
            insn->detail->regs_write_count,
1190
3.67k
            X86_REG_ESI, X86_REG_RSI);
1191
3.67k
          break;
1192
2.42k
        case CS_MODE_16:
1193
2.42k
          arr_replace(
1194
2.42k
            insn->detail->regs_read,
1195
2.42k
            insn->detail->regs_read_count,
1196
2.42k
            X86_REG_ESI, X86_REG_SI);
1197
2.42k
          arr_replace(
1198
2.42k
            insn->detail->regs_write,
1199
2.42k
            insn->detail->regs_write_count,
1200
2.42k
            X86_REG_ESI, X86_REG_SI);
1201
2.42k
          break;
1202
8.11k
        }
1203
8.11k
        break;
1204
720k
      }
1205
1206
720k
      switch (insn->id) {
1207
690k
      default:
1208
690k
        break;
1209
690k
      case X86_INS_LODSB:
1210
4.77k
      case X86_INS_LODSD:
1211
6.21k
      case X86_INS_LODSW:
1212
8.27k
      case X86_INS_CMPSB:
1213
13.2k
      case X86_INS_CMPSD:
1214
14.7k
      case X86_INS_CMPSW:
1215
18.0k
      case X86_INS_MOVSB:
1216
19.0k
      case X86_INS_MOVSW:
1217
21.7k
      case X86_INS_MOVSD:
1218
25.1k
      case X86_INS_OUTSB:
1219
27.0k
      case X86_INS_OUTSW:
1220
29.8k
      case X86_INS_OUTSD:
1221
29.8k
        switch (h->mode) {
1222
10.6k
        default:
1223
10.6k
          break;
1224
10.6k
        case CS_MODE_16:
1225
19.2k
        case CS_MODE_32: {
1226
19.2k
          int pos = insn->detail->regs_read_count;
1227
19.2k
          insn->detail->regs_read[pos] =
1228
19.2k
            X86_REG_DS;
1229
19.2k
          insn->detail->regs_read_count += 1;
1230
19.2k
        } break;
1231
29.8k
        }
1232
29.8k
        break;
1233
720k
      }
1234
1235
720k
      memcpy(insn->detail->groups, insns[i].groups,
1236
720k
             sizeof(insns[i].groups));
1237
720k
      insn->detail->groups_count =
1238
720k
        (uint8_t)count_positive8(insns[i].groups);
1239
1240
720k
      if (insns[i].branch || insns[i].indirect_branch) {
1241
        // this insn also belongs to JUMP group. add JUMP group
1242
40.9k
        insn->detail
1243
40.9k
          ->groups[insn->detail->groups_count] =
1244
40.9k
          X86_GRP_JUMP;
1245
40.9k
        insn->detail->groups_count++;
1246
1247
40.9k
        switch (h->mode) {
1248
15.6k
        default:
1249
15.6k
          break;
1250
15.6k
        case CS_MODE_16:
1251
11.4k
          arr_replace(
1252
11.4k
            insn->detail->regs_read,
1253
11.4k
            insn->detail->regs_read_count,
1254
11.4k
            X86_REG_EIP, X86_REG_IP);
1255
11.4k
          arr_replace(
1256
11.4k
            insn->detail->regs_write,
1257
11.4k
            insn->detail->regs_write_count,
1258
11.4k
            X86_REG_EIP, X86_REG_IP);
1259
11.4k
          break;
1260
13.7k
        case CS_MODE_64:
1261
13.7k
          arr_replace(
1262
13.7k
            insn->detail->regs_read,
1263
13.7k
            insn->detail->regs_read_count,
1264
13.7k
            X86_REG_EIP, X86_REG_RIP);
1265
13.7k
          arr_replace(
1266
13.7k
            insn->detail->regs_write,
1267
13.7k
            insn->detail->regs_write_count,
1268
13.7k
            X86_REG_EIP, X86_REG_RIP);
1269
13.7k
          break;
1270
40.9k
        }
1271
40.9k
      }
1272
1273
720k
      switch (insns[i].id) {
1274
1.36k
      case X86_OUT8ir:
1275
2.20k
      case X86_OUT16ir:
1276
2.95k
      case X86_OUT32ir:
1277
2.95k
        if (insn->detail->x86.operands[0].imm == -78) {
1278
          // Writing to port 0xb2 causes an SMI on most platforms
1279
          // See: http://cs.gmu.edu/~tr-admin/papers/GMU-CS-TR-2011-8.pdf
1280
0
          insn->detail->groups
1281
0
            [insn->detail->groups_count] =
1282
0
            X86_GRP_INT;
1283
0
          insn->detail->groups_count++;
1284
0
        }
1285
2.95k
        break;
1286
1287
717k
      default:
1288
717k
        break;
1289
720k
      }
1290
720k
#endif
1291
720k
    }
1292
720k
  }
1293
720k
}
1294
1295
// map special instructions with accumulate registers.
1296
// this is needed because LLVM embeds these register names into AsmStrs[],
1297
// but not separately in operands
1298
struct insn_reg {
1299
  uint16_t insn;
1300
  x86_reg reg;
1301
  enum cs_ac_type access;
1302
};
1303
1304
struct insn_reg2 {
1305
  uint16_t insn;
1306
  x86_reg reg1, reg2;
1307
  enum cs_ac_type access1, access2;
1308
};
1309
1310
static const struct insn_reg insn_regs_att[] = {
1311
  { X86_INSB, X86_REG_DX, CS_AC_READ },
1312
  { X86_INSL, X86_REG_DX, CS_AC_READ },
1313
  { X86_INSW, X86_REG_DX, CS_AC_READ },
1314
  { X86_MOV16o16a, X86_REG_AX, CS_AC_READ },
1315
  { X86_MOV16o32a, X86_REG_AX, CS_AC_READ },
1316
  { X86_MOV16o64a, X86_REG_AX, CS_AC_READ },
1317
  { X86_MOV32o16a, X86_REG_EAX, CS_AC_READ },
1318
  { X86_MOV32o32a, X86_REG_EAX, CS_AC_READ },
1319
  { X86_MOV32o64a, X86_REG_EAX, CS_AC_READ },
1320
  { X86_MOV64o32a, X86_REG_RAX, CS_AC_READ },
1321
  { X86_MOV64o64a, X86_REG_RAX, CS_AC_READ },
1322
  { X86_MOV8o16a, X86_REG_AL, CS_AC_READ },
1323
  { X86_MOV8o32a, X86_REG_AL, CS_AC_READ },
1324
  { X86_MOV8o64a, X86_REG_AL, CS_AC_READ },
1325
  { X86_OUT16ir, X86_REG_AX, CS_AC_READ },
1326
  { X86_OUT32ir, X86_REG_EAX, CS_AC_READ },
1327
  { X86_OUT8ir, X86_REG_AL, CS_AC_READ },
1328
  { X86_POPDS16, X86_REG_DS, CS_AC_WRITE },
1329
  { X86_POPDS32, X86_REG_DS, CS_AC_WRITE },
1330
  { X86_POPES16, X86_REG_ES, CS_AC_WRITE },
1331
  { X86_POPES32, X86_REG_ES, CS_AC_WRITE },
1332
  { X86_POPFS16, X86_REG_FS, CS_AC_WRITE },
1333
  { X86_POPFS32, X86_REG_FS, CS_AC_WRITE },
1334
  { X86_POPFS64, X86_REG_FS, CS_AC_WRITE },
1335
  { X86_POPGS16, X86_REG_GS, CS_AC_WRITE },
1336
  { X86_POPGS32, X86_REG_GS, CS_AC_WRITE },
1337
  { X86_POPGS64, X86_REG_GS, CS_AC_WRITE },
1338
  { X86_POPSS16, X86_REG_SS, CS_AC_WRITE },
1339
  { X86_POPSS32, X86_REG_SS, CS_AC_WRITE },
1340
  { X86_PUSHCS16, X86_REG_CS, CS_AC_READ },
1341
  { X86_PUSHCS32, X86_REG_CS, CS_AC_READ },
1342
  { X86_PUSHDS16, X86_REG_DS, CS_AC_READ },
1343
  { X86_PUSHDS32, X86_REG_DS, CS_AC_READ },
1344
  { X86_PUSHES16, X86_REG_ES, CS_AC_READ },
1345
  { X86_PUSHES32, X86_REG_ES, CS_AC_READ },
1346
  { X86_PUSHFS16, X86_REG_FS, CS_AC_READ },
1347
  { X86_PUSHFS32, X86_REG_FS, CS_AC_READ },
1348
  { X86_PUSHFS64, X86_REG_FS, CS_AC_READ },
1349
  { X86_PUSHGS16, X86_REG_GS, CS_AC_READ },
1350
  { X86_PUSHGS32, X86_REG_GS, CS_AC_READ },
1351
  { X86_PUSHGS64, X86_REG_GS, CS_AC_READ },
1352
  { X86_PUSHSS16, X86_REG_SS, CS_AC_READ },
1353
  { X86_PUSHSS32, X86_REG_SS, CS_AC_READ },
1354
  { X86_RCL16rCL, X86_REG_CL, CS_AC_READ },
1355
  { X86_RCL32rCL, X86_REG_CL, CS_AC_READ },
1356
  { X86_RCL64rCL, X86_REG_CL, CS_AC_READ },
1357
  { X86_RCL8rCL, X86_REG_CL, CS_AC_READ },
1358
  { X86_RCR16rCL, X86_REG_CL, CS_AC_READ },
1359
  { X86_RCR32rCL, X86_REG_CL, CS_AC_READ },
1360
  { X86_RCR64rCL, X86_REG_CL, CS_AC_READ },
1361
  { X86_RCR8rCL, X86_REG_CL, CS_AC_READ },
1362
  { X86_ROL16rCL, X86_REG_CL, CS_AC_READ },
1363
  { X86_ROL32rCL, X86_REG_CL, CS_AC_READ },
1364
  { X86_ROL64rCL, X86_REG_CL, CS_AC_READ },
1365
  { X86_ROL8rCL, X86_REG_CL, CS_AC_READ },
1366
  { X86_ROR16rCL, X86_REG_CL, CS_AC_READ },
1367
  { X86_ROR32rCL, X86_REG_CL, CS_AC_READ },
1368
  { X86_ROR64rCL, X86_REG_CL, CS_AC_READ },
1369
  { X86_ROR8rCL, X86_REG_CL, CS_AC_READ },
1370
  { X86_SAL16rCL, X86_REG_CL, CS_AC_READ },
1371
  { X86_SAL32rCL, X86_REG_CL, CS_AC_READ },
1372
  { X86_SAL64rCL, X86_REG_CL, CS_AC_READ },
1373
  { X86_SAL8rCL, X86_REG_CL, CS_AC_READ },
1374
  { X86_SAR16rCL, X86_REG_CL, CS_AC_READ },
1375
  { X86_SAR32rCL, X86_REG_CL, CS_AC_READ },
1376
  { X86_SAR64rCL, X86_REG_CL, CS_AC_READ },
1377
  { X86_SAR8rCL, X86_REG_CL, CS_AC_READ },
1378
  { X86_SHL16rCL, X86_REG_CL, CS_AC_READ },
1379
  { X86_SHL32rCL, X86_REG_CL, CS_AC_READ },
1380
  { X86_SHL64rCL, X86_REG_CL, CS_AC_READ },
1381
  { X86_SHL8rCL, X86_REG_CL, CS_AC_READ },
1382
  { X86_SHLD16mrCL, X86_REG_CL, CS_AC_READ },
1383
  { X86_SHLD16rrCL, X86_REG_CL, CS_AC_READ },
1384
  { X86_SHLD32mrCL, X86_REG_CL, CS_AC_READ },
1385
  { X86_SHLD32rrCL, X86_REG_CL, CS_AC_READ },
1386
  { X86_SHLD64mrCL, X86_REG_CL, CS_AC_READ },
1387
  { X86_SHLD64rrCL, X86_REG_CL, CS_AC_READ },
1388
  { X86_SHR16rCL, X86_REG_CL, CS_AC_READ },
1389
  { X86_SHR32rCL, X86_REG_CL, CS_AC_READ },
1390
  { X86_SHR64rCL, X86_REG_CL, CS_AC_READ },
1391
  { X86_SHR8rCL, X86_REG_CL, CS_AC_READ },
1392
  { X86_SHRD16mrCL, X86_REG_CL, CS_AC_READ },
1393
  { X86_SHRD16rrCL, X86_REG_CL, CS_AC_READ },
1394
  { X86_SHRD32mrCL, X86_REG_CL, CS_AC_READ },
1395
  { X86_SHRD32rrCL, X86_REG_CL, CS_AC_READ },
1396
  { X86_SHRD64mrCL, X86_REG_CL, CS_AC_READ },
1397
  { X86_SHRD64rrCL, X86_REG_CL, CS_AC_READ },
1398
  { X86_XCHG16ar, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1399
  { X86_XCHG32ar, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1400
  { X86_XCHG64ar, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1401
};
1402
1403
static const struct insn_reg insn_regs_att_extra[] = {
1404
  // dummy entry, to avoid empty array
1405
  { 0, 0 },
1406
#ifndef CAPSTONE_X86_REDUCE
1407
  { X86_ADD_FrST0, X86_REG_ST0, CS_AC_READ },
1408
  { X86_DIVR_FrST0, X86_REG_ST0, CS_AC_READ },
1409
  { X86_DIV_FrST0, X86_REG_ST0, CS_AC_READ },
1410
  { X86_FNSTSW16r, X86_REG_AX, CS_AC_READ },
1411
  { X86_MUL_FrST0, X86_REG_ST0, CS_AC_READ },
1412
  { X86_SKINIT, X86_REG_EAX, CS_AC_READ },
1413
  { X86_SUBR_FrST0, X86_REG_ST0, CS_AC_READ },
1414
  { X86_SUB_FrST0, X86_REG_ST0, CS_AC_READ },
1415
  { X86_VMLOAD32, X86_REG_EAX, CS_AC_READ },
1416
  { X86_VMLOAD64, X86_REG_RAX, CS_AC_READ },
1417
  { X86_VMRUN32, X86_REG_EAX, CS_AC_READ },
1418
  { X86_VMRUN64, X86_REG_RAX, CS_AC_READ },
1419
  { X86_VMSAVE32, X86_REG_EAX, CS_AC_READ },
1420
  { X86_VMSAVE64, X86_REG_RAX, CS_AC_READ },
1421
#endif
1422
};
1423
1424
static const struct insn_reg insn_regs_intel[] = {
1425
  { X86_ADC16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1426
  { X86_ADC32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1427
  { X86_ADC64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1428
  { X86_ADC8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1429
  { X86_ADD16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1430
  { X86_ADD32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1431
  { X86_ADD64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1432
  { X86_ADD8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1433
  { X86_AND16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1434
  { X86_AND32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1435
  { X86_AND64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1436
  { X86_AND8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1437
  { X86_CMP16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1438
  { X86_CMP32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1439
  { X86_CMP64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1440
  { X86_CMP8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1441
  { X86_IN16ri, X86_REG_AX, CS_AC_WRITE },
1442
  { X86_IN32ri, X86_REG_EAX, CS_AC_WRITE },
1443
  { X86_IN8ri, X86_REG_AL, CS_AC_WRITE },
1444
  { X86_LODSB, X86_REG_AL, CS_AC_WRITE },
1445
  { X86_LODSL, X86_REG_EAX, CS_AC_WRITE },
1446
  { X86_LODSQ, X86_REG_RAX, CS_AC_WRITE },
1447
  { X86_LODSW, X86_REG_AX, CS_AC_WRITE },
1448
  { X86_MOV16ao16, X86_REG_AX,
1449
    CS_AC_WRITE }, // 16-bit A1 1020                  // mov     ax, word ptr [0x2010]
1450
  { X86_MOV16ao32, X86_REG_AX,
1451
    CS_AC_WRITE }, // 32-bit A1 10203040              // mov     ax, word ptr [0x40302010]
1452
  { X86_MOV16ao64, X86_REG_AX,
1453
    CS_AC_WRITE }, // 64-bit 66 A1 1020304050607080   // movabs  ax, word ptr [0x8070605040302010]
1454
  { X86_MOV32ao16, X86_REG_EAX,
1455
    CS_AC_WRITE }, // 32-bit 67 A1 1020               // mov     eax, dword ptr [0x2010]
1456
  { X86_MOV32ao32, X86_REG_EAX,
1457
    CS_AC_WRITE }, // 32-bit A1 10203040              // mov     eax, dword ptr [0x40302010]
1458
  { X86_MOV32ao64, X86_REG_EAX,
1459
    CS_AC_WRITE }, // 64-bit A1 1020304050607080      // movabs  eax, dword ptr [0x8070605040302010]
1460
  { X86_MOV64ao32, X86_REG_RAX,
1461
    CS_AC_WRITE }, // 64-bit 48 8B04 10203040         // mov     rax, qword ptr [0x40302010]
1462
  { X86_MOV64ao64, X86_REG_RAX,
1463
    CS_AC_WRITE }, // 64-bit 48 A1 1020304050607080   // movabs  rax, qword ptr [0x8070605040302010]
1464
  { X86_MOV8ao16, X86_REG_AL,
1465
    CS_AC_WRITE }, // 16-bit A0 1020                  // mov     al, byte ptr [0x2010]
1466
  { X86_MOV8ao32, X86_REG_AL,
1467
    CS_AC_WRITE }, // 32-bit A0 10203040              // mov     al, byte ptr [0x40302010]
1468
  { X86_MOV8ao64, X86_REG_AL,
1469
    CS_AC_WRITE }, // 64-bit 66 A0 1020304050607080   // movabs  al, byte ptr [0x8070605040302010]
1470
  { X86_OR16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1471
  { X86_OR32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1472
  { X86_OR64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1473
  { X86_OR8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1474
  { X86_OUTSB, X86_REG_DX, CS_AC_WRITE },
1475
  { X86_OUTSL, X86_REG_DX, CS_AC_WRITE },
1476
  { X86_OUTSW, X86_REG_DX, CS_AC_WRITE },
1477
  { X86_POPDS16, X86_REG_DS, CS_AC_WRITE },
1478
  { X86_POPDS32, X86_REG_DS, CS_AC_WRITE },
1479
  { X86_POPES16, X86_REG_ES, CS_AC_WRITE },
1480
  { X86_POPES32, X86_REG_ES, CS_AC_WRITE },
1481
  { X86_POPFS16, X86_REG_FS, CS_AC_WRITE },
1482
  { X86_POPFS32, X86_REG_FS, CS_AC_WRITE },
1483
  { X86_POPFS64, X86_REG_FS, CS_AC_WRITE },
1484
  { X86_POPGS16, X86_REG_GS, CS_AC_WRITE },
1485
  { X86_POPGS32, X86_REG_GS, CS_AC_WRITE },
1486
  { X86_POPGS64, X86_REG_GS, CS_AC_WRITE },
1487
  { X86_POPSS16, X86_REG_SS, CS_AC_WRITE },
1488
  { X86_POPSS32, X86_REG_SS, CS_AC_WRITE },
1489
  { X86_PUSHCS16, X86_REG_CS, CS_AC_READ },
1490
  { X86_PUSHCS32, X86_REG_CS, CS_AC_READ },
1491
  { X86_PUSHDS16, X86_REG_DS, CS_AC_READ },
1492
  { X86_PUSHDS32, X86_REG_DS, CS_AC_READ },
1493
  { X86_PUSHES16, X86_REG_ES, CS_AC_READ },
1494
  { X86_PUSHES32, X86_REG_ES, CS_AC_READ },
1495
  { X86_PUSHFS16, X86_REG_FS, CS_AC_READ },
1496
  { X86_PUSHFS32, X86_REG_FS, CS_AC_READ },
1497
  { X86_PUSHFS64, X86_REG_FS, CS_AC_READ },
1498
  { X86_PUSHGS16, X86_REG_GS, CS_AC_READ },
1499
  { X86_PUSHGS32, X86_REG_GS, CS_AC_READ },
1500
  { X86_PUSHGS64, X86_REG_GS, CS_AC_READ },
1501
  { X86_PUSHSS16, X86_REG_SS, CS_AC_READ },
1502
  { X86_PUSHSS32, X86_REG_SS, CS_AC_READ },
1503
  { X86_SBB16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1504
  { X86_SBB32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1505
  { X86_SBB64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1506
  { X86_SBB8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1507
  { X86_SCASB, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1508
  { X86_SCASL, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1509
  { X86_SCASQ, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1510
  { X86_SCASW, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1511
  { X86_SUB16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1512
  { X86_SUB32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1513
  { X86_SUB64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1514
  { X86_SUB8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1515
  { X86_TEST16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1516
  { X86_TEST32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1517
  { X86_TEST64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1518
  { X86_TEST8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1519
  { X86_XOR16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1520
  { X86_XOR32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1521
  { X86_XOR64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1522
  { X86_XOR8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1523
};
1524
1525
static const struct insn_reg insn_regs_intel_extra[] = {
1526
  // dummy entry, to avoid empty array
1527
  { 0, 0, 0 },
1528
#ifndef CAPSTONE_X86_REDUCE
1529
  { X86_CMOVBE_F, X86_REG_ST0, CS_AC_WRITE },
1530
  { X86_CMOVB_F, X86_REG_ST0, CS_AC_WRITE },
1531
  { X86_CMOVE_F, X86_REG_ST0, CS_AC_WRITE },
1532
  { X86_CMOVNBE_F, X86_REG_ST0, CS_AC_WRITE },
1533
  { X86_CMOVNB_F, X86_REG_ST0, CS_AC_WRITE },
1534
  { X86_CMOVNE_F, X86_REG_ST0, CS_AC_WRITE },
1535
  { X86_CMOVNP_F, X86_REG_ST0, CS_AC_WRITE },
1536
  { X86_CMOVP_F, X86_REG_ST0, CS_AC_WRITE },
1537
  // { X86_COMP_FST0r, X86_REG_ST0, CS_AC_WRITE },
1538
  // { X86_COM_FST0r, X86_REG_ST0, CS_AC_WRITE },
1539
  { X86_FNSTSW16r, X86_REG_AX, CS_AC_WRITE },
1540
  { X86_SKINIT, X86_REG_EAX, CS_AC_WRITE },
1541
  { X86_VMLOAD32, X86_REG_EAX, CS_AC_WRITE },
1542
  { X86_VMLOAD64, X86_REG_RAX, CS_AC_WRITE },
1543
  { X86_VMRUN32, X86_REG_EAX, CS_AC_WRITE },
1544
  { X86_VMRUN64, X86_REG_RAX, CS_AC_WRITE },
1545
  { X86_VMSAVE32, X86_REG_EAX, CS_AC_READ },
1546
  { X86_VMSAVE64, X86_REG_RAX, CS_AC_READ },
1547
  { X86_XCH_F, X86_REG_ST0, CS_AC_WRITE },
1548
#endif
1549
};
1550
1551
static const struct insn_reg2 insn_regs_intel2[] = {
1552
  { X86_IN16rr, X86_REG_AX, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1553
  { X86_IN32rr, X86_REG_EAX, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1554
  { X86_IN8rr, X86_REG_AL, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1555
  { X86_INVLPGA32, X86_REG_EAX, X86_REG_ECX, CS_AC_READ, CS_AC_READ },
1556
  { X86_INVLPGA64, X86_REG_RAX, X86_REG_ECX, CS_AC_READ, CS_AC_READ },
1557
  { X86_OUT16rr, X86_REG_DX, X86_REG_AX, CS_AC_READ, CS_AC_READ },
1558
  { X86_OUT32rr, X86_REG_DX, X86_REG_EAX, CS_AC_READ, CS_AC_READ },
1559
  { X86_OUT8rr, X86_REG_DX, X86_REG_AL, CS_AC_READ, CS_AC_READ },
1560
};
1561
1562
static int binary_search1(const struct insn_reg *insns, unsigned int max,
1563
        unsigned int id)
1564
1.38M
{
1565
1.38M
  unsigned int first, last, mid;
1566
1567
1.38M
  first = 0;
1568
1.38M
  last = max - 1;
1569
1570
1.38M
  if (insns[0].insn > id || insns[last].insn < id) {
1571
    // not found
1572
197k
    return -1;
1573
197k
  }
1574
1575
7.31M
  while (first <= last) {
1576
6.19M
    mid = (first + last) / 2;
1577
6.19M
    if (insns[mid].insn < id) {
1578
3.06M
      first = mid + 1;
1579
3.12M
    } else if (insns[mid].insn == id) {
1580
58.9k
      return mid;
1581
3.07M
    } else {
1582
3.07M
      if (mid == 0)
1583
0
        break;
1584
3.07M
      last = mid - 1;
1585
3.07M
    }
1586
6.19M
  }
1587
1588
  // not found
1589
1.12M
  return -1;
1590
1.18M
}
1591
1592
static int binary_search2(const struct insn_reg2 *insns, unsigned int max,
1593
        unsigned int id)
1594
661k
{
1595
661k
  unsigned int first, last, mid;
1596
1597
661k
  first = 0;
1598
661k
  last = max - 1;
1599
1600
661k
  if (insns[0].insn > id || insns[last].insn < id) {
1601
    // not found
1602
486k
    return -1;
1603
486k
  }
1604
1605
668k
  while (first <= last) {
1606
513k
    mid = (first + last) / 2;
1607
513k
    if (insns[mid].insn < id) {
1608
321k
      first = mid + 1;
1609
321k
    } else if (insns[mid].insn == id) {
1610
20.0k
      return mid;
1611
172k
    } else {
1612
172k
      if (mid == 0)
1613
0
        break;
1614
172k
      last = mid - 1;
1615
172k
    }
1616
513k
  }
1617
1618
  // not found
1619
154k
  return -1;
1620
174k
}
1621
1622
// return register of given instruction id
1623
// return 0 if not found
1624
// this is to handle instructions embedding accumulate registers into AsmStrs[]
1625
x86_reg X86_insn_reg_intel(unsigned int id, enum cs_ac_type *access)
1626
344k
{
1627
344k
  int i;
1628
1629
344k
  i = binary_search1(insn_regs_intel, ARR_SIZE(insn_regs_intel), id);
1630
344k
  if (i != -1) {
1631
34.8k
    if (access) {
1632
34.8k
      *access = insn_regs_intel[i].access;
1633
34.8k
    }
1634
34.8k
    return insn_regs_intel[i].reg;
1635
34.8k
  }
1636
1637
309k
  i = binary_search1(insn_regs_intel_extra,
1638
309k
         ARR_SIZE(insn_regs_intel_extra), id);
1639
309k
  if (i != -1) {
1640
413
    if (access) {
1641
413
      *access = insn_regs_intel_extra[i].access;
1642
413
    }
1643
413
    return insn_regs_intel_extra[i].reg;
1644
413
  }
1645
1646
  // not found
1647
309k
  return 0;
1648
309k
}
1649
1650
bool X86_insn_reg_intel2(unsigned int id, x86_reg *reg1,
1651
       enum cs_ac_type *access1, x86_reg *reg2,
1652
       enum cs_ac_type *access2)
1653
309k
{
1654
309k
  int i = binary_search2(insn_regs_intel2, ARR_SIZE(insn_regs_intel2),
1655
309k
             id);
1656
309k
  if (i != -1) {
1657
7.00k
    *reg1 = insn_regs_intel2[i].reg1;
1658
7.00k
    *reg2 = insn_regs_intel2[i].reg2;
1659
7.00k
    if (access1)
1660
7.00k
      *access1 = insn_regs_intel2[i].access1;
1661
7.00k
    if (access2)
1662
7.00k
      *access2 = insn_regs_intel2[i].access2;
1663
7.00k
    return true;
1664
7.00k
  }
1665
1666
  // not found
1667
302k
  return false;
1668
309k
}
1669
1670
x86_reg X86_insn_reg_att(unsigned int id, enum cs_ac_type *access)
1671
375k
{
1672
375k
  int i;
1673
1674
375k
  i = binary_search1(insn_regs_att, ARR_SIZE(insn_regs_att), id);
1675
375k
  if (i != -1) {
1676
23.3k
    if (access)
1677
23.3k
      *access = insn_regs_att[i].access;
1678
23.3k
    return insn_regs_att[i].reg;
1679
23.3k
  }
1680
1681
352k
  i = binary_search1(insn_regs_att_extra, ARR_SIZE(insn_regs_att_extra),
1682
352k
         id);
1683
352k
  if (i != -1) {
1684
243
    if (access)
1685
243
      *access = insn_regs_att_extra[i].access;
1686
243
    return insn_regs_att_extra[i].reg;
1687
243
  }
1688
1689
  // not found
1690
351k
  return 0;
1691
352k
}
1692
1693
// ATT just reuses Intel data, but with the order of registers reversed
1694
bool X86_insn_reg_att2(unsigned int id, x86_reg *reg1, enum cs_ac_type *access1,
1695
           x86_reg *reg2, enum cs_ac_type *access2)
1696
351k
{
1697
351k
  int i = binary_search2(insn_regs_intel2, ARR_SIZE(insn_regs_intel2),
1698
351k
             id);
1699
351k
  if (i != -1) {
1700
13.0k
    *reg1 = insn_regs_intel2[i].reg2;
1701
13.0k
    *reg2 = insn_regs_intel2[i].reg1;
1702
13.0k
    if (access1)
1703
13.0k
      *access1 = insn_regs_intel2[i].access2;
1704
13.0k
    if (access2)
1705
13.0k
      *access2 = insn_regs_intel2[i].access1;
1706
13.0k
    return true;
1707
13.0k
  }
1708
1709
  // not found
1710
338k
  return false;
1711
351k
}
1712
1713
// given MCInst's id, find out if this insn is valid for REPNE prefix
1714
static bool valid_repne(cs_struct *h, unsigned int opcode)
1715
22.8k
{
1716
22.8k
  unsigned int id;
1717
22.8k
  unsigned int i = find_insn(opcode);
1718
22.8k
  if (i != -1) {
1719
22.8k
    id = insns[i].mapid;
1720
22.8k
    switch (id) {
1721
14.0k
    default:
1722
14.0k
      return false;
1723
1724
208
    case X86_INS_CMPSB:
1725
598
    case X86_INS_CMPSS:
1726
800
    case X86_INS_CMPSW:
1727
902
    case X86_INS_CMPSQ:
1728
1729
1.10k
    case X86_INS_SCASB:
1730
1.30k
    case X86_INS_SCASW:
1731
1.63k
    case X86_INS_SCASQ:
1732
1733
1.85k
    case X86_INS_MOVSB:
1734
2.04k
    case X86_INS_MOVSS:
1735
2.24k
    case X86_INS_MOVSW:
1736
2.55k
    case X86_INS_MOVSQ:
1737
1738
2.76k
    case X86_INS_LODSB:
1739
2.96k
    case X86_INS_LODSW:
1740
3.18k
    case X86_INS_LODSD:
1741
3.62k
    case X86_INS_LODSQ:
1742
1743
3.84k
    case X86_INS_STOSB:
1744
4.07k
    case X86_INS_STOSW:
1745
4.37k
    case X86_INS_STOSD:
1746
4.57k
    case X86_INS_STOSQ:
1747
1748
4.90k
    case X86_INS_INSB:
1749
5.12k
    case X86_INS_INSW:
1750
5.37k
    case X86_INS_INSD:
1751
1752
5.63k
    case X86_INS_OUTSB:
1753
5.91k
    case X86_INS_OUTSW:
1754
6.19k
    case X86_INS_OUTSD:
1755
1756
6.19k
      return true;
1757
1758
866
    case X86_INS_MOVSD:
1759
866
      if (opcode == X86_MOVSW) // REP MOVSB
1760
0
        return true;
1761
866
      else if (opcode == X86_MOVSL) // REP MOVSD
1762
213
        return true;
1763
653
      return false;
1764
1765
1.32k
    case X86_INS_CMPSD:
1766
1.32k
      if (opcode == X86_CMPSL) // REP CMPSD
1767
335
        return true;
1768
987
      return false;
1769
1770
440
    case X86_INS_SCASD:
1771
440
      if (opcode == X86_SCASL) // REP SCASD
1772
440
        return true;
1773
0
      return false;
1774
22.8k
    }
1775
22.8k
  }
1776
1777
  // not found
1778
0
  return false;
1779
22.8k
}
1780
1781
// given MCInst's id, find out if this insn is valid for BND prefix
1782
// BND prefix is valid for CALL/JMP/RET
1783
#ifndef CAPSTONE_DIET
1784
static bool valid_bnd(cs_struct *h, unsigned int opcode)
1785
15.6k
{
1786
15.6k
  unsigned int id;
1787
15.6k
  unsigned int i = find_insn(opcode);
1788
15.6k
  if (i != -1) {
1789
15.6k
    id = insns[i].mapid;
1790
15.6k
    switch (id) {
1791
9.67k
    default:
1792
9.67k
      return false;
1793
1794
211
    case X86_INS_JAE:
1795
449
    case X86_INS_JA:
1796
657
    case X86_INS_JBE:
1797
962
    case X86_INS_JB:
1798
1.16k
    case X86_INS_JCXZ:
1799
1.36k
    case X86_INS_JECXZ:
1800
1.61k
    case X86_INS_JE:
1801
1.81k
    case X86_INS_JGE:
1802
2.05k
    case X86_INS_JG:
1803
2.30k
    case X86_INS_JLE:
1804
2.52k
    case X86_INS_JL:
1805
2.87k
    case X86_INS_JMP:
1806
3.19k
    case X86_INS_JNE:
1807
3.43k
    case X86_INS_JNO:
1808
3.64k
    case X86_INS_JNP:
1809
3.86k
    case X86_INS_JNS:
1810
4.09k
    case X86_INS_JO:
1811
4.30k
    case X86_INS_JP:
1812
4.50k
    case X86_INS_JRCXZ:
1813
4.77k
    case X86_INS_JS:
1814
1815
5.11k
    case X86_INS_CALL:
1816
5.54k
    case X86_INS_RET:
1817
5.79k
    case X86_INS_RETF:
1818
5.99k
    case X86_INS_RETFQ:
1819
5.99k
      return true;
1820
15.6k
    }
1821
15.6k
  }
1822
1823
  // not found
1824
0
  return false;
1825
15.6k
}
1826
1827
// return true if the opcode is XCHG [mem]
1828
static bool xchg_mem(unsigned int opcode)
1829
46.6k
{
1830
46.6k
  switch (opcode) {
1831
45.3k
  default:
1832
45.3k
    return false;
1833
224
  case X86_XCHG8rm:
1834
294
  case X86_XCHG16rm:
1835
734
  case X86_XCHG32rm:
1836
1.28k
  case X86_XCHG64rm:
1837
1.28k
    return true;
1838
46.6k
  }
1839
46.6k
}
1840
#endif
1841
1842
// given MCInst's id, find out if this insn is valid for REP prefix
1843
static bool valid_rep(cs_struct *h, unsigned int opcode)
1844
23.1k
{
1845
23.1k
  unsigned int id;
1846
23.1k
  unsigned int i = find_insn(opcode);
1847
23.1k
  if (i != -1) {
1848
23.1k
    id = insns[i].mapid;
1849
23.1k
    switch (id) {
1850
18.2k
    default:
1851
18.2k
      return false;
1852
1853
340
    case X86_INS_MOVSB:
1854
562
    case X86_INS_MOVSW:
1855
783
    case X86_INS_MOVSQ:
1856
1857
906
    case X86_INS_LODSB:
1858
1.10k
    case X86_INS_LODSW:
1859
1.33k
    case X86_INS_LODSQ:
1860
1861
1.53k
    case X86_INS_STOSB:
1862
1.77k
    case X86_INS_STOSW:
1863
2.09k
    case X86_INS_STOSQ:
1864
1865
2.29k
    case X86_INS_INSB:
1866
2.56k
    case X86_INS_INSW:
1867
2.81k
    case X86_INS_INSD:
1868
1869
3.11k
    case X86_INS_OUTSB:
1870
3.58k
    case X86_INS_OUTSW:
1871
3.86k
    case X86_INS_OUTSD:
1872
3.86k
      return true;
1873
1874
    // following are some confused instructions, which have the same
1875
    // mnemonics in 128bit media instructions. Intel is horribly crazy!
1876
563
    case X86_INS_MOVSD:
1877
563
      if (opcode == X86_MOVSL) // REP MOVSD
1878
369
        return true;
1879
194
      return false;
1880
1881
286
    case X86_INS_LODSD:
1882
286
      if (opcode == X86_LODSL) // REP LODSD
1883
286
        return true;
1884
0
      return false;
1885
1886
213
    case X86_INS_STOSD:
1887
213
      if (opcode == X86_STOSL) // REP STOSD
1888
213
        return true;
1889
0
      return false;
1890
23.1k
    }
1891
23.1k
  }
1892
1893
  // not found
1894
0
  return false;
1895
23.1k
}
1896
1897
#ifndef CAPSTONE_DIET
1898
// given MCInst's id, find if this is a "repz ret" instruction
1899
// gcc generates "repz ret" (f3 c3) instructions in some cases as an
1900
// optimization for AMD platforms, see:
1901
// https://gcc.gnu.org/legacy-ml/gcc-patches/2003-05/msg02117.html
1902
static bool valid_ret_repz(cs_struct *h, unsigned int opcode)
1903
16.1k
{
1904
16.1k
  unsigned int id;
1905
16.1k
  unsigned int i = find_insn(opcode);
1906
1907
16.1k
  if (i != -1) {
1908
16.1k
    id = insns[i].mapid;
1909
16.1k
    return id == X86_INS_RET;
1910
16.1k
  }
1911
1912
  // not found
1913
0
  return false;
1914
16.1k
}
1915
#endif
1916
1917
// given MCInst's id, find out if this insn is valid for REPE prefix
1918
static bool valid_repe(cs_struct *h, unsigned int opcode)
1919
18.4k
{
1920
18.4k
  unsigned int id;
1921
18.4k
  unsigned int i = find_insn(opcode);
1922
18.4k
  if (i != -1) {
1923
18.4k
    id = insns[i].mapid;
1924
18.4k
    switch (id) {
1925
15.9k
    default:
1926
15.9k
      return false;
1927
1928
386
    case X86_INS_CMPSB:
1929
603
    case X86_INS_CMPSW:
1930
1.05k
    case X86_INS_CMPSQ:
1931
1932
1.27k
    case X86_INS_SCASB:
1933
1.50k
    case X86_INS_SCASW:
1934
1.73k
    case X86_INS_SCASQ:
1935
1.73k
      return true;
1936
1937
    // following are some confused instructions, which have the same
1938
    // mnemonics in 128bit media instructions. Intel is horribly crazy!
1939
538
    case X86_INS_CMPSD:
1940
538
      if (opcode == X86_CMPSL) // REP CMPSD
1941
335
        return true;
1942
203
      return false;
1943
1944
197
    case X86_INS_SCASD:
1945
197
      if (opcode == X86_SCASL) // REP SCASD
1946
197
        return true;
1947
0
      return false;
1948
18.4k
    }
1949
18.4k
  }
1950
1951
  // not found
1952
0
  return false;
1953
18.4k
}
1954
1955
// Given MCInst's id, find out if this insn is valid for NOTRACK prefix.
1956
// NOTRACK prefix is valid for CALL/JMP.
1957
static bool valid_notrack(cs_struct *h, unsigned int opcode)
1958
2.92k
{
1959
2.92k
  unsigned int id;
1960
2.92k
  unsigned int i = find_insn(opcode);
1961
2.92k
  if (i != -1) {
1962
2.92k
    id = insns[i].mapid;
1963
2.92k
    switch (id) {
1964
2.54k
    default:
1965
2.54k
      return false;
1966
26
    case X86_INS_CALL:
1967
377
    case X86_INS_JMP:
1968
377
      return true;
1969
2.92k
    }
1970
2.92k
  }
1971
1972
  // not found
1973
0
  return false;
1974
2.92k
}
1975
1976
#ifndef CAPSTONE_DIET
1977
// add *CX register to regs_read[] & regs_write[]
1978
static void add_cx(MCInst *MI)
1979
14.1k
{
1980
14.1k
  if (MI->csh->detail_opt) {
1981
14.1k
    x86_reg cx;
1982
1983
14.1k
    if (MI->csh->mode & CS_MODE_16)
1984
4.34k
      cx = X86_REG_CX;
1985
9.83k
    else if (MI->csh->mode & CS_MODE_32)
1986
3.79k
      cx = X86_REG_ECX;
1987
6.03k
    else // 64-bit
1988
6.03k
      cx = X86_REG_RCX;
1989
1990
14.1k
    MI->flat_insn->detail
1991
14.1k
      ->regs_read[MI->flat_insn->detail->regs_read_count] =
1992
14.1k
      cx;
1993
14.1k
    MI->flat_insn->detail->regs_read_count++;
1994
1995
14.1k
    MI->flat_insn->detail
1996
14.1k
      ->regs_write[MI->flat_insn->detail->regs_write_count] =
1997
14.1k
      cx;
1998
14.1k
    MI->flat_insn->detail->regs_write_count++;
1999
14.1k
  }
2000
14.1k
}
2001
#endif
2002
2003
// return true if we patch the mnemonic
2004
bool X86_lockrep(MCInst *MI, SStream *O)
2005
720k
{
2006
720k
  unsigned int opcode;
2007
720k
  bool res = false;
2008
2009
720k
  switch (MI->x86_prefix[0]) {
2010
640k
  default:
2011
640k
    break;
2012
640k
  case 0xf0:
2013
33.1k
#ifndef CAPSTONE_DIET
2014
33.1k
    if (MI->xAcquireRelease == 0xf2)
2015
731
      SStream_concat(O, "xacquire|lock|");
2016
32.4k
    else if (MI->xAcquireRelease == 0xf3)
2017
632
      SStream_concat(O, "xrelease|lock|");
2018
31.7k
    else
2019
31.7k
      SStream_concat(O, "lock|");
2020
33.1k
#endif
2021
33.1k
    break;
2022
23.2k
  case 0xf2: // repne
2023
23.2k
    opcode = MCInst_getOpcode(MI);
2024
2025
23.2k
#ifndef CAPSTONE_DIET // only care about memonic in standard (non-diet) mode
2026
23.2k
    if (xchg_mem(opcode) && MI->xAcquireRelease) {
2027
404
      SStream_concat(O, "xacquire|");
2028
22.8k
    } else if (valid_repne(MI->csh, opcode)) {
2029
7.18k
      SStream_concat(O, "repne|");
2030
7.18k
      add_cx(MI);
2031
15.6k
    } else if (valid_bnd(MI->csh, opcode)) {
2032
5.99k
      SStream_concat(O, "bnd|");
2033
9.67k
    } else {
2034
      // invalid prefix
2035
9.67k
      MI->x86_prefix[0] = 0;
2036
2037
      // handle special cases
2038
9.67k
#ifndef CAPSTONE_X86_REDUCE
2039
#if 0
2040
        if (opcode == X86_MULPDrr) {
2041
          MCInst_setOpcode(MI, X86_MULSDrr);
2042
          SStream_concat0(O, "mulsd\t");
2043
          res = true;
2044
        }
2045
#endif
2046
9.67k
#endif
2047
9.67k
    }
2048
#else // diet mode -> only patch opcode in special cases
2049
    if (!valid_repne(MI->csh, opcode)) {
2050
      MI->x86_prefix[0] = 0;
2051
    }
2052
#ifndef CAPSTONE_X86_REDUCE
2053
#if 0
2054
      // handle special cases
2055
      if (opcode == X86_MULPDrr) {
2056
        MCInst_setOpcode(MI, X86_MULSDrr);
2057
      }
2058
#endif
2059
#endif
2060
#endif
2061
23.2k
    break;
2062
2063
23.4k
  case 0xf3:
2064
23.4k
    opcode = MCInst_getOpcode(MI);
2065
2066
23.4k
#ifndef CAPSTONE_DIET // only care about memonic in standard (non-diet) mode
2067
23.4k
    if (xchg_mem(opcode) && MI->xAcquireRelease) {
2068
230
      SStream_concat(O, "xrelease|");
2069
23.1k
    } else if (valid_rep(MI->csh, opcode)) {
2070
4.73k
      SStream_concat(O, "rep|");
2071
4.73k
      add_cx(MI);
2072
18.4k
    } else if (valid_repe(MI->csh, opcode)) {
2073
2.27k
      SStream_concat(O, "repe|");
2074
2.27k
      add_cx(MI);
2075
16.1k
    } else if (valid_ret_repz(MI->csh, opcode)) {
2076
294
      SStream_concat(O, "repz|");
2077
15.8k
    } else {
2078
      // invalid prefix
2079
15.8k
      MI->x86_prefix[0] = 0;
2080
2081
      // handle special cases
2082
15.8k
#ifndef CAPSTONE_X86_REDUCE
2083
#if 0
2084
        // FIXME: remove this special case?
2085
        if (opcode == X86_MULPDrr) {
2086
          MCInst_setOpcode(MI, X86_MULSSrr);
2087
          SStream_concat0(O, "mulss\t");
2088
          res = true;
2089
        }
2090
#endif
2091
15.8k
#endif
2092
15.8k
    }
2093
#else // diet mode -> only patch opcode in special cases
2094
    if (!valid_rep(MI->csh, opcode) &&
2095
        !valid_repe(MI->csh, opcode)) {
2096
      MI->x86_prefix[0] = 0;
2097
    }
2098
#ifndef CAPSTONE_X86_REDUCE
2099
#if 0
2100
      // handle special cases
2101
      // FIXME: remove this special case?
2102
      if (opcode == X86_MULPDrr) {
2103
        MCInst_setOpcode(MI, X86_MULSSrr);
2104
      }
2105
#endif
2106
#endif
2107
#endif
2108
23.4k
    break;
2109
720k
  }
2110
2111
720k
  switch (MI->x86_prefix[1]) {
2112
717k
  default:
2113
717k
    break;
2114
717k
  case 0x3e:
2115
2.92k
    opcode = MCInst_getOpcode(MI);
2116
2.92k
    if (valid_notrack(MI->csh, opcode)) {
2117
377
      SStream_concat(O, "notrack|");
2118
377
    }
2119
2.92k
    break;
2120
720k
  }
2121
2122
  // copy normalized prefix[] back to x86.prefix[]
2123
720k
  if (MI->csh->detail_opt)
2124
720k
    memcpy(MI->flat_insn->detail->x86.prefix, MI->x86_prefix,
2125
720k
           ARR_SIZE(MI->x86_prefix));
2126
2127
720k
  return res;
2128
720k
}
2129
2130
void op_addReg(MCInst *MI, int reg)
2131
51.0k
{
2132
51.0k
  if (MI->csh->detail_opt) {
2133
51.0k
    MI->flat_insn->detail->x86
2134
51.0k
      .operands[MI->flat_insn->detail->x86.op_count]
2135
51.0k
      .type = X86_OP_REG;
2136
51.0k
    MI->flat_insn->detail->x86
2137
51.0k
      .operands[MI->flat_insn->detail->x86.op_count]
2138
51.0k
      .reg = reg;
2139
51.0k
    MI->flat_insn->detail->x86
2140
51.0k
      .operands[MI->flat_insn->detail->x86.op_count]
2141
51.0k
      .size = MI->csh->regsize_map[reg];
2142
51.0k
    MI->flat_insn->detail->x86.op_count++;
2143
51.0k
  }
2144
2145
51.0k
  if (MI->op1_size == 0)
2146
31.8k
    MI->op1_size = MI->csh->regsize_map[reg];
2147
51.0k
}
2148
2149
void op_addImm(MCInst *MI, int v)
2150
1.96k
{
2151
1.96k
  if (MI->csh->detail_opt) {
2152
1.96k
    MI->flat_insn->detail->x86
2153
1.96k
      .operands[MI->flat_insn->detail->x86.op_count]
2154
1.96k
      .type = X86_OP_IMM;
2155
1.96k
    MI->flat_insn->detail->x86
2156
1.96k
      .operands[MI->flat_insn->detail->x86.op_count]
2157
1.96k
      .imm = v;
2158
    // if op_count > 0, then this operand's size is taken from the destination op
2159
1.96k
    if (MI->csh->syntax != CS_OPT_SYNTAX_ATT) {
2160
1.96k
      if (MI->flat_insn->detail->x86.op_count > 0)
2161
1.96k
        MI->flat_insn->detail->x86
2162
1.96k
          .operands[MI->flat_insn->detail->x86
2163
1.96k
                .op_count]
2164
1.96k
          .size =
2165
1.96k
          MI->flat_insn->detail->x86.operands[0]
2166
1.96k
            .size;
2167
0
      else
2168
0
        MI->flat_insn->detail->x86
2169
0
          .operands[MI->flat_insn->detail->x86
2170
0
                .op_count]
2171
0
          .size = MI->imm_size;
2172
1.96k
    } else
2173
0
      MI->has_imm = true;
2174
1.96k
    MI->flat_insn->detail->x86.op_count++;
2175
1.96k
  }
2176
2177
1.96k
  if (MI->op1_size == 0)
2178
0
    MI->op1_size = MI->imm_size;
2179
1.96k
}
2180
2181
void op_addXopCC(MCInst *MI, int v)
2182
1.62k
{
2183
1.62k
  if (MI->csh->detail_opt) {
2184
1.62k
    MI->flat_insn->detail->x86.xop_cc = v;
2185
1.62k
  }
2186
1.62k
}
2187
2188
void op_addSseCC(MCInst *MI, int v)
2189
0
{
2190
0
  if (MI->csh->detail_opt) {
2191
0
    MI->flat_insn->detail->x86.sse_cc = v;
2192
0
  }
2193
0
}
2194
2195
void op_addAvxCC(MCInst *MI, int v)
2196
13.4k
{
2197
13.4k
  if (MI->csh->detail_opt) {
2198
13.4k
    MI->flat_insn->detail->x86.avx_cc = v;
2199
13.4k
  }
2200
13.4k
}
2201
2202
void op_addAvxRoundingMode(MCInst *MI, int v)
2203
3.26k
{
2204
3.26k
  if (MI->csh->detail_opt) {
2205
3.26k
    MI->flat_insn->detail->x86.avx_rm = v;
2206
3.26k
  }
2207
3.26k
}
2208
2209
// below functions supply details to X86GenAsmWriter*.inc
2210
void op_addAvxZeroOpmask(MCInst *MI)
2211
6.05k
{
2212
6.05k
  if (MI->csh->detail_opt) {
2213
    // link with the previous operand
2214
6.05k
    MI->flat_insn->detail->x86
2215
6.05k
      .operands[MI->flat_insn->detail->x86.op_count - 1]
2216
6.05k
      .avx_zero_opmask = true;
2217
6.05k
  }
2218
6.05k
}
2219
2220
void op_addAvxSae(MCInst *MI)
2221
8.40k
{
2222
8.40k
  if (MI->csh->detail_opt) {
2223
8.40k
    MI->flat_insn->detail->x86.avx_sae = true;
2224
8.40k
  }
2225
8.40k
}
2226
2227
void op_addAvxBroadcast(MCInst *MI, x86_avx_bcast v)
2228
9.68k
{
2229
9.68k
  if (MI->csh->detail_opt) {
2230
    // link with the previous operand
2231
9.68k
    MI->flat_insn->detail->x86
2232
9.68k
      .operands[MI->flat_insn->detail->x86.op_count - 1]
2233
9.68k
      .avx_bcast = v;
2234
9.68k
  }
2235
9.68k
}
2236
2237
#ifndef CAPSTONE_DIET
2238
// map instruction to its characteristics
2239
typedef struct insn_op {
2240
  uint64_t flags; // how this instruction update EFLAGS(arithmetic instructions) of FPU FLAGS(for FPU instructions)
2241
  uint8_t access[6];
2242
} insn_op;
2243
2244
static const insn_op insn_ops[] = {
2245
#ifdef CAPSTONE_X86_REDUCE
2246
#include "X86MappingInsnOp_reduce.inc"
2247
#else
2248
#include "X86MappingInsnOp.inc"
2249
#endif
2250
};
2251
2252
// given internal insn id, return operand access info
2253
const uint8_t *X86_get_op_access(cs_struct *h, unsigned int id,
2254
         uint64_t *eflags)
2255
1.74M
{
2256
1.74M
  unsigned int i = find_insn(id);
2257
1.74M
  if (i != -1) {
2258
1.74M
    *eflags = insn_ops[i].flags;
2259
1.74M
    return insn_ops[i].access;
2260
1.74M
  }
2261
2262
0
  return NULL;
2263
1.74M
}
2264
2265
void X86_reg_access(const cs_insn *insn, cs_regs regs_read,
2266
        uint8_t *regs_read_count, cs_regs regs_write,
2267
        uint8_t *regs_write_count)
2268
0
{
2269
0
  uint8_t i;
2270
0
  uint8_t read_count, write_count;
2271
0
  cs_x86 *x86 = &(insn->detail->x86);
2272
2273
0
  read_count = insn->detail->regs_read_count;
2274
0
  write_count = insn->detail->regs_write_count;
2275
2276
  // implicit registers
2277
0
  memcpy(regs_read, insn->detail->regs_read,
2278
0
         read_count * sizeof(insn->detail->regs_read[0]));
2279
0
  memcpy(regs_write, insn->detail->regs_write,
2280
0
         write_count * sizeof(insn->detail->regs_write[0]));
2281
2282
  // explicit registers
2283
0
  for (i = 0; i < x86->op_count; i++) {
2284
0
    cs_x86_op *op = &(x86->operands[i]);
2285
0
    switch ((int)op->type) {
2286
0
    case X86_OP_REG:
2287
0
      if ((op->access & CS_AC_READ) &&
2288
0
          !arr_exist(regs_read, read_count, op->reg)) {
2289
0
        regs_read[read_count] = op->reg;
2290
0
        read_count++;
2291
0
      }
2292
0
      if ((op->access & CS_AC_WRITE) &&
2293
0
          !arr_exist(regs_write, write_count, op->reg)) {
2294
0
        regs_write[write_count] = op->reg;
2295
0
        write_count++;
2296
0
      }
2297
0
      break;
2298
0
    case X86_OP_MEM:
2299
      // registers appeared in memory references always being read
2300
0
      if ((op->mem.segment != X86_REG_INVALID)) {
2301
0
        regs_read[read_count] = op->mem.segment;
2302
0
        read_count++;
2303
0
      }
2304
0
      if ((op->mem.base != X86_REG_INVALID) &&
2305
0
          !arr_exist(regs_read, read_count, op->mem.base)) {
2306
0
        regs_read[read_count] = op->mem.base;
2307
0
        read_count++;
2308
0
      }
2309
0
      if ((op->mem.index != X86_REG_INVALID) &&
2310
0
          !arr_exist(regs_read, read_count, op->mem.index)) {
2311
0
        regs_read[read_count] = op->mem.index;
2312
0
        read_count++;
2313
0
      }
2314
0
    default:
2315
0
      break;
2316
0
    }
2317
0
  }
2318
2319
0
  *regs_read_count = read_count;
2320
0
  *regs_write_count = write_count;
2321
0
}
2322
#endif
2323
2324
// map immediate size to instruction id
2325
// this array is sorted for binary searching
2326
static const struct size_id {
2327
  uint8_t enc_size;
2328
  uint8_t size;
2329
  uint16_t id;
2330
} x86_imm_size[] = {
2331
#include "X86ImmSize.inc"
2332
};
2333
2334
// given the instruction name, return the size of its immediate operand (or 0)
2335
uint8_t X86_immediate_size(unsigned int id, uint8_t *enc_size)
2336
109k
{
2337
  // binary searching since the IDs are sorted in order
2338
109k
  unsigned int left, right, m;
2339
2340
109k
  right = ARR_SIZE(x86_imm_size) - 1;
2341
2342
109k
  if (id < x86_imm_size[0].id || id > x86_imm_size[right].id)
2343
    // not found
2344
0
    return 0;
2345
2346
109k
  left = 0;
2347
2348
852k
  while (left <= right) {
2349
815k
    m = (left + right) / 2;
2350
815k
    if (id == x86_imm_size[m].id) {
2351
72.3k
      if (enc_size != NULL)
2352
71.9k
        *enc_size = x86_imm_size[m].enc_size;
2353
2354
72.3k
      return x86_imm_size[m].size;
2355
72.3k
    }
2356
2357
742k
    if (id > x86_imm_size[m].id)
2358
361k
      left = m + 1;
2359
381k
    else {
2360
381k
      if (m == 0)
2361
0
        break;
2362
381k
      right = m - 1;
2363
381k
    }
2364
742k
  }
2365
2366
  // not found
2367
37.1k
  return 0;
2368
109k
}
2369
2370
#define GET_REGINFO_ENUM
2371
#include "X86GenRegisterInfo.inc"
2372
2373
// map internal register id to public register id
2374
static const struct register_map {
2375
  unsigned short id;
2376
  unsigned short pub_id;
2377
} reg_map[] = {
2378
  // first dummy map
2379
  { 0, 0 },
2380
#include "X86MappingReg.inc"
2381
};
2382
2383
// return 0 on invalid input, or public register ID otherwise
2384
// NOTE: reg_map is sorted in order of internal register
2385
unsigned short X86_register_map(unsigned short id)
2386
1.96M
{
2387
1.96M
  if (id < ARR_SIZE(reg_map))
2388
1.96M
    return reg_map[id].pub_id;
2389
2390
0
  return 0;
2391
1.96M
}
2392
2393
/// The post-printer function. Used to fixup flaws in the disassembly information
2394
/// of certain instructions.
2395
void X86_postprinter(csh handle, cs_insn *insn, SStream *mnem, MCInst *mci)
2396
720k
{
2397
720k
  if (!insn || !insn->detail) {
2398
0
    return;
2399
0
  }
2400
720k
  switch (insn->id) {
2401
713k
  default:
2402
713k
    break;
2403
713k
  case X86_INS_RCL:
2404
    // Addmissing 1 immediate
2405
6.54k
    if (insn->detail->x86.op_count > 1) {
2406
5.79k
      return;
2407
5.79k
    }
2408
754
    insn->detail->x86.operands[1].imm = 1;
2409
754
    insn->detail->x86.operands[1].type = X86_OP_IMM;
2410
754
    insn->detail->x86.operands[1].access = CS_AC_READ;
2411
754
    insn->detail->x86.op_count++;
2412
754
    break;
2413
720k
  }
2414
720k
}
2415
2416
#endif