Coverage Report

Created: 2025-10-28 07:02

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
41.7k
{
38
41.7k
  SStream ss;
39
41.7k
  char *p, *p2, tmp[8];
40
41.7k
  unsigned int unit = 0;
41
41.7k
  int i;
42
41.7k
  cs_tms320c64x *tms320c64x;
43
44
41.7k
  if (mci->csh->detail) {
45
41.7k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
41.7k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
41.7k
      switch(insn->detail->groups[i]) {
49
9.83k
        case TMS320C64X_GRP_FUNIT_D:
50
9.83k
          unit = TMS320C64X_FUNIT_D;
51
9.83k
          break;
52
8.96k
        case TMS320C64X_GRP_FUNIT_L:
53
8.96k
          unit = TMS320C64X_FUNIT_L;
54
8.96k
          break;
55
2.61k
        case TMS320C64X_GRP_FUNIT_M:
56
2.61k
          unit = TMS320C64X_FUNIT_M;
57
2.61k
          break;
58
19.1k
        case TMS320C64X_GRP_FUNIT_S:
59
19.1k
          unit = TMS320C64X_FUNIT_S;
60
19.1k
          break;
61
1.16k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.16k
          unit = TMS320C64X_FUNIT_NO;
63
1.16k
          break;
64
41.7k
      }
65
41.7k
      if (unit != 0)
66
41.7k
        break;
67
41.7k
    }
68
41.7k
    tms320c64x->funit.unit = unit;
69
70
41.7k
    SStream_Init(&ss);
71
41.7k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
27.1k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
41.7k
    p = strchr(insn_asm, '\t');
75
41.7k
    if (p != NULL)
76
41.0k
      *p++ = '\0';
77
78
41.7k
    SStream_concat0(&ss, insn_asm);
79
41.7k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
27.7k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
21.1k
        p2--;
82
6.56k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
6.56k
      if (*p2 == 'a')
87
4.30k
        strcpy(tmp, "1T");
88
2.26k
      else
89
2.26k
        strcpy(tmp, "2T");
90
35.1k
    } else {
91
35.1k
      tmp[0] = '\0';
92
35.1k
    }
93
41.7k
    switch(tms320c64x->funit.unit) {
94
9.83k
      case TMS320C64X_FUNIT_D:
95
9.83k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
9.83k
        break;
97
8.96k
      case TMS320C64X_FUNIT_L:
98
8.96k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
8.96k
        break;
100
2.61k
      case TMS320C64X_FUNIT_M:
101
2.61k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.61k
        break;
103
19.1k
      case TMS320C64X_FUNIT_S:
104
19.1k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
19.1k
        break;
106
41.7k
    }
107
41.7k
    if (tms320c64x->funit.crosspath > 0)
108
13.9k
      SStream_concat0(&ss, "X");
109
110
41.7k
    if (p != NULL)
111
41.0k
      SStream_concat(&ss, "\t%s", p);
112
113
41.7k
    if (tms320c64x->parallel != 0)
114
21.1k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
41.7k
    strcpy(insn_asm, ss.buffer);
118
41.7k
  }
119
41.7k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
73.3k
{
129
73.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
73.3k
  unsigned reg;
131
132
73.3k
  if (MCOperand_isReg(Op)) {
133
51.9k
    reg = MCOperand_getReg(Op);
134
51.9k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.66k
      switch(reg) {
136
114
        case TMS320C64X_REG_EFR:
137
114
          SStream_concat0(O, "EFR");
138
114
          break;
139
550
        case TMS320C64X_REG_IFR:
140
550
          SStream_concat0(O, "IFR");
141
550
          break;
142
1.00k
        default:
143
1.00k
          SStream_concat0(O, getRegisterName(reg));
144
1.00k
          break;
145
1.66k
      }
146
50.3k
    } else {
147
50.3k
      SStream_concat0(O, getRegisterName(reg));
148
50.3k
    }
149
150
51.9k
    if (MI->csh->detail) {
151
51.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
51.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
51.9k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
51.9k
    }
155
51.9k
  } else if (MCOperand_isImm(Op)) {
156
21.4k
    int64_t Imm = MCOperand_getImm(Op);
157
158
21.4k
    if (Imm >= 0) {
159
17.8k
      if (Imm > HEX_THRESHOLD)
160
9.99k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
7.86k
      else
162
7.86k
        SStream_concat(O, "%"PRIu64, Imm);
163
17.8k
    } else {
164
3.54k
      if (Imm < -HEX_THRESHOLD)
165
2.96k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
583
      else
167
583
        SStream_concat(O, "-%"PRIu64, -Imm);
168
3.54k
    }
169
170
21.4k
    if (MI->csh->detail) {
171
21.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
21.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
21.4k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
21.4k
    }
175
21.4k
  }
176
73.3k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.30k
{
180
4.30k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.30k
  int64_t Val = MCOperand_getImm(Op);
182
4.30k
  unsigned scaled, base, offset, mode, unit;
183
4.30k
  cs_tms320c64x *tms320c64x;
184
4.30k
  char st, nd;
185
186
4.30k
  scaled = (Val >> 19) & 1;
187
4.30k
  base = (Val >> 12) & 0x7f;
188
4.30k
  offset = (Val >> 5) & 0x7f;
189
4.30k
  mode = (Val >> 1) & 0xf;
190
4.30k
  unit = Val & 1;
191
192
4.30k
  if (scaled) {
193
3.50k
    st = '[';
194
3.50k
    nd = ']';
195
3.50k
  } else {
196
802
    st = '(';
197
802
    nd = ')';
198
802
  }
199
200
4.30k
  switch(mode) {
201
289
    case 0:
202
289
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
289
      break;
204
267
    case 1:
205
267
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
267
      break;
207
220
    case 4:
208
220
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
220
      break;
210
257
    case 5:
211
257
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
257
      break;
213
232
    case 8:
214
232
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
232
      break;
216
1.00k
    case 9:
217
1.00k
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
1.00k
      break;
219
354
    case 10:
220
354
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
354
      break;
222
465
    case 11:
223
465
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
465
      break;
225
352
    case 12:
226
352
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
352
      break;
228
265
    case 13:
229
265
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
265
      break;
231
250
    case 14:
232
250
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
250
      break;
234
350
    case 15:
235
350
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
350
      break;
237
4.30k
  }
238
239
4.30k
  if (MI->csh->detail) {
240
4.30k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.30k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.30k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.30k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.30k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.30k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.30k
    switch(mode) {
248
289
      case 0:
249
289
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
289
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
289
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
289
        break;
253
267
      case 1:
254
267
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
267
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
267
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
267
        break;
258
220
      case 4:
259
220
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
220
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
220
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
220
        break;
263
257
      case 5:
264
257
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
257
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
257
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
257
        break;
268
232
      case 8:
269
232
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
232
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
232
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
232
        break;
273
1.00k
      case 9:
274
1.00k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
1.00k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
1.00k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
1.00k
        break;
278
354
      case 10:
279
354
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
354
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
354
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
354
        break;
283
465
      case 11:
284
465
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
465
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
465
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
465
        break;
288
352
      case 12:
289
352
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
352
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
352
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
352
        break;
293
265
      case 13:
294
265
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
265
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
265
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
265
        break;
298
250
      case 14:
299
250
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
250
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
250
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
250
        break;
303
350
      case 15:
304
350
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
350
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
350
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
350
        break;
308
4.30k
    }
309
4.30k
    tms320c64x->op_count++;
310
4.30k
  }
311
4.30k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
2.26k
{
315
2.26k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
2.26k
  int64_t Val = MCOperand_getImm(Op);
317
2.26k
  uint16_t offset;
318
2.26k
  unsigned basereg;
319
2.26k
  cs_tms320c64x *tms320c64x;
320
321
2.26k
  basereg = Val & 0x7f;
322
2.26k
  offset = (Val >> 7) & 0x7fff;
323
2.26k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
2.26k
  if (MI->csh->detail) {
326
2.26k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
2.26k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
2.26k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
2.26k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
2.26k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
2.26k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
2.26k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
2.26k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
2.26k
    tms320c64x->op_count++;
336
2.26k
  }
337
2.26k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
16.0k
{
341
16.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
16.0k
  unsigned reg = MCOperand_getReg(Op);
343
16.0k
  cs_tms320c64x *tms320c64x;
344
345
16.0k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
16.0k
  if (MI->csh->detail) {
348
16.0k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
16.0k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
16.0k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
16.0k
    tms320c64x->op_count++;
353
16.0k
  }
354
16.0k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
41.7k
{
358
41.7k
  unsigned opcode = MCInst_getOpcode(MI);
359
41.7k
  MCOperand *op;
360
361
41.7k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
267
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
542
    case TMS320C64x_ADD_l1_irr:
366
807
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.04k
    case TMS320C64x_ADD_s1_irr:
369
1.04k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.04k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.04k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
316
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
316
        op = MCInst_getOperand(MI, 2);
377
316
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
316
        SStream_concat0(O, "SUB\t");
380
316
        printOperand(MI, 1, O);
381
316
        SStream_concat0(O, ", ");
382
316
        printOperand(MI, 2, O);
383
316
        SStream_concat0(O, ", ");
384
316
        printOperand(MI, 0, O);
385
386
316
        return true;
387
316
      }
388
729
      break;
389
41.7k
  }
390
41.4k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
73
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
304
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
521
    case TMS320C64x_ADD_l1_irr:
397
593
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
790
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.02k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.10k
    case TMS320C64x_OR_s1_irr:
404
1.10k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.10k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.10k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
91
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
91
        MI->size--;
412
413
91
        SStream_concat0(O, "MV\t");
414
91
        printOperand(MI, 1, O);
415
91
        SStream_concat0(O, ", ");
416
91
        printOperand(MI, 0, O);
417
418
91
        return true;
419
91
      }
420
1.01k
      break;
421
41.4k
  }
422
41.3k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
205
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
279
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
483
    case TMS320C64x_XOR_s1_irr:
429
483
      if ((MCInst_getNumOperands(MI) == 3) &&
430
483
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
483
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
483
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
483
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
70
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
70
        MI->size--;
437
438
70
        SStream_concat0(O, "NOT\t");
439
70
        printOperand(MI, 1, O);
440
70
        SStream_concat0(O, ", ");
441
70
        printOperand(MI, 0, O);
442
443
70
        return true;
444
70
      }
445
413
      break;
446
41.3k
  }
447
41.2k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.21k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
2.57k
    case TMS320C64x_MVK_l2_ir:
452
2.57k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
2.57k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
2.57k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
2.57k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
772
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
772
        MI->size--;
459
460
772
        SStream_concat0(O, "ZERO\t");
461
772
        printOperand(MI, 0, O);
462
463
772
        return true;
464
772
      }
465
1.80k
      break;
466
41.2k
  }
467
40.4k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
666
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
877
    case TMS320C64x_SUB_s1_rrr:
472
877
      if ((MCInst_getNumOperands(MI) == 3) &&
473
877
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
877
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
877
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
877
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
267
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
267
        MI->size -= 2;
480
481
267
        SStream_concat0(O, "ZERO\t");
482
267
        printOperand(MI, 0, O);
483
484
267
        return true;
485
267
      }
486
610
      break;
487
40.4k
  }
488
40.2k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
333
    case TMS320C64x_SUB_l1_irr:
491
570
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
656
    case TMS320C64x_SUB_s1_irr:
494
656
      if ((MCInst_getNumOperands(MI) == 3) &&
495
656
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
656
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
656
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
656
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
212
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
212
        MI->size--;
502
503
212
        SStream_concat0(O, "NEG\t");
504
212
        printOperand(MI, 1, O);
505
212
        SStream_concat0(O, ", ");
506
212
        printOperand(MI, 0, O);
507
508
212
        return true;
509
212
      }
510
444
      break;
511
40.2k
  }
512
40.0k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
199
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
506
    case TMS320C64x_PACKLH2_s1_rrr:
517
506
      if ((MCInst_getNumOperands(MI) == 3) &&
518
506
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
506
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
506
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
506
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
82
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
82
        MI->size--;
525
526
82
        SStream_concat0(O, "SWAP2\t");
527
82
        printOperand(MI, 1, O);
528
82
        SStream_concat0(O, ", ");
529
82
        printOperand(MI, 0, O);
530
531
82
        return true;
532
82
      }
533
424
      break;
534
40.0k
  }
535
39.9k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.16k
    case TMS320C64x_NOP_n:
539
1.16k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.16k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.16k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
318
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
318
        MI->size--;
545
546
318
        SStream_concat0(O, "IDLE");
547
548
318
        return true;
549
318
      }
550
848
      if ((MCInst_getNumOperands(MI) == 1) &&
551
848
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
848
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
414
        MI->size--;
555
556
414
        SStream_concat0(O, "NOP");
557
558
414
        return true;
559
414
      }
560
434
      break;
561
39.9k
  }
562
563
39.1k
  return false;
564
39.9k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
41.7k
{
568
41.7k
  if (!printAliasInstruction(MI, O, Info))
569
39.1k
    printInstruction(MI, O, Info);
570
41.7k
}
571
572
#endif