Coverage Report

Created: 2025-11-09 07:00

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
9.87k
{
67
9.87k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
9.87k
  MI->csh->doing_mem = status;
71
9.87k
  if (!status)
72
    // done, create the next operand slot
73
4.93k
    MI->flat_insn->detail->x86.op_count++;
74
9.87k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
1.14k
{
78
1.14k
  switch (MI->csh->mode) {
79
373
  case CS_MODE_16:
80
373
    switch (MI->flat_insn->id) {
81
69
    default:
82
69
      MI->x86opsize = 2;
83
69
      break;
84
27
    case X86_INS_LJMP:
85
158
    case X86_INS_LCALL:
86
158
      MI->x86opsize = 4;
87
158
      break;
88
13
    case X86_INS_SGDT:
89
14
    case X86_INS_SIDT:
90
146
    case X86_INS_LGDT:
91
146
    case X86_INS_LIDT:
92
146
      MI->x86opsize = 6;
93
146
      break;
94
373
    }
95
373
    break;
96
492
  case CS_MODE_32:
97
492
    switch (MI->flat_insn->id) {
98
291
    default:
99
291
      MI->x86opsize = 4;
100
291
      break;
101
134
    case X86_INS_LJMP:
102
146
    case X86_INS_JMP:
103
149
    case X86_INS_LCALL:
104
182
    case X86_INS_SGDT:
105
199
    case X86_INS_SIDT:
106
201
    case X86_INS_LGDT:
107
201
    case X86_INS_LIDT:
108
201
      MI->x86opsize = 6;
109
201
      break;
110
492
    }
111
492
    break;
112
492
  case CS_MODE_64:
113
276
    switch (MI->flat_insn->id) {
114
73
    default:
115
73
      MI->x86opsize = 8;
116
73
      break;
117
0
    case X86_INS_LJMP:
118
25
    case X86_INS_LCALL:
119
47
    case X86_INS_SGDT:
120
49
    case X86_INS_SIDT:
121
203
    case X86_INS_LGDT:
122
203
    case X86_INS_LIDT:
123
203
      MI->x86opsize = 10;
124
203
      break;
125
276
    }
126
276
    break;
127
276
  default: // never reach
128
0
    break;
129
1.14k
  }
130
131
1.14k
  printMemReference(MI, OpNo, O);
132
1.14k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
4.88k
{
136
4.88k
  MI->x86opsize = 1;
137
4.88k
  printMemReference(MI, OpNo, O);
138
4.88k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
2.19k
{
142
2.19k
  MI->x86opsize = 2;
143
144
2.19k
  printMemReference(MI, OpNo, O);
145
2.19k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
2.52k
{
149
2.52k
  MI->x86opsize = 4;
150
151
2.52k
  printMemReference(MI, OpNo, O);
152
2.52k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
1.51k
{
156
1.51k
  MI->x86opsize = 8;
157
1.51k
  printMemReference(MI, OpNo, O);
158
1.51k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
561
{
162
561
  MI->x86opsize = 16;
163
561
  printMemReference(MI, OpNo, O);
164
561
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
199
{
168
199
  MI->x86opsize = 64;
169
199
  printMemReference(MI, OpNo, O);
170
199
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
387
{
175
387
  MI->x86opsize = 32;
176
387
  printMemReference(MI, OpNo, O);
177
387
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
547
{
181
547
  switch (MCInst_getOpcode(MI)) {
182
534
  default:
183
534
    MI->x86opsize = 4;
184
534
    break;
185
5
  case X86_FSTENVm:
186
13
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
13
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
0
    case CS_MODE_16:
192
0
      MI->x86opsize = 14;
193
0
      break;
194
1
    case CS_MODE_32:
195
13
    case CS_MODE_64:
196
13
      MI->x86opsize = 28;
197
13
      break;
198
13
    }
199
13
    break;
200
547
  }
201
202
547
  printMemReference(MI, OpNo, O);
203
547
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
578
{
207
578
  MI->x86opsize = 8;
208
578
  printMemReference(MI, OpNo, O);
209
578
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
2
{
213
2
  MI->x86opsize = 10;
214
2
  printMemReference(MI, OpNo, O);
215
2
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
721
{
219
721
  MI->x86opsize = 16;
220
721
  printMemReference(MI, OpNo, O);
221
721
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
470
{
225
470
  MI->x86opsize = 32;
226
470
  printMemReference(MI, OpNo, O);
227
470
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
169
{
231
169
  MI->x86opsize = 64;
232
169
  printMemReference(MI, OpNo, O);
233
169
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
21.3k
{
242
21.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
21.3k
  if (MCOperand_isReg(Op)) {
244
21.3k
    printRegName(O, MCOperand_getReg(Op));
245
21.3k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
21.3k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
101k
{
290
101k
  uint8_t count, i;
291
101k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
101k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
101k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
297k
  for (count = 0; arr[count]; count++)
301
195k
    ;
302
303
101k
  if (count == 0)
304
9.48k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
92.1k
  count--;
308
287k
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
195k
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
195k
       i++) {
311
195k
    if (arr[count - i] != CS_AC_IGNORE)
312
169k
      access[i] = arr[count - i];
313
26.2k
    else
314
26.2k
      access[i] = 0;
315
195k
  }
316
92.1k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
2.25k
{
320
2.25k
  MCOperand *SegReg;
321
2.25k
  int reg;
322
323
2.25k
  if (MI->csh->detail_opt) {
324
2.25k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
2.25k
    MI->flat_insn->detail->x86
327
2.25k
      .operands[MI->flat_insn->detail->x86.op_count]
328
2.25k
      .type = X86_OP_MEM;
329
2.25k
    MI->flat_insn->detail->x86
330
2.25k
      .operands[MI->flat_insn->detail->x86.op_count]
331
2.25k
      .size = MI->x86opsize;
332
2.25k
    MI->flat_insn->detail->x86
333
2.25k
      .operands[MI->flat_insn->detail->x86.op_count]
334
2.25k
      .mem.segment = X86_REG_INVALID;
335
2.25k
    MI->flat_insn->detail->x86
336
2.25k
      .operands[MI->flat_insn->detail->x86.op_count]
337
2.25k
      .mem.base = X86_REG_INVALID;
338
2.25k
    MI->flat_insn->detail->x86
339
2.25k
      .operands[MI->flat_insn->detail->x86.op_count]
340
2.25k
      .mem.index = X86_REG_INVALID;
341
2.25k
    MI->flat_insn->detail->x86
342
2.25k
      .operands[MI->flat_insn->detail->x86.op_count]
343
2.25k
      .mem.scale = 1;
344
2.25k
    MI->flat_insn->detail->x86
345
2.25k
      .operands[MI->flat_insn->detail->x86.op_count]
346
2.25k
      .mem.disp = 0;
347
348
2.25k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
2.25k
            &MI->flat_insn->detail->x86.eflags);
350
2.25k
    MI->flat_insn->detail->x86
351
2.25k
      .operands[MI->flat_insn->detail->x86.op_count]
352
2.25k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
2.25k
  }
354
355
2.25k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
2.25k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
2.25k
  if (reg) {
359
35
    _printOperand(MI, Op + 1, O);
360
35
    SStream_concat0(O, ":");
361
362
35
    if (MI->csh->detail_opt) {
363
35
      MI->flat_insn->detail->x86
364
35
        .operands[MI->flat_insn->detail->x86.op_count]
365
35
        .mem.segment = X86_register_map(reg);
366
35
    }
367
35
  }
368
369
2.25k
  SStream_concat0(O, "(");
370
2.25k
  set_mem_access(MI, true);
371
372
2.25k
  printOperand(MI, Op, O);
373
374
2.25k
  SStream_concat0(O, ")");
375
2.25k
  set_mem_access(MI, false);
376
2.25k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
2.67k
{
380
2.67k
  if (MI->csh->detail_opt) {
381
2.67k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
2.67k
    MI->flat_insn->detail->x86
384
2.67k
      .operands[MI->flat_insn->detail->x86.op_count]
385
2.67k
      .type = X86_OP_MEM;
386
2.67k
    MI->flat_insn->detail->x86
387
2.67k
      .operands[MI->flat_insn->detail->x86.op_count]
388
2.67k
      .size = MI->x86opsize;
389
2.67k
    MI->flat_insn->detail->x86
390
2.67k
      .operands[MI->flat_insn->detail->x86.op_count]
391
2.67k
      .mem.segment = X86_REG_INVALID;
392
2.67k
    MI->flat_insn->detail->x86
393
2.67k
      .operands[MI->flat_insn->detail->x86.op_count]
394
2.67k
      .mem.base = X86_REG_INVALID;
395
2.67k
    MI->flat_insn->detail->x86
396
2.67k
      .operands[MI->flat_insn->detail->x86.op_count]
397
2.67k
      .mem.index = X86_REG_INVALID;
398
2.67k
    MI->flat_insn->detail->x86
399
2.67k
      .operands[MI->flat_insn->detail->x86.op_count]
400
2.67k
      .mem.scale = 1;
401
2.67k
    MI->flat_insn->detail->x86
402
2.67k
      .operands[MI->flat_insn->detail->x86.op_count]
403
2.67k
      .mem.disp = 0;
404
405
2.67k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
2.67k
            &MI->flat_insn->detail->x86.eflags);
407
2.67k
    MI->flat_insn->detail->x86
408
2.67k
      .operands[MI->flat_insn->detail->x86.op_count]
409
2.67k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
2.67k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
2.67k
  if (MI->csh->mode != CS_MODE_64) {
414
1.84k
    SStream_concat0(O, "%es:(");
415
1.84k
    if (MI->csh->detail_opt) {
416
1.84k
      MI->flat_insn->detail->x86
417
1.84k
        .operands[MI->flat_insn->detail->x86.op_count]
418
1.84k
        .mem.segment = X86_REG_ES;
419
1.84k
    }
420
1.84k
  } else
421
835
    SStream_concat0(O, "(");
422
423
2.67k
  set_mem_access(MI, true);
424
425
2.67k
  printOperand(MI, Op, O);
426
427
2.67k
  SStream_concat0(O, ")");
428
2.67k
  set_mem_access(MI, false);
429
2.67k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
1.19k
{
433
1.19k
  MI->x86opsize = 1;
434
1.19k
  printSrcIdx(MI, OpNo, O);
435
1.19k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
488
{
439
488
  MI->x86opsize = 2;
440
488
  printSrcIdx(MI, OpNo, O);
441
488
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
477
{
445
477
  MI->x86opsize = 4;
446
477
  printSrcIdx(MI, OpNo, O);
447
477
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
103
{
451
103
  MI->x86opsize = 8;
452
103
  printSrcIdx(MI, OpNo, O);
453
103
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
1.24k
{
457
1.24k
  MI->x86opsize = 1;
458
1.24k
  printDstIdx(MI, OpNo, O);
459
1.24k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
772
{
463
772
  MI->x86opsize = 2;
464
772
  printDstIdx(MI, OpNo, O);
465
772
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
464
{
469
464
  MI->x86opsize = 4;
470
464
  printDstIdx(MI, OpNo, O);
471
464
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
194
{
475
194
  MI->x86opsize = 8;
476
194
  printDstIdx(MI, OpNo, O);
477
194
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
460
{
481
460
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
460
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
460
  int reg;
484
485
460
  if (MI->csh->detail_opt) {
486
460
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
460
    MI->flat_insn->detail->x86
489
460
      .operands[MI->flat_insn->detail->x86.op_count]
490
460
      .type = X86_OP_MEM;
491
460
    MI->flat_insn->detail->x86
492
460
      .operands[MI->flat_insn->detail->x86.op_count]
493
460
      .size = MI->x86opsize;
494
460
    MI->flat_insn->detail->x86
495
460
      .operands[MI->flat_insn->detail->x86.op_count]
496
460
      .mem.segment = X86_REG_INVALID;
497
460
    MI->flat_insn->detail->x86
498
460
      .operands[MI->flat_insn->detail->x86.op_count]
499
460
      .mem.base = X86_REG_INVALID;
500
460
    MI->flat_insn->detail->x86
501
460
      .operands[MI->flat_insn->detail->x86.op_count]
502
460
      .mem.index = X86_REG_INVALID;
503
460
    MI->flat_insn->detail->x86
504
460
      .operands[MI->flat_insn->detail->x86.op_count]
505
460
      .mem.scale = 1;
506
460
    MI->flat_insn->detail->x86
507
460
      .operands[MI->flat_insn->detail->x86.op_count]
508
460
      .mem.disp = 0;
509
510
460
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
460
            &MI->flat_insn->detail->x86.eflags);
512
460
    MI->flat_insn->detail->x86
513
460
      .operands[MI->flat_insn->detail->x86.op_count]
514
460
      .access = access[MI->flat_insn->detail->x86.op_count];
515
460
  }
516
517
  // If this has a segment register, print it.
518
460
  reg = MCOperand_getReg(SegReg);
519
460
  if (reg) {
520
18
    _printOperand(MI, Op + 1, O);
521
18
    SStream_concat0(O, ":");
522
523
18
    if (MI->csh->detail_opt) {
524
18
      MI->flat_insn->detail->x86
525
18
        .operands[MI->flat_insn->detail->x86.op_count]
526
18
        .mem.segment = X86_register_map(reg);
527
18
    }
528
18
  }
529
530
460
  if (MCOperand_isImm(DispSpec)) {
531
460
    int64_t imm = MCOperand_getImm(DispSpec);
532
460
    if (MI->csh->detail_opt)
533
460
      MI->flat_insn->detail->x86
534
460
        .operands[MI->flat_insn->detail->x86.op_count]
535
460
        .mem.disp = imm;
536
460
    if (imm < 0) {
537
74
      SStream_concat(O, "0x%" PRIx64,
538
74
               arch_masks[MI->csh->mode] & imm);
539
386
    } else {
540
386
      if (imm > HEX_THRESHOLD)
541
237
        SStream_concat(O, "0x%" PRIx64, imm);
542
149
      else
543
149
        SStream_concat(O, "%" PRIu64, imm);
544
386
    }
545
460
  }
546
547
460
  if (MI->csh->detail_opt)
548
460
    MI->flat_insn->detail->x86.op_count++;
549
460
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
3.42k
{
553
3.42k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
3.42k
  if (val > HEX_THRESHOLD)
556
2.83k
    SStream_concat(O, "$0x%x", val);
557
582
  else
558
582
    SStream_concat(O, "$%u", val);
559
560
3.42k
  if (MI->csh->detail_opt) {
561
3.42k
    MI->flat_insn->detail->x86
562
3.42k
      .operands[MI->flat_insn->detail->x86.op_count]
563
3.42k
      .type = X86_OP_IMM;
564
3.42k
    MI->flat_insn->detail->x86
565
3.42k
      .operands[MI->flat_insn->detail->x86.op_count]
566
3.42k
      .imm = val;
567
3.42k
    MI->flat_insn->detail->x86
568
3.42k
      .operands[MI->flat_insn->detail->x86.op_count]
569
3.42k
      .size = 1;
570
3.42k
    MI->flat_insn->detail->x86.op_count++;
571
3.42k
  }
572
3.42k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
313
{
576
313
  MI->x86opsize = 1;
577
313
  printMemOffset(MI, OpNo, O);
578
313
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
71
{
582
71
  MI->x86opsize = 2;
583
71
  printMemOffset(MI, OpNo, O);
584
71
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
66
{
588
66
  MI->x86opsize = 4;
589
66
  printMemOffset(MI, OpNo, O);
590
66
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
10
{
594
10
  MI->x86opsize = 8;
595
10
  printMemOffset(MI, OpNo, O);
596
10
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
2.61k
{
604
2.61k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
2.61k
  if (MCOperand_isImm(Op)) {
606
2.61k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
2.61k
            MI->address;
608
609
    // truncate imm for non-64bit
610
2.61k
    if (MI->csh->mode != CS_MODE_64) {
611
1.96k
      imm = imm & 0xffffffff;
612
1.96k
    }
613
614
2.61k
    if (imm < 0) {
615
37
      SStream_concat(O, "0x%" PRIx64, imm);
616
2.57k
    } else {
617
2.57k
      if (imm > HEX_THRESHOLD)
618
2.57k
        SStream_concat(O, "0x%" PRIx64, imm);
619
0
      else
620
0
        SStream_concat(O, "%" PRIu64, imm);
621
2.57k
    }
622
2.61k
    if (MI->csh->detail_opt) {
623
2.61k
      MI->flat_insn->detail->x86
624
2.61k
        .operands[MI->flat_insn->detail->x86.op_count]
625
2.61k
        .type = X86_OP_IMM;
626
2.61k
      MI->has_imm = true;
627
2.61k
      MI->flat_insn->detail->x86
628
2.61k
        .operands[MI->flat_insn->detail->x86.op_count]
629
2.61k
        .imm = imm;
630
2.61k
      MI->flat_insn->detail->x86.op_count++;
631
2.61k
    }
632
2.61k
  }
633
2.61k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
45.6k
{
637
45.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
45.6k
  if (MCOperand_isReg(Op)) {
639
41.1k
    unsigned int reg = MCOperand_getReg(Op);
640
41.1k
    printRegName(O, reg);
641
41.1k
    if (MI->csh->detail_opt) {
642
41.1k
      if (MI->csh->doing_mem) {
643
4.93k
        MI->flat_insn->detail->x86
644
4.93k
          .operands[MI->flat_insn->detail->x86
645
4.93k
                .op_count]
646
4.93k
          .mem.base = X86_register_map(reg);
647
36.1k
      } else {
648
36.1k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
36.1k
        MI->flat_insn->detail->x86
651
36.1k
          .operands[MI->flat_insn->detail->x86
652
36.1k
                .op_count]
653
36.1k
          .type = X86_OP_REG;
654
36.1k
        MI->flat_insn->detail->x86
655
36.1k
          .operands[MI->flat_insn->detail->x86
656
36.1k
                .op_count]
657
36.1k
          .reg = X86_register_map(reg);
658
36.1k
        MI->flat_insn->detail->x86
659
36.1k
          .operands[MI->flat_insn->detail->x86
660
36.1k
                .op_count]
661
36.1k
          .size =
662
36.1k
          MI->csh->regsize_map[X86_register_map(
663
36.1k
            reg)];
664
665
36.1k
        get_op_access(
666
36.1k
          MI->csh, MCInst_getOpcode(MI), access,
667
36.1k
          &MI->flat_insn->detail->x86.eflags);
668
36.1k
        MI->flat_insn->detail->x86
669
36.1k
          .operands[MI->flat_insn->detail->x86
670
36.1k
                .op_count]
671
36.1k
          .access =
672
36.1k
          access[MI->flat_insn->detail->x86
673
36.1k
                   .op_count];
674
675
36.1k
        MI->flat_insn->detail->x86.op_count++;
676
36.1k
      }
677
41.1k
    }
678
41.1k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
4.55k
    uint8_t encsize;
681
4.55k
    int64_t imm = MCOperand_getImm(Op);
682
4.55k
    uint8_t opsize =
683
4.55k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
4.55k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
2.15k
      imm = imm & 0xff;
687
2.15k
    }
688
689
4.55k
    switch (MI->flat_insn->id) {
690
2.13k
    default:
691
2.13k
      if (imm >= 0) {
692
1.93k
        if (imm > HEX_THRESHOLD)
693
1.71k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
214
        else
695
214
          SStream_concat(O, "$%" PRIu64, imm);
696
1.93k
      } else {
697
208
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
208
        } else {
716
208
          if (imm ==
717
208
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
208
          else if (imm < -HEX_THRESHOLD)
722
208
            SStream_concat(O,
723
208
                     "$-0x%" PRIx64,
724
208
                     -imm);
725
0
          else
726
0
            SStream_concat(O, "$-%" PRIu64,
727
0
                     -imm);
728
208
        }
729
208
      }
730
2.13k
      break;
731
732
2.13k
    case X86_INS_MOVABS:
733
848
    case X86_INS_MOV:
734
      // do not print number in negative form
735
848
      if (imm > HEX_THRESHOLD)
736
790
        SStream_concat(O, "$0x%" PRIx64, imm);
737
58
      else
738
58
        SStream_concat(O, "$%" PRIu64, imm);
739
848
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
88
    case X86_INS_LCALL:
754
100
    case X86_INS_LJMP:
755
100
    case X86_INS_JMP:
756
      // always print address in positive form
757
100
      if (OpNo == 1) { // selector is ptr16
758
50
        imm = imm & 0xffff;
759
50
        opsize = 2;
760
50
      } else
761
50
        opsize = 4;
762
100
      SStream_concat(O, "$0x%" PRIx64, imm);
763
100
      break;
764
765
393
    case X86_INS_AND:
766
767
    case X86_INS_OR:
767
963
    case X86_INS_XOR:
768
      // do not print number in negative form
769
963
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
125
        SStream_concat(O, "$%u", imm);
771
838
      else {
772
838
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
838
              imm;
774
838
        SStream_concat(O, "$0x%" PRIx64, imm);
775
838
      }
776
963
      break;
777
778
480
    case X86_INS_RET:
779
509
    case X86_INS_RETF:
780
      // RET imm16
781
509
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
16
        SStream_concat(O, "$%u", imm);
783
493
      else {
784
493
        imm = 0xffff & imm;
785
493
        SStream_concat(O, "$0x%x", imm);
786
493
      }
787
509
      break;
788
4.55k
    }
789
790
4.55k
    if (MI->csh->detail_opt) {
791
4.55k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
4.55k
      } else {
801
4.55k
        MI->flat_insn->detail->x86
802
4.55k
          .operands[MI->flat_insn->detail->x86
803
4.55k
                .op_count]
804
4.55k
          .type = X86_OP_IMM;
805
4.55k
        MI->has_imm = true;
806
4.55k
        MI->flat_insn->detail->x86
807
4.55k
          .operands[MI->flat_insn->detail->x86
808
4.55k
                .op_count]
809
4.55k
          .imm = imm;
810
811
4.55k
        if (opsize > 0) {
812
3.87k
          MI->flat_insn->detail->x86
813
3.87k
            .operands[MI->flat_insn->detail
814
3.87k
                  ->x86.op_count]
815
3.87k
            .size = opsize;
816
3.87k
          MI->flat_insn->detail->x86.encoding
817
3.87k
            .imm_size = encsize;
818
3.87k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
681
        else
824
681
          MI->flat_insn->detail->x86
825
681
            .operands[MI->flat_insn->detail
826
681
                  ->x86.op_count]
827
681
            .size = MI->imm_size;
828
829
4.55k
        MI->flat_insn->detail->x86.op_count++;
830
4.55k
      }
831
4.55k
    }
832
4.55k
  }
833
45.6k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
16.0k
{
837
16.0k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
16.0k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
16.0k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
16.0k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
16.0k
  uint64_t ScaleVal;
842
16.0k
  int segreg;
843
16.0k
  int64_t DispVal = 1;
844
845
16.0k
  if (MI->csh->detail_opt) {
846
16.0k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
16.0k
    MI->flat_insn->detail->x86
849
16.0k
      .operands[MI->flat_insn->detail->x86.op_count]
850
16.0k
      .type = X86_OP_MEM;
851
16.0k
    MI->flat_insn->detail->x86
852
16.0k
      .operands[MI->flat_insn->detail->x86.op_count]
853
16.0k
      .size = MI->x86opsize;
854
16.0k
    MI->flat_insn->detail->x86
855
16.0k
      .operands[MI->flat_insn->detail->x86.op_count]
856
16.0k
      .mem.segment = X86_REG_INVALID;
857
16.0k
    MI->flat_insn->detail->x86
858
16.0k
      .operands[MI->flat_insn->detail->x86.op_count]
859
16.0k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
16.0k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
16.0k
      MI->flat_insn->detail->x86
862
16.0k
        .operands[MI->flat_insn->detail->x86.op_count]
863
16.0k
        .mem.index =
864
16.0k
        X86_register_map(MCOperand_getReg(IndexReg));
865
16.0k
    }
866
16.0k
    MI->flat_insn->detail->x86
867
16.0k
      .operands[MI->flat_insn->detail->x86.op_count]
868
16.0k
      .mem.scale = 1;
869
16.0k
    MI->flat_insn->detail->x86
870
16.0k
      .operands[MI->flat_insn->detail->x86.op_count]
871
16.0k
      .mem.disp = 0;
872
873
16.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
16.0k
            &MI->flat_insn->detail->x86.eflags);
875
16.0k
    MI->flat_insn->detail->x86
876
16.0k
      .operands[MI->flat_insn->detail->x86.op_count]
877
16.0k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
16.0k
  }
879
880
  // If this has a segment register, print it.
881
16.0k
  segreg = MCOperand_getReg(SegReg);
882
16.0k
  if (segreg) {
883
244
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
244
    SStream_concat0(O, ":");
885
886
244
    if (MI->csh->detail_opt) {
887
244
      MI->flat_insn->detail->x86
888
244
        .operands[MI->flat_insn->detail->x86.op_count]
889
244
        .mem.segment = X86_register_map(segreg);
890
244
    }
891
244
  }
892
893
16.0k
  if (MCOperand_isImm(DispSpec)) {
894
16.0k
    DispVal = MCOperand_getImm(DispSpec);
895
16.0k
    if (MI->csh->detail_opt)
896
16.0k
      MI->flat_insn->detail->x86
897
16.0k
        .operands[MI->flat_insn->detail->x86.op_count]
898
16.0k
        .mem.disp = DispVal;
899
16.0k
    if (DispVal) {
900
5.17k
      if (MCOperand_getReg(IndexReg) ||
901
4.91k
          MCOperand_getReg(BaseReg)) {
902
4.91k
        printInt64(O, DispVal);
903
4.91k
      } else {
904
        // only immediate as address of memory
905
261
        if (DispVal < 0) {
906
88
          SStream_concat(
907
88
            O, "0x%" PRIx64,
908
88
            arch_masks[MI->csh->mode] &
909
88
              DispVal);
910
173
        } else {
911
173
          if (DispVal > HEX_THRESHOLD)
912
139
            SStream_concat(O, "0x%" PRIx64,
913
139
                     DispVal);
914
34
          else
915
34
            SStream_concat(O, "%" PRIu64,
916
34
                     DispVal);
917
173
        }
918
261
      }
919
5.17k
    }
920
16.0k
  }
921
922
16.0k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
15.8k
    SStream_concat0(O, "(");
924
925
15.8k
    if (MCOperand_getReg(BaseReg))
926
15.8k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
15.8k
    if (MCOperand_getReg(IndexReg) &&
929
5.25k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
5.21k
      SStream_concat0(O, ", ");
931
5.21k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
5.21k
      ScaleVal = MCOperand_getImm(
933
5.21k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
5.21k
      if (MI->csh->detail_opt)
935
5.21k
        MI->flat_insn->detail->x86
936
5.21k
          .operands[MI->flat_insn->detail->x86
937
5.21k
                .op_count]
938
5.21k
          .mem.scale = (int)ScaleVal;
939
5.21k
      if (ScaleVal != 1) {
940
462
        SStream_concat(O, ", %u", ScaleVal);
941
462
      }
942
5.21k
    }
943
944
15.8k
    SStream_concat0(O, ")");
945
15.8k
  } else {
946
261
    if (!DispVal)
947
0
      SStream_concat0(O, "0");
948
261
  }
949
950
16.0k
  if (MI->csh->detail_opt)
951
16.0k
    MI->flat_insn->detail->x86.op_count++;
952
16.0k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
205
{
956
205
  switch (MI->Opcode) {
957
130
  default:
958
130
    break;
959
130
  case X86_LEA16r:
960
18
    MI->x86opsize = 2;
961
18
    break;
962
4
  case X86_LEA32r:
963
32
  case X86_LEA64_32r:
964
32
    MI->x86opsize = 4;
965
32
    break;
966
16
  case X86_LEA64r:
967
16
    MI->x86opsize = 8;
968
16
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
0
  case X86_BNDCL32rm:
971
9
  case X86_BNDCN32rm:
972
9
  case X86_BNDCU32rm:
973
9
  case X86_BNDSTXmr:
974
9
  case X86_BNDLDXrm:
975
9
  case X86_BNDCL64rm:
976
9
  case X86_BNDCN64rm:
977
9
  case X86_BNDCU64rm:
978
9
    MI->x86opsize = 16;
979
9
    break;
980
205
#endif
981
205
  }
982
983
205
  printMemReference(MI, OpNo, O);
984
205
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
62.4k
{
999
62.4k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
62.4k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
43.9k
{
1004
43.9k
  x86_reg reg, reg2;
1005
43.9k
  enum cs_ac_type access1, access2;
1006
43.9k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
43.9k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
43.9k
  if (MI->csh->mode == CS_MODE_64 &&
1021
16.7k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
43.9k
  X86_lockrep(MI, OS);
1029
43.9k
  printInstruction(MI, OS);
1030
1031
43.9k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
7.05k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
3.74k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
3.70k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
3.69k
          MI->flat_insn->id != X86_INS_JMP) {
1037
3.69k
        for (i = 0;
1038
11.5k
             i < MI->flat_insn->detail->x86.op_count;
1039
7.85k
             i++) {
1040
7.85k
          if (MI->flat_insn->detail->x86
1041
7.85k
                .operands[i]
1042
7.85k
                .type == X86_OP_IMM)
1043
3.76k
            MI->flat_insn->detail->x86
1044
3.76k
              .operands[i]
1045
3.76k
              .size =
1046
3.76k
              MI->flat_insn->detail
1047
3.76k
                ->x86
1048
3.76k
                .operands
1049
3.76k
                  [MI->flat_insn
1050
3.76k
                     ->detail
1051
3.76k
                     ->x86
1052
3.76k
                     .op_count -
1053
3.76k
                   1]
1054
3.76k
                .size;
1055
7.85k
        }
1056
3.69k
      }
1057
3.74k
    } else
1058
3.30k
      MI->flat_insn->detail->x86.operands[0].size =
1059
3.30k
        MI->imm_size;
1060
7.05k
  }
1061
1062
43.9k
  if (MI->csh->detail_opt) {
1063
43.9k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
43.9k
    switch (MCInst_getOpcode(MI)) {
1067
41.6k
    default:
1068
41.6k
      break;
1069
41.6k
    case X86_SHL8r1:
1070
25
    case X86_SHL16r1:
1071
25
    case X86_SHL32r1:
1072
31
    case X86_SHL64r1:
1073
32
    case X86_SAL8r1:
1074
51
    case X86_SAL16r1:
1075
58
    case X86_SAL32r1:
1076
75
    case X86_SAL64r1:
1077
80
    case X86_SHR8r1:
1078
102
    case X86_SHR16r1:
1079
128
    case X86_SHR32r1:
1080
141
    case X86_SHR64r1:
1081
149
    case X86_SAR8r1:
1082
183
    case X86_SAR16r1:
1083
188
    case X86_SAR32r1:
1084
238
    case X86_SAR64r1:
1085
246
    case X86_RCL8r1:
1086
397
    case X86_RCL16r1:
1087
566
    case X86_RCL32r1:
1088
703
    case X86_RCL64r1:
1089
740
    case X86_RCR8r1:
1090
995
    case X86_RCR16r1:
1091
998
    case X86_RCR32r1:
1092
1.00k
    case X86_RCR64r1:
1093
1.01k
    case X86_ROL8r1:
1094
1.02k
    case X86_ROL16r1:
1095
1.02k
    case X86_ROL32r1:
1096
1.02k
    case X86_ROL64r1:
1097
1.02k
    case X86_ROR8r1:
1098
1.07k
    case X86_ROR16r1:
1099
1.17k
    case X86_ROR32r1:
1100
1.17k
    case X86_ROR64r1:
1101
1.19k
    case X86_SHL8m1:
1102
1.19k
    case X86_SHL16m1:
1103
1.23k
    case X86_SHL32m1:
1104
1.26k
    case X86_SHL64m1:
1105
1.28k
    case X86_SAL8m1:
1106
1.30k
    case X86_SAL16m1:
1107
1.31k
    case X86_SAL32m1:
1108
1.45k
    case X86_SAL64m1:
1109
1.46k
    case X86_SHR8m1:
1110
1.50k
    case X86_SHR16m1:
1111
1.50k
    case X86_SHR32m1:
1112
1.52k
    case X86_SHR64m1:
1113
1.53k
    case X86_SAR8m1:
1114
1.53k
    case X86_SAR16m1:
1115
1.63k
    case X86_SAR32m1:
1116
1.68k
    case X86_SAR64m1:
1117
1.71k
    case X86_RCL8m1:
1118
1.74k
    case X86_RCL16m1:
1119
1.80k
    case X86_RCL32m1:
1120
1.93k
    case X86_RCL64m1:
1121
1.94k
    case X86_RCR8m1:
1122
2.07k
    case X86_RCR16m1:
1123
2.07k
    case X86_RCR32m1:
1124
2.07k
    case X86_RCR64m1:
1125
2.20k
    case X86_ROL8m1:
1126
2.21k
    case X86_ROL16m1:
1127
2.22k
    case X86_ROL32m1:
1128
2.24k
    case X86_ROL64m1:
1129
2.24k
    case X86_ROR8m1:
1130
2.26k
    case X86_ROR16m1:
1131
2.27k
    case X86_ROR32m1:
1132
2.28k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
2.28k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
2.28k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
2.28k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
2.28k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
2.28k
                .operands) -
1139
2.28k
           1));
1140
2.28k
      MI->flat_insn->detail->x86.operands[0].type =
1141
2.28k
        X86_OP_IMM;
1142
2.28k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
2.28k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
2.28k
      MI->flat_insn->detail->x86.op_count++;
1145
43.9k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
43.9k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
43.9k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
2.26k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
2.26k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
2.26k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
2.26k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
2.26k
                .operands) -
1161
2.26k
           1));
1162
2.26k
      MI->flat_insn->detail->x86.operands[0].type =
1163
2.26k
        X86_OP_REG;
1164
2.26k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
2.26k
      MI->flat_insn->detail->x86.operands[0].size =
1166
2.26k
        MI->csh->regsize_map[reg];
1167
2.26k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
2.26k
      MI->flat_insn->detail->x86.op_count++;
1170
41.6k
    } else {
1171
41.6k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
41.6k
                &access1, &reg2, &access2)) {
1173
1.68k
        MI->flat_insn->detail->x86.operands[0].type =
1174
1.68k
          X86_OP_REG;
1175
1.68k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
1.68k
          reg;
1177
1.68k
        MI->flat_insn->detail->x86.operands[0].size =
1178
1.68k
          MI->csh->regsize_map[reg];
1179
1.68k
        MI->flat_insn->detail->x86.operands[0].access =
1180
1.68k
          access1;
1181
1.68k
        MI->flat_insn->detail->x86.operands[1].type =
1182
1.68k
          X86_OP_REG;
1183
1.68k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
1.68k
          reg2;
1185
1.68k
        MI->flat_insn->detail->x86.operands[1].size =
1186
1.68k
          MI->csh->regsize_map[reg2];
1187
1.68k
        MI->flat_insn->detail->x86.operands[1].access =
1188
1.68k
          access2;
1189
1.68k
        MI->flat_insn->detail->x86.op_count = 2;
1190
1.68k
      }
1191
41.6k
    }
1192
1193
43.9k
#ifndef CAPSTONE_DIET
1194
43.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
43.9k
            &MI->flat_insn->detail->x86.eflags);
1196
43.9k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
43.9k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
43.9k
#endif
1199
43.9k
  }
1200
43.9k
}
1201
1202
#endif