Coverage Report

Created: 2025-11-09 07:00

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
8.87k
{
67
8.87k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
8.87k
  MI->csh->doing_mem = status;
71
8.87k
  if (!status)
72
    // done, create the next operand slot
73
4.43k
    MI->flat_insn->detail->x86.op_count++;
74
8.87k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
663
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
663
  switch (MI->flat_insn->id) {
81
265
  default:
82
265
    SStream_concat0(O, "ptr ");
83
265
    break;
84
45
  case X86_INS_SGDT:
85
52
  case X86_INS_SIDT:
86
191
  case X86_INS_LGDT:
87
226
  case X86_INS_LIDT:
88
227
  case X86_INS_FXRSTOR:
89
251
  case X86_INS_FXSAVE:
90
306
  case X86_INS_LJMP:
91
398
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
398
    break;
94
663
  }
95
96
663
  switch (MI->csh->mode) {
97
282
  case CS_MODE_16:
98
282
    switch (MI->flat_insn->id) {
99
7
    default:
100
7
      MI->x86opsize = 2;
101
7
      break;
102
16
    case X86_INS_LJMP:
103
102
    case X86_INS_LCALL:
104
102
      MI->x86opsize = 4;
105
102
      break;
106
8
    case X86_INS_SGDT:
107
8
    case X86_INS_SIDT:
108
138
    case X86_INS_LGDT:
109
173
    case X86_INS_LIDT:
110
173
      MI->x86opsize = 6;
111
173
      break;
112
282
    }
113
282
    break;
114
282
  case CS_MODE_32:
115
236
    switch (MI->flat_insn->id) {
116
93
    default:
117
93
      MI->x86opsize = 4;
118
93
      break;
119
2
    case X86_INS_LJMP:
120
131
    case X86_INS_JMP:
121
131
    case X86_INS_LCALL:
122
133
    case X86_INS_SGDT:
123
135
    case X86_INS_SIDT:
124
143
    case X86_INS_LGDT:
125
143
    case X86_INS_LIDT:
126
143
      MI->x86opsize = 6;
127
143
      break;
128
236
    }
129
236
    break;
130
236
  case CS_MODE_64:
131
145
    switch (MI->flat_insn->id) {
132
61
    default:
133
61
      MI->x86opsize = 8;
134
61
      break;
135
37
    case X86_INS_LJMP:
136
43
    case X86_INS_LCALL:
137
78
    case X86_INS_SGDT:
138
83
    case X86_INS_SIDT:
139
84
    case X86_INS_LGDT:
140
84
    case X86_INS_LIDT:
141
84
      MI->x86opsize = 10;
142
84
      break;
143
145
    }
144
145
    break;
145
145
  default: // never reach
146
0
    break;
147
663
  }
148
149
663
  printMemReference(MI, OpNo, O);
150
663
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
6.09k
{
154
6.09k
  SStream_concat0(O, "byte ptr ");
155
6.09k
  MI->x86opsize = 1;
156
6.09k
  printMemReference(MI, OpNo, O);
157
6.09k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
1.67k
{
161
1.67k
  MI->x86opsize = 2;
162
1.67k
  SStream_concat0(O, "word ptr ");
163
1.67k
  printMemReference(MI, OpNo, O);
164
1.67k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
3.45k
{
168
3.45k
  MI->x86opsize = 4;
169
3.45k
  SStream_concat0(O, "dword ptr ");
170
3.45k
  printMemReference(MI, OpNo, O);
171
3.45k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
1.68k
{
175
1.68k
  SStream_concat0(O, "qword ptr ");
176
1.68k
  MI->x86opsize = 8;
177
1.68k
  printMemReference(MI, OpNo, O);
178
1.68k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
1.06k
{
182
1.06k
  SStream_concat0(O, "xmmword ptr ");
183
1.06k
  MI->x86opsize = 16;
184
1.06k
  printMemReference(MI, OpNo, O);
185
1.06k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
184
{
189
184
  SStream_concat0(O, "zmmword ptr ");
190
184
  MI->x86opsize = 64;
191
184
  printMemReference(MI, OpNo, O);
192
184
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
225
{
197
225
  SStream_concat0(O, "ymmword ptr ");
198
225
  MI->x86opsize = 32;
199
225
  printMemReference(MI, OpNo, O);
200
225
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
390
{
204
390
  switch (MCInst_getOpcode(MI)) {
205
356
  default:
206
356
    SStream_concat0(O, "dword ptr ");
207
356
    MI->x86opsize = 4;
208
356
    break;
209
1
  case X86_FSTENVm:
210
34
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
34
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
32
    case CS_MODE_16:
216
32
      MI->x86opsize = 14;
217
32
      break;
218
1
    case CS_MODE_32:
219
2
    case CS_MODE_64:
220
2
      MI->x86opsize = 28;
221
2
      break;
222
34
    }
223
34
    break;
224
390
  }
225
226
390
  printMemReference(MI, OpNo, O);
227
390
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
193
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
193
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
87
    switch (MCInst_getOpcode(MI)) {
235
87
    default:
236
87
      SStream_concat0(O, "qword ptr ");
237
87
      MI->x86opsize = 8;
238
87
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
87
    }
244
106
  } else {
245
106
    SStream_concat0(O, "qword ptr ");
246
106
    MI->x86opsize = 8;
247
106
  }
248
249
193
  printMemReference(MI, OpNo, O);
250
193
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
137
{
254
137
  switch (MCInst_getOpcode(MI)) {
255
135
  default:
256
135
    SStream_concat0(O, "xword ptr ");
257
135
    break;
258
1
  case X86_FBLDm:
259
2
  case X86_FBSTPm:
260
2
    break;
261
137
  }
262
263
137
  MI->x86opsize = 10;
264
137
  printMemReference(MI, OpNo, O);
265
137
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
112
{
269
112
  SStream_concat0(O, "xmmword ptr ");
270
112
  MI->x86opsize = 16;
271
112
  printMemReference(MI, OpNo, O);
272
112
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
169
{
276
169
  SStream_concat0(O, "ymmword ptr ");
277
169
  MI->x86opsize = 32;
278
169
  printMemReference(MI, OpNo, O);
279
169
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
125
{
283
125
  SStream_concat0(O, "zmmword ptr ");
284
125
  MI->x86opsize = 64;
285
125
  printMemReference(MI, OpNo, O);
286
125
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
56.6k
{
292
56.6k
  SStream_concat0(OS, getRegisterName(RegNo));
293
56.6k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
15.3k
{
311
15.3k
  if (positive) {
312
    // always print this number in positive form
313
12.9k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
12.9k
    } else { // Intel syntax
350
12.9k
      if (imm < 0) {
351
244
        if (MI->op1_size) {
352
135
          switch (MI->op1_size) {
353
135
          default:
354
135
            break;
355
135
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
135
          }
365
135
        }
366
367
244
        SStream_concat(O, "0x%" PRIx64, imm);
368
12.6k
      } else {
369
12.6k
        if (imm > HEX_THRESHOLD)
370
11.8k
          SStream_concat(O, "0x%" PRIx64, imm);
371
838
        else
372
838
          SStream_concat(O, "%" PRIu64, imm);
373
12.6k
      }
374
12.9k
    }
375
12.9k
  } else {
376
2.44k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
2.44k
    } else { // Intel syntax
404
2.44k
      if (imm < 0) {
405
304
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
304
        else if (imm < -HEX_THRESHOLD)
409
261
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
43
        else
411
43
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
2.14k
      } else {
414
2.14k
        if (imm > HEX_THRESHOLD)
415
1.78k
          SStream_concat(O, "0x%" PRIx64, imm);
416
356
        else
417
356
          SStream_concat(O, "%" PRIu64, imm);
418
2.14k
      }
419
2.44k
    }
420
2.44k
  }
421
15.3k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
20.9k
{
426
20.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
20.9k
  if (MCOperand_isReg(Op)) {
428
20.9k
    printRegName(O, MCOperand_getReg(Op));
429
20.9k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
20.9k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
101k
{
440
101k
#ifndef CAPSTONE_DIET
441
101k
  uint8_t i;
442
101k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
101k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
101k
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
293k
  for (i = 0; arr[i]; i++) {
454
192k
    if (arr[i] != CS_AC_IGNORE)
455
162k
      access[i] = arr[i];
456
30.4k
    else
457
30.4k
      access[i] = 0;
458
192k
  }
459
460
  // mark the end of array
461
101k
  access[i] = 0;
462
101k
#endif
463
101k
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
2.16k
{
468
2.16k
  MCOperand *SegReg;
469
2.16k
  int reg;
470
471
2.16k
  if (MI->csh->detail_opt) {
472
2.16k
#ifndef CAPSTONE_DIET
473
2.16k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
2.16k
#endif
475
476
2.16k
    MI->flat_insn->detail->x86
477
2.16k
      .operands[MI->flat_insn->detail->x86.op_count]
478
2.16k
      .type = X86_OP_MEM;
479
2.16k
    MI->flat_insn->detail->x86
480
2.16k
      .operands[MI->flat_insn->detail->x86.op_count]
481
2.16k
      .size = MI->x86opsize;
482
2.16k
    MI->flat_insn->detail->x86
483
2.16k
      .operands[MI->flat_insn->detail->x86.op_count]
484
2.16k
      .mem.segment = X86_REG_INVALID;
485
2.16k
    MI->flat_insn->detail->x86
486
2.16k
      .operands[MI->flat_insn->detail->x86.op_count]
487
2.16k
      .mem.base = X86_REG_INVALID;
488
2.16k
    MI->flat_insn->detail->x86
489
2.16k
      .operands[MI->flat_insn->detail->x86.op_count]
490
2.16k
      .mem.index = X86_REG_INVALID;
491
2.16k
    MI->flat_insn->detail->x86
492
2.16k
      .operands[MI->flat_insn->detail->x86.op_count]
493
2.16k
      .mem.scale = 1;
494
2.16k
    MI->flat_insn->detail->x86
495
2.16k
      .operands[MI->flat_insn->detail->x86.op_count]
496
2.16k
      .mem.disp = 0;
497
498
2.16k
#ifndef CAPSTONE_DIET
499
2.16k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
2.16k
            &MI->flat_insn->detail->x86.eflags);
501
2.16k
    MI->flat_insn->detail->x86
502
2.16k
      .operands[MI->flat_insn->detail->x86.op_count]
503
2.16k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
2.16k
#endif
505
2.16k
  }
506
507
2.16k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
2.16k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
2.16k
  if (reg) {
512
158
    _printOperand(MI, Op + 1, O);
513
158
    if (MI->csh->detail_opt) {
514
158
      MI->flat_insn->detail->x86
515
158
        .operands[MI->flat_insn->detail->x86.op_count]
516
158
        .mem.segment = X86_register_map(reg);
517
158
    }
518
158
    SStream_concat0(O, ":");
519
158
  }
520
521
2.16k
  SStream_concat0(O, "[");
522
2.16k
  set_mem_access(MI, true);
523
2.16k
  printOperand(MI, Op, O);
524
2.16k
  SStream_concat0(O, "]");
525
2.16k
  set_mem_access(MI, false);
526
2.16k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
2.27k
{
530
2.27k
  if (MI->csh->detail_opt) {
531
2.27k
#ifndef CAPSTONE_DIET
532
2.27k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
2.27k
#endif
534
535
2.27k
    MI->flat_insn->detail->x86
536
2.27k
      .operands[MI->flat_insn->detail->x86.op_count]
537
2.27k
      .type = X86_OP_MEM;
538
2.27k
    MI->flat_insn->detail->x86
539
2.27k
      .operands[MI->flat_insn->detail->x86.op_count]
540
2.27k
      .size = MI->x86opsize;
541
2.27k
    MI->flat_insn->detail->x86
542
2.27k
      .operands[MI->flat_insn->detail->x86.op_count]
543
2.27k
      .mem.segment = X86_REG_INVALID;
544
2.27k
    MI->flat_insn->detail->x86
545
2.27k
      .operands[MI->flat_insn->detail->x86.op_count]
546
2.27k
      .mem.base = X86_REG_INVALID;
547
2.27k
    MI->flat_insn->detail->x86
548
2.27k
      .operands[MI->flat_insn->detail->x86.op_count]
549
2.27k
      .mem.index = X86_REG_INVALID;
550
2.27k
    MI->flat_insn->detail->x86
551
2.27k
      .operands[MI->flat_insn->detail->x86.op_count]
552
2.27k
      .mem.scale = 1;
553
2.27k
    MI->flat_insn->detail->x86
554
2.27k
      .operands[MI->flat_insn->detail->x86.op_count]
555
2.27k
      .mem.disp = 0;
556
557
2.27k
#ifndef CAPSTONE_DIET
558
2.27k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
2.27k
            &MI->flat_insn->detail->x86.eflags);
560
2.27k
    MI->flat_insn->detail->x86
561
2.27k
      .operands[MI->flat_insn->detail->x86.op_count]
562
2.27k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
2.27k
#endif
564
2.27k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
2.27k
  if (MI->csh->mode != CS_MODE_64) {
568
1.27k
    SStream_concat0(O, "es:[");
569
1.27k
    if (MI->csh->detail_opt) {
570
1.27k
      MI->flat_insn->detail->x86
571
1.27k
        .operands[MI->flat_insn->detail->x86.op_count]
572
1.27k
        .mem.segment = X86_REG_ES;
573
1.27k
    }
574
1.27k
  } else
575
999
    SStream_concat0(O, "[");
576
577
2.27k
  set_mem_access(MI, true);
578
2.27k
  printOperand(MI, Op, O);
579
2.27k
  SStream_concat0(O, "]");
580
2.27k
  set_mem_access(MI, false);
581
2.27k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
747
{
585
747
  SStream_concat0(O, "byte ptr ");
586
747
  MI->x86opsize = 1;
587
747
  printSrcIdx(MI, OpNo, O);
588
747
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
567
{
592
567
  SStream_concat0(O, "word ptr ");
593
567
  MI->x86opsize = 2;
594
567
  printSrcIdx(MI, OpNo, O);
595
567
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
599
{
599
599
  SStream_concat0(O, "dword ptr ");
600
599
  MI->x86opsize = 4;
601
599
  printSrcIdx(MI, OpNo, O);
602
599
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
252
{
606
252
  SStream_concat0(O, "qword ptr ");
607
252
  MI->x86opsize = 8;
608
252
  printSrcIdx(MI, OpNo, O);
609
252
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
1.07k
{
613
1.07k
  SStream_concat0(O, "byte ptr ");
614
1.07k
  MI->x86opsize = 1;
615
1.07k
  printDstIdx(MI, OpNo, O);
616
1.07k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
298
{
620
298
  SStream_concat0(O, "word ptr ");
621
298
  MI->x86opsize = 2;
622
298
  printDstIdx(MI, OpNo, O);
623
298
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
517
{
627
517
  SStream_concat0(O, "dword ptr ");
628
517
  MI->x86opsize = 4;
629
517
  printDstIdx(MI, OpNo, O);
630
517
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
380
{
634
380
  SStream_concat0(O, "qword ptr ");
635
380
  MI->x86opsize = 8;
636
380
  printDstIdx(MI, OpNo, O);
637
380
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
381
{
641
381
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
381
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
381
  int reg;
644
645
381
  if (MI->csh->detail_opt) {
646
381
#ifndef CAPSTONE_DIET
647
381
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
381
#endif
649
650
381
    MI->flat_insn->detail->x86
651
381
      .operands[MI->flat_insn->detail->x86.op_count]
652
381
      .type = X86_OP_MEM;
653
381
    MI->flat_insn->detail->x86
654
381
      .operands[MI->flat_insn->detail->x86.op_count]
655
381
      .size = MI->x86opsize;
656
381
    MI->flat_insn->detail->x86
657
381
      .operands[MI->flat_insn->detail->x86.op_count]
658
381
      .mem.segment = X86_REG_INVALID;
659
381
    MI->flat_insn->detail->x86
660
381
      .operands[MI->flat_insn->detail->x86.op_count]
661
381
      .mem.base = X86_REG_INVALID;
662
381
    MI->flat_insn->detail->x86
663
381
      .operands[MI->flat_insn->detail->x86.op_count]
664
381
      .mem.index = X86_REG_INVALID;
665
381
    MI->flat_insn->detail->x86
666
381
      .operands[MI->flat_insn->detail->x86.op_count]
667
381
      .mem.scale = 1;
668
381
    MI->flat_insn->detail->x86
669
381
      .operands[MI->flat_insn->detail->x86.op_count]
670
381
      .mem.disp = 0;
671
672
381
#ifndef CAPSTONE_DIET
673
381
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
381
            &MI->flat_insn->detail->x86.eflags);
675
381
    MI->flat_insn->detail->x86
676
381
      .operands[MI->flat_insn->detail->x86.op_count]
677
381
      .access = access[MI->flat_insn->detail->x86.op_count];
678
381
#endif
679
381
  }
680
681
  // If this has a segment register, print it.
682
381
  reg = MCOperand_getReg(SegReg);
683
381
  if (reg) {
684
0
    _printOperand(MI, Op + 1, O);
685
0
    SStream_concat0(O, ":");
686
0
    if (MI->csh->detail_opt) {
687
0
      MI->flat_insn->detail->x86
688
0
        .operands[MI->flat_insn->detail->x86.op_count]
689
0
        .mem.segment = X86_register_map(reg);
690
0
    }
691
0
  }
692
693
381
  SStream_concat0(O, "[");
694
695
381
  if (MCOperand_isImm(DispSpec)) {
696
381
    int64_t imm = MCOperand_getImm(DispSpec);
697
381
    if (MI->csh->detail_opt)
698
381
      MI->flat_insn->detail->x86
699
381
        .operands[MI->flat_insn->detail->x86.op_count]
700
381
        .mem.disp = imm;
701
702
381
    if (imm < 0)
703
58
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
323
    else
705
323
      printImm(MI, O, imm, true);
706
381
  }
707
708
381
  SStream_concat0(O, "]");
709
710
381
  if (MI->csh->detail_opt)
711
381
    MI->flat_insn->detail->x86.op_count++;
712
713
381
  if (MI->op1_size == 0)
714
381
    MI->op1_size = MI->x86opsize;
715
381
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
2.73k
{
719
2.73k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
2.73k
  printImm(MI, O, val, true);
722
723
2.73k
  if (MI->csh->detail_opt) {
724
2.73k
#ifndef CAPSTONE_DIET
725
2.73k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
2.73k
#endif
727
728
2.73k
    MI->flat_insn->detail->x86
729
2.73k
      .operands[MI->flat_insn->detail->x86.op_count]
730
2.73k
      .type = X86_OP_IMM;
731
2.73k
    MI->flat_insn->detail->x86
732
2.73k
      .operands[MI->flat_insn->detail->x86.op_count]
733
2.73k
      .imm = val;
734
2.73k
    MI->flat_insn->detail->x86
735
2.73k
      .operands[MI->flat_insn->detail->x86.op_count]
736
2.73k
      .size = 1;
737
738
2.73k
#ifndef CAPSTONE_DIET
739
2.73k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
2.73k
            &MI->flat_insn->detail->x86.eflags);
741
2.73k
    MI->flat_insn->detail->x86
742
2.73k
      .operands[MI->flat_insn->detail->x86.op_count]
743
2.73k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
2.73k
#endif
745
746
2.73k
    MI->flat_insn->detail->x86.op_count++;
747
2.73k
  }
748
2.73k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
209
{
752
209
  SStream_concat0(O, "byte ptr ");
753
209
  MI->x86opsize = 1;
754
209
  printMemOffset(MI, OpNo, O);
755
209
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
85
{
759
85
  SStream_concat0(O, "word ptr ");
760
85
  MI->x86opsize = 2;
761
85
  printMemOffset(MI, OpNo, O);
762
85
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
87
{
766
87
  SStream_concat0(O, "dword ptr ");
767
87
  MI->x86opsize = 4;
768
87
  printMemOffset(MI, OpNo, O);
769
87
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
0
{
773
0
  SStream_concat0(O, "qword ptr ");
774
0
  MI->x86opsize = 8;
775
0
  printMemOffset(MI, OpNo, O);
776
0
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
37.9k
{
782
37.9k
  x86_reg reg, reg2;
783
37.9k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
37.9k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
37.9k
  X86_lockrep(MI, O);
794
37.9k
  printInstruction(MI, O);
795
796
37.9k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
37.9k
  if (MI->csh->detail_opt) {
798
37.9k
#ifndef CAPSTONE_DIET
799
37.9k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
37.9k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
37.9k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
3.46k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
3.46k
        &(MI->flat_insn->detail->x86.operands[0]),
808
3.46k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
3.46k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
3.46k
                .operands) -
811
3.46k
           1));
812
3.46k
      MI->flat_insn->detail->x86.operands[0].type =
813
3.46k
        X86_OP_REG;
814
3.46k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
3.46k
      MI->flat_insn->detail->x86.operands[0].size =
816
3.46k
        MI->csh->regsize_map[reg];
817
3.46k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
3.46k
      MI->flat_insn->detail->x86.op_count++;
819
34.4k
    } else {
820
34.4k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
34.4k
            &access1, &reg2, &access2)) {
822
700
        MI->flat_insn->detail->x86.operands[0].type =
823
700
          X86_OP_REG;
824
700
        MI->flat_insn->detail->x86.operands[0].reg =
825
700
          reg;
826
700
        MI->flat_insn->detail->x86.operands[0].size =
827
700
          MI->csh->regsize_map[reg];
828
700
        MI->flat_insn->detail->x86.operands[0].access =
829
700
          access1;
830
700
        MI->flat_insn->detail->x86.operands[1].type =
831
700
          X86_OP_REG;
832
700
        MI->flat_insn->detail->x86.operands[1].reg =
833
700
          reg2;
834
700
        MI->flat_insn->detail->x86.operands[1].size =
835
700
          MI->csh->regsize_map[reg2];
836
700
        MI->flat_insn->detail->x86.operands[1].access =
837
700
          access2;
838
700
        MI->flat_insn->detail->x86.op_count = 2;
839
700
      }
840
34.4k
    }
841
842
37.9k
#ifndef CAPSTONE_DIET
843
37.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
37.9k
            &MI->flat_insn->detail->x86.eflags);
845
37.9k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
37.9k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
37.9k
#endif
848
37.9k
  }
849
850
37.9k
  if (MI->op1_size == 0 && reg)
851
2.58k
    MI->op1_size = MI->csh->regsize_map[reg];
852
37.9k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
3.14k
{
858
3.14k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
3.14k
  if (MCOperand_isImm(Op)) {
860
3.14k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
3.14k
            MI->address;
862
3.14k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
3.14k
    if (MI->csh->mode != CS_MODE_64) {
866
2.31k
      imm = imm & 0xffffffff;
867
2.31k
    }
868
869
3.14k
    printImm(MI, O, imm, true);
870
871
3.14k
    if (MI->csh->detail_opt) {
872
3.14k
#ifndef CAPSTONE_DIET
873
3.14k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
3.14k
#endif
875
876
3.14k
      MI->flat_insn->detail->x86
877
3.14k
        .operands[MI->flat_insn->detail->x86.op_count]
878
3.14k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
3.14k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
3.14k
      else if (opsize > 0)
888
41
        MI->flat_insn->detail->x86
889
41
          .operands[MI->flat_insn->detail->x86
890
41
                .op_count]
891
41
          .size = opsize;
892
3.10k
      else
893
3.10k
        MI->flat_insn->detail->x86
894
3.10k
          .operands[MI->flat_insn->detail->x86
895
3.10k
                .op_count]
896
3.10k
          .size = MI->imm_size;
897
3.14k
      MI->flat_insn->detail->x86
898
3.14k
        .operands[MI->flat_insn->detail->x86.op_count]
899
3.14k
        .imm = imm;
900
901
3.14k
#ifndef CAPSTONE_DIET
902
3.14k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
3.14k
              &MI->flat_insn->detail->x86.eflags);
904
3.14k
      MI->flat_insn->detail->x86
905
3.14k
        .operands[MI->flat_insn->detail->x86.op_count]
906
3.14k
        .access =
907
3.14k
        access[MI->flat_insn->detail->x86.op_count];
908
3.14k
#endif
909
910
3.14k
      MI->flat_insn->detail->x86.op_count++;
911
3.14k
    }
912
913
3.14k
    if (MI->op1_size == 0)
914
3.14k
      MI->op1_size = MI->imm_size;
915
3.14k
  }
916
3.14k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
40.3k
{
920
40.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
40.3k
  if (MCOperand_isReg(Op)) {
923
35.6k
    unsigned int reg = MCOperand_getReg(Op);
924
925
35.6k
    printRegName(O, reg);
926
35.6k
    if (MI->csh->detail_opt) {
927
35.6k
      if (MI->csh->doing_mem) {
928
4.43k
        MI->flat_insn->detail->x86
929
4.43k
          .operands[MI->flat_insn->detail->x86
930
4.43k
                .op_count]
931
4.43k
          .mem.base = X86_register_map(reg);
932
31.1k
      } else {
933
31.1k
#ifndef CAPSTONE_DIET
934
31.1k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
31.1k
#endif
936
937
31.1k
        MI->flat_insn->detail->x86
938
31.1k
          .operands[MI->flat_insn->detail->x86
939
31.1k
                .op_count]
940
31.1k
          .type = X86_OP_REG;
941
31.1k
        MI->flat_insn->detail->x86
942
31.1k
          .operands[MI->flat_insn->detail->x86
943
31.1k
                .op_count]
944
31.1k
          .reg = X86_register_map(reg);
945
31.1k
        MI->flat_insn->detail->x86
946
31.1k
          .operands[MI->flat_insn->detail->x86
947
31.1k
                .op_count]
948
31.1k
          .size =
949
31.1k
          MI->csh->regsize_map[X86_register_map(
950
31.1k
            reg)];
951
952
31.1k
#ifndef CAPSTONE_DIET
953
31.1k
        get_op_access(
954
31.1k
          MI->csh, MCInst_getOpcode(MI), access,
955
31.1k
          &MI->flat_insn->detail->x86.eflags);
956
31.1k
        MI->flat_insn->detail->x86
957
31.1k
          .operands[MI->flat_insn->detail->x86
958
31.1k
                .op_count]
959
31.1k
          .access =
960
31.1k
          access[MI->flat_insn->detail->x86
961
31.1k
                   .op_count];
962
31.1k
#endif
963
964
31.1k
        MI->flat_insn->detail->x86.op_count++;
965
31.1k
      }
966
35.6k
    }
967
968
35.6k
    if (MI->op1_size == 0)
969
17.5k
      MI->op1_size =
970
17.5k
        MI->csh->regsize_map[X86_register_map(reg)];
971
35.6k
  } else if (MCOperand_isImm(Op)) {
972
4.76k
    uint8_t encsize;
973
4.76k
    int64_t imm = MCOperand_getImm(Op);
974
4.76k
    uint8_t opsize =
975
4.76k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
4.76k
    if (opsize == 1) // print 1 byte immediate in positive form
978
2.22k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
4.76k
    switch (MI->flat_insn->id) {
982
2.44k
    default:
983
2.44k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
2.44k
      break;
985
986
138
    case X86_INS_MOVABS:
987
770
    case X86_INS_MOV:
988
      // do not print number in negative form
989
770
      printImm(MI, O, imm, true);
990
770
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
36
    case X86_INS_LCALL:
1001
104
    case X86_INS_LJMP:
1002
104
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
104
      if (OpNo == 1) { // ptr16 part
1005
52
        imm = imm & 0xffff;
1006
52
        opsize = 2;
1007
52
      } else
1008
52
        opsize = 4;
1009
104
      printImm(MI, O, imm, true);
1010
104
      break;
1011
1012
564
    case X86_INS_AND:
1013
922
    case X86_INS_OR:
1014
1.06k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
1.06k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
105
        printImm(MI, O, imm, true);
1018
959
      else {
1019
959
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
959
              imm;
1021
959
        printImm(MI, O, imm, true);
1022
959
      }
1023
1.06k
      break;
1024
1025
302
    case X86_INS_RET:
1026
378
    case X86_INS_RETF:
1027
      // RET imm16
1028
378
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
20
        printImm(MI, O, imm, true);
1030
358
      else {
1031
358
        imm = 0xffff & imm;
1032
358
        printImm(MI, O, imm, true);
1033
358
      }
1034
378
      break;
1035
4.76k
    }
1036
1037
4.76k
    if (MI->csh->detail_opt) {
1038
4.76k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
4.76k
      } else {
1044
4.76k
#ifndef CAPSTONE_DIET
1045
4.76k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
4.76k
#endif
1047
1048
4.76k
        MI->flat_insn->detail->x86
1049
4.76k
          .operands[MI->flat_insn->detail->x86
1050
4.76k
                .op_count]
1051
4.76k
          .type = X86_OP_IMM;
1052
4.76k
        if (opsize > 0) {
1053
3.91k
          MI->flat_insn->detail->x86
1054
3.91k
            .operands[MI->flat_insn->detail
1055
3.91k
                  ->x86.op_count]
1056
3.91k
            .size = opsize;
1057
3.91k
          MI->flat_insn->detail->x86.encoding
1058
3.91k
            .imm_size = encsize;
1059
3.91k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
851
             0) {
1061
315
          if (MI->flat_insn->id !=
1062
315
                X86_INS_LCALL &&
1063
315
              MI->flat_insn->id != X86_INS_LJMP) {
1064
315
            MI->flat_insn->detail->x86
1065
315
              .operands[MI->flat_insn
1066
315
                    ->detail
1067
315
                    ->x86
1068
315
                    .op_count]
1069
315
              .size =
1070
315
              MI->flat_insn->detail
1071
315
                ->x86
1072
315
                .operands[0]
1073
315
                .size;
1074
315
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
315
        } else
1082
536
          MI->flat_insn->detail->x86
1083
536
            .operands[MI->flat_insn->detail
1084
536
                  ->x86.op_count]
1085
536
            .size = MI->imm_size;
1086
4.76k
        MI->flat_insn->detail->x86
1087
4.76k
          .operands[MI->flat_insn->detail->x86
1088
4.76k
                .op_count]
1089
4.76k
          .imm = imm;
1090
1091
4.76k
#ifndef CAPSTONE_DIET
1092
4.76k
        get_op_access(
1093
4.76k
          MI->csh, MCInst_getOpcode(MI), access,
1094
4.76k
          &MI->flat_insn->detail->x86.eflags);
1095
4.76k
        MI->flat_insn->detail->x86
1096
4.76k
          .operands[MI->flat_insn->detail->x86
1097
4.76k
                .op_count]
1098
4.76k
          .access =
1099
4.76k
          access[MI->flat_insn->detail->x86
1100
4.76k
                   .op_count];
1101
4.76k
#endif
1102
1103
4.76k
        MI->flat_insn->detail->x86.op_count++;
1104
4.76k
      }
1105
4.76k
    }
1106
4.76k
  }
1107
40.3k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
16.5k
{
1111
16.5k
  bool NeedPlus = false;
1112
16.5k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
16.5k
  uint64_t ScaleVal =
1114
16.5k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
16.5k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
16.5k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
16.5k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
16.5k
  int reg;
1119
1120
16.5k
  if (MI->csh->detail_opt) {
1121
16.5k
#ifndef CAPSTONE_DIET
1122
16.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
16.5k
#endif
1124
1125
16.5k
    MI->flat_insn->detail->x86
1126
16.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
16.5k
      .type = X86_OP_MEM;
1128
16.5k
    MI->flat_insn->detail->x86
1129
16.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
16.5k
      .size = MI->x86opsize;
1131
16.5k
    MI->flat_insn->detail->x86
1132
16.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
16.5k
      .mem.segment = X86_REG_INVALID;
1134
16.5k
    MI->flat_insn->detail->x86
1135
16.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
16.5k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
16.5k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
16.5k
      MI->flat_insn->detail->x86
1139
16.5k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
16.5k
        .mem.index =
1141
16.5k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
16.5k
    }
1143
16.5k
    MI->flat_insn->detail->x86
1144
16.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
16.5k
      .mem.scale = (int)ScaleVal;
1146
16.5k
    MI->flat_insn->detail->x86
1147
16.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
16.5k
      .mem.disp = 0;
1149
1150
16.5k
#ifndef CAPSTONE_DIET
1151
16.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
16.5k
            &MI->flat_insn->detail->x86.eflags);
1153
16.5k
    MI->flat_insn->detail->x86
1154
16.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
16.5k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
16.5k
#endif
1157
16.5k
  }
1158
1159
  // If this has a segment register, print it.
1160
16.5k
  reg = MCOperand_getReg(SegReg);
1161
16.5k
  if (reg) {
1162
329
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
329
    if (MI->csh->detail_opt) {
1164
329
      MI->flat_insn->detail->x86
1165
329
        .operands[MI->flat_insn->detail->x86.op_count]
1166
329
        .mem.segment = X86_register_map(reg);
1167
329
    }
1168
329
    SStream_concat0(O, ":");
1169
329
  }
1170
1171
16.5k
  SStream_concat0(O, "[");
1172
1173
16.5k
  if (MCOperand_getReg(BaseReg)) {
1174
16.2k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
16.2k
    NeedPlus = true;
1176
16.2k
  }
1177
1178
16.5k
  if (MCOperand_getReg(IndexReg) &&
1179
4.25k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
4.23k
    if (NeedPlus)
1181
4.20k
      SStream_concat0(O, " + ");
1182
4.23k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
4.23k
    if (ScaleVal != 1)
1184
594
      SStream_concat(O, "*%u", ScaleVal);
1185
4.23k
    NeedPlus = true;
1186
4.23k
  }
1187
1188
16.5k
  if (MCOperand_isImm(DispSpec)) {
1189
16.5k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
16.5k
    if (MI->csh->detail_opt)
1191
16.5k
      MI->flat_insn->detail->x86
1192
16.5k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
16.5k
        .mem.disp = DispVal;
1194
16.5k
    if (DispVal) {
1195
4.35k
      if (NeedPlus) {
1196
4.12k
        if (DispVal < 0) {
1197
1.85k
          SStream_concat0(O, " - ");
1198
1.85k
          printImm(MI, O, -DispVal, true);
1199
2.27k
        } else {
1200
2.27k
          SStream_concat0(O, " + ");
1201
2.27k
          printImm(MI, O, DispVal, true);
1202
2.27k
        }
1203
4.12k
      } else {
1204
        // memory reference to an immediate address
1205
232
        if (MI->csh->mode == CS_MODE_64)
1206
5
          MI->op1_size = 8;
1207
232
        if (DispVal < 0) {
1208
56
          printImm(MI, O,
1209
56
             arch_masks[MI->csh->mode] &
1210
56
               DispVal,
1211
56
             true);
1212
176
        } else {
1213
176
          printImm(MI, O, DispVal, true);
1214
176
        }
1215
232
      }
1216
1217
12.1k
    } else {
1218
      // DispVal = 0
1219
12.1k
      if (!NeedPlus) // [0]
1220
1
        SStream_concat0(O, "0");
1221
12.1k
    }
1222
16.5k
  }
1223
1224
16.5k
  SStream_concat0(O, "]");
1225
1226
16.5k
  if (MI->csh->detail_opt)
1227
16.5k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
16.5k
  if (MI->op1_size == 0)
1230
10.6k
    MI->op1_size = MI->x86opsize;
1231
16.5k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
347
{
1235
347
  switch (MI->Opcode) {
1236
1
  default:
1237
1
    break;
1238
113
  case X86_LEA16r:
1239
113
    MI->x86opsize = 2;
1240
113
    break;
1241
0
  case X86_LEA32r:
1242
21
  case X86_LEA64_32r:
1243
21
    MI->x86opsize = 4;
1244
21
    break;
1245
4
  case X86_LEA64r:
1246
4
    MI->x86opsize = 8;
1247
4
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
3
  case X86_BNDCL32rm:
1250
4
  case X86_BNDCN32rm:
1251
5
  case X86_BNDCU32rm:
1252
23
  case X86_BNDSTXmr:
1253
76
  case X86_BNDLDXrm:
1254
206
  case X86_BNDCL64rm:
1255
208
  case X86_BNDCN64rm:
1256
208
  case X86_BNDCU64rm:
1257
208
    MI->x86opsize = 16;
1258
208
    break;
1259
347
#endif
1260
347
  }
1261
1262
347
  printMemReference(MI, OpNo, O);
1263
347
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif