Coverage Report

Created: 2025-11-09 07:00

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
2.82k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.72k
#define BIT_5(A)  ((A) & 0x00000020)
61
6.37k
#define BIT_6(A)  ((A) & 0x00000040)
62
6.37k
#define BIT_7(A)  ((A) & 0x00000080)
63
15.1k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.29k
#define BIT_A(A)  ((A) & 0x00000400)
66
18.6k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
18.9k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
885
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
77.7k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
146k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
8.78k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
15.1k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
6.37k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
6.37k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
12.8k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
21.3k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
12.8k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
12.8k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
6.37k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.28k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
6.37k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.04k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
14.4k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
14.4k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
533k
{
149
533k
  const uint16_t v0 = info->code[addr + 0];
150
533k
  const uint16_t v1 = info->code[addr + 1];
151
533k
  return (v0 << 8) | v1;
152
533k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
234k
{
156
234k
  const uint32_t v0 = info->code[addr + 0];
157
234k
  const uint32_t v1 = info->code[addr + 1];
158
234k
  const uint32_t v2 = info->code[addr + 2];
159
234k
  const uint32_t v3 = info->code[addr + 3];
160
234k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
234k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
117
{
165
117
  const uint64_t v0 = info->code[addr + 0];
166
117
  const uint64_t v1 = info->code[addr + 1];
167
117
  const uint64_t v2 = info->code[addr + 2];
168
117
  const uint64_t v3 = info->code[addr + 3];
169
117
  const uint64_t v4 = info->code[addr + 4];
170
117
  const uint64_t v5 = info->code[addr + 5];
171
117
  const uint64_t v6 = info->code[addr + 6];
172
117
  const uint64_t v7 = info->code[addr + 7];
173
117
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
117
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
534k
{
178
534k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
534k
  if (info->code_len < addr + 2) {
180
994
    return 0xaaaa;
181
994
  }
182
533k
  return m68k_read_disassembler_16(info, addr);
183
534k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
237k
{
187
237k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
237k
  if (info->code_len < addr + 4) {
189
3.11k
    return 0xaaaaaaaa;
190
3.11k
  }
191
234k
  return m68k_read_disassembler_32(info, addr);
192
237k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
126
{
196
126
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
126
  if (info->code_len < addr + 8) {
198
9
    return 0xaaaaaaaaaaaaaaaaLL;
199
9
  }
200
117
  return m68k_read_disassembler_64(info, addr);
201
126
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
56.0k
  do {           \
269
56.0k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
17.8k
      d68000_invalid(info);   \
271
17.8k
      return;       \
272
17.8k
    }          \
273
56.0k
  } while (0)
274
275
14.1k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
520k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
237k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
126
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
14.1k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
295k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
12.4k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
126
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
13.6k
{
302
13.6k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
13.6k
}
304
305
static int make_int_16(int value)
306
4.58k
{
307
4.58k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
4.58k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
15.1k
{
312
15.1k
  uint32_t extension = read_imm_16(info);
313
314
15.1k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
15.1k
  if (EXT_FULL(extension)) {
317
6.37k
    uint32_t preindex;
318
6.37k
    uint32_t postindex;
319
320
6.37k
    op->mem.base_reg = M68K_REG_INVALID;
321
6.37k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
6.37k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
6.37k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
6.37k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
4.21k
      if (is_pc) {
335
560
        op->mem.base_reg = M68K_REG_PC;
336
3.65k
      } else {
337
3.65k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.65k
      }
339
4.21k
    }
340
341
6.37k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.09k
      if (EXT_INDEX_AR(extension)) {
343
1.54k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.54k
      } else {
345
2.54k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.54k
      }
347
348
4.09k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.09k
      if (EXT_INDEX_SCALE(extension)) {
351
2.94k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.94k
      }
353
4.09k
    }
354
355
6.37k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
6.37k
    postindex = (extension & 7) > 4;
357
358
6.37k
    if (preindex) {
359
2.64k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.72k
    } else if (postindex) {
361
1.73k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.73k
    }
363
364
6.37k
    return;
365
6.37k
  }
366
367
8.78k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
8.78k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
8.78k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.50k
    if (is_pc) {
372
362
      op->mem.base_reg = M68K_REG_PC;
373
362
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.14k
    } else {
375
1.14k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.14k
    }
377
7.27k
  } else {
378
7.27k
    if (is_pc) {
379
1.08k
      op->mem.base_reg = M68K_REG_PC;
380
1.08k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.18k
    } else {
382
6.18k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.18k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.18k
    }
385
386
7.27k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.27k
  }
388
389
8.78k
  if (EXT_INDEX_SCALE(extension)) {
390
5.54k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.54k
  }
392
8.78k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
139k
{
397
  // default to memory
398
399
139k
  op->type = M68K_OP_MEM;
400
401
139k
  switch (instruction & 0x3f) {
402
40.2k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
40.2k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
40.2k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
40.2k
      op->type = M68K_OP_REG;
407
40.2k
      break;
408
409
6.76k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
6.76k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
6.76k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
6.76k
      op->type = M68K_OP_REG;
414
6.76k
      break;
415
416
19.5k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
19.5k
      op->address_mode = M68K_AM_REGI_ADDR;
419
19.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
19.5k
      break;
421
422
14.1k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
14.1k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
14.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
14.1k
      break;
427
428
27.9k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
27.9k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
27.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
27.9k
      break;
433
434
9.91k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
9.91k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
9.91k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
9.91k
      op->mem.disp = (int16_t)read_imm_16(info);
439
9.91k
      break;
440
441
13.0k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
13.0k
      get_with_index_address_mode(info, op, instruction, size, false);
444
13.0k
      break;
445
446
1.35k
    case 0x38:
447
      /* absolute short address */
448
1.35k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.35k
      op->imm = read_imm_16(info);
450
1.35k
      break;
451
452
755
    case 0x39:
453
      /* absolute long address */
454
755
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
755
      op->imm = read_imm_32(info);
456
755
      break;
457
458
1.78k
    case 0x3a:
459
      /* program counter with displacement */
460
1.78k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.78k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.78k
      break;
463
464
2.14k
    case 0x3b:
465
      /* program counter with index */
466
2.14k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.14k
      break;
468
469
2.08k
    case 0x3c:
470
2.08k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.08k
      op->type = M68K_OP_IMM;
472
473
2.08k
      if (size == 1)
474
323
        op->imm = read_imm_8(info) & 0xff;
475
1.76k
      else if (size == 2)
476
969
        op->imm = read_imm_16(info) & 0xffff;
477
793
      else if (size == 4)
478
667
        op->imm = read_imm_32(info);
479
126
      else
480
126
        op->imm = read_imm_64(info);
481
482
2.08k
      break;
483
484
241
    default:
485
241
      break;
486
139k
  }
487
139k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
45.3k
{
491
45.3k
  info->groups[info->groups_count++] = (uint8_t)group;
492
45.3k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
214k
{
496
214k
  cs_m68k* ext;
497
498
214k
  MCInst_setOpcode(info->inst, opcode);
499
500
214k
  ext = &info->extension;
501
502
214k
  ext->op_count = (uint8_t)count;
503
214k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
214k
  ext->op_size.cpu_size = size;
505
506
214k
  return ext;
507
214k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
16.2k
{
511
16.2k
  cs_m68k_op* op0;
512
16.2k
  cs_m68k_op* op1;
513
16.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
16.2k
  op0 = &ext->operands[0];
516
16.2k
  op1 = &ext->operands[1];
517
518
16.2k
  if (isDreg) {
519
16.2k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
16.2k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
16.2k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
16.2k
  get_ea_mode_op(info, op1, info->ir, size);
527
16.2k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
16.2k
{
531
16.2k
  build_re_gen_1(info, true, opcode, size);
532
16.2k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
17.8k
{
536
17.8k
  cs_m68k_op* op0;
537
17.8k
  cs_m68k_op* op1;
538
17.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
17.8k
  op0 = &ext->operands[0];
541
17.8k
  op1 = &ext->operands[1];
542
543
17.8k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
17.8k
  if (isDreg) {
546
17.8k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
17.8k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
17.8k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
17.8k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
3.89k
{
556
3.89k
  cs_m68k_op* op0;
557
3.89k
  cs_m68k_op* op1;
558
3.89k
  cs_m68k_op* op2;
559
3.89k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
3.89k
  op0 = &ext->operands[0];
562
3.89k
  op1 = &ext->operands[1];
563
3.89k
  op2 = &ext->operands[2];
564
565
3.89k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
3.89k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
3.89k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
3.89k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
3.89k
  if (imm > 0) {
572
1.31k
    ext->op_count = 3;
573
1.31k
    op2->type = M68K_OP_IMM;
574
1.31k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.31k
    op2->imm = imm;
576
1.31k
  }
577
3.89k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.21k
{
581
6.21k
  cs_m68k_op* op0;
582
6.21k
  cs_m68k_op* op1;
583
6.21k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.21k
  op0 = &ext->operands[0];
586
6.21k
  op1 = &ext->operands[1];
587
588
6.21k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.21k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.21k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.21k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.21k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
19.2k
{
597
19.2k
  cs_m68k_op* op0;
598
19.2k
  cs_m68k_op* op1;
599
19.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
19.2k
  op0 = &ext->operands[0];
602
19.2k
  op1 = &ext->operands[1];
603
604
19.2k
  op0->type = M68K_OP_IMM;
605
19.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
19.2k
  op0->imm = imm;
607
608
19.2k
  get_ea_mode_op(info, op1, info->ir, size);
609
19.2k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.81k
{
613
7.81k
  cs_m68k_op* op0;
614
7.81k
  cs_m68k_op* op1;
615
7.81k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.81k
  op0 = &ext->operands[0];
618
7.81k
  op1 = &ext->operands[1];
619
620
7.81k
  op0->type = M68K_OP_IMM;
621
7.81k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.81k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.81k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.81k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.81k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
6.62k
{
630
6.62k
  cs_m68k_op* op0;
631
6.62k
  cs_m68k_op* op1;
632
6.62k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
6.62k
  op0 = &ext->operands[0];
635
6.62k
  op1 = &ext->operands[1];
636
637
6.62k
  op0->type = M68K_OP_IMM;
638
6.62k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
6.62k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
6.62k
  get_ea_mode_op(info, op1, info->ir, size);
642
6.62k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.00k
{
646
4.00k
  cs_m68k_op* op0;
647
4.00k
  cs_m68k_op* op1;
648
4.00k
  cs_m68k_op* op2;
649
4.00k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.00k
  op0 = &ext->operands[0];
652
4.00k
  op1 = &ext->operands[1];
653
4.00k
  op2 = &ext->operands[2];
654
655
4.00k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.00k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.00k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.00k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.00k
  if (imm > 0) {
662
1.15k
    ext->op_count = 3;
663
1.15k
    op2->type = M68K_OP_IMM;
664
1.15k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.15k
    op2->imm = imm;
666
1.15k
  }
667
4.00k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
12.1k
{
671
12.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
12.1k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
12.1k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
6.85k
{
677
6.85k
  cs_m68k_op* op0;
678
6.85k
  cs_m68k_op* op1;
679
6.85k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
6.85k
  op0 = &ext->operands[0];
682
6.85k
  op1 = &ext->operands[1];
683
684
6.85k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
6.85k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
6.85k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
6.85k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
19.9k
{
692
19.9k
  cs_m68k_op* op0;
693
19.9k
  cs_m68k_op* op1;
694
19.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
19.9k
  op0 = &ext->operands[0];
697
19.9k
  op1 = &ext->operands[1];
698
699
19.9k
  get_ea_mode_op(info, op0, info->ir, size);
700
19.9k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
19.9k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.02k
{
705
1.02k
  cs_m68k_op* op0;
706
1.02k
  cs_m68k_op* op1;
707
1.02k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.02k
  op0 = &ext->operands[0];
710
1.02k
  op1 = &ext->operands[1];
711
712
1.02k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.02k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.02k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.02k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.02k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.12k
{
721
1.12k
  cs_m68k_op* op0;
722
1.12k
  cs_m68k_op* op1;
723
1.12k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.12k
  op0 = &ext->operands[0];
726
1.12k
  op1 = &ext->operands[1];
727
728
1.12k
  op0->type = M68K_OP_IMM;
729
1.12k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.12k
  op0->imm = imm;
731
732
1.12k
  op1->address_mode = M68K_AM_NONE;
733
1.12k
  op1->reg = reg;
734
1.12k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
16.4k
{
738
16.4k
  cs_m68k_op* op;
739
16.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
16.4k
  op = &ext->operands[0];
742
743
16.4k
  op->type = M68K_OP_BR_DISP;
744
16.4k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
16.4k
  op->br_disp.disp = displacement;
746
16.4k
  op->br_disp.disp_size = size;
747
748
16.4k
  set_insn_group(info, M68K_GRP_JUMP);
749
16.4k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
16.4k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
3.68k
{
754
3.68k
  cs_m68k_op* op;
755
3.68k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
3.68k
  op = &ext->operands[0];
758
759
3.68k
  op->type = M68K_OP_IMM;
760
3.68k
  op->address_mode = M68K_AM_IMMEDIATE;
761
3.68k
  op->imm = immediate;
762
763
3.68k
  set_insn_group(info, M68K_GRP_JUMP);
764
3.68k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
10.8k
{
768
10.8k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
10.8k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
685
{
773
685
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
685
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
801
{
778
801
  cs_m68k_op* op0;
779
801
  cs_m68k_op* op1;
780
801
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
801
  op0 = &ext->operands[0];
783
801
  op1 = &ext->operands[1];
784
785
801
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
801
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
801
  op1->type = M68K_OP_BR_DISP;
789
801
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
801
  op1->br_disp.disp = displacement;
791
801
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
801
  set_insn_group(info, M68K_GRP_JUMP);
794
801
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
801
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
503
{
799
503
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
503
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
359
{
804
359
  cs_m68k_op* op0;
805
359
  cs_m68k_op* op1;
806
359
  cs_m68k_op* op2;
807
359
  uint32_t extension = read_imm_16(info);
808
359
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
359
  op0 = &ext->operands[0];
811
359
  op1 = &ext->operands[1];
812
359
  op2 = &ext->operands[2];
813
814
359
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
359
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
359
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
359
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
359
  get_ea_mode_op(info, op2, info->ir, size);
821
359
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.72k
{
825
1.72k
  uint8_t offset;
826
1.72k
  uint8_t width;
827
1.72k
  cs_m68k_op* op_ea;
828
1.72k
  cs_m68k_op* op1;
829
1.72k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.72k
  uint32_t extension = read_imm_16(info);
831
832
1.72k
  op_ea = &ext->operands[0];
833
1.72k
  op1 = &ext->operands[1];
834
835
1.72k
  if (BIT_B(extension))
836
885
    offset = (extension >> 6) & 7;
837
842
  else
838
842
    offset = (extension >> 6) & 31;
839
840
1.72k
  if (BIT_5(extension))
841
891
    width = extension & 7;
842
836
  else
843
836
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.72k
  if (has_d_arg) {
846
993
    ext->op_count = 2;
847
993
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
993
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
993
  }
850
851
1.72k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.72k
  op_ea->mem.bitfield = 1;
854
1.72k
  op_ea->mem.width = width;
855
1.72k
  op_ea->mem.offset = offset;
856
1.72k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
782
{
860
782
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
782
  cs_m68k_op* op;
862
863
782
  op = &ext->operands[0];
864
865
782
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
782
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
782
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
907
{
871
907
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
907
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
7.49k
  for (v >>= 1; v; v >>= 1) {
875
6.58k
    r <<= 1;
876
6.58k
    r |= v & 1;
877
6.58k
    s--;
878
6.58k
  }
879
880
907
  return r <<= s; // shift when v's highest bits are zero
881
907
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.00k
{
885
1.00k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.00k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
4.91k
  for (v >>= 1; v; v >>= 1) {
889
3.91k
    r <<= 1;
890
3.91k
    r |= v & 1;
891
3.91k
    s--;
892
3.91k
  }
893
894
1.00k
  return r <<= s; // shift when v's highest bits are zero
895
1.00k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.34k
{
900
2.34k
  cs_m68k_op* op0;
901
2.34k
  cs_m68k_op* op1;
902
2.34k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.34k
  op0 = &ext->operands[0];
905
2.34k
  op1 = &ext->operands[1];
906
907
2.34k
  op0->type = M68K_OP_REG_BITS;
908
2.34k
  op0->register_bits = read_imm_16(info);
909
910
2.34k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.34k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
907
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.34k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.53k
{
918
1.53k
  cs_m68k_op* op0;
919
1.53k
  cs_m68k_op* op1;
920
1.53k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.53k
  op0 = &ext->operands[0];
923
1.53k
  op1 = &ext->operands[1];
924
925
1.53k
  op1->type = M68K_OP_REG_BITS;
926
1.53k
  op1->register_bits = read_imm_16(info);
927
928
1.53k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.53k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
33.2k
{
933
33.2k
  cs_m68k_op* op;
934
33.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
33.2k
  MCInst_setOpcode(info->inst, opcode);
937
938
33.2k
  op = &ext->operands[0];
939
940
33.2k
  op->type = M68K_OP_IMM;
941
33.2k
  op->address_mode = M68K_AM_IMMEDIATE;
942
33.2k
  op->imm = data;
943
33.2k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
197
{
947
197
  build_imm(info, M68K_INS_ILLEGAL, data);
948
197
}
949
950
static void build_invalid(m68k_info *info, int data)
951
33.0k
{
952
33.0k
  build_imm(info, M68K_INS_INVALID, data);
953
33.0k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.03k
{
957
1.03k
  uint32_t word3;
958
1.03k
  uint32_t extension;
959
1.03k
  cs_m68k_op* op0;
960
1.03k
  cs_m68k_op* op1;
961
1.03k
  cs_m68k_op* op2;
962
1.03k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.03k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.03k
  word3 = peek_imm_32(info) & 0xffff;
967
1.03k
  if (!instruction_is_valid(info, word3))
968
154
    return;
969
970
885
  op0 = &ext->operands[0];
971
885
  op1 = &ext->operands[1];
972
885
  op2 = &ext->operands[2];
973
974
885
  extension = read_imm_32(info);
975
976
885
  op0->address_mode = M68K_AM_NONE;
977
885
  op0->type = M68K_OP_REG_PAIR;
978
885
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
885
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
885
  op1->address_mode = M68K_AM_NONE;
982
885
  op1->type = M68K_OP_REG_PAIR;
983
885
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
885
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
885
  reg_0 = (extension >> 28) & 7;
987
885
  reg_1 = (extension >> 12) & 7;
988
989
885
  op2->address_mode = M68K_AM_NONE;
990
885
  op2->type = M68K_OP_REG_PAIR;
991
885
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
885
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
885
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.18k
{
997
1.18k
  cs_m68k_op* op0;
998
1.18k
  cs_m68k_op* op1;
999
1.18k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.18k
  uint32_t extension = read_imm_16(info);
1002
1003
1.18k
  if (BIT_B(extension))
1004
313
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
868
  else
1006
868
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.18k
  op0 = &ext->operands[0];
1009
1.18k
  op1 = &ext->operands[1];
1010
1011
1.18k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.18k
  op1->address_mode = M68K_AM_NONE;
1014
1.18k
  op1->type = M68K_OP_REG;
1015
1.18k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.18k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
784
{
1020
784
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
784
  int i;
1022
1023
2.35k
  for (i = 0; i < 2; ++i) {
1024
1.56k
    cs_m68k_op* op = &ext->operands[i];
1025
1.56k
    const int d = data[i];
1026
1.56k
    const int m = modes[i];
1027
1028
1.56k
    op->type = M68K_OP_MEM;
1029
1030
1.56k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
939
      op->address_mode = m;
1032
939
      op->reg = M68K_REG_A0 + d;
1033
939
    } else {
1034
629
      op->address_mode = m;
1035
629
      op->imm = d;
1036
629
    }
1037
1.56k
  }
1038
784
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
466
{
1042
466
  cs_m68k_op* op0;
1043
466
  cs_m68k_op* op1;
1044
466
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
466
  op0 = &ext->operands[0];
1047
466
  op1 = &ext->operands[1];
1048
1049
466
  op0->address_mode = M68K_AM_NONE;
1050
466
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
466
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
466
  op1->type = M68K_OP_IMM;
1054
466
  op1->imm = disp;
1055
466
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.33k
{
1059
1.33k
  cs_m68k_op* op0;
1060
1.33k
  cs_m68k_op* op1;
1061
1.33k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.33k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
228
    case 0:
1066
228
      d68000_invalid(info);
1067
228
      return;
1068
      // Line
1069
563
    case 1:
1070
563
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
563
      break;
1072
      // Page
1073
312
    case 2:
1074
312
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
312
      break;
1076
      // All
1077
231
    case 3:
1078
231
      ext->op_count = 1;
1079
231
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
231
      break;
1081
1.33k
  }
1082
1083
1.10k
  op0 = &ext->operands[0];
1084
1.10k
  op1 = &ext->operands[1];
1085
1086
1.10k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.10k
  op0->type = M68K_OP_IMM;
1088
1.10k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.10k
  op1->type = M68K_OP_MEM;
1091
1.10k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.10k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.10k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
337
{
1097
337
  cs_m68k_op* op0;
1098
337
  cs_m68k_op* op1;
1099
337
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
337
  op0 = &ext->operands[0];
1102
337
  op1 = &ext->operands[1];
1103
1104
337
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
337
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
337
  op1->type = M68K_OP_MEM;
1108
337
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
337
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
337
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.25k
{
1114
1.25k
  cs_m68k_op* op0;
1115
1.25k
  cs_m68k_op* op1;
1116
1.25k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.25k
  op0 = &ext->operands[0];
1119
1.25k
  op1 = &ext->operands[1];
1120
1121
1.25k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.25k
  op0->type = M68K_OP_MEM;
1123
1.25k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.25k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.25k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.25k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.16k
{
1131
1.16k
  cs_m68k_op* op0;
1132
1.16k
  cs_m68k_op* op1;
1133
1.16k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.16k
  uint32_t extension = read_imm_16(info);
1135
1136
1.16k
  op0 = &ext->operands[0];
1137
1.16k
  op1 = &ext->operands[1];
1138
1139
1.16k
  if (BIT_B(extension)) {
1140
90
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
90
    get_ea_mode_op(info, op1, info->ir, size);
1142
1.07k
  } else {
1143
1.07k
    get_ea_mode_op(info, op0, info->ir, size);
1144
1.07k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
1.07k
  }
1146
1.16k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
17.8k
{
1150
17.8k
  build_er_gen_1(info, true, opcode, size);
1151
17.8k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
18.9k
{
1194
18.9k
  build_invalid(info, info->ir);
1195
18.9k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
197
{
1199
197
  build_illegal(info, info->ir);
1200
197
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
6.57k
{
1204
6.57k
  build_invalid(info, info->ir);
1205
6.57k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
7.52k
{
1209
7.52k
  build_invalid(info, info->ir);
1210
7.52k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
245
{
1214
245
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
245
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
400
{
1219
400
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
400
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
548
{
1224
548
  build_er_1(info, M68K_INS_ADD, 1);
1225
548
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
1.12k
{
1229
1.12k
  build_er_1(info, M68K_INS_ADD, 2);
1230
1.12k
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
346
{
1234
346
  build_er_1(info, M68K_INS_ADD, 4);
1235
346
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
279
{
1239
279
  build_re_1(info, M68K_INS_ADD, 1);
1240
279
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
395
{
1244
395
  build_re_1(info, M68K_INS_ADD, 2);
1245
395
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
318
{
1249
318
  build_re_1(info, M68K_INS_ADD, 4);
1250
318
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.05k
{
1254
1.05k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.05k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.19k
{
1259
1.19k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.19k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
512
{
1264
512
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
512
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
244
{
1269
244
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
244
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
234
{
1274
234
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
234
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
752
{
1279
752
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
752
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.47k
{
1284
1.47k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.47k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
883
{
1289
883
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
883
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
298
{
1294
298
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
298
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
269
{
1299
269
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
269
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
228
{
1304
228
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
228
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
408
{
1309
408
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
408
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
287
{
1314
287
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
287
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
417
{
1319
417
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
417
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
479
{
1324
479
  build_er_1(info, M68K_INS_AND, 1);
1325
479
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
734
{
1329
734
  build_er_1(info, M68K_INS_AND, 2);
1330
734
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
371
{
1334
371
  build_er_1(info, M68K_INS_AND, 4);
1335
371
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
247
{
1339
247
  build_re_1(info, M68K_INS_AND, 1);
1340
247
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
310
{
1344
310
  build_re_1(info, M68K_INS_AND, 2);
1345
310
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
292
{
1349
292
  build_re_1(info, M68K_INS_AND, 4);
1350
292
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
660
{
1354
660
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
660
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
283
{
1359
283
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
283
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
398
{
1364
398
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
398
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
70
{
1369
70
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
70
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
254
{
1374
254
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
254
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
680
{
1379
680
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
680
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
462
{
1384
462
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
462
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
281
{
1389
281
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
281
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
315
{
1394
315
  build_r(info, M68K_INS_ASR, 1);
1395
315
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
277
{
1399
277
  build_r(info, M68K_INS_ASR, 2);
1400
277
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
209
{
1404
209
  build_r(info, M68K_INS_ASR, 4);
1405
209
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
386
{
1409
386
  build_ea(info, M68K_INS_ASR, 2);
1410
386
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
854
{
1414
854
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
854
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
283
{
1419
283
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
283
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
283
{
1424
283
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
283
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
257
{
1429
257
  build_r(info, M68K_INS_ASL, 1);
1430
257
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
281
{
1434
281
  build_r(info, M68K_INS_ASL, 2);
1435
281
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
244
{
1439
244
  build_r(info, M68K_INS_ASL, 4);
1440
244
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
531
{
1444
531
  build_ea(info, M68K_INS_ASL, 2);
1445
531
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
9.96k
{
1449
9.96k
  build_bcc(info, 1, make_int_8(info->ir));
1450
9.96k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
656
{
1454
656
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
656
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
557
{
1459
557
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
217
  build_bcc(info, 4, read_imm_32(info));
1461
217
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
913
{
1465
913
  build_re_1(info, M68K_INS_BCHG, 1);
1466
913
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
86
{
1470
86
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
86
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.00k
{
1475
1.00k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.00k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
73
{
1480
73
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
73
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.25k
{
1485
1.25k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
719
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
719
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
276
{
1491
276
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
206
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
206
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
270
{
1498
270
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
72
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
72
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
633
{
1504
633
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
218
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
218
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
437
{
1510
437
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
237
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
237
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
562
{
1516
562
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
295
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
295
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
329
{
1522
329
  cs_m68k* ext = &info->extension;
1523
329
  cs_m68k_op temp;
1524
1525
329
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
243
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
243
  temp = ext->operands[0];
1531
243
  ext->operands[0] = ext->operands[1];
1532
243
  ext->operands[1] = temp;
1533
243
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
325
{
1537
325
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
257
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
257
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
199
{
1543
199
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
199
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.05k
{
1548
3.05k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.05k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
1.09k
{
1553
1.09k
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
1.09k
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
434
{
1558
434
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
231
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
231
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.23k
{
1564
1.23k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.23k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
74
{
1569
74
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
74
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
666
{
1574
666
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
666
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
340
{
1579
340
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
340
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
396
{
1584
396
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
199
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
199
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
4.60k
{
1590
4.60k
  build_re_1(info, M68K_INS_BTST, 4);
1591
4.60k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
83
{
1595
83
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
83
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
196
{
1600
196
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
170
{
1606
170
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
87
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
87
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
412
{
1612
412
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
73
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
73
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
396
{
1618
396
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
199
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
199
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
503
{
1624
503
  build_cas2(info, 2);
1625
503
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
536
{
1629
536
  build_cas2(info, 4);
1630
536
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
389
{
1634
389
  build_er_1(info, M68K_INS_CHK, 2);
1635
389
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.25k
{
1639
1.25k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
584
  build_er_1(info, M68K_INS_CHK, 4);
1641
584
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
895
{
1645
895
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
552
  build_chk2_cmp2(info, 1);
1647
552
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
276
{
1651
276
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
75
  build_chk2_cmp2(info, 2);
1653
75
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
1.07k
{
1657
1.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
554
  build_chk2_cmp2(info, 4);
1659
554
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
957
{
1663
957
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
730
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
730
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
349
{
1669
349
  build_ea(info, M68K_INS_CLR, 1);
1670
349
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
589
{
1674
589
  build_ea(info, M68K_INS_CLR, 2);
1675
589
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
228
{
1679
228
  build_ea(info, M68K_INS_CLR, 4);
1680
228
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
400
{
1684
400
  build_er_1(info, M68K_INS_CMP, 1);
1685
400
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
552
{
1689
552
  build_er_1(info, M68K_INS_CMP, 2);
1690
552
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.88k
{
1694
1.88k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.88k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
291
{
1699
291
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
291
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
359
{
1704
359
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
359
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
643
{
1709
643
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
643
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
263
{
1714
263
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
69
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
69
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
473
{
1720
473
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
269
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
269
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
275
{
1726
275
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
275
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
273
{
1731
273
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
203
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
203
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
459
{
1737
459
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
262
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
262
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
243
{
1743
243
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
243
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
175
{
1748
175
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
107
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
107
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
300
{
1754
300
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
105
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
105
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
420
{
1760
420
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
420
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
370
{
1765
370
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
370
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
230
{
1770
230
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
230
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.80k
{
1775
2.80k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.80k
  op->type = M68K_OP_BR_DISP;
1777
2.80k
  op->br_disp.disp = displacement;
1778
2.80k
  op->br_disp.disp_size = size;
1779
2.80k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.80k
{
1783
1.80k
  cs_m68k_op* op0;
1784
1.80k
  cs_m68k* ext;
1785
1.80k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.43k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
440
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
440
    info->pc += 2;
1791
440
    return;
1792
440
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
991
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
991
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
991
  op0 = &ext->operands[0];
1799
1800
991
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
991
  set_insn_group(info, M68K_GRP_JUMP);
1803
991
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
991
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
2.29k
{
1808
2.29k
  cs_m68k* ext;
1809
2.29k
  cs_m68k_op* op0;
1810
1811
2.29k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.11k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.11k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.11k
  op0 = &ext->operands[0];
1818
1819
1.11k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.11k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.11k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.11k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.15k
{
1827
1.15k
  cs_m68k* ext;
1828
1.15k
  cs_m68k_op* op0;
1829
1.15k
  cs_m68k_op* op1;
1830
1.15k
  uint32_t ext1, ext2;
1831
1832
1.15k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
695
  ext1 = read_imm_16(info);
1835
695
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
695
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
695
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
695
  op0 = &ext->operands[0];
1842
695
  op1 = &ext->operands[1];
1843
1844
695
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
695
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
695
  set_insn_group(info, M68K_GRP_JUMP);
1849
695
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
695
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.03k
{
1854
1.03k
  cs_m68k_op* special;
1855
1.03k
  cs_m68k_op* op_ea;
1856
1857
1.03k
  int regsel = (extension >> 10) & 0x7;
1858
1.03k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.03k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.03k
  special = &ext->operands[0];
1863
1.03k
  op_ea = &ext->operands[1];
1864
1865
1.03k
  if (!dir) {
1866
483
    cs_m68k_op* t = special;
1867
483
    special = op_ea;
1868
483
    op_ea = t;
1869
483
  }
1870
1871
1.03k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.03k
  if (regsel & 4)
1874
310
    special->reg = M68K_REG_FPCR;
1875
720
  else if (regsel & 2)
1876
382
    special->reg = M68K_REG_FPSR;
1877
338
  else if (regsel & 1)
1878
209
    special->reg = M68K_REG_FPIAR;
1879
1.03k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
1.97k
{
1883
1.97k
  cs_m68k_op* op_reglist;
1884
1.97k
  cs_m68k_op* op_ea;
1885
1.97k
  int dir = (extension >> 13) & 0x1;
1886
1.97k
  int mode = (extension >> 11) & 0x3;
1887
1.97k
  uint32_t reglist = extension & 0xff;
1888
1.97k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
1.97k
  op_reglist = &ext->operands[0];
1891
1.97k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
1.97k
  if (!dir) {
1896
429
    cs_m68k_op* t = op_reglist;
1897
429
    op_reglist = op_ea;
1898
429
    op_ea = t;
1899
429
  }
1900
1901
1.97k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
1.97k
  switch (mode) {
1904
214
    case 1 : // Dynamic list in dn register
1905
214
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
214
      break;
1907
1908
233
    case 0 :
1909
233
      op_reglist->address_mode = M68K_AM_NONE;
1910
233
      op_reglist->type = M68K_OP_REG_BITS;
1911
233
      op_reglist->register_bits = reglist << 16;
1912
233
      break;
1913
1914
1.00k
    case 2 : // Static list
1915
1.00k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.00k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.00k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.00k
      break;
1919
1.97k
  }
1920
1.97k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
12.6k
{
1924
12.6k
  cs_m68k *ext;
1925
12.6k
  cs_m68k_op* op0;
1926
12.6k
  cs_m68k_op* op1;
1927
12.6k
  bool supports_single_op;
1928
12.6k
  uint32_t next;
1929
12.6k
  int rm, src, dst, opmode;
1930
1931
1932
12.6k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
11.7k
  supports_single_op = true;
1935
1936
11.7k
  next = read_imm_16(info);
1937
1938
11.7k
  rm = (next >> 14) & 0x1;
1939
11.7k
  src = (next >> 10) & 0x7;
1940
11.7k
  dst = (next >> 7) & 0x7;
1941
11.7k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
11.7k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
229
    cs_m68k_op* op0;
1947
229
    cs_m68k_op* op1;
1948
229
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
229
    op0 = &ext->operands[0];
1951
229
    op1 = &ext->operands[1];
1952
1953
229
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
229
    op0->type = M68K_OP_IMM;
1955
229
    op0->imm = next & 0x3f;
1956
1957
229
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
229
    return;
1960
229
  }
1961
1962
  // deal with extended move stuff
1963
1964
11.5k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
483
    case 0x4: // FMOVEM ea, FPCR
1967
1.03k
    case 0x5: // FMOVEM FPCR, ea
1968
1.03k
      fmove_fpcr(info, next);
1969
1.03k
      return;
1970
1971
    // fmovem list
1972
429
    case 0x6:
1973
1.97k
    case 0x7:
1974
1.97k
      fmovem(info, next);
1975
1.97k
      return;
1976
11.5k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
8.51k
  if ((next >> 6) & 1)
1981
3.54k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
8.51k
  switch (opmode) {
1986
464
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
315
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
203
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
208
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
75
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
70
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
232
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
72
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
211
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
68
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
69
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
398
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
84
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
228
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
205
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
82
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
239
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
70
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
83
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
339
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
73
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
218
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
275
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
200
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
200
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
207
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
246
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
434
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
333
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
402
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
209
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
224
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
264
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
213
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
226
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
236
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
245
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
599
    default:
2024
599
      break;
2025
8.51k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
8.51k
  if ((next >> 6) & 1) {
2032
3.54k
    if ((next >> 2) & 1)
2033
1.59k
      info->inst->Opcode += 2;
2034
1.94k
    else
2035
1.94k
      info->inst->Opcode += 1;
2036
3.54k
  }
2037
2038
8.51k
  ext = &info->extension;
2039
2040
8.51k
  ext->op_count = 2;
2041
8.51k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
8.51k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
8.51k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
136
    op0 = &ext->operands[1];
2047
136
    op1 = &ext->operands[0];
2048
8.38k
  } else {
2049
8.38k
    op0 = &ext->operands[0];
2050
8.38k
    op1 = &ext->operands[1];
2051
8.38k
  }
2052
2053
8.51k
  if (rm == 0 && supports_single_op && src == dst) {
2054
618
    ext->op_count = 1;
2055
618
    op0->reg = M68K_REG_FP0 + dst;
2056
618
    return;
2057
618
  }
2058
2059
7.90k
  if (rm == 1) {
2060
3.76k
    switch (src) {
2061
848
      case 0x00 :
2062
848
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
848
        get_ea_mode_op(info, op0, info->ir, 4);
2064
848
        break;
2065
2066
557
      case 0x06 :
2067
557
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
557
        get_ea_mode_op(info, op0, info->ir, 1);
2069
557
        break;
2070
2071
534
      case 0x04 :
2072
534
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
534
        get_ea_mode_op(info, op0, info->ir, 2);
2074
534
        break;
2075
2076
639
      case 0x01 :
2077
639
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
639
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
639
        get_ea_mode_op(info, op0, info->ir, 4);
2080
639
        op0->type = M68K_OP_FP_SINGLE;
2081
639
        break;
2082
2083
636
      case 0x05:
2084
636
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
636
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
636
        get_ea_mode_op(info, op0, info->ir, 8);
2087
636
        op0->type = M68K_OP_FP_DOUBLE;
2088
636
        break;
2089
2090
548
      default :
2091
548
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
548
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
548
        break;
2094
3.76k
    }
2095
4.13k
  } else {
2096
4.13k
    op0->reg = M68K_REG_FP0 + src;
2097
4.13k
  }
2098
2099
7.90k
  op1->reg = M68K_REG_FP0 + dst;
2100
7.90k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.23k
{
2104
1.23k
  cs_m68k* ext;
2105
1.23k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
746
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
746
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
746
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
947
{
2113
947
  cs_m68k* ext;
2114
2115
947
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
529
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
529
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
529
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.37k
{
2123
1.37k
  cs_m68k* ext;
2124
2125
1.37k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
800
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
800
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
800
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
800
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
175
{
2136
175
  uint32_t extension1;
2137
175
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
91
  extension1 = read_imm_16(info);
2140
2141
91
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
91
  info->inst->Opcode += (extension1 & 0x2f);
2145
91
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
424
{
2149
424
  uint32_t extension1, extension2;
2150
424
  cs_m68k_op* op0;
2151
424
  cs_m68k* ext;
2152
2153
424
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
225
  extension1 = read_imm_16(info);
2156
225
  extension2 = read_imm_16(info);
2157
2158
225
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
225
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
225
  op0 = &ext->operands[0];
2164
2165
225
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
225
  op0->type = M68K_OP_IMM;
2167
225
  op0->imm = extension2;
2168
225
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
411
{
2172
411
  uint32_t extension1, extension2;
2173
411
  cs_m68k* ext;
2174
411
  cs_m68k_op* op0;
2175
2176
411
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
208
  extension1 = read_imm_16(info);
2179
208
  extension2 = read_imm_32(info);
2180
2181
208
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
208
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
208
  op0 = &ext->operands[0];
2187
2188
208
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
208
  op0->type = M68K_OP_IMM;
2190
208
  op0->imm = extension2;
2191
208
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
820
{
2195
820
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
604
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
604
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
298
{
2201
298
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
298
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
503
{
2206
503
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
503
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
794
{
2211
794
  build_er_1(info, M68K_INS_DIVS, 2);
2212
794
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
636
{
2216
636
  build_er_1(info, M68K_INS_DIVU, 2);
2217
636
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.03k
{
2221
1.03k
  uint32_t extension, insn_signed;
2222
1.03k
  cs_m68k* ext;
2223
1.03k
  cs_m68k_op* op0;
2224
1.03k
  cs_m68k_op* op1;
2225
1.03k
  uint32_t reg_0, reg_1;
2226
2227
1.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
965
  extension = read_imm_16(info);
2230
965
  insn_signed = 0;
2231
2232
965
  if (BIT_B((extension)))
2233
189
    insn_signed = 1;
2234
2235
965
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
965
  op0 = &ext->operands[0];
2238
965
  op1 = &ext->operands[1];
2239
2240
965
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
965
  reg_0 = extension & 7;
2243
965
  reg_1 = (extension >> 12) & 7;
2244
2245
965
  op1->address_mode = M68K_AM_NONE;
2246
965
  op1->type = M68K_OP_REG_PAIR;
2247
965
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
965
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
965
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
674
    op1->type = M68K_OP_REG;
2252
674
    op1->reg = M68K_REG_D0 + reg_1;
2253
674
  }
2254
965
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
421
{
2258
421
  build_re_1(info, M68K_INS_EOR, 1);
2259
421
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
267
{
2263
267
  build_re_1(info, M68K_INS_EOR, 2);
2264
267
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.50k
{
2268
1.50k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.50k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
282
{
2273
282
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
282
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
251
{
2278
251
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
251
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
305
{
2283
305
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
305
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
70
{
2288
70
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
70
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
237
{
2293
237
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
237
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
216
{
2298
216
  build_r(info, M68K_INS_EXG, 4);
2299
216
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
214
{
2303
214
  cs_m68k_op* op0;
2304
214
  cs_m68k_op* op1;
2305
214
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
214
  op0 = &ext->operands[0];
2308
214
  op1 = &ext->operands[1];
2309
2310
214
  op0->address_mode = M68K_AM_NONE;
2311
214
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
214
  op1->address_mode = M68K_AM_NONE;
2314
214
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
214
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
206
{
2319
206
  cs_m68k_op* op0;
2320
206
  cs_m68k_op* op1;
2321
206
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
206
  op0 = &ext->operands[0];
2324
206
  op1 = &ext->operands[1];
2325
2326
206
  op0->address_mode = M68K_AM_NONE;
2327
206
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
206
  op1->address_mode = M68K_AM_NONE;
2330
206
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
206
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
212
{
2335
212
  build_d(info, M68K_INS_EXT, 2);
2336
212
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
227
{
2340
227
  build_d(info, M68K_INS_EXT, 4);
2341
227
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
257
{
2345
257
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
132
  build_d(info, M68K_INS_EXTB, 4);
2347
132
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
291
{
2351
291
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
291
  set_insn_group(info, M68K_GRP_JUMP);
2353
291
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
291
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
227
{
2358
227
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
227
  set_insn_group(info, M68K_GRP_JUMP);
2360
227
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
227
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
434
{
2365
434
  build_ea_a(info, M68K_INS_LEA, 4);
2366
434
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
120
{
2370
120
  build_link(info, read_imm_16(info), 2);
2371
120
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
546
{
2375
546
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
346
  build_link(info, read_imm_32(info), 4);
2377
346
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
387
{
2381
387
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
387
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
259
{
2386
259
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
259
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
246
{
2391
246
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
246
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
301
{
2396
301
  build_r(info, M68K_INS_LSR, 1);
2397
301
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
219
{
2401
219
  build_r(info, M68K_INS_LSR, 2);
2402
219
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
244
{
2406
244
  build_r(info, M68K_INS_LSR, 4);
2407
244
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
731
{
2411
731
  build_ea(info, M68K_INS_LSR, 2);
2412
731
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
291
{
2416
291
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
291
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
520
{
2421
520
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
520
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
227
{
2426
227
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
227
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
234
{
2431
234
  build_r(info, M68K_INS_LSL, 1);
2432
234
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
672
{
2436
672
  build_r(info, M68K_INS_LSL, 2);
2437
672
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
213
{
2441
213
  build_r(info, M68K_INS_LSL, 4);
2442
213
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
490
{
2446
490
  build_ea(info, M68K_INS_LSL, 2);
2447
490
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
5.31k
{
2451
5.31k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
5.31k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
6.03k
{
2456
6.03k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
6.03k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
8.61k
{
2461
8.61k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
8.61k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
724
{
2466
724
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
724
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
920
{
2471
920
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
920
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
397
{
2476
397
  cs_m68k_op* op0;
2477
397
  cs_m68k_op* op1;
2478
397
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
397
  op0 = &ext->operands[0];
2481
397
  op1 = &ext->operands[1];
2482
2483
397
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
397
  op1->address_mode = M68K_AM_NONE;
2486
397
  op1->reg = M68K_REG_CCR;
2487
397
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
494
{
2491
494
  cs_m68k_op* op0;
2492
494
  cs_m68k_op* op1;
2493
494
  cs_m68k* ext;
2494
2495
494
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
251
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
251
  op0 = &ext->operands[0];
2500
251
  op1 = &ext->operands[1];
2501
2502
251
  op0->address_mode = M68K_AM_NONE;
2503
251
  op0->reg = M68K_REG_CCR;
2504
2505
251
  get_ea_mode_op(info, op1, info->ir, 1);
2506
251
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
457
{
2510
457
  cs_m68k_op* op0;
2511
457
  cs_m68k_op* op1;
2512
457
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
457
  op0 = &ext->operands[0];
2515
457
  op1 = &ext->operands[1];
2516
2517
457
  op0->address_mode = M68K_AM_NONE;
2518
457
  op0->reg = M68K_REG_SR;
2519
2520
457
  get_ea_mode_op(info, op1, info->ir, 2);
2521
457
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
230
{
2525
230
  cs_m68k_op* op0;
2526
230
  cs_m68k_op* op1;
2527
230
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
230
  op0 = &ext->operands[0];
2530
230
  op1 = &ext->operands[1];
2531
2532
230
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
230
  op1->address_mode = M68K_AM_NONE;
2535
230
  op1->reg = M68K_REG_SR;
2536
230
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
254
{
2540
254
  cs_m68k_op* op0;
2541
254
  cs_m68k_op* op1;
2542
254
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
254
  op0 = &ext->operands[0];
2545
254
  op1 = &ext->operands[1];
2546
2547
254
  op0->address_mode = M68K_AM_NONE;
2548
254
  op0->reg = M68K_REG_USP;
2549
2550
254
  op1->address_mode = M68K_AM_NONE;
2551
254
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
254
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
273
{
2556
273
  cs_m68k_op* op0;
2557
273
  cs_m68k_op* op1;
2558
273
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
273
  op0 = &ext->operands[0];
2561
273
  op1 = &ext->operands[1];
2562
2563
273
  op0->address_mode = M68K_AM_NONE;
2564
273
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
273
  op1->address_mode = M68K_AM_NONE;
2567
273
  op1->reg = M68K_REG_USP;
2568
273
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.01k
{
2572
3.01k
  uint32_t extension;
2573
3.01k
  m68k_reg reg;
2574
3.01k
  cs_m68k* ext;
2575
3.01k
  cs_m68k_op* op0;
2576
3.01k
  cs_m68k_op* op1;
2577
2578
2579
3.01k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
2.82k
  extension = read_imm_16(info);
2582
2.82k
  reg = M68K_REG_INVALID;
2583
2584
2.82k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
2.82k
  op0 = &ext->operands[0];
2587
2.82k
  op1 = &ext->operands[1];
2588
2589
2.82k
  switch (extension & 0xfff) {
2590
100
    case 0x000: reg = M68K_REG_SFC; break;
2591
99
    case 0x001: reg = M68K_REG_DFC; break;
2592
200
    case 0x800: reg = M68K_REG_USP; break;
2593
69
    case 0x801: reg = M68K_REG_VBR; break;
2594
90
    case 0x002: reg = M68K_REG_CACR; break;
2595
69
    case 0x802: reg = M68K_REG_CAAR; break;
2596
71
    case 0x803: reg = M68K_REG_MSP; break;
2597
287
    case 0x804: reg = M68K_REG_ISP; break;
2598
196
    case 0x003: reg = M68K_REG_TC; break;
2599
215
    case 0x004: reg = M68K_REG_ITT0; break;
2600
202
    case 0x005: reg = M68K_REG_ITT1; break;
2601
195
    case 0x006: reg = M68K_REG_DTT0; break;
2602
133
    case 0x007: reg = M68K_REG_DTT1; break;
2603
227
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
68
    case 0x806: reg = M68K_REG_URP; break;
2605
69
    case 0x807: reg = M68K_REG_SRP; break;
2606
2.82k
  }
2607
2608
2.82k
  if (BIT_0(info->ir)) {
2609
582
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
582
    op1->reg = reg;
2611
2.24k
  } else {
2612
2.24k
    op0->reg = reg;
2613
2.24k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.24k
  }
2615
2.82k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
522
{
2619
522
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
522
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
385
{
2624
385
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
385
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
627
{
2629
627
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
627
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
910
{
2634
910
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
910
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
798
{
2639
798
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
798
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
637
{
2644
637
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
637
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
255
{
2649
255
  build_movep_re(info, 2);
2650
255
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
82
{
2654
82
  build_movep_re(info, 4);
2655
82
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
811
{
2659
811
  build_movep_er(info, 2);
2660
811
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
444
{
2664
444
  build_movep_er(info, 4);
2665
444
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
170
{
2669
170
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
102
  build_moves(info, 1);
2671
102
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
931
{
2675
  //uint32_t extension;
2676
931
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
858
  build_moves(info, 2);
2678
858
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
413
{
2682
413
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
202
  build_moves(info, 4);
2684
202
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
5.87k
{
2688
5.87k
  cs_m68k_op* op0;
2689
5.87k
  cs_m68k_op* op1;
2690
2691
5.87k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
5.87k
  op0 = &ext->operands[0];
2694
5.87k
  op1 = &ext->operands[1];
2695
2696
5.87k
  op0->type = M68K_OP_IMM;
2697
5.87k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
5.87k
  op0->imm = (info->ir & 0xff);
2699
2700
5.87k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
5.87k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
5.87k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
226
{
2706
226
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
226
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
226
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
155
  build_move16(info, data, modes);
2712
155
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
465
{
2716
465
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
465
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
465
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
254
  build_move16(info, data, modes);
2722
254
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
173
{
2726
173
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
173
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
173
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
105
  build_move16(info, data, modes);
2732
105
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
427
{
2736
427
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
427
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
427
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
202
  build_move16(info, data, modes);
2742
202
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
274
{
2746
274
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
274
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
274
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
68
  build_move16(info, data, modes);
2752
68
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
811
{
2756
811
  build_er_1(info, M68K_INS_MULS, 2);
2757
811
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.16k
{
2761
1.16k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.16k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
952
{
2766
952
  uint32_t extension, insn_signed;
2767
952
  cs_m68k* ext;
2768
952
  cs_m68k_op* op0;
2769
952
  cs_m68k_op* op1;
2770
952
  uint32_t reg_0, reg_1;
2771
2772
952
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
758
  extension = read_imm_16(info);
2775
758
  insn_signed = 0;
2776
2777
758
  if (BIT_B((extension)))
2778
274
    insn_signed = 1;
2779
2780
758
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
758
  op0 = &ext->operands[0];
2783
758
  op1 = &ext->operands[1];
2784
2785
758
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
758
  reg_0 = extension & 7;
2788
758
  reg_1 = (extension >> 12) & 7;
2789
2790
758
  op1->address_mode = M68K_AM_NONE;
2791
758
  op1->type = M68K_OP_REG_PAIR;
2792
758
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
758
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
758
  if (!BIT_A(extension)) {
2796
501
    op1->type = M68K_OP_REG;
2797
501
    op1->reg = M68K_REG_D0 + reg_1;
2798
501
  }
2799
758
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
652
{
2803
652
  build_ea(info, M68K_INS_NBCD, 1);
2804
652
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
247
{
2808
247
  build_ea(info, M68K_INS_NEG, 1);
2809
247
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
403
{
2813
403
  build_ea(info, M68K_INS_NEG, 2);
2814
403
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
220
{
2818
220
  build_ea(info, M68K_INS_NEG, 4);
2819
220
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
691
{
2823
691
  build_ea(info, M68K_INS_NEGX, 1);
2824
691
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
227
{
2828
227
  build_ea(info, M68K_INS_NEGX, 2);
2829
227
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
463
{
2833
463
  build_ea(info, M68K_INS_NEGX, 4);
2834
463
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
387
{
2838
387
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
387
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
255
{
2843
255
  build_ea(info, M68K_INS_NOT, 1);
2844
255
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
285
{
2848
285
  build_ea(info, M68K_INS_NOT, 2);
2849
285
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
261
{
2853
261
  build_ea(info, M68K_INS_NOT, 4);
2854
261
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.24k
{
2858
1.24k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.24k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
580
{
2863
580
  build_er_1(info, M68K_INS_OR, 2);
2864
580
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
818
{
2868
818
  build_er_1(info, M68K_INS_OR, 4);
2869
818
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
654
{
2873
654
  build_re_1(info, M68K_INS_OR, 1);
2874
654
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
464
{
2878
464
  build_re_1(info, M68K_INS_OR, 2);
2879
464
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
815
{
2883
815
  build_re_1(info, M68K_INS_OR, 4);
2884
815
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
10.4k
{
2888
10.4k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
10.4k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.44k
{
2893
1.44k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.44k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
756
{
2898
756
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
756
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
202
{
2903
202
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
202
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
287
{
2908
287
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
287
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
675
{
2913
675
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
446
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
446
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
752
{
2919
752
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
520
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
520
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
249
{
2925
249
  build_ea(info, M68K_INS_PEA, 4);
2926
249
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
208
{
2930
208
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
208
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
221
{
2935
221
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
221
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
247
{
2940
247
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
247
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
204
{
2945
204
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
204
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
89
{
2950
89
  build_r(info, M68K_INS_ROR, 1);
2951
89
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
274
{
2955
274
  build_r(info, M68K_INS_ROR, 2);
2956
274
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
223
{
2960
223
  build_r(info, M68K_INS_ROR, 4);
2961
223
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
288
{
2965
288
  build_ea(info, M68K_INS_ROR, 2);
2966
288
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
203
{
2970
203
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
203
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
281
{
2975
281
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
281
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
282
{
2980
282
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
282
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
263
{
2985
263
  build_r(info, M68K_INS_ROL, 1);
2986
263
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
407
{
2990
407
  build_r(info, M68K_INS_ROL, 2);
2991
407
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
325
{
2995
325
  build_r(info, M68K_INS_ROL, 4);
2996
325
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
279
{
3000
279
  build_ea(info, M68K_INS_ROL, 2);
3001
279
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
426
{
3005
426
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
426
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
213
{
3010
213
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
213
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
220
{
3015
220
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
220
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
430
{
3020
430
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
430
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
261
{
3025
261
  build_r(info, M68K_INS_ROXR, 2);
3026
261
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
206
{
3030
206
  build_r(info, M68K_INS_ROXR, 4);
3031
206
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
500
{
3035
500
  build_ea(info, M68K_INS_ROXR, 2);
3036
500
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
116
{
3040
116
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
116
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
122
{
3045
122
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
122
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
79
{
3050
79
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
79
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
117
{
3055
117
  build_r(info, M68K_INS_ROXL, 1);
3056
117
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
271
{
3060
271
  build_r(info, M68K_INS_ROXL, 2);
3061
271
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
99
{
3065
99
  build_r(info, M68K_INS_ROXL, 4);
3066
99
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
207
{
3070
207
  build_ea(info, M68K_INS_ROXL, 2);
3071
207
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
577
{
3075
577
  set_insn_group(info, M68K_GRP_RET);
3076
577
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
377
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
377
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
82
{
3082
82
  set_insn_group(info, M68K_GRP_IRET);
3083
82
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
82
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
90
{
3088
90
  cs_m68k* ext;
3089
90
  cs_m68k_op* op;
3090
3091
90
  set_insn_group(info, M68K_GRP_RET);
3092
3093
90
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
66
{
3112
66
  set_insn_group(info, M68K_GRP_RET);
3113
66
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
66
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
314
{
3118
314
  set_insn_group(info, M68K_GRP_RET);
3119
314
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
314
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
380
{
3124
380
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
380
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
381
{
3129
381
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
381
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
860
{
3134
860
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
860
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
860
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
231
{
3140
231
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
231
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.70k
{
3145
1.70k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.70k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
956
{
3150
956
  build_er_1(info, M68K_INS_SUB, 2);
3151
956
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
1.71k
{
3155
1.71k
  build_er_1(info, M68K_INS_SUB, 4);
3156
1.71k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
375
{
3160
375
  build_re_1(info, M68K_INS_SUB, 1);
3161
375
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
398
{
3165
398
  build_re_1(info, M68K_INS_SUB, 2);
3166
398
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.80k
{
3170
1.80k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.80k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
845
{
3175
845
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
845
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.02k
{
3180
1.02k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.02k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
318
{
3185
318
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
318
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
256
{
3190
256
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
256
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
436
{
3195
436
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
436
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
753
{
3200
753
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
753
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.13k
{
3205
2.13k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.13k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
623
{
3210
623
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
623
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
467
{
3215
467
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
467
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
316
{
3220
316
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
316
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
224
{
3225
224
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
224
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
230
{
3230
230
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
230
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
470
{
3235
470
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
470
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
227
{
3240
227
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
227
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
211
{
3245
211
  build_d(info, M68K_INS_SWAP, 0);
3246
211
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
387
{
3250
387
  build_ea(info, M68K_INS_TAS, 1);
3251
387
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.66k
{
3255
1.66k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.66k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
558
{
3260
558
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
238
  build_trap(info, 0, 0);
3262
3263
238
  info->extension.op_count = 0;
3264
238
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
456
{
3268
456
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
237
  build_trap(info, 2, read_imm_16(info));
3270
237
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
416
{
3274
416
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
210
  build_trap(info, 4, read_imm_32(info));
3276
210
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
82
{
3280
82
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
82
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
340
{
3285
340
  build_ea(info, M68K_INS_TST, 1);
3286
340
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
461
{
3290
461
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
239
  build_ea(info, M68K_INS_TST, 1);
3292
239
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
515
{
3296
515
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
273
  build_ea(info, M68K_INS_TST, 1);
3298
273
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
161
{
3302
161
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
94
  build_ea(info, M68K_INS_TST, 1);
3304
94
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
394
{
3308
394
  build_ea(info, M68K_INS_TST, 2);
3309
394
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
742
{
3313
742
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
461
  build_ea(info, M68K_INS_TST, 2);
3315
461
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
397
{
3319
397
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
194
  build_ea(info, M68K_INS_TST, 2);
3321
194
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
223
{
3325
223
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
148
  build_ea(info, M68K_INS_TST, 2);
3327
148
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
516
{
3331
516
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
234
  build_ea(info, M68K_INS_TST, 2);
3333
234
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
265
{
3337
265
  build_ea(info, M68K_INS_TST, 4);
3338
265
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
439
{
3342
439
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
241
  build_ea(info, M68K_INS_TST, 4);
3344
241
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
412
{
3348
412
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
195
  build_ea(info, M68K_INS_TST, 4);
3350
195
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
273
{
3354
273
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
73
  build_ea(info, M68K_INS_TST, 4);
3356
73
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
167
{
3360
167
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
68
  build_ea(info, M68K_INS_TST, 4);
3362
68
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
98
{
3366
98
  cs_m68k_op* op;
3367
98
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
98
  op = &ext->operands[0];
3370
3371
98
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
98
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
98
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.50k
{
3377
1.50k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.01k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.01k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
935
{
3383
935
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
668
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
668
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
225k
{
3392
225k
  const unsigned int instruction = info->ir;
3393
225k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
225k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
224k
    (i->instruction == d68000_invalid) ) {
3397
821
    d68000_invalid(info);
3398
821
    return 0;
3399
821
  }
3400
3401
224k
  return 1;
3402
225k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
289k
{
3406
289k
  uint8_t i;
3407
3408
437k
  for (i = 0; i < count; ++i) {
3409
153k
    if (regs[i] == (uint16_t)reg)
3410
5.35k
      return 1;
3411
153k
  }
3412
3413
284k
  return 0;
3414
289k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
307k
{
3418
307k
  if (reg == M68K_REG_INVALID)
3419
17.5k
    return;
3420
3421
289k
  if (write)
3422
169k
  {
3423
169k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.41k
      return;
3425
3426
166k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
166k
    info->regs_write_count++;
3428
166k
  }
3429
119k
  else
3430
119k
  {
3431
119k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
1.93k
      return;
3433
3434
118k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
118k
    info->regs_read_count++;
3436
118k
  }
3437
289k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
94.0k
{
3441
94.0k
  switch (op->address_mode) {
3442
1.14k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.14k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.14k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.14k
      break;
3446
3447
14.4k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
42.3k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
42.3k
      add_reg_to_rw_list(info, op->reg, 1);
3450
42.3k
      break;
3451
3452
19.3k
    case M68K_AM_REGI_ADDR:
3453
30.6k
    case M68K_AM_REGI_ADDR_DISP:
3454
30.6k
      add_reg_to_rw_list(info, op->reg, 0);
3455
30.6k
      break;
3456
3457
6.18k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
9.31k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
10.9k
    case M68K_AM_MEMI_POST_INDEX:
3460
13.2k
    case M68K_AM_MEMI_PRE_INDEX:
3461
14.3k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
14.7k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
15.0k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
15.1k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
15.1k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
15.1k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
15.1k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
4.75k
    default:
3471
4.75k
      break;
3472
94.0k
  }
3473
94.0k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
15.3k
{
3477
15.3k
  int i;
3478
3479
138k
  for (i = 0; i < 8; ++i) {
3480
122k
    if (bits & (1 << i)) {
3481
29.8k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
29.8k
    }
3483
122k
  }
3484
15.3k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.11k
{
3488
5.11k
  uint32_t bits = op->register_bits;
3489
5.11k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.11k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.11k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.11k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
373k
{
3496
373k
  switch ((int)op->type) {
3497
166k
    case M68K_OP_REG:
3498
166k
      add_reg_to_rw_list(info, op->reg, write);
3499
166k
      break;
3500
3501
94.0k
    case M68K_OP_MEM:
3502
94.0k
      update_am_reg_list(info, op, write);
3503
94.0k
      break;
3504
3505
5.11k
    case M68K_OP_REG_BITS:
3506
5.11k
      update_reg_list_regbits(info, op, write);
3507
5.11k
      break;
3508
3509
3.20k
    case M68K_OP_REG_PAIR:
3510
3.20k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.20k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.20k
      break;
3513
373k
  }
3514
373k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
223k
{
3518
223k
  int i;
3519
3520
223k
  if (!info->extension.op_count)
3521
1.90k
    return;
3522
3523
221k
  if (info->extension.op_count == 1) {
3524
73.0k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
148k
  } else {
3526
    // first operand is always read
3527
148k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
300k
    for (i = 1; i < info->extension.op_count; ++i)
3531
152k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
148k
  }
3533
221k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
224k
{
3537
224k
  info->inst = inst;
3538
224k
  info->pc = pc;
3539
224k
  info->ir = 0;
3540
224k
  info->type = cpu_type;
3541
224k
  info->address_mask = 0xffffffff;
3542
3543
224k
  switch(info->type) {
3544
77.7k
    case M68K_CPU_TYPE_68000:
3545
77.7k
      info->type = TYPE_68000;
3546
77.7k
      info->address_mask = 0x00ffffff;
3547
77.7k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
146k
    case M68K_CPU_TYPE_68040:
3565
146k
      info->type = TYPE_68040;
3566
146k
      info->address_mask = 0xffffffff;
3567
146k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
224k
  }
3572
224k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
224k
{
3581
224k
  MCInst *inst = info->inst;
3582
224k
  cs_m68k* ext = &info->extension;
3583
224k
  int i;
3584
224k
  unsigned int size;
3585
3586
224k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
224k
  memset(ext, 0, sizeof(cs_m68k));
3589
224k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.12M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
896k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
224k
  info->ir = peek_imm_16(info);
3595
224k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
223k
    info->ir = read_imm_16(info);
3597
223k
    g_instruction_table[info->ir].instruction(info);
3598
223k
  }
3599
3600
224k
  size = info->pc - (unsigned int)pc;
3601
224k
  info->pc = (unsigned int)pc;
3602
3603
224k
  return size;
3604
224k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
224k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
224k
  int s;
3612
224k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
224k
  cs_struct* handle = instr->csh;
3614
224k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
224k
  if (code_len < 2) {
3619
820
    *size = 0;
3620
820
    return false;
3621
820
  }
3622
3623
224k
  if (instr->flat_insn->detail) {
3624
224k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
224k
  }
3626
3627
224k
  info->groups_count = 0;
3628
224k
  info->regs_read_count = 0;
3629
224k
  info->regs_write_count = 0;
3630
224k
  info->code = code;
3631
224k
  info->code_len = code_len;
3632
224k
  info->baseAddress = address;
3633
3634
224k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
224k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
224k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
224k
  if (handle->mode & CS_MODE_M68K_040)
3641
146k
    cpu_type = M68K_CPU_TYPE_68040;
3642
224k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
224k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
224k
  s = m68k_disassemble(info, address);
3647
3648
224k
  if (s == 0) {
3649
667
    *size = 2;
3650
667
    return false;
3651
667
  }
3652
3653
223k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
223k
  if (s > (int)code_len)
3662
1.11k
    *size = (uint16_t)code_len;
3663
222k
  else
3664
222k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
224k
}
3668