Coverage Report

Created: 2025-11-09 07:00

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
39.1k
{
38
39.1k
  SStream ss;
39
39.1k
  char *p, *p2, tmp[8];
40
39.1k
  unsigned int unit = 0;
41
39.1k
  int i;
42
39.1k
  cs_tms320c64x *tms320c64x;
43
44
39.1k
  if (mci->csh->detail) {
45
39.1k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
39.1k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
39.1k
      switch(insn->detail->groups[i]) {
49
10.1k
        case TMS320C64X_GRP_FUNIT_D:
50
10.1k
          unit = TMS320C64X_FUNIT_D;
51
10.1k
          break;
52
9.74k
        case TMS320C64X_GRP_FUNIT_L:
53
9.74k
          unit = TMS320C64X_FUNIT_L;
54
9.74k
          break;
55
2.35k
        case TMS320C64X_GRP_FUNIT_M:
56
2.35k
          unit = TMS320C64X_FUNIT_M;
57
2.35k
          break;
58
15.8k
        case TMS320C64X_GRP_FUNIT_S:
59
15.8k
          unit = TMS320C64X_FUNIT_S;
60
15.8k
          break;
61
1.10k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.10k
          unit = TMS320C64X_FUNIT_NO;
63
1.10k
          break;
64
39.1k
      }
65
39.1k
      if (unit != 0)
66
39.1k
        break;
67
39.1k
    }
68
39.1k
    tms320c64x->funit.unit = unit;
69
70
39.1k
    SStream_Init(&ss);
71
39.1k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
26.2k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
39.1k
    p = strchr(insn_asm, '\t');
75
39.1k
    if (p != NULL)
76
38.5k
      *p++ = '\0';
77
78
39.1k
    SStream_concat0(&ss, insn_asm);
79
39.1k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
28.2k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
21.6k
        p2--;
82
6.68k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
6.68k
      if (*p2 == 'a')
87
4.21k
        strcpy(tmp, "1T");
88
2.47k
      else
89
2.47k
        strcpy(tmp, "2T");
90
32.4k
    } else {
91
32.4k
      tmp[0] = '\0';
92
32.4k
    }
93
39.1k
    switch(tms320c64x->funit.unit) {
94
10.1k
      case TMS320C64X_FUNIT_D:
95
10.1k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.1k
        break;
97
9.74k
      case TMS320C64X_FUNIT_L:
98
9.74k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
9.74k
        break;
100
2.35k
      case TMS320C64X_FUNIT_M:
101
2.35k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.35k
        break;
103
15.8k
      case TMS320C64X_FUNIT_S:
104
15.8k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
15.8k
        break;
106
39.1k
    }
107
39.1k
    if (tms320c64x->funit.crosspath > 0)
108
11.0k
      SStream_concat0(&ss, "X");
109
110
39.1k
    if (p != NULL)
111
38.5k
      SStream_concat(&ss, "\t%s", p);
112
113
39.1k
    if (tms320c64x->parallel != 0)
114
18.9k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
39.1k
    strcpy(insn_asm, ss.buffer);
118
39.1k
  }
119
39.1k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
70.4k
{
129
70.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
70.4k
  unsigned reg;
131
132
70.4k
  if (MCOperand_isReg(Op)) {
133
49.0k
    reg = MCOperand_getReg(Op);
134
49.0k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.18k
      switch(reg) {
136
92
        case TMS320C64X_REG_EFR:
137
92
          SStream_concat0(O, "EFR");
138
92
          break;
139
517
        case TMS320C64X_REG_IFR:
140
517
          SStream_concat0(O, "IFR");
141
517
          break;
142
571
        default:
143
571
          SStream_concat0(O, getRegisterName(reg));
144
571
          break;
145
1.18k
      }
146
47.8k
    } else {
147
47.8k
      SStream_concat0(O, getRegisterName(reg));
148
47.8k
    }
149
150
49.0k
    if (MI->csh->detail) {
151
49.0k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
49.0k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
49.0k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
49.0k
    }
155
49.0k
  } else if (MCOperand_isImm(Op)) {
156
21.4k
    int64_t Imm = MCOperand_getImm(Op);
157
158
21.4k
    if (Imm >= 0) {
159
17.1k
      if (Imm > HEX_THRESHOLD)
160
10.5k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
6.67k
      else
162
6.67k
        SStream_concat(O, "%"PRIu64, Imm);
163
17.1k
    } else {
164
4.21k
      if (Imm < -HEX_THRESHOLD)
165
3.64k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
577
      else
167
577
        SStream_concat(O, "-%"PRIu64, -Imm);
168
4.21k
    }
169
170
21.4k
    if (MI->csh->detail) {
171
21.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
21.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
21.4k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
21.4k
    }
175
21.4k
  }
176
70.4k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.21k
{
180
4.21k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.21k
  int64_t Val = MCOperand_getImm(Op);
182
4.21k
  unsigned scaled, base, offset, mode, unit;
183
4.21k
  cs_tms320c64x *tms320c64x;
184
4.21k
  char st, nd;
185
186
4.21k
  scaled = (Val >> 19) & 1;
187
4.21k
  base = (Val >> 12) & 0x7f;
188
4.21k
  offset = (Val >> 5) & 0x7f;
189
4.21k
  mode = (Val >> 1) & 0xf;
190
4.21k
  unit = Val & 1;
191
192
4.21k
  if (scaled) {
193
3.55k
    st = '[';
194
3.55k
    nd = ']';
195
3.55k
  } else {
196
659
    st = '(';
197
659
    nd = ')';
198
659
  }
199
200
4.21k
  switch(mode) {
201
404
    case 0:
202
404
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
404
      break;
204
280
    case 1:
205
280
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
280
      break;
207
206
    case 4:
208
206
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
206
      break;
210
414
    case 5:
211
414
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
414
      break;
213
226
    case 8:
214
226
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
226
      break;
216
593
    case 9:
217
593
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
593
      break;
219
510
    case 10:
220
510
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
510
      break;
222
300
    case 11:
223
300
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
300
      break;
225
235
    case 12:
226
235
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
235
      break;
228
201
    case 13:
229
201
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
201
      break;
231
439
    case 14:
232
439
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
439
      break;
234
403
    case 15:
235
403
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
403
      break;
237
4.21k
  }
238
239
4.21k
  if (MI->csh->detail) {
240
4.21k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.21k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.21k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.21k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.21k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.21k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.21k
    switch(mode) {
248
404
      case 0:
249
404
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
404
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
404
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
404
        break;
253
280
      case 1:
254
280
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
280
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
280
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
280
        break;
258
206
      case 4:
259
206
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
206
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
206
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
206
        break;
263
414
      case 5:
264
414
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
414
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
414
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
414
        break;
268
226
      case 8:
269
226
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
226
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
226
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
226
        break;
273
593
      case 9:
274
593
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
593
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
593
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
593
        break;
278
510
      case 10:
279
510
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
510
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
510
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
510
        break;
283
300
      case 11:
284
300
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
300
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
300
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
300
        break;
288
235
      case 12:
289
235
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
235
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
235
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
235
        break;
293
201
      case 13:
294
201
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
201
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
201
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
201
        break;
298
439
      case 14:
299
439
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
439
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
439
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
439
        break;
303
403
      case 15:
304
403
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
403
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
403
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
403
        break;
308
4.21k
    }
309
4.21k
    tms320c64x->op_count++;
310
4.21k
  }
311
4.21k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
2.47k
{
315
2.47k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
2.47k
  int64_t Val = MCOperand_getImm(Op);
317
2.47k
  uint16_t offset;
318
2.47k
  unsigned basereg;
319
2.47k
  cs_tms320c64x *tms320c64x;
320
321
2.47k
  basereg = Val & 0x7f;
322
2.47k
  offset = (Val >> 7) & 0x7fff;
323
2.47k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
2.47k
  if (MI->csh->detail) {
326
2.47k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
2.47k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
2.47k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
2.47k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
2.47k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
2.47k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
2.47k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
2.47k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
2.47k
    tms320c64x->op_count++;
336
2.47k
  }
337
2.47k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
13.3k
{
341
13.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
13.3k
  unsigned reg = MCOperand_getReg(Op);
343
13.3k
  cs_tms320c64x *tms320c64x;
344
345
13.3k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
13.3k
  if (MI->csh->detail) {
348
13.3k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
13.3k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
13.3k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
13.3k
    tms320c64x->op_count++;
353
13.3k
  }
354
13.3k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
39.1k
{
358
39.1k
  unsigned opcode = MCInst_getOpcode(MI);
359
39.1k
  MCOperand *op;
360
361
39.1k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
303
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
562
    case TMS320C64x_ADD_l1_irr:
366
908
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.24k
    case TMS320C64x_ADD_s1_irr:
369
1.24k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.24k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.24k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.24k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.24k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
269
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
269
        op = MCInst_getOperand(MI, 2);
377
269
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
269
        SStream_concat0(O, "SUB\t");
380
269
        printOperand(MI, 1, O);
381
269
        SStream_concat0(O, ", ");
382
269
        printOperand(MI, 2, O);
383
269
        SStream_concat0(O, ", ");
384
269
        printOperand(MI, 0, O);
385
386
269
        return true;
387
269
      }
388
979
      break;
389
39.1k
  }
390
38.9k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
330
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
531
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
764
    case TMS320C64x_ADD_l1_irr:
397
963
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.21k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.53k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.62k
    case TMS320C64x_OR_s1_irr:
404
1.62k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.62k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.62k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.62k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.62k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
105
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
105
        MI->size--;
412
413
105
        SStream_concat0(O, "MV\t");
414
105
        printOperand(MI, 1, O);
415
105
        SStream_concat0(O, ", ");
416
105
        printOperand(MI, 0, O);
417
418
105
        return true;
419
105
      }
420
1.51k
      break;
421
38.9k
  }
422
38.7k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
215
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
288
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
556
    case TMS320C64x_XOR_s1_irr:
429
556
      if ((MCInst_getNumOperands(MI) == 3) &&
430
556
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
556
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
556
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
556
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
91
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
91
        MI->size--;
437
438
91
        SStream_concat0(O, "NOT\t");
439
91
        printOperand(MI, 1, O);
440
91
        SStream_concat0(O, ", ");
441
91
        printOperand(MI, 0, O);
442
443
91
        return true;
444
91
      }
445
465
      break;
446
38.7k
  }
447
38.7k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.26k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
3.31k
    case TMS320C64x_MVK_l2_ir:
452
3.31k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
3.31k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
3.31k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
3.31k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
798
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
798
        MI->size--;
459
460
798
        SStream_concat0(O, "ZERO\t");
461
798
        printOperand(MI, 0, O);
462
463
798
        return true;
464
798
      }
465
2.51k
      break;
466
38.7k
  }
467
37.9k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
303
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
522
    case TMS320C64x_SUB_s1_rrr:
472
522
      if ((MCInst_getNumOperands(MI) == 3) &&
473
522
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
522
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
522
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
522
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
124
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
124
        MI->size -= 2;
480
481
124
        SStream_concat0(O, "ZERO\t");
482
124
        printOperand(MI, 0, O);
483
484
124
        return true;
485
124
      }
486
398
      break;
487
37.9k
  }
488
37.7k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
214
    case TMS320C64x_SUB_l1_irr:
491
484
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
575
    case TMS320C64x_SUB_s1_irr:
494
575
      if ((MCInst_getNumOperands(MI) == 3) &&
495
575
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
575
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
575
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
575
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
241
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
241
        MI->size--;
502
503
241
        SStream_concat0(O, "NEG\t");
504
241
        printOperand(MI, 1, O);
505
241
        SStream_concat0(O, ", ");
506
241
        printOperand(MI, 0, O);
507
508
241
        return true;
509
241
      }
510
334
      break;
511
37.7k
  }
512
37.5k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
198
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
368
    case TMS320C64x_PACKLH2_s1_rrr:
517
368
      if ((MCInst_getNumOperands(MI) == 3) &&
518
368
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
368
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
368
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
368
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
84
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
84
        MI->size--;
525
526
84
        SStream_concat0(O, "SWAP2\t");
527
84
        printOperand(MI, 1, O);
528
84
        SStream_concat0(O, ", ");
529
84
        printOperand(MI, 0, O);
530
531
84
        return true;
532
84
      }
533
284
      break;
534
37.5k
  }
535
37.4k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.10k
    case TMS320C64x_NOP_n:
539
1.10k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.10k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.10k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
300
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
300
        MI->size--;
545
546
300
        SStream_concat0(O, "IDLE");
547
548
300
        return true;
549
300
      }
550
803
      if ((MCInst_getNumOperands(MI) == 1) &&
551
803
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
803
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
332
        MI->size--;
555
556
332
        SStream_concat0(O, "NOP");
557
558
332
        return true;
559
332
      }
560
471
      break;
561
37.4k
  }
562
563
36.8k
  return false;
564
37.4k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
39.1k
{
568
39.1k
  if (!printAliasInstruction(MI, O, Info))
569
36.8k
    printInstruction(MI, O, Info);
570
39.1k
}
571
572
#endif