Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA ---------------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
23
#include <capstone/platform.h>
24
#include <stdio.h>
25
#include <stdlib.h>
26
#include <string.h>
27
#include <stdlib.h>
28
#include <capstone/platform.h>
29
30
#include <capstone/platform.h>
31
32
#include "../../LEB128.h"
33
#include "../../MCDisassembler.h"
34
#include "../../MCFixedLenDisassembler.h"
35
#include "../../MCInst.h"
36
#include "../../MCInstrDesc.h"
37
#include "../../MCRegisterInfo.h"
38
#include "../../MathExtras.h"
39
#include "../../cs_priv.h"
40
#include "../../utils.h"
41
#include "ARMAddressingModes.h"
42
#include "ARMBaseInfo.h"
43
#include "ARMDisassemblerExtension.h"
44
45
#include "ARMLinkage.h"
46
#include "ARMMapping.h"
47
48
#define GET_INSTRINFO_MC_DESC
49
#include "ARMGenInstrInfo.inc"
50
51
13.5k
#define CONCAT(a, b) CONCAT_(a, b)
52
13.5k
#define CONCAT_(a, b) a##_##b
53
54
// end anonymous namespace
55
56
// Forward declare these because the autogenerated code will reference them.
57
// Definitions are further down.
58
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
59
             uint64_t Address,
60
             const void *Decoder);
61
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
62
                 uint64_t Address,
63
                 const void *Decoder);
64
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
65
                 uint64_t Address,
66
                 const void *Decoder);
67
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
68
            uint64_t Address,
69
            const void *Decoder);
70
static DecodeStatus
71
DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst, unsigned RegNo,
72
          uint64_t Address, const void *Decoder);
73
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
74
                 uint64_t Address,
75
                 const void *Decoder);
76
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
77
                 uint64_t Address,
78
                 const void *Decoder);
79
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
80
               uint64_t Address,
81
               const void *Decoder);
82
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
83
             uint64_t Address,
84
             const void *Decoder);
85
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
86
                 unsigned RegNo,
87
                 uint64_t Address,
88
                 const void *Decoder);
89
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
90
              uint64_t Address,
91
              const void *Decoder);
92
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
93
               uint64_t Address,
94
               const void *Decoder);
95
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
96
              uint64_t Address,
97
              const void *Decoder);
98
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
99
                 uint64_t Address,
100
                 const void *Decoder);
101
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
102
               uint64_t Address,
103
               const void *Decoder);
104
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
105
               uint64_t Address,
106
               const void *Decoder);
107
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
108
             uint64_t Address,
109
             const void *Decoder);
110
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
111
             uint64_t Address,
112
             const void *Decoder);
113
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
114
             uint64_t Address,
115
             const void *Decoder);
116
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
117
               uint64_t Address,
118
               const void *Decoder);
119
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
120
               uint64_t Address,
121
               const void *Decoder);
122
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
123
            uint64_t Address,
124
            const void *Decoder);
125
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
126
             uint64_t Address,
127
             const void *Decoder);
128
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
129
              uint64_t Address,
130
              const void *Decoder);
131
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
132
               uint64_t Address,
133
               const void *Decoder);
134
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
135
                 uint64_t Address,
136
                 const void *Decoder);
137
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
138
               uint64_t Address,
139
               const void *Decoder);
140
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
141
               uint64_t Address,
142
               const void *Decoder);
143
144
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
145
             uint64_t Address,
146
             const void *Decoder);
147
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
148
               uint64_t Address, const void *Decoder);
149
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
150
           uint64_t Address, const void *Decoder);
151
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
152
              uint64_t Address,
153
              const void *Decoder);
154
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
155
              uint64_t Address,
156
              const void *Decoder);
157
158
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
159
                uint64_t Address,
160
                const void *Decoder);
161
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
162
              uint64_t Address,
163
              const void *Decoder);
164
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
165
              uint64_t Address,
166
              const void *Decoder);
167
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
168
            uint64_t Address,
169
            const void *Decoder);
170
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
171
                 uint64_t Address,
172
                 const void *Decoder);
173
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
174
           uint64_t Address, const void *Decoder);
175
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
176
            uint64_t Address,
177
            const void *Decoder);
178
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
179
            uint64_t Address,
180
            const void *Decoder);
181
182
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
183
                unsigned Insn,
184
                uint64_t Adddress,
185
                const void *Decoder);
186
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
187
               uint64_t Address,
188
               const void *Decoder);
189
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
190
                uint64_t Address,
191
                const void *Decoder);
192
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
193
            uint64_t Address,
194
            const void *Decoder);
195
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
196
            uint64_t Address,
197
            const void *Decoder);
198
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
199
           uint64_t Address, const void *Decoder);
200
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
201
           uint64_t Address, const void *Decoder);
202
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
203
              uint64_t Address,
204
              const void *Decoder);
205
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
206
             uint64_t Address,
207
             const void *Decoder);
208
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
209
             uint64_t Address,
210
             const void *Decoder);
211
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
212
                 uint64_t Address,
213
                 const void *Decoder);
214
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
215
             uint64_t Address,
216
             const void *Decoder);
217
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
218
                 uint64_t Address,
219
                 const void *Decoder);
220
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
221
             uint64_t Address,
222
             const void *Decoder);
223
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
224
           uint64_t Address, const void *Decoder);
225
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
226
                 uint64_t Address,
227
                 const void *Decoder);
228
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
229
             uint64_t Address,
230
             const void *Decoder);
231
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
232
              uint64_t Address,
233
              const void *Decoder);
234
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
235
              uint64_t Address,
236
              const void *Decoder);
237
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
238
              uint64_t Address,
239
              const void *Decoder);
240
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
241
              uint64_t Address,
242
              const void *Decoder);
243
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
244
           uint64_t Address, const void *Decoder);
245
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
246
           uint64_t Address, const void *Decoder);
247
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
248
               uint64_t Address,
249
               const void *Decoder);
250
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
251
               uint64_t Address,
252
               const void *Decoder);
253
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
254
               uint64_t Address,
255
               const void *Decoder);
256
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
257
               uint64_t Address,
258
               const void *Decoder);
259
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Val,
260
            uint64_t Address,
261
            const void *Decoder);
262
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Val,
263
                 uint64_t Address,
264
                 const void *Decoder);
265
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
266
               uint64_t Address,
267
               const void *Decoder);
268
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
269
               uint64_t Address,
270
               const void *Decoder);
271
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
272
           uint64_t Address, const void *Decoder);
273
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
274
            uint64_t Address,
275
            const void *Decoder);
276
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
277
            uint64_t Address,
278
            const void *Decoder);
279
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
280
            uint64_t Address,
281
            const void *Decoder);
282
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
283
           uint64_t Address, const void *Decoder);
284
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
285
             uint64_t Address, const void *Decoder);
286
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
287
          uint64_t Address, const void *Decoder);
288
#define DECLARE_DecodeMveAddrModeQ(shift) \
289
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
290
    MCInst * Inst, unsigned Insn, uint64_t Address, \
291
    const void *Decoder);
292
DECLARE_DecodeMveAddrModeQ(2);
293
DECLARE_DecodeMveAddrModeQ(3);
294
295
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
296
              uint64_t Address, const void *Decoder);
297
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
298
             uint64_t Address,
299
             const void *Decoder);
300
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
301
            uint64_t Address,
302
            const void *Decoder);
303
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn, uint64_t Address,
304
          const void *Decoder);
305
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
306
            uint64_t Address, const void *Decoder);
307
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
308
          uint64_t Address, const void *Decoder);
309
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
310
           uint64_t Address, const void *Decoder);
311
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
312
            uint64_t Address, const void *Decoder);
313
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
314
            uint64_t Address, const void *Decoder);
315
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
316
            uint64_t Address, const void *Decoder);
317
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
318
            uint64_t Address, const void *Decoder);
319
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
320
         const void *Decoder);
321
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
322
         const void *Decoder);
323
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
324
         const void *Decoder);
325
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
326
         const void *Decoder);
327
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
328
         const void *Decoder);
329
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
330
         const void *Decoder);
331
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
332
         const void *Decoder);
333
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
334
         const void *Decoder);
335
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
336
          const void *Decoder);
337
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
338
          const void *Decoder);
339
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
340
             const void *Decoder);
341
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
342
        const void *Decoder);
343
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
344
        const void *Decoder);
345
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Insn,
346
           uint64_t Address, const void *Decoder);
347
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
348
                   unsigned Val,
349
                   uint64_t Address,
350
                   const void *Decoder);
351
352
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
353
               uint64_t Address,
354
               const void *Decoder);
355
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
356
           uint64_t Address, const void *Decoder);
357
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
358
              uint64_t Address, const void *Decoder);
359
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
360
              uint64_t Address,
361
              const void *Decoder);
362
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
363
            uint64_t Address,
364
            const void *Decoder);
365
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
366
            uint64_t Address,
367
            const void *Decoder);
368
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
369
            uint64_t Address,
370
            const void *Decoder);
371
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
372
            uint64_t Address,
373
            const void *Decoder);
374
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
375
            uint64_t Address,
376
            const void *Decoder);
377
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
378
              uint64_t Address, const void *Decoder);
379
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
380
             uint64_t Address, const void *Decoder);
381
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
382
              uint64_t Address, const void *Decoder);
383
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
384
          const void *Decoder);
385
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
386
              uint64_t Address, const void *Decoder);
387
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
388
           const void *Decoder);
389
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
390
           const void *Decoder);
391
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
392
             uint64_t Address,
393
             const void *Decoder);
394
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
395
             uint64_t Address,
396
             const void *Decoder);
397
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
398
            uint64_t Address,
399
            const void *Decoder);
400
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
401
         const void *Decoder);
402
#define DECLARE_DecodeT2Imm7(shift) \
403
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
404
              unsigned Val, \
405
              uint64_t Address, \
406
              const void *Decoder);
407
DECLARE_DecodeT2Imm7(0);
408
DECLARE_DecodeT2Imm7(1);
409
DECLARE_DecodeT2Imm7(2);
410
411
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
412
           uint64_t Address, const void *Decoder);
413
#define DECLARE_DecodeTAddrModeImm7(shift) \
414
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
415
    MCInst * Inst, unsigned Val, uint64_t Address, \
416
    const void *Decoder);
417
DECLARE_DecodeTAddrModeImm7(0);
418
DECLARE_DecodeTAddrModeImm7(1);
419
420
#define DECLARE_DecodeT2AddrModeImm7(shift, WriteBack) \
421
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
422
           CONCAT(shift, WriteBack))( \
423
    MCInst * Inst, unsigned Val, uint64_t Address, \
424
    const void *Decoder);
425
DECLARE_DecodeT2AddrModeImm7(0, 0);
426
DECLARE_DecodeT2AddrModeImm7(1, 0);
427
DECLARE_DecodeT2AddrModeImm7(2, 0);
428
DECLARE_DecodeT2AddrModeImm7(0, 1);
429
DECLARE_DecodeT2AddrModeImm7(1, 1);
430
DECLARE_DecodeT2AddrModeImm7(2, 1);
431
432
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
433
          uint64_t Address, const void *Decoder);
434
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
435
          uint64_t Address, const void *Decoder);
436
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
437
           uint64_t Address, const void *Decoder);
438
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
439
            uint64_t Address,
440
            const void *Decoder);
441
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
442
           uint64_t Address, const void *Decoder);
443
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
444
            uint64_t Address,
445
            const void *Decoder);
446
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
447
             uint64_t Address,
448
             const void *Decoder);
449
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
450
                 uint64_t Address,
451
                 const void *Decoder);
452
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
453
          const void *Decoder);
454
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
455
            uint64_t Address,
456
            const void *Decoder);
457
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
458
                 uint64_t Address,
459
                 const void *Decoder);
460
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val, uint64_t Address,
461
           const void *Decoder);
462
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
463
                 uint64_t Address,
464
                 const void *Decoder);
465
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
466
                 uint64_t Address,
467
                 const void *Decoder);
468
static DecodeStatus DecodeT2Adr(MCInst *Inst, unsigned Val, uint64_t Address,
469
        const void *Decoder);
470
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
471
            uint64_t Address, const void *Decoder);
472
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, unsigned Val,
473
                uint64_t Address,
474
                const void *Decoder);
475
476
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
477
            const void *Decoder);
478
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
479
              uint64_t Address,
480
              const void *Decoder);
481
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
482
           uint64_t Address, const void *Decoder);
483
484
#define DECLARE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
485
  static DecodeStatus CONCAT( \
486
    DecodeBFLabelOperand, \
487
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
488
    MCInst * Inst, unsigned val, uint64_t Address, \
489
    const void *Decoder);
490
DECLARE_DecodeBFLabelOperand(false, false, false, 4);
491
DECLARE_DecodeBFLabelOperand(true, false, true, 18);
492
DECLARE_DecodeBFLabelOperand(true, false, true, 12);
493
DECLARE_DecodeBFLabelOperand(true, false, true, 16);
494
DECLARE_DecodeBFLabelOperand(false, true, true, 11);
495
DECLARE_DecodeBFLabelOperand(false, false, true, 11);
496
497
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned val,
498
                 uint64_t Address,
499
                 const void *Decoder);
500
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
501
            uint64_t Address,
502
            const void *Decoder);
503
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
504
         const void *Decoder);
505
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
506
             uint64_t Address,
507
             const void *Decoder);
508
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
509
          const void *Decoder);
510
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
511
           uint64_t Address, const void *Decoder);
512
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned Val,
513
          uint64_t Address, const void *Decoder);
514
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
515
                  unsigned Val,
516
                  uint64_t Address,
517
                  const void *Decoder);
518
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
519
                  unsigned Val,
520
                  uint64_t Address,
521
                  const void *Decoder);
522
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
523
                  unsigned Val,
524
                  uint64_t Address,
525
                  const void *Decoder);
526
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
527
                   unsigned Val,
528
                   uint64_t Address,
529
                   const void *Decoder);
530
#define DECLARE_DecodeVSTRVLDR_SYSREG(Writeback) \
531
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
532
    MCInst * Inst, unsigned Insn, uint64_t Address, \
533
    const void *Decoder);
534
DECLARE_DecodeVSTRVLDR_SYSREG(false);
535
DECLARE_DecodeVSTRVLDR_SYSREG(true);
536
537
#define DECLARE_DecodeMVE_MEM_1_pre(shift) \
538
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
539
    MCInst * Inst, unsigned Val, uint64_t Address, \
540
    const void *Decoder);
541
DECLARE_DecodeMVE_MEM_1_pre(0);
542
DECLARE_DecodeMVE_MEM_1_pre(1);
543
544
#define DECLARE_DecodeMVE_MEM_2_pre(shift) \
545
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
546
    MCInst * Inst, unsigned Val, uint64_t Address, \
547
    const void *Decoder);
548
DECLARE_DecodeMVE_MEM_2_pre(0);
549
DECLARE_DecodeMVE_MEM_2_pre(1);
550
DECLARE_DecodeMVE_MEM_2_pre(2);
551
552
#define DECLARE_DecodeMVE_MEM_3_pre(shift) \
553
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
554
    MCInst * Inst, unsigned Val, uint64_t Address, \
555
    const void *Decoder);
556
DECLARE_DecodeMVE_MEM_3_pre(2);
557
DECLARE_DecodeMVE_MEM_3_pre(3);
558
559
#define DECLARE_DecodePowerTwoOperand(MinLog, MaxLog) \
560
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
561
           CONCAT(MinLog, MaxLog))( \
562
    MCInst * Inst, unsigned Val, uint64_t Address, \
563
    const void *Decoder);
564
DECLARE_DecodePowerTwoOperand(0, 3);
565
566
#define DECLARE_DecodeMVEPairVectorIndexOperand(start) \
567
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
568
    MCInst * Inst, unsigned Val, uint64_t Address, \
569
    const void *Decoder);
570
DECLARE_DecodeMVEPairVectorIndexOperand(2);
571
DECLARE_DecodeMVEPairVectorIndexOperand(0);
572
573
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
574
           uint64_t Address, const void *Decoder);
575
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
576
           uint64_t Address, const void *Decoder);
577
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
578
              uint64_t Address, const void *Decoder);
579
typedef DecodeStatus OperandDecoder(MCInst *Inst, unsigned Val,
580
            uint64_t Address, const void *Decoder);
581
#define DECLARE_DecodeMVEVCMP(scalar, predicate_decoder) \
582
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
583
           CONCAT(scalar, predicate_decoder))( \
584
    MCInst * Inst, unsigned Insn, uint64_t Address, \
585
    const void *Decoder);
586
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
587
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
588
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
589
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
590
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
591
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
592
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
593
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
594
595
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
596
          const void *Decoder);
597
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
598
           uint64_t Address, const void *Decoder);
599
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
600
              uint64_t Address,
601
              const void *Decoder);
602
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
603
          uint64_t Address, const void *Decoder);
604
605
#include "ARMGenDisassemblerTables.inc"
606
607
// Post-decoding checks
608
609
static DecodeStatus checkDecodedInstruction(MCInst *MI, uint32_t Insn,
610
              DecodeStatus Result)
611
202k
{
612
202k
  switch (MCInst_getOpcode(MI)) {
613
92
  case ARM_HVC: {
614
    // HVC is undefined if condition = 0xf otherwise upredictable
615
    // if condition != 0xe
616
92
    uint32_t Cond = (Insn >> 28) & 0xF;
617
92
    if (Cond == 0xF)
618
1
      return MCDisassembler_Fail;
619
91
    if (Cond != 0xE)
620
48
      return MCDisassembler_SoftFail;
621
43
    return Result;
622
91
  }
623
939
  case ARM_t2ADDri:
624
1.71k
  case ARM_t2ADDri12:
625
2.47k
  case ARM_t2ADDrr:
626
2.93k
  case ARM_t2ADDrs:
627
3.30k
  case ARM_t2SUBri:
628
3.44k
  case ARM_t2SUBri12:
629
4.00k
  case ARM_t2SUBrr:
630
4.82k
  case ARM_t2SUBrs:
631
4.82k
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
632
721
        MCOperand_getReg(MCInst_getOperand(MI, (1))) != ARM_SP)
633
244
      return MCDisassembler_SoftFail;
634
4.58k
    return Result;
635
197k
  default:
636
197k
    return Result;
637
202k
  }
638
202k
}
639
640
static DecodeStatus getARMInstruction(csh ud, const uint8_t *Bytes,
641
              size_t BytesLen, MCInst *MI,
642
              uint16_t *Size, uint64_t Address,
643
              void *Info)
644
148k
{
645
  // We want to read exactly 4 bytes of data.
646
148k
  if (BytesLen < 4) {
647
1.00k
    *Size = 0;
648
1.00k
    return MCDisassembler_Fail;
649
1.00k
  }
650
651
  // Encoded as a 32-bit word in the stream.
652
147k
  uint32_t Insn = readBytes32(MI, Bytes);
653
654
  // Calling the auto-generated decoder function.
655
147k
  DecodeStatus Result =
656
147k
    decodeInstruction_4(DecoderTableARM32, MI, Insn, Address, NULL);
657
147k
  if (Result != MCDisassembler_Fail) {
658
113k
    *Size = 4;
659
113k
    return checkDecodedInstruction(MI, Insn, Result);
660
113k
  }
661
662
33.5k
  typedef struct DecodeTable {
663
33.5k
    const uint8_t *P;
664
33.5k
    bool DecodePred;
665
33.5k
  } DecodeTable;
666
667
33.5k
  const DecodeTable Tables[] = {
668
33.5k
    { DecoderTableVFP32, false },
669
33.5k
    { DecoderTableVFPV832, false },
670
33.5k
    { DecoderTableNEONData32, true },
671
33.5k
    { DecoderTableNEONLoadStore32, true },
672
33.5k
    { DecoderTableNEONDup32, true },
673
33.5k
    { DecoderTablev8NEON32, false },
674
33.5k
    { DecoderTablev8Crypto32, false },
675
33.5k
  };
676
677
201k
  for (int i = 0; i < (sizeof(Tables) / sizeof(Tables[0])); ++i) {
678
178k
    MCInst_clear(MI);
679
178k
    DecodeTable Table = Tables[i];
680
178k
    Result = decodeInstruction_4(Table.P, MI, Insn, Address, NULL);
681
178k
    if (Result != MCDisassembler_Fail) {
682
11.0k
      *Size = 4;
683
      // Add a fake predicate operand, because we share these instruction
684
      // definitions with Thumb2 where these instructions are predicable.
685
11.0k
      if (Table.DecodePred &&
686
3.52k
          !DecodePredicateOperand(MI, 0xE, Address, Table.P))
687
0
        return MCDisassembler_Fail;
688
11.0k
      return Result;
689
11.0k
    }
690
178k
  }
691
692
22.5k
  Result = decodeInstruction_4(DecoderTableCoProc32, MI, Insn, Address,
693
22.5k
             NULL);
694
22.5k
  if (Result != MCDisassembler_Fail) {
695
21.5k
    *Size = 4;
696
21.5k
    return checkDecodedInstruction(MI, Insn, Result);
697
21.5k
  }
698
699
959
  *Size = 4;
700
959
  return MCDisassembler_Fail;
701
22.5k
}
702
703
/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
704
/// immediate Value in the MCInst.  The immediate Value has had any PC
705
/// adjustment made by the caller.  If the instruction is a branch instruction
706
/// then isBranch is true, else false.  If the getOpInfo() function was set as
707
/// part of the setupForSymbolicDisassembly() call then that function is called
708
/// to get any symbolic information at the Address for this instruction.  If
709
/// that returns non-zero then the symbolic information it returns is used to
710
/// create an MCExpr and that is added as an operand to the MCInst.  If
711
/// getOpInfo() returns zero and isBranch is true then a symbol look up for
712
/// Value is done and if a symbol is found an MCExpr is created with that, else
713
/// an MCExpr with Value is created.  This function returns true if it adds an
714
/// operand to the MCInst and false otherwise.
715
static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
716
             bool isBranch, uint64_t InstSize,
717
             MCInst *MI, const void *Decoder)
718
54.4k
{
719
  // FIXME: Does it make sense for value to be negative?
720
  // return Decoder->tryAddingSymbolicOperand(MI, (uint32_t)Value, Address,
721
  //         isBranch, /*Offset=*/0, /*OpSize=*/0,
722
  //         InstSize);
723
54.4k
  return false;
724
54.4k
}
725
726
/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
727
/// referenced by a load instruction with the base register that is the Pc.
728
/// These can often be values in a literal pool near the Address of the
729
/// instruction.  The Address of the instruction and its immediate Value are
730
/// used as a possible literal pool entry.  The SymbolLookUp call back will
731
/// return the name of a symbol referenced by the literal pool's entry if
732
/// the referenced address is that of a symbol.  Or it will return a pointer to
733
/// a literal 'C' string if the referenced address of the literal pool's entry
734
/// is an address into a section with 'C' string literals.
735
static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
736
              const void *Decoder)
737
14.2k
{
738
  // Decoder->tryAddingPcLoadReferenceComment(Value, Address);
739
14.2k
}
740
741
// Thumb1 instructions don't have explicit S bits.  Rather, they
742
// implicitly set CPSR.  Since it's not represented in the encoding, the
743
// auto-generated decoder won't inject the CPSR operand.  We need to fix
744
// that as a post-pass.
745
static void AddThumb1SBit(MCInst *MI, bool InITBlock)
746
245k
{
747
245k
  const MCInstrDesc *Desc = MCInstrDesc_get(
748
245k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
749
245k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
750
245k
  unsigned short NumOps = Desc->NumOperands;
751
245k
  unsigned i;
752
753
498k
  for (i = 0; i < NumOps; ++i) {
754
494k
    if (i == MCInst_getNumOperands(MI))
755
0
      break;
756
494k
    if (MCOperandInfo_isOptionalDef(&OpInfo[i]) &&
757
241k
        OpInfo[i].RegClass == ARM_CCRRegClassID) {
758
241k
      if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i - 1]))
759
0
        continue;
760
241k
      MCInst_insert0(MI, i,
761
241k
               MCOperand_CreateReg1(
762
241k
                 MI, (InITBlock ? 0 : ARM_CPSR)));
763
241k
      return;
764
241k
    }
765
494k
  }
766
767
4.01k
  MCInst_insert0(MI, i,
768
4.01k
           MCOperand_CreateReg1(MI, (InITBlock ? 0 : ARM_CPSR)));
769
4.01k
}
770
771
static bool isVectorPredicable(unsigned Opcode)
772
2.40M
{
773
2.40M
  const MCInstrDesc *Desc = MCInstrDesc_get(Opcode, ARMDescs.Insts,
774
2.40M
              ARR_SIZE(ARMDescs.Insts));
775
2.40M
  const MCOperandInfo *OpInfo = Desc->OpInfo;
776
2.40M
  unsigned short NumOps = Desc->NumOperands;
777
14.9M
  for (unsigned i = 0; i < NumOps; ++i) {
778
12.6M
    if (ARM_isVpred(OpInfo[i].OperandType))
779
113k
      return true;
780
12.6M
  }
781
2.29M
  return false;
782
2.40M
}
783
784
// Most Thumb instructions don't have explicit predicates in the
785
// encoding, but rather get their predicates from IT context.  We need
786
// to fix up the predicate operands using this context information as a
787
// post-pass.
788
DecodeStatus AddThumbPredicate(MCInst *MI)
789
893k
{
790
893k
  DecodeStatus S = MCDisassembler_Success;
791
792
  // A few instructions actually have predicates encoded in them.  Don't
793
  // try to overwrite it if we're seeing one of those.
794
893k
  switch (MCInst_getOpcode(MI)) {
795
16.1k
  case ARM_tBcc:
796
18.7k
  case ARM_t2Bcc:
797
21.5k
  case ARM_tCBZ:
798
26.8k
  case ARM_tCBNZ:
799
26.9k
  case ARM_tCPS:
800
27.0k
  case ARM_t2CPS3p:
801
27.1k
  case ARM_t2CPS2p:
802
27.3k
  case ARM_t2CPS1p:
803
27.5k
  case ARM_t2CSEL:
804
28.0k
  case ARM_t2CSINC:
805
28.1k
  case ARM_t2CSINV:
806
28.5k
  case ARM_t2CSNEG:
807
88.6k
  case ARM_tMOVSr:
808
89.2k
  case ARM_tSETEND:
809
    // Some instructions (mostly conditional branches) are not
810
    // allowed in IT blocks.
811
89.2k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
812
1.63k
      S = MCDisassembler_SoftFail;
813
87.5k
    else
814
87.5k
      return MCDisassembler_Success;
815
1.63k
    break;
816
1.63k
  case ARM_t2HINT:
817
212
    if (MCOperand_getImm(MCInst_getOperand(MI, (0))) == 0x10 &&
818
147
        (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureRAS)) != 0)
819
0
      S = MCDisassembler_SoftFail;
820
212
    break;
821
11.2k
  case ARM_tB:
822
11.9k
  case ARM_t2B:
823
12.1k
  case ARM_t2TBB:
824
12.8k
  case ARM_t2TBH:
825
    // Some instructions (mostly unconditional branches) can
826
    // only appears at the end of, or outside of, an IT.
827
12.8k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)) &&
828
800
        !ITBlock_instrLastInITBlock(&(MI->csh->ITBlock)))
829
628
      S = MCDisassembler_SoftFail;
830
12.8k
    break;
831
791k
  default:
832
791k
    break;
833
893k
  }
834
835
  // Warn on non-VPT predicable instruction in a VPT block and a VPT
836
  // predicable instruction in an IT block
837
806k
  if ((!isVectorPredicable(MCInst_getOpcode(MI)) &&
838
768k
       VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) ||
839
791k
      (isVectorPredicable(MCInst_getOpcode(MI)) &&
840
37.7k
       ITBlock_instrInITBlock(&(MI->csh->ITBlock))))
841
16.5k
    S = MCDisassembler_SoftFail;
842
843
  // If we're in an IT/VPT block, base the predicate on that.  Otherwise,
844
  // assume a predicate of AL.
845
806k
  unsigned CC = ARMCC_AL;
846
806k
  unsigned VCC = ARMVCC_None;
847
806k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock))) {
848
26.5k
    CC = ITBlock_getITCC(&(MI->csh->ITBlock));
849
26.5k
    ITBlock_advanceITState(&(MI->csh->ITBlock));
850
779k
  } else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
851
15.1k
    VCC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
852
15.1k
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
853
15.1k
  }
854
806k
  const MCInstrDesc *Desc = MCInstrDesc_get(
855
806k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
856
857
806k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
858
806k
  unsigned short NumOps = Desc->NumOperands;
859
860
806k
  unsigned i;
861
3.25M
  for (i = 0; i < NumOps; ++i) {
862
3.22M
    if (MCOperandInfo_isPredicate(&OpInfo[i]) ||
863
2.72M
        i == MCInst_getNumOperands(MI))
864
771k
      break;
865
3.22M
  }
866
867
806k
  if (MCInst_isPredicable(Desc)) {
868
739k
    MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, (CC)));
869
870
739k
    if (CC == ARMCC_AL)
871
724k
      MCInst_insert0(MI, i + 1,
872
724k
               MCOperand_CreateReg1(MI, (0)));
873
14.4k
    else
874
14.4k
      MCInst_insert0(MI, i + 1,
875
14.4k
               MCOperand_CreateReg1(MI, (ARM_CPSR)));
876
739k
  } else if (CC != ARMCC_AL) {
877
9.01k
    Check(&S, MCDisassembler_SoftFail);
878
9.01k
  }
879
880
806k
  unsigned VCCPos;
881
4.77M
  for (VCCPos = 0; VCCPos < NumOps; ++VCCPos) {
882
4.24M
    if (ARM_isVpred(OpInfo[VCCPos].OperandType) ||
883
4.20M
        VCCPos == MCInst_getNumOperands(MI))
884
279k
      break;
885
4.24M
  }
886
887
806k
  if (isVectorPredicable(MCInst_getOpcode(MI))) {
888
37.7k
    MCInst_insert0(MI, VCCPos, MCOperand_CreateImm1(MI, (VCC)));
889
890
37.7k
    if (VCC == ARMVCC_None)
891
35.4k
      MCInst_insert0(MI, VCCPos + 1,
892
35.4k
               MCOperand_CreateReg1(MI, (0)));
893
2.34k
    else
894
2.34k
      MCInst_insert0(MI, VCCPos + 1,
895
2.34k
               MCOperand_CreateReg1(MI, (ARM_P0)));
896
37.7k
    MCInst_insert0(MI, VCCPos + 2, MCOperand_CreateReg1(MI, (0)));
897
37.7k
    if (OpInfo[VCCPos].OperandType == ARM_OP_VPRED_R) {
898
10.6k
      int TiedOp = MCOperandInfo_getOperandConstraint(
899
10.6k
        Desc, VCCPos + 3, MCOI_TIED_TO);
900
10.6k
      CS_ASSERT_RET_VAL(
901
10.6k
        TiedOp >= 0 &&
902
10.6k
          "Inactive register in vpred_r is not tied to an output!",
903
10.6k
        MCDisassembler_Fail);
904
      // Copy the operand to ensure it's not invalidated when MI grows.
905
10.6k
      MCOperand Op = *MCInst_getOperand(MI, TiedOp);
906
10.6k
      MCInst_insert0(MI, VCCPos + 3, &Op);
907
10.6k
    }
908
768k
  } else if (VCC != ARMVCC_None) {
909
12.7k
    Check(&S, MCDisassembler_SoftFail);
910
12.7k
  }
911
912
806k
  return S;
913
806k
}
914
915
// Thumb VFP instructions are a special case.  Because we share their
916
// encodings between ARM and Thumb modes, and they are predicable in ARM
917
// mode, the auto-generated decoder will give them an (incorrect)
918
// predicate operand.  We need to rewrite these operands based on the IT
919
// context as a post-pass.
920
static void UpdateThumbVFPPredicate(DecodeStatus S, MCInst *MI)
921
11.9k
{
922
11.9k
  unsigned CC;
923
11.9k
  CC = ITBlock_getITCC(&(MI->csh->ITBlock));
924
11.9k
  if (CC == 0xF)
925
371
    CC = ARMCC_AL;
926
11.9k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
927
990
    ITBlock_advanceITState(&(MI->csh->ITBlock));
928
10.9k
  else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
929
361
    CC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
930
361
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
931
361
  }
932
933
11.9k
  const MCInstrDesc *Desc = MCInstrDesc_get(
934
11.9k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
935
11.9k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
936
11.9k
  unsigned short NumOps = Desc->NumOperands;
937
39.0k
  for (unsigned i = 0; i < NumOps; ++i) {
938
39.0k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
939
11.9k
      if (CC != ARMCC_AL && !MCInst_isPredicable(Desc))
940
0
        Check(&S, MCDisassembler_SoftFail);
941
11.9k
      MCOperand_setImm(MCInst_getOperand(MI, i), CC);
942
943
11.9k
      if (CC == ARMCC_AL)
944
10.9k
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
945
10.9k
             0);
946
957
      else
947
957
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
948
957
             ARM_CPSR);
949
950
11.9k
      return;
951
11.9k
    }
952
39.0k
  }
953
11.9k
}
954
955
static DecodeStatus getThumbInstruction(csh ud, const uint8_t *Bytes,
956
          size_t BytesLen, MCInst *MI,
957
          uint16_t *Size, uint64_t Address,
958
          void *Info)
959
913k
{
960
  // We want to read exactly 2 bytes of data.
961
913k
  if (BytesLen < 2) {
962
1.81k
    *Size = 0;
963
1.81k
    return MCDisassembler_Fail;
964
1.81k
  }
965
966
911k
  uint16_t Insn16 = readBytes16(MI, Bytes);
967
911k
  DecodeStatus Result = decodeInstruction_2(DecoderTableThumb16, MI,
968
911k
              Insn16, Address, NULL);
969
911k
  if (Result != MCDisassembler_Fail) {
970
400k
    *Size = 2;
971
400k
    Check(&Result, AddThumbPredicate(MI));
972
400k
    return Result;
973
400k
  }
974
975
511k
  Result = decodeInstruction_2(DecoderTableThumbSBit16, MI, Insn16,
976
511k
             Address, NULL);
977
511k
  if (Result) {
978
241k
    *Size = 2;
979
241k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
980
241k
    Check(&Result, AddThumbPredicate(MI));
981
241k
    AddThumb1SBit(MI, InITBlock);
982
241k
    return Result;
983
241k
  }
984
985
269k
  Result = decodeInstruction_2(DecoderTableThumb216, MI, Insn16, Address,
986
269k
             NULL);
987
269k
  if (Result != MCDisassembler_Fail) {
988
11.4k
    *Size = 2;
989
990
    // Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
991
    // the Thumb predicate.
992
11.4k
    if (MCInst_getOpcode(MI) == ARM_t2IT &&
993
11.4k
        ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
994
6.81k
      Result = MCDisassembler_SoftFail;
995
996
11.4k
    Check(&Result, AddThumbPredicate(MI));
997
998
    // If we find an IT instruction, we need to parse its condition
999
    // code and mask operands so that we can apply them correctly
1000
    // to the subsequent instructions.
1001
11.4k
    if (MCInst_getOpcode(MI) == ARM_t2IT) {
1002
11.4k
      unsigned Firstcond =
1003
11.4k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1004
11.4k
      unsigned Mask =
1005
11.4k
        MCOperand_getImm(MCInst_getOperand(MI, (1)));
1006
11.4k
      ITBlock_setITState(&(MI->csh->ITBlock), (char)Firstcond,
1007
11.4k
             (char)Mask);
1008
1009
      // An IT instruction that would give a 'NV' predicate is
1010
      // unpredictable. if (Firstcond == ARMCC_AL && !isPowerOf2_32(Mask))
1011
      //  SStream_concat0(CS, "unpredictable IT predicate sequence");
1012
11.4k
    }
1013
1014
11.4k
    return Result;
1015
11.4k
  }
1016
1017
  // We want to read exactly 4 bytes of data.
1018
258k
  if (BytesLen < 4) {
1019
542
    *Size = 0;
1020
542
    return MCDisassembler_Fail;
1021
542
  }
1022
257k
  uint32_t Insn32 = (uint32_t)Insn16 << 16 | readBytes16(MI, Bytes + 2);
1023
1024
257k
  Result = decodeInstruction_4(DecoderTableMVE32, MI, Insn32, Address,
1025
257k
             NULL);
1026
257k
  if (Result != MCDisassembler_Fail) {
1027
47.1k
    *Size = 4;
1028
1029
    // Nested VPT blocks are UNPREDICTABLE. Must be checked before we add
1030
    // the VPT predicate.
1031
47.1k
    if (isVPTOpcode(MCInst_getOpcode(MI)) &&
1032
7.18k
        VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock)))
1033
4.45k
      Result = MCDisassembler_SoftFail;
1034
1035
47.1k
    Check(&Result, AddThumbPredicate(MI));
1036
1037
47.1k
    if (isVPTOpcode(MCInst_getOpcode(MI))) {
1038
7.18k
      unsigned Mask =
1039
7.18k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1040
7.18k
      VPTBlock_setVPTState(&(MI->csh->VPTBlock), Mask);
1041
7.18k
    }
1042
1043
47.1k
    return Result;
1044
47.1k
  }
1045
1046
210k
  Result = decodeInstruction_4(DecoderTableThumb32, MI, Insn32, Address,
1047
210k
             NULL);
1048
210k
  if (Result != MCDisassembler_Fail) {
1049
4.01k
    *Size = 4;
1050
4.01k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
1051
4.01k
    Check(&Result, AddThumbPredicate(MI));
1052
4.01k
    AddThumb1SBit(MI, InITBlock);
1053
4.01k
    return Result;
1054
4.01k
  }
1055
1056
206k
  Result = decodeInstruction_4(DecoderTableThumb232, MI, Insn32, Address,
1057
206k
             NULL);
1058
206k
  if (Result != MCDisassembler_Fail) {
1059
67.1k
    *Size = 4;
1060
67.1k
    Check(&Result, AddThumbPredicate(MI));
1061
67.1k
    return checkDecodedInstruction(MI, Insn32, Result);
1062
67.1k
  }
1063
1064
139k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1065
36.9k
    Result = decodeInstruction_4(DecoderTableVFP32, MI, Insn32,
1066
36.9k
               Address, NULL);
1067
36.9k
    if (Result != MCDisassembler_Fail) {
1068
11.9k
      *Size = 4;
1069
11.9k
      UpdateThumbVFPPredicate(Result, MI);
1070
11.9k
      return Result;
1071
11.9k
    }
1072
36.9k
  }
1073
1074
127k
  Result = decodeInstruction_4(DecoderTableVFPV832, MI, Insn32, Address,
1075
127k
             NULL);
1076
127k
  if (Result != MCDisassembler_Fail) {
1077
2.76k
    *Size = 4;
1078
2.76k
    return Result;
1079
2.76k
  }
1080
1081
124k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1082
24.9k
    Result = decodeInstruction_4(DecoderTableNEONDup32, MI, Insn32,
1083
24.9k
               Address, NULL);
1084
24.9k
    if (Result != MCDisassembler_Fail) {
1085
879
      *Size = 4;
1086
879
      Check(&Result, AddThumbPredicate(MI));
1087
879
      return Result;
1088
879
    }
1089
24.9k
  }
1090
1091
124k
  if (fieldFromInstruction_4(Insn32, 24, 8) == 0xF9) {
1092
46.5k
    uint32_t NEONLdStInsn = Insn32;
1093
46.5k
    NEONLdStInsn &= 0xF0FFFFFF;
1094
46.5k
    NEONLdStInsn |= 0x04000000;
1095
46.5k
    Result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI,
1096
46.5k
               NEONLdStInsn, Address, NULL);
1097
46.5k
    if (Result != MCDisassembler_Fail) {
1098
46.2k
      *Size = 4;
1099
46.2k
      Check(&Result, AddThumbPredicate(MI));
1100
46.2k
      return Result;
1101
46.2k
    }
1102
46.5k
  }
1103
1104
77.7k
  if (fieldFromInstruction_4(Insn32, 24, 4) == 0xF) {
1105
32.7k
    uint32_t NEONDataInsn = Insn32;
1106
32.7k
    NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
1107
32.7k
    NEONDataInsn |= (NEONDataInsn & 0x10000000) >>
1108
32.7k
        4; // Move bit 28 to bit 24
1109
32.7k
    NEONDataInsn |= 0x12000000; // Set bits 28 and 25
1110
32.7k
    Result = decodeInstruction_4(DecoderTableNEONData32, MI,
1111
32.7k
               NEONDataInsn, Address, NULL);
1112
32.7k
    if (Result != MCDisassembler_Fail) {
1113
31.3k
      *Size = 4;
1114
31.3k
      Check(&Result, AddThumbPredicate(MI));
1115
31.3k
      return Result;
1116
31.3k
    }
1117
1118
1.37k
    uint32_t NEONCryptoInsn = Insn32;
1119
1.37k
    NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
1120
1.37k
    NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >>
1121
1.37k
          4; // Move bit 28 to bit 24
1122
1.37k
    NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
1123
1.37k
    Result = decodeInstruction_4(DecoderTablev8Crypto32, MI,
1124
1.37k
               NEONCryptoInsn, Address, NULL);
1125
1.37k
    if (Result != MCDisassembler_Fail) {
1126
97
      *Size = 4;
1127
97
      return Result;
1128
97
    }
1129
1130
1.27k
    uint32_t NEONv8Insn = Insn32;
1131
1.27k
    NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
1132
1.27k
    Result = decodeInstruction_4(DecoderTablev8NEON32, MI,
1133
1.27k
               NEONv8Insn, Address, NULL);
1134
1.27k
    if (Result != MCDisassembler_Fail) {
1135
634
      *Size = 4;
1136
634
      return Result;
1137
634
    }
1138
1.27k
  }
1139
1140
45.6k
  uint32_t Coproc = fieldFromInstruction_4(Insn32, 8, 4);
1141
45.6k
  const uint8_t *DecoderTable = ARM_isCDECoproc(Coproc, MI) ?
1142
0
                DecoderTableThumb2CDE32 :
1143
45.6k
                DecoderTableThumb2CoProc32;
1144
45.6k
  Result = decodeInstruction_4(DecoderTable, MI, Insn32, Address, NULL);
1145
45.6k
  if (Result != MCDisassembler_Fail) {
1146
43.7k
    *Size = 4;
1147
43.7k
    Check(&Result, AddThumbPredicate(MI));
1148
43.7k
    return Result;
1149
43.7k
  }
1150
1151
1.91k
  *Size = 0;
1152
1.91k
  return MCDisassembler_Fail;
1153
45.6k
}
1154
1155
static DecodeStatus getInstruction(csh ud, const uint8_t *Bytes,
1156
           size_t BytesLen, MCInst *MI, uint16_t *Size,
1157
           uint64_t Address, void *Info)
1158
1.06M
{
1159
1.06M
  DecodeStatus Result = MCDisassembler_Fail;
1160
1.06M
  if (MI->csh->mode & CS_MODE_THUMB)
1161
913k
    Result = getThumbInstruction(ud, Bytes, BytesLen, MI, Size,
1162
913k
               Address, Info);
1163
148k
  else
1164
148k
    Result = getARMInstruction(ud, Bytes, BytesLen, MI, Size,
1165
148k
             Address, Info);
1166
1.06M
  MCInst_handleWriteback(MI, ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
1167
1.06M
  return Result;
1168
1.06M
}
1169
1170
static const uint16_t GPRDecoderTable[] = { ARM_R0,  ARM_R1, ARM_R2,  ARM_R3,
1171
              ARM_R4,  ARM_R5, ARM_R6,  ARM_R7,
1172
              ARM_R8,  ARM_R9, ARM_R10, ARM_R11,
1173
              ARM_R12, ARM_SP, ARM_LR,  ARM_PC };
1174
1175
static const uint16_t CLRMGPRDecoderTable[] = {
1176
  ARM_R0, ARM_R1, ARM_R2,  ARM_R3,  ARM_R4,  ARM_R5, ARM_R6, ARM_R7,
1177
  ARM_R8, ARM_R9, ARM_R10, ARM_R11, ARM_R12, 0,    ARM_LR, ARM_APSR
1178
};
1179
1180
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1181
             uint64_t Address,
1182
             const void *Decoder)
1183
1.88M
{
1184
1.88M
  if (RegNo > 15)
1185
11
    return MCDisassembler_Fail;
1186
1187
1.88M
  unsigned Register = GPRDecoderTable[RegNo];
1188
1.88M
  MCOperand_CreateReg0(Inst, (Register));
1189
1.88M
  return MCDisassembler_Success;
1190
1.88M
}
1191
1192
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1193
                 uint64_t Address,
1194
                 const void *Decoder)
1195
1.66k
{
1196
1.66k
  if (RegNo > 15)
1197
0
    return MCDisassembler_Fail;
1198
1199
1.66k
  unsigned Register = CLRMGPRDecoderTable[RegNo];
1200
1.66k
  if (Register == 0)
1201
0
    return MCDisassembler_Fail;
1202
1203
1.66k
  MCOperand_CreateReg0(Inst, (Register));
1204
1.66k
  return MCDisassembler_Success;
1205
1.66k
}
1206
1207
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
1208
                 uint64_t Address,
1209
                 const void *Decoder)
1210
91.6k
{
1211
91.6k
  DecodeStatus S = MCDisassembler_Success;
1212
1213
91.6k
  if (RegNo == 15)
1214
19.8k
    S = MCDisassembler_SoftFail;
1215
1216
91.6k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1217
1218
91.6k
  return S;
1219
91.6k
}
1220
1221
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
1222
                 uint64_t Address,
1223
                 const void *Decoder)
1224
569
{
1225
569
  DecodeStatus S = MCDisassembler_Success;
1226
1227
569
  if (RegNo == 13)
1228
314
    S = MCDisassembler_SoftFail;
1229
1230
569
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1231
1232
569
  return S;
1233
569
}
1234
1235
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
1236
               uint64_t Address,
1237
               const void *Decoder)
1238
5.08k
{
1239
5.08k
  DecodeStatus S = MCDisassembler_Success;
1240
1241
5.08k
  if (RegNo == 15) {
1242
894
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
1243
894
    return MCDisassembler_Success;
1244
894
  }
1245
1246
4.19k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1247
4.19k
  return S;
1248
5.08k
}
1249
1250
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
1251
             uint64_t Address,
1252
             const void *Decoder)
1253
11.0k
{
1254
11.0k
  DecodeStatus S = MCDisassembler_Success;
1255
1256
11.0k
  if (RegNo == 15) {
1257
5.29k
    MCOperand_CreateReg0(Inst, (ARM_ZR));
1258
5.29k
    return MCDisassembler_Success;
1259
5.29k
  }
1260
1261
5.71k
  if (RegNo == 13)
1262
1.83k
    Check(&S, MCDisassembler_SoftFail);
1263
1264
5.71k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1265
5.71k
  return S;
1266
11.0k
}
1267
1268
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
1269
                 unsigned RegNo,
1270
                 uint64_t Address,
1271
                 const void *Decoder)
1272
2.42k
{
1273
2.42k
  DecodeStatus S = MCDisassembler_Success;
1274
2.42k
  if (RegNo == 13)
1275
6
    return MCDisassembler_Fail;
1276
2.41k
  Check(&S, DecodeGPRwithZRRegisterClass(Inst, RegNo, Address, Decoder));
1277
2.41k
  return S;
1278
2.42k
}
1279
1280
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1281
              uint64_t Address,
1282
              const void *Decoder)
1283
1.06M
{
1284
1.06M
  if (RegNo > 7)
1285
0
    return MCDisassembler_Fail;
1286
1.06M
  return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
1287
1.06M
}
1288
1289
static const uint16_t GPRPairDecoderTable[] = { ARM_R0_R1, ARM_R2_R3,
1290
            ARM_R4_R5, ARM_R6_R7,
1291
            ARM_R8_R9, ARM_R10_R11,
1292
            ARM_R12_SP };
1293
1294
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
1295
                 uint64_t Address,
1296
                 const void *Decoder)
1297
659
{
1298
659
  DecodeStatus S = MCDisassembler_Success;
1299
1300
  // According to the Arm ARM RegNo = 14 is undefined, but we return fail
1301
  // rather than SoftFail as there is no GPRPair table entry for index 7.
1302
659
  if (RegNo > 13)
1303
2
    return MCDisassembler_Fail;
1304
1305
657
  if (RegNo & 1)
1306
191
    S = MCDisassembler_SoftFail;
1307
1308
657
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1309
657
  MCOperand_CreateReg0(Inst, (RegisterPair));
1310
657
  return S;
1311
659
}
1312
1313
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
1314
               uint64_t Address,
1315
               const void *Decoder)
1316
0
{
1317
0
  if (RegNo > 13)
1318
0
    return MCDisassembler_Fail;
1319
1320
0
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1321
0
  MCOperand_CreateReg0(Inst, (RegisterPair));
1322
1323
0
  if ((RegNo & 1) || RegNo > 10)
1324
0
    return MCDisassembler_SoftFail;
1325
0
  return MCDisassembler_Success;
1326
0
}
1327
1328
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
1329
               uint64_t Address,
1330
               const void *Decoder)
1331
970
{
1332
970
  if (RegNo != 13)
1333
0
    return MCDisassembler_Fail;
1334
1335
970
  unsigned Register = GPRDecoderTable[RegNo];
1336
970
  MCOperand_CreateReg0(Inst, (Register));
1337
970
  return MCDisassembler_Success;
1338
970
}
1339
1340
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1341
               uint64_t Address,
1342
               const void *Decoder)
1343
833
{
1344
833
  unsigned Register = 0;
1345
833
  switch (RegNo) {
1346
215
  case 0:
1347
215
    Register = ARM_R0;
1348
215
    break;
1349
5
  case 1:
1350
5
    Register = ARM_R1;
1351
5
    break;
1352
403
  case 2:
1353
403
    Register = ARM_R2;
1354
403
    break;
1355
194
  case 3:
1356
194
    Register = ARM_R3;
1357
194
    break;
1358
8
  case 9:
1359
8
    Register = ARM_R9;
1360
8
    break;
1361
3
  case 12:
1362
3
    Register = ARM_R12;
1363
3
    break;
1364
5
  default:
1365
5
    return MCDisassembler_Fail;
1366
833
  }
1367
1368
828
  MCOperand_CreateReg0(Inst, (Register));
1369
828
  return MCDisassembler_Success;
1370
833
}
1371
1372
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1373
              uint64_t Address,
1374
              const void *Decoder)
1375
113k
{
1376
113k
  DecodeStatus S = MCDisassembler_Success;
1377
1378
113k
  if ((RegNo == 13 &&
1379
14.7k
       !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) ||
1380
102k
      RegNo == 15)
1381
31.1k
    S = MCDisassembler_SoftFail;
1382
1383
113k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1384
113k
  return S;
1385
113k
}
1386
1387
static const uint16_t SPRDecoderTable[] = {
1388
  ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,  ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1389
  ARM_S8,  ARM_S9,  ARM_S10, ARM_S11, ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1390
  ARM_S16, ARM_S17, ARM_S18, ARM_S19, ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1391
  ARM_S24, ARM_S25, ARM_S26, ARM_S27, ARM_S28, ARM_S29, ARM_S30, ARM_S31
1392
};
1393
1394
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1395
             uint64_t Address,
1396
             const void *Decoder)
1397
31.5k
{
1398
31.5k
  if (RegNo > 31)
1399
2
    return MCDisassembler_Fail;
1400
1401
31.5k
  unsigned Register = SPRDecoderTable[RegNo];
1402
31.5k
  MCOperand_CreateReg0(Inst, (Register));
1403
31.5k
  return MCDisassembler_Success;
1404
31.5k
}
1405
1406
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
1407
             uint64_t Address,
1408
             const void *Decoder)
1409
6.96k
{
1410
6.96k
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1411
6.96k
}
1412
1413
static const uint16_t DPRDecoderTable[] = {
1414
  ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,  ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1415
  ARM_D8,  ARM_D9,  ARM_D10, ARM_D11, ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1416
  ARM_D16, ARM_D17, ARM_D18, ARM_D19, ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1417
  ARM_D24, ARM_D25, ARM_D26, ARM_D27, ARM_D28, ARM_D29, ARM_D30, ARM_D31
1418
};
1419
1420
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1421
             uint64_t Address,
1422
             const void *Decoder)
1423
172k
{
1424
172k
  bool hasD32 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureD32);
1425
1426
172k
  if (RegNo > 31 || (!hasD32 && RegNo > 15))
1427
20
    return MCDisassembler_Fail;
1428
1429
172k
  unsigned Register = DPRDecoderTable[RegNo];
1430
172k
  MCOperand_CreateReg0(Inst, (Register));
1431
172k
  return MCDisassembler_Success;
1432
172k
}
1433
1434
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1435
               uint64_t Address,
1436
               const void *Decoder)
1437
1.35k
{
1438
1.35k
  if (RegNo > 7)
1439
0
    return MCDisassembler_Fail;
1440
1.35k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1441
1.35k
}
1442
1443
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1444
               uint64_t Address,
1445
               const void *Decoder)
1446
132
{
1447
132
  if (RegNo > 15)
1448
0
    return MCDisassembler_Fail;
1449
132
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1450
132
}
1451
1452
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1453
            uint64_t Address,
1454
            const void *Decoder)
1455
2.50k
{
1456
2.50k
  if (RegNo > 15)
1457
0
    return MCDisassembler_Fail;
1458
2.50k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1459
2.50k
}
1460
1461
static const uint16_t QPRDecoderTable[] = {
1462
  ARM_Q0, ARM_Q1, ARM_Q2,  ARM_Q3,  ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1463
  ARM_Q8, ARM_Q9, ARM_Q10, ARM_Q11, ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1464
};
1465
1466
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1467
             uint64_t Address,
1468
             const void *Decoder)
1469
41.3k
{
1470
41.3k
  if (RegNo > 31 || (RegNo & 1) != 0)
1471
1.77k
    return MCDisassembler_Fail;
1472
39.5k
  RegNo >>= 1;
1473
1474
39.5k
  unsigned Register = QPRDecoderTable[RegNo];
1475
39.5k
  MCOperand_CreateReg0(Inst, (Register));
1476
39.5k
  return MCDisassembler_Success;
1477
41.3k
}
1478
1479
static const uint16_t DPairDecoderTable[] = {
1480
  ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1481
  ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1482
  ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1483
  ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1484
  ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1485
  ARM_Q15
1486
};
1487
1488
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1489
               uint64_t Address,
1490
               const void *Decoder)
1491
8.84k
{
1492
8.84k
  if (RegNo > 30)
1493
10
    return MCDisassembler_Fail;
1494
1495
8.83k
  unsigned Register = DPairDecoderTable[RegNo];
1496
8.83k
  MCOperand_CreateReg0(Inst, (Register));
1497
8.83k
  return MCDisassembler_Success;
1498
8.84k
}
1499
1500
static const uint16_t DPairSpacedDecoderTable[] = {
1501
  ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,   ARM_D4_D6,
1502
  ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,   ARM_D8_D10,  ARM_D9_D11,
1503
  ARM_D10_D12, ARM_D11_D13, ARM_D12_D14, ARM_D13_D15, ARM_D14_D16,
1504
  ARM_D15_D17, ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1505
  ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25, ARM_D24_D26,
1506
  ARM_D25_D27, ARM_D26_D28, ARM_D27_D29, ARM_D28_D30, ARM_D29_D31
1507
};
1508
1509
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
1510
               uint64_t Address,
1511
               const void *Decoder)
1512
5.15k
{
1513
5.15k
  if (RegNo > 29)
1514
6
    return MCDisassembler_Fail;
1515
1516
5.15k
  unsigned Register = DPairSpacedDecoderTable[RegNo];
1517
5.15k
  MCOperand_CreateReg0(Inst, (Register));
1518
5.15k
  return MCDisassembler_Success;
1519
5.15k
}
1520
1521
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
1522
             uint64_t Address,
1523
             const void *Decoder)
1524
165k
{
1525
165k
  DecodeStatus S = MCDisassembler_Success;
1526
165k
  if (Val == 0xF)
1527
4.72k
    return MCDisassembler_Fail;
1528
  // AL predicate is not allowed on Thumb1 branches.
1529
161k
  if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
1530
0
    return MCDisassembler_Fail;
1531
1532
161k
  const MCInstrDesc *Desc = MCInstrDesc_get(MCInst_getOpcode(Inst),
1533
161k
              ARMDescs.Insts,
1534
161k
              ARR_SIZE(ARMDescs.Insts));
1535
1536
161k
  if (Val != ARMCC_AL && !MCInst_isPredicable(Desc))
1537
0
    Check(&S, MCDisassembler_SoftFail);
1538
161k
  MCOperand_CreateImm0(Inst, (Val));
1539
161k
  if (Val == ARMCC_AL) {
1540
24.4k
    MCOperand_CreateReg0(Inst, (0));
1541
24.4k
  } else
1542
136k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1543
161k
  return S;
1544
161k
}
1545
1546
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1547
               uint64_t Address, const void *Decoder)
1548
41.8k
{
1549
41.8k
  if (Val)
1550
16.6k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1551
25.2k
  else
1552
25.2k
    MCOperand_CreateReg0(Inst, (0));
1553
41.8k
  return MCDisassembler_Success;
1554
41.8k
}
1555
1556
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1557
            uint64_t Address, const void *Decoder)
1558
16.8k
{
1559
16.8k
  DecodeStatus S = MCDisassembler_Success;
1560
1561
16.8k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1562
16.8k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1563
16.8k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1564
1565
  // Register-immediate
1566
16.8k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
1567
0
    return MCDisassembler_Fail;
1568
1569
16.8k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1570
16.8k
  switch (type) {
1571
4.14k
  case 0:
1572
4.14k
    Shift = ARM_AM_lsl;
1573
4.14k
    break;
1574
3.64k
  case 1:
1575
3.64k
    Shift = ARM_AM_lsr;
1576
3.64k
    break;
1577
4.61k
  case 2:
1578
4.61k
    Shift = ARM_AM_asr;
1579
4.61k
    break;
1580
4.46k
  case 3:
1581
4.46k
    Shift = ARM_AM_ror;
1582
4.46k
    break;
1583
16.8k
  }
1584
1585
16.8k
  if (Shift == ARM_AM_ror && imm == 0)
1586
826
    Shift = ARM_AM_rrx;
1587
1588
16.8k
  unsigned Op = Shift | (imm << 3);
1589
16.8k
  MCOperand_CreateImm0(Inst, (Op));
1590
1591
16.8k
  return S;
1592
16.8k
}
1593
1594
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1595
            uint64_t Address, const void *Decoder)
1596
7.21k
{
1597
7.21k
  DecodeStatus S = MCDisassembler_Success;
1598
1599
7.21k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1600
7.21k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1601
7.21k
  unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1602
1603
  // Register-register
1604
7.21k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1605
0
    return MCDisassembler_Fail;
1606
7.21k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1607
0
    return MCDisassembler_Fail;
1608
1609
7.21k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1610
7.21k
  switch (type) {
1611
1.63k
  case 0:
1612
1.63k
    Shift = ARM_AM_lsl;
1613
1.63k
    break;
1614
1.31k
  case 1:
1615
1.31k
    Shift = ARM_AM_lsr;
1616
1.31k
    break;
1617
2.65k
  case 2:
1618
2.65k
    Shift = ARM_AM_asr;
1619
2.65k
    break;
1620
1.60k
  case 3:
1621
1.60k
    Shift = ARM_AM_ror;
1622
1.60k
    break;
1623
7.21k
  }
1624
1625
7.21k
  MCOperand_CreateImm0(Inst, (Shift));
1626
1627
7.21k
  return S;
1628
7.21k
}
1629
1630
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1631
           uint64_t Address, const void *Decoder)
1632
45.5k
{
1633
45.5k
  DecodeStatus S = MCDisassembler_Success;
1634
1635
45.5k
  bool NeedDisjointWriteback = false;
1636
45.5k
  unsigned WritebackReg = 0;
1637
45.5k
  bool CLRM = false;
1638
45.5k
  switch (MCInst_getOpcode(Inst)) {
1639
40.9k
  default:
1640
40.9k
    break;
1641
40.9k
  case ARM_LDMIA_UPD:
1642
1.58k
  case ARM_LDMDB_UPD:
1643
2.60k
  case ARM_LDMIB_UPD:
1644
3.13k
  case ARM_LDMDA_UPD:
1645
3.58k
  case ARM_t2LDMIA_UPD:
1646
3.97k
  case ARM_t2LDMDB_UPD:
1647
4.01k
  case ARM_t2STMIA_UPD:
1648
4.34k
  case ARM_t2STMDB_UPD:
1649
4.34k
    NeedDisjointWriteback = true;
1650
4.34k
    WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, (0)));
1651
4.34k
    break;
1652
225
  case ARM_t2CLRM:
1653
225
    CLRM = true;
1654
225
    break;
1655
45.5k
  }
1656
1657
  // Empty register lists are not allowed.
1658
45.5k
  if (Val == 0)
1659
63
    return MCDisassembler_Fail;
1660
772k
  for (unsigned i = 0; i < 16; ++i) {
1661
727k
    if (Val & (1 << i)) {
1662
234k
      if (CLRM) {
1663
1.66k
        if (!Check(&S, DecodeCLRMGPRRegisterClass(
1664
1.66k
                   Inst, i, Address,
1665
1.66k
                   Decoder))) {
1666
0
          return MCDisassembler_Fail;
1667
0
        }
1668
232k
      } else {
1669
232k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, i,
1670
232k
                      Address,
1671
232k
                      Decoder)))
1672
0
          return MCDisassembler_Fail;
1673
        // Writeback not allowed if Rn is in the target list.
1674
232k
        if (NeedDisjointWriteback &&
1675
31.0k
            WritebackReg ==
1676
31.0k
              MCOperand_getReg(&(
1677
31.0k
                Inst->Operands[Inst->size -
1678
31.0k
                   1])))
1679
1.42k
          Check(&S, MCDisassembler_SoftFail);
1680
232k
      }
1681
234k
    }
1682
727k
  }
1683
1684
45.4k
  return S;
1685
45.4k
}
1686
1687
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1688
              uint64_t Address,
1689
              const void *Decoder)
1690
783
{
1691
783
  DecodeStatus S = MCDisassembler_Success;
1692
1693
783
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1694
783
  unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1695
1696
  // In case of unpredictable encoding, tweak the operands.
1697
783
  if (regs == 0 || (Vd + regs) > 32) {
1698
584
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1699
584
    regs = regs > 1u ? regs : 1u;
1700
584
    S = MCDisassembler_SoftFail;
1701
584
  }
1702
1703
783
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1704
0
    return MCDisassembler_Fail;
1705
10.2k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1706
9.41k
    if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address,
1707
9.41k
                  Decoder)))
1708
0
      return MCDisassembler_Fail;
1709
9.41k
  }
1710
1711
783
  return S;
1712
783
}
1713
1714
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1715
              uint64_t Address,
1716
              const void *Decoder)
1717
1.06k
{
1718
1.06k
  DecodeStatus S = MCDisassembler_Success;
1719
1720
1.06k
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1721
1.06k
  unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1722
1723
  // In case of unpredictable encoding, tweak the operands.
1724
1.06k
  if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1725
440
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1726
440
    regs = regs > 1u ? regs : 1u;
1727
440
    regs = regs < 16u ? regs : 16u;
1728
440
    S = MCDisassembler_SoftFail;
1729
440
  }
1730
1731
1.06k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1732
0
    return MCDisassembler_Fail;
1733
8.05k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1734
6.99k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address,
1735
6.99k
                  Decoder)))
1736
0
      return MCDisassembler_Fail;
1737
6.99k
  }
1738
1739
1.06k
  return S;
1740
1.06k
}
1741
1742
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1743
                uint64_t Address,
1744
                const void *Decoder)
1745
954
{
1746
  // This operand encodes a mask of contiguous zeros between a specified MSB
1747
  // and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1748
  // the mask of all bits LSB-and-lower, and then xor them to create
1749
  // the mask of that's all ones on [msb, lsb].  Finally we not it to
1750
  // create the final mask.
1751
954
  unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1752
954
  unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1753
1754
954
  DecodeStatus S = MCDisassembler_Success;
1755
954
  if (lsb > msb) {
1756
162
    Check(&S, MCDisassembler_SoftFail);
1757
    // The check above will cause the warning for the "potentially undefined
1758
    // instruction encoding" but we can't build a bad MCOperand value here
1759
    // with a lsb > msb or else printing the MCInst will cause a crash.
1760
162
    lsb = msb;
1761
162
  }
1762
1763
954
  uint32_t msb_mask = 0xFFFFFFFF;
1764
954
  if (msb != 31)
1765
580
    msb_mask = (1U << (msb + 1)) - 1;
1766
954
  uint32_t lsb_mask = (1U << lsb) - 1;
1767
1768
954
  MCOperand_CreateImm0(Inst, (~(msb_mask ^ lsb_mask)));
1769
954
  return S;
1770
954
}
1771
1772
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1773
              uint64_t Address,
1774
              const void *Decoder)
1775
31.7k
{
1776
31.7k
  DecodeStatus S = MCDisassembler_Success;
1777
1778
31.7k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1779
31.7k
  unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1780
31.7k
  unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1781
31.7k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1782
31.7k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1783
31.7k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1784
1785
31.7k
  switch (MCInst_getOpcode(Inst)) {
1786
536
  case ARM_LDC_OFFSET:
1787
1.31k
  case ARM_LDC_PRE:
1788
1.88k
  case ARM_LDC_POST:
1789
2.26k
  case ARM_LDC_OPTION:
1790
3.87k
  case ARM_LDCL_OFFSET:
1791
4.68k
  case ARM_LDCL_PRE:
1792
5.30k
  case ARM_LDCL_POST:
1793
5.87k
  case ARM_LDCL_OPTION:
1794
6.82k
  case ARM_STC_OFFSET:
1795
7.31k
  case ARM_STC_PRE:
1796
7.73k
  case ARM_STC_POST:
1797
8.02k
  case ARM_STC_OPTION:
1798
8.65k
  case ARM_STCL_OFFSET:
1799
9.31k
  case ARM_STCL_PRE:
1800
9.96k
  case ARM_STCL_POST:
1801
10.3k
  case ARM_STCL_OPTION:
1802
10.7k
  case ARM_t2LDC_OFFSET:
1803
11.3k
  case ARM_t2LDC_PRE:
1804
11.6k
  case ARM_t2LDC_POST:
1805
11.7k
  case ARM_t2LDC_OPTION:
1806
11.9k
  case ARM_t2LDCL_OFFSET:
1807
12.4k
  case ARM_t2LDCL_PRE:
1808
12.9k
  case ARM_t2LDCL_POST:
1809
13.0k
  case ARM_t2LDCL_OPTION:
1810
14.1k
  case ARM_t2STC_OFFSET:
1811
14.9k
  case ARM_t2STC_PRE:
1812
15.3k
  case ARM_t2STC_POST:
1813
15.4k
  case ARM_t2STC_OPTION:
1814
15.8k
  case ARM_t2STCL_OFFSET:
1815
16.4k
  case ARM_t2STCL_PRE:
1816
17.0k
  case ARM_t2STCL_POST:
1817
17.1k
  case ARM_t2STCL_OPTION:
1818
17.5k
  case ARM_t2LDC2_OFFSET:
1819
17.9k
  case ARM_t2LDC2L_OFFSET:
1820
18.3k
  case ARM_t2LDC2_PRE:
1821
19.1k
  case ARM_t2LDC2L_PRE:
1822
20.0k
  case ARM_t2STC2_OFFSET:
1823
20.7k
  case ARM_t2STC2L_OFFSET:
1824
21.3k
  case ARM_t2STC2_PRE:
1825
21.9k
  case ARM_t2STC2L_PRE:
1826
22.1k
  case ARM_LDC2_OFFSET:
1827
22.9k
  case ARM_LDC2L_OFFSET:
1828
23.4k
  case ARM_LDC2_PRE:
1829
24.0k
  case ARM_LDC2L_PRE:
1830
24.5k
  case ARM_STC2_OFFSET:
1831
24.9k
  case ARM_STC2L_OFFSET:
1832
24.9k
  case ARM_STC2_PRE:
1833
25.1k
  case ARM_STC2L_PRE:
1834
26.5k
  case ARM_t2LDC2_OPTION:
1835
27.1k
  case ARM_t2STC2_OPTION:
1836
27.8k
  case ARM_t2LDC2_POST:
1837
28.7k
  case ARM_t2LDC2L_POST:
1838
29.5k
  case ARM_t2STC2_POST:
1839
30.0k
  case ARM_t2STC2L_POST:
1840
30.3k
  case ARM_LDC2_POST:
1841
30.7k
  case ARM_LDC2L_POST:
1842
30.9k
  case ARM_STC2_POST:
1843
31.0k
  case ARM_STC2L_POST:
1844
31.0k
    if (coproc == 0xA || coproc == 0xB ||
1845
31.0k
        (ARM_getFeatureBits(Inst->csh->mode,
1846
31.0k
          ARM_HasV8_1MMainlineOps) &&
1847
95
         (coproc == 0x8 || coproc == 0x9 || coproc == 0xA ||
1848
87
          coproc == 0xB || coproc == 0xE || coproc == 0xF)))
1849
85
      return MCDisassembler_Fail;
1850
31.0k
    break;
1851
31.0k
  default:
1852
658
    break;
1853
31.7k
  }
1854
1855
31.6k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && (coproc != 14))
1856
56
    return MCDisassembler_Fail;
1857
1858
31.6k
  MCOperand_CreateImm0(Inst, (coproc));
1859
31.6k
  MCOperand_CreateImm0(Inst, (CRd));
1860
31.6k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1861
0
    return MCDisassembler_Fail;
1862
1863
31.6k
  switch (MCInst_getOpcode(Inst)) {
1864
407
  case ARM_t2LDC2_OFFSET:
1865
774
  case ARM_t2LDC2L_OFFSET:
1866
1.19k
  case ARM_t2LDC2_PRE:
1867
1.97k
  case ARM_t2LDC2L_PRE:
1868
2.87k
  case ARM_t2STC2_OFFSET:
1869
3.55k
  case ARM_t2STC2L_OFFSET:
1870
4.18k
  case ARM_t2STC2_PRE:
1871
4.81k
  case ARM_t2STC2L_PRE:
1872
5.00k
  case ARM_LDC2_OFFSET:
1873
5.75k
  case ARM_LDC2L_OFFSET:
1874
6.31k
  case ARM_LDC2_PRE:
1875
6.88k
  case ARM_LDC2L_PRE:
1876
7.40k
  case ARM_STC2_OFFSET:
1877
7.75k
  case ARM_STC2L_OFFSET:
1878
7.83k
  case ARM_STC2_PRE:
1879
7.95k
  case ARM_STC2L_PRE:
1880
8.34k
  case ARM_t2LDC_OFFSET:
1881
8.60k
  case ARM_t2LDCL_OFFSET:
1882
9.16k
  case ARM_t2LDC_PRE:
1883
9.59k
  case ARM_t2LDCL_PRE:
1884
10.7k
  case ARM_t2STC_OFFSET:
1885
11.0k
  case ARM_t2STCL_OFFSET:
1886
11.8k
  case ARM_t2STC_PRE:
1887
12.4k
  case ARM_t2STCL_PRE:
1888
12.9k
  case ARM_LDC_OFFSET:
1889
14.5k
  case ARM_LDCL_OFFSET:
1890
15.3k
  case ARM_LDC_PRE:
1891
16.1k
  case ARM_LDCL_PRE:
1892
17.0k
  case ARM_STC_OFFSET:
1893
17.7k
  case ARM_STCL_OFFSET:
1894
18.2k
  case ARM_STC_PRE:
1895
18.8k
  case ARM_STCL_PRE:
1896
18.8k
    imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, imm);
1897
18.8k
    MCOperand_CreateImm0(Inst, (imm));
1898
18.8k
    break;
1899
706
  case ARM_t2LDC2_POST:
1900
1.54k
  case ARM_t2LDC2L_POST:
1901
2.41k
  case ARM_t2STC2_POST:
1902
2.86k
  case ARM_t2STC2L_POST:
1903
3.20k
  case ARM_LDC2_POST:
1904
3.57k
  case ARM_LDC2L_POST:
1905
3.72k
  case ARM_STC2_POST:
1906
3.91k
  case ARM_STC2L_POST:
1907
4.23k
  case ARM_t2LDC_POST:
1908
4.74k
  case ARM_t2LDCL_POST:
1909
5.14k
  case ARM_t2STC_POST:
1910
5.71k
  case ARM_t2STCL_POST:
1911
6.28k
  case ARM_LDC_POST:
1912
6.89k
  case ARM_LDCL_POST:
1913
7.31k
  case ARM_STC_POST:
1914
7.95k
  case ARM_STCL_POST:
1915
7.95k
    imm |= U << 8;
1916
    // fall through
1917
12.7k
  default:
1918
    // The 'option' variant doesn't encode 'U' in the immediate since
1919
    // the immediate is unsigned [0,255].
1920
12.7k
    MCOperand_CreateImm0(Inst, (imm));
1921
12.7k
    break;
1922
31.6k
  }
1923
1924
31.6k
  switch (MCInst_getOpcode(Inst)) {
1925
532
  case ARM_LDC_OFFSET:
1926
1.30k
  case ARM_LDC_PRE:
1927
1.87k
  case ARM_LDC_POST:
1928
2.25k
  case ARM_LDC_OPTION:
1929
3.85k
  case ARM_LDCL_OFFSET:
1930
4.65k
  case ARM_LDCL_PRE:
1931
5.26k
  case ARM_LDCL_POST:
1932
5.83k
  case ARM_LDCL_OPTION:
1933
6.78k
  case ARM_STC_OFFSET:
1934
7.26k
  case ARM_STC_PRE:
1935
7.68k
  case ARM_STC_POST:
1936
7.96k
  case ARM_STC_OPTION:
1937
8.59k
  case ARM_STCL_OFFSET:
1938
9.24k
  case ARM_STCL_PRE:
1939
9.88k
  case ARM_STCL_POST:
1940
10.2k
  case ARM_STCL_OPTION:
1941
10.2k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
1942
10.2k
                  Decoder)))
1943
0
      return MCDisassembler_Fail;
1944
10.2k
    break;
1945
21.3k
  default:
1946
21.3k
    break;
1947
31.6k
  }
1948
1949
31.6k
  return S;
1950
31.6k
}
1951
1952
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1953
              uint64_t Address,
1954
              const void *Decoder)
1955
10.4k
{
1956
10.4k
  DecodeStatus S = MCDisassembler_Success;
1957
1958
10.4k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1959
10.4k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1960
10.4k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1961
10.4k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1962
10.4k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1963
10.4k
  unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1964
10.4k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1965
10.4k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1966
1967
  // On stores, the writeback operand precedes Rt.
1968
10.4k
  switch (MCInst_getOpcode(Inst)) {
1969
1.26k
  case ARM_STR_POST_IMM:
1970
2.45k
  case ARM_STR_POST_REG:
1971
3.30k
  case ARM_STRB_POST_IMM:
1972
3.73k
  case ARM_STRB_POST_REG:
1973
4.39k
  case ARM_STRT_POST_REG:
1974
5.35k
  case ARM_STRT_POST_IMM:
1975
6.14k
  case ARM_STRBT_POST_REG:
1976
7.17k
  case ARM_STRBT_POST_IMM:
1977
7.17k
    if (!Check(&S,
1978
7.17k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1979
0
      return MCDisassembler_Fail;
1980
7.17k
    break;
1981
7.17k
  default:
1982
3.31k
    break;
1983
10.4k
  }
1984
1985
10.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1986
0
    return MCDisassembler_Fail;
1987
1988
  // On loads, the writeback operand comes after Rt.
1989
10.4k
  switch (MCInst_getOpcode(Inst)) {
1990
620
  case ARM_LDR_POST_IMM:
1991
753
  case ARM_LDR_POST_REG:
1992
1.25k
  case ARM_LDRB_POST_IMM:
1993
1.45k
  case ARM_LDRB_POST_REG:
1994
1.66k
  case ARM_LDRBT_POST_REG:
1995
2.30k
  case ARM_LDRBT_POST_IMM:
1996
2.53k
  case ARM_LDRT_POST_REG:
1997
3.31k
  case ARM_LDRT_POST_IMM:
1998
3.31k
    if (!Check(&S,
1999
3.31k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2000
0
      return MCDisassembler_Fail;
2001
3.31k
    break;
2002
7.17k
  default:
2003
7.17k
    break;
2004
10.4k
  }
2005
2006
10.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2007
0
    return MCDisassembler_Fail;
2008
2009
10.4k
  ARM_AM_AddrOpc Op = ARM_AM_add;
2010
10.4k
  if (!fieldFromInstruction_4(Insn, 23, 1))
2011
5.59k
    Op = ARM_AM_sub;
2012
2013
10.4k
  bool writeback = (P == 0) || (W == 1);
2014
10.4k
  unsigned idx_mode = 0;
2015
10.4k
  if (P && writeback)
2016
0
    idx_mode = ARMII_IndexModePre;
2017
10.4k
  else if (!P && writeback)
2018
10.4k
    idx_mode = ARMII_IndexModePost;
2019
2020
10.4k
  if (writeback && (Rn == 15 || Rn == Rt))
2021
1.72k
    S = MCDisassembler_SoftFail; // UNPREDICTABLE
2022
2023
10.4k
  if (reg) {
2024
3.83k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address,
2025
3.83k
                Decoder)))
2026
0
      return MCDisassembler_Fail;
2027
3.83k
    ARM_AM_ShiftOpc Opc = ARM_AM_lsl;
2028
3.83k
    switch (fieldFromInstruction_4(Insn, 5, 2)) {
2029
1.00k
    case 0:
2030
1.00k
      Opc = ARM_AM_lsl;
2031
1.00k
      break;
2032
573
    case 1:
2033
573
      Opc = ARM_AM_lsr;
2034
573
      break;
2035
478
    case 2:
2036
478
      Opc = ARM_AM_asr;
2037
478
      break;
2038
1.78k
    case 3:
2039
1.78k
      Opc = ARM_AM_ror;
2040
1.78k
      break;
2041
0
    default:
2042
0
      return MCDisassembler_Fail;
2043
3.83k
    }
2044
3.83k
    unsigned amt = fieldFromInstruction_4(Insn, 7, 5);
2045
3.83k
    if (Opc == ARM_AM_ror && amt == 0)
2046
567
      Opc = ARM_AM_rrx;
2047
3.83k
    imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
2048
2049
3.83k
    MCOperand_CreateImm0(Inst, (imm));
2050
6.64k
  } else {
2051
6.64k
    MCOperand_CreateReg0(Inst, (0));
2052
6.64k
    unsigned tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
2053
6.64k
    MCOperand_CreateImm0(Inst, (tmp));
2054
6.64k
  }
2055
2056
10.4k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2057
1.12k
    return MCDisassembler_Fail;
2058
2059
9.36k
  return S;
2060
10.4k
}
2061
2062
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
2063
            uint64_t Address, const void *Decoder)
2064
4.12k
{
2065
4.12k
  DecodeStatus S = MCDisassembler_Success;
2066
2067
4.12k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2068
4.12k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2069
4.12k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
2070
4.12k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
2071
4.12k
  unsigned U = fieldFromInstruction_4(Val, 12, 1);
2072
2073
4.12k
  ARM_AM_ShiftOpc ShOp = ARM_AM_lsl;
2074
4.12k
  switch (type) {
2075
983
  case 0:
2076
983
    ShOp = ARM_AM_lsl;
2077
983
    break;
2078
1.08k
  case 1:
2079
1.08k
    ShOp = ARM_AM_lsr;
2080
1.08k
    break;
2081
889
  case 2:
2082
889
    ShOp = ARM_AM_asr;
2083
889
    break;
2084
1.16k
  case 3:
2085
1.16k
    ShOp = ARM_AM_ror;
2086
1.16k
    break;
2087
4.12k
  }
2088
2089
4.12k
  if (ShOp == ARM_AM_ror && imm == 0)
2090
240
    ShOp = ARM_AM_rrx;
2091
2092
4.12k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2093
0
    return MCDisassembler_Fail;
2094
4.12k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2095
0
    return MCDisassembler_Fail;
2096
4.12k
  unsigned shift;
2097
4.12k
  if (U)
2098
2.07k
    shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
2099
2.05k
  else
2100
2.05k
    shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
2101
4.12k
  MCOperand_CreateImm0(Inst, (shift));
2102
2103
4.12k
  return S;
2104
4.12k
}
2105
2106
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
2107
           uint64_t Address, const void *Decoder)
2108
279
{
2109
279
  if (MCInst_getOpcode(Inst) != ARM_TSB &&
2110
83
      MCInst_getOpcode(Inst) != ARM_t2TSB)
2111
0
    return MCDisassembler_Fail;
2112
2113
  // The "csync" operand is not encoded into the "tsb" instruction (as this is
2114
  // the only available operand), but LLVM expects the instruction to have one
2115
  // operand, so we need to add the csync when decoding.
2116
279
  MCOperand_CreateImm0(Inst, (ARM_TSB_CSYNC));
2117
279
  return MCDisassembler_Success;
2118
279
}
2119
2120
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
2121
                 uint64_t Address,
2122
                 const void *Decoder)
2123
11.1k
{
2124
11.1k
  DecodeStatus S = MCDisassembler_Success;
2125
2126
11.1k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
2127
11.1k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2128
11.1k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2129
11.1k
  unsigned type = fieldFromInstruction_4(Insn, 22, 1);
2130
11.1k
  unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
2131
11.1k
  unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
2132
11.1k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2133
11.1k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
2134
11.1k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
2135
11.1k
  unsigned Rt2 = Rt + 1;
2136
2137
11.1k
  bool writeback = (W == 1) | (P == 0);
2138
2139
  // For {LD,ST}RD, Rt must be even, else undefined.
2140
11.1k
  switch (MCInst_getOpcode(Inst)) {
2141
437
  case ARM_STRD:
2142
605
  case ARM_STRD_PRE:
2143
1.31k
  case ARM_STRD_POST:
2144
1.72k
  case ARM_LDRD:
2145
2.33k
  case ARM_LDRD_PRE:
2146
2.99k
  case ARM_LDRD_POST:
2147
2.99k
    if (Rt & 0x1)
2148
1.39k
      S = MCDisassembler_SoftFail;
2149
2.99k
    break;
2150
8.16k
  default:
2151
8.16k
    break;
2152
11.1k
  }
2153
11.1k
  switch (MCInst_getOpcode(Inst)) {
2154
437
  case ARM_STRD:
2155
605
  case ARM_STRD_PRE:
2156
1.31k
  case ARM_STRD_POST:
2157
1.31k
    if (P == 0 && W == 1)
2158
0
      S = MCDisassembler_SoftFail;
2159
2160
1.31k
    if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
2161
268
      S = MCDisassembler_SoftFail;
2162
1.31k
    if (type && Rm == 15)
2163
24
      S = MCDisassembler_SoftFail;
2164
1.31k
    if (Rt2 == 15)
2165
37
      S = MCDisassembler_SoftFail;
2166
1.31k
    if (!type && fieldFromInstruction_4(Insn, 8, 4))
2167
702
      S = MCDisassembler_SoftFail;
2168
1.31k
    break;
2169
121
  case ARM_STRH:
2170
269
  case ARM_STRH_PRE:
2171
1.61k
  case ARM_STRH_POST:
2172
1.61k
    if (Rt == 15)
2173
136
      S = MCDisassembler_SoftFail;
2174
1.61k
    if (writeback && (Rn == 15 || Rn == Rt))
2175
187
      S = MCDisassembler_SoftFail;
2176
1.61k
    if (!type && Rm == 15)
2177
230
      S = MCDisassembler_SoftFail;
2178
1.61k
    break;
2179
409
  case ARM_LDRD:
2180
1.01k
  case ARM_LDRD_PRE:
2181
1.67k
  case ARM_LDRD_POST:
2182
1.67k
    if (type && Rn == 15) {
2183
257
      if (Rt2 == 15)
2184
133
        S = MCDisassembler_SoftFail;
2185
257
      break;
2186
257
    }
2187
1.41k
    if (P == 0 && W == 1)
2188
0
      S = MCDisassembler_SoftFail;
2189
1.41k
    if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
2190
420
      S = MCDisassembler_SoftFail;
2191
1.41k
    if (!type && writeback && Rn == 15)
2192
20
      S = MCDisassembler_SoftFail;
2193
1.41k
    if (writeback && (Rn == Rt || Rn == Rt2))
2194
190
      S = MCDisassembler_SoftFail;
2195
1.41k
    break;
2196
985
  case ARM_LDRH:
2197
2.22k
  case ARM_LDRH_PRE:
2198
3.22k
  case ARM_LDRH_POST:
2199
3.22k
    if (type && Rn == 15) {
2200
484
      if (Rt == 15)
2201
19
        S = MCDisassembler_SoftFail;
2202
484
      break;
2203
484
    }
2204
2.74k
    if (Rt == 15)
2205
247
      S = MCDisassembler_SoftFail;
2206
2.74k
    if (!type && Rm == 15)
2207
185
      S = MCDisassembler_SoftFail;
2208
2.74k
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2209
153
      S = MCDisassembler_SoftFail;
2210
2.74k
    break;
2211
154
  case ARM_LDRSH:
2212
882
  case ARM_LDRSH_PRE:
2213
1.26k
  case ARM_LDRSH_POST:
2214
2.53k
  case ARM_LDRSB:
2215
2.84k
  case ARM_LDRSB_PRE:
2216
3.32k
  case ARM_LDRSB_POST:
2217
3.32k
    if (type && Rn == 15) {
2218
103
      if (Rt == 15)
2219
50
        S = MCDisassembler_SoftFail;
2220
103
      break;
2221
103
    }
2222
3.21k
    if (type && (Rt == 15 || (writeback && Rn == Rt)))
2223
361
      S = MCDisassembler_SoftFail;
2224
3.21k
    if (!type && (Rt == 15 || Rm == 15))
2225
256
      S = MCDisassembler_SoftFail;
2226
3.21k
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2227
615
      S = MCDisassembler_SoftFail;
2228
3.21k
    break;
2229
0
  default:
2230
0
    break;
2231
11.1k
  }
2232
2233
11.1k
  if (writeback) { // Writeback
2234
7.77k
    if (P)
2235
3.19k
      U |= ARMII_IndexModePre << 9;
2236
4.57k
    else
2237
4.57k
      U |= ARMII_IndexModePost << 9;
2238
2239
    // On stores, the writeback operand precedes Rt.
2240
7.77k
    switch (MCInst_getOpcode(Inst)) {
2241
0
    case ARM_STRD:
2242
168
    case ARM_STRD_PRE:
2243
882
    case ARM_STRD_POST:
2244
882
    case ARM_STRH:
2245
1.03k
    case ARM_STRH_PRE:
2246
2.37k
    case ARM_STRH_POST:
2247
2.37k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2248
2.37k
                    Decoder)))
2249
0
        return MCDisassembler_Fail;
2250
2.37k
      break;
2251
5.40k
    default:
2252
5.40k
      break;
2253
7.77k
    }
2254
7.77k
  }
2255
2256
11.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2257
0
    return MCDisassembler_Fail;
2258
11.1k
  switch (MCInst_getOpcode(Inst)) {
2259
437
  case ARM_STRD:
2260
605
  case ARM_STRD_PRE:
2261
1.31k
  case ARM_STRD_POST:
2262
1.72k
  case ARM_LDRD:
2263
2.33k
  case ARM_LDRD_PRE:
2264
2.99k
  case ARM_LDRD_POST:
2265
2.99k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt + 1, Address,
2266
2.99k
                  Decoder)))
2267
11
      return MCDisassembler_Fail;
2268
2.98k
    break;
2269
8.16k
  default:
2270
8.16k
    break;
2271
11.1k
  }
2272
2273
11.1k
  if (writeback) {
2274
    // On loads, the writeback operand comes after Rt.
2275
7.76k
    switch (MCInst_getOpcode(Inst)) {
2276
0
    case ARM_LDRD:
2277
602
    case ARM_LDRD_PRE:
2278
1.26k
    case ARM_LDRD_POST:
2279
1.26k
    case ARM_LDRH:
2280
2.49k
    case ARM_LDRH_PRE:
2281
3.50k
    case ARM_LDRH_POST:
2282
3.50k
    case ARM_LDRSH:
2283
4.23k
    case ARM_LDRSH_PRE:
2284
4.61k
    case ARM_LDRSH_POST:
2285
4.61k
    case ARM_LDRSB:
2286
4.92k
    case ARM_LDRSB_PRE:
2287
5.39k
    case ARM_LDRSB_POST:
2288
5.39k
    case ARM_LDRHTr:
2289
5.39k
    case ARM_LDRSBTr:
2290
5.39k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2291
5.39k
                    Decoder)))
2292
0
        return MCDisassembler_Fail;
2293
5.39k
      break;
2294
5.39k
    default:
2295
2.36k
      break;
2296
7.76k
    }
2297
7.76k
  }
2298
2299
11.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2300
0
    return MCDisassembler_Fail;
2301
2302
11.1k
  if (type) {
2303
5.84k
    MCOperand_CreateReg0(Inst, (0));
2304
5.84k
    MCOperand_CreateImm0(Inst, (U | (imm << 4) | Rm));
2305
5.84k
  } else {
2306
5.30k
    if (!Check(&S,
2307
5.30k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2308
0
      return MCDisassembler_Fail;
2309
5.30k
    MCOperand_CreateImm0(Inst, (U));
2310
5.30k
  }
2311
2312
11.1k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2313
6
    return MCDisassembler_Fail;
2314
2315
11.1k
  return S;
2316
11.1k
}
2317
2318
static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
2319
           uint64_t Address, const void *Decoder)
2320
659
{
2321
659
  DecodeStatus S = MCDisassembler_Success;
2322
2323
659
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2324
659
  unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
2325
2326
659
  switch (mode) {
2327
85
  case 0:
2328
85
    mode = ARM_AM_da;
2329
85
    break;
2330
322
  case 1:
2331
322
    mode = ARM_AM_ia;
2332
322
    break;
2333
95
  case 2:
2334
95
    mode = ARM_AM_db;
2335
95
    break;
2336
157
  case 3:
2337
157
    mode = ARM_AM_ib;
2338
157
    break;
2339
659
  }
2340
2341
659
  MCOperand_CreateImm0(Inst, (mode));
2342
659
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2343
0
    return MCDisassembler_Fail;
2344
2345
659
  return S;
2346
659
}
2347
2348
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
2349
            uint64_t Address, const void *Decoder)
2350
441
{
2351
441
  DecodeStatus S = MCDisassembler_Success;
2352
2353
441
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2354
441
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2355
441
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2356
441
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2357
2358
441
  if (pred == 0xF)
2359
289
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2360
2361
152
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2362
0
    return MCDisassembler_Fail;
2363
152
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2364
0
    return MCDisassembler_Fail;
2365
152
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2366
0
    return MCDisassembler_Fail;
2367
152
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2368
0
    return MCDisassembler_Fail;
2369
152
  return S;
2370
152
}
2371
2372
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
2373
                unsigned Insn,
2374
                uint64_t Address,
2375
                const void *Decoder)
2376
7.02k
{
2377
7.02k
  DecodeStatus S = MCDisassembler_Success;
2378
2379
7.02k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2380
7.02k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2381
7.02k
  unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
2382
2383
7.02k
  if (pred == 0xF) {
2384
    // Ambiguous with RFE and SRS
2385
677
    switch (MCInst_getOpcode(Inst)) {
2386
0
    case ARM_LDMDA:
2387
0
      MCInst_setOpcode(Inst, (ARM_RFEDA));
2388
0
      break;
2389
85
    case ARM_LDMDA_UPD:
2390
85
      MCInst_setOpcode(Inst, (ARM_RFEDA_UPD));
2391
85
      break;
2392
0
    case ARM_LDMDB:
2393
0
      MCInst_setOpcode(Inst, (ARM_RFEDB));
2394
0
      break;
2395
95
    case ARM_LDMDB_UPD:
2396
95
      MCInst_setOpcode(Inst, (ARM_RFEDB_UPD));
2397
95
      break;
2398
0
    case ARM_LDMIA:
2399
0
      MCInst_setOpcode(Inst, (ARM_RFEIA));
2400
0
      break;
2401
322
    case ARM_LDMIA_UPD:
2402
322
      MCInst_setOpcode(Inst, (ARM_RFEIA_UPD));
2403
322
      break;
2404
0
    case ARM_LDMIB:
2405
0
      MCInst_setOpcode(Inst, (ARM_RFEIB));
2406
0
      break;
2407
157
    case ARM_LDMIB_UPD:
2408
157
      MCInst_setOpcode(Inst, (ARM_RFEIB_UPD));
2409
157
      break;
2410
0
    case ARM_STMDA:
2411
0
      MCInst_setOpcode(Inst, (ARM_SRSDA));
2412
0
      break;
2413
3
    case ARM_STMDA_UPD:
2414
3
      MCInst_setOpcode(Inst, (ARM_SRSDA_UPD));
2415
3
      break;
2416
0
    case ARM_STMDB:
2417
0
      MCInst_setOpcode(Inst, (ARM_SRSDB));
2418
0
      break;
2419
5
    case ARM_STMDB_UPD:
2420
5
      MCInst_setOpcode(Inst, (ARM_SRSDB_UPD));
2421
5
      break;
2422
0
    case ARM_STMIA:
2423
0
      MCInst_setOpcode(Inst, (ARM_SRSIA));
2424
0
      break;
2425
2
    case ARM_STMIA_UPD:
2426
2
      MCInst_setOpcode(Inst, (ARM_SRSIA_UPD));
2427
2
      break;
2428
0
    case ARM_STMIB:
2429
0
      MCInst_setOpcode(Inst, (ARM_SRSIB));
2430
0
      break;
2431
3
    case ARM_STMIB_UPD:
2432
3
      MCInst_setOpcode(Inst, (ARM_SRSIB_UPD));
2433
3
      break;
2434
5
    default:
2435
5
      return MCDisassembler_Fail;
2436
677
    }
2437
2438
    // For stores (which become SRS's, the only operand is the mode.
2439
672
    if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
2440
      // Check SRS encoding constraints
2441
13
      if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
2442
0
            fieldFromInstruction_4(Insn, 20, 1) == 0))
2443
13
        return MCDisassembler_Fail;
2444
2445
0
      MCOperand_CreateImm0(
2446
0
        Inst, (fieldFromInstruction_4(Insn, 0, 4)));
2447
0
      return S;
2448
13
    }
2449
2450
659
    return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
2451
672
  }
2452
2453
6.34k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2454
0
    return MCDisassembler_Fail;
2455
6.34k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2456
0
    return MCDisassembler_Fail; // Tied
2457
6.34k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2458
0
    return MCDisassembler_Fail;
2459
6.34k
  if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2460
6
    return MCDisassembler_Fail;
2461
2462
6.34k
  return S;
2463
6.34k
}
2464
2465
// Check for UNPREDICTABLE predicated ESB instruction
2466
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
2467
            uint64_t Address, const void *Decoder)
2468
854
{
2469
854
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2470
854
  unsigned imm8 = fieldFromInstruction_4(Insn, 0, 8);
2471
2472
854
  DecodeStatus S = MCDisassembler_Success;
2473
2474
854
  MCOperand_CreateImm0(Inst, (imm8));
2475
2476
854
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2477
307
    return MCDisassembler_Fail;
2478
2479
  // ESB is unpredictable if pred != AL. Without the RAS extension, it is a
2480
  // NOP, so all predicates should be allowed.
2481
547
  if (imm8 == 0x10 && pred != 0xe &&
2482
163
      ((ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureRAS)) != 0))
2483
0
    S = MCDisassembler_SoftFail;
2484
2485
547
  return S;
2486
854
}
2487
2488
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2489
           uint64_t Address, const void *Decoder)
2490
536
{
2491
536
  unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2492
536
  unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2493
536
  unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2494
536
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2495
2496
536
  DecodeStatus S = MCDisassembler_Success;
2497
2498
  // This decoder is called from multiple location that do not check
2499
  // the full encoding is valid before they do.
2500
536
  if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2501
535
      fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2502
531
      fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2503
6
    return MCDisassembler_Fail;
2504
2505
  // imod == '01' --> UNPREDICTABLE
2506
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2507
  // return failure here.  The '01' imod value is unprintable, so there's
2508
  // nothing useful we could do even if we returned UNPREDICTABLE.
2509
2510
530
  if (imod == 1)
2511
1
    return MCDisassembler_Fail;
2512
2513
529
  if (imod && M) {
2514
75
    MCInst_setOpcode(Inst, (ARM_CPS3p));
2515
75
    MCOperand_CreateImm0(Inst, (imod));
2516
75
    MCOperand_CreateImm0(Inst, (iflags));
2517
75
    MCOperand_CreateImm0(Inst, (mode));
2518
454
  } else if (imod && !M) {
2519
136
    MCInst_setOpcode(Inst, (ARM_CPS2p));
2520
136
    MCOperand_CreateImm0(Inst, (imod));
2521
136
    MCOperand_CreateImm0(Inst, (iflags));
2522
136
    if (mode)
2523
86
      S = MCDisassembler_SoftFail;
2524
318
  } else if (!imod && M) {
2525
233
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2526
233
    MCOperand_CreateImm0(Inst, (mode));
2527
233
    if (iflags)
2528
222
      S = MCDisassembler_SoftFail;
2529
233
  } else {
2530
    // imod == '00' && M == '0' --> UNPREDICTABLE
2531
85
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2532
85
    MCOperand_CreateImm0(Inst, (mode));
2533
85
    S = MCDisassembler_SoftFail;
2534
85
  }
2535
2536
529
  return S;
2537
530
}
2538
2539
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2540
             uint64_t Address,
2541
             const void *Decoder)
2542
346
{
2543
346
  unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2544
346
  unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2545
346
  unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2546
346
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2547
2548
346
  DecodeStatus S = MCDisassembler_Success;
2549
2550
  // imod == '01' --> UNPREDICTABLE
2551
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2552
  // return failure here.  The '01' imod value is unprintable, so there's
2553
  // nothing useful we could do even if we returned UNPREDICTABLE.
2554
2555
346
  if (imod == 1)
2556
1
    return MCDisassembler_Fail;
2557
2558
345
  if (imod && M) {
2559
70
    MCInst_setOpcode(Inst, (ARM_t2CPS3p));
2560
70
    MCOperand_CreateImm0(Inst, (imod));
2561
70
    MCOperand_CreateImm0(Inst, (iflags));
2562
70
    MCOperand_CreateImm0(Inst, (mode));
2563
275
  } else if (imod && !M) {
2564
129
    MCInst_setOpcode(Inst, (ARM_t2CPS2p));
2565
129
    MCOperand_CreateImm0(Inst, (imod));
2566
129
    MCOperand_CreateImm0(Inst, (iflags));
2567
129
    if (mode)
2568
0
      S = MCDisassembler_SoftFail;
2569
146
  } else if (!imod && M) {
2570
146
    MCInst_setOpcode(Inst, (ARM_t2CPS1p));
2571
146
    MCOperand_CreateImm0(Inst, (mode));
2572
146
    if (iflags)
2573
77
      S = MCDisassembler_SoftFail;
2574
146
  } else {
2575
    // imod == '00' && M == '0' --> this is a HINT instruction
2576
0
    int imm = fieldFromInstruction_4(Insn, 0, 8);
2577
    // HINT are defined only for immediate in [0..4]
2578
0
    if (imm > 4)
2579
0
      return MCDisassembler_Fail;
2580
0
    MCInst_setOpcode(Inst, (ARM_t2HINT));
2581
0
    MCOperand_CreateImm0(Inst, (imm));
2582
0
  }
2583
2584
345
  return S;
2585
345
}
2586
2587
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
2588
             uint64_t Address,
2589
             const void *Decoder)
2590
1.08k
{
2591
1.08k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
2592
2593
1.08k
  unsigned Opcode = ARM_t2HINT;
2594
2595
1.08k
  if (imm == 0x0D) {
2596
557
    Opcode = ARM_t2PACBTI;
2597
557
  } else if (imm == 0x1D) {
2598
100
    Opcode = ARM_t2PAC;
2599
431
  } else if (imm == 0x2D) {
2600
133
    Opcode = ARM_t2AUT;
2601
298
  } else if (imm == 0x0F) {
2602
86
    Opcode = ARM_t2BTI;
2603
86
  }
2604
2605
1.08k
  MCInst_setOpcode(Inst, (Opcode));
2606
1.08k
  if (Opcode == ARM_t2HINT) {
2607
212
    MCOperand_CreateImm0(Inst, (imm));
2608
212
  }
2609
2610
1.08k
  return MCDisassembler_Success;
2611
1.08k
}
2612
2613
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2614
               uint64_t Address,
2615
               const void *Decoder)
2616
602
{
2617
602
  DecodeStatus S = MCDisassembler_Success;
2618
2619
602
  unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2620
602
  unsigned imm = 0;
2621
2622
602
  imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2623
602
  imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2624
602
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2625
602
  imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2626
2627
602
  if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2628
201
    if (!Check(&S,
2629
201
         DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2630
0
      return MCDisassembler_Fail;
2631
602
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2632
0
    return MCDisassembler_Fail;
2633
2634
602
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2635
602
    MCOperand_CreateImm0(Inst, (imm));
2636
2637
602
  return S;
2638
602
}
2639
2640
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2641
                uint64_t Address,
2642
                const void *Decoder)
2643
1.73k
{
2644
1.73k
  DecodeStatus S = MCDisassembler_Success;
2645
2646
1.73k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2647
1.73k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2648
1.73k
  unsigned imm = 0;
2649
2650
1.73k
  imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2651
1.73k
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2652
2653
1.73k
  if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2654
966
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address,
2655
966
                Decoder)))
2656
0
      return MCDisassembler_Fail;
2657
2658
1.73k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2659
0
    return MCDisassembler_Fail;
2660
2661
1.73k
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2662
1.73k
    MCOperand_CreateImm0(Inst, (imm));
2663
2664
1.73k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2665
421
    return MCDisassembler_Fail;
2666
2667
1.31k
  return S;
2668
1.73k
}
2669
2670
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2671
            uint64_t Address, const void *Decoder)
2672
860
{
2673
860
  DecodeStatus S = MCDisassembler_Success;
2674
2675
860
  unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2676
860
  unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2677
860
  unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2678
860
  unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2679
860
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2680
2681
860
  if (pred == 0xF)
2682
54
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2683
2684
806
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2685
0
    return MCDisassembler_Fail;
2686
806
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2687
0
    return MCDisassembler_Fail;
2688
806
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2689
0
    return MCDisassembler_Fail;
2690
806
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2691
0
    return MCDisassembler_Fail;
2692
2693
806
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2694
0
    return MCDisassembler_Fail;
2695
2696
806
  return S;
2697
806
}
2698
2699
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
2700
           uint64_t Address, const void *Decoder)
2701
79
{
2702
79
  DecodeStatus S = MCDisassembler_Success;
2703
2704
79
  unsigned Pred = fieldFromInstruction_4(Insn, 28, 4);
2705
79
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2706
79
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2707
2708
79
  if (Pred == 0xF)
2709
41
    return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
2710
2711
38
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2712
0
    return MCDisassembler_Fail;
2713
38
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2714
0
    return MCDisassembler_Fail;
2715
38
  if (!Check(&S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
2716
0
    return MCDisassembler_Fail;
2717
2718
38
  return S;
2719
38
}
2720
2721
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
2722
              uint64_t Address,
2723
              const void *Decoder)
2724
41
{
2725
41
  DecodeStatus S = MCDisassembler_Success;
2726
2727
41
  unsigned Imm = fieldFromInstruction_4(Insn, 9, 1);
2728
2729
41
  if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8_1aOps) ||
2730
40
      !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
2731
1
    return MCDisassembler_Fail;
2732
2733
  // Decoder can be called from DecodeTST, which does not check the full
2734
  // encoding is valid.
2735
40
  if (fieldFromInstruction_4(Insn, 20, 12) != 0xf11 ||
2736
40
      fieldFromInstruction_4(Insn, 4, 4) != 0)
2737
0
    return MCDisassembler_Fail;
2738
40
  if (fieldFromInstruction_4(Insn, 10, 10) != 0 ||
2739
25
      fieldFromInstruction_4(Insn, 0, 4) != 0)
2740
22
    S = MCDisassembler_SoftFail;
2741
2742
40
  MCInst_setOpcode(Inst, (ARM_SETPAN));
2743
40
  MCOperand_CreateImm0(Inst, (Imm));
2744
2745
40
  return S;
2746
40
}
2747
2748
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2749
                 uint64_t Address,
2750
                 const void *Decoder)
2751
7.87k
{
2752
7.87k
  DecodeStatus S = MCDisassembler_Success;
2753
2754
7.87k
  unsigned add = fieldFromInstruction_4(Val, 12, 1);
2755
7.87k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2756
7.87k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2757
2758
7.87k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2759
0
    return MCDisassembler_Fail;
2760
2761
7.87k
  if (!add)
2762
4.40k
    imm *= -1;
2763
7.87k
  if (imm == 0 && !add)
2764
914
    imm = INT32_MIN;
2765
7.87k
  MCOperand_CreateImm0(Inst, (imm));
2766
7.87k
  if (Rn == 15)
2767
744
    tryAddingPcLoadReferenceComment(Address, Address + imm + 8,
2768
744
            Decoder);
2769
2770
7.87k
  return S;
2771
7.87k
}
2772
2773
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2774
             uint64_t Address,
2775
             const void *Decoder)
2776
873
{
2777
873
  DecodeStatus S = MCDisassembler_Success;
2778
2779
873
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2780
  // U == 1 to add imm, 0 to subtract it.
2781
873
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2782
873
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2783
2784
873
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2785
0
    return MCDisassembler_Fail;
2786
2787
873
  if (U)
2788
373
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_add, imm)));
2789
500
  else
2790
500
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_sub, imm)));
2791
2792
873
  return S;
2793
873
}
2794
2795
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
2796
                 uint64_t Address,
2797
                 const void *Decoder)
2798
1.20k
{
2799
1.20k
  DecodeStatus S = MCDisassembler_Success;
2800
2801
1.20k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2802
  // U == 1 to add imm, 0 to subtract it.
2803
1.20k
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2804
1.20k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2805
2806
1.20k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2807
0
    return MCDisassembler_Fail;
2808
2809
1.20k
  if (U)
2810
720
    MCOperand_CreateImm0(Inst,
2811
720
             (ARM_AM_getAM5FP16Opc(ARM_AM_add, imm)));
2812
486
  else
2813
486
    MCOperand_CreateImm0(Inst,
2814
486
             (ARM_AM_getAM5FP16Opc(ARM_AM_sub, imm)));
2815
2816
1.20k
  return S;
2817
1.20k
}
2818
2819
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2820
             uint64_t Address,
2821
             const void *Decoder)
2822
6.87k
{
2823
6.87k
  return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2824
6.87k
}
2825
2826
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2827
           uint64_t Address, const void *Decoder)
2828
677
{
2829
677
  DecodeStatus Status = MCDisassembler_Success;
2830
2831
  // Note the J1 and J2 values are from the encoded instruction.  So here
2832
  // change them to I1 and I2 values via as documented:
2833
  // I1 = NOT(J1 EOR S);
2834
  // I2 = NOT(J2 EOR S);
2835
  // and build the imm32 with one trailing zero as documented:
2836
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2837
677
  unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2838
677
  unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2839
677
  unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2840
677
  unsigned I1 = !(J1 ^ S);
2841
677
  unsigned I2 = !(J2 ^ S);
2842
677
  unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2843
677
  unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2844
677
  unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) |
2845
677
           imm11;
2846
677
  int imm32 = SignExtend32((tmp << 1), 25);
2847
677
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
2848
677
              Inst, Decoder))
2849
677
    MCOperand_CreateImm0(Inst, (imm32));
2850
2851
677
  return Status;
2852
677
}
2853
2854
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2855
                 uint64_t Address,
2856
                 const void *Decoder)
2857
7.23k
{
2858
7.23k
  DecodeStatus S = MCDisassembler_Success;
2859
2860
7.23k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2861
7.23k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2862
2863
7.23k
  if (pred == 0xF) {
2864
586
    MCInst_setOpcode(Inst, (ARM_BLXi));
2865
586
    imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2866
586
    if (!tryAddingSymbolicOperand(
2867
586
          Address, Address + SignExtend32((imm), 26) + 8,
2868
586
          true, 4, Inst, Decoder))
2869
586
      MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2870
586
    return S;
2871
586
  }
2872
2873
6.65k
  if (!tryAddingSymbolicOperand(Address,
2874
6.65k
              Address + SignExtend32((imm), 26) + 8,
2875
6.65k
              true, 4, Inst, Decoder))
2876
6.65k
    MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2877
2878
  // We already have BL_pred for BL w/ predicate, no need to add addition
2879
  // predicate opreands for BL
2880
6.65k
  if (MCInst_getOpcode(Inst) != ARM_BL)
2881
6.32k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
2882
6.32k
                  Decoder)))
2883
0
      return MCDisassembler_Fail;
2884
2885
6.65k
  return S;
2886
6.65k
}
2887
2888
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2889
             uint64_t Address,
2890
             const void *Decoder)
2891
31.4k
{
2892
31.4k
  DecodeStatus S = MCDisassembler_Success;
2893
2894
31.4k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2895
31.4k
  unsigned align = fieldFromInstruction_4(Val, 4, 2);
2896
2897
31.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2898
0
    return MCDisassembler_Fail;
2899
31.4k
  if (!align)
2900
16.1k
    MCOperand_CreateImm0(Inst, (0));
2901
15.2k
  else
2902
15.2k
    MCOperand_CreateImm0(Inst, (4 << align));
2903
2904
31.4k
  return S;
2905
31.4k
}
2906
2907
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2908
           uint64_t Address, const void *Decoder)
2909
18.0k
{
2910
18.0k
  DecodeStatus S = MCDisassembler_Success;
2911
2912
18.0k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2913
18.0k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2914
18.0k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
2915
18.0k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2916
18.0k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2917
18.0k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2918
2919
  // First output register
2920
18.0k
  switch (MCInst_getOpcode(Inst)) {
2921
250
  case ARM_VLD1q16:
2922
661
  case ARM_VLD1q32:
2923
725
  case ARM_VLD1q64:
2924
886
  case ARM_VLD1q8:
2925
1.16k
  case ARM_VLD1q16wb_fixed:
2926
1.57k
  case ARM_VLD1q16wb_register:
2927
1.94k
  case ARM_VLD1q32wb_fixed:
2928
2.02k
  case ARM_VLD1q32wb_register:
2929
2.09k
  case ARM_VLD1q64wb_fixed:
2930
2.16k
  case ARM_VLD1q64wb_register:
2931
2.51k
  case ARM_VLD1q8wb_fixed:
2932
2.76k
  case ARM_VLD1q8wb_register:
2933
2.88k
  case ARM_VLD2d16:
2934
3.04k
  case ARM_VLD2d32:
2935
3.11k
  case ARM_VLD2d8:
2936
3.40k
  case ARM_VLD2d16wb_fixed:
2937
3.48k
  case ARM_VLD2d16wb_register:
2938
3.56k
  case ARM_VLD2d32wb_fixed:
2939
3.64k
  case ARM_VLD2d32wb_register:
2940
3.72k
  case ARM_VLD2d8wb_fixed:
2941
3.79k
  case ARM_VLD2d8wb_register:
2942
3.79k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
2943
3.79k
              Decoder)))
2944
4
      return MCDisassembler_Fail;
2945
3.79k
    break;
2946
3.79k
  case ARM_VLD2b16:
2947
851
  case ARM_VLD2b32:
2948
1.43k
  case ARM_VLD2b8:
2949
1.54k
  case ARM_VLD2b16wb_fixed:
2950
1.83k
  case ARM_VLD2b16wb_register:
2951
1.88k
  case ARM_VLD2b32wb_fixed:
2952
1.99k
  case ARM_VLD2b32wb_register:
2953
2.57k
  case ARM_VLD2b8wb_fixed:
2954
2.78k
  case ARM_VLD2b8wb_register:
2955
2.78k
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
2956
2.78k
                    Decoder)))
2957
2
      return MCDisassembler_Fail;
2958
2.78k
    break;
2959
11.5k
  default:
2960
11.5k
    if (!Check(&S,
2961
11.5k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2962
0
      return MCDisassembler_Fail;
2963
18.0k
  }
2964
2965
  // Second output register
2966
18.0k
  switch (MCInst_getOpcode(Inst)) {
2967
99
  case ARM_VLD3d8:
2968
166
  case ARM_VLD3d16:
2969
310
  case ARM_VLD3d32:
2970
411
  case ARM_VLD3d8_UPD:
2971
631
  case ARM_VLD3d16_UPD:
2972
937
  case ARM_VLD3d32_UPD:
2973
1.07k
  case ARM_VLD4d8:
2974
1.11k
  case ARM_VLD4d16:
2975
1.29k
  case ARM_VLD4d32:
2976
2.18k
  case ARM_VLD4d8_UPD:
2977
2.31k
  case ARM_VLD4d16_UPD:
2978
2.89k
  case ARM_VLD4d32_UPD:
2979
2.89k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
2980
2.89k
                  Address, Decoder)))
2981
0
      return MCDisassembler_Fail;
2982
2.89k
    break;
2983
2.89k
  case ARM_VLD3q8:
2984
137
  case ARM_VLD3q16:
2985
412
  case ARM_VLD3q32:
2986
502
  case ARM_VLD3q8_UPD:
2987
908
  case ARM_VLD3q16_UPD:
2988
2.03k
  case ARM_VLD3q32_UPD:
2989
2.08k
  case ARM_VLD4q8:
2990
2.15k
  case ARM_VLD4q16:
2991
2.62k
  case ARM_VLD4q32:
2992
2.83k
  case ARM_VLD4q8_UPD:
2993
3.05k
  case ARM_VLD4q16_UPD:
2994
3.17k
  case ARM_VLD4q32_UPD:
2995
3.17k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
2996
3.17k
                  Address, Decoder)))
2997
0
      return MCDisassembler_Fail;
2998
3.17k
    break;
2999
12.0k
  default:
3000
12.0k
    break;
3001
18.0k
  }
3002
3003
  // Third output register
3004
18.0k
  switch (MCInst_getOpcode(Inst)) {
3005
99
  case ARM_VLD3d8:
3006
166
  case ARM_VLD3d16:
3007
310
  case ARM_VLD3d32:
3008
411
  case ARM_VLD3d8_UPD:
3009
631
  case ARM_VLD3d16_UPD:
3010
937
  case ARM_VLD3d32_UPD:
3011
1.07k
  case ARM_VLD4d8:
3012
1.11k
  case ARM_VLD4d16:
3013
1.29k
  case ARM_VLD4d32:
3014
2.18k
  case ARM_VLD4d8_UPD:
3015
2.31k
  case ARM_VLD4d16_UPD:
3016
2.89k
  case ARM_VLD4d32_UPD:
3017
2.89k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3018
2.89k
                  Address, Decoder)))
3019
0
      return MCDisassembler_Fail;
3020
2.89k
    break;
3021
2.89k
  case ARM_VLD3q8:
3022
137
  case ARM_VLD3q16:
3023
412
  case ARM_VLD3q32:
3024
502
  case ARM_VLD3q8_UPD:
3025
908
  case ARM_VLD3q16_UPD:
3026
2.03k
  case ARM_VLD3q32_UPD:
3027
2.08k
  case ARM_VLD4q8:
3028
2.15k
  case ARM_VLD4q16:
3029
2.62k
  case ARM_VLD4q32:
3030
2.83k
  case ARM_VLD4q8_UPD:
3031
3.05k
  case ARM_VLD4q16_UPD:
3032
3.17k
  case ARM_VLD4q32_UPD:
3033
3.17k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3034
3.17k
                  Address, Decoder)))
3035
0
      return MCDisassembler_Fail;
3036
3.17k
    break;
3037
12.0k
  default:
3038
12.0k
    break;
3039
18.0k
  }
3040
3041
  // Fourth output register
3042
18.0k
  switch (MCInst_getOpcode(Inst)) {
3043
135
  case ARM_VLD4d8:
3044
181
  case ARM_VLD4d16:
3045
361
  case ARM_VLD4d32:
3046
1.25k
  case ARM_VLD4d8_UPD:
3047
1.37k
  case ARM_VLD4d16_UPD:
3048
1.95k
  case ARM_VLD4d32_UPD:
3049
1.95k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3050
1.95k
                  Address, Decoder)))
3051
0
      return MCDisassembler_Fail;
3052
1.95k
    break;
3053
1.95k
  case ARM_VLD4q8:
3054
124
  case ARM_VLD4q16:
3055
587
  case ARM_VLD4q32:
3056
798
  case ARM_VLD4q8_UPD:
3057
1.02k
  case ARM_VLD4q16_UPD:
3058
1.13k
  case ARM_VLD4q32_UPD:
3059
1.13k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3060
1.13k
                  Address, Decoder)))
3061
0
      return MCDisassembler_Fail;
3062
1.13k
    break;
3063
14.9k
  default:
3064
14.9k
    break;
3065
18.0k
  }
3066
3067
  // Writeback operand
3068
18.0k
  switch (MCInst_getOpcode(Inst)) {
3069
61
  case ARM_VLD1d8wb_fixed:
3070
85
  case ARM_VLD1d16wb_fixed:
3071
122
  case ARM_VLD1d32wb_fixed:
3072
332
  case ARM_VLD1d64wb_fixed:
3073
459
  case ARM_VLD1d8wb_register:
3074
923
  case ARM_VLD1d16wb_register:
3075
955
  case ARM_VLD1d32wb_register:
3076
1.02k
  case ARM_VLD1d64wb_register:
3077
1.36k
  case ARM_VLD1q8wb_fixed:
3078
1.64k
  case ARM_VLD1q16wb_fixed:
3079
2.02k
  case ARM_VLD1q32wb_fixed:
3080
2.09k
  case ARM_VLD1q64wb_fixed:
3081
2.34k
  case ARM_VLD1q8wb_register:
3082
2.75k
  case ARM_VLD1q16wb_register:
3083
2.82k
  case ARM_VLD1q32wb_register:
3084
2.89k
  case ARM_VLD1q64wb_register:
3085
2.90k
  case ARM_VLD1d8Twb_fixed:
3086
3.16k
  case ARM_VLD1d8Twb_register:
3087
3.66k
  case ARM_VLD1d16Twb_fixed:
3088
3.92k
  case ARM_VLD1d16Twb_register:
3089
3.94k
  case ARM_VLD1d32Twb_fixed:
3090
4.15k
  case ARM_VLD1d32Twb_register:
3091
4.27k
  case ARM_VLD1d64Twb_fixed:
3092
4.34k
  case ARM_VLD1d64Twb_register:
3093
4.47k
  case ARM_VLD1d8Qwb_fixed:
3094
4.71k
  case ARM_VLD1d8Qwb_register:
3095
4.76k
  case ARM_VLD1d16Qwb_fixed:
3096
5.01k
  case ARM_VLD1d16Qwb_register:
3097
5.44k
  case ARM_VLD1d32Qwb_fixed:
3098
5.66k
  case ARM_VLD1d32Qwb_register:
3099
5.69k
  case ARM_VLD1d64Qwb_fixed:
3100
6.05k
  case ARM_VLD1d64Qwb_register:
3101
6.14k
  case ARM_VLD2d8wb_fixed:
3102
6.42k
  case ARM_VLD2d16wb_fixed:
3103
6.50k
  case ARM_VLD2d32wb_fixed:
3104
6.56k
  case ARM_VLD2q8wb_fixed:
3105
6.82k
  case ARM_VLD2q16wb_fixed:
3106
6.99k
  case ARM_VLD2q32wb_fixed:
3107
7.07k
  case ARM_VLD2d8wb_register:
3108
7.15k
  case ARM_VLD2d16wb_register:
3109
7.23k
  case ARM_VLD2d32wb_register:
3110
7.36k
  case ARM_VLD2q8wb_register:
3111
7.59k
  case ARM_VLD2q16wb_register:
3112
7.83k
  case ARM_VLD2q32wb_register:
3113
8.41k
  case ARM_VLD2b8wb_fixed:
3114
8.51k
  case ARM_VLD2b16wb_fixed:
3115
8.56k
  case ARM_VLD2b32wb_fixed:
3116
8.77k
  case ARM_VLD2b8wb_register:
3117
9.06k
  case ARM_VLD2b16wb_register:
3118
9.18k
  case ARM_VLD2b32wb_register:
3119
9.18k
    MCOperand_CreateImm0(Inst, (0));
3120
9.18k
    break;
3121
101
  case ARM_VLD3d8_UPD:
3122
321
  case ARM_VLD3d16_UPD:
3123
627
  case ARM_VLD3d32_UPD:
3124
717
  case ARM_VLD3q8_UPD:
3125
1.12k
  case ARM_VLD3q16_UPD:
3126
2.25k
  case ARM_VLD3q32_UPD:
3127
3.13k
  case ARM_VLD4d8_UPD:
3128
3.26k
  case ARM_VLD4d16_UPD:
3129
3.84k
  case ARM_VLD4d32_UPD:
3130
4.05k
  case ARM_VLD4q8_UPD:
3131
4.27k
  case ARM_VLD4q16_UPD:
3132
4.39k
  case ARM_VLD4q32_UPD:
3133
4.39k
    if (!Check(&S,
3134
4.39k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3135
0
      return MCDisassembler_Fail;
3136
4.39k
    break;
3137
4.51k
  default:
3138
4.51k
    break;
3139
18.0k
  }
3140
3141
  // AddrMode6 Base (register+alignment)
3142
18.0k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3143
0
    return MCDisassembler_Fail;
3144
3145
  // AddrMode6 Offset (register)
3146
18.0k
  switch (MCInst_getOpcode(Inst)) {
3147
12.2k
  default:
3148
    // The below have been updated to have explicit am6offset split
3149
    // between fixed and register offset. For those instructions not
3150
    // yet updated, we need to add an additional reg0 operand for the
3151
    // fixed variant.
3152
    //
3153
    // The fixed offset encodes as Rm == 0xd, so we check for that.
3154
12.2k
    if (Rm == 0xd) {
3155
365
      MCOperand_CreateReg0(Inst, (0));
3156
365
      break;
3157
365
    }
3158
    // Fall through to handle the register offset variant.
3159
    // fall through
3160
11.9k
  case ARM_VLD1d8wb_fixed:
3161
11.9k
  case ARM_VLD1d16wb_fixed:
3162
12.0k
  case ARM_VLD1d32wb_fixed:
3163
12.2k
  case ARM_VLD1d64wb_fixed:
3164
12.2k
  case ARM_VLD1d8Twb_fixed:
3165
12.7k
  case ARM_VLD1d16Twb_fixed:
3166
12.7k
  case ARM_VLD1d32Twb_fixed:
3167
12.8k
  case ARM_VLD1d64Twb_fixed:
3168
12.9k
  case ARM_VLD1d8Qwb_fixed:
3169
13.0k
  case ARM_VLD1d16Qwb_fixed:
3170
13.4k
  case ARM_VLD1d32Qwb_fixed:
3171
13.4k
  case ARM_VLD1d64Qwb_fixed:
3172
13.6k
  case ARM_VLD1d8wb_register:
3173
14.0k
  case ARM_VLD1d16wb_register:
3174
14.1k
  case ARM_VLD1d32wb_register:
3175
14.1k
  case ARM_VLD1d64wb_register:
3176
14.5k
  case ARM_VLD1q8wb_fixed:
3177
14.8k
  case ARM_VLD1q16wb_fixed:
3178
15.1k
  case ARM_VLD1q32wb_fixed:
3179
15.2k
  case ARM_VLD1q64wb_fixed:
3180
15.5k
  case ARM_VLD1q8wb_register:
3181
15.9k
  case ARM_VLD1q16wb_register:
3182
15.9k
  case ARM_VLD1q32wb_register:
3183
16.0k
  case ARM_VLD1q64wb_register:
3184
    // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3185
    // variant encodes Rm == 0xf. Anything else is a register offset post-
3186
    // increment and we need to add the register operand to the instruction.
3187
16.0k
    if (Rm != 0xD && Rm != 0xF &&
3188
8.85k
        !Check(&S,
3189
8.85k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3190
0
      return MCDisassembler_Fail;
3191
16.0k
    break;
3192
16.0k
  case ARM_VLD2d8wb_fixed:
3193
369
  case ARM_VLD2d16wb_fixed:
3194
442
  case ARM_VLD2d32wb_fixed:
3195
1.01k
  case ARM_VLD2b8wb_fixed:
3196
1.12k
  case ARM_VLD2b16wb_fixed:
3197
1.16k
  case ARM_VLD2b32wb_fixed:
3198
1.23k
  case ARM_VLD2q8wb_fixed:
3199
1.49k
  case ARM_VLD2q16wb_fixed:
3200
1.66k
  case ARM_VLD2q32wb_fixed:
3201
1.66k
    break;
3202
18.0k
  }
3203
3204
18.0k
  return S;
3205
18.0k
}
3206
3207
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
3208
              uint64_t Address,
3209
              const void *Decoder)
3210
12.2k
{
3211
12.2k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3212
12.2k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3213
12.2k
  if (type == 6 && (align & 2))
3214
3
    return MCDisassembler_Fail;
3215
12.2k
  if (type == 7 && (align & 2))
3216
0
    return MCDisassembler_Fail;
3217
12.2k
  if (type == 10 && align == 3)
3218
3
    return MCDisassembler_Fail;
3219
3220
12.2k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3221
12.2k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3222
12.2k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3223
12.2k
}
3224
3225
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
3226
              uint64_t Address,
3227
              const void *Decoder)
3228
9.28k
{
3229
9.28k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3230
9.28k
  if (size == 3)
3231
0
    return MCDisassembler_Fail;
3232
3233
9.28k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3234
9.28k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3235
9.28k
  if (type == 8 && align == 3)
3236
2
    return MCDisassembler_Fail;
3237
9.27k
  if (type == 9 && align == 3)
3238
2
    return MCDisassembler_Fail;
3239
3240
9.27k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3241
9.27k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3242
9.27k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3243
9.27k
}
3244
3245
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
3246
              uint64_t Address,
3247
              const void *Decoder)
3248
4.70k
{
3249
4.70k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3250
4.70k
  if (size == 3)
3251
0
    return MCDisassembler_Fail;
3252
3253
4.70k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3254
4.70k
  if (align & 2)
3255
0
    return MCDisassembler_Fail;
3256
3257
4.70k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3258
4.70k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3259
4.70k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3260
4.70k
}
3261
3262
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
3263
              uint64_t Address,
3264
              const void *Decoder)
3265
5.17k
{
3266
5.17k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3267
5.17k
  if (size == 3)
3268
0
    return MCDisassembler_Fail;
3269
3270
5.17k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3271
5.17k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3272
5.17k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3273
5.17k
}
3274
3275
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
3276
           uint64_t Address, const void *Decoder)
3277
13.3k
{
3278
13.3k
  DecodeStatus S = MCDisassembler_Success;
3279
3280
13.3k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3281
13.3k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3282
13.3k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
3283
13.3k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3284
13.3k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
3285
13.3k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3286
3287
  // Writeback Operand
3288
13.3k
  switch (MCInst_getOpcode(Inst)) {
3289
366
  case ARM_VST1d8wb_fixed:
3290
413
  case ARM_VST1d16wb_fixed:
3291
459
  case ARM_VST1d32wb_fixed:
3292
570
  case ARM_VST1d64wb_fixed:
3293
601
  case ARM_VST1d8wb_register:
3294
916
  case ARM_VST1d16wb_register:
3295
1.14k
  case ARM_VST1d32wb_register:
3296
1.16k
  case ARM_VST1d64wb_register:
3297
1.18k
  case ARM_VST1q8wb_fixed:
3298
1.22k
  case ARM_VST1q16wb_fixed:
3299
1.24k
  case ARM_VST1q32wb_fixed:
3300
1.31k
  case ARM_VST1q64wb_fixed:
3301
1.52k
  case ARM_VST1q8wb_register:
3302
1.56k
  case ARM_VST1q16wb_register:
3303
1.69k
  case ARM_VST1q32wb_register:
3304
1.98k
  case ARM_VST1q64wb_register:
3305
1.99k
  case ARM_VST1d8Twb_fixed:
3306
2.04k
  case ARM_VST1d16Twb_fixed:
3307
2.12k
  case ARM_VST1d32Twb_fixed:
3308
2.19k
  case ARM_VST1d64Twb_fixed:
3309
2.48k
  case ARM_VST1d8Twb_register:
3310
2.53k
  case ARM_VST1d16Twb_register:
3311
2.59k
  case ARM_VST1d32Twb_register:
3312
2.82k
  case ARM_VST1d64Twb_register:
3313
2.99k
  case ARM_VST1d8Qwb_fixed:
3314
3.11k
  case ARM_VST1d16Qwb_fixed:
3315
3.32k
  case ARM_VST1d32Qwb_fixed:
3316
3.41k
  case ARM_VST1d64Qwb_fixed:
3317
3.51k
  case ARM_VST1d8Qwb_register:
3318
3.56k
  case ARM_VST1d16Qwb_register:
3319
3.69k
  case ARM_VST1d32Qwb_register:
3320
3.71k
  case ARM_VST1d64Qwb_register:
3321
3.92k
  case ARM_VST2d8wb_fixed:
3322
3.93k
  case ARM_VST2d16wb_fixed:
3323
4.04k
  case ARM_VST2d32wb_fixed:
3324
4.18k
  case ARM_VST2d8wb_register:
3325
4.22k
  case ARM_VST2d16wb_register:
3326
4.27k
  case ARM_VST2d32wb_register:
3327
4.37k
  case ARM_VST2q8wb_fixed:
3328
4.38k
  case ARM_VST2q16wb_fixed:
3329
4.63k
  case ARM_VST2q32wb_fixed:
3330
4.90k
  case ARM_VST2q8wb_register:
3331
5.18k
  case ARM_VST2q16wb_register:
3332
5.29k
  case ARM_VST2q32wb_register:
3333
5.46k
  case ARM_VST2b8wb_fixed:
3334
5.77k
  case ARM_VST2b16wb_fixed:
3335
5.79k
  case ARM_VST2b32wb_fixed:
3336
6.10k
  case ARM_VST2b8wb_register:
3337
6.44k
  case ARM_VST2b16wb_register:
3338
6.77k
  case ARM_VST2b32wb_register:
3339
6.77k
    if (Rm == 0xF)
3340
0
      return MCDisassembler_Fail;
3341
6.77k
    MCOperand_CreateImm0(Inst, (0));
3342
6.77k
    break;
3343
241
  case ARM_VST3d8_UPD:
3344
312
  case ARM_VST3d16_UPD:
3345
420
  case ARM_VST3d32_UPD:
3346
693
  case ARM_VST3q8_UPD:
3347
828
  case ARM_VST3q16_UPD:
3348
1.12k
  case ARM_VST3q32_UPD:
3349
1.43k
  case ARM_VST4d8_UPD:
3350
1.65k
  case ARM_VST4d16_UPD:
3351
1.79k
  case ARM_VST4d32_UPD:
3352
1.91k
  case ARM_VST4q8_UPD:
3353
2.14k
  case ARM_VST4q16_UPD:
3354
2.61k
  case ARM_VST4q32_UPD:
3355
2.61k
    if (!Check(&S,
3356
2.61k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3357
0
      return MCDisassembler_Fail;
3358
2.61k
    break;
3359
3.93k
  default:
3360
3.93k
    break;
3361
13.3k
  }
3362
3363
  // AddrMode6 Base (register+alignment)
3364
13.3k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3365
0
    return MCDisassembler_Fail;
3366
3367
  // AddrMode6 Offset (register)
3368
13.3k
  switch (MCInst_getOpcode(Inst)) {
3369
10.5k
  default:
3370
10.5k
    if (Rm == 0xD)
3371
167
      MCOperand_CreateReg0(Inst, (0));
3372
10.4k
    else if (Rm != 0xF) {
3373
6.48k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
3374
6.48k
                    Decoder)))
3375
0
        return MCDisassembler_Fail;
3376
6.48k
    }
3377
10.5k
    break;
3378
10.5k
  case ARM_VST1d8wb_fixed:
3379
413
  case ARM_VST1d16wb_fixed:
3380
459
  case ARM_VST1d32wb_fixed:
3381
570
  case ARM_VST1d64wb_fixed:
3382
594
  case ARM_VST1q8wb_fixed:
3383
629
  case ARM_VST1q16wb_fixed:
3384
653
  case ARM_VST1q32wb_fixed:
3385
724
  case ARM_VST1q64wb_fixed:
3386
734
  case ARM_VST1d8Twb_fixed:
3387
786
  case ARM_VST1d16Twb_fixed:
3388
861
  case ARM_VST1d32Twb_fixed:
3389
935
  case ARM_VST1d64Twb_fixed:
3390
1.11k
  case ARM_VST1d8Qwb_fixed:
3391
1.22k
  case ARM_VST1d16Qwb_fixed:
3392
1.43k
  case ARM_VST1d32Qwb_fixed:
3393
1.52k
  case ARM_VST1d64Qwb_fixed:
3394
1.73k
  case ARM_VST2d8wb_fixed:
3395
1.75k
  case ARM_VST2d16wb_fixed:
3396
1.86k
  case ARM_VST2d32wb_fixed:
3397
1.95k
  case ARM_VST2q8wb_fixed:
3398
1.97k
  case ARM_VST2q16wb_fixed:
3399
2.22k
  case ARM_VST2q32wb_fixed:
3400
2.40k
  case ARM_VST2b8wb_fixed:
3401
2.71k
  case ARM_VST2b16wb_fixed:
3402
2.73k
  case ARM_VST2b32wb_fixed:
3403
2.73k
    break;
3404
13.3k
  }
3405
3406
  // First input register
3407
13.3k
  switch (MCInst_getOpcode(Inst)) {
3408
108
  case ARM_VST1q16:
3409
317
  case ARM_VST1q32:
3410
687
  case ARM_VST1q64:
3411
757
  case ARM_VST1q8:
3412
792
  case ARM_VST1q16wb_fixed:
3413
831
  case ARM_VST1q16wb_register:
3414
855
  case ARM_VST1q32wb_fixed:
3415
983
  case ARM_VST1q32wb_register:
3416
1.05k
  case ARM_VST1q64wb_fixed:
3417
1.34k
  case ARM_VST1q64wb_register:
3418
1.36k
  case ARM_VST1q8wb_fixed:
3419
1.57k
  case ARM_VST1q8wb_register:
3420
1.72k
  case ARM_VST2d16:
3421
2.11k
  case ARM_VST2d32:
3422
2.51k
  case ARM_VST2d8:
3423
2.52k
  case ARM_VST2d16wb_fixed:
3424
2.56k
  case ARM_VST2d16wb_register:
3425
2.67k
  case ARM_VST2d32wb_fixed:
3426
2.72k
  case ARM_VST2d32wb_register:
3427
2.93k
  case ARM_VST2d8wb_fixed:
3428
3.07k
  case ARM_VST2d8wb_register:
3429
3.07k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3430
3.07k
              Decoder)))
3431
2
      return MCDisassembler_Fail;
3432
3.07k
    break;
3433
3.07k
  case ARM_VST2b16:
3434
138
  case ARM_VST2b32:
3435
259
  case ARM_VST2b8:
3436
570
  case ARM_VST2b16wb_fixed:
3437
913
  case ARM_VST2b16wb_register:
3438
935
  case ARM_VST2b32wb_fixed:
3439
1.25k
  case ARM_VST2b32wb_register:
3440
1.43k
  case ARM_VST2b8wb_fixed:
3441
1.74k
  case ARM_VST2b8wb_register:
3442
1.74k
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3443
1.74k
                    Decoder)))
3444
3
      return MCDisassembler_Fail;
3445
1.73k
    break;
3446
8.50k
  default:
3447
8.50k
    if (!Check(&S,
3448
8.50k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3449
0
      return MCDisassembler_Fail;
3450
13.3k
  }
3451
3452
  // Second input register
3453
13.3k
  switch (MCInst_getOpcode(Inst)) {
3454
182
  case ARM_VST3d8:
3455
276
  case ARM_VST3d16:
3456
454
  case ARM_VST3d32:
3457
695
  case ARM_VST3d8_UPD:
3458
766
  case ARM_VST3d16_UPD:
3459
874
  case ARM_VST3d32_UPD:
3460
971
  case ARM_VST4d8:
3461
1.17k
  case ARM_VST4d16:
3462
1.23k
  case ARM_VST4d32:
3463
1.54k
  case ARM_VST4d8_UPD:
3464
1.76k
  case ARM_VST4d16_UPD:
3465
1.90k
  case ARM_VST4d32_UPD:
3466
1.90k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
3467
1.90k
                  Address, Decoder)))
3468
0
      return MCDisassembler_Fail;
3469
1.90k
    break;
3470
1.90k
  case ARM_VST3q8:
3471
65
  case ARM_VST3q16:
3472
153
  case ARM_VST3q32:
3473
426
  case ARM_VST3q8_UPD:
3474
561
  case ARM_VST3q16_UPD:
3475
856
  case ARM_VST3q32_UPD:
3476
917
  case ARM_VST4q8:
3477
968
  case ARM_VST4q16:
3478
1.08k
  case ARM_VST4q32:
3479
1.20k
  case ARM_VST4q8_UPD:
3480
1.43k
  case ARM_VST4q16_UPD:
3481
1.90k
  case ARM_VST4q32_UPD:
3482
1.90k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3483
1.90k
                  Address, Decoder)))
3484
0
      return MCDisassembler_Fail;
3485
1.90k
    break;
3486
9.49k
  default:
3487
9.49k
    break;
3488
13.3k
  }
3489
3490
  // Third input register
3491
13.3k
  switch (MCInst_getOpcode(Inst)) {
3492
182
  case ARM_VST3d8:
3493
276
  case ARM_VST3d16:
3494
454
  case ARM_VST3d32:
3495
695
  case ARM_VST3d8_UPD:
3496
766
  case ARM_VST3d16_UPD:
3497
874
  case ARM_VST3d32_UPD:
3498
971
  case ARM_VST4d8:
3499
1.17k
  case ARM_VST4d16:
3500
1.23k
  case ARM_VST4d32:
3501
1.54k
  case ARM_VST4d8_UPD:
3502
1.76k
  case ARM_VST4d16_UPD:
3503
1.90k
  case ARM_VST4d32_UPD:
3504
1.90k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3505
1.90k
                  Address, Decoder)))
3506
0
      return MCDisassembler_Fail;
3507
1.90k
    break;
3508
1.90k
  case ARM_VST3q8:
3509
65
  case ARM_VST3q16:
3510
153
  case ARM_VST3q32:
3511
426
  case ARM_VST3q8_UPD:
3512
561
  case ARM_VST3q16_UPD:
3513
856
  case ARM_VST3q32_UPD:
3514
917
  case ARM_VST4q8:
3515
968
  case ARM_VST4q16:
3516
1.08k
  case ARM_VST4q32:
3517
1.20k
  case ARM_VST4q8_UPD:
3518
1.43k
  case ARM_VST4q16_UPD:
3519
1.90k
  case ARM_VST4q32_UPD:
3520
1.90k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3521
1.90k
                  Address, Decoder)))
3522
0
      return MCDisassembler_Fail;
3523
1.90k
    break;
3524
9.49k
  default:
3525
9.49k
    break;
3526
13.3k
  }
3527
3528
  // Fourth input register
3529
13.3k
  switch (MCInst_getOpcode(Inst)) {
3530
97
  case ARM_VST4d8:
3531
302
  case ARM_VST4d16:
3532
364
  case ARM_VST4d32:
3533
671
  case ARM_VST4d8_UPD:
3534
891
  case ARM_VST4d16_UPD:
3535
1.03k
  case ARM_VST4d32_UPD:
3536
1.03k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3537
1.03k
                  Address, Decoder)))
3538
0
      return MCDisassembler_Fail;
3539
1.03k
    break;
3540
1.03k
  case ARM_VST4q8:
3541
112
  case ARM_VST4q16:
3542
226
  case ARM_VST4q32:
3543
347
  case ARM_VST4q8_UPD:
3544
577
  case ARM_VST4q16_UPD:
3545
1.05k
  case ARM_VST4q32_UPD:
3546
1.05k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3547
1.05k
                  Address, Decoder)))
3548
0
      return MCDisassembler_Fail;
3549
1.05k
    break;
3550
11.2k
  default:
3551
11.2k
    break;
3552
13.3k
  }
3553
3554
13.3k
  return S;
3555
13.3k
}
3556
3557
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
3558
               uint64_t Address,
3559
               const void *Decoder)
3560
330
{
3561
330
  DecodeStatus S = MCDisassembler_Success;
3562
3563
330
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3564
330
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3565
330
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3566
330
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3567
330
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3568
330
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3569
3570
330
  if (size == 0 && align == 1)
3571
1
    return MCDisassembler_Fail;
3572
329
  align *= (1 << size);
3573
3574
329
  switch (MCInst_getOpcode(Inst)) {
3575
1
  case ARM_VLD1DUPq16:
3576
2
  case ARM_VLD1DUPq32:
3577
2
  case ARM_VLD1DUPq8:
3578
93
  case ARM_VLD1DUPq16wb_fixed:
3579
125
  case ARM_VLD1DUPq16wb_register:
3580
125
  case ARM_VLD1DUPq32wb_fixed:
3581
129
  case ARM_VLD1DUPq32wb_register:
3582
130
  case ARM_VLD1DUPq8wb_fixed:
3583
132
  case ARM_VLD1DUPq8wb_register:
3584
132
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3585
132
              Decoder)))
3586
2
      return MCDisassembler_Fail;
3587
130
    break;
3588
197
  default:
3589
197
    if (!Check(&S,
3590
197
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3591
0
      return MCDisassembler_Fail;
3592
197
    break;
3593
329
  }
3594
327
  if (Rm != 0xF) {
3595
145
    if (!Check(&S,
3596
145
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3597
0
      return MCDisassembler_Fail;
3598
145
  }
3599
3600
327
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3601
0
    return MCDisassembler_Fail;
3602
327
  MCOperand_CreateImm0(Inst, (align));
3603
3604
  // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3605
  // variant encodes Rm == 0xf. Anything else is a register offset post-
3606
  // increment and we need to add the register operand to the instruction.
3607
327
  if (Rm != 0xD && Rm != 0xF &&
3608
41
      !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3609
0
    return MCDisassembler_Fail;
3610
3611
327
  return S;
3612
327
}
3613
3614
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
3615
               uint64_t Address,
3616
               const void *Decoder)
3617
1.97k
{
3618
1.97k
  DecodeStatus S = MCDisassembler_Success;
3619
3620
1.97k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3621
1.97k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3622
1.97k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3623
1.97k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3624
1.97k
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3625
1.97k
  unsigned size = 1 << fieldFromInstruction_4(Insn, 6, 2);
3626
1.97k
  align *= 2 * size;
3627
3628
1.97k
  switch (MCInst_getOpcode(Inst)) {
3629
39
  case ARM_VLD2DUPd16:
3630
68
  case ARM_VLD2DUPd32:
3631
176
  case ARM_VLD2DUPd8:
3632
255
  case ARM_VLD2DUPd16wb_fixed:
3633
564
  case ARM_VLD2DUPd16wb_register:
3634
880
  case ARM_VLD2DUPd32wb_fixed:
3635
1.06k
  case ARM_VLD2DUPd32wb_register:
3636
1.28k
  case ARM_VLD2DUPd8wb_fixed:
3637
1.34k
  case ARM_VLD2DUPd8wb_register:
3638
1.34k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3639
1.34k
              Decoder)))
3640
1
      return MCDisassembler_Fail;
3641
1.34k
    break;
3642
1.34k
  case ARM_VLD2DUPd16x2:
3643
237
  case ARM_VLD2DUPd32x2:
3644
279
  case ARM_VLD2DUPd8x2:
3645
321
  case ARM_VLD2DUPd16x2wb_fixed:
3646
467
  case ARM_VLD2DUPd16x2wb_register:
3647
511
  case ARM_VLD2DUPd32x2wb_fixed:
3648
561
  case ARM_VLD2DUPd32x2wb_register:
3649
579
  case ARM_VLD2DUPd8x2wb_fixed:
3650
632
  case ARM_VLD2DUPd8x2wb_register:
3651
632
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3652
632
                    Decoder)))
3653
1
      return MCDisassembler_Fail;
3654
631
    break;
3655
631
  default:
3656
0
    if (!Check(&S,
3657
0
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3658
0
      return MCDisassembler_Fail;
3659
0
    break;
3660
1.97k
  }
3661
3662
1.97k
  if (Rm != 0xF)
3663
1.52k
    MCOperand_CreateImm0(Inst, (0));
3664
3665
1.97k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3666
0
    return MCDisassembler_Fail;
3667
1.97k
  MCOperand_CreateImm0(Inst, (align));
3668
3669
1.97k
  if (Rm != 0xD && Rm != 0xF) {
3670
804
    if (!Check(&S,
3671
804
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3672
0
      return MCDisassembler_Fail;
3673
804
  }
3674
3675
1.97k
  return S;
3676
1.97k
}
3677
3678
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
3679
               uint64_t Address,
3680
               const void *Decoder)
3681
238
{
3682
238
  DecodeStatus S = MCDisassembler_Success;
3683
3684
238
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3685
238
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3686
238
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3687
238
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3688
238
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3689
3690
238
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3691
0
    return MCDisassembler_Fail;
3692
238
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3693
238
                Decoder)))
3694
0
    return MCDisassembler_Fail;
3695
238
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3696
238
                Address, Decoder)))
3697
0
    return MCDisassembler_Fail;
3698
238
  if (Rm != 0xF) {
3699
125
    if (!Check(&S,
3700
125
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3701
0
      return MCDisassembler_Fail;
3702
125
  }
3703
3704
238
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3705
0
    return MCDisassembler_Fail;
3706
238
  MCOperand_CreateImm0(Inst, (0));
3707
3708
238
  if (Rm == 0xD)
3709
28
    MCOperand_CreateReg0(Inst, (0));
3710
210
  else if (Rm != 0xF) {
3711
97
    if (!Check(&S,
3712
97
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3713
0
      return MCDisassembler_Fail;
3714
97
  }
3715
3716
238
  return S;
3717
238
}
3718
3719
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3720
               uint64_t Address,
3721
               const void *Decoder)
3722
863
{
3723
863
  DecodeStatus S = MCDisassembler_Success;
3724
3725
863
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3726
863
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3727
863
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3728
863
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3729
863
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3730
863
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3731
863
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3732
3733
863
  if (size == 0x3) {
3734
68
    if (align == 0)
3735
3
      return MCDisassembler_Fail;
3736
65
    align = 16;
3737
795
  } else {
3738
795
    if (size == 2) {
3739
502
      align *= 8;
3740
502
    } else {
3741
293
      size = 1 << size;
3742
293
      align *= 4 * size;
3743
293
    }
3744
795
  }
3745
3746
860
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3747
0
    return MCDisassembler_Fail;
3748
860
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3749
860
                Decoder)))
3750
0
    return MCDisassembler_Fail;
3751
860
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3752
860
                Address, Decoder)))
3753
0
    return MCDisassembler_Fail;
3754
860
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3 * inc) % 32,
3755
860
                Address, Decoder)))
3756
0
    return MCDisassembler_Fail;
3757
860
  if (Rm != 0xF) {
3758
754
    if (!Check(&S,
3759
754
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3760
0
      return MCDisassembler_Fail;
3761
754
  }
3762
3763
860
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3764
0
    return MCDisassembler_Fail;
3765
860
  MCOperand_CreateImm0(Inst, (align));
3766
3767
860
  if (Rm == 0xD)
3768
540
    MCOperand_CreateReg0(Inst, (0));
3769
320
  else if (Rm != 0xF) {
3770
214
    if (!Check(&S,
3771
214
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3772
0
      return MCDisassembler_Fail;
3773
214
  }
3774
3775
860
  return S;
3776
860
}
3777
3778
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Insn,
3779
            uint64_t Address,
3780
            const void *Decoder)
3781
3.70k
{
3782
3.70k
  DecodeStatus S = MCDisassembler_Success;
3783
3784
3.70k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3785
3.70k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3786
3.70k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3787
3.70k
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3788
3.70k
  imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3789
3.70k
  imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3790
3.70k
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3791
3.70k
  unsigned Q = fieldFromInstruction_4(Insn, 6, 1);
3792
3793
3.70k
  if (Q) {
3794
1.11k
    if (!Check(&S,
3795
1.11k
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3796
8
      return MCDisassembler_Fail;
3797
2.58k
  } else {
3798
2.58k
    if (!Check(&S,
3799
2.58k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3800
0
      return MCDisassembler_Fail;
3801
2.58k
  }
3802
3803
3.69k
  MCOperand_CreateImm0(Inst, (imm));
3804
3805
3.69k
  switch (MCInst_getOpcode(Inst)) {
3806
22
  case ARM_VORRiv4i16:
3807
248
  case ARM_VORRiv2i32:
3808
380
  case ARM_VBICiv4i16:
3809
437
  case ARM_VBICiv2i32:
3810
437
    if (!Check(&S,
3811
437
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3812
0
      return MCDisassembler_Fail;
3813
437
    break;
3814
437
  case ARM_VORRiv8i16:
3815
148
  case ARM_VORRiv4i32:
3816
206
  case ARM_VBICiv8i16:
3817
400
  case ARM_VBICiv4i32:
3818
400
    if (!Check(&S,
3819
400
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3820
0
      return MCDisassembler_Fail;
3821
400
    break;
3822
2.85k
  default:
3823
2.85k
    break;
3824
3.69k
  }
3825
3826
3.69k
  return S;
3827
3.69k
}
3828
3829
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Insn,
3830
                 uint64_t Address,
3831
                 const void *Decoder)
3832
938
{
3833
938
  DecodeStatus S = MCDisassembler_Success;
3834
3835
938
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
3836
938
           fieldFromInstruction_4(Insn, 13, 3));
3837
938
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
3838
938
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3839
938
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3840
938
  imm |= fieldFromInstruction_4(Insn, 28, 1) << 7;
3841
938
  imm |= cmode << 8;
3842
938
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3843
3844
938
  if (cmode == 0xF && MCInst_getOpcode(Inst) == ARM_MVE_VMVNimmi32)
3845
1
    return MCDisassembler_Fail;
3846
3847
937
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3848
234
    return MCDisassembler_Fail;
3849
3850
703
  MCOperand_CreateImm0(Inst, (imm));
3851
3852
703
  MCOperand_CreateImm0(Inst, (ARMVCC_None));
3853
703
  MCOperand_CreateReg0(Inst, (0));
3854
703
  MCOperand_CreateImm0(Inst, (0));
3855
3856
703
  return S;
3857
937
}
3858
3859
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
3860
               uint64_t Address,
3861
               const void *Decoder)
3862
873
{
3863
873
  DecodeStatus S = MCDisassembler_Success;
3864
3865
873
  unsigned Qd = fieldFromInstruction_4(Insn, 13, 3);
3866
873
  Qd |= fieldFromInstruction_4(Insn, 22, 1) << 3;
3867
873
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3868
171
    return MCDisassembler_Fail;
3869
702
  MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3870
3871
702
  unsigned Qn = fieldFromInstruction_4(Insn, 17, 3);
3872
702
  Qn |= fieldFromInstruction_4(Insn, 7, 1) << 3;
3873
702
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
3874
246
    return MCDisassembler_Fail;
3875
456
  unsigned Qm = fieldFromInstruction_4(Insn, 1, 3);
3876
456
  Qm |= fieldFromInstruction_4(Insn, 5, 1) << 3;
3877
456
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
3878
132
    return MCDisassembler_Fail;
3879
324
  if (!fieldFromInstruction_4(Insn, 12,
3880
324
            1)) // I bit clear => need input FPSCR
3881
282
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3882
324
  MCOperand_CreateImm0(Inst, (Qd));
3883
3884
324
  return S;
3885
456
}
3886
3887
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3888
               uint64_t Address,
3889
               const void *Decoder)
3890
365
{
3891
365
  DecodeStatus S = MCDisassembler_Success;
3892
3893
365
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3894
365
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3895
365
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3896
365
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3897
365
  unsigned size = fieldFromInstruction_4(Insn, 18, 2);
3898
3899
365
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3900
2
    return MCDisassembler_Fail;
3901
363
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3902
0
    return MCDisassembler_Fail;
3903
363
  MCOperand_CreateImm0(Inst, (8 << size));
3904
3905
363
  return S;
3906
363
}
3907
3908
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3909
           uint64_t Address, const void *Decoder)
3910
1.28k
{
3911
1.28k
  MCOperand_CreateImm0(Inst, (8 - Val));
3912
1.28k
  return MCDisassembler_Success;
3913
1.28k
}
3914
3915
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3916
            uint64_t Address, const void *Decoder)
3917
1.17k
{
3918
1.17k
  MCOperand_CreateImm0(Inst, (16 - Val));
3919
1.17k
  return MCDisassembler_Success;
3920
1.17k
}
3921
3922
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3923
            uint64_t Address, const void *Decoder)
3924
2.01k
{
3925
2.01k
  MCOperand_CreateImm0(Inst, (32 - Val));
3926
2.01k
  return MCDisassembler_Success;
3927
2.01k
}
3928
3929
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3930
            uint64_t Address, const void *Decoder)
3931
603
{
3932
603
  MCOperand_CreateImm0(Inst, (64 - Val));
3933
603
  return MCDisassembler_Success;
3934
603
}
3935
3936
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3937
           uint64_t Address, const void *Decoder)
3938
1.63k
{
3939
1.63k
  DecodeStatus S = MCDisassembler_Success;
3940
3941
1.63k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3942
1.63k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3943
1.63k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3944
1.63k
  Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3945
1.63k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3946
1.63k
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3947
1.63k
  unsigned op = fieldFromInstruction_4(Insn, 6, 1);
3948
3949
1.63k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3950
0
    return MCDisassembler_Fail;
3951
1.63k
  if (op) {
3952
681
    if (!Check(&S,
3953
681
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3954
0
      return MCDisassembler_Fail; // Writeback
3955
681
  }
3956
3957
1.63k
  switch (MCInst_getOpcode(Inst)) {
3958
173
  case ARM_VTBL2:
3959
493
  case ARM_VTBX2:
3960
493
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address,
3961
493
              Decoder)))
3962
1
      return MCDisassembler_Fail;
3963
492
    break;
3964
1.13k
  default:
3965
1.13k
    if (!Check(&S,
3966
1.13k
         DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3967
0
      return MCDisassembler_Fail;
3968
1.63k
  }
3969
3970
1.63k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3971
0
    return MCDisassembler_Fail;
3972
3973
1.63k
  return S;
3974
1.63k
}
3975
3976
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3977
               uint64_t Address,
3978
               const void *Decoder)
3979
30.5k
{
3980
30.5k
  DecodeStatus S = MCDisassembler_Success;
3981
3982
30.5k
  unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3983
30.5k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3984
3985
30.5k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3986
0
    return MCDisassembler_Fail;
3987
3988
30.5k
  switch (MCInst_getOpcode(Inst)) {
3989
0
  default:
3990
0
    return MCDisassembler_Fail;
3991
15.7k
  case ARM_tADR:
3992
15.7k
    break; // tADR does not explicitly represent the PC as an operand.
3993
14.7k
  case ARM_tADDrSPi:
3994
14.7k
    MCOperand_CreateReg0(Inst, (ARM_SP));
3995
14.7k
    break;
3996
30.5k
  }
3997
3998
30.5k
  MCOperand_CreateImm0(Inst, (imm));
3999
30.5k
  return S;
4000
30.5k
}
4001
4002
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
4003
           uint64_t Address, const void *Decoder)
4004
11.2k
{
4005
11.2k
  if (!tryAddingSymbolicOperand(
4006
11.2k
        Address, Address + SignExtend32((Val << 1), 12) + 4, true,
4007
11.2k
        2, Inst, Decoder))
4008
11.2k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 12)));
4009
11.2k
  return MCDisassembler_Success;
4010
11.2k
}
4011
4012
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
4013
              uint64_t Address, const void *Decoder)
4014
2.57k
{
4015
2.57k
  if (!tryAddingSymbolicOperand(Address,
4016
2.57k
              Address + SignExtend32((Val), 21) + 4,
4017
2.57k
              true, 4, Inst, Decoder))
4018
2.57k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val), 21)));
4019
2.57k
  return MCDisassembler_Success;
4020
2.57k
}
4021
4022
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
4023
              uint64_t Address,
4024
              const void *Decoder)
4025
8.08k
{
4026
8.08k
  if (!tryAddingSymbolicOperand(Address, Address + (Val << 1) + 4, true,
4027
8.08k
              2, Inst, Decoder))
4028
8.08k
    MCOperand_CreateImm0(Inst, (Val << 1));
4029
8.08k
  return MCDisassembler_Success;
4030
8.08k
}
4031
4032
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
4033
            uint64_t Address, const void *Decoder)
4034
24.3k
{
4035
24.3k
  DecodeStatus S = MCDisassembler_Success;
4036
4037
24.3k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4038
24.3k
  unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
4039
4040
24.3k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4041
0
    return MCDisassembler_Fail;
4042
24.3k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
4043
0
    return MCDisassembler_Fail;
4044
4045
24.3k
  return S;
4046
24.3k
}
4047
4048
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
4049
            uint64_t Address, const void *Decoder)
4050
121k
{
4051
121k
  DecodeStatus S = MCDisassembler_Success;
4052
4053
121k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4054
121k
  unsigned imm = fieldFromInstruction_4(Val, 3, 5);
4055
4056
121k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4057
0
    return MCDisassembler_Fail;
4058
121k
  MCOperand_CreateImm0(Inst, (imm));
4059
4060
121k
  return S;
4061
121k
}
4062
4063
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
4064
            uint64_t Address, const void *Decoder)
4065
13.4k
{
4066
13.4k
  unsigned imm = Val << 2;
4067
4068
13.4k
  MCOperand_CreateImm0(Inst, (imm));
4069
13.4k
  tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4,
4070
13.4k
          Decoder);
4071
4072
13.4k
  return MCDisassembler_Success;
4073
13.4k
}
4074
4075
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
4076
            uint64_t Address, const void *Decoder)
4077
28.8k
{
4078
28.8k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4079
28.8k
  MCOperand_CreateImm0(Inst, (Val));
4080
4081
28.8k
  return MCDisassembler_Success;
4082
28.8k
}
4083
4084
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
4085
            uint64_t Address, const void *Decoder)
4086
1.47k
{
4087
1.47k
  DecodeStatus S = MCDisassembler_Success;
4088
4089
1.47k
  unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
4090
1.47k
  unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
4091
1.47k
  unsigned imm = fieldFromInstruction_4(Val, 0, 2);
4092
4093
  // Thumb stores cannot use PC as dest register.
4094
1.47k
  switch (MCInst_getOpcode(Inst)) {
4095
192
  case ARM_t2STRHs:
4096
440
  case ARM_t2STRBs:
4097
557
  case ARM_t2STRs:
4098
557
    if (Rn == 15)
4099
1
      return MCDisassembler_Fail;
4100
556
    break;
4101
915
  default:
4102
915
    break;
4103
1.47k
  }
4104
4105
1.47k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4106
0
    return MCDisassembler_Fail;
4107
1.47k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4108
0
    return MCDisassembler_Fail;
4109
1.47k
  MCOperand_CreateImm0(Inst, (imm));
4110
4111
1.47k
  return S;
4112
1.47k
}
4113
4114
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
4115
              uint64_t Address, const void *Decoder)
4116
2.43k
{
4117
2.43k
  DecodeStatus S = MCDisassembler_Success;
4118
4119
2.43k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4120
2.43k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4121
4122
2.43k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4123
2.43k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4124
4125
2.43k
  if (Rn == 15) {
4126
1.51k
    switch (MCInst_getOpcode(Inst)) {
4127
391
    case ARM_t2LDRBs:
4128
391
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4129
391
      break;
4130
92
    case ARM_t2LDRHs:
4131
92
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4132
92
      break;
4133
38
    case ARM_t2LDRSHs:
4134
38
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4135
38
      break;
4136
119
    case ARM_t2LDRSBs:
4137
119
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4138
119
      break;
4139
14
    case ARM_t2LDRs:
4140
14
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4141
14
      break;
4142
309
    case ARM_t2PLDs:
4143
309
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4144
309
      break;
4145
551
    case ARM_t2PLIs:
4146
551
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4147
551
      break;
4148
2
    default:
4149
2
      return MCDisassembler_Fail;
4150
1.51k
    }
4151
4152
1.51k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4153
1.51k
  }
4154
4155
916
  if (Rt == 15) {
4156
218
    switch (MCInst_getOpcode(Inst)) {
4157
1
    case ARM_t2LDRSHs:
4158
1
      return MCDisassembler_Fail;
4159
0
    case ARM_t2LDRHs:
4160
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWs));
4161
0
      break;
4162
0
    case ARM_t2LDRSBs:
4163
0
      MCInst_setOpcode(Inst, (ARM_t2PLIs));
4164
0
      break;
4165
217
    default:
4166
217
      break;
4167
218
    }
4168
218
  }
4169
4170
915
  switch (MCInst_getOpcode(Inst)) {
4171
19
  case ARM_t2PLDs:
4172
19
    break;
4173
112
  case ARM_t2PLIs:
4174
112
    if (!hasV7Ops)
4175
0
      return MCDisassembler_Fail;
4176
112
    break;
4177
112
  case ARM_t2PLDWs:
4178
86
    if (!hasV7Ops || !hasMP)
4179
0
      return MCDisassembler_Fail;
4180
86
    break;
4181
698
  default:
4182
698
    if (!Check(&S,
4183
698
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4184
0
      return MCDisassembler_Fail;
4185
915
  }
4186
4187
915
  unsigned addrmode = fieldFromInstruction_4(Insn, 4, 2);
4188
915
  addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
4189
915
  addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
4190
915
  if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
4191
0
    return MCDisassembler_Fail;
4192
4193
915
  return S;
4194
915
}
4195
4196
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
4197
             uint64_t Address, const void *Decoder)
4198
1.66k
{
4199
1.66k
  DecodeStatus S = MCDisassembler_Success;
4200
4201
1.66k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4202
1.66k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4203
1.66k
  unsigned U = fieldFromInstruction_4(Insn, 9, 1);
4204
1.66k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4205
1.66k
  imm |= (U << 8);
4206
1.66k
  imm |= (Rn << 9);
4207
1.66k
  unsigned add = fieldFromInstruction_4(Insn, 9, 1);
4208
4209
1.66k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4210
1.66k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4211
4212
1.66k
  if (Rn == 15) {
4213
1.01k
    switch (MCInst_getOpcode(Inst)) {
4214
20
    case ARM_t2LDRi8:
4215
20
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4216
20
      break;
4217
75
    case ARM_t2LDRBi8:
4218
75
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4219
75
      break;
4220
111
    case ARM_t2LDRSBi8:
4221
111
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4222
111
      break;
4223
212
    case ARM_t2LDRHi8:
4224
212
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4225
212
      break;
4226
307
    case ARM_t2LDRSHi8:
4227
307
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4228
307
      break;
4229
37
    case ARM_t2PLDi8:
4230
37
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4231
37
      break;
4232
255
    case ARM_t2PLIi8:
4233
255
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4234
255
      break;
4235
1
    default:
4236
1
      return MCDisassembler_Fail;
4237
1.01k
    }
4238
1.01k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4239
1.01k
  }
4240
4241
643
  if (Rt == 15) {
4242
382
    switch (MCInst_getOpcode(Inst)) {
4243
2
    case ARM_t2LDRSHi8:
4244
2
      return MCDisassembler_Fail;
4245
0
    case ARM_t2LDRHi8:
4246
0
      if (!add)
4247
0
        MCInst_setOpcode(Inst, (ARM_t2PLDWi8));
4248
0
      break;
4249
0
    case ARM_t2LDRSBi8:
4250
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi8));
4251
0
      break;
4252
380
    default:
4253
380
      break;
4254
382
    }
4255
382
  }
4256
4257
641
  switch (MCInst_getOpcode(Inst)) {
4258
249
  case ARM_t2PLDi8:
4259
249
    break;
4260
105
  case ARM_t2PLIi8:
4261
105
    if (!hasV7Ops)
4262
0
      return MCDisassembler_Fail;
4263
105
    break;
4264
105
  case ARM_t2PLDWi8:
4265
23
    if (!hasV7Ops || !hasMP)
4266
0
      return MCDisassembler_Fail;
4267
23
    break;
4268
264
  default:
4269
264
    if (!Check(&S,
4270
264
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4271
0
      return MCDisassembler_Fail;
4272
641
  }
4273
4274
641
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4275
0
    return MCDisassembler_Fail;
4276
641
  return S;
4277
641
}
4278
4279
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
4280
              uint64_t Address, const void *Decoder)
4281
3.07k
{
4282
3.07k
  DecodeStatus S = MCDisassembler_Success;
4283
4284
3.07k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4285
3.07k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4286
3.07k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4287
3.07k
  imm |= (Rn << 13);
4288
4289
3.07k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4290
3.07k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4291
4292
3.07k
  if (Rn == 15) {
4293
1.88k
    switch (MCInst_getOpcode(Inst)) {
4294
133
    case ARM_t2LDRi12:
4295
133
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4296
133
      break;
4297
324
    case ARM_t2LDRHi12:
4298
324
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4299
324
      break;
4300
44
    case ARM_t2LDRSHi12:
4301
44
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4302
44
      break;
4303
511
    case ARM_t2LDRBi12:
4304
511
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4305
511
      break;
4306
697
    case ARM_t2LDRSBi12:
4307
697
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4308
697
      break;
4309
80
    case ARM_t2PLDi12:
4310
80
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4311
80
      break;
4312
90
    case ARM_t2PLIi12:
4313
90
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4314
90
      break;
4315
1
    default:
4316
1
      return MCDisassembler_Fail;
4317
1.88k
    }
4318
1.87k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4319
1.88k
  }
4320
4321
1.19k
  if (Rt == 15) {
4322
555
    switch (MCInst_getOpcode(Inst)) {
4323
1
    case ARM_t2LDRSHi12:
4324
1
      return MCDisassembler_Fail;
4325
0
    case ARM_t2LDRHi12:
4326
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWi12));
4327
0
      break;
4328
0
    case ARM_t2LDRSBi12:
4329
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi12));
4330
0
      break;
4331
554
    default:
4332
554
      break;
4333
555
    }
4334
555
  }
4335
4336
1.19k
  switch (MCInst_getOpcode(Inst)) {
4337
87
  case ARM_t2PLDi12:
4338
87
    break;
4339
96
  case ARM_t2PLIi12:
4340
96
    if (!hasV7Ops)
4341
0
      return MCDisassembler_Fail;
4342
96
    break;
4343
371
  case ARM_t2PLDWi12:
4344
371
    if (!hasV7Ops || !hasMP)
4345
0
      return MCDisassembler_Fail;
4346
371
    break;
4347
638
  default:
4348
638
    if (!Check(&S,
4349
638
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4350
0
      return MCDisassembler_Fail;
4351
1.19k
  }
4352
4353
1.19k
  if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
4354
0
    return MCDisassembler_Fail;
4355
1.19k
  return S;
4356
1.19k
}
4357
4358
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
4359
          const void *Decoder)
4360
1.35k
{
4361
1.35k
  DecodeStatus S = MCDisassembler_Success;
4362
4363
1.35k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4364
1.35k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4365
1.35k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4366
1.35k
  imm |= (Rn << 9);
4367
4368
1.35k
  if (Rn == 15) {
4369
898
    switch (MCInst_getOpcode(Inst)) {
4370
85
    case ARM_t2LDRT:
4371
85
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4372
85
      break;
4373
359
    case ARM_t2LDRBT:
4374
359
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4375
359
      break;
4376
210
    case ARM_t2LDRHT:
4377
210
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4378
210
      break;
4379
175
    case ARM_t2LDRSBT:
4380
175
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4381
175
      break;
4382
69
    case ARM_t2LDRSHT:
4383
69
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4384
69
      break;
4385
0
    default:
4386
0
      return MCDisassembler_Fail;
4387
898
    }
4388
898
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4389
898
  }
4390
4391
456
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4392
0
    return MCDisassembler_Fail;
4393
456
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4394
0
    return MCDisassembler_Fail;
4395
456
  return S;
4396
456
}
4397
4398
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
4399
              uint64_t Address, const void *Decoder)
4400
6.92k
{
4401
6.92k
  DecodeStatus S = MCDisassembler_Success;
4402
4403
6.92k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4404
6.92k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
4405
6.92k
  int imm = fieldFromInstruction_4(Insn, 0, 12);
4406
4407
6.92k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4408
4409
6.92k
  if (Rt == 15) {
4410
1.91k
    switch (MCInst_getOpcode(Inst)) {
4411
309
    case ARM_t2LDRBpci:
4412
395
    case ARM_t2LDRHpci:
4413
395
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4414
395
      break;
4415
75
    case ARM_t2LDRSBpci:
4416
75
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4417
75
      break;
4418
5
    case ARM_t2LDRSHpci:
4419
5
      return MCDisassembler_Fail;
4420
1.43k
    default:
4421
1.43k
      break;
4422
1.91k
    }
4423
1.91k
  }
4424
4425
6.91k
  switch (MCInst_getOpcode(Inst)) {
4426
877
  case ARM_t2PLDpci:
4427
877
    break;
4428
1.02k
  case ARM_t2PLIpci:
4429
1.02k
    if (!hasV7Ops)
4430
0
      return MCDisassembler_Fail;
4431
1.02k
    break;
4432
5.01k
  default:
4433
5.01k
    if (!Check(&S,
4434
5.01k
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4435
0
      return MCDisassembler_Fail;
4436
6.91k
  }
4437
4438
6.91k
  if (!U) {
4439
    // Special case for #-0.
4440
5.03k
    if (imm == 0)
4441
1.18k
      imm = INT32_MIN;
4442
3.85k
    else
4443
3.85k
      imm = -imm;
4444
5.03k
  }
4445
6.91k
  MCOperand_CreateImm0(Inst, (imm));
4446
4447
6.91k
  return S;
4448
6.91k
}
4449
4450
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
4451
           const void *Decoder)
4452
7.69k
{
4453
7.69k
  if (Val == 0)
4454
789
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4455
6.90k
  else {
4456
6.90k
    int imm = Val & 0xFF;
4457
4458
6.90k
    if (!(Val & 0x100))
4459
2.64k
      imm *= -1;
4460
6.90k
    MCOperand_CreateImm0(Inst, (imm * 4));
4461
6.90k
  }
4462
4463
7.69k
  return MCDisassembler_Success;
4464
7.69k
}
4465
4466
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
4467
           const void *Decoder)
4468
3.27k
{
4469
3.27k
  if (Val == 0)
4470
717
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4471
2.56k
  else {
4472
2.56k
    int imm = Val & 0x7F;
4473
4474
2.56k
    if (!(Val & 0x80))
4475
974
      imm *= -1;
4476
2.56k
    MCOperand_CreateImm0(Inst, (imm * 4));
4477
2.56k
  }
4478
4479
3.27k
  return MCDisassembler_Success;
4480
3.27k
}
4481
4482
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
4483
             uint64_t Address,
4484
             const void *Decoder)
4485
5.93k
{
4486
5.93k
  DecodeStatus S = MCDisassembler_Success;
4487
4488
5.93k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4489
5.93k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4490
4491
5.93k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4492
0
    return MCDisassembler_Fail;
4493
5.93k
  if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
4494
0
    return MCDisassembler_Fail;
4495
4496
5.93k
  return S;
4497
5.93k
}
4498
4499
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
4500
             uint64_t Address,
4501
             const void *Decoder)
4502
3.27k
{
4503
3.27k
  DecodeStatus S = MCDisassembler_Success;
4504
4505
3.27k
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4506
3.27k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4507
4508
3.27k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4509
0
    return MCDisassembler_Fail;
4510
3.27k
  if (!Check(&S, DecodeT2Imm7S4(Inst, imm, Address, Decoder)))
4511
0
    return MCDisassembler_Fail;
4512
4513
3.27k
  return S;
4514
3.27k
}
4515
4516
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
4517
            uint64_t Address,
4518
            const void *Decoder)
4519
301
{
4520
301
  DecodeStatus S = MCDisassembler_Success;
4521
4522
301
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4523
301
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4524
4525
301
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4526
0
    return MCDisassembler_Fail;
4527
4528
301
  MCOperand_CreateImm0(Inst, (imm));
4529
4530
301
  return S;
4531
301
}
4532
4533
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
4534
         const void *Decoder)
4535
2.96k
{
4536
2.96k
  int imm = Val & 0xFF;
4537
2.96k
  if (Val == 0)
4538
351
    imm = INT32_MIN;
4539
2.61k
  else if (!(Val & 0x100))
4540
1.25k
    imm *= -1;
4541
2.96k
  MCOperand_CreateImm0(Inst, (imm));
4542
4543
2.96k
  return MCDisassembler_Success;
4544
2.96k
}
4545
4546
#define DEFINE_DecodeT2Imm7(shift) \
4547
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
4548
              unsigned Val, \
4549
              uint64_t Address, \
4550
              const void *Decoder) \
4551
10.1k
  { \
4552
10.1k
    int imm = Val & 0x7F; \
4553
10.1k
    if (Val == 0) \
4554
10.1k
      imm = INT32_MIN; \
4555
10.1k
    else if (!(Val & 0x80)) \
4556
6.69k
      imm *= -1; \
4557
10.1k
    if (imm != INT32_MIN) \
4558
10.1k
      imm *= (1U << shift); \
4559
10.1k
    MCOperand_CreateImm0(Inst, (imm)); \
4560
10.1k
\
4561
10.1k
    return MCDisassembler_Success; \
4562
10.1k
  }
4563
4.47k
DEFINE_DecodeT2Imm7(0);
4564
3.02k
DEFINE_DecodeT2Imm7(1);
4565
2.63k
DEFINE_DecodeT2Imm7(2);
4566
4567
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
4568
           uint64_t Address, const void *Decoder)
4569
2.96k
{
4570
2.96k
  DecodeStatus S = MCDisassembler_Success;
4571
4572
2.96k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4573
2.96k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4574
4575
  // Thumb stores cannot use PC as dest register.
4576
2.96k
  switch (MCInst_getOpcode(Inst)) {
4577
72
  case ARM_t2STRT:
4578
268
  case ARM_t2STRBT:
4579
492
  case ARM_t2STRHT:
4580
547
  case ARM_t2STRi8:
4581
748
  case ARM_t2STRHi8:
4582
831
  case ARM_t2STRBi8:
4583
831
    if (Rn == 15)
4584
3
      return MCDisassembler_Fail;
4585
828
    break;
4586
2.13k
  default:
4587
2.13k
    break;
4588
2.96k
  }
4589
4590
  // Some instructions always use an additive offset.
4591
2.96k
  switch (MCInst_getOpcode(Inst)) {
4592
179
  case ARM_t2LDRT:
4593
254
  case ARM_t2LDRBT:
4594
330
  case ARM_t2LDRHT:
4595
349
  case ARM_t2LDRSBT:
4596
456
  case ARM_t2LDRSHT:
4597
527
  case ARM_t2STRT:
4598
723
  case ARM_t2STRBT:
4599
947
  case ARM_t2STRHT:
4600
947
    imm |= 0x100;
4601
947
    break;
4602
2.01k
  default:
4603
2.01k
    break;
4604
2.96k
  }
4605
4606
2.96k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4607
0
    return MCDisassembler_Fail;
4608
2.96k
  if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
4609
0
    return MCDisassembler_Fail;
4610
4611
2.96k
  return S;
4612
2.96k
}
4613
4614
#define DEFINE_DecodeTAddrModeImm7(shift) \
4615
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
4616
    MCInst * Inst, unsigned Val, uint64_t Address, \
4617
    const void *Decoder) \
4618
2.05k
  { \
4619
2.05k
    DecodeStatus S = MCDisassembler_Success; \
4620
2.05k
\
4621
2.05k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
2.05k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
2.05k
\
4624
2.05k
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
2.05k
                   Decoder))) \
4626
2.05k
      return MCDisassembler_Fail; \
4627
2.05k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
2.05k
                 Decoder))) \
4629
2.05k
      return MCDisassembler_Fail; \
4630
2.05k
\
4631
2.05k
    return S; \
4632
2.05k
  }
ARMDisassembler.c:DecodeTAddrModeImm7_0
Line
Count
Source
4618
1.17k
  { \
4619
1.17k
    DecodeStatus S = MCDisassembler_Success; \
4620
1.17k
\
4621
1.17k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
1.17k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
1.17k
\
4624
1.17k
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
1.17k
                   Decoder))) \
4626
1.17k
      return MCDisassembler_Fail; \
4627
1.17k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
1.17k
                 Decoder))) \
4629
1.17k
      return MCDisassembler_Fail; \
4630
1.17k
\
4631
1.17k
    return S; \
4632
1.17k
  }
ARMDisassembler.c:DecodeTAddrModeImm7_1
Line
Count
Source
4618
883
  { \
4619
883
    DecodeStatus S = MCDisassembler_Success; \
4620
883
\
4621
883
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
883
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
883
\
4624
883
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
883
                   Decoder))) \
4626
883
      return MCDisassembler_Fail; \
4627
883
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
883
                 Decoder))) \
4629
883
      return MCDisassembler_Fail; \
4630
883
\
4631
883
    return S; \
4632
883
  }
4633
DEFINE_DecodeTAddrModeImm7(0);
4634
DEFINE_DecodeTAddrModeImm7(1);
4635
4636
#define DEFINE_DecodeT2AddrModeImm7(shift, WriteBack) \
4637
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
4638
           CONCAT(shift, WriteBack))( \
4639
    MCInst * Inst, unsigned Val, uint64_t Address, \
4640
    const void *Decoder) \
4641
5.48k
  { \
4642
5.48k
    DecodeStatus S = MCDisassembler_Success; \
4643
5.48k
\
4644
5.48k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
5.48k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
5.48k
    if (WriteBack) { \
4647
3.59k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
3.59k
                 Inst, Rn, Address, Decoder))) \
4649
3.59k
        return MCDisassembler_Fail; \
4650
3.59k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
1.88k
                Inst, Rn, Address, Decoder))) \
4652
1.88k
      return MCDisassembler_Fail; \
4653
5.48k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
5.48k
                 Decoder))) \
4655
5.48k
      return MCDisassembler_Fail; \
4656
5.48k
\
4657
5.48k
    return S; \
4658
5.48k
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_0
Line
Count
Source
4641
968
  { \
4642
968
    DecodeStatus S = MCDisassembler_Success; \
4643
968
\
4644
968
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
968
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
968
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
968
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
968
                Inst, Rn, Address, Decoder))) \
4652
968
      return MCDisassembler_Fail; \
4653
968
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
968
                 Decoder))) \
4655
968
      return MCDisassembler_Fail; \
4656
968
\
4657
968
    return S; \
4658
968
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_0
Line
Count
Source
4641
482
  { \
4642
482
    DecodeStatus S = MCDisassembler_Success; \
4643
482
\
4644
482
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
482
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
482
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
482
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
482
                Inst, Rn, Address, Decoder))) \
4652
482
      return MCDisassembler_Fail; \
4653
482
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
482
                 Decoder))) \
4655
482
      return MCDisassembler_Fail; \
4656
482
\
4657
482
    return S; \
4658
482
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_1
Line
Count
Source
4641
1.05k
  { \
4642
1.05k
    DecodeStatus S = MCDisassembler_Success; \
4643
1.05k
\
4644
1.05k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
1.05k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
1.05k
    if (WriteBack) { \
4647
1.05k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
1.05k
                 Inst, Rn, Address, Decoder))) \
4649
1.05k
        return MCDisassembler_Fail; \
4650
1.05k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
1.05k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
1.05k
                 Decoder))) \
4655
1.05k
      return MCDisassembler_Fail; \
4656
1.05k
\
4657
1.05k
    return S; \
4658
1.05k
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_1
Line
Count
Source
4641
972
  { \
4642
972
    DecodeStatus S = MCDisassembler_Success; \
4643
972
\
4644
972
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
972
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
972
    if (WriteBack) { \
4647
972
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
972
                 Inst, Rn, Address, Decoder))) \
4649
972
        return MCDisassembler_Fail; \
4650
972
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
972
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
972
                 Decoder))) \
4655
972
      return MCDisassembler_Fail; \
4656
972
\
4657
972
    return S; \
4658
972
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_0
Line
Count
Source
4641
435
  { \
4642
435
    DecodeStatus S = MCDisassembler_Success; \
4643
435
\
4644
435
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
435
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
435
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
435
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
435
                Inst, Rn, Address, Decoder))) \
4652
435
      return MCDisassembler_Fail; \
4653
435
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
435
                 Decoder))) \
4655
435
      return MCDisassembler_Fail; \
4656
435
\
4657
435
    return S; \
4658
435
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_1
Line
Count
Source
4641
1.57k
  { \
4642
1.57k
    DecodeStatus S = MCDisassembler_Success; \
4643
1.57k
\
4644
1.57k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
1.57k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
1.57k
    if (WriteBack) { \
4647
1.57k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
1.57k
                 Inst, Rn, Address, Decoder))) \
4649
1.57k
        return MCDisassembler_Fail; \
4650
1.57k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
1.57k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
1.57k
                 Decoder))) \
4655
1.57k
      return MCDisassembler_Fail; \
4656
1.57k
\
4657
1.57k
    return S; \
4658
1.57k
  }
4659
DEFINE_DecodeT2AddrModeImm7(0, 0);
4660
DEFINE_DecodeT2AddrModeImm7(1, 0);
4661
DEFINE_DecodeT2AddrModeImm7(2, 0);
4662
DEFINE_DecodeT2AddrModeImm7(0, 1);
4663
DEFINE_DecodeT2AddrModeImm7(1, 1);
4664
DEFINE_DecodeT2AddrModeImm7(2, 1);
4665
4666
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
4667
            uint64_t Address, const void *Decoder)
4668
2.25k
{
4669
2.25k
  DecodeStatus S = MCDisassembler_Success;
4670
4671
2.25k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4672
2.25k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4673
2.25k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4674
2.25k
  addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
4675
2.25k
  addr |= Rn << 9;
4676
2.25k
  unsigned load = fieldFromInstruction_4(Insn, 20, 1);
4677
4678
2.25k
  if (Rn == 15) {
4679
1.22k
    switch (MCInst_getOpcode(Inst)) {
4680
252
    case ARM_t2LDR_PRE:
4681
287
    case ARM_t2LDR_POST:
4682
287
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4683
287
      break;
4684
313
    case ARM_t2LDRB_PRE:
4685
336
    case ARM_t2LDRB_POST:
4686
336
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4687
336
      break;
4688
147
    case ARM_t2LDRH_PRE:
4689
302
    case ARM_t2LDRH_POST:
4690
302
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4691
302
      break;
4692
140
    case ARM_t2LDRSB_PRE:
4693
185
    case ARM_t2LDRSB_POST:
4694
185
      if (Rt == 15)
4695
52
        MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4696
133
      else
4697
133
        MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4698
185
      break;
4699
43
    case ARM_t2LDRSH_PRE:
4700
107
    case ARM_t2LDRSH_POST:
4701
107
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4702
107
      break;
4703
3
    default:
4704
3
      return MCDisassembler_Fail;
4705
1.22k
    }
4706
1.21k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4707
1.22k
  }
4708
4709
1.03k
  if (!load) {
4710
493
    if (!Check(&S,
4711
493
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4712
0
      return MCDisassembler_Fail;
4713
493
  }
4714
4715
1.03k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4716
0
    return MCDisassembler_Fail;
4717
4718
1.03k
  if (load) {
4719
546
    if (!Check(&S,
4720
546
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4721
0
      return MCDisassembler_Fail;
4722
546
  }
4723
4724
1.03k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
4725
0
    return MCDisassembler_Fail;
4726
4727
1.03k
  return S;
4728
1.03k
}
4729
4730
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
4731
            uint64_t Address, const void *Decoder)
4732
1.91k
{
4733
1.91k
  DecodeStatus S = MCDisassembler_Success;
4734
4735
1.91k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
4736
1.91k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
4737
4738
  // Thumb stores cannot use PC as dest register.
4739
1.91k
  switch (MCInst_getOpcode(Inst)) {
4740
239
  case ARM_t2STRi12:
4741
419
  case ARM_t2STRBi12:
4742
727
  case ARM_t2STRHi12:
4743
727
    if (Rn == 15)
4744
3
      return MCDisassembler_Fail;
4745
724
    break;
4746
1.19k
  default:
4747
1.19k
    break;
4748
1.91k
  }
4749
4750
1.91k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4751
0
    return MCDisassembler_Fail;
4752
1.91k
  MCOperand_CreateImm0(Inst, (imm));
4753
4754
1.91k
  return S;
4755
1.91k
}
4756
4757
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
4758
          uint64_t Address, const void *Decoder)
4759
1.86k
{
4760
1.86k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
4761
4762
1.86k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4763
1.86k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4764
1.86k
  MCOperand_CreateImm0(Inst, (imm));
4765
4766
1.86k
  return MCDisassembler_Success;
4767
1.86k
}
4768
4769
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
4770
          uint64_t Address, const void *Decoder)
4771
322
{
4772
322
  DecodeStatus S = MCDisassembler_Success;
4773
4774
322
  if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
4775
239
    unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
4776
239
    Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
4777
4778
239
    if (!Check(&S,
4779
239
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4780
0
      return MCDisassembler_Fail;
4781
239
    MCOperand_CreateReg0(Inst, (ARM_SP));
4782
239
    if (!Check(&S,
4783
239
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4784
0
      return MCDisassembler_Fail;
4785
239
  } else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
4786
83
    unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
4787
4788
83
    MCOperand_CreateReg0(Inst, (ARM_SP));
4789
83
    MCOperand_CreateReg0(Inst, (ARM_SP));
4790
83
    if (!Check(&S,
4791
83
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4792
0
      return MCDisassembler_Fail;
4793
83
  }
4794
4795
322
  return S;
4796
322
}
4797
4798
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
4799
           uint64_t Address, const void *Decoder)
4800
119
{
4801
119
  unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
4802
119
  unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
4803
4804
119
  MCOperand_CreateImm0(Inst, (imod));
4805
119
  MCOperand_CreateImm0(Inst, (flags));
4806
4807
119
  return MCDisassembler_Success;
4808
119
}
4809
4810
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
4811
             uint64_t Address, const void *Decoder)
4812
2.97k
{
4813
2.97k
  DecodeStatus S = MCDisassembler_Success;
4814
2.97k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4815
2.97k
  unsigned add = fieldFromInstruction_4(Insn, 4, 1);
4816
4817
2.97k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
4818
0
    return MCDisassembler_Fail;
4819
2.97k
  MCOperand_CreateImm0(Inst, (add));
4820
4821
2.97k
  return S;
4822
2.97k
}
4823
4824
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
4825
          uint64_t Address, const void *Decoder)
4826
1.02k
{
4827
1.02k
  DecodeStatus S = MCDisassembler_Success;
4828
1.02k
  unsigned Rn = fieldFromInstruction_4(Insn, 3, 4);
4829
1.02k
  unsigned Qm = fieldFromInstruction_4(Insn, 0, 3);
4830
4831
1.02k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4832
0
    return MCDisassembler_Fail;
4833
1.02k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
4834
0
    return MCDisassembler_Fail;
4835
4836
1.02k
  return S;
4837
1.02k
}
4838
4839
#define DEFINE_DecodeMveAddrModeQ(shift) \
4840
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
4841
    MCInst * Inst, unsigned Insn, uint64_t Address, \
4842
    const void *Decoder) \
4843
1.59k
  { \
4844
1.59k
    DecodeStatus S = MCDisassembler_Success; \
4845
1.59k
    unsigned Qm = fieldFromInstruction_4(Insn, 8, 3); \
4846
1.59k
    int imm = fieldFromInstruction_4(Insn, 0, 7); \
4847
1.59k
\
4848
1.59k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, \
4849
1.59k
                   Decoder))) \
4850
1.59k
      return MCDisassembler_Fail; \
4851
1.59k
\
4852
1.59k
    if (!fieldFromInstruction_4(Insn, 7, 1)) { \
4853
1.03k
      if (imm == 0) \
4854
1.03k
        imm = INT32_MIN; \
4855
1.03k
      else \
4856
1.03k
        imm *= -1; \
4857
1.03k
    } \
4858
1.59k
    if (imm != INT32_MIN) \
4859
1.59k
      imm *= (1U << shift); \
4860
1.59k
    MCOperand_CreateImm0(Inst, (imm)); \
4861
1.59k
\
4862
1.59k
    return S; \
4863
1.59k
  }
4864
738
DEFINE_DecodeMveAddrModeQ(2);
4865
857
DEFINE_DecodeMveAddrModeQ(3);
4866
4867
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
4868
           uint64_t Address, const void *Decoder)
4869
240
{
4870
  // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
4871
  // Note only one trailing zero not two.  Also the J1 and J2 values are from
4872
  // the encoded instruction.  So here change to I1 and I2 values via:
4873
  // I1 = NOT(J1 EOR S);
4874
  // I2 = NOT(J2 EOR S);
4875
  // and build the imm32 with two trailing zeros as documented:
4876
  // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
4877
240
  unsigned S = (Val >> 23) & 1;
4878
240
  unsigned J1 = (Val >> 22) & 1;
4879
240
  unsigned J2 = (Val >> 21) & 1;
4880
240
  unsigned I1 = !(J1 ^ S);
4881
240
  unsigned I2 = !(J2 ^ S);
4882
240
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4883
240
  int imm32 = SignExtend32((tmp << 1), 25);
4884
4885
240
  if (!tryAddingSymbolicOperand(Address, (Address & ~2u) + imm32 + 4,
4886
240
              true, 4, Inst, Decoder))
4887
240
    MCOperand_CreateImm0(Inst, (imm32));
4888
240
  return MCDisassembler_Success;
4889
240
}
4890
4891
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
4892
              uint64_t Address, const void *Decoder)
4893
36.1k
{
4894
36.1k
  if (Val == 0xA || Val == 0xB)
4895
931
    return MCDisassembler_Fail;
4896
4897
35.2k
  if (!isValidCoprocessorNumber(Inst, Val))
4898
38
    return MCDisassembler_Fail;
4899
4900
35.2k
  MCOperand_CreateImm0(Inst, (Val));
4901
35.2k
  return MCDisassembler_Success;
4902
35.2k
}
4903
4904
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
4905
             uint64_t Address,
4906
             const void *Decoder)
4907
874
{
4908
874
  DecodeStatus S = MCDisassembler_Success;
4909
4910
874
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4911
874
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4912
4913
874
  if (Rn == 13 && !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
4914
136
    S = MCDisassembler_SoftFail;
4915
874
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4916
0
    return MCDisassembler_Fail;
4917
874
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4918
0
    return MCDisassembler_Fail;
4919
874
  return S;
4920
874
}
4921
4922
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
4923
                 uint64_t Address,
4924
                 const void *Decoder)
4925
2.63k
{
4926
2.63k
  DecodeStatus S = MCDisassembler_Success;
4927
4928
2.63k
  unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
4929
2.63k
  if (pred == 0xE || pred == 0xF) {
4930
60
    unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
4931
60
    switch (opc) {
4932
60
    default:
4933
60
      return MCDisassembler_Fail;
4934
0
    case 0xf3bf8f4:
4935
0
      MCInst_setOpcode(Inst, (ARM_t2DSB));
4936
0
      break;
4937
0
    case 0xf3bf8f5:
4938
0
      MCInst_setOpcode(Inst, (ARM_t2DMB));
4939
0
      break;
4940
0
    case 0xf3bf8f6:
4941
0
      MCInst_setOpcode(Inst, (ARM_t2ISB));
4942
0
      break;
4943
60
    }
4944
4945
0
    unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
4946
0
    return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4947
60
  }
4948
4949
2.57k
  unsigned brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4950
2.57k
  brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4951
2.57k
  brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4952
2.57k
  brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4953
2.57k
  brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4954
4955
2.57k
  if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4956
0
    return MCDisassembler_Fail;
4957
2.57k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4958
0
    return MCDisassembler_Fail;
4959
4960
2.57k
  return S;
4961
2.57k
}
4962
4963
// Decode a shifted immediate operand.  These basically consist
4964
// of an 8-bit value, and a 4-bit directive that specifies either
4965
// a splat operation or a rotation.
4966
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
4967
          const void *Decoder)
4968
4.71k
{
4969
4.71k
  unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4970
4.71k
  if (ctrl == 0) {
4971
1.95k
    unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4972
1.95k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4973
1.95k
    switch (byte) {
4974
1.28k
    case 0:
4975
1.28k
      MCOperand_CreateImm0(Inst, (imm));
4976
1.28k
      break;
4977
210
    case 1:
4978
210
      MCOperand_CreateImm0(Inst, ((imm << 16) | imm));
4979
210
      break;
4980
166
    case 2:
4981
166
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 8)));
4982
166
      break;
4983
293
    case 3:
4984
293
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 16) |
4985
293
                (imm << 8) | imm));
4986
293
      break;
4987
1.95k
    }
4988
2.76k
  } else {
4989
2.76k
    unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4990
2.76k
    unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4991
2.76k
    unsigned imm = (unrot >> rot) | (unrot << ((32 - rot) & 31));
4992
2.76k
    MCOperand_CreateImm0(Inst, (imm));
4993
2.76k
  }
4994
4995
4.71k
  return MCDisassembler_Success;
4996
4.71k
}
4997
4998
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4999
            uint64_t Address,
5000
            const void *Decoder)
5001
16.1k
{
5002
16.1k
  if (!tryAddingSymbolicOperand(Address,
5003
16.1k
              Address + SignExtend32((Val << 1), 9) + 4,
5004
16.1k
              true, 2, Inst, Decoder))
5005
16.1k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 9)));
5006
16.1k
  return MCDisassembler_Success;
5007
16.1k
}
5008
5009
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
5010
                 uint64_t Address,
5011
                 const void *Decoder)
5012
3.77k
{
5013
  // Val is passed in as S:J1:J2:imm10:imm11
5014
  // Note no trailing zero after imm11.  Also the J1 and J2 values are from
5015
  // the encoded instruction.  So here change to I1 and I2 values via:
5016
  // I1 = NOT(J1 EOR S);
5017
  // I2 = NOT(J2 EOR S);
5018
  // and build the imm32 with one trailing zero as documented:
5019
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
5020
3.77k
  unsigned S = (Val >> 23) & 1;
5021
3.77k
  unsigned J1 = (Val >> 22) & 1;
5022
3.77k
  unsigned J2 = (Val >> 21) & 1;
5023
3.77k
  unsigned I1 = !(J1 ^ S);
5024
3.77k
  unsigned I2 = !(J2 ^ S);
5025
3.77k
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
5026
3.77k
  int imm32 = SignExtend32((tmp << 1), 25);
5027
5028
3.77k
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
5029
3.77k
              Inst, Decoder))
5030
3.77k
    MCOperand_CreateImm0(Inst, (imm32));
5031
3.77k
  return MCDisassembler_Success;
5032
3.77k
}
5033
5034
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
5035
             uint64_t Address,
5036
             const void *Decoder)
5037
2.33k
{
5038
2.33k
  if (Val & ~0xf)
5039
0
    return MCDisassembler_Fail;
5040
5041
2.33k
  MCOperand_CreateImm0(Inst, (Val));
5042
2.33k
  return MCDisassembler_Success;
5043
2.33k
}
5044
5045
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
5046
            uint64_t Address,
5047
            const void *Decoder)
5048
569
{
5049
569
  if (Val & ~0xf)
5050
0
    return MCDisassembler_Fail;
5051
5052
569
  MCOperand_CreateImm0(Inst, (Val));
5053
569
  return MCDisassembler_Success;
5054
569
}
5055
5056
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val, uint64_t Address,
5057
          const void *Decoder)
5058
9.02k
{
5059
9.02k
  DecodeStatus S = MCDisassembler_Success;
5060
5061
9.02k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMClass)) {
5062
8.07k
    unsigned ValLow = Val & 0xff;
5063
5064
    // Validate the SYSm value first.
5065
8.07k
    switch (ValLow) {
5066
102
    case 0: // apsr
5067
545
    case 1: // iapsr
5068
980
    case 2: // eapsr
5069
1.05k
    case 3: // xpsr
5070
1.46k
    case 5: // ipsr
5071
1.55k
    case 6: // epsr
5072
1.64k
    case 7: // iepsr
5073
1.74k
    case 8: // msp
5074
1.93k
    case 9: // psp
5075
2.05k
    case 16: // primask
5076
2.23k
    case 20: // control
5077
2.23k
      break;
5078
157
    case 17: // basepri
5079
183
    case 18: // basepri_max
5080
455
    case 19: // faultmask
5081
455
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5082
455
             ARM_HasV7Ops)))
5083
        // Values basepri, basepri_max and faultmask are only valid for
5084
        // v7m.
5085
0
        return MCDisassembler_Fail;
5086
455
      break;
5087
455
    case 0x8a: // msplim_ns
5088
241
    case 0x8b: // psplim_ns
5089
455
    case 0x91: // basepri_ns
5090
483
    case 0x93: // faultmask_ns
5091
483
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5092
483
             ARM_HasV8MMainlineOps)))
5093
0
        return MCDisassembler_Fail;
5094
      // fall through
5095
565
    case 10: // msplim
5096
614
    case 11: // psplim
5097
682
    case 0x88: // msp_ns
5098
887
    case 0x89: // psp_ns
5099
1.18k
    case 0x90: // primask_ns
5100
1.36k
    case 0x94: // control_ns
5101
1.44k
    case 0x98: // sp_ns
5102
1.44k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5103
1.44k
             ARM_Feature8MSecExt)))
5104
0
        return MCDisassembler_Fail;
5105
1.44k
      break;
5106
1.44k
    case 0x20: // pac_key_p_0
5107
415
    case 0x21: // pac_key_p_1
5108
470
    case 0x22: // pac_key_p_2
5109
556
    case 0x23: // pac_key_p_3
5110
683
    case 0x24: // pac_key_u_0
5111
891
    case 0x25: // pac_key_u_1
5112
959
    case 0x26: // pac_key_u_2
5113
1.12k
    case 0x27: // pac_key_u_3
5114
1.51k
    case 0xa0: // pac_key_p_0_ns
5115
1.73k
    case 0xa1: // pac_key_p_1_ns
5116
1.92k
    case 0xa2: // pac_key_p_2_ns
5117
1.97k
    case 0xa3: // pac_key_p_3_ns
5118
2.25k
    case 0xa4: // pac_key_u_0_ns
5119
2.45k
    case 0xa5: // pac_key_u_1_ns
5120
2.56k
    case 0xa6: // pac_key_u_2_ns
5121
2.58k
    case 0xa7: // pac_key_u_3_ns
5122
2.58k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5123
2.58k
             ARM_FeaturePACBTI)))
5124
0
        return MCDisassembler_Fail;
5125
2.58k
      break;
5126
2.58k
    default:
5127
      // Architecturally defined as unpredictable
5128
1.35k
      S = MCDisassembler_SoftFail;
5129
1.35k
      break;
5130
8.07k
    }
5131
5132
8.07k
    if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
5133
6.83k
      unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
5134
6.83k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5135
6.83k
             ARM_HasV7Ops))) {
5136
        // The ARMv6-M MSR bits {11-10} can be only 0b10, other values
5137
        // are unpredictable.
5138
0
        if (Mask != 2)
5139
0
          S = MCDisassembler_SoftFail;
5140
6.83k
      } else {
5141
        // The ARMv7-M architecture stores an additional 2-bit mask
5142
        // value in MSR bits {11-10}. The mask is used only with apsr,
5143
        // iapsr, eapsr and xpsr, it has to be 0b10 in other cases. Bit
5144
        // mask{1} indicates if the NZCVQ bits should be moved by the
5145
        // instruction. Bit mask{0} indicates the move for the GE{3:0}
5146
        // bits, the mask{0} bit can be set only if the processor
5147
        // includes the DSP extension.
5148
6.83k
        if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
5149
2.32k
            (!(ARM_getFeatureBits(Inst->csh->mode,
5150
2.32k
                ARM_FeatureDSP)) &&
5151
0
             (Mask & 1)))
5152
4.50k
          S = MCDisassembler_SoftFail;
5153
6.83k
      }
5154
6.83k
    }
5155
8.07k
  } else {
5156
    // A/R class
5157
953
    if (Val == 0)
5158
21
      return MCDisassembler_Fail;
5159
953
  }
5160
9.00k
  MCOperand_CreateImm0(Inst, (Val));
5161
9.00k
  return S;
5162
9.02k
}
5163
5164
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
5165
            uint64_t Address, const void *Decoder)
5166
775
{
5167
775
  unsigned R = fieldFromInstruction_4(Val, 5, 1);
5168
775
  unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
5169
5170
  // The table of encodings for these banked registers comes from B9.2.3 of
5171
  // the ARM ARM. There are patterns, but nothing regular enough to make this
5172
  // logic neater. So by fiat, these values are UNPREDICTABLE:
5173
775
  if (!ARMBankedReg_lookupBankedRegByEncoding((R << 5) | SysM))
5174
4
    return MCDisassembler_Fail;
5175
5176
771
  MCOperand_CreateImm0(Inst, (Val));
5177
771
  return MCDisassembler_Success;
5178
775
}
5179
5180
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
5181
          uint64_t Address, const void *Decoder)
5182
303
{
5183
303
  DecodeStatus S = MCDisassembler_Success;
5184
5185
303
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5186
303
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5187
303
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5188
5189
303
  if (Rn == 0xF)
5190
67
    S = MCDisassembler_SoftFail;
5191
5192
303
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5193
1
    return MCDisassembler_Fail;
5194
302
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5195
0
    return MCDisassembler_Fail;
5196
302
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5197
1
    return MCDisassembler_Fail;
5198
5199
301
  return S;
5200
302
}
5201
5202
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
5203
           uint64_t Address, const void *Decoder)
5204
356
{
5205
356
  DecodeStatus S = MCDisassembler_Success;
5206
5207
356
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5208
356
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
5209
356
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5210
356
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5211
5212
356
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
5213
0
    return MCDisassembler_Fail;
5214
5215
356
  if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt + 1)
5216
149
    S = MCDisassembler_SoftFail;
5217
5218
356
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5219
1
    return MCDisassembler_Fail;
5220
355
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5221
0
    return MCDisassembler_Fail;
5222
355
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5223
0
    return MCDisassembler_Fail;
5224
5225
355
  return S;
5226
355
}
5227
5228
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
5229
            uint64_t Address, const void *Decoder)
5230
2.26k
{
5231
2.26k
  DecodeStatus S = MCDisassembler_Success;
5232
5233
2.26k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5234
2.26k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5235
2.26k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5236
2.26k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5237
2.26k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5238
2.26k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5239
5240
2.26k
  if (Rn == 0xF || Rn == Rt)
5241
471
    S = MCDisassembler_SoftFail;
5242
5243
2.26k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5244
0
    return MCDisassembler_Fail;
5245
2.26k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5246
0
    return MCDisassembler_Fail;
5247
2.26k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5248
0
    return MCDisassembler_Fail;
5249
2.26k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5250
14
    return MCDisassembler_Fail;
5251
5252
2.25k
  return S;
5253
2.26k
}
5254
5255
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
5256
            uint64_t Address, const void *Decoder)
5257
727
{
5258
727
  DecodeStatus S = MCDisassembler_Success;
5259
5260
727
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5261
727
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5262
727
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5263
727
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5264
727
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5265
727
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5266
727
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5267
5268
727
  if (Rn == 0xF || Rn == Rt)
5269
307
    S = MCDisassembler_SoftFail;
5270
727
  if (Rm == 0xF)
5271
48
    S = MCDisassembler_SoftFail;
5272
5273
727
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5274
0
    return MCDisassembler_Fail;
5275
727
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5276
0
    return MCDisassembler_Fail;
5277
727
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5278
0
    return MCDisassembler_Fail;
5279
727
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5280
3
    return MCDisassembler_Fail;
5281
5282
724
  return S;
5283
727
}
5284
5285
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
5286
            uint64_t Address, const void *Decoder)
5287
1.68k
{
5288
1.68k
  DecodeStatus S = MCDisassembler_Success;
5289
5290
1.68k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5291
1.68k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5292
1.68k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5293
1.68k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5294
1.68k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5295
1.68k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5296
5297
1.68k
  if (Rn == 0xF || Rn == Rt)
5298
389
    S = MCDisassembler_SoftFail;
5299
5300
1.68k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5301
0
    return MCDisassembler_Fail;
5302
1.68k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5303
0
    return MCDisassembler_Fail;
5304
1.68k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5305
0
    return MCDisassembler_Fail;
5306
1.68k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5307
4
    return MCDisassembler_Fail;
5308
5309
1.68k
  return S;
5310
1.68k
}
5311
5312
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
5313
            uint64_t Address, const void *Decoder)
5314
1.98k
{
5315
1.98k
  DecodeStatus S = MCDisassembler_Success;
5316
5317
1.98k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5318
1.98k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5319
1.98k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5320
1.98k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5321
1.98k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5322
1.98k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5323
5324
1.98k
  if (Rn == 0xF || Rn == Rt)
5325
250
    S = MCDisassembler_SoftFail;
5326
5327
1.98k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5328
0
    return MCDisassembler_Fail;
5329
1.98k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5330
0
    return MCDisassembler_Fail;
5331
1.98k
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5332
0
    return MCDisassembler_Fail;
5333
1.98k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5334
1
    return MCDisassembler_Fail;
5335
5336
1.98k
  return S;
5337
1.98k
}
5338
5339
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5340
         const void *Decoder)
5341
774
{
5342
774
  DecodeStatus S = MCDisassembler_Success;
5343
5344
774
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5345
774
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5346
774
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5347
774
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5348
774
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5349
5350
774
  unsigned align = 0;
5351
774
  unsigned index = 0;
5352
774
  switch (size) {
5353
0
  default:
5354
0
    return MCDisassembler_Fail;
5355
157
  case 0:
5356
157
    if (fieldFromInstruction_4(Insn, 4, 1))
5357
0
      return MCDisassembler_Fail; // UNDEFINED
5358
157
    index = fieldFromInstruction_4(Insn, 5, 3);
5359
157
    break;
5360
530
  case 1:
5361
530
    if (fieldFromInstruction_4(Insn, 5, 1))
5362
1
      return MCDisassembler_Fail; // UNDEFINED
5363
529
    index = fieldFromInstruction_4(Insn, 6, 2);
5364
529
    if (fieldFromInstruction_4(Insn, 4, 1))
5365
83
      align = 2;
5366
529
    break;
5367
87
  case 2:
5368
87
    if (fieldFromInstruction_4(Insn, 6, 1))
5369
0
      return MCDisassembler_Fail; // UNDEFINED
5370
87
    index = fieldFromInstruction_4(Insn, 7, 1);
5371
5372
87
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5373
38
    case 0:
5374
38
      align = 0;
5375
38
      break;
5376
46
    case 3:
5377
46
      align = 4;
5378
46
      break;
5379
3
    default:
5380
3
      return MCDisassembler_Fail;
5381
87
    }
5382
84
    break;
5383
774
  }
5384
5385
770
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5386
0
    return MCDisassembler_Fail;
5387
770
  if (Rm != 0xF) { // Writeback
5388
628
    if (!Check(&S,
5389
628
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5390
0
      return MCDisassembler_Fail;
5391
628
  }
5392
770
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5393
0
    return MCDisassembler_Fail;
5394
770
  MCOperand_CreateImm0(Inst, (align));
5395
770
  if (Rm != 0xF) {
5396
628
    if (Rm != 0xD) {
5397
498
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5398
498
                    Decoder)))
5399
0
        return MCDisassembler_Fail;
5400
498
    } else
5401
130
      MCOperand_CreateReg0(Inst, (0));
5402
628
  }
5403
5404
770
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5405
0
    return MCDisassembler_Fail;
5406
770
  MCOperand_CreateImm0(Inst, (index));
5407
5408
770
  return S;
5409
770
}
5410
5411
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5412
         const void *Decoder)
5413
591
{
5414
591
  DecodeStatus S = MCDisassembler_Success;
5415
5416
591
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5417
591
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5418
591
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5419
591
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5420
591
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5421
5422
591
  unsigned align = 0;
5423
591
  unsigned index = 0;
5424
591
  switch (size) {
5425
0
  default:
5426
0
    return MCDisassembler_Fail;
5427
151
  case 0:
5428
151
    if (fieldFromInstruction_4(Insn, 4, 1))
5429
0
      return MCDisassembler_Fail; // UNDEFINED
5430
151
    index = fieldFromInstruction_4(Insn, 5, 3);
5431
151
    break;
5432
210
  case 1:
5433
210
    if (fieldFromInstruction_4(Insn, 5, 1))
5434
0
      return MCDisassembler_Fail; // UNDEFINED
5435
210
    index = fieldFromInstruction_4(Insn, 6, 2);
5436
210
    if (fieldFromInstruction_4(Insn, 4, 1))
5437
66
      align = 2;
5438
210
    break;
5439
230
  case 2:
5440
230
    if (fieldFromInstruction_4(Insn, 6, 1))
5441
0
      return MCDisassembler_Fail; // UNDEFINED
5442
230
    index = fieldFromInstruction_4(Insn, 7, 1);
5443
5444
230
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5445
135
    case 0:
5446
135
      align = 0;
5447
135
      break;
5448
93
    case 3:
5449
93
      align = 4;
5450
93
      break;
5451
2
    default:
5452
2
      return MCDisassembler_Fail;
5453
230
    }
5454
228
    break;
5455
591
  }
5456
5457
589
  if (Rm != 0xF) { // Writeback
5458
525
    if (!Check(&S,
5459
525
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5460
0
      return MCDisassembler_Fail;
5461
525
  }
5462
589
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5463
0
    return MCDisassembler_Fail;
5464
589
  MCOperand_CreateImm0(Inst, (align));
5465
589
  if (Rm != 0xF) {
5466
525
    if (Rm != 0xD) {
5467
342
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5468
342
                    Decoder)))
5469
0
        return MCDisassembler_Fail;
5470
342
    } else
5471
183
      MCOperand_CreateReg0(Inst, (0));
5472
525
  }
5473
5474
589
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5475
0
    return MCDisassembler_Fail;
5476
589
  MCOperand_CreateImm0(Inst, (index));
5477
5478
589
  return S;
5479
589
}
5480
5481
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5482
         const void *Decoder)
5483
978
{
5484
978
  DecodeStatus S = MCDisassembler_Success;
5485
5486
978
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5487
978
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5488
978
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5489
978
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5490
978
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5491
5492
978
  unsigned align = 0;
5493
978
  unsigned index = 0;
5494
978
  unsigned inc = 1;
5495
978
  switch (size) {
5496
0
  default:
5497
0
    return MCDisassembler_Fail;
5498
372
  case 0:
5499
372
    index = fieldFromInstruction_4(Insn, 5, 3);
5500
372
    if (fieldFromInstruction_4(Insn, 4, 1))
5501
312
      align = 2;
5502
372
    break;
5503
187
  case 1:
5504
187
    index = fieldFromInstruction_4(Insn, 6, 2);
5505
187
    if (fieldFromInstruction_4(Insn, 4, 1))
5506
43
      align = 4;
5507
187
    if (fieldFromInstruction_4(Insn, 5, 1))
5508
49
      inc = 2;
5509
187
    break;
5510
419
  case 2:
5511
419
    if (fieldFromInstruction_4(Insn, 5, 1))
5512
0
      return MCDisassembler_Fail; // UNDEFINED
5513
419
    index = fieldFromInstruction_4(Insn, 7, 1);
5514
419
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5515
83
      align = 8;
5516
419
    if (fieldFromInstruction_4(Insn, 6, 1))
5517
272
      inc = 2;
5518
419
    break;
5519
978
  }
5520
5521
978
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5522
0
    return MCDisassembler_Fail;
5523
978
  if (!Check(&S,
5524
978
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5525
1
    return MCDisassembler_Fail;
5526
977
  if (Rm != 0xF) { // Writeback
5527
634
    if (!Check(&S,
5528
634
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5529
0
      return MCDisassembler_Fail;
5530
634
  }
5531
977
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5532
0
    return MCDisassembler_Fail;
5533
977
  MCOperand_CreateImm0(Inst, (align));
5534
977
  if (Rm != 0xF) {
5535
634
    if (Rm != 0xD) {
5536
543
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5537
543
                    Decoder)))
5538
0
        return MCDisassembler_Fail;
5539
543
    } else
5540
91
      MCOperand_CreateReg0(Inst, (0));
5541
634
  }
5542
5543
977
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5544
0
    return MCDisassembler_Fail;
5545
977
  if (!Check(&S,
5546
977
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5547
0
    return MCDisassembler_Fail;
5548
977
  MCOperand_CreateImm0(Inst, (index));
5549
5550
977
  return S;
5551
977
}
5552
5553
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5554
         const void *Decoder)
5555
1.50k
{
5556
1.50k
  DecodeStatus S = MCDisassembler_Success;
5557
5558
1.50k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5559
1.50k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5560
1.50k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5561
1.50k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5562
1.50k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5563
5564
1.50k
  unsigned align = 0;
5565
1.50k
  unsigned index = 0;
5566
1.50k
  unsigned inc = 1;
5567
1.50k
  switch (size) {
5568
0
  default:
5569
0
    return MCDisassembler_Fail;
5570
576
  case 0:
5571
576
    index = fieldFromInstruction_4(Insn, 5, 3);
5572
576
    if (fieldFromInstruction_4(Insn, 4, 1))
5573
350
      align = 2;
5574
576
    break;
5575
428
  case 1:
5576
428
    index = fieldFromInstruction_4(Insn, 6, 2);
5577
428
    if (fieldFromInstruction_4(Insn, 4, 1))
5578
255
      align = 4;
5579
428
    if (fieldFromInstruction_4(Insn, 5, 1))
5580
309
      inc = 2;
5581
428
    break;
5582
503
  case 2:
5583
503
    if (fieldFromInstruction_4(Insn, 5, 1))
5584
0
      return MCDisassembler_Fail; // UNDEFINED
5585
503
    index = fieldFromInstruction_4(Insn, 7, 1);
5586
503
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5587
110
      align = 8;
5588
503
    if (fieldFromInstruction_4(Insn, 6, 1))
5589
286
      inc = 2;
5590
503
    break;
5591
1.50k
  }
5592
5593
1.50k
  if (Rm != 0xF) { // Writeback
5594
779
    if (!Check(&S,
5595
779
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5596
0
      return MCDisassembler_Fail;
5597
779
  }
5598
1.50k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5599
0
    return MCDisassembler_Fail;
5600
1.50k
  MCOperand_CreateImm0(Inst, (align));
5601
1.50k
  if (Rm != 0xF) {
5602
779
    if (Rm != 0xD) {
5603
676
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5604
676
                    Decoder)))
5605
0
        return MCDisassembler_Fail;
5606
676
    } else
5607
103
      MCOperand_CreateReg0(Inst, (0));
5608
779
  }
5609
5610
1.50k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5611
0
    return MCDisassembler_Fail;
5612
1.50k
  if (!Check(&S,
5613
1.50k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5614
3
    return MCDisassembler_Fail;
5615
1.50k
  MCOperand_CreateImm0(Inst, (index));
5616
5617
1.50k
  return S;
5618
1.50k
}
5619
5620
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5621
         const void *Decoder)
5622
1.67k
{
5623
1.67k
  DecodeStatus S = MCDisassembler_Success;
5624
5625
1.67k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5626
1.67k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5627
1.67k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5628
1.67k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5629
1.67k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5630
5631
1.67k
  unsigned align = 0;
5632
1.67k
  unsigned index = 0;
5633
1.67k
  unsigned inc = 1;
5634
1.67k
  switch (size) {
5635
0
  default:
5636
0
    return MCDisassembler_Fail;
5637
320
  case 0:
5638
320
    if (fieldFromInstruction_4(Insn, 4, 1))
5639
0
      return MCDisassembler_Fail; // UNDEFINED
5640
320
    index = fieldFromInstruction_4(Insn, 5, 3);
5641
320
    break;
5642
855
  case 1:
5643
855
    if (fieldFromInstruction_4(Insn, 4, 1))
5644
0
      return MCDisassembler_Fail; // UNDEFINED
5645
855
    index = fieldFromInstruction_4(Insn, 6, 2);
5646
855
    if (fieldFromInstruction_4(Insn, 5, 1))
5647
427
      inc = 2;
5648
855
    break;
5649
502
  case 2:
5650
502
    if (fieldFromInstruction_4(Insn, 4, 2))
5651
0
      return MCDisassembler_Fail; // UNDEFINED
5652
502
    index = fieldFromInstruction_4(Insn, 7, 1);
5653
502
    if (fieldFromInstruction_4(Insn, 6, 1))
5654
160
      inc = 2;
5655
502
    break;
5656
1.67k
  }
5657
5658
1.67k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5659
0
    return MCDisassembler_Fail;
5660
1.67k
  if (!Check(&S,
5661
1.67k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5662
1
    return MCDisassembler_Fail;
5663
1.67k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5664
1.67k
                Decoder)))
5665
3
    return MCDisassembler_Fail;
5666
5667
1.67k
  if (Rm != 0xF) { // Writeback
5668
1.17k
    if (!Check(&S,
5669
1.17k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5670
0
      return MCDisassembler_Fail;
5671
1.17k
  }
5672
1.67k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5673
0
    return MCDisassembler_Fail;
5674
1.67k
  MCOperand_CreateImm0(Inst, (align));
5675
1.67k
  if (Rm != 0xF) {
5676
1.17k
    if (Rm != 0xD) {
5677
505
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5678
505
                    Decoder)))
5679
0
        return MCDisassembler_Fail;
5680
505
    } else
5681
668
      MCOperand_CreateReg0(Inst, (0));
5682
1.17k
  }
5683
5684
1.67k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5685
0
    return MCDisassembler_Fail;
5686
1.67k
  if (!Check(&S,
5687
1.67k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5688
0
    return MCDisassembler_Fail;
5689
1.67k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5690
1.67k
                Decoder)))
5691
0
    return MCDisassembler_Fail;
5692
1.67k
  MCOperand_CreateImm0(Inst, (index));
5693
5694
1.67k
  return S;
5695
1.67k
}
5696
5697
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5698
         const void *Decoder)
5699
3.30k
{
5700
3.30k
  DecodeStatus S = MCDisassembler_Success;
5701
5702
3.30k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5703
3.30k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5704
3.30k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5705
3.30k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5706
3.30k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5707
5708
3.30k
  unsigned align = 0;
5709
3.30k
  unsigned index = 0;
5710
3.30k
  unsigned inc = 1;
5711
3.30k
  switch (size) {
5712
0
  default:
5713
0
    return MCDisassembler_Fail;
5714
370
  case 0:
5715
370
    if (fieldFromInstruction_4(Insn, 4, 1))
5716
0
      return MCDisassembler_Fail; // UNDEFINED
5717
370
    index = fieldFromInstruction_4(Insn, 5, 3);
5718
370
    break;
5719
1.52k
  case 1:
5720
1.52k
    if (fieldFromInstruction_4(Insn, 4, 1))
5721
0
      return MCDisassembler_Fail; // UNDEFINED
5722
1.52k
    index = fieldFromInstruction_4(Insn, 6, 2);
5723
1.52k
    if (fieldFromInstruction_4(Insn, 5, 1))
5724
204
      inc = 2;
5725
1.52k
    break;
5726
1.40k
  case 2:
5727
1.40k
    if (fieldFromInstruction_4(Insn, 4, 2))
5728
0
      return MCDisassembler_Fail; // UNDEFINED
5729
1.40k
    index = fieldFromInstruction_4(Insn, 7, 1);
5730
1.40k
    if (fieldFromInstruction_4(Insn, 6, 1))
5731
144
      inc = 2;
5732
1.40k
    break;
5733
3.30k
  }
5734
5735
3.30k
  if (Rm != 0xF) { // Writeback
5736
330
    if (!Check(&S,
5737
330
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5738
0
      return MCDisassembler_Fail;
5739
330
  }
5740
3.30k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5741
0
    return MCDisassembler_Fail;
5742
3.30k
  MCOperand_CreateImm0(Inst, (align));
5743
3.30k
  if (Rm != 0xF) {
5744
330
    if (Rm != 0xD) {
5745
140
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5746
140
                    Decoder)))
5747
0
        return MCDisassembler_Fail;
5748
140
    } else
5749
190
      MCOperand_CreateReg0(Inst, (0));
5750
330
  }
5751
5752
3.30k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5753
0
    return MCDisassembler_Fail;
5754
3.30k
  if (!Check(&S,
5755
3.30k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5756
4
    return MCDisassembler_Fail;
5757
3.29k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5758
3.29k
                Decoder)))
5759
1
    return MCDisassembler_Fail;
5760
3.29k
  MCOperand_CreateImm0(Inst, (index));
5761
5762
3.29k
  return S;
5763
3.29k
}
5764
5765
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5766
         const void *Decoder)
5767
1.87k
{
5768
1.87k
  DecodeStatus S = MCDisassembler_Success;
5769
5770
1.87k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5771
1.87k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5772
1.87k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5773
1.87k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5774
1.87k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5775
5776
1.87k
  unsigned align = 0;
5777
1.87k
  unsigned index = 0;
5778
1.87k
  unsigned inc = 1;
5779
1.87k
  switch (size) {
5780
0
  default:
5781
0
    return MCDisassembler_Fail;
5782
639
  case 0:
5783
639
    if (fieldFromInstruction_4(Insn, 4, 1))
5784
242
      align = 4;
5785
639
    index = fieldFromInstruction_4(Insn, 5, 3);
5786
639
    break;
5787
396
  case 1:
5788
396
    if (fieldFromInstruction_4(Insn, 4, 1))
5789
147
      align = 8;
5790
396
    index = fieldFromInstruction_4(Insn, 6, 2);
5791
396
    if (fieldFromInstruction_4(Insn, 5, 1))
5792
112
      inc = 2;
5793
396
    break;
5794
836
  case 2:
5795
836
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5796
209
    case 0:
5797
209
      align = 0;
5798
209
      break;
5799
2
    case 3:
5800
2
      return MCDisassembler_Fail;
5801
625
    default:
5802
625
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5803
625
      break;
5804
836
    }
5805
5806
834
    index = fieldFromInstruction_4(Insn, 7, 1);
5807
834
    if (fieldFromInstruction_4(Insn, 6, 1))
5808
133
      inc = 2;
5809
834
    break;
5810
1.87k
  }
5811
5812
1.86k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5813
0
    return MCDisassembler_Fail;
5814
1.86k
  if (!Check(&S,
5815
1.86k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5816
1
    return MCDisassembler_Fail;
5817
1.86k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5818
1.86k
                Decoder)))
5819
2
    return MCDisassembler_Fail;
5820
1.86k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5821
1.86k
                Decoder)))
5822
1
    return MCDisassembler_Fail;
5823
5824
1.86k
  if (Rm != 0xF) { // Writeback
5825
553
    if (!Check(&S,
5826
553
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5827
0
      return MCDisassembler_Fail;
5828
553
  }
5829
1.86k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5830
0
    return MCDisassembler_Fail;
5831
1.86k
  MCOperand_CreateImm0(Inst, (align));
5832
1.86k
  if (Rm != 0xF) {
5833
553
    if (Rm != 0xD) {
5834
389
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5835
389
                    Decoder)))
5836
0
        return MCDisassembler_Fail;
5837
389
    } else
5838
164
      MCOperand_CreateReg0(Inst, (0));
5839
553
  }
5840
5841
1.86k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5842
0
    return MCDisassembler_Fail;
5843
1.86k
  if (!Check(&S,
5844
1.86k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5845
0
    return MCDisassembler_Fail;
5846
1.86k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5847
1.86k
                Decoder)))
5848
0
    return MCDisassembler_Fail;
5849
1.86k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5850
1.86k
                Decoder)))
5851
0
    return MCDisassembler_Fail;
5852
1.86k
  MCOperand_CreateImm0(Inst, (index));
5853
5854
1.86k
  return S;
5855
1.86k
}
5856
5857
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5858
         const void *Decoder)
5859
1.88k
{
5860
1.88k
  DecodeStatus S = MCDisassembler_Success;
5861
5862
1.88k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5863
1.88k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5864
1.88k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5865
1.88k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5866
1.88k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5867
5868
1.88k
  unsigned align = 0;
5869
1.88k
  unsigned index = 0;
5870
1.88k
  unsigned inc = 1;
5871
1.88k
  switch (size) {
5872
0
  default:
5873
0
    return MCDisassembler_Fail;
5874
231
  case 0:
5875
231
    if (fieldFromInstruction_4(Insn, 4, 1))
5876
79
      align = 4;
5877
231
    index = fieldFromInstruction_4(Insn, 5, 3);
5878
231
    break;
5879
1.29k
  case 1:
5880
1.29k
    if (fieldFromInstruction_4(Insn, 4, 1))
5881
74
      align = 8;
5882
1.29k
    index = fieldFromInstruction_4(Insn, 6, 2);
5883
1.29k
    if (fieldFromInstruction_4(Insn, 5, 1))
5884
538
      inc = 2;
5885
1.29k
    break;
5886
361
  case 2:
5887
361
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5888
59
    case 0:
5889
59
      align = 0;
5890
59
      break;
5891
2
    case 3:
5892
2
      return MCDisassembler_Fail;
5893
300
    default:
5894
300
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5895
300
      break;
5896
361
    }
5897
5898
359
    index = fieldFromInstruction_4(Insn, 7, 1);
5899
359
    if (fieldFromInstruction_4(Insn, 6, 1))
5900
38
      inc = 2;
5901
359
    break;
5902
1.88k
  }
5903
5904
1.88k
  if (Rm != 0xF) { // Writeback
5905
860
    if (!Check(&S,
5906
860
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5907
0
      return MCDisassembler_Fail;
5908
860
  }
5909
1.88k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5910
0
    return MCDisassembler_Fail;
5911
1.88k
  MCOperand_CreateImm0(Inst, (align));
5912
1.88k
  if (Rm != 0xF) {
5913
860
    if (Rm != 0xD) {
5914
737
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5915
737
                    Decoder)))
5916
0
        return MCDisassembler_Fail;
5917
737
    } else
5918
123
      MCOperand_CreateReg0(Inst, (0));
5919
860
  }
5920
5921
1.88k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5922
0
    return MCDisassembler_Fail;
5923
1.88k
  if (!Check(&S,
5924
1.88k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5925
1
    return MCDisassembler_Fail;
5926
1.88k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5927
1.88k
                Decoder)))
5928
1
    return MCDisassembler_Fail;
5929
1.88k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5930
1.88k
                Decoder)))
5931
1
    return MCDisassembler_Fail;
5932
1.88k
  MCOperand_CreateImm0(Inst, (index));
5933
5934
1.88k
  return S;
5935
1.88k
}
5936
5937
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
5938
          const void *Decoder)
5939
816
{
5940
816
  DecodeStatus S = MCDisassembler_Success;
5941
816
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5942
816
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5943
816
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5944
816
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5945
816
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5946
5947
816
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5948
222
    S = MCDisassembler_SoftFail;
5949
5950
816
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5951
0
    return MCDisassembler_Fail;
5952
816
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5953
1
    return MCDisassembler_Fail;
5954
815
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5955
0
    return MCDisassembler_Fail;
5956
815
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5957
0
    return MCDisassembler_Fail;
5958
815
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5959
1
    return MCDisassembler_Fail;
5960
5961
814
  return S;
5962
815
}
5963
5964
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
5965
          const void *Decoder)
5966
281
{
5967
281
  DecodeStatus S = MCDisassembler_Success;
5968
281
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5969
281
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5970
281
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5971
281
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5972
281
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5973
5974
281
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5975
239
    S = MCDisassembler_SoftFail;
5976
5977
281
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5978
0
    return MCDisassembler_Fail;
5979
281
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5980
0
    return MCDisassembler_Fail;
5981
281
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5982
0
    return MCDisassembler_Fail;
5983
281
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5984
1
    return MCDisassembler_Fail;
5985
280
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5986
0
    return MCDisassembler_Fail;
5987
5988
280
  return S;
5989
280
}
5990
5991
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn, uint64_t Address,
5992
           const void *Decoder)
5993
11.4k
{
5994
11.4k
  DecodeStatus S = MCDisassembler_Success;
5995
11.4k
  unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
5996
11.4k
  unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
5997
5998
11.4k
  if (pred == 0xF) {
5999
1.03k
    pred = 0xE;
6000
1.03k
    S = MCDisassembler_SoftFail;
6001
1.03k
  }
6002
6003
11.4k
  if (mask == 0x0)
6004
0
    return MCDisassembler_Fail;
6005
6006
  // IT masks are encoded as a sequence of replacement low-order bits
6007
  // for the condition code. So if the low bit of the starting
6008
  // condition code is 1, then we have to flip all the bits above the
6009
  // terminating bit (which is the lowest 1 bit).
6010
11.4k
  if (pred & 1) {
6011
5.68k
    unsigned LowBit = mask & -mask;
6012
5.68k
    unsigned BitsAboveLowBit = 0xF & (-LowBit << 1);
6013
5.68k
    mask ^= BitsAboveLowBit;
6014
5.68k
  }
6015
6016
11.4k
  MCOperand_CreateImm0(Inst, (pred));
6017
11.4k
  MCOperand_CreateImm0(Inst, (mask));
6018
11.4k
  return S;
6019
11.4k
}
6020
6021
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
6022
                 uint64_t Address,
6023
                 const void *Decoder)
6024
1.98k
{
6025
1.98k
  DecodeStatus S = MCDisassembler_Success;
6026
6027
1.98k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6028
1.98k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6029
1.98k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6030
1.98k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6031
1.98k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6032
1.98k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6033
1.98k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6034
1.98k
  bool writeback = (W == 1) | (P == 0);
6035
6036
1.98k
  addr |= (U << 8) | (Rn << 9);
6037
6038
1.98k
  if (writeback && (Rn == Rt || Rn == Rt2))
6039
482
    Check(&S, MCDisassembler_SoftFail);
6040
1.98k
  if (Rt == Rt2)
6041
519
    Check(&S, MCDisassembler_SoftFail);
6042
6043
  // Rt
6044
1.98k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6045
0
    return MCDisassembler_Fail;
6046
  // Rt2
6047
1.98k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6048
0
    return MCDisassembler_Fail;
6049
  // Writeback operand
6050
1.98k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6051
0
    return MCDisassembler_Fail;
6052
  // addr
6053
1.98k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6054
0
    return MCDisassembler_Fail;
6055
6056
1.98k
  return S;
6057
1.98k
}
6058
6059
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
6060
                 uint64_t Address,
6061
                 const void *Decoder)
6062
3.07k
{
6063
3.07k
  DecodeStatus S = MCDisassembler_Success;
6064
6065
3.07k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6066
3.07k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6067
3.07k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6068
3.07k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6069
3.07k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6070
3.07k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6071
3.07k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6072
3.07k
  bool writeback = (W == 1) | (P == 0);
6073
6074
3.07k
  addr |= (U << 8) | (Rn << 9);
6075
6076
3.07k
  if (writeback && (Rn == Rt || Rn == Rt2))
6077
1.73k
    Check(&S, MCDisassembler_SoftFail);
6078
6079
  // Writeback operand
6080
3.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6081
0
    return MCDisassembler_Fail;
6082
  // Rt
6083
3.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6084
0
    return MCDisassembler_Fail;
6085
  // Rt2
6086
3.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6087
0
    return MCDisassembler_Fail;
6088
  // addr
6089
3.07k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6090
0
    return MCDisassembler_Fail;
6091
6092
3.07k
  return S;
6093
3.07k
}
6094
6095
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn, uint64_t Address,
6096
        const void *Decoder)
6097
829
{
6098
829
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
6099
829
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
6100
829
  if (sign1 != sign2)
6101
1
    return MCDisassembler_Fail;
6102
828
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
6103
828
  CS_ASSERT(MCInst_getNumOperands(Inst) == 0 &&
6104
828
      "We should receive an empty Inst");
6105
828
  DecodeStatus S = DecoderGPRRegisterClass(Inst, Rd, Address, Decoder);
6106
6107
828
  unsigned Val = fieldFromInstruction_4(Insn, 0, 8);
6108
828
  Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
6109
828
  Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
6110
  // If sign, then it is decreasing the address.
6111
828
  if (sign1) {
6112
    // Following ARMv7 Architecture Manual, when the offset
6113
    // is zero, it is decoded as a subw, not as a adr.w
6114
210
    if (!Val) {
6115
96
      MCInst_setOpcode(Inst, (ARM_t2SUBri12));
6116
96
      MCOperand_CreateReg0(Inst, (ARM_PC));
6117
96
    } else
6118
114
      Val = -Val;
6119
210
  }
6120
828
  MCOperand_CreateImm0(Inst, (Val));
6121
828
  return S;
6122
829
}
6123
6124
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
6125
                uint64_t Address,
6126
                const void *Decoder)
6127
645
{
6128
645
  DecodeStatus S = MCDisassembler_Success;
6129
6130
  // Shift of "asr #32" is not allowed in Thumb2 mode.
6131
645
  if (Val == 0x20)
6132
1
    S = MCDisassembler_Fail;
6133
645
  MCOperand_CreateImm0(Inst, (Val));
6134
645
  return S;
6135
645
}
6136
6137
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
6138
             const void *Decoder)
6139
309
{
6140
309
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6141
309
  unsigned Rt2 = fieldFromInstruction_4(Insn, 0, 4);
6142
309
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6143
309
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
6144
6145
309
  if (pred == 0xF)
6146
45
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
6147
6148
264
  DecodeStatus S = MCDisassembler_Success;
6149
6150
264
  if (Rt == Rn || Rn == Rt2)
6151
101
    S = MCDisassembler_SoftFail;
6152
6153
264
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6154
0
    return MCDisassembler_Fail;
6155
264
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
6156
0
    return MCDisassembler_Fail;
6157
264
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6158
0
    return MCDisassembler_Fail;
6159
264
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
6160
0
    return MCDisassembler_Fail;
6161
6162
264
  return S;
6163
264
}
6164
6165
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
6166
        const void *Decoder)
6167
2.74k
{
6168
2.74k
  bool hasFullFP16 =
6169
2.74k
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6170
6171
2.74k
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6172
2.74k
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6173
2.74k
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6174
2.74k
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6175
2.74k
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6176
2.74k
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6177
2.74k
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6178
6179
2.74k
  DecodeStatus S = MCDisassembler_Success;
6180
6181
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6182
2.74k
  if (!(imm & 0x38)) {
6183
1.87k
    if (cmode == 0xF) {
6184
125
      if (op == 1)
6185
6
        return MCDisassembler_Fail;
6186
119
      MCInst_setOpcode(Inst, (ARM_VMOVv2f32));
6187
119
    }
6188
1.86k
    if (hasFullFP16) {
6189
1.86k
      if (cmode == 0xE) {
6190
0
        if (op == 1) {
6191
0
          MCInst_setOpcode(Inst, (ARM_VMOVv1i64));
6192
0
        } else {
6193
0
          MCInst_setOpcode(Inst, (ARM_VMOVv8i8));
6194
0
        }
6195
0
      }
6196
1.86k
      if (cmode == 0xD) {
6197
569
        if (op == 1) {
6198
282
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6199
287
        } else {
6200
287
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6201
287
        }
6202
569
      }
6203
1.86k
      if (cmode == 0xC) {
6204
1.17k
        if (op == 1) {
6205
22
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6206
1.15k
        } else {
6207
1.15k
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6208
1.15k
        }
6209
1.17k
      }
6210
1.86k
    }
6211
1.86k
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6212
1.86k
               Decoder);
6213
1.87k
  }
6214
6215
874
  if (!(imm & 0x20))
6216
1
    return MCDisassembler_Fail;
6217
6218
873
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
6219
0
    return MCDisassembler_Fail;
6220
873
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6221
0
    return MCDisassembler_Fail;
6222
873
  MCOperand_CreateImm0(Inst, (64 - imm));
6223
6224
873
  return S;
6225
873
}
6226
6227
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
6228
        const void *Decoder)
6229
1.26k
{
6230
1.26k
  bool hasFullFP16 =
6231
1.26k
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6232
6233
1.26k
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6234
1.26k
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6235
1.26k
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6236
1.26k
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6237
1.26k
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6238
1.26k
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6239
1.26k
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6240
6241
1.26k
  DecodeStatus S = MCDisassembler_Success;
6242
6243
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6244
1.26k
  if (!(imm & 0x38)) {
6245
682
    if (cmode == 0xF) {
6246
118
      if (op == 1)
6247
1
        return MCDisassembler_Fail;
6248
117
      MCInst_setOpcode(Inst, (ARM_VMOVv4f32));
6249
117
    }
6250
681
    if (hasFullFP16) {
6251
681
      if (cmode == 0xE) {
6252
0
        if (op == 1) {
6253
0
          MCInst_setOpcode(Inst, (ARM_VMOVv2i64));
6254
0
        } else {
6255
0
          MCInst_setOpcode(Inst, (ARM_VMOVv16i8));
6256
0
        }
6257
0
      }
6258
681
      if (cmode == 0xD) {
6259
168
        if (op == 1) {
6260
76
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6261
92
        } else {
6262
92
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6263
92
        }
6264
168
      }
6265
681
      if (cmode == 0xC) {
6266
396
        if (op == 1) {
6267
328
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6268
328
        } else {
6269
68
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6270
68
        }
6271
396
      }
6272
681
    }
6273
681
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6274
681
               Decoder);
6275
682
  }
6276
6277
585
  if (!(imm & 0x20))
6278
7
    return MCDisassembler_Fail;
6279
6280
578
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
6281
14
    return MCDisassembler_Fail;
6282
564
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
6283
7
    return MCDisassembler_Fail;
6284
557
  MCOperand_CreateImm0(Inst, (64 - imm));
6285
6286
557
  return S;
6287
564
}
6288
6289
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
6290
                   unsigned Insn,
6291
                   uint64_t Address,
6292
                   const void *Decoder)
6293
517
{
6294
517
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6295
517
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6296
517
  unsigned Vn = (fieldFromInstruction_4(Insn, 16, 4) << 0);
6297
517
  Vn |= (fieldFromInstruction_4(Insn, 7, 1) << 4);
6298
517
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6299
517
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6300
517
  unsigned q = (fieldFromInstruction_4(Insn, 6, 1) << 0);
6301
517
  unsigned rotate = (fieldFromInstruction_4(Insn, 20, 2) << 0);
6302
6303
517
  DecodeStatus S = MCDisassembler_Success;
6304
6305
517
  typedef DecodeStatus (*DecoderFunction)(MCInst *Inst, unsigned RegNo,
6306
517
            uint64_t Address,
6307
517
            const void *Decoder);
6308
6309
517
  DecoderFunction DestRegDecoder = q ? DecodeQPRRegisterClass :
6310
517
               DecodeDPRRegisterClass;
6311
6312
517
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6313
2
    return MCDisassembler_Fail;
6314
515
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6315
0
    return MCDisassembler_Fail;
6316
515
  if (!Check(&S, DestRegDecoder(Inst, Vn, Address, Decoder)))
6317
4
    return MCDisassembler_Fail;
6318
511
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6319
0
    return MCDisassembler_Fail;
6320
  // The lane index does not have any bits in the encoding, because it can
6321
  // only be 0.
6322
511
  MCOperand_CreateImm0(Inst, (0));
6323
511
  MCOperand_CreateImm0(Inst, (rotate));
6324
6325
511
  return S;
6326
511
}
6327
6328
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
6329
            const void *Decoder)
6330
2.59k
{
6331
2.59k
  DecodeStatus S = MCDisassembler_Success;
6332
6333
2.59k
  unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
6334
2.59k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6335
2.59k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
6336
2.59k
  Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
6337
2.59k
  unsigned Cond = fieldFromInstruction_4(Val, 28, 4);
6338
6339
2.59k
  if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
6340
1.05k
    S = MCDisassembler_SoftFail;
6341
6342
2.59k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6343
0
    return MCDisassembler_Fail;
6344
2.59k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6345
0
    return MCDisassembler_Fail;
6346
2.59k
  if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
6347
0
    return MCDisassembler_Fail;
6348
2.59k
  if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
6349
0
    return MCDisassembler_Fail;
6350
2.59k
  if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
6351
1
    return MCDisassembler_Fail;
6352
6353
2.58k
  return S;
6354
2.59k
}
6355
6356
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
6357
              uint64_t Address,
6358
              const void *Decoder)
6359
664
{
6360
664
  DecodeStatus S = MCDisassembler_Success;
6361
6362
664
  unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
6363
664
  unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
6364
664
  unsigned cop = fieldFromInstruction_4(Val, 8, 4);
6365
664
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6366
664
  unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
6367
6368
664
  if ((cop & ~0x1) == 0xa)
6369
3
    return MCDisassembler_Fail;
6370
6371
661
  if (Rt == Rt2)
6372
44
    S = MCDisassembler_SoftFail;
6373
6374
  // We have to check if the instruction is MRRC2
6375
  // or MCRR2 when constructing the operands for
6376
  // Inst. Reason is because MRRC2 stores to two
6377
  // registers so its tablegen desc has two
6378
  // outputs whereas MCRR doesn't store to any
6379
  // registers so all of its operands are listed
6380
  // as inputs, therefore the operand order for
6381
  // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
6382
  // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
6383
6384
661
  if (MCInst_getOpcode(Inst) == ARM_MRRC2) {
6385
153
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6386
153
                Decoder)))
6387
0
      return MCDisassembler_Fail;
6388
153
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6389
153
                Decoder)))
6390
0
      return MCDisassembler_Fail;
6391
153
  }
6392
661
  MCOperand_CreateImm0(Inst, (cop));
6393
661
  MCOperand_CreateImm0(Inst, (opc1));
6394
661
  if (MCInst_getOpcode(Inst) == ARM_MCRR2) {
6395
508
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6396
508
                Decoder)))
6397
0
      return MCDisassembler_Fail;
6398
508
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6399
508
                Decoder)))
6400
0
      return MCDisassembler_Fail;
6401
508
  }
6402
661
  MCOperand_CreateImm0(Inst, (CRm));
6403
6404
661
  return S;
6405
661
}
6406
6407
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
6408
           uint64_t Address, const void *Decoder)
6409
1.86k
{
6410
1.86k
  DecodeStatus S = MCDisassembler_Success;
6411
6412
  // Add explicit operand for the destination sysreg, for cases where
6413
  // we have to model it for code generation purposes.
6414
1.86k
  switch (MCInst_getOpcode(Inst)) {
6415
83
  case ARM_VMSR_FPSCR_NZCVQC:
6416
83
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6417
83
    break;
6418
0
  case ARM_VMSR_P0:
6419
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6420
0
    break;
6421
1.86k
  }
6422
6423
1.86k
  if (MCInst_getOpcode(Inst) != ARM_FMSTAT) {
6424
1.82k
    unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6425
6426
1.82k
    if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb) &&
6427
1.45k
        !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) {
6428
1.25k
      if (Rt == 13 || Rt == 15)
6429
118
        S = MCDisassembler_SoftFail;
6430
1.25k
      Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address,
6431
1.25k
               Decoder));
6432
1.25k
    } else
6433
566
      Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6434
566
                   Decoder));
6435
1.82k
  }
6436
6437
  // Add explicit operand for the source sysreg, similarly to above.
6438
1.86k
  switch (MCInst_getOpcode(Inst)) {
6439
22
  case ARM_VMRS_FPSCR_NZCVQC:
6440
22
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6441
22
    break;
6442
0
  case ARM_VMRS_P0:
6443
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6444
0
    break;
6445
1.86k
  }
6446
6447
1.86k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb)) {
6448
1.45k
    MCOperand_CreateImm0(Inst, (ARMCC_AL));
6449
1.45k
    MCOperand_CreateReg0(Inst, (0));
6450
1.45k
  } else {
6451
418
    unsigned pred = fieldFromInstruction_4(Val, 28, 4);
6452
418
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
6453
418
                  Decoder)))
6454
1
      return MCDisassembler_Fail;
6455
418
  }
6456
6457
1.86k
  return S;
6458
1.86k
}
6459
6460
#define DEFINE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
6461
  static DecodeStatus CONCAT( \
6462
    DecodeBFLabelOperand, \
6463
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
6464
    MCInst * Inst, unsigned Val, uint64_t Address, \
6465
    const void *Decoder) \
6466
1.95k
  { \
6467
1.95k
    DecodeStatus S = MCDisassembler_Success; \
6468
1.95k
    if (Val == 0 && !zeroPermitted) \
6469
1.95k
      S = MCDisassembler_Fail; \
6470
1.95k
\
6471
1.95k
    uint64_t DecVal; \
6472
1.95k
    if (isSigned) \
6473
1.95k
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
1.95k
    else \
6475
1.95k
      DecVal = (Val << 1); \
6476
1.95k
\
6477
1.95k
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
1.95k
                true, 4, Inst, Decoder)) \
6479
1.95k
      MCOperand_CreateImm0(Inst, \
6480
1.95k
               (isNeg ? -DecVal : DecVal)); \
6481
1.95k
    return S; \
6482
1.95k
  }
6483
575
DEFINE_DecodeBFLabelOperand(false, false, false, 4);
6484
209
DEFINE_DecodeBFLabelOperand(true, false, true, 18);
6485
128
DEFINE_DecodeBFLabelOperand(true, false, true, 12);
6486
161
DEFINE_DecodeBFLabelOperand(true, false, true, 16);
6487
144
DEFINE_DecodeBFLabelOperand(false, true, true, 11);
6488
736
DEFINE_DecodeBFLabelOperand(false, false, true, 11);
6489
6490
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned Val,
6491
                 uint64_t Address,
6492
                 const void *Decoder)
6493
128
{
6494
128
  uint64_t LocImm = MCOperand_getImm(MCInst_getOperand(Inst, (0)));
6495
128
  Val = LocImm + (2 << Val);
6496
128
  if (!tryAddingSymbolicOperand(Address, Address + Val + 4, true, 4, Inst,
6497
128
              Decoder))
6498
128
    MCOperand_CreateImm0(Inst, (Val));
6499
128
  return MCDisassembler_Success;
6500
128
}
6501
6502
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
6503
            uint64_t Address, const void *Decoder)
6504
1.33k
{
6505
1.33k
  if (Val >= ARMCC_AL) // also exclude the non-condition NV
6506
3
    return MCDisassembler_Fail;
6507
1.33k
  MCOperand_CreateImm0(Inst, (Val));
6508
1.33k
  return MCDisassembler_Success;
6509
1.33k
}
6510
6511
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
6512
         const void *Decoder)
6513
2.42k
{
6514
2.42k
  DecodeStatus S = MCDisassembler_Success;
6515
6516
2.42k
  if (MCInst_getOpcode(Inst) == ARM_MVE_LCTP)
6517
0
    return S;
6518
6519
2.42k
  unsigned Imm = fieldFromInstruction_4(Insn, 11, 1) |
6520
2.42k
           fieldFromInstruction_4(Insn, 1, 10) << 1;
6521
2.42k
  switch (MCInst_getOpcode(Inst)) {
6522
104
  case ARM_t2LEUpdate:
6523
133
  case ARM_MVE_LETP:
6524
133
    MCOperand_CreateReg0(Inst, (ARM_LR));
6525
133
    MCOperand_CreateReg0(Inst, (ARM_LR));
6526
    // fall through
6527
144
  case ARM_t2LE:
6528
144
    if (!Check(&S, CONCAT(DecodeBFLabelOperand,
6529
144
              CONCAT(false,
6530
144
               CONCAT(true, CONCAT(true, 11))))(
6531
144
               Inst, Imm, Address, Decoder)))
6532
0
      return MCDisassembler_Fail;
6533
144
    break;
6534
144
  case ARM_t2WLS:
6535
395
  case ARM_MVE_WLSTP_8:
6536
571
  case ARM_MVE_WLSTP_16:
6537
669
  case ARM_MVE_WLSTP_32:
6538
736
  case ARM_MVE_WLSTP_64:
6539
736
    MCOperand_CreateReg0(Inst, (ARM_LR));
6540
736
    if (!Check(&S,
6541
736
         DecoderGPRRegisterClass(
6542
736
           Inst, fieldFromInstruction_4(Insn, 16, 4),
6543
736
           Address, Decoder)) ||
6544
736
        !Check(&S, CONCAT(DecodeBFLabelOperand,
6545
736
              CONCAT(false,
6546
736
               CONCAT(false, CONCAT(true, 11))))(
6547
736
               Inst, Imm, Address, Decoder)))
6548
0
      return MCDisassembler_Fail;
6549
736
    break;
6550
736
  case ARM_t2DLS:
6551
180
  case ARM_MVE_DLSTP_8:
6552
1.03k
  case ARM_MVE_DLSTP_16:
6553
1.35k
  case ARM_MVE_DLSTP_32:
6554
1.54k
  case ARM_MVE_DLSTP_64: {
6555
1.54k
    unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6556
1.54k
    if (Rn == 0xF) {
6557
      // Enforce all the rest of the instruction bits in LCTP, which
6558
      // won't have been reliably checked based on LCTP's own tablegen
6559
      // record, because we came to this decode by a roundabout route.
6560
403
      uint32_t CanonicalLCTP = 0xF00FE001,
6561
403
         SBZMask = 0x00300FFE;
6562
403
      if ((Insn & ~SBZMask) != CanonicalLCTP)
6563
1
        return MCDisassembler_Fail; // a mandatory bit is wrong: hard
6564
          // fail
6565
402
      if (Insn != CanonicalLCTP)
6566
291
        Check(&S,
6567
291
              MCDisassembler_SoftFail); // an SBZ bit is wrong: soft fail
6568
6569
402
      MCInst_setOpcode(Inst, (ARM_MVE_LCTP));
6570
1.14k
    } else {
6571
1.14k
      MCOperand_CreateReg0(Inst, (ARM_LR));
6572
1.14k
      if (!Check(&S,
6573
1.14k
           DecoderGPRRegisterClass(
6574
1.14k
             Inst,
6575
1.14k
             fieldFromInstruction_4(Insn, 16, 4),
6576
1.14k
             Address, Decoder)))
6577
0
        return MCDisassembler_Fail;
6578
1.14k
    }
6579
1.54k
    break;
6580
1.54k
  }
6581
2.42k
  }
6582
2.42k
  return S;
6583
2.42k
}
6584
6585
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
6586
             uint64_t Address,
6587
             const void *Decoder)
6588
376
{
6589
376
  DecodeStatus S = MCDisassembler_Success;
6590
6591
376
  if (Val == 0)
6592
204
    Val = 32;
6593
6594
376
  MCOperand_CreateImm0(Inst, (Val));
6595
6596
376
  return S;
6597
376
}
6598
6599
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
6600
                 uint64_t Address,
6601
                 const void *Decoder)
6602
7.68k
{
6603
7.68k
  if ((RegNo) + 1 > 11)
6604
637
    return MCDisassembler_Fail;
6605
6606
7.05k
  unsigned Register = GPRDecoderTable[(RegNo) + 1];
6607
7.05k
  MCOperand_CreateReg0(Inst, (Register));
6608
7.05k
  return MCDisassembler_Success;
6609
7.68k
}
6610
6611
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
6612
            uint64_t Address,
6613
            const void *Decoder)
6614
11.4k
{
6615
11.4k
  if ((RegNo) > 14)
6616
0
    return MCDisassembler_Fail;
6617
6618
11.4k
  unsigned Register = GPRDecoderTable[(RegNo)];
6619
11.4k
  MCOperand_CreateReg0(Inst, (Register));
6620
11.4k
  return MCDisassembler_Success;
6621
11.4k
}
6622
6623
static DecodeStatus DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst,
6624
                  unsigned RegNo,
6625
                  uint64_t Address,
6626
                  const void *Decoder)
6627
0
{
6628
0
  if (RegNo == 15) {
6629
0
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
6630
0
    return MCDisassembler_Success;
6631
0
  }
6632
6633
0
  unsigned Register = GPRDecoderTable[RegNo];
6634
0
  MCOperand_CreateReg0(Inst, (Register));
6635
6636
0
  if (RegNo == 13)
6637
0
    return MCDisassembler_SoftFail;
6638
6639
0
  return MCDisassembler_Success;
6640
0
}
6641
6642
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
6643
          const void *Decoder)
6644
202
{
6645
202
  DecodeStatus S = MCDisassembler_Success;
6646
6647
202
  MCOperand_CreateImm0(Inst, (ARMCC_AL));
6648
202
  MCOperand_CreateReg0(Inst, (0));
6649
202
  if (MCInst_getOpcode(Inst) == ARM_VSCCLRMD) {
6650
93
    unsigned reglist = (fieldFromInstruction_4(Insn, 1, 7) << 1) |
6651
93
           (fieldFromInstruction_4(Insn, 12, 4) << 8) |
6652
93
           (fieldFromInstruction_4(Insn, 22, 1) << 12);
6653
93
    if (!Check(&S, DecodeDPRRegListOperand(Inst, reglist, Address,
6654
93
                   Decoder))) {
6655
0
      return MCDisassembler_Fail;
6656
0
    }
6657
109
  } else {
6658
109
    unsigned reglist = fieldFromInstruction_4(Insn, 0, 8) |
6659
109
           (fieldFromInstruction_4(Insn, 22, 1) << 8) |
6660
109
           (fieldFromInstruction_4(Insn, 12, 4) << 9);
6661
109
    if (!Check(&S, DecodeSPRRegListOperand(Inst, reglist, Address,
6662
109
                   Decoder))) {
6663
0
      return MCDisassembler_Fail;
6664
0
    }
6665
109
  }
6666
202
  MCOperand_CreateReg0(Inst, (ARM_VPR));
6667
6668
202
  return S;
6669
202
}
6670
6671
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6672
              uint64_t Address,
6673
              const void *Decoder)
6674
99.2k
{
6675
99.2k
  if (RegNo > 7)
6676
13.4k
    return MCDisassembler_Fail;
6677
6678
85.8k
  unsigned Register = QPRDecoderTable[RegNo];
6679
85.8k
  MCOperand_CreateReg0(Inst, (Register));
6680
85.8k
  return MCDisassembler_Success;
6681
99.2k
}
6682
6683
static const uint16_t QQPRDecoderTable[] = { ARM_Q0_Q1, ARM_Q1_Q2, ARM_Q2_Q3,
6684
               ARM_Q3_Q4, ARM_Q4_Q5, ARM_Q5_Q6,
6685
               ARM_Q6_Q7 };
6686
6687
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6688
               uint64_t Address,
6689
               const void *Decoder)
6690
2.08k
{
6691
2.08k
  if (RegNo > 6)
6692
351
    return MCDisassembler_Fail;
6693
6694
1.73k
  unsigned Register = QQPRDecoderTable[RegNo];
6695
1.73k
  MCOperand_CreateReg0(Inst, (Register));
6696
1.73k
  return MCDisassembler_Success;
6697
2.08k
}
6698
6699
static const uint16_t QQQQPRDecoderTable[] = { ARM_Q0_Q1_Q2_Q3, ARM_Q1_Q2_Q3_Q4,
6700
                 ARM_Q2_Q3_Q4_Q5, ARM_Q3_Q4_Q5_Q6,
6701
                 ARM_Q4_Q5_Q6_Q7 };
6702
6703
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6704
                 uint64_t Address,
6705
                 const void *Decoder)
6706
2.51k
{
6707
2.51k
  if (RegNo > 4)
6708
631
    return MCDisassembler_Fail;
6709
6710
1.88k
  unsigned Register = QQQQPRDecoderTable[RegNo];
6711
1.88k
  MCOperand_CreateReg0(Inst, (Register));
6712
1.88k
  return MCDisassembler_Success;
6713
2.51k
}
6714
6715
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
6716
           uint64_t Address, const void *Decoder)
6717
7.75k
{
6718
7.75k
  DecodeStatus S = MCDisassembler_Success;
6719
6720
  // Parse VPT mask and encode it in the MCInst as an immediate with the same
6721
  // format as the it_mask.  That is, from the second 'e|t' encode 'e' as 1
6722
  // and 't' as 0 and finish with a 1.
6723
7.75k
  unsigned Imm = 0;
6724
  // We always start with a 't'.
6725
7.75k
  unsigned CurBit = 0;
6726
26.4k
  for (int i = 3; i >= 0; --i) {
6727
    // If the bit we are looking at is not the same as last one, invert the
6728
    // CurBit, if it is the same leave it as is.
6729
26.4k
    CurBit ^= (Val >> i) & 1U;
6730
6731
    // Encode the CurBit at the right place in the immediate.
6732
26.4k
    Imm |= (CurBit << i);
6733
6734
    // If we are done, finish the encoding with a 1.
6735
26.4k
    if ((Val & ~(~0U << i)) == 0) {
6736
7.75k
      Imm |= 1U << i;
6737
7.75k
      break;
6738
7.75k
    }
6739
26.4k
  }
6740
6741
7.75k
  MCOperand_CreateImm0(Inst, (Imm));
6742
6743
7.75k
  return S;
6744
7.75k
}
6745
6746
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned RegNo,
6747
          uint64_t Address, const void *Decoder)
6748
8.54k
{
6749
  // The vpred_r operand type includes an MQPR register field derived
6750
  // from the encoding. But we don't actually want to add an operand
6751
  // to the MCInst at this stage, because AddThumbPredicate will do it
6752
  // later, and will infer the register number from the TIED_TO
6753
  // constraint. So this is a deliberately empty decoder method that
6754
  // will inhibit the auto-generated disassembly code from adding an
6755
  // operand at all.
6756
8.54k
  return MCDisassembler_Success;
6757
8.54k
}
6758
6759
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
6760
                  unsigned Val,
6761
                  uint64_t Address,
6762
                  const void *Decoder)
6763
2.98k
{
6764
2.98k
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_EQ : ARMCC_NE));
6765
2.98k
  return MCDisassembler_Success;
6766
2.98k
}
6767
6768
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
6769
                  unsigned Val,
6770
                  uint64_t Address,
6771
                  const void *Decoder)
6772
3.78k
{
6773
3.78k
  unsigned Code;
6774
3.78k
  switch (Val & 0x3) {
6775
148
  case 0:
6776
148
    Code = ARMCC_GE;
6777
148
    break;
6778
524
  case 1:
6779
524
    Code = ARMCC_LT;
6780
524
    break;
6781
553
  case 2:
6782
553
    Code = ARMCC_GT;
6783
553
    break;
6784
2.56k
  case 3:
6785
2.56k
    Code = ARMCC_LE;
6786
2.56k
    break;
6787
3.78k
  }
6788
3.78k
  MCOperand_CreateImm0(Inst, (Code));
6789
3.78k
  return MCDisassembler_Success;
6790
3.78k
}
6791
6792
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
6793
                  unsigned Val,
6794
                  uint64_t Address,
6795
                  const void *Decoder)
6796
2.87k
{
6797
2.87k
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_HS : ARMCC_HI));
6798
2.87k
  return MCDisassembler_Success;
6799
2.87k
}
6800
6801
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
6802
                   unsigned Val,
6803
                   uint64_t Address,
6804
                   const void *Decoder)
6805
3.15k
{
6806
3.15k
  unsigned Code;
6807
3.15k
  switch (Val) {
6808
371
  default:
6809
371
    return MCDisassembler_Fail;
6810
488
  case 0:
6811
488
    Code = ARMCC_EQ;
6812
488
    break;
6813
964
  case 1:
6814
964
    Code = ARMCC_NE;
6815
964
    break;
6816
494
  case 4:
6817
494
    Code = ARMCC_GE;
6818
494
    break;
6819
345
  case 5:
6820
345
    Code = ARMCC_LT;
6821
345
    break;
6822
352
  case 6:
6823
352
    Code = ARMCC_GT;
6824
352
    break;
6825
138
  case 7:
6826
138
    Code = ARMCC_LE;
6827
138
    break;
6828
3.15k
  }
6829
6830
2.78k
  MCOperand_CreateImm0(Inst, (Code));
6831
2.78k
  return MCDisassembler_Success;
6832
3.15k
}
6833
6834
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Val,
6835
           uint64_t Address, const void *Decoder)
6836
1.10k
{
6837
1.10k
  DecodeStatus S = MCDisassembler_Success;
6838
6839
1.10k
  unsigned DecodedVal = 64 - Val;
6840
6841
1.10k
  switch (MCInst_getOpcode(Inst)) {
6842
10
  case ARM_MVE_VCVTf16s16_fix:
6843
116
  case ARM_MVE_VCVTs16f16_fix:
6844
134
  case ARM_MVE_VCVTf16u16_fix:
6845
271
  case ARM_MVE_VCVTu16f16_fix:
6846
271
    if (DecodedVal > 16)
6847
0
      return MCDisassembler_Fail;
6848
271
    break;
6849
271
  case ARM_MVE_VCVTf32s32_fix:
6850
159
  case ARM_MVE_VCVTs32f32_fix:
6851
467
  case ARM_MVE_VCVTf32u32_fix:
6852
837
  case ARM_MVE_VCVTu32f32_fix:
6853
837
    if (DecodedVal > 32)
6854
0
      return MCDisassembler_Fail;
6855
837
    break;
6856
1.10k
  }
6857
6858
1.10k
  MCOperand_CreateImm0(Inst, (64 - Val));
6859
6860
1.10k
  return S;
6861
1.10k
}
6862
6863
static unsigned FixedRegForVSTRVLDR_SYSREG(unsigned Opcode)
6864
3.27k
{
6865
3.27k
  switch (Opcode) {
6866
0
  case ARM_VSTR_P0_off:
6867
0
  case ARM_VSTR_P0_pre:
6868
0
  case ARM_VSTR_P0_post:
6869
0
  case ARM_VLDR_P0_off:
6870
0
  case ARM_VLDR_P0_pre:
6871
0
  case ARM_VLDR_P0_post:
6872
0
    return ARM_P0;
6873
3.27k
  default:
6874
3.27k
    return 0;
6875
3.27k
  }
6876
3.27k
}
6877
6878
#define DEFINE_DecodeVSTRVLDR_SYSREG(Writeback) \
6879
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
6880
    MCInst * Inst, unsigned Val, uint64_t Address, \
6881
    const void *Decoder) \
6882
3.27k
  { \
6883
3.27k
    switch (MCInst_getOpcode(Inst)) { \
6884
122
    case ARM_VSTR_FPSCR_pre: \
6885
180
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
321
    case ARM_VLDR_FPSCR_pre: \
6887
500
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
880
    case ARM_VSTR_FPSCR_off: \
6889
980
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
1.00k
    case ARM_VLDR_FPSCR_off: \
6891
1.05k
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
1.08k
    case ARM_VSTR_FPSCR_post: \
6893
1.14k
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
1.22k
    case ARM_VLDR_FPSCR_post: \
6895
1.24k
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
1.24k
\
6897
1.24k
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
1.24k
            ARM_HasMVEIntegerOps) && \
6899
1.24k
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
1.24k
            ARM_FeatureVFP2)) \
6901
1.24k
        return MCDisassembler_Fail; \
6902
3.27k
    } \
6903
3.27k
\
6904
3.27k
    DecodeStatus S = MCDisassembler_Success; \
6905
3.27k
    unsigned Sysreg = \
6906
3.27k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
3.27k
    if (Sysreg) \
6908
3.27k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
3.27k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
3.27k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
3.27k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
3.27k
        (Rn << 8); \
6913
3.27k
\
6914
3.27k
    if (Writeback) { \
6915
1.62k
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
1.62k
                 Inst, Rn, Address, Decoder))) \
6917
1.62k
        return MCDisassembler_Fail; \
6918
1.62k
    } \
6919
3.27k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
3.27k
                  Decoder))) \
6921
3.27k
      return MCDisassembler_Fail; \
6922
3.27k
\
6923
3.27k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
3.27k
    MCOperand_CreateReg0(Inst, (0)); \
6925
3.27k
\
6926
3.27k
    return S; \
6927
3.27k
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_0
Line
Count
Source
6882
1.65k
  { \
6883
1.65k
    switch (MCInst_getOpcode(Inst)) { \
6884
0
    case ARM_VSTR_FPSCR_pre: \
6885
0
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
0
    case ARM_VLDR_FPSCR_pre: \
6887
0
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
380
    case ARM_VSTR_FPSCR_off: \
6889
480
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
504
    case ARM_VLDR_FPSCR_off: \
6891
555
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
555
    case ARM_VSTR_FPSCR_post: \
6893
555
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
555
    case ARM_VLDR_FPSCR_post: \
6895
555
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
555
\
6897
555
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
555
            ARM_HasMVEIntegerOps) && \
6899
555
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
555
            ARM_FeatureVFP2)) \
6901
555
        return MCDisassembler_Fail; \
6902
1.65k
    } \
6903
1.65k
\
6904
1.65k
    DecodeStatus S = MCDisassembler_Success; \
6905
1.65k
    unsigned Sysreg = \
6906
1.65k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
1.65k
    if (Sysreg) \
6908
1.65k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
1.65k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
1.65k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
1.65k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
1.65k
        (Rn << 8); \
6913
1.65k
\
6914
1.65k
    if (Writeback) { \
6915
0
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
0
                 Inst, Rn, Address, Decoder))) \
6917
0
        return MCDisassembler_Fail; \
6918
0
    } \
6919
1.65k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
1.65k
                  Decoder))) \
6921
1.65k
      return MCDisassembler_Fail; \
6922
1.65k
\
6923
1.65k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
1.65k
    MCOperand_CreateReg0(Inst, (0)); \
6925
1.65k
\
6926
1.65k
    return S; \
6927
1.65k
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_1
Line
Count
Source
6882
1.62k
  { \
6883
1.62k
    switch (MCInst_getOpcode(Inst)) { \
6884
122
    case ARM_VSTR_FPSCR_pre: \
6885
180
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
321
    case ARM_VLDR_FPSCR_pre: \
6887
500
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
500
    case ARM_VSTR_FPSCR_off: \
6889
500
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
500
    case ARM_VLDR_FPSCR_off: \
6891
500
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
528
    case ARM_VSTR_FPSCR_post: \
6893
588
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
672
    case ARM_VLDR_FPSCR_post: \
6895
690
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
690
\
6897
690
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
690
            ARM_HasMVEIntegerOps) && \
6899
690
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
690
            ARM_FeatureVFP2)) \
6901
690
        return MCDisassembler_Fail; \
6902
1.62k
    } \
6903
1.62k
\
6904
1.62k
    DecodeStatus S = MCDisassembler_Success; \
6905
1.62k
    unsigned Sysreg = \
6906
1.62k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
1.62k
    if (Sysreg) \
6908
1.62k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
1.62k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
1.62k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
1.62k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
1.62k
        (Rn << 8); \
6913
1.62k
\
6914
1.62k
    if (Writeback) { \
6915
1.62k
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
1.62k
                 Inst, Rn, Address, Decoder))) \
6917
1.62k
        return MCDisassembler_Fail; \
6918
1.62k
    } \
6919
1.62k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
1.62k
                  Decoder))) \
6921
1.62k
      return MCDisassembler_Fail; \
6922
1.62k
\
6923
1.62k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
1.62k
    MCOperand_CreateReg0(Inst, (0)); \
6925
1.62k
\
6926
1.62k
    return S; \
6927
1.62k
  }
6928
DEFINE_DecodeVSTRVLDR_SYSREG(false);
6929
DEFINE_DecodeVSTRVLDR_SYSREG(true);
6930
6931
static inline DecodeStatus DecodeMVE_MEM_pre(MCInst *Inst, unsigned Val,
6932
               uint64_t Address,
6933
               const void *Decoder, unsigned Rn,
6934
               OperandDecoder RnDecoder,
6935
               OperandDecoder AddrDecoder)
6936
5.10k
{
6937
5.10k
  DecodeStatus S = MCDisassembler_Success;
6938
6939
5.10k
  unsigned Qd = fieldFromInstruction_4(Val, 13, 3);
6940
5.10k
  unsigned addr = fieldFromInstruction_4(Val, 0, 7) |
6941
5.10k
      (fieldFromInstruction_4(Val, 23, 1) << 7) | (Rn << 8);
6942
6943
5.10k
  if (!Check(&S, RnDecoder(Inst, Rn, Address, Decoder)))
6944
0
    return MCDisassembler_Fail;
6945
5.10k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
6946
0
    return MCDisassembler_Fail;
6947
5.10k
  if (!Check(&S, AddrDecoder(Inst, addr, Address, Decoder)))
6948
0
    return MCDisassembler_Fail;
6949
6950
5.10k
  return S;
6951
5.10k
}
6952
6953
#define DEFINE_DecodeMVE_MEM_1_pre(shift) \
6954
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
6955
    MCInst * Inst, unsigned Val, uint64_t Address, \
6956
    const void *Decoder) \
6957
944
  { \
6958
944
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
944
           fieldFromInstruction_4(Val, 16, 3), \
6960
944
           DecodetGPRRegisterClass, \
6961
944
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
944
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_0
Line
Count
Source
6957
741
  { \
6958
741
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
741
           fieldFromInstruction_4(Val, 16, 3), \
6960
741
           DecodetGPRRegisterClass, \
6961
741
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
741
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_1
Line
Count
Source
6957
203
  { \
6958
203
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
203
           fieldFromInstruction_4(Val, 16, 3), \
6960
203
           DecodetGPRRegisterClass, \
6961
203
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
203
  }
6963
DEFINE_DecodeMVE_MEM_1_pre(0);
6964
DEFINE_DecodeMVE_MEM_1_pre(1);
6965
6966
#define DEFINE_DecodeMVE_MEM_2_pre(shift) \
6967
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
6968
    MCInst * Inst, unsigned Val, uint64_t Address, \
6969
    const void *Decoder) \
6970
3.59k
  { \
6971
3.59k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
3.59k
           fieldFromInstruction_4(Val, 16, 4), \
6973
3.59k
           DecoderGPRRegisterClass, \
6974
3.59k
           CONCAT(DecodeT2AddrModeImm7, \
6975
3.59k
            CONCAT(shift, 1))); \
6976
3.59k
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_0
Line
Count
Source
6970
1.05k
  { \
6971
1.05k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
1.05k
           fieldFromInstruction_4(Val, 16, 4), \
6973
1.05k
           DecoderGPRRegisterClass, \
6974
1.05k
           CONCAT(DecodeT2AddrModeImm7, \
6975
1.05k
            CONCAT(shift, 1))); \
6976
1.05k
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_1
Line
Count
Source
6970
972
  { \
6971
972
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
972
           fieldFromInstruction_4(Val, 16, 4), \
6973
972
           DecoderGPRRegisterClass, \
6974
972
           CONCAT(DecodeT2AddrModeImm7, \
6975
972
            CONCAT(shift, 1))); \
6976
972
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_2
Line
Count
Source
6970
1.57k
  { \
6971
1.57k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
1.57k
           fieldFromInstruction_4(Val, 16, 4), \
6973
1.57k
           DecoderGPRRegisterClass, \
6974
1.57k
           CONCAT(DecodeT2AddrModeImm7, \
6975
1.57k
            CONCAT(shift, 1))); \
6976
1.57k
  }
6977
DEFINE_DecodeMVE_MEM_2_pre(0);
6978
DEFINE_DecodeMVE_MEM_2_pre(1);
6979
DEFINE_DecodeMVE_MEM_2_pre(2);
6980
6981
#define DEFINE_DecodeMVE_MEM_3_pre(shift) \
6982
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
6983
    MCInst * Inst, unsigned Val, uint64_t Address, \
6984
    const void *Decoder) \
6985
560
  { \
6986
560
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
560
           fieldFromInstruction_4(Val, 17, 3), \
6988
560
           DecodeMQPRRegisterClass, \
6989
560
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
560
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_2
Line
Count
Source
6985
335
  { \
6986
335
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
335
           fieldFromInstruction_4(Val, 17, 3), \
6988
335
           DecodeMQPRRegisterClass, \
6989
335
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
335
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_3
Line
Count
Source
6985
225
  { \
6986
225
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
225
           fieldFromInstruction_4(Val, 17, 3), \
6988
225
           DecodeMQPRRegisterClass, \
6989
225
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
225
  }
6991
DEFINE_DecodeMVE_MEM_3_pre(2);
6992
DEFINE_DecodeMVE_MEM_3_pre(3);
6993
6994
#define DEFINE_DecodePowerTwoOperand(MinLog, MaxLog) \
6995
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
6996
           CONCAT(MinLog, MaxLog))( \
6997
    MCInst * Inst, unsigned Val, uint64_t Address, \
6998
    const void *Decoder) \
6999
1.68k
  { \
7000
1.68k
    DecodeStatus S = MCDisassembler_Success; \
7001
1.68k
\
7002
1.68k
    if (Val < MinLog || Val > MaxLog) \
7003
1.68k
      return MCDisassembler_Fail; \
7004
1.68k
\
7005
1.68k
    MCOperand_CreateImm0(Inst, (1LL << Val)); \
7006
1.68k
    return S; \
7007
1.68k
  }
7008
DEFINE_DecodePowerTwoOperand(0, 3);
7009
7010
#define DEFINE_DecodeMVEPairVectorIndexOperand(start) \
7011
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
7012
    MCInst * Inst, unsigned Val, uint64_t Address, \
7013
    const void *Decoder) \
7014
0
  { \
7015
0
    DecodeStatus S = MCDisassembler_Success; \
7016
0
\
7017
0
    MCOperand_CreateImm0(Inst, (start + Val)); \
7018
0
\
7019
0
    return S; \
7020
0
  }
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_2
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_0
7021
DEFINE_DecodeMVEPairVectorIndexOperand(2);
7022
DEFINE_DecodeMVEPairVectorIndexOperand(0);
7023
7024
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
7025
           uint64_t Address, const void *Decoder)
7026
0
{
7027
0
  DecodeStatus S = MCDisassembler_Success;
7028
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7029
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7030
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7031
0
           fieldFromInstruction_4(Insn, 13, 3));
7032
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7033
7034
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7035
0
    return MCDisassembler_Fail;
7036
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7037
0
    return MCDisassembler_Fail;
7038
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7039
0
    return MCDisassembler_Fail;
7040
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7041
0
            2)(Inst, index, Address, Decoder)))
7042
0
    return MCDisassembler_Fail;
7043
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7044
0
            0)(Inst, index, Address, Decoder)))
7045
0
    return MCDisassembler_Fail;
7046
7047
0
  return S;
7048
0
}
7049
7050
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
7051
           uint64_t Address, const void *Decoder)
7052
0
{
7053
0
  DecodeStatus S = MCDisassembler_Success;
7054
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7055
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7056
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7057
0
           fieldFromInstruction_4(Insn, 13, 3));
7058
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7059
7060
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7061
0
    return MCDisassembler_Fail;
7062
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7063
0
    return MCDisassembler_Fail;
7064
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7065
0
    return MCDisassembler_Fail;
7066
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7067
0
    return MCDisassembler_Fail;
7068
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7069
0
            2)(Inst, index, Address, Decoder)))
7070
0
    return MCDisassembler_Fail;
7071
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7072
0
            0)(Inst, index, Address, Decoder)))
7073
0
    return MCDisassembler_Fail;
7074
7075
0
  return S;
7076
0
}
7077
7078
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
7079
              uint64_t Address,
7080
              const void *Decoder)
7081
0
{
7082
0
  DecodeStatus S = MCDisassembler_Success;
7083
7084
0
  unsigned RdaLo = fieldFromInstruction_4(Insn, 17, 3) << 1;
7085
0
  unsigned RdaHi = fieldFromInstruction_4(Insn, 9, 3) << 1;
7086
0
  unsigned Rm = fieldFromInstruction_4(Insn, 12, 4);
7087
7088
0
  if (RdaHi == 14) {
7089
    // This value of RdaHi (really indicating pc, because RdaHi has to
7090
    // be an odd-numbered register, so the low bit will be set by the
7091
    // decode function below) indicates that we must decode as SQRSHR
7092
    // or UQRSHL, which both have a single Rda register field with all
7093
    // four bits.
7094
0
    unsigned Rda = fieldFromInstruction_4(Insn, 16, 4);
7095
7096
0
    switch (MCInst_getOpcode(Inst)) {
7097
0
    case ARM_MVE_ASRLr:
7098
0
    case ARM_MVE_SQRSHRL:
7099
0
      MCInst_setOpcode(Inst, (ARM_MVE_SQRSHR));
7100
0
      break;
7101
0
    case ARM_MVE_LSLLr:
7102
0
    case ARM_MVE_UQRSHLL:
7103
0
      MCInst_setOpcode(Inst, (ARM_MVE_UQRSHL));
7104
0
      break;
7105
0
    default:
7106
      // llvm_unreachable("Unexpected starting opcode!");
7107
0
      break;
7108
0
    }
7109
7110
    // Rda as output parameter
7111
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7112
0
                   Decoder)))
7113
0
      return MCDisassembler_Fail;
7114
7115
    // Rda again as input parameter
7116
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7117
0
                   Decoder)))
7118
0
      return MCDisassembler_Fail;
7119
7120
    // Rm, the amount to shift by
7121
0
    if (!Check(&S,
7122
0
         DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7123
0
      return MCDisassembler_Fail;
7124
7125
0
    if (fieldFromInstruction_4(Insn, 6, 3) != 4)
7126
0
      return MCDisassembler_SoftFail;
7127
7128
0
    if (Rda == Rm)
7129
0
      return MCDisassembler_SoftFail;
7130
7131
0
    return S;
7132
0
  }
7133
7134
  // Otherwise, we decode as whichever opcode our caller has already
7135
  // put into Inst. Those all look the same:
7136
7137
  // RdaLo,RdaHi as output parameters
7138
0
  if (!Check(&S,
7139
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7140
0
    return MCDisassembler_Fail;
7141
0
  if (!Check(&S,
7142
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7143
0
    return MCDisassembler_Fail;
7144
7145
  // RdaLo,RdaHi again as input parameters
7146
0
  if (!Check(&S,
7147
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7148
0
    return MCDisassembler_Fail;
7149
0
  if (!Check(&S,
7150
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7151
0
    return MCDisassembler_Fail;
7152
7153
  // Rm, the amount to shift by
7154
0
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7155
0
    return MCDisassembler_Fail;
7156
7157
0
  if (MCInst_getOpcode(Inst) == ARM_MVE_SQRSHRL ||
7158
0
      MCInst_getOpcode(Inst) == ARM_MVE_UQRSHLL) {
7159
0
    unsigned Saturate = fieldFromInstruction_4(Insn, 7, 1);
7160
    // Saturate, the bit position for saturation
7161
0
    MCOperand_CreateImm0(Inst, (Saturate));
7162
0
  }
7163
7164
0
  return S;
7165
0
}
7166
7167
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
7168
              uint64_t Address, const void *Decoder)
7169
1.47k
{
7170
1.47k
  DecodeStatus S = MCDisassembler_Success;
7171
1.47k
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7172
1.47k
           fieldFromInstruction_4(Insn, 13, 3));
7173
1.47k
  unsigned Qm = ((fieldFromInstruction_4(Insn, 5, 1) << 3) |
7174
1.47k
           fieldFromInstruction_4(Insn, 1, 3));
7175
1.47k
  unsigned imm6 = fieldFromInstruction_4(Insn, 16, 6);
7176
7177
1.47k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7178
133
    return MCDisassembler_Fail;
7179
1.34k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
7180
233
    return MCDisassembler_Fail;
7181
1.10k
  if (!Check(&S, DecodeVCVTImmOperand(Inst, imm6, Address, Decoder)))
7182
0
    return MCDisassembler_Fail;
7183
7184
1.10k
  return S;
7185
1.10k
}
7186
7187
#define DEFINE_DecodeMVEVCMP(scalar, predicate_decoder) \
7188
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
7189
           CONCAT(scalar, predicate_decoder))( \
7190
    MCInst * Inst, unsigned Insn, uint64_t Address, \
7191
    const void *Decoder) \
7192
6.43k
  { \
7193
6.43k
    DecodeStatus S = MCDisassembler_Success; \
7194
6.43k
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
6.43k
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
6.43k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
6.43k
                   Decoder))) \
7198
6.43k
      return MCDisassembler_Fail; \
7199
6.43k
\
7200
6.43k
    unsigned fc; \
7201
6.43k
\
7202
6.43k
    if (scalar) { \
7203
3.49k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
3.49k
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
3.49k
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
3.49k
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
3.49k
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
3.49k
                 Inst, Rm, Address, Decoder))) \
7209
3.49k
        return MCDisassembler_Fail; \
7210
3.49k
    } else { \
7211
2.94k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
2.94k
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
2.94k
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
2.94k
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
2.94k
                << 4 | \
7216
2.94k
              fieldFromInstruction_4(Insn, 1, 3); \
7217
2.94k
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
2.94k
                 Inst, Qm, Address, Decoder))) \
7219
2.94k
        return MCDisassembler_Fail; \
7220
2.94k
    } \
7221
6.43k
\
7222
6.43k
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
5.52k
      return MCDisassembler_Fail; \
7224
5.52k
\
7225
5.52k
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
5.32k
    MCOperand_CreateReg0(Inst, (0)); \
7227
5.32k
    MCOperand_CreateImm0(Inst, (0)); \
7228
5.32k
\
7229
5.32k
    return S; \
7230
5.52k
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
727
  { \
7193
727
    DecodeStatus S = MCDisassembler_Success; \
7194
727
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
727
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
727
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
727
                   Decoder))) \
7198
727
      return MCDisassembler_Fail; \
7199
727
\
7200
727
    unsigned fc; \
7201
727
\
7202
727
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
727
    } else { \
7211
727
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
727
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
727
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
727
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
727
                << 4 | \
7216
727
              fieldFromInstruction_4(Insn, 1, 3); \
7217
727
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
727
                 Inst, Qm, Address, Decoder))) \
7219
727
        return MCDisassembler_Fail; \
7220
727
    } \
7221
727
\
7222
727
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
399
      return MCDisassembler_Fail; \
7224
399
\
7225
399
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
399
    MCOperand_CreateReg0(Inst, (0)); \
7227
399
    MCOperand_CreateImm0(Inst, (0)); \
7228
399
\
7229
399
    return S; \
7230
399
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
826
  { \
7193
826
    DecodeStatus S = MCDisassembler_Success; \
7194
826
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
826
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
826
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
826
                   Decoder))) \
7198
826
      return MCDisassembler_Fail; \
7199
826
\
7200
826
    unsigned fc; \
7201
826
\
7202
826
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
826
    } else { \
7211
826
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
826
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
826
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
826
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
826
                << 4 | \
7216
826
              fieldFromInstruction_4(Insn, 1, 3); \
7217
826
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
826
                 Inst, Qm, Address, Decoder))) \
7219
826
        return MCDisassembler_Fail; \
7220
826
    } \
7221
826
\
7222
826
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
693
      return MCDisassembler_Fail; \
7224
693
\
7225
693
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
693
    MCOperand_CreateReg0(Inst, (0)); \
7227
693
    MCOperand_CreateImm0(Inst, (0)); \
7228
693
\
7229
693
    return S; \
7230
693
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
628
  { \
7193
628
    DecodeStatus S = MCDisassembler_Success; \
7194
628
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
628
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
628
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
628
                   Decoder))) \
7198
628
      return MCDisassembler_Fail; \
7199
628
\
7200
628
    unsigned fc; \
7201
628
\
7202
628
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
628
    } else { \
7211
628
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
628
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
628
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
628
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
628
                << 4 | \
7216
628
              fieldFromInstruction_4(Insn, 1, 3); \
7217
628
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
628
                 Inst, Qm, Address, Decoder))) \
7219
628
        return MCDisassembler_Fail; \
7220
628
    } \
7221
628
\
7222
628
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
374
      return MCDisassembler_Fail; \
7224
374
\
7225
374
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
374
    MCOperand_CreateReg0(Inst, (0)); \
7227
374
    MCOperand_CreateImm0(Inst, (0)); \
7228
374
\
7229
374
    return S; \
7230
374
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
873
  { \
7193
873
    DecodeStatus S = MCDisassembler_Success; \
7194
873
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
873
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
873
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
873
                   Decoder))) \
7198
873
      return MCDisassembler_Fail; \
7199
873
\
7200
873
    unsigned fc; \
7201
873
\
7202
873
    if (scalar) { \
7203
873
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
873
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
873
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
873
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
873
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
873
                 Inst, Rm, Address, Decoder))) \
7209
873
        return MCDisassembler_Fail; \
7210
873
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
873
\
7222
873
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
873
      return MCDisassembler_Fail; \
7224
873
\
7225
873
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
873
    MCOperand_CreateReg0(Inst, (0)); \
7227
873
    MCOperand_CreateImm0(Inst, (0)); \
7228
873
\
7229
873
    return S; \
7230
873
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
920
  { \
7193
920
    DecodeStatus S = MCDisassembler_Success; \
7194
920
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
920
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
920
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
920
                   Decoder))) \
7198
920
      return MCDisassembler_Fail; \
7199
920
\
7200
920
    unsigned fc; \
7201
920
\
7202
920
    if (scalar) { \
7203
920
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
920
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
920
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
920
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
920
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
920
                 Inst, Rm, Address, Decoder))) \
7209
920
        return MCDisassembler_Fail; \
7210
920
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
920
\
7222
920
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
920
      return MCDisassembler_Fail; \
7224
920
\
7225
920
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
920
    MCOperand_CreateReg0(Inst, (0)); \
7227
920
    MCOperand_CreateImm0(Inst, (0)); \
7228
920
\
7229
920
    return S; \
7230
920
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
644
  { \
7193
644
    DecodeStatus S = MCDisassembler_Success; \
7194
644
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
644
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
644
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
644
                   Decoder))) \
7198
644
      return MCDisassembler_Fail; \
7199
644
\
7200
644
    unsigned fc; \
7201
644
\
7202
644
    if (scalar) { \
7203
644
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
644
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
644
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
644
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
644
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
644
                 Inst, Rm, Address, Decoder))) \
7209
644
        return MCDisassembler_Fail; \
7210
644
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
644
\
7222
644
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
644
      return MCDisassembler_Fail; \
7224
644
\
7225
644
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
644
    MCOperand_CreateReg0(Inst, (0)); \
7227
644
    MCOperand_CreateImm0(Inst, (0)); \
7228
644
\
7229
644
    return S; \
7230
644
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
765
  { \
7193
765
    DecodeStatus S = MCDisassembler_Success; \
7194
765
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
765
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
765
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
765
                   Decoder))) \
7198
765
      return MCDisassembler_Fail; \
7199
765
\
7200
765
    unsigned fc; \
7201
765
\
7202
765
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
765
    } else { \
7211
765
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
765
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
765
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
765
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
765
                << 4 | \
7216
765
              fieldFromInstruction_4(Insn, 1, 3); \
7217
765
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
765
                 Inst, Qm, Address, Decoder))) \
7219
765
        return MCDisassembler_Fail; \
7220
765
    } \
7221
765
\
7222
765
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
567
      return MCDisassembler_Fail; \
7224
567
\
7225
567
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
470
    MCOperand_CreateReg0(Inst, (0)); \
7227
470
    MCOperand_CreateImm0(Inst, (0)); \
7228
470
\
7229
470
    return S; \
7230
567
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
1.05k
  { \
7193
1.05k
    DecodeStatus S = MCDisassembler_Success; \
7194
1.05k
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
1.05k
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
1.05k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
1.05k
                   Decoder))) \
7198
1.05k
      return MCDisassembler_Fail; \
7199
1.05k
\
7200
1.05k
    unsigned fc; \
7201
1.05k
\
7202
1.05k
    if (scalar) { \
7203
1.05k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
1.05k
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
1.05k
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
1.05k
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
1.05k
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
1.05k
                 Inst, Rm, Address, Decoder))) \
7209
1.05k
        return MCDisassembler_Fail; \
7210
1.05k
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
1.05k
\
7222
1.05k
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
1.05k
      return MCDisassembler_Fail; \
7224
1.05k
\
7225
1.05k
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
953
    MCOperand_CreateReg0(Inst, (0)); \
7227
953
    MCOperand_CreateImm0(Inst, (0)); \
7228
953
\
7229
953
    return S; \
7230
1.05k
  }
7231
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
7232
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
7233
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
7234
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
7235
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
7236
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
7237
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
7238
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
7239
7240
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
7241
          const void *Decoder)
7242
355
{
7243
355
  DecodeStatus S = MCDisassembler_Success;
7244
355
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7245
355
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7246
355
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
7247
0
    return MCDisassembler_Fail;
7248
355
  return S;
7249
355
}
7250
7251
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
7252
           uint64_t Address, const void *Decoder)
7253
67
{
7254
67
  DecodeStatus S = MCDisassembler_Success;
7255
67
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7256
67
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7257
67
  return S;
7258
67
}
7259
7260
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
7261
          uint64_t Address, const void *Decoder)
7262
485
{
7263
485
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
7264
485
  const unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7265
485
  const unsigned Imm12 = fieldFromInstruction_4(Insn, 26, 1) << 11 |
7266
485
             fieldFromInstruction_4(Insn, 12, 3) << 8 |
7267
485
             fieldFromInstruction_4(Insn, 0, 8);
7268
485
  const unsigned TypeT3 = fieldFromInstruction_4(Insn, 25, 1);
7269
485
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
7270
485
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
7271
485
  unsigned S = fieldFromInstruction_4(Insn, 20, 1);
7272
485
  if (sign1 != sign2)
7273
0
    return MCDisassembler_Fail;
7274
7275
  // T3 does a zext of imm12, where T2 does a ThumbExpandImm (T2SOImm)
7276
485
  DecodeStatus DS = MCDisassembler_Success;
7277
485
  if ((!Check(&DS, DecodeGPRspRegisterClass(Inst, Rd, Address,
7278
485
              Decoder))) || // dst
7279
485
      (!Check(&DS, DecodeGPRspRegisterClass(Inst, Rn, Address, Decoder))))
7280
0
    return MCDisassembler_Fail;
7281
485
  if (TypeT3) {
7282
90
    MCInst_setOpcode(Inst,
7283
90
         (sign1 ? ARM_t2SUBspImm12 : ARM_t2ADDspImm12));
7284
90
    MCOperand_CreateImm0(Inst, (Imm12)); // zext imm12
7285
395
  } else {
7286
395
    MCInst_setOpcode(Inst,
7287
395
         (sign1 ? ARM_t2SUBspImm : ARM_t2ADDspImm));
7288
395
    if (!Check(&DS, DecodeT2SOImm(Inst, Imm12, Address,
7289
395
                Decoder))) // imm12
7290
0
      return MCDisassembler_Fail;
7291
395
    if (!Check(&DS, DecodeCCOutOperand(Inst, S, Address,
7292
395
               Decoder))) // cc_out
7293
0
      return MCDisassembler_Fail;
7294
395
  }
7295
7296
485
  return DS;
7297
485
}
7298
7299
DecodeStatus ARM_LLVM_getInstruction(csh handle, const uint8_t *code,
7300
             size_t code_len, MCInst *instr,
7301
             uint16_t *size, uint64_t address,
7302
             void *info)
7303
1.06M
{
7304
1.06M
  return getInstruction(handle, code, code_len, instr, size, address,
7305
1.06M
            info);
7306
1.06M
}