Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
80.0k
{
67
80.0k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
80.0k
  MI->csh->doing_mem = status;
71
80.0k
  if (!status)
72
    // done, create the next operand slot
73
40.0k
    MI->flat_insn->detail->x86.op_count++;
74
80.0k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.67k
{
78
7.67k
  switch (MI->csh->mode) {
79
3.25k
  case CS_MODE_16:
80
3.25k
    switch (MI->flat_insn->id) {
81
612
    default:
82
612
      MI->x86opsize = 2;
83
612
      break;
84
439
    case X86_INS_LJMP:
85
1.35k
    case X86_INS_LCALL:
86
1.35k
      MI->x86opsize = 4;
87
1.35k
      break;
88
625
    case X86_INS_SGDT:
89
924
    case X86_INS_SIDT:
90
1.20k
    case X86_INS_LGDT:
91
1.28k
    case X86_INS_LIDT:
92
1.28k
      MI->x86opsize = 6;
93
1.28k
      break;
94
3.25k
    }
95
3.25k
    break;
96
3.25k
  case CS_MODE_32:
97
2.19k
    switch (MI->flat_insn->id) {
98
693
    default:
99
693
      MI->x86opsize = 4;
100
693
      break;
101
330
    case X86_INS_LJMP:
102
463
    case X86_INS_JMP:
103
771
    case X86_INS_LCALL:
104
1.03k
    case X86_INS_SGDT:
105
1.15k
    case X86_INS_SIDT:
106
1.41k
    case X86_INS_LGDT:
107
1.50k
    case X86_INS_LIDT:
108
1.50k
      MI->x86opsize = 6;
109
1.50k
      break;
110
2.19k
    }
111
2.19k
    break;
112
2.21k
  case CS_MODE_64:
113
2.21k
    switch (MI->flat_insn->id) {
114
501
    default:
115
501
      MI->x86opsize = 8;
116
501
      break;
117
470
    case X86_INS_LJMP:
118
707
    case X86_INS_LCALL:
119
1.09k
    case X86_INS_SGDT:
120
1.23k
    case X86_INS_SIDT:
121
1.57k
    case X86_INS_LGDT:
122
1.71k
    case X86_INS_LIDT:
123
1.71k
      MI->x86opsize = 10;
124
1.71k
      break;
125
2.21k
    }
126
2.21k
    break;
127
2.21k
  default: // never reach
128
0
    break;
129
7.67k
  }
130
131
7.67k
  printMemReference(MI, OpNo, O);
132
7.67k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
64.8k
{
136
64.8k
  MI->x86opsize = 1;
137
64.8k
  printMemReference(MI, OpNo, O);
138
64.8k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
21.6k
{
142
21.6k
  MI->x86opsize = 2;
143
144
21.6k
  printMemReference(MI, OpNo, O);
145
21.6k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
26.1k
{
149
26.1k
  MI->x86opsize = 4;
150
151
26.1k
  printMemReference(MI, OpNo, O);
152
26.1k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
10.8k
{
156
10.8k
  MI->x86opsize = 8;
157
10.8k
  printMemReference(MI, OpNo, O);
158
10.8k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
4.69k
{
162
4.69k
  MI->x86opsize = 16;
163
4.69k
  printMemReference(MI, OpNo, O);
164
4.69k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
1.66k
{
168
1.66k
  MI->x86opsize = 64;
169
1.66k
  printMemReference(MI, OpNo, O);
170
1.66k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
2.06k
{
175
2.06k
  MI->x86opsize = 32;
176
2.06k
  printMemReference(MI, OpNo, O);
177
2.06k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
4.10k
{
181
4.10k
  switch (MCInst_getOpcode(MI)) {
182
3.04k
  default:
183
3.04k
    MI->x86opsize = 4;
184
3.04k
    break;
185
477
  case X86_FSTENVm:
186
1.05k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
1.05k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
496
    case CS_MODE_16:
192
496
      MI->x86opsize = 14;
193
496
      break;
194
480
    case CS_MODE_32:
195
563
    case CS_MODE_64:
196
563
      MI->x86opsize = 28;
197
563
      break;
198
1.05k
    }
199
1.05k
    break;
200
4.10k
  }
201
202
4.10k
  printMemReference(MI, OpNo, O);
203
4.10k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
3.66k
{
207
3.66k
  MI->x86opsize = 8;
208
3.66k
  printMemReference(MI, OpNo, O);
209
3.66k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
397
{
213
397
  MI->x86opsize = 10;
214
397
  printMemReference(MI, OpNo, O);
215
397
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
2.40k
{
219
2.40k
  MI->x86opsize = 16;
220
2.40k
  printMemReference(MI, OpNo, O);
221
2.40k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
2.63k
{
225
2.63k
  MI->x86opsize = 32;
226
2.63k
  printMemReference(MI, OpNo, O);
227
2.63k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.38k
{
231
2.38k
  MI->x86opsize = 64;
232
2.38k
  printMemReference(MI, OpNo, O);
233
2.38k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
214k
{
242
214k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
214k
  if (MCOperand_isReg(Op)) {
244
214k
    printRegName(O, MCOperand_getReg(Op));
245
214k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
214k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
985k
{
290
985k
  uint8_t count, i;
291
985k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
985k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
985k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.81M
  for (count = 0; arr[count]; count++)
301
1.83M
    ;
302
303
985k
  if (count == 0)
304
69.2k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
916k
  count--;
308
2.74M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.83M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.83M
       i++) {
311
1.83M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.55M
      access[i] = arr[count - i];
313
274k
    else
314
274k
      access[i] = 0;
315
1.83M
  }
316
916k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
18.1k
{
320
18.1k
  MCOperand *SegReg;
321
18.1k
  int reg;
322
323
18.1k
  if (MI->csh->detail_opt) {
324
18.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
18.1k
    MI->flat_insn->detail->x86
327
18.1k
      .operands[MI->flat_insn->detail->x86.op_count]
328
18.1k
      .type = X86_OP_MEM;
329
18.1k
    MI->flat_insn->detail->x86
330
18.1k
      .operands[MI->flat_insn->detail->x86.op_count]
331
18.1k
      .size = MI->x86opsize;
332
18.1k
    MI->flat_insn->detail->x86
333
18.1k
      .operands[MI->flat_insn->detail->x86.op_count]
334
18.1k
      .mem.segment = X86_REG_INVALID;
335
18.1k
    MI->flat_insn->detail->x86
336
18.1k
      .operands[MI->flat_insn->detail->x86.op_count]
337
18.1k
      .mem.base = X86_REG_INVALID;
338
18.1k
    MI->flat_insn->detail->x86
339
18.1k
      .operands[MI->flat_insn->detail->x86.op_count]
340
18.1k
      .mem.index = X86_REG_INVALID;
341
18.1k
    MI->flat_insn->detail->x86
342
18.1k
      .operands[MI->flat_insn->detail->x86.op_count]
343
18.1k
      .mem.scale = 1;
344
18.1k
    MI->flat_insn->detail->x86
345
18.1k
      .operands[MI->flat_insn->detail->x86.op_count]
346
18.1k
      .mem.disp = 0;
347
348
18.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
18.1k
            &MI->flat_insn->detail->x86.eflags);
350
18.1k
    MI->flat_insn->detail->x86
351
18.1k
      .operands[MI->flat_insn->detail->x86.op_count]
352
18.1k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
18.1k
  }
354
355
18.1k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
18.1k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
18.1k
  if (reg) {
359
558
    _printOperand(MI, Op + 1, O);
360
558
    SStream_concat0(O, ":");
361
362
558
    if (MI->csh->detail_opt) {
363
558
      MI->flat_insn->detail->x86
364
558
        .operands[MI->flat_insn->detail->x86.op_count]
365
558
        .mem.segment = X86_register_map(reg);
366
558
    }
367
558
  }
368
369
18.1k
  SStream_concat0(O, "(");
370
18.1k
  set_mem_access(MI, true);
371
372
18.1k
  printOperand(MI, Op, O);
373
374
18.1k
  SStream_concat0(O, ")");
375
18.1k
  set_mem_access(MI, false);
376
18.1k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
21.8k
{
380
21.8k
  if (MI->csh->detail_opt) {
381
21.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
21.8k
    MI->flat_insn->detail->x86
384
21.8k
      .operands[MI->flat_insn->detail->x86.op_count]
385
21.8k
      .type = X86_OP_MEM;
386
21.8k
    MI->flat_insn->detail->x86
387
21.8k
      .operands[MI->flat_insn->detail->x86.op_count]
388
21.8k
      .size = MI->x86opsize;
389
21.8k
    MI->flat_insn->detail->x86
390
21.8k
      .operands[MI->flat_insn->detail->x86.op_count]
391
21.8k
      .mem.segment = X86_REG_INVALID;
392
21.8k
    MI->flat_insn->detail->x86
393
21.8k
      .operands[MI->flat_insn->detail->x86.op_count]
394
21.8k
      .mem.base = X86_REG_INVALID;
395
21.8k
    MI->flat_insn->detail->x86
396
21.8k
      .operands[MI->flat_insn->detail->x86.op_count]
397
21.8k
      .mem.index = X86_REG_INVALID;
398
21.8k
    MI->flat_insn->detail->x86
399
21.8k
      .operands[MI->flat_insn->detail->x86.op_count]
400
21.8k
      .mem.scale = 1;
401
21.8k
    MI->flat_insn->detail->x86
402
21.8k
      .operands[MI->flat_insn->detail->x86.op_count]
403
21.8k
      .mem.disp = 0;
404
405
21.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
21.8k
            &MI->flat_insn->detail->x86.eflags);
407
21.8k
    MI->flat_insn->detail->x86
408
21.8k
      .operands[MI->flat_insn->detail->x86.op_count]
409
21.8k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
21.8k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
21.8k
  if (MI->csh->mode != CS_MODE_64) {
414
12.4k
    SStream_concat0(O, "%es:(");
415
12.4k
    if (MI->csh->detail_opt) {
416
12.4k
      MI->flat_insn->detail->x86
417
12.4k
        .operands[MI->flat_insn->detail->x86.op_count]
418
12.4k
        .mem.segment = X86_REG_ES;
419
12.4k
    }
420
12.4k
  } else
421
9.34k
    SStream_concat0(O, "(");
422
423
21.8k
  set_mem_access(MI, true);
424
425
21.8k
  printOperand(MI, Op, O);
426
427
21.8k
  SStream_concat0(O, ")");
428
21.8k
  set_mem_access(MI, false);
429
21.8k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
6.93k
{
433
6.93k
  MI->x86opsize = 1;
434
6.93k
  printSrcIdx(MI, OpNo, O);
435
6.93k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
4.21k
{
439
4.21k
  MI->x86opsize = 2;
440
4.21k
  printSrcIdx(MI, OpNo, O);
441
4.21k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
5.24k
{
445
5.24k
  MI->x86opsize = 4;
446
5.24k
  printSrcIdx(MI, OpNo, O);
447
5.24k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
1.78k
{
451
1.78k
  MI->x86opsize = 8;
452
1.78k
  printSrcIdx(MI, OpNo, O);
453
1.78k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
8.77k
{
457
8.77k
  MI->x86opsize = 1;
458
8.77k
  printDstIdx(MI, OpNo, O);
459
8.77k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
5.63k
{
463
5.63k
  MI->x86opsize = 2;
464
5.63k
  printDstIdx(MI, OpNo, O);
465
5.63k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
5.52k
{
469
5.52k
  MI->x86opsize = 4;
470
5.52k
  printDstIdx(MI, OpNo, O);
471
5.52k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
1.88k
{
475
1.88k
  MI->x86opsize = 8;
476
1.88k
  printDstIdx(MI, OpNo, O);
477
1.88k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
5.27k
{
481
5.27k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
5.27k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
5.27k
  int reg;
484
485
5.27k
  if (MI->csh->detail_opt) {
486
5.27k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
5.27k
    MI->flat_insn->detail->x86
489
5.27k
      .operands[MI->flat_insn->detail->x86.op_count]
490
5.27k
      .type = X86_OP_MEM;
491
5.27k
    MI->flat_insn->detail->x86
492
5.27k
      .operands[MI->flat_insn->detail->x86.op_count]
493
5.27k
      .size = MI->x86opsize;
494
5.27k
    MI->flat_insn->detail->x86
495
5.27k
      .operands[MI->flat_insn->detail->x86.op_count]
496
5.27k
      .mem.segment = X86_REG_INVALID;
497
5.27k
    MI->flat_insn->detail->x86
498
5.27k
      .operands[MI->flat_insn->detail->x86.op_count]
499
5.27k
      .mem.base = X86_REG_INVALID;
500
5.27k
    MI->flat_insn->detail->x86
501
5.27k
      .operands[MI->flat_insn->detail->x86.op_count]
502
5.27k
      .mem.index = X86_REG_INVALID;
503
5.27k
    MI->flat_insn->detail->x86
504
5.27k
      .operands[MI->flat_insn->detail->x86.op_count]
505
5.27k
      .mem.scale = 1;
506
5.27k
    MI->flat_insn->detail->x86
507
5.27k
      .operands[MI->flat_insn->detail->x86.op_count]
508
5.27k
      .mem.disp = 0;
509
510
5.27k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
5.27k
            &MI->flat_insn->detail->x86.eflags);
512
5.27k
    MI->flat_insn->detail->x86
513
5.27k
      .operands[MI->flat_insn->detail->x86.op_count]
514
5.27k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
5.27k
  }
516
517
  // If this has a segment register, print it.
518
5.27k
  reg = MCOperand_getReg(SegReg);
519
5.27k
  if (reg) {
520
179
    _printOperand(MI, Op + 1, O);
521
179
    SStream_concat0(O, ":");
522
523
179
    if (MI->csh->detail_opt) {
524
179
      MI->flat_insn->detail->x86
525
179
        .operands[MI->flat_insn->detail->x86.op_count]
526
179
        .mem.segment = X86_register_map(reg);
527
179
    }
528
179
  }
529
530
5.27k
  if (MCOperand_isImm(DispSpec)) {
531
5.27k
    int64_t imm = MCOperand_getImm(DispSpec);
532
5.27k
    if (MI->csh->detail_opt)
533
5.27k
      MI->flat_insn->detail->x86
534
5.27k
        .operands[MI->flat_insn->detail->x86.op_count]
535
5.27k
        .mem.disp = imm;
536
5.27k
    if (imm < 0) {
537
807
      SStream_concat(O, "0x%" PRIx64,
538
807
               arch_masks[MI->csh->mode] & imm);
539
4.46k
    } else {
540
4.46k
      if (imm > HEX_THRESHOLD)
541
3.90k
        SStream_concat(O, "0x%" PRIx64, imm);
542
561
      else
543
561
        SStream_concat(O, "%" PRIu64, imm);
544
4.46k
    }
545
5.27k
  }
546
547
5.27k
  if (MI->csh->detail_opt)
548
5.27k
    MI->flat_insn->detail->x86.op_count++;
549
5.27k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
25.0k
{
553
25.0k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
25.0k
  if (val > HEX_THRESHOLD)
556
22.2k
    SStream_concat(O, "$0x%x", val);
557
2.78k
  else
558
2.78k
    SStream_concat(O, "$%u", val);
559
560
25.0k
  if (MI->csh->detail_opt) {
561
25.0k
    MI->flat_insn->detail->x86
562
25.0k
      .operands[MI->flat_insn->detail->x86.op_count]
563
25.0k
      .type = X86_OP_IMM;
564
25.0k
    MI->flat_insn->detail->x86
565
25.0k
      .operands[MI->flat_insn->detail->x86.op_count]
566
25.0k
      .imm = val;
567
25.0k
    MI->flat_insn->detail->x86
568
25.0k
      .operands[MI->flat_insn->detail->x86.op_count]
569
25.0k
      .size = 1;
570
25.0k
    MI->flat_insn->detail->x86.op_count++;
571
25.0k
  }
572
25.0k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
3.64k
{
576
3.64k
  MI->x86opsize = 1;
577
3.64k
  printMemOffset(MI, OpNo, O);
578
3.64k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
724
{
582
724
  MI->x86opsize = 2;
583
724
  printMemOffset(MI, OpNo, O);
584
724
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
792
{
588
792
  MI->x86opsize = 4;
589
792
  printMemOffset(MI, OpNo, O);
590
792
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
107
{
594
107
  MI->x86opsize = 8;
595
107
  printMemOffset(MI, OpNo, O);
596
107
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
31.4k
{
604
31.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
31.4k
  if (MCOperand_isImm(Op)) {
606
31.4k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
31.4k
            MI->address;
608
609
    // truncate imm for non-64bit
610
31.4k
    if (MI->csh->mode != CS_MODE_64) {
611
20.7k
      imm = imm & 0xffffffff;
612
20.7k
    }
613
614
31.4k
    if (imm < 0) {
615
1.27k
      SStream_concat(O, "0x%" PRIx64, imm);
616
30.2k
    } else {
617
30.2k
      if (imm > HEX_THRESHOLD)
618
30.1k
        SStream_concat(O, "0x%" PRIx64, imm);
619
10
      else
620
10
        SStream_concat(O, "%" PRIu64, imm);
621
30.2k
    }
622
31.4k
    if (MI->csh->detail_opt) {
623
31.4k
      MI->flat_insn->detail->x86
624
31.4k
        .operands[MI->flat_insn->detail->x86.op_count]
625
31.4k
        .type = X86_OP_IMM;
626
31.4k
      MI->has_imm = true;
627
31.4k
      MI->flat_insn->detail->x86
628
31.4k
        .operands[MI->flat_insn->detail->x86.op_count]
629
31.4k
        .imm = imm;
630
31.4k
      MI->flat_insn->detail->x86.op_count++;
631
31.4k
    }
632
31.4k
  }
633
31.4k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
425k
{
637
425k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
425k
  if (MCOperand_isReg(Op)) {
639
366k
    unsigned int reg = MCOperand_getReg(Op);
640
366k
    printRegName(O, reg);
641
366k
    if (MI->csh->detail_opt) {
642
366k
      if (MI->csh->doing_mem) {
643
40.0k
        MI->flat_insn->detail->x86
644
40.0k
          .operands[MI->flat_insn->detail->x86
645
40.0k
                .op_count]
646
40.0k
          .mem.base = X86_register_map(reg);
647
326k
      } else {
648
326k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
326k
        MI->flat_insn->detail->x86
651
326k
          .operands[MI->flat_insn->detail->x86
652
326k
                .op_count]
653
326k
          .type = X86_OP_REG;
654
326k
        MI->flat_insn->detail->x86
655
326k
          .operands[MI->flat_insn->detail->x86
656
326k
                .op_count]
657
326k
          .reg = X86_register_map(reg);
658
326k
        MI->flat_insn->detail->x86
659
326k
          .operands[MI->flat_insn->detail->x86
660
326k
                .op_count]
661
326k
          .size =
662
326k
          MI->csh->regsize_map[X86_register_map(
663
326k
            reg)];
664
665
326k
        get_op_access(
666
326k
          MI->csh, MCInst_getOpcode(MI), access,
667
326k
          &MI->flat_insn->detail->x86.eflags);
668
326k
        MI->flat_insn->detail->x86
669
326k
          .operands[MI->flat_insn->detail->x86
670
326k
                .op_count]
671
326k
          .access =
672
326k
          access[MI->flat_insn->detail->x86
673
326k
                   .op_count];
674
675
326k
        MI->flat_insn->detail->x86.op_count++;
676
326k
      }
677
366k
    }
678
366k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
59.4k
    uint8_t encsize;
681
59.4k
    int64_t imm = MCOperand_getImm(Op);
682
59.4k
    uint8_t opsize =
683
59.4k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
59.4k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
32.4k
      imm = imm & 0xff;
687
32.4k
    }
688
689
59.4k
    switch (MI->flat_insn->id) {
690
26.8k
    default:
691
26.8k
      if (imm >= 0) {
692
25.1k
        if (imm > HEX_THRESHOLD)
693
23.0k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
2.09k
        else
695
2.09k
          SStream_concat(O, "$%" PRIu64, imm);
696
25.1k
      } else {
697
1.69k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
1.69k
        } else {
716
1.69k
          if (imm ==
717
1.69k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
1.69k
          else if (imm < -HEX_THRESHOLD)
722
1.25k
            SStream_concat(O,
723
1.25k
                     "$-0x%" PRIx64,
724
1.25k
                     -imm);
725
433
          else
726
433
            SStream_concat(O, "$-%" PRIu64,
727
433
                     -imm);
728
1.69k
        }
729
1.69k
      }
730
26.8k
      break;
731
732
26.8k
    case X86_INS_MOVABS:
733
13.6k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
13.6k
      if (imm > HEX_THRESHOLD)
736
12.7k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
913
      else
738
913
        SStream_concat(O, "$%" PRIu64, imm);
739
13.6k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
928
    case X86_INS_LCALL:
754
2.14k
    case X86_INS_LJMP:
755
2.14k
    case X86_INS_JMP:
756
      // always print address in positive form
757
2.14k
      if (OpNo == 1) { // selector is ptr16
758
1.07k
        imm = imm & 0xffff;
759
1.07k
        opsize = 2;
760
1.07k
      } else
761
1.07k
        opsize = 4;
762
2.14k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
2.14k
      break;
764
765
4.91k
    case X86_INS_AND:
766
8.07k
    case X86_INS_OR:
767
10.9k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
10.9k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
1.17k
        SStream_concat(O, "$%u", imm);
771
9.76k
      else {
772
9.76k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
9.76k
              imm;
774
9.76k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
9.76k
      }
776
10.9k
      break;
777
778
4.63k
    case X86_INS_RET:
779
5.81k
    case X86_INS_RETF:
780
      // RET imm16
781
5.81k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
392
        SStream_concat(O, "$%u", imm);
783
5.41k
      else {
784
5.41k
        imm = 0xffff & imm;
785
5.41k
        SStream_concat(O, "$0x%x", imm);
786
5.41k
      }
787
5.81k
      break;
788
59.4k
    }
789
790
59.4k
    if (MI->csh->detail_opt) {
791
59.4k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
59.4k
      } else {
801
59.4k
        MI->flat_insn->detail->x86
802
59.4k
          .operands[MI->flat_insn->detail->x86
803
59.4k
                .op_count]
804
59.4k
          .type = X86_OP_IMM;
805
59.4k
        MI->has_imm = true;
806
59.4k
        MI->flat_insn->detail->x86
807
59.4k
          .operands[MI->flat_insn->detail->x86
808
59.4k
                .op_count]
809
59.4k
          .imm = imm;
810
811
59.4k
        if (opsize > 0) {
812
51.5k
          MI->flat_insn->detail->x86
813
51.5k
            .operands[MI->flat_insn->detail
814
51.5k
                  ->x86.op_count]
815
51.5k
            .size = opsize;
816
51.5k
          MI->flat_insn->detail->x86.encoding
817
51.5k
            .imm_size = encsize;
818
51.5k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
7.88k
        else
824
7.88k
          MI->flat_insn->detail->x86
825
7.88k
            .operands[MI->flat_insn->detail
826
7.88k
                  ->x86.op_count]
827
7.88k
            .size = MI->imm_size;
828
829
59.4k
        MI->flat_insn->detail->x86.op_count++;
830
59.4k
      }
831
59.4k
    }
832
59.4k
  }
833
425k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
159k
{
837
159k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
159k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
159k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
159k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
159k
  uint64_t ScaleVal;
842
159k
  int segreg;
843
159k
  int64_t DispVal = 1;
844
845
159k
  if (MI->csh->detail_opt) {
846
159k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
159k
    MI->flat_insn->detail->x86
849
159k
      .operands[MI->flat_insn->detail->x86.op_count]
850
159k
      .type = X86_OP_MEM;
851
159k
    MI->flat_insn->detail->x86
852
159k
      .operands[MI->flat_insn->detail->x86.op_count]
853
159k
      .size = MI->x86opsize;
854
159k
    MI->flat_insn->detail->x86
855
159k
      .operands[MI->flat_insn->detail->x86.op_count]
856
159k
      .mem.segment = X86_REG_INVALID;
857
159k
    MI->flat_insn->detail->x86
858
159k
      .operands[MI->flat_insn->detail->x86.op_count]
859
159k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
159k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
158k
      MI->flat_insn->detail->x86
862
158k
        .operands[MI->flat_insn->detail->x86.op_count]
863
158k
        .mem.index =
864
158k
        X86_register_map(MCOperand_getReg(IndexReg));
865
158k
    }
866
159k
    MI->flat_insn->detail->x86
867
159k
      .operands[MI->flat_insn->detail->x86.op_count]
868
159k
      .mem.scale = 1;
869
159k
    MI->flat_insn->detail->x86
870
159k
      .operands[MI->flat_insn->detail->x86.op_count]
871
159k
      .mem.disp = 0;
872
873
159k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
159k
            &MI->flat_insn->detail->x86.eflags);
875
159k
    MI->flat_insn->detail->x86
876
159k
      .operands[MI->flat_insn->detail->x86.op_count]
877
159k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
159k
  }
879
880
  // If this has a segment register, print it.
881
159k
  segreg = MCOperand_getReg(SegReg);
882
159k
  if (segreg) {
883
4.46k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
4.46k
    SStream_concat0(O, ":");
885
886
4.46k
    if (MI->csh->detail_opt) {
887
4.46k
      MI->flat_insn->detail->x86
888
4.46k
        .operands[MI->flat_insn->detail->x86.op_count]
889
4.46k
        .mem.segment = X86_register_map(segreg);
890
4.46k
    }
891
4.46k
  }
892
893
159k
  if (MCOperand_isImm(DispSpec)) {
894
159k
    DispVal = MCOperand_getImm(DispSpec);
895
159k
    if (MI->csh->detail_opt)
896
159k
      MI->flat_insn->detail->x86
897
159k
        .operands[MI->flat_insn->detail->x86.op_count]
898
159k
        .mem.disp = DispVal;
899
159k
    if (DispVal) {
900
52.3k
      if (MCOperand_getReg(IndexReg) ||
901
49.7k
          MCOperand_getReg(BaseReg)) {
902
49.7k
        printInt64(O, DispVal);
903
49.7k
      } else {
904
        // only immediate as address of memory
905
2.54k
        if (DispVal < 0) {
906
1.13k
          SStream_concat(
907
1.13k
            O, "0x%" PRIx64,
908
1.13k
            arch_masks[MI->csh->mode] &
909
1.13k
              DispVal);
910
1.41k
        } else {
911
1.41k
          if (DispVal > HEX_THRESHOLD)
912
1.38k
            SStream_concat(O, "0x%" PRIx64,
913
1.38k
                     DispVal);
914
24
          else
915
24
            SStream_concat(O, "%" PRIu64,
916
24
                     DispVal);
917
1.41k
        }
918
2.54k
      }
919
52.3k
    }
920
159k
  }
921
922
159k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
156k
    SStream_concat0(O, "(");
924
925
156k
    if (MCOperand_getReg(BaseReg))
926
156k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
156k
    if (MCOperand_getReg(IndexReg) &&
929
53.1k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
52.5k
      SStream_concat0(O, ", ");
931
52.5k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
52.5k
      ScaleVal = MCOperand_getImm(
933
52.5k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
52.5k
      if (MI->csh->detail_opt)
935
52.5k
        MI->flat_insn->detail->x86
936
52.5k
          .operands[MI->flat_insn->detail->x86
937
52.5k
                .op_count]
938
52.5k
          .mem.scale = (int)ScaleVal;
939
52.5k
      if (ScaleVal != 1) {
940
5.06k
        SStream_concat(O, ", %u", ScaleVal);
941
5.06k
      }
942
52.5k
    }
943
944
156k
    SStream_concat0(O, ")");
945
156k
  } else {
946
2.68k
    if (!DispVal)
947
140
      SStream_concat0(O, "0");
948
2.68k
  }
949
950
159k
  if (MI->csh->detail_opt)
951
159k
    MI->flat_insn->detail->x86.op_count++;
952
159k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
4.02k
{
956
4.02k
  switch (MI->Opcode) {
957
89
  default:
958
89
    break;
959
1.03k
  case X86_LEA16r:
960
1.03k
    MI->x86opsize = 2;
961
1.03k
    break;
962
314
  case X86_LEA32r:
963
721
  case X86_LEA64_32r:
964
721
    MI->x86opsize = 4;
965
721
    break;
966
83
  case X86_LEA64r:
967
83
    MI->x86opsize = 8;
968
83
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
214
  case X86_BNDCL32rm:
971
315
  case X86_BNDCN32rm:
972
597
  case X86_BNDCU32rm:
973
1.01k
  case X86_BNDSTXmr:
974
1.16k
  case X86_BNDLDXrm:
975
1.33k
  case X86_BNDCL64rm:
976
1.86k
  case X86_BNDCN64rm:
977
2.09k
  case X86_BNDCU64rm:
978
2.09k
    MI->x86opsize = 16;
979
2.09k
    break;
980
4.02k
#endif
981
4.02k
  }
982
983
4.02k
  printMemReference(MI, OpNo, O);
984
4.02k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
580k
{
999
580k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
580k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
455k
{
1004
455k
  x86_reg reg, reg2;
1005
455k
  enum cs_ac_type access1, access2;
1006
455k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
455k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
455k
  if (MI->csh->mode == CS_MODE_64 &&
1021
171k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
455k
  X86_lockrep(MI, OS);
1029
455k
  printInstruction(MI, OS);
1030
1031
455k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
89.1k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
49.6k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
49.2k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
48.6k
          MI->flat_insn->id != X86_INS_JMP) {
1037
48.6k
        for (i = 0;
1038
147k
             i < MI->flat_insn->detail->x86.op_count;
1039
99.3k
             i++) {
1040
99.3k
          if (MI->flat_insn->detail->x86
1041
99.3k
                .operands[i]
1042
99.3k
                .type == X86_OP_IMM)
1043
49.3k
            MI->flat_insn->detail->x86
1044
49.3k
              .operands[i]
1045
49.3k
              .size =
1046
49.3k
              MI->flat_insn->detail
1047
49.3k
                ->x86
1048
49.3k
                .operands
1049
49.3k
                  [MI->flat_insn
1050
49.3k
                     ->detail
1051
49.3k
                     ->x86
1052
49.3k
                     .op_count -
1053
49.3k
                   1]
1054
49.3k
                .size;
1055
99.3k
        }
1056
48.6k
      }
1057
49.6k
    } else
1058
39.4k
      MI->flat_insn->detail->x86.operands[0].size =
1059
39.4k
        MI->imm_size;
1060
89.1k
  }
1061
1062
455k
  if (MI->csh->detail_opt) {
1063
455k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
455k
    switch (MCInst_getOpcode(MI)) {
1067
425k
    default:
1068
425k
      break;
1069
425k
    case X86_SHL8r1:
1070
611
    case X86_SHL16r1:
1071
988
    case X86_SHL32r1:
1072
1.65k
    case X86_SHL64r1:
1073
1.94k
    case X86_SAL8r1:
1074
2.23k
    case X86_SAL16r1:
1075
3.32k
    case X86_SAL32r1:
1076
3.83k
    case X86_SAL64r1:
1077
4.17k
    case X86_SHR8r1:
1078
4.46k
    case X86_SHR16r1:
1079
5.32k
    case X86_SHR32r1:
1080
5.96k
    case X86_SHR64r1:
1081
6.24k
    case X86_SAR8r1:
1082
6.45k
    case X86_SAR16r1:
1083
6.86k
    case X86_SAR32r1:
1084
7.51k
    case X86_SAR64r1:
1085
9.46k
    case X86_RCL8r1:
1086
10.7k
    case X86_RCL16r1:
1087
12.9k
    case X86_RCL32r1:
1088
13.5k
    case X86_RCL64r1:
1089
13.6k
    case X86_RCR8r1:
1090
13.9k
    case X86_RCR16r1:
1091
14.3k
    case X86_RCR32r1:
1092
14.6k
    case X86_RCR64r1:
1093
14.9k
    case X86_ROL8r1:
1094
15.0k
    case X86_ROL16r1:
1095
15.4k
    case X86_ROL32r1:
1096
15.7k
    case X86_ROL64r1:
1097
16.1k
    case X86_ROR8r1:
1098
16.4k
    case X86_ROR16r1:
1099
16.8k
    case X86_ROR32r1:
1100
17.1k
    case X86_ROR64r1:
1101
17.4k
    case X86_SHL8m1:
1102
17.8k
    case X86_SHL16m1:
1103
18.2k
    case X86_SHL32m1:
1104
18.3k
    case X86_SHL64m1:
1105
18.5k
    case X86_SAL8m1:
1106
18.9k
    case X86_SAL16m1:
1107
19.2k
    case X86_SAL32m1:
1108
19.8k
    case X86_SAL64m1:
1109
20.6k
    case X86_SHR8m1:
1110
21.1k
    case X86_SHR16m1:
1111
21.4k
    case X86_SHR32m1:
1112
21.6k
    case X86_SHR64m1:
1113
22.0k
    case X86_SAR8m1:
1114
22.6k
    case X86_SAR16m1:
1115
23.4k
    case X86_SAR32m1:
1116
23.7k
    case X86_SAR64m1:
1117
23.8k
    case X86_RCL8m1:
1118
24.2k
    case X86_RCL16m1:
1119
24.4k
    case X86_RCL32m1:
1120
24.7k
    case X86_RCL64m1:
1121
24.9k
    case X86_RCR8m1:
1122
25.1k
    case X86_RCR16m1:
1123
25.3k
    case X86_RCR32m1:
1124
25.4k
    case X86_RCR64m1:
1125
25.9k
    case X86_ROL8m1:
1126
26.6k
    case X86_ROL16m1:
1127
27.1k
    case X86_ROL32m1:
1128
27.8k
    case X86_ROL64m1:
1129
28.5k
    case X86_ROR8m1:
1130
29.0k
    case X86_ROR16m1:
1131
29.6k
    case X86_ROR32m1:
1132
29.9k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
29.9k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
29.9k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
29.9k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
29.9k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
29.9k
                .operands) -
1139
29.9k
           1));
1140
29.9k
      MI->flat_insn->detail->x86.operands[0].type =
1141
29.9k
        X86_OP_IMM;
1142
29.9k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
29.9k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
29.9k
      MI->flat_insn->detail->x86.op_count++;
1145
455k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
455k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
455k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
25.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
25.5k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
25.5k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
25.5k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
25.5k
                .operands) -
1161
25.5k
           1));
1162
25.5k
      MI->flat_insn->detail->x86.operands[0].type =
1163
25.5k
        X86_OP_REG;
1164
25.5k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
25.5k
      MI->flat_insn->detail->x86.operands[0].size =
1166
25.5k
        MI->csh->regsize_map[reg];
1167
25.5k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
25.5k
      MI->flat_insn->detail->x86.op_count++;
1170
429k
    } else {
1171
429k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
429k
                &access1, &reg2, &access2)) {
1173
16.5k
        MI->flat_insn->detail->x86.operands[0].type =
1174
16.5k
          X86_OP_REG;
1175
16.5k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
16.5k
          reg;
1177
16.5k
        MI->flat_insn->detail->x86.operands[0].size =
1178
16.5k
          MI->csh->regsize_map[reg];
1179
16.5k
        MI->flat_insn->detail->x86.operands[0].access =
1180
16.5k
          access1;
1181
16.5k
        MI->flat_insn->detail->x86.operands[1].type =
1182
16.5k
          X86_OP_REG;
1183
16.5k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
16.5k
          reg2;
1185
16.5k
        MI->flat_insn->detail->x86.operands[1].size =
1186
16.5k
          MI->csh->regsize_map[reg2];
1187
16.5k
        MI->flat_insn->detail->x86.operands[1].access =
1188
16.5k
          access2;
1189
16.5k
        MI->flat_insn->detail->x86.op_count = 2;
1190
16.5k
      }
1191
429k
    }
1192
1193
455k
#ifndef CAPSTONE_DIET
1194
455k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
455k
            &MI->flat_insn->detail->x86.eflags);
1196
455k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
455k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
455k
#endif
1199
455k
  }
1200
455k
}
1201
1202
#endif