Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
2.80k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.04k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.86k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.86k
#define BIT_7(A)  ((A) & 0x00000080)
63
14.3k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.27k
#define BIT_A(A)  ((A) & 0x00000400)
66
18.0k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
18.1k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.05k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
77.5k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
138k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
8.50k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
14.3k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.86k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.86k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
12.3k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
20.7k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
12.3k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
12.3k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.86k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.78k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.86k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.83k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
14.8k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
14.8k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
514k
{
149
514k
  const uint16_t v0 = info->code[addr + 0];
150
514k
  const uint16_t v1 = info->code[addr + 1];
151
514k
  return (v0 << 8) | v1;
152
514k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
226k
{
156
226k
  const uint32_t v0 = info->code[addr + 0];
157
226k
  const uint32_t v1 = info->code[addr + 1];
158
226k
  const uint32_t v2 = info->code[addr + 2];
159
226k
  const uint32_t v3 = info->code[addr + 3];
160
226k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
226k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
118
{
165
118
  const uint64_t v0 = info->code[addr + 0];
166
118
  const uint64_t v1 = info->code[addr + 1];
167
118
  const uint64_t v2 = info->code[addr + 2];
168
118
  const uint64_t v3 = info->code[addr + 3];
169
118
  const uint64_t v4 = info->code[addr + 4];
170
118
  const uint64_t v5 = info->code[addr + 5];
171
118
  const uint64_t v6 = info->code[addr + 6];
172
118
  const uint64_t v7 = info->code[addr + 7];
173
118
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
118
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
515k
{
178
515k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
515k
  if (info->code_len < addr + 2) {
180
1.00k
    return 0xaaaa;
181
1.00k
  }
182
514k
  return m68k_read_disassembler_16(info, addr);
183
515k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
229k
{
187
229k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
229k
  if (info->code_len < addr + 4) {
189
3.17k
    return 0xaaaaaaaa;
190
3.17k
  }
191
226k
  return m68k_read_disassembler_32(info, addr);
192
229k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
126
{
196
126
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
126
  if (info->code_len < addr + 8) {
198
8
    return 0xaaaaaaaaaaaaaaaaLL;
199
8
  }
200
118
  return m68k_read_disassembler_64(info, addr);
201
126
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
56.0k
  do {           \
269
56.0k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
17.7k
      d68000_invalid(info);   \
271
17.7k
      return;       \
272
17.7k
    }          \
273
56.0k
  } while (0)
274
275
13.9k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
501k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
229k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
126
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
13.9k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
284k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
12.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
126
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
12.3k
{
302
12.3k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
12.3k
}
304
305
static int make_int_16(int value)
306
4.28k
{
307
4.28k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
4.28k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
14.3k
{
312
14.3k
  uint32_t extension = read_imm_16(info);
313
314
14.3k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
14.3k
  if (EXT_FULL(extension)) {
317
5.86k
    uint32_t preindex;
318
5.86k
    uint32_t postindex;
319
320
5.86k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.86k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.86k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.86k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.86k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.97k
      if (is_pc) {
335
746
        op->mem.base_reg = M68K_REG_PC;
336
3.23k
      } else {
337
3.23k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.23k
      }
339
3.97k
    }
340
341
5.86k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.82k
      if (EXT_INDEX_AR(extension)) {
343
1.69k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.13k
      } else {
345
2.13k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.13k
      }
347
348
3.82k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.82k
      if (EXT_INDEX_SCALE(extension)) {
351
2.87k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.87k
      }
353
3.82k
    }
354
355
5.86k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.86k
    postindex = (extension & 7) > 4;
357
358
5.86k
    if (preindex) {
359
2.14k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.71k
    } else if (postindex) {
361
1.71k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.71k
    }
363
364
5.86k
    return;
365
5.86k
  }
366
367
8.50k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
8.50k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
8.50k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.36k
    if (is_pc) {
372
422
      op->mem.base_reg = M68K_REG_PC;
373
422
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
941
    } else {
375
941
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
941
    }
377
7.13k
  } else {
378
7.13k
    if (is_pc) {
379
1.04k
      op->mem.base_reg = M68K_REG_PC;
380
1.04k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.09k
    } else {
382
6.09k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.09k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.09k
    }
385
386
7.13k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.13k
  }
388
389
8.50k
  if (EXT_INDEX_SCALE(extension)) {
390
5.53k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.53k
  }
392
8.50k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
135k
{
397
  // default to memory
398
399
135k
  op->type = M68K_OP_MEM;
400
401
135k
  switch (instruction & 0x3f) {
402
39.7k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
39.7k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
39.7k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
39.7k
      op->type = M68K_OP_REG;
407
39.7k
      break;
408
409
6.93k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
6.93k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
6.93k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
6.93k
      op->type = M68K_OP_REG;
414
6.93k
      break;
415
416
18.2k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
18.2k
      op->address_mode = M68K_AM_REGI_ADDR;
419
18.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
18.2k
      break;
421
422
14.5k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
14.5k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
14.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
14.5k
      break;
427
428
25.7k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
25.7k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
25.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
25.7k
      break;
433
434
9.20k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
9.20k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
9.20k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
9.20k
      op->mem.disp = (int16_t)read_imm_16(info);
439
9.20k
      break;
440
441
12.0k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
12.0k
      get_with_index_address_mode(info, op, instruction, size, false);
444
12.0k
      break;
445
446
1.30k
    case 0x38:
447
      /* absolute short address */
448
1.30k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.30k
      op->imm = read_imm_16(info);
450
1.30k
      break;
451
452
801
    case 0x39:
453
      /* absolute long address */
454
801
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
801
      op->imm = read_imm_32(info);
456
801
      break;
457
458
1.68k
    case 0x3a:
459
      /* program counter with displacement */
460
1.68k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.68k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.68k
      break;
463
464
2.35k
    case 0x3b:
465
      /* program counter with index */
466
2.35k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.35k
      break;
468
469
2.45k
    case 0x3c:
470
2.45k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.45k
      op->type = M68K_OP_IMM;
472
473
2.45k
      if (size == 1)
474
327
        op->imm = read_imm_8(info) & 0xff;
475
2.13k
      else if (size == 2)
476
1.08k
        op->imm = read_imm_16(info) & 0xffff;
477
1.04k
      else if (size == 4)
478
919
        op->imm = read_imm_32(info);
479
126
      else
480
126
        op->imm = read_imm_64(info);
481
482
2.45k
      break;
483
484
231
    default:
485
231
      break;
486
135k
  }
487
135k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
41.6k
{
491
41.6k
  info->groups[info->groups_count++] = (uint8_t)group;
492
41.6k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
206k
{
496
206k
  cs_m68k* ext;
497
498
206k
  MCInst_setOpcode(info->inst, opcode);
499
500
206k
  ext = &info->extension;
501
502
206k
  ext->op_count = (uint8_t)count;
503
206k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
206k
  ext->op_size.cpu_size = size;
505
506
206k
  return ext;
507
206k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
15.8k
{
511
15.8k
  cs_m68k_op* op0;
512
15.8k
  cs_m68k_op* op1;
513
15.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
15.8k
  op0 = &ext->operands[0];
516
15.8k
  op1 = &ext->operands[1];
517
518
15.8k
  if (isDreg) {
519
15.8k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
15.8k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
15.8k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
15.8k
  get_ea_mode_op(info, op1, info->ir, size);
527
15.8k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
15.8k
{
531
15.8k
  build_re_gen_1(info, true, opcode, size);
532
15.8k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
17.0k
{
536
17.0k
  cs_m68k_op* op0;
537
17.0k
  cs_m68k_op* op1;
538
17.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
17.0k
  op0 = &ext->operands[0];
541
17.0k
  op1 = &ext->operands[1];
542
543
17.0k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
17.0k
  if (isDreg) {
546
17.0k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
17.0k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
17.0k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
17.0k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
3.73k
{
556
3.73k
  cs_m68k_op* op0;
557
3.73k
  cs_m68k_op* op1;
558
3.73k
  cs_m68k_op* op2;
559
3.73k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
3.73k
  op0 = &ext->operands[0];
562
3.73k
  op1 = &ext->operands[1];
563
3.73k
  op2 = &ext->operands[2];
564
565
3.73k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
3.73k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
3.73k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
3.73k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
3.73k
  if (imm > 0) {
572
1.21k
    ext->op_count = 3;
573
1.21k
    op2->type = M68K_OP_IMM;
574
1.21k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.21k
    op2->imm = imm;
576
1.21k
  }
577
3.73k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.07k
{
581
6.07k
  cs_m68k_op* op0;
582
6.07k
  cs_m68k_op* op1;
583
6.07k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.07k
  op0 = &ext->operands[0];
586
6.07k
  op1 = &ext->operands[1];
587
588
6.07k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.07k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.07k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.07k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.07k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
19.0k
{
597
19.0k
  cs_m68k_op* op0;
598
19.0k
  cs_m68k_op* op1;
599
19.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
19.0k
  op0 = &ext->operands[0];
602
19.0k
  op1 = &ext->operands[1];
603
604
19.0k
  op0->type = M68K_OP_IMM;
605
19.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
19.0k
  op0->imm = imm;
607
608
19.0k
  get_ea_mode_op(info, op1, info->ir, size);
609
19.0k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.59k
{
613
7.59k
  cs_m68k_op* op0;
614
7.59k
  cs_m68k_op* op1;
615
7.59k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.59k
  op0 = &ext->operands[0];
618
7.59k
  op1 = &ext->operands[1];
619
620
7.59k
  op0->type = M68K_OP_IMM;
621
7.59k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.59k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.59k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.59k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.59k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
6.43k
{
630
6.43k
  cs_m68k_op* op0;
631
6.43k
  cs_m68k_op* op1;
632
6.43k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
6.43k
  op0 = &ext->operands[0];
635
6.43k
  op1 = &ext->operands[1];
636
637
6.43k
  op0->type = M68K_OP_IMM;
638
6.43k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
6.43k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
6.43k
  get_ea_mode_op(info, op1, info->ir, size);
642
6.43k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
3.56k
{
646
3.56k
  cs_m68k_op* op0;
647
3.56k
  cs_m68k_op* op1;
648
3.56k
  cs_m68k_op* op2;
649
3.56k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
3.56k
  op0 = &ext->operands[0];
652
3.56k
  op1 = &ext->operands[1];
653
3.56k
  op2 = &ext->operands[2];
654
655
3.56k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
3.56k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
3.56k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
3.56k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
3.56k
  if (imm > 0) {
662
978
    ext->op_count = 3;
663
978
    op2->type = M68K_OP_IMM;
664
978
    op2->address_mode = M68K_AM_IMMEDIATE;
665
978
    op2->imm = imm;
666
978
  }
667
3.56k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
12.4k
{
671
12.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
12.4k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
12.4k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
6.95k
{
677
6.95k
  cs_m68k_op* op0;
678
6.95k
  cs_m68k_op* op1;
679
6.95k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
6.95k
  op0 = &ext->operands[0];
682
6.95k
  op1 = &ext->operands[1];
683
684
6.95k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
6.95k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
6.95k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
6.95k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
18.1k
{
692
18.1k
  cs_m68k_op* op0;
693
18.1k
  cs_m68k_op* op1;
694
18.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
18.1k
  op0 = &ext->operands[0];
697
18.1k
  op1 = &ext->operands[1];
698
699
18.1k
  get_ea_mode_op(info, op0, info->ir, size);
700
18.1k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
18.1k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
974
{
705
974
  cs_m68k_op* op0;
706
974
  cs_m68k_op* op1;
707
974
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
974
  op0 = &ext->operands[0];
710
974
  op1 = &ext->operands[1];
711
712
974
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
974
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
974
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
974
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
974
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.27k
{
721
1.27k
  cs_m68k_op* op0;
722
1.27k
  cs_m68k_op* op1;
723
1.27k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.27k
  op0 = &ext->operands[0];
726
1.27k
  op1 = &ext->operands[1];
727
728
1.27k
  op0->type = M68K_OP_IMM;
729
1.27k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.27k
  op0->imm = imm;
731
732
1.27k
  op1->address_mode = M68K_AM_NONE;
733
1.27k
  op1->reg = reg;
734
1.27k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
14.7k
{
738
14.7k
  cs_m68k_op* op;
739
14.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
14.7k
  op = &ext->operands[0];
742
743
14.7k
  op->type = M68K_OP_BR_DISP;
744
14.7k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
14.7k
  op->br_disp.disp = displacement;
746
14.7k
  op->br_disp.disp_size = size;
747
748
14.7k
  set_insn_group(info, M68K_GRP_JUMP);
749
14.7k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
14.7k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
3.42k
{
754
3.42k
  cs_m68k_op* op;
755
3.42k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
3.42k
  op = &ext->operands[0];
758
759
3.42k
  op->type = M68K_OP_IMM;
760
3.42k
  op->address_mode = M68K_AM_IMMEDIATE;
761
3.42k
  op->imm = immediate;
762
763
3.42k
  set_insn_group(info, M68K_GRP_JUMP);
764
3.42k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
10.0k
{
768
10.0k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
10.0k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
714
{
773
714
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
714
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
779
{
778
779
  cs_m68k_op* op0;
779
779
  cs_m68k_op* op1;
780
779
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
779
  op0 = &ext->operands[0];
783
779
  op1 = &ext->operands[1];
784
785
779
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
779
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
779
  op1->type = M68K_OP_BR_DISP;
789
779
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
779
  op1->br_disp.disp = displacement;
791
779
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
779
  set_insn_group(info, M68K_GRP_JUMP);
794
779
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
779
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
496
{
799
496
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
496
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
491
{
804
491
  cs_m68k_op* op0;
805
491
  cs_m68k_op* op1;
806
491
  cs_m68k_op* op2;
807
491
  uint32_t extension = read_imm_16(info);
808
491
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
491
  op0 = &ext->operands[0];
811
491
  op1 = &ext->operands[1];
812
491
  op2 = &ext->operands[2];
813
814
491
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
491
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
491
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
491
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
491
  get_ea_mode_op(info, op2, info->ir, size);
821
491
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.04k
{
825
2.04k
  uint8_t offset;
826
2.04k
  uint8_t width;
827
2.04k
  cs_m68k_op* op_ea;
828
2.04k
  cs_m68k_op* op1;
829
2.04k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.04k
  uint32_t extension = read_imm_16(info);
831
832
2.04k
  op_ea = &ext->operands[0];
833
2.04k
  op1 = &ext->operands[1];
834
835
2.04k
  if (BIT_B(extension))
836
920
    offset = (extension >> 6) & 7;
837
1.12k
  else
838
1.12k
    offset = (extension >> 6) & 31;
839
840
2.04k
  if (BIT_5(extension))
841
1.08k
    width = extension & 7;
842
960
  else
843
960
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.04k
  if (has_d_arg) {
846
1.00k
    ext->op_count = 2;
847
1.00k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.00k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.00k
  }
850
851
2.04k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.04k
  op_ea->mem.bitfield = 1;
854
2.04k
  op_ea->mem.width = width;
855
2.04k
  op_ea->mem.offset = offset;
856
2.04k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
860
{
860
860
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
860
  cs_m68k_op* op;
862
863
860
  op = &ext->operands[0];
864
865
860
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
860
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
860
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
851
{
871
851
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
851
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
6.91k
  for (v >>= 1; v; v >>= 1) {
875
6.06k
    r <<= 1;
876
6.06k
    r |= v & 1;
877
6.06k
    s--;
878
6.06k
  }
879
880
851
  return r <<= s; // shift when v's highest bits are zero
881
851
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
858
{
885
858
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
858
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
3.68k
  for (v >>= 1; v; v >>= 1) {
889
2.82k
    r <<= 1;
890
2.82k
    r |= v & 1;
891
2.82k
    s--;
892
2.82k
  }
893
894
858
  return r <<= s; // shift when v's highest bits are zero
895
858
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.35k
{
900
2.35k
  cs_m68k_op* op0;
901
2.35k
  cs_m68k_op* op1;
902
2.35k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.35k
  op0 = &ext->operands[0];
905
2.35k
  op1 = &ext->operands[1];
906
907
2.35k
  op0->type = M68K_OP_REG_BITS;
908
2.35k
  op0->register_bits = read_imm_16(info);
909
910
2.35k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.35k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
851
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.35k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.51k
{
918
1.51k
  cs_m68k_op* op0;
919
1.51k
  cs_m68k_op* op1;
920
1.51k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.51k
  op0 = &ext->operands[0];
923
1.51k
  op1 = &ext->operands[1];
924
925
1.51k
  op1->type = M68K_OP_REG_BITS;
926
1.51k
  op1->register_bits = read_imm_16(info);
927
928
1.51k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.51k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
31.2k
{
933
31.2k
  cs_m68k_op* op;
934
31.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
31.2k
  MCInst_setOpcode(info->inst, opcode);
937
938
31.2k
  op = &ext->operands[0];
939
940
31.2k
  op->type = M68K_OP_IMM;
941
31.2k
  op->address_mode = M68K_AM_IMMEDIATE;
942
31.2k
  op->imm = data;
943
31.2k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
194
{
947
194
  build_imm(info, M68K_INS_ILLEGAL, data);
948
194
}
949
950
static void build_invalid(m68k_info *info, int data)
951
31.0k
{
952
31.0k
  build_imm(info, M68K_INS_INVALID, data);
953
31.0k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.21k
{
957
1.21k
  uint32_t word3;
958
1.21k
  uint32_t extension;
959
1.21k
  cs_m68k_op* op0;
960
1.21k
  cs_m68k_op* op1;
961
1.21k
  cs_m68k_op* op2;
962
1.21k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.21k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.21k
  word3 = peek_imm_32(info) & 0xffff;
967
1.21k
  if (!instruction_is_valid(info, word3))
968
165
    return;
969
970
1.05k
  op0 = &ext->operands[0];
971
1.05k
  op1 = &ext->operands[1];
972
1.05k
  op2 = &ext->operands[2];
973
974
1.05k
  extension = read_imm_32(info);
975
976
1.05k
  op0->address_mode = M68K_AM_NONE;
977
1.05k
  op0->type = M68K_OP_REG_PAIR;
978
1.05k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.05k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.05k
  op1->address_mode = M68K_AM_NONE;
982
1.05k
  op1->type = M68K_OP_REG_PAIR;
983
1.05k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.05k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.05k
  reg_0 = (extension >> 28) & 7;
987
1.05k
  reg_1 = (extension >> 12) & 7;
988
989
1.05k
  op2->address_mode = M68K_AM_NONE;
990
1.05k
  op2->type = M68K_OP_REG_PAIR;
991
1.05k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.05k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.05k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.24k
{
997
1.24k
  cs_m68k_op* op0;
998
1.24k
  cs_m68k_op* op1;
999
1.24k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.24k
  uint32_t extension = read_imm_16(info);
1002
1003
1.24k
  if (BIT_B(extension))
1004
298
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
944
  else
1006
944
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.24k
  op0 = &ext->operands[0];
1009
1.24k
  op1 = &ext->operands[1];
1010
1011
1.24k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.24k
  op1->address_mode = M68K_AM_NONE;
1014
1.24k
  op1->type = M68K_OP_REG;
1015
1.24k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.24k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
886
{
1020
886
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
886
  int i;
1022
1023
2.65k
  for (i = 0; i < 2; ++i) {
1024
1.77k
    cs_m68k_op* op = &ext->operands[i];
1025
1.77k
    const int d = data[i];
1026
1.77k
    const int m = modes[i];
1027
1028
1.77k
    op->type = M68K_OP_MEM;
1029
1030
1.77k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.16k
      op->address_mode = m;
1032
1.16k
      op->reg = M68K_REG_A0 + d;
1033
1.16k
    } else {
1034
610
      op->address_mode = m;
1035
610
      op->imm = d;
1036
610
    }
1037
1.77k
  }
1038
886
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
451
{
1042
451
  cs_m68k_op* op0;
1043
451
  cs_m68k_op* op1;
1044
451
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
451
  op0 = &ext->operands[0];
1047
451
  op1 = &ext->operands[1];
1048
1049
451
  op0->address_mode = M68K_AM_NONE;
1050
451
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
451
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
451
  op1->type = M68K_OP_IMM;
1054
451
  op1->imm = disp;
1055
451
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.30k
{
1059
1.30k
  cs_m68k_op* op0;
1060
1.30k
  cs_m68k_op* op1;
1061
1.30k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.30k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
237
    case 0:
1066
237
      d68000_invalid(info);
1067
237
      return;
1068
      // Line
1069
552
    case 1:
1070
552
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
552
      break;
1072
      // Page
1073
310
    case 2:
1074
310
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
310
      break;
1076
      // All
1077
206
    case 3:
1078
206
      ext->op_count = 1;
1079
206
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
206
      break;
1081
1.30k
  }
1082
1083
1.06k
  op0 = &ext->operands[0];
1084
1.06k
  op1 = &ext->operands[1];
1085
1086
1.06k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.06k
  op0->type = M68K_OP_IMM;
1088
1.06k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.06k
  op1->type = M68K_OP_MEM;
1091
1.06k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.06k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.06k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
332
{
1097
332
  cs_m68k_op* op0;
1098
332
  cs_m68k_op* op1;
1099
332
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
332
  op0 = &ext->operands[0];
1102
332
  op1 = &ext->operands[1];
1103
1104
332
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
332
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
332
  op1->type = M68K_OP_MEM;
1108
332
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
332
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
332
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
783
{
1114
783
  cs_m68k_op* op0;
1115
783
  cs_m68k_op* op1;
1116
783
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
783
  op0 = &ext->operands[0];
1119
783
  op1 = &ext->operands[1];
1120
1121
783
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
783
  op0->type = M68K_OP_MEM;
1123
783
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
783
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
783
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
783
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
744
{
1131
744
  cs_m68k_op* op0;
1132
744
  cs_m68k_op* op1;
1133
744
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
744
  uint32_t extension = read_imm_16(info);
1135
1136
744
  op0 = &ext->operands[0];
1137
744
  op1 = &ext->operands[1];
1138
1139
744
  if (BIT_B(extension)) {
1140
95
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
95
    get_ea_mode_op(info, op1, info->ir, size);
1142
649
  } else {
1143
649
    get_ea_mode_op(info, op0, info->ir, size);
1144
649
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
649
  }
1146
744
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
17.0k
{
1150
17.0k
  build_er_gen_1(info, true, opcode, size);
1151
17.0k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
18.7k
{
1194
18.7k
  build_invalid(info, info->ir);
1195
18.7k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
194
{
1199
194
  build_illegal(info, info->ir);
1200
194
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
6.09k
{
1204
6.09k
  build_invalid(info, info->ir);
1205
6.09k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
6.23k
{
1209
6.23k
  build_invalid(info, info->ir);
1210
6.23k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
245
{
1214
245
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
245
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
376
{
1219
376
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
376
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
604
{
1224
604
  build_er_1(info, M68K_INS_ADD, 1);
1225
604
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
576
{
1229
576
  build_er_1(info, M68K_INS_ADD, 2);
1230
576
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
414
{
1234
414
  build_er_1(info, M68K_INS_ADD, 4);
1235
414
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
240
{
1239
240
  build_re_1(info, M68K_INS_ADD, 1);
1240
240
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
318
{
1244
318
  build_re_1(info, M68K_INS_ADD, 2);
1245
318
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
260
{
1249
260
  build_re_1(info, M68K_INS_ADD, 4);
1250
260
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.13k
{
1254
1.13k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.13k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.52k
{
1259
1.52k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.52k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
412
{
1264
412
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
412
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
219
{
1269
219
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
219
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
239
{
1274
239
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
239
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
668
{
1279
668
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
668
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.65k
{
1284
1.65k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.65k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
797
{
1289
797
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
797
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
304
{
1294
304
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
304
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
252
{
1299
252
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
252
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
263
{
1304
263
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
263
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
386
{
1309
386
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
386
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
287
{
1314
287
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
287
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
244
{
1319
244
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
244
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
447
{
1324
447
  build_er_1(info, M68K_INS_AND, 1);
1325
447
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
696
{
1329
696
  build_er_1(info, M68K_INS_AND, 2);
1330
696
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
368
{
1334
368
  build_er_1(info, M68K_INS_AND, 4);
1335
368
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
245
{
1339
245
  build_re_1(info, M68K_INS_AND, 1);
1340
245
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
278
{
1344
278
  build_re_1(info, M68K_INS_AND, 2);
1345
278
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
296
{
1349
296
  build_re_1(info, M68K_INS_AND, 4);
1350
296
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
599
{
1354
599
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
599
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
283
{
1359
283
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
283
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
356
{
1364
356
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
356
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
204
{
1369
204
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
204
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
261
{
1374
261
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
261
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
730
{
1379
730
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
730
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
445
{
1384
445
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
445
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
309
{
1389
309
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
309
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
291
{
1394
291
  build_r(info, M68K_INS_ASR, 1);
1395
291
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
284
{
1399
284
  build_r(info, M68K_INS_ASR, 2);
1400
284
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
214
{
1404
214
  build_r(info, M68K_INS_ASR, 4);
1405
214
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
296
{
1409
296
  build_ea(info, M68K_INS_ASR, 2);
1410
296
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
426
{
1414
426
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
426
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
291
{
1419
291
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
291
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
289
{
1424
289
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
289
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
290
{
1429
290
  build_r(info, M68K_INS_ASL, 1);
1430
290
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
263
{
1434
263
  build_r(info, M68K_INS_ASL, 2);
1435
263
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
224
{
1439
224
  build_r(info, M68K_INS_ASL, 4);
1440
224
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
540
{
1444
540
  build_ea(info, M68K_INS_ASL, 2);
1445
540
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
9.17k
{
1449
9.17k
  build_bcc(info, 1, make_int_8(info->ir));
1450
9.17k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
612
{
1454
612
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
612
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
559
{
1459
559
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
213
  build_bcc(info, 4, read_imm_32(info));
1461
213
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
910
{
1465
910
  build_re_1(info, M68K_INS_BCHG, 1);
1466
910
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
82
{
1470
82
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
82
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.07k
{
1475
1.07k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.07k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
74
{
1480
74
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
74
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.15k
{
1485
1.15k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
700
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
700
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
467
{
1491
467
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
396
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
396
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
527
{
1498
527
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
197
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
197
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
638
{
1504
638
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
219
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
219
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
508
{
1510
508
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
274
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
274
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
578
{
1516
578
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
305
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
305
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
416
{
1522
416
  cs_m68k* ext = &info->extension;
1523
416
  cs_m68k_op temp;
1524
1525
416
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
208
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
208
  temp = ext->operands[0];
1531
208
  ext->operands[0] = ext->operands[1];
1532
208
  ext->operands[1] = temp;
1533
208
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
318
{
1537
318
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
251
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
251
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
197
{
1543
197
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
197
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.54k
{
1548
2.54k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.54k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
866
{
1553
866
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
866
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
419
{
1558
419
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
218
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
218
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
986
{
1564
986
  build_re_1(info, M68K_INS_BSET, 1);
1565
986
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
75
{
1569
75
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
75
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
620
{
1574
620
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
620
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
343
{
1579
343
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
343
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
424
{
1584
424
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
196
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
196
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
4.40k
{
1590
4.40k
  build_re_1(info, M68K_INS_BTST, 4);
1591
4.40k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
81
{
1595
81
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
81
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
197
{
1600
197
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
164
{
1606
164
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
84
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
84
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
546
{
1612
546
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
207
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
207
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
395
{
1618
395
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
200
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
200
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
648
{
1624
648
  build_cas2(info, 2);
1625
648
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
571
{
1629
571
  build_cas2(info, 4);
1630
571
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
407
{
1634
407
  build_er_1(info, M68K_INS_CHK, 2);
1635
407
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.24k
{
1639
1.24k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
583
  build_er_1(info, M68K_INS_CHK, 4);
1641
583
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
809
{
1645
809
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
511
  build_chk2_cmp2(info, 1);
1647
511
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
400
{
1651
400
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
202
  build_chk2_cmp2(info, 2);
1653
202
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
955
{
1657
955
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
529
  build_chk2_cmp2(info, 4);
1659
529
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
942
{
1663
942
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
732
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
732
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
304
{
1669
304
  build_ea(info, M68K_INS_CLR, 1);
1670
304
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
606
{
1674
606
  build_ea(info, M68K_INS_CLR, 2);
1675
606
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
228
{
1679
228
  build_ea(info, M68K_INS_CLR, 4);
1680
228
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
403
{
1684
403
  build_er_1(info, M68K_INS_CMP, 1);
1685
403
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.13k
{
1689
1.13k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.13k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.86k
{
1694
1.86k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.86k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
279
{
1699
279
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
279
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
350
{
1704
350
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
350
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
654
{
1709
654
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
654
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
262
{
1714
262
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
68
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
68
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
537
{
1720
537
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
333
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
333
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
276
{
1726
276
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
276
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
265
{
1731
265
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
197
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
197
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
427
{
1737
427
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
230
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
230
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
237
{
1743
237
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
237
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
165
{
1748
165
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
99
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
99
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
322
{
1754
322
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
127
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
127
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
382
{
1760
382
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
382
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
363
{
1765
363
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
363
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
229
{
1770
229
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
229
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.75k
{
1775
2.75k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.75k
  op->type = M68K_OP_BR_DISP;
1777
2.75k
  op->br_disp.disp = displacement;
1778
2.75k
  op->br_disp.disp_size = size;
1779
2.75k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.87k
{
1783
1.87k
  cs_m68k_op* op0;
1784
1.87k
  cs_m68k* ext;
1785
1.87k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.51k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
520
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
520
    info->pc += 2;
1791
520
    return;
1792
520
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
993
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
993
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
993
  op0 = &ext->operands[0];
1799
1800
993
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
993
  set_insn_group(info, M68K_GRP_JUMP);
1803
993
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
993
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
2.27k
{
1808
2.27k
  cs_m68k* ext;
1809
2.27k
  cs_m68k_op* op0;
1810
1811
2.27k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.07k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.07k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.07k
  op0 = &ext->operands[0];
1818
1819
1.07k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.07k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.07k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.07k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.13k
{
1827
1.13k
  cs_m68k* ext;
1828
1.13k
  cs_m68k_op* op0;
1829
1.13k
  cs_m68k_op* op1;
1830
1.13k
  uint32_t ext1, ext2;
1831
1832
1.13k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
688
  ext1 = read_imm_16(info);
1835
688
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
688
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
688
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
688
  op0 = &ext->operands[0];
1842
688
  op1 = &ext->operands[1];
1843
1844
688
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
688
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
688
  set_insn_group(info, M68K_GRP_JUMP);
1849
688
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
688
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.22k
{
1854
1.22k
  cs_m68k_op* special;
1855
1.22k
  cs_m68k_op* op_ea;
1856
1857
1.22k
  int regsel = (extension >> 10) & 0x7;
1858
1.22k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.22k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.22k
  special = &ext->operands[0];
1863
1.22k
  op_ea = &ext->operands[1];
1864
1865
1.22k
  if (!dir) {
1866
691
    cs_m68k_op* t = special;
1867
691
    special = op_ea;
1868
691
    op_ea = t;
1869
691
  }
1870
1871
1.22k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.22k
  if (regsel & 4)
1874
317
    special->reg = M68K_REG_FPCR;
1875
910
  else if (regsel & 2)
1876
412
    special->reg = M68K_REG_FPSR;
1877
498
  else if (regsel & 1)
1878
209
    special->reg = M68K_REG_FPIAR;
1879
1.22k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
1.78k
{
1883
1.78k
  cs_m68k_op* op_reglist;
1884
1.78k
  cs_m68k_op* op_ea;
1885
1.78k
  int dir = (extension >> 13) & 0x1;
1886
1.78k
  int mode = (extension >> 11) & 0x3;
1887
1.78k
  uint32_t reglist = extension & 0xff;
1888
1.78k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
1.78k
  op_reglist = &ext->operands[0];
1891
1.78k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
1.78k
  if (!dir) {
1896
265
    cs_m68k_op* t = op_reglist;
1897
265
    op_reglist = op_ea;
1898
265
    op_ea = t;
1899
265
  }
1900
1901
1.78k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
1.78k
  switch (mode) {
1904
209
    case 1 : // Dynamic list in dn register
1905
209
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
209
      break;
1907
1908
217
    case 0 :
1909
217
      op_reglist->address_mode = M68K_AM_NONE;
1910
217
      op_reglist->type = M68K_OP_REG_BITS;
1911
217
      op_reglist->register_bits = reglist << 16;
1912
217
      break;
1913
1914
858
    case 2 : // Static list
1915
858
      op_reglist->address_mode = M68K_AM_NONE;
1916
858
      op_reglist->type = M68K_OP_REG_BITS;
1917
858
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
858
      break;
1919
1.78k
  }
1920
1.78k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
12.5k
{
1924
12.5k
  cs_m68k *ext;
1925
12.5k
  cs_m68k_op* op0;
1926
12.5k
  cs_m68k_op* op1;
1927
12.5k
  bool supports_single_op;
1928
12.5k
  uint32_t next;
1929
12.5k
  int rm, src, dst, opmode;
1930
1931
1932
12.5k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
12.0k
  supports_single_op = true;
1935
1936
12.0k
  next = read_imm_16(info);
1937
1938
12.0k
  rm = (next >> 14) & 0x1;
1939
12.0k
  src = (next >> 10) & 0x7;
1940
12.0k
  dst = (next >> 7) & 0x7;
1941
12.0k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
12.0k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
211
    cs_m68k_op* op0;
1947
211
    cs_m68k_op* op1;
1948
211
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
211
    op0 = &ext->operands[0];
1951
211
    op1 = &ext->operands[1];
1952
1953
211
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
211
    op0->type = M68K_OP_IMM;
1955
211
    op0->imm = next & 0x3f;
1956
1957
211
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
211
    return;
1960
211
  }
1961
1962
  // deal with extended move stuff
1963
1964
11.8k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
691
    case 0x4: // FMOVEM ea, FPCR
1967
1.22k
    case 0x5: // FMOVEM FPCR, ea
1968
1.22k
      fmove_fpcr(info, next);
1969
1.22k
      return;
1970
1971
    // fmovem list
1972
265
    case 0x6:
1973
1.78k
    case 0x7:
1974
1.78k
      fmovem(info, next);
1975
1.78k
      return;
1976
11.8k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
8.79k
  if ((next >> 6) & 1)
1981
3.69k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
8.79k
  switch (opmode) {
1986
626
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
301
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
201
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
208
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
78
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
69
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
254
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
79
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
206
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
68
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
70
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
426
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
85
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
228
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
201
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
73
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
218
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
70
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
87
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
324
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
201
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
215
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
276
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
201
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
206
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
208
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
235
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
433
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
316
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
474
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
199
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
223
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
272
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
201
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
223
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
219
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
267
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
555
    default:
2024
555
      break;
2025
8.79k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
8.79k
  if ((next >> 6) & 1) {
2032
3.69k
    if ((next >> 2) & 1)
2033
1.64k
      info->inst->Opcode += 2;
2034
2.04k
    else
2035
2.04k
      info->inst->Opcode += 1;
2036
3.69k
  }
2037
2038
8.79k
  ext = &info->extension;
2039
2040
8.79k
  ext->op_count = 2;
2041
8.79k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
8.79k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
8.79k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
294
    op0 = &ext->operands[1];
2047
294
    op1 = &ext->operands[0];
2048
8.50k
  } else {
2049
8.50k
    op0 = &ext->operands[0];
2050
8.50k
    op1 = &ext->operands[1];
2051
8.50k
  }
2052
2053
8.79k
  if (rm == 0 && supports_single_op && src == dst) {
2054
608
    ext->op_count = 1;
2055
608
    op0->reg = M68K_REG_FP0 + dst;
2056
608
    return;
2057
608
  }
2058
2059
8.18k
  if (rm == 1) {
2060
3.95k
    switch (src) {
2061
933
      case 0x00 :
2062
933
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
933
        get_ea_mode_op(info, op0, info->ir, 4);
2064
933
        break;
2065
2066
568
      case 0x06 :
2067
568
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
568
        get_ea_mode_op(info, op0, info->ir, 1);
2069
568
        break;
2070
2071
611
      case 0x04 :
2072
611
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
611
        get_ea_mode_op(info, op0, info->ir, 2);
2074
611
        break;
2075
2076
656
      case 0x01 :
2077
656
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
656
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
656
        get_ea_mode_op(info, op0, info->ir, 4);
2080
656
        op0->type = M68K_OP_FP_SINGLE;
2081
656
        break;
2082
2083
611
      case 0x05:
2084
611
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
611
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
611
        get_ea_mode_op(info, op0, info->ir, 8);
2087
611
        op0->type = M68K_OP_FP_DOUBLE;
2088
611
        break;
2089
2090
571
      default :
2091
571
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
571
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
571
        break;
2094
3.95k
    }
2095
4.23k
  } else {
2096
4.23k
    op0->reg = M68K_REG_FP0 + src;
2097
4.23k
  }
2098
2099
8.18k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.18k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.17k
{
2104
1.17k
  cs_m68k* ext;
2105
1.17k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
795
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
795
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
795
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
933
{
2113
933
  cs_m68k* ext;
2114
2115
933
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
519
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
519
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
519
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.12k
{
2123
1.12k
  cs_m68k* ext;
2124
2125
1.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
755
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
755
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
755
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
755
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
299
{
2136
299
  uint32_t extension1;
2137
299
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
92
  extension1 = read_imm_16(info);
2140
2141
92
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
92
  info->inst->Opcode += (extension1 & 0x2f);
2145
92
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
514
{
2149
514
  uint32_t extension1, extension2;
2150
514
  cs_m68k_op* op0;
2151
514
  cs_m68k* ext;
2152
2153
514
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
237
  extension1 = read_imm_16(info);
2156
237
  extension2 = read_imm_16(info);
2157
2158
237
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
237
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
237
  op0 = &ext->operands[0];
2164
2165
237
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
237
  op0->type = M68K_OP_IMM;
2167
237
  op0->imm = extension2;
2168
237
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
411
{
2172
411
  uint32_t extension1, extension2;
2173
411
  cs_m68k* ext;
2174
411
  cs_m68k_op* op0;
2175
2176
411
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
208
  extension1 = read_imm_16(info);
2179
208
  extension2 = read_imm_32(info);
2180
2181
208
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
208
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
208
  op0 = &ext->operands[0];
2187
2188
208
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
208
  op0->type = M68K_OP_IMM;
2190
208
  op0->imm = extension2;
2191
208
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
789
{
2195
789
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
573
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
573
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
283
{
2201
283
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
283
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
496
{
2206
496
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
496
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
887
{
2211
887
  build_er_1(info, M68K_INS_DIVS, 2);
2212
887
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
567
{
2216
567
  build_er_1(info, M68K_INS_DIVU, 2);
2217
567
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.01k
{
2221
1.01k
  uint32_t extension, insn_signed;
2222
1.01k
  cs_m68k* ext;
2223
1.01k
  cs_m68k_op* op0;
2224
1.01k
  cs_m68k_op* op1;
2225
1.01k
  uint32_t reg_0, reg_1;
2226
2227
1.01k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
952
  extension = read_imm_16(info);
2230
952
  insn_signed = 0;
2231
2232
952
  if (BIT_B((extension)))
2233
186
    insn_signed = 1;
2234
2235
952
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
952
  op0 = &ext->operands[0];
2238
952
  op1 = &ext->operands[1];
2239
2240
952
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
952
  reg_0 = extension & 7;
2243
952
  reg_1 = (extension >> 12) & 7;
2244
2245
952
  op1->address_mode = M68K_AM_NONE;
2246
952
  op1->type = M68K_OP_REG_PAIR;
2247
952
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
952
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
952
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
664
    op1->type = M68K_OP_REG;
2252
664
    op1->reg = M68K_REG_D0 + reg_1;
2253
664
  }
2254
952
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
401
{
2258
401
  build_re_1(info, M68K_INS_EOR, 1);
2259
401
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
279
{
2263
279
  build_re_1(info, M68K_INS_EOR, 2);
2264
279
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.38k
{
2268
1.38k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.38k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
319
{
2273
319
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
319
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
235
{
2278
235
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
235
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
297
{
2283
297
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
297
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
69
{
2288
69
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
69
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
252
{
2293
252
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
252
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
205
{
2298
205
  build_r(info, M68K_INS_EXG, 4);
2299
205
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
221
{
2303
221
  cs_m68k_op* op0;
2304
221
  cs_m68k_op* op1;
2305
221
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
221
  op0 = &ext->operands[0];
2308
221
  op1 = &ext->operands[1];
2309
2310
221
  op0->address_mode = M68K_AM_NONE;
2311
221
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
221
  op1->address_mode = M68K_AM_NONE;
2314
221
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
221
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
201
{
2319
201
  cs_m68k_op* op0;
2320
201
  cs_m68k_op* op1;
2321
201
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
201
  op0 = &ext->operands[0];
2324
201
  op1 = &ext->operands[1];
2325
2326
201
  op0->address_mode = M68K_AM_NONE;
2327
201
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
201
  op1->address_mode = M68K_AM_NONE;
2330
201
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
201
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
214
{
2335
214
  build_d(info, M68K_INS_EXT, 2);
2336
214
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
215
{
2340
215
  build_d(info, M68K_INS_EXT, 4);
2341
215
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
617
{
2345
617
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
232
  build_d(info, M68K_INS_EXTB, 4);
2347
232
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
281
{
2351
281
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
281
  set_insn_group(info, M68K_GRP_JUMP);
2353
281
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
281
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
220
{
2358
220
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
220
  set_insn_group(info, M68K_GRP_JUMP);
2360
220
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
220
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
426
{
2365
426
  build_ea_a(info, M68K_INS_LEA, 4);
2366
426
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
100
{
2370
100
  build_link(info, read_imm_16(info), 2);
2371
100
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
556
{
2375
556
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
351
  build_link(info, read_imm_32(info), 4);
2377
351
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
380
{
2381
380
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
380
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
249
{
2386
249
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
249
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
234
{
2391
234
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
234
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
281
{
2396
281
  build_r(info, M68K_INS_LSR, 1);
2397
281
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
229
{
2401
229
  build_r(info, M68K_INS_LSR, 2);
2402
229
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
249
{
2406
249
  build_r(info, M68K_INS_LSR, 4);
2407
249
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
718
{
2411
718
  build_ea(info, M68K_INS_LSR, 2);
2412
718
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
252
{
2416
252
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
252
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
506
{
2421
506
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
506
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
246
{
2426
246
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
246
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
226
{
2431
226
  build_r(info, M68K_INS_LSL, 1);
2432
226
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
651
{
2436
651
  build_r(info, M68K_INS_LSL, 2);
2437
651
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
205
{
2441
205
  build_r(info, M68K_INS_LSL, 4);
2442
205
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
627
{
2446
627
  build_ea(info, M68K_INS_LSL, 2);
2447
627
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
4.86k
{
2451
4.86k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
4.86k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.52k
{
2456
5.52k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.52k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
7.76k
{
2461
7.76k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
7.76k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
704
{
2466
704
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
704
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
895
{
2471
895
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
895
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
375
{
2476
375
  cs_m68k_op* op0;
2477
375
  cs_m68k_op* op1;
2478
375
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
375
  op0 = &ext->operands[0];
2481
375
  op1 = &ext->operands[1];
2482
2483
375
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
375
  op1->address_mode = M68K_AM_NONE;
2486
375
  op1->reg = M68K_REG_CCR;
2487
375
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
467
{
2491
467
  cs_m68k_op* op0;
2492
467
  cs_m68k_op* op1;
2493
467
  cs_m68k* ext;
2494
2495
467
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
230
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
230
  op0 = &ext->operands[0];
2500
230
  op1 = &ext->operands[1];
2501
2502
230
  op0->address_mode = M68K_AM_NONE;
2503
230
  op0->reg = M68K_REG_CCR;
2504
2505
230
  get_ea_mode_op(info, op1, info->ir, 1);
2506
230
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
450
{
2510
450
  cs_m68k_op* op0;
2511
450
  cs_m68k_op* op1;
2512
450
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
450
  op0 = &ext->operands[0];
2515
450
  op1 = &ext->operands[1];
2516
2517
450
  op0->address_mode = M68K_AM_NONE;
2518
450
  op0->reg = M68K_REG_SR;
2519
2520
450
  get_ea_mode_op(info, op1, info->ir, 2);
2521
450
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
236
{
2525
236
  cs_m68k_op* op0;
2526
236
  cs_m68k_op* op1;
2527
236
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
236
  op0 = &ext->operands[0];
2530
236
  op1 = &ext->operands[1];
2531
2532
236
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
236
  op1->address_mode = M68K_AM_NONE;
2535
236
  op1->reg = M68K_REG_SR;
2536
236
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
254
{
2540
254
  cs_m68k_op* op0;
2541
254
  cs_m68k_op* op1;
2542
254
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
254
  op0 = &ext->operands[0];
2545
254
  op1 = &ext->operands[1];
2546
2547
254
  op0->address_mode = M68K_AM_NONE;
2548
254
  op0->reg = M68K_REG_USP;
2549
2550
254
  op1->address_mode = M68K_AM_NONE;
2551
254
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
254
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
264
{
2556
264
  cs_m68k_op* op0;
2557
264
  cs_m68k_op* op1;
2558
264
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
264
  op0 = &ext->operands[0];
2561
264
  op1 = &ext->operands[1];
2562
2563
264
  op0->address_mode = M68K_AM_NONE;
2564
264
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
264
  op1->address_mode = M68K_AM_NONE;
2567
264
  op1->reg = M68K_REG_USP;
2568
264
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
2.99k
{
2572
2.99k
  uint32_t extension;
2573
2.99k
  m68k_reg reg;
2574
2.99k
  cs_m68k* ext;
2575
2.99k
  cs_m68k_op* op0;
2576
2.99k
  cs_m68k_op* op1;
2577
2578
2579
2.99k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
2.80k
  extension = read_imm_16(info);
2582
2.80k
  reg = M68K_REG_INVALID;
2583
2584
2.80k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
2.80k
  op0 = &ext->operands[0];
2587
2.80k
  op1 = &ext->operands[1];
2588
2589
2.80k
  switch (extension & 0xfff) {
2590
99
    case 0x000: reg = M68K_REG_SFC; break;
2591
97
    case 0x001: reg = M68K_REG_DFC; break;
2592
203
    case 0x800: reg = M68K_REG_USP; break;
2593
69
    case 0x801: reg = M68K_REG_VBR; break;
2594
67
    case 0x002: reg = M68K_REG_CACR; break;
2595
66
    case 0x802: reg = M68K_REG_CAAR; break;
2596
71
    case 0x803: reg = M68K_REG_MSP; break;
2597
285
    case 0x804: reg = M68K_REG_ISP; break;
2598
199
    case 0x003: reg = M68K_REG_TC; break;
2599
213
    case 0x004: reg = M68K_REG_ITT0; break;
2600
203
    case 0x005: reg = M68K_REG_ITT1; break;
2601
194
    case 0x006: reg = M68K_REG_DTT0; break;
2602
130
    case 0x007: reg = M68K_REG_DTT1; break;
2603
228
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
66
    case 0x806: reg = M68K_REG_URP; break;
2605
74
    case 0x807: reg = M68K_REG_SRP; break;
2606
2.80k
  }
2607
2608
2.80k
  if (BIT_0(info->ir)) {
2609
604
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
604
    op1->reg = reg;
2611
2.19k
  } else {
2612
2.19k
    op0->reg = reg;
2613
2.19k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.19k
  }
2615
2.80k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
484
{
2619
484
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
484
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
367
{
2624
367
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
367
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
666
{
2629
666
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
666
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
850
{
2634
850
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
850
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
883
{
2639
883
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
883
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
620
{
2644
620
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
620
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
242
{
2649
242
  build_movep_re(info, 2);
2650
242
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
90
{
2654
90
  build_movep_re(info, 4);
2655
90
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
350
{
2659
350
  build_movep_er(info, 2);
2660
350
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
433
{
2664
433
  build_movep_er(info, 4);
2665
433
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
171
{
2669
171
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
102
  build_moves(info, 1);
2671
102
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
516
{
2675
  //uint32_t extension;
2676
516
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
443
  build_moves(info, 2);
2678
443
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
409
{
2682
409
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
199
  build_moves(info, 4);
2684
199
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
5.66k
{
2688
5.66k
  cs_m68k_op* op0;
2689
5.66k
  cs_m68k_op* op1;
2690
2691
5.66k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
5.66k
  op0 = &ext->operands[0];
2694
5.66k
  op1 = &ext->operands[1];
2695
2696
5.66k
  op0->type = M68K_OP_IMM;
2697
5.66k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
5.66k
  op0->imm = (info->ir & 0xff);
2699
2700
5.66k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
5.66k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
5.66k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
352
{
2706
352
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
352
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
352
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
276
  build_move16(info, data, modes);
2712
276
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
451
{
2716
451
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
451
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
451
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
241
  build_move16(info, data, modes);
2722
241
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
174
{
2726
174
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
174
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
174
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
100
  build_move16(info, data, modes);
2732
100
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
412
{
2736
412
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
412
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
412
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
199
  build_move16(info, data, modes);
2742
199
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
270
{
2746
270
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
270
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
270
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
70
  build_move16(info, data, modes);
2752
70
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
874
{
2756
874
  build_er_1(info, M68K_INS_MULS, 2);
2757
874
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.12k
{
2761
1.12k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.12k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
943
{
2766
943
  uint32_t extension, insn_signed;
2767
943
  cs_m68k* ext;
2768
943
  cs_m68k_op* op0;
2769
943
  cs_m68k_op* op1;
2770
943
  uint32_t reg_0, reg_1;
2771
2772
943
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
749
  extension = read_imm_16(info);
2775
749
  insn_signed = 0;
2776
2777
749
  if (BIT_B((extension)))
2778
274
    insn_signed = 1;
2779
2780
749
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
749
  op0 = &ext->operands[0];
2783
749
  op1 = &ext->operands[1];
2784
2785
749
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
749
  reg_0 = extension & 7;
2788
749
  reg_1 = (extension >> 12) & 7;
2789
2790
749
  op1->address_mode = M68K_AM_NONE;
2791
749
  op1->type = M68K_OP_REG_PAIR;
2792
749
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
749
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
749
  if (!BIT_A(extension)) {
2796
488
    op1->type = M68K_OP_REG;
2797
488
    op1->reg = M68K_REG_D0 + reg_1;
2798
488
  }
2799
749
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
618
{
2803
618
  build_ea(info, M68K_INS_NBCD, 1);
2804
618
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
228
{
2808
228
  build_ea(info, M68K_INS_NEG, 1);
2809
228
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
375
{
2813
375
  build_ea(info, M68K_INS_NEG, 2);
2814
375
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
267
{
2818
267
  build_ea(info, M68K_INS_NEG, 4);
2819
267
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
704
{
2823
704
  build_ea(info, M68K_INS_NEGX, 1);
2824
704
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
231
{
2828
231
  build_ea(info, M68K_INS_NEGX, 2);
2829
231
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
634
{
2833
634
  build_ea(info, M68K_INS_NEGX, 4);
2834
634
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
384
{
2838
384
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
384
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
255
{
2843
255
  build_ea(info, M68K_INS_NOT, 1);
2844
255
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
344
{
2848
344
  build_ea(info, M68K_INS_NOT, 2);
2849
344
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
260
{
2853
260
  build_ea(info, M68K_INS_NOT, 4);
2854
260
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
914
{
2858
914
  build_er_1(info, M68K_INS_OR, 1);
2859
914
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
558
{
2863
558
  build_er_1(info, M68K_INS_OR, 2);
2864
558
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
762
{
2868
762
  build_er_1(info, M68K_INS_OR, 4);
2869
762
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
499
{
2873
499
  build_re_1(info, M68K_INS_OR, 1);
2874
499
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
662
{
2878
662
  build_re_1(info, M68K_INS_OR, 2);
2879
662
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
811
{
2883
811
  build_re_1(info, M68K_INS_OR, 4);
2884
811
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
10.0k
{
2888
10.0k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
10.0k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.40k
{
2893
1.40k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.40k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
859
{
2898
859
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
859
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
218
{
2903
218
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
218
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
272
{
2908
272
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
272
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
653
{
2913
653
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
438
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
438
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
706
{
2919
706
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
483
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
483
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
240
{
2925
240
  build_ea(info, M68K_INS_PEA, 4);
2926
240
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
207
{
2930
207
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
207
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
216
{
2935
216
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
216
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
233
{
2940
233
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
233
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
203
{
2945
203
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
203
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
88
{
2950
88
  build_r(info, M68K_INS_ROR, 1);
2951
88
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
254
{
2955
254
  build_r(info, M68K_INS_ROR, 2);
2956
254
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
213
{
2960
213
  build_r(info, M68K_INS_ROR, 4);
2961
213
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
293
{
2965
293
  build_ea(info, M68K_INS_ROR, 2);
2966
293
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
248
{
2970
248
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
248
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
273
{
2975
273
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
273
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
274
{
2980
274
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
274
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
377
{
2985
377
  build_r(info, M68K_INS_ROL, 1);
2986
377
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
321
{
2990
321
  build_r(info, M68K_INS_ROL, 2);
2991
321
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
298
{
2995
298
  build_r(info, M68K_INS_ROL, 4);
2996
298
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
349
{
3000
349
  build_ea(info, M68K_INS_ROL, 2);
3001
349
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
450
{
3005
450
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
450
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
201
{
3010
201
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
201
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
210
{
3015
210
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
210
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
388
{
3020
388
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
388
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
255
{
3025
255
  build_r(info, M68K_INS_ROXR, 2);
3026
255
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
207
{
3030
207
  build_r(info, M68K_INS_ROXR, 4);
3031
207
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
471
{
3035
471
  build_ea(info, M68K_INS_ROXR, 2);
3036
471
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
244
{
3040
244
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
244
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
224
{
3045
224
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
224
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
76
{
3050
76
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
76
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
105
{
3055
105
  build_r(info, M68K_INS_ROXL, 1);
3056
105
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
261
{
3060
261
  build_r(info, M68K_INS_ROXL, 2);
3061
261
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
87
{
3065
87
  build_r(info, M68K_INS_ROXL, 4);
3066
87
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
381
{
3070
381
  build_ea(info, M68K_INS_ROXL, 2);
3071
381
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
457
{
3075
457
  set_insn_group(info, M68K_GRP_RET);
3076
457
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
262
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
262
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
78
{
3082
78
  set_insn_group(info, M68K_GRP_IRET);
3083
78
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
78
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
115
{
3088
115
  cs_m68k* ext;
3089
115
  cs_m68k_op* op;
3090
3091
115
  set_insn_group(info, M68K_GRP_RET);
3092
3093
115
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
66
{
3112
66
  set_insn_group(info, M68K_GRP_RET);
3113
66
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
66
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
309
{
3118
309
  set_insn_group(info, M68K_GRP_RET);
3119
309
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
309
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
367
{
3124
367
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
367
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
345
{
3129
345
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
345
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
931
{
3134
931
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
931
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
931
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
224
{
3140
224
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
224
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.40k
{
3145
1.40k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.40k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
705
{
3150
705
  build_er_1(info, M68K_INS_SUB, 2);
3151
705
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
1.71k
{
3155
1.71k
  build_er_1(info, M68K_INS_SUB, 4);
3156
1.71k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
363
{
3160
363
  build_re_1(info, M68K_INS_SUB, 1);
3161
363
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
401
{
3165
401
  build_re_1(info, M68K_INS_SUB, 2);
3166
401
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.99k
{
3170
1.99k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.99k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
741
{
3175
741
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
741
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
907
{
3180
907
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
907
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
407
{
3185
407
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
407
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
241
{
3190
241
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
241
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
598
{
3195
598
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
598
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
625
{
3200
625
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
625
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.17k
{
3205
2.17k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.17k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
510
{
3210
510
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
510
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
438
{
3215
438
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
438
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
289
{
3220
289
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
289
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
231
{
3225
231
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
231
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
256
{
3230
256
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
256
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
460
{
3235
460
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
460
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
219
{
3240
219
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
219
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
199
{
3245
199
  build_d(info, M68K_INS_SWAP, 0);
3246
199
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
383
{
3250
383
  build_ea(info, M68K_INS_TAS, 1);
3251
383
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.52k
{
3255
1.52k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.52k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
599
{
3260
599
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
287
  build_trap(info, 0, 0);
3262
3263
287
  info->extension.op_count = 0;
3264
287
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
445
{
3268
445
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
227
  build_trap(info, 2, read_imm_16(info));
3270
227
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
399
{
3274
399
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
200
  build_trap(info, 4, read_imm_32(info));
3276
200
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
78
{
3280
78
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
78
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
324
{
3285
324
  build_ea(info, M68K_INS_TST, 1);
3286
324
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
436
{
3290
436
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
221
  build_ea(info, M68K_INS_TST, 1);
3292
221
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
480
{
3296
480
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
268
  build_ea(info, M68K_INS_TST, 1);
3298
268
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
280
{
3302
280
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
84
  build_ea(info, M68K_INS_TST, 1);
3304
84
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
342
{
3308
342
  build_ea(info, M68K_INS_TST, 2);
3309
342
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
661
{
3313
661
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
383
  build_ea(info, M68K_INS_TST, 2);
3315
383
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
395
{
3319
395
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
196
  build_ea(info, M68K_INS_TST, 2);
3321
196
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
183
{
3325
183
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
108
  build_ea(info, M68K_INS_TST, 2);
3327
108
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
523
{
3331
523
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
242
  build_ea(info, M68K_INS_TST, 2);
3333
242
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
264
{
3337
264
  build_ea(info, M68K_INS_TST, 4);
3338
264
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
424
{
3342
424
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
225
  build_ea(info, M68K_INS_TST, 4);
3344
225
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
413
{
3348
413
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
199
  build_ea(info, M68K_INS_TST, 4);
3350
199
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
271
{
3354
271
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
72
  build_ea(info, M68K_INS_TST, 4);
3356
72
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
414
{
3360
414
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
203
  build_ea(info, M68K_INS_TST, 4);
3362
203
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
99
{
3366
99
  cs_m68k_op* op;
3367
99
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
99
  op = &ext->operands[0];
3370
3371
99
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
99
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
99
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.23k
{
3377
1.23k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
912
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
912
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
856
{
3383
856
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
513
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
513
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
217k
{
3392
217k
  const unsigned int instruction = info->ir;
3393
217k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
217k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
217k
    (i->instruction == d68000_invalid) ) {
3397
740
    d68000_invalid(info);
3398
740
    return 0;
3399
740
  }
3400
3401
216k
  return 1;
3402
217k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
282k
{
3406
282k
  uint8_t i;
3407
3408
430k
  for (i = 0; i < count; ++i) {
3409
153k
    if (regs[i] == (uint16_t)reg)
3410
5.75k
      return 1;
3411
153k
  }
3412
3413
276k
  return 0;
3414
282k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
298k
{
3418
298k
  if (reg == M68K_REG_INVALID)
3419
15.9k
    return;
3420
3421
282k
  if (write)
3422
165k
  {
3423
165k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.70k
      return;
3425
3426
161k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
161k
    info->regs_write_count++;
3428
161k
  }
3429
117k
  else
3430
117k
  {
3431
117k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.05k
      return;
3433
3434
115k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
115k
    info->regs_read_count++;
3436
115k
  }
3437
282k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
89.1k
{
3441
89.1k
  switch (op->address_mode) {
3442
1.13k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.13k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.13k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.13k
      break;
3446
3447
15.0k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
40.7k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
40.7k
      add_reg_to_rw_list(info, op->reg, 1);
3450
40.7k
      break;
3451
3452
18.1k
    case M68K_AM_REGI_ADDR:
3453
28.2k
    case M68K_AM_REGI_ADDR_DISP:
3454
28.2k
      add_reg_to_rw_list(info, op->reg, 0);
3455
28.2k
      break;
3456
3457
6.08k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
9.02k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
10.5k
    case M68K_AM_MEMI_POST_INDEX:
3460
12.3k
    case M68K_AM_MEMI_PRE_INDEX:
3461
13.4k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
13.8k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
14.1k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
14.3k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
14.3k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
14.3k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
14.3k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
4.62k
    default:
3471
4.62k
      break;
3472
89.1k
  }
3473
89.1k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
14.8k
{
3477
14.8k
  int i;
3478
3479
133k
  for (i = 0; i < 8; ++i) {
3480
118k
    if (bits & (1 << i)) {
3481
29.4k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
29.4k
    }
3483
118k
  }
3484
14.8k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
4.94k
{
3488
4.94k
  uint32_t bits = op->register_bits;
3489
4.94k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
4.94k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
4.94k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
4.94k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
360k
{
3496
360k
  switch ((int)op->type) {
3497
163k
    case M68K_OP_REG:
3498
163k
      add_reg_to_rw_list(info, op->reg, write);
3499
163k
      break;
3500
3501
89.1k
    case M68K_OP_MEM:
3502
89.1k
      update_am_reg_list(info, op, write);
3503
89.1k
      break;
3504
3505
4.94k
    case M68K_OP_REG_BITS:
3506
4.94k
      update_reg_list_regbits(info, op, write);
3507
4.94k
      break;
3508
3509
3.71k
    case M68K_OP_REG_PAIR:
3510
3.71k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.71k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.71k
      break;
3513
360k
  }
3514
360k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
215k
{
3518
215k
  int i;
3519
3520
215k
  if (!info->extension.op_count)
3521
2.02k
    return;
3522
3523
213k
  if (info->extension.op_count == 1) {
3524
69.9k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
143k
  } else {
3526
    // first operand is always read
3527
143k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
290k
    for (i = 1; i < info->extension.op_count; ++i)
3531
147k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
143k
  }
3533
213k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
216k
{
3537
216k
  info->inst = inst;
3538
216k
  info->pc = pc;
3539
216k
  info->ir = 0;
3540
216k
  info->type = cpu_type;
3541
216k
  info->address_mask = 0xffffffff;
3542
3543
216k
  switch(info->type) {
3544
77.5k
    case M68K_CPU_TYPE_68000:
3545
77.5k
      info->type = TYPE_68000;
3546
77.5k
      info->address_mask = 0x00ffffff;
3547
77.5k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
138k
    case M68K_CPU_TYPE_68040:
3565
138k
      info->type = TYPE_68040;
3566
138k
      info->address_mask = 0xffffffff;
3567
138k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
216k
  }
3572
216k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
216k
{
3581
216k
  MCInst *inst = info->inst;
3582
216k
  cs_m68k* ext = &info->extension;
3583
216k
  int i;
3584
216k
  unsigned int size;
3585
3586
216k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
216k
  memset(ext, 0, sizeof(cs_m68k));
3589
216k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.08M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
864k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
216k
  info->ir = peek_imm_16(info);
3595
216k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
215k
    info->ir = read_imm_16(info);
3597
215k
    g_instruction_table[info->ir].instruction(info);
3598
215k
  }
3599
3600
216k
  size = info->pc - (unsigned int)pc;
3601
216k
  info->pc = (unsigned int)pc;
3602
3603
216k
  return size;
3604
216k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
216k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
216k
  int s;
3612
216k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
216k
  cs_struct* handle = instr->csh;
3614
216k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
216k
  if (code_len < 2) {
3619
794
    *size = 0;
3620
794
    return false;
3621
794
  }
3622
3623
216k
  if (instr->flat_insn->detail) {
3624
216k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
216k
  }
3626
3627
216k
  info->groups_count = 0;
3628
216k
  info->regs_read_count = 0;
3629
216k
  info->regs_write_count = 0;
3630
216k
  info->code = code;
3631
216k
  info->code_len = code_len;
3632
216k
  info->baseAddress = address;
3633
3634
216k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
216k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
216k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
216k
  if (handle->mode & CS_MODE_M68K_040)
3641
138k
    cpu_type = M68K_CPU_TYPE_68040;
3642
216k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
216k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
216k
  s = m68k_disassemble(info, address);
3647
3648
216k
  if (s == 0) {
3649
575
    *size = 2;
3650
575
    return false;
3651
575
  }
3652
3653
215k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
215k
  if (s > (int)code_len)
3662
1.13k
    *size = (uint16_t)code_len;
3663
214k
  else
3664
214k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
216k
}
3668