Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/RISCV/RISCVGenAsmWriter.inc
Line
Count
Source
1
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
|*                                                                            *|
3
|* Assembly Writer Source Fragment                                            *|
4
|*                                                                            *|
5
|* Automatically generated file, do not edit!                                 *|
6
|*                                                                            *|
7
\*===----------------------------------------------------------------------===*/
8
9
/* Capstone Disassembly Engine */
10
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
12
#include <stdio.h>  // debug
13
#include <capstone/platform.h>
14
#include <assert.h>
15
16
17
/// printInstruction - This method is automatically generated by tablegen
18
/// from the instruction set description.
19
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
20
102k
{
21
102k
#ifndef CAPSTONE_DIET
22
102k
  static const char AsmStrs[] = {
23
102k
  /* 0 */ 'l', 'l', 'a', 9, 0,
24
102k
  /* 5 */ 's', 'f', 'e', 'n', 'c', 'e', '.', 'v', 'm', 'a', 9, 0,
25
102k
  /* 17 */ 's', 'r', 'a', 9, 0,
26
102k
  /* 22 */ 'l', 'b', 9, 0,
27
102k
  /* 26 */ 's', 'b', 9, 0,
28
102k
  /* 30 */ 'c', '.', 's', 'u', 'b', 9, 0,
29
102k
  /* 37 */ 'a', 'u', 'i', 'p', 'c', 9, 0,
30
102k
  /* 44 */ 'c', 's', 'r', 'r', 'c', 9, 0,
31
102k
  /* 51 */ 'f', 's', 'u', 'b', '.', 'd', 9, 0,
32
102k
  /* 59 */ 'f', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
33
102k
  /* 68 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
34
102k
  /* 78 */ 's', 'c', '.', 'd', 9, 0,
35
102k
  /* 84 */ 'f', 'a', 'd', 'd', '.', 'd', 9, 0,
36
102k
  /* 92 */ 'f', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
37
102k
  /* 101 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
38
102k
  /* 111 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', 9, 0,
39
102k
  /* 121 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', 9, 0,
40
102k
  /* 131 */ 'f', 'l', 'e', '.', 'd', 9, 0,
41
102k
  /* 138 */ 'f', 's', 'g', 'n', 'j', '.', 'd', 9, 0,
42
102k
  /* 147 */ 'f', 'c', 'v', 't', '.', 'l', '.', 'd', 9, 0,
43
102k
  /* 157 */ 'f', 'm', 'u', 'l', '.', 'd', 9, 0,
44
102k
  /* 165 */ 'f', 'm', 'i', 'n', '.', 'd', 9, 0,
45
102k
  /* 173 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', 9, 0,
46
102k
  /* 183 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 'd', 9, 0,
47
102k
  /* 193 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', 9, 0,
48
102k
  /* 204 */ 'f', 'e', 'q', '.', 'd', 9, 0,
49
102k
  /* 211 */ 'l', 'r', '.', 'd', 9, 0,
50
102k
  /* 217 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', 9, 0,
51
102k
  /* 226 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', 9, 0,
52
102k
  /* 236 */ 'f', 'c', 'v', 't', '.', 's', '.', 'd', 9, 0,
53
102k
  /* 246 */ 'f', 'c', 'l', 'a', 's', 's', '.', 'd', 9, 0,
54
102k
  /* 256 */ 'f', 'l', 't', '.', 'd', 9, 0,
55
102k
  /* 263 */ 'f', 's', 'q', 'r', 't', '.', 'd', 9, 0,
56
102k
  /* 272 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 'd', 9, 0,
57
102k
  /* 283 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', 9, 0,
58
102k
  /* 294 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 'd', 9, 0,
59
102k
  /* 305 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', 9, 0,
60
102k
  /* 316 */ 'f', 'd', 'i', 'v', '.', 'd', 9, 0,
61
102k
  /* 324 */ 'f', 'c', 'v', 't', '.', 'w', '.', 'd', 9, 0,
62
102k
  /* 334 */ 'f', 'm', 'v', '.', 'x', '.', 'd', 9, 0,
63
102k
  /* 343 */ 'f', 'm', 'a', 'x', '.', 'd', 9, 0,
64
102k
  /* 351 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', 9, 0,
65
102k
  /* 361 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 'd', 9, 0,
66
102k
  /* 371 */ 'c', '.', 'a', 'd', 'd', 9, 0,
67
102k
  /* 378 */ 'c', '.', 'l', 'd', 9, 0,
68
102k
  /* 384 */ 'c', '.', 'f', 'l', 'd', 9, 0,
69
102k
  /* 391 */ 'c', '.', 'a', 'n', 'd', 9, 0,
70
102k
  /* 398 */ 'c', '.', 's', 'd', 9, 0,
71
102k
  /* 404 */ 'c', '.', 'f', 's', 'd', 9, 0,
72
102k
  /* 411 */ 'f', 'e', 'n', 'c', 'e', 9, 0,
73
102k
  /* 418 */ 'b', 'g', 'e', 9, 0,
74
102k
  /* 423 */ 'b', 'n', 'e', 9, 0,
75
102k
  /* 428 */ 'm', 'u', 'l', 'h', 9, 0,
76
102k
  /* 434 */ 's', 'h', 9, 0,
77
102k
  /* 438 */ 'f', 'e', 'n', 'c', 'e', '.', 'i', 9, 0,
78
102k
  /* 447 */ 'c', '.', 's', 'r', 'a', 'i', 9, 0,
79
102k
  /* 455 */ 'c', 's', 'r', 'r', 'c', 'i', 9, 0,
80
102k
  /* 463 */ 'c', '.', 'a', 'd', 'd', 'i', 9, 0,
81
102k
  /* 471 */ 'c', '.', 'a', 'n', 'd', 'i', 9, 0,
82
102k
  /* 479 */ 'w', 'f', 'i', 9, 0,
83
102k
  /* 484 */ 'c', '.', 'l', 'i', 9, 0,
84
102k
  /* 490 */ 'c', '.', 's', 'l', 'l', 'i', 9, 0,
85
102k
  /* 498 */ 'c', '.', 's', 'r', 'l', 'i', 9, 0,
86
102k
  /* 506 */ 'x', 'o', 'r', 'i', 9, 0,
87
102k
  /* 512 */ 'c', 's', 'r', 'r', 's', 'i', 9, 0,
88
102k
  /* 520 */ 's', 'l', 't', 'i', 9, 0,
89
102k
  /* 526 */ 'c', '.', 'l', 'u', 'i', 9, 0,
90
102k
  /* 533 */ 'c', 's', 'r', 'r', 'w', 'i', 9, 0,
91
102k
  /* 541 */ 'c', '.', 'j', 9, 0,
92
102k
  /* 546 */ 'c', '.', 'e', 'b', 'r', 'e', 'a', 'k', 9, 0,
93
102k
  /* 556 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 9, 0,
94
102k
  /* 566 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 9, 0,
95
102k
  /* 576 */ 'c', '.', 'j', 'a', 'l', 9, 0,
96
102k
  /* 583 */ 't', 'a', 'i', 'l', 9, 0,
97
102k
  /* 589 */ 'e', 'c', 'a', 'l', 'l', 9, 0,
98
102k
  /* 596 */ 's', 'l', 'l', 9, 0,
99
102k
  /* 601 */ 's', 'c', '.', 'd', '.', 'r', 'l', 9, 0,
100
102k
  /* 610 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
101
102k
  /* 623 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
102
102k
  /* 636 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'r', 'l', 9, 0,
103
102k
  /* 649 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'r', 'l', 9, 0,
104
102k
  /* 663 */ 'l', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
105
102k
  /* 672 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
106
102k
  /* 684 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
107
102k
  /* 697 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
108
102k
  /* 711 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
109
102k
  /* 725 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'r', 'l', 9, 0,
110
102k
  /* 738 */ 's', 'c', '.', 'w', '.', 'r', 'l', 9, 0,
111
102k
  /* 747 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
112
102k
  /* 760 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
113
102k
  /* 773 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'r', 'l', 9, 0,
114
102k
  /* 786 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'r', 'l', 9, 0,
115
102k
  /* 800 */ 'l', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
116
102k
  /* 809 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
117
102k
  /* 821 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
118
102k
  /* 834 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
119
102k
  /* 848 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
120
102k
  /* 862 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'r', 'l', 9, 0,
121
102k
  /* 875 */ 's', 'c', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
122
102k
  /* 886 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
123
102k
  /* 901 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
124
102k
  /* 916 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
125
102k
  /* 931 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
126
102k
  /* 947 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
127
102k
  /* 958 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
128
102k
  /* 972 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
129
102k
  /* 987 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
130
102k
  /* 1003 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
131
102k
  /* 1019 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
132
102k
  /* 1034 */ 's', 'c', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
133
102k
  /* 1045 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
134
102k
  /* 1060 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
135
102k
  /* 1075 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
136
102k
  /* 1090 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
137
102k
  /* 1106 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
138
102k
  /* 1117 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
139
102k
  /* 1131 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
140
102k
  /* 1146 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
141
102k
  /* 1162 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
142
102k
  /* 1178 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
143
102k
  /* 1193 */ 's', 'r', 'l', 9, 0,
144
102k
  /* 1198 */ 'm', 'u', 'l', 9, 0,
145
102k
  /* 1203 */ 'r', 'e', 'm', 9, 0,
146
102k
  /* 1208 */ 'c', '.', 'a', 'd', 'd', 'i', '4', 's', 'p', 'n', 9, 0,
147
102k
  /* 1220 */ 'f', 'e', 'n', 'c', 'e', '.', 't', 's', 'o', 9, 0,
148
102k
  /* 1231 */ 'c', '.', 'u', 'n', 'i', 'm', 'p', 9, 0,
149
102k
  /* 1240 */ 'c', '.', 'n', 'o', 'p', 9, 0,
150
102k
  /* 1247 */ 'c', '.', 'a', 'd', 'd', 'i', '1', '6', 's', 'p', 9, 0,
151
102k
  /* 1259 */ 'c', '.', 'l', 'd', 's', 'p', 9, 0,
152
102k
  /* 1267 */ 'c', '.', 'f', 'l', 'd', 's', 'p', 9, 0,
153
102k
  /* 1276 */ 'c', '.', 's', 'd', 's', 'p', 9, 0,
154
102k
  /* 1284 */ 'c', '.', 'f', 's', 'd', 's', 'p', 9, 0,
155
102k
  /* 1293 */ 'c', '.', 'l', 'w', 's', 'p', 9, 0,
156
102k
  /* 1301 */ 'c', '.', 'f', 'l', 'w', 's', 'p', 9, 0,
157
102k
  /* 1310 */ 'c', '.', 's', 'w', 's', 'p', 9, 0,
158
102k
  /* 1318 */ 'c', '.', 'f', 's', 'w', 's', 'p', 9, 0,
159
102k
  /* 1327 */ 's', 'c', '.', 'd', '.', 'a', 'q', 9, 0,
160
102k
  /* 1336 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
161
102k
  /* 1349 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
162
102k
  /* 1362 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 9, 0,
163
102k
  /* 1375 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 9, 0,
164
102k
  /* 1389 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
165
102k
  /* 1398 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
166
102k
  /* 1410 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
167
102k
  /* 1423 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
168
102k
  /* 1437 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
169
102k
  /* 1451 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 9, 0,
170
102k
  /* 1464 */ 's', 'c', '.', 'w', '.', 'a', 'q', 9, 0,
171
102k
  /* 1473 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
172
102k
  /* 1486 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
173
102k
  /* 1499 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 9, 0,
174
102k
  /* 1512 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 9, 0,
175
102k
  /* 1526 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
176
102k
  /* 1535 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
177
102k
  /* 1547 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
178
102k
  /* 1560 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
179
102k
  /* 1574 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
180
102k
  /* 1588 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 9, 0,
181
102k
  /* 1601 */ 'b', 'e', 'q', 9, 0,
182
102k
  /* 1606 */ 'c', '.', 'j', 'r', 9, 0,
183
102k
  /* 1612 */ 'c', '.', 'j', 'a', 'l', 'r', 9, 0,
184
102k
  /* 1620 */ 'c', '.', 'o', 'r', 9, 0,
185
102k
  /* 1626 */ 'c', '.', 'x', 'o', 'r', 9, 0,
186
102k
  /* 1633 */ 'f', 's', 'u', 'b', '.', 's', 9, 0,
187
102k
  /* 1641 */ 'f', 'm', 's', 'u', 'b', '.', 's', 9, 0,
188
102k
  /* 1650 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 's', 9, 0,
189
102k
  /* 1660 */ 'f', 'c', 'v', 't', '.', 'd', '.', 's', 9, 0,
190
102k
  /* 1670 */ 'f', 'a', 'd', 'd', '.', 's', 9, 0,
191
102k
  /* 1678 */ 'f', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
192
102k
  /* 1687 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
193
102k
  /* 1697 */ 'f', 'l', 'e', '.', 's', 9, 0,
194
102k
  /* 1704 */ 'f', 's', 'g', 'n', 'j', '.', 's', 9, 0,
195
102k
  /* 1713 */ 'f', 'c', 'v', 't', '.', 'l', '.', 's', 9, 0,
196
102k
  /* 1723 */ 'f', 'm', 'u', 'l', '.', 's', 9, 0,
197
102k
  /* 1731 */ 'f', 'm', 'i', 'n', '.', 's', 9, 0,
198
102k
  /* 1739 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 's', 9, 0,
199
102k
  /* 1749 */ 'f', 'e', 'q', '.', 's', 9, 0,
200
102k
  /* 1756 */ 'f', 'c', 'l', 'a', 's', 's', '.', 's', 9, 0,
201
102k
  /* 1766 */ 'f', 'l', 't', '.', 's', 9, 0,
202
102k
  /* 1773 */ 'f', 's', 'q', 'r', 't', '.', 's', 9, 0,
203
102k
  /* 1782 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 's', 9, 0,
204
102k
  /* 1793 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 's', 9, 0,
205
102k
  /* 1804 */ 'f', 'd', 'i', 'v', '.', 's', 9, 0,
206
102k
  /* 1812 */ 'f', 'c', 'v', 't', '.', 'w', '.', 's', 9, 0,
207
102k
  /* 1822 */ 'f', 'm', 'a', 'x', '.', 's', 9, 0,
208
102k
  /* 1830 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 's', 9, 0,
209
102k
  /* 1840 */ 'c', 's', 'r', 'r', 's', 9, 0,
210
102k
  /* 1847 */ 'm', 'r', 'e', 't', 9, 0,
211
102k
  /* 1853 */ 's', 'r', 'e', 't', 9, 0,
212
102k
  /* 1859 */ 'u', 'r', 'e', 't', 9, 0,
213
102k
  /* 1865 */ 'b', 'l', 't', 9, 0,
214
102k
  /* 1870 */ 's', 'l', 't', 9, 0,
215
102k
  /* 1875 */ 'l', 'b', 'u', 9, 0,
216
102k
  /* 1880 */ 'b', 'g', 'e', 'u', 9, 0,
217
102k
  /* 1886 */ 'm', 'u', 'l', 'h', 'u', 9, 0,
218
102k
  /* 1893 */ 's', 'l', 't', 'i', 'u', 9, 0,
219
102k
  /* 1900 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 'u', 9, 0,
220
102k
  /* 1911 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 'u', 9, 0,
221
102k
  /* 1922 */ 'r', 'e', 'm', 'u', 9, 0,
222
102k
  /* 1928 */ 'm', 'u', 'l', 'h', 's', 'u', 9, 0,
223
102k
  /* 1936 */ 'b', 'l', 't', 'u', 9, 0,
224
102k
  /* 1942 */ 's', 'l', 't', 'u', 9, 0,
225
102k
  /* 1948 */ 'd', 'i', 'v', 'u', 9, 0,
226
102k
  /* 1954 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 'u', 9, 0,
227
102k
  /* 1965 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 'u', 9, 0,
228
102k
  /* 1976 */ 'l', 'w', 'u', 9, 0,
229
102k
  /* 1981 */ 'd', 'i', 'v', 9, 0,
230
102k
  /* 1986 */ 'c', '.', 'm', 'v', 9, 0,
231
102k
  /* 1992 */ 's', 'c', '.', 'w', 9, 0,
232
102k
  /* 1998 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 9, 0,
233
102k
  /* 2008 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', 9, 0,
234
102k
  /* 2018 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', 9, 0,
235
102k
  /* 2028 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', 9, 0,
236
102k
  /* 2038 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', 9, 0,
237
102k
  /* 2049 */ 'l', 'r', '.', 'w', 9, 0,
238
102k
  /* 2055 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', 9, 0,
239
102k
  /* 2064 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', 9, 0,
240
102k
  /* 2074 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 9, 0,
241
102k
  /* 2084 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', 9, 0,
242
102k
  /* 2095 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', 9, 0,
243
102k
  /* 2106 */ 'f', 'm', 'v', '.', 'x', '.', 'w', 9, 0,
244
102k
  /* 2115 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', 9, 0,
245
102k
  /* 2125 */ 's', 'r', 'a', 'w', 9, 0,
246
102k
  /* 2131 */ 'c', '.', 's', 'u', 'b', 'w', 9, 0,
247
102k
  /* 2139 */ 'c', '.', 'a', 'd', 'd', 'w', 9, 0,
248
102k
  /* 2147 */ 's', 'r', 'a', 'i', 'w', 9, 0,
249
102k
  /* 2154 */ 'c', '.', 'a', 'd', 'd', 'i', 'w', 9, 0,
250
102k
  /* 2163 */ 's', 'l', 'l', 'i', 'w', 9, 0,
251
102k
  /* 2170 */ 's', 'r', 'l', 'i', 'w', 9, 0,
252
102k
  /* 2177 */ 'c', '.', 'l', 'w', 9, 0,
253
102k
  /* 2183 */ 'c', '.', 'f', 'l', 'w', 9, 0,
254
102k
  /* 2190 */ 's', 'l', 'l', 'w', 9, 0,
255
102k
  /* 2196 */ 's', 'r', 'l', 'w', 9, 0,
256
102k
  /* 2202 */ 'm', 'u', 'l', 'w', 9, 0,
257
102k
  /* 2208 */ 'r', 'e', 'm', 'w', 9, 0,
258
102k
  /* 2214 */ 'c', 's', 'r', 'r', 'w', 9, 0,
259
102k
  /* 2221 */ 'c', '.', 's', 'w', 9, 0,
260
102k
  /* 2227 */ 'c', '.', 'f', 's', 'w', 9, 0,
261
102k
  /* 2234 */ 'r', 'e', 'm', 'u', 'w', 9, 0,
262
102k
  /* 2241 */ 'd', 'i', 'v', 'u', 'w', 9, 0,
263
102k
  /* 2248 */ 'd', 'i', 'v', 'w', 9, 0,
264
102k
  /* 2254 */ 'f', 'm', 'v', '.', 'd', '.', 'x', 9, 0,
265
102k
  /* 2263 */ 'f', 'm', 'v', '.', 'w', '.', 'x', 9, 0,
266
102k
  /* 2272 */ 'c', '.', 'b', 'n', 'e', 'z', 9, 0,
267
102k
  /* 2280 */ 'c', '.', 'b', 'e', 'q', 'z', 9, 0,
268
102k
  /* 2288 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'P', 'a', 't', 'c', 'h', 'a', 'b', 'l', 'e', 32, 'R', 'E', 'T', '.', 0,
269
102k
  /* 2319 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'y', 'p', 'e', 'd', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
270
102k
  /* 2343 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'C', 'u', 's', 't', 'o', 'm', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
271
102k
  /* 2368 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'n', 't', 'e', 'r', '.', 0,
272
102k
  /* 2391 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'a', 'i', 'l', 32, 'C', 'a', 'l', 'l', 32, 'E', 'x', 'i', 't', '.', 0,
273
102k
  /* 2414 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'x', 'i', 't', '.', 0,
274
102k
  /* 2436 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
275
102k
  /* 2449 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
276
102k
  /* 2456 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
277
102k
  /* 2466 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
278
102k
  /* 2476 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
279
102k
  /* 2491 */ '#', 32, 'F', 'E', 'n', 't', 'r', 'y', 32, 'c', 'a', 'l', 'l', 0,
280
102k
  };
281
102k
#endif
282
283
102k
  static const uint16_t OpInfo0[] = {
284
102k
    0U, // PHI
285
102k
    0U, // INLINEASM
286
102k
    0U, // INLINEASM_BR
287
102k
    0U, // CFI_INSTRUCTION
288
102k
    0U, // EH_LABEL
289
102k
    0U, // GC_LABEL
290
102k
    0U, // ANNOTATION_LABEL
291
102k
    0U, // KILL
292
102k
    0U, // EXTRACT_SUBREG
293
102k
    0U, // INSERT_SUBREG
294
102k
    0U, // IMPLICIT_DEF
295
102k
    0U, // SUBREG_TO_REG
296
102k
    0U, // COPY_TO_REGCLASS
297
102k
    2457U,  // DBG_VALUE
298
102k
    2467U,  // DBG_LABEL
299
102k
    0U, // REG_SEQUENCE
300
102k
    0U, // COPY
301
102k
    2450U,  // BUNDLE
302
102k
    2477U,  // LIFETIME_START
303
102k
    2437U,  // LIFETIME_END
304
102k
    0U, // STACKMAP
305
102k
    2492U,  // FENTRY_CALL
306
102k
    0U, // PATCHPOINT
307
102k
    0U, // LOAD_STACK_GUARD
308
102k
    0U, // STATEPOINT
309
102k
    0U, // LOCAL_ESCAPE
310
102k
    0U, // FAULTING_OP
311
102k
    0U, // PATCHABLE_OP
312
102k
    2369U,  // PATCHABLE_FUNCTION_ENTER
313
102k
    2289U,  // PATCHABLE_RET
314
102k
    2415U,  // PATCHABLE_FUNCTION_EXIT
315
102k
    2392U,  // PATCHABLE_TAIL_CALL
316
102k
    2344U,  // PATCHABLE_EVENT_CALL
317
102k
    2320U,  // PATCHABLE_TYPED_EVENT_CALL
318
102k
    0U, // ICALL_BRANCH_FUNNEL
319
102k
    0U, // G_ADD
320
102k
    0U, // G_SUB
321
102k
    0U, // G_MUL
322
102k
    0U, // G_SDIV
323
102k
    0U, // G_UDIV
324
102k
    0U, // G_SREM
325
102k
    0U, // G_UREM
326
102k
    0U, // G_AND
327
102k
    0U, // G_OR
328
102k
    0U, // G_XOR
329
102k
    0U, // G_IMPLICIT_DEF
330
102k
    0U, // G_PHI
331
102k
    0U, // G_FRAME_INDEX
332
102k
    0U, // G_GLOBAL_VALUE
333
102k
    0U, // G_EXTRACT
334
102k
    0U, // G_UNMERGE_VALUES
335
102k
    0U, // G_INSERT
336
102k
    0U, // G_MERGE_VALUES
337
102k
    0U, // G_BUILD_VECTOR
338
102k
    0U, // G_BUILD_VECTOR_TRUNC
339
102k
    0U, // G_CONCAT_VECTORS
340
102k
    0U, // G_PTRTOINT
341
102k
    0U, // G_INTTOPTR
342
102k
    0U, // G_BITCAST
343
102k
    0U, // G_INTRINSIC_TRUNC
344
102k
    0U, // G_INTRINSIC_ROUND
345
102k
    0U, // G_LOAD
346
102k
    0U, // G_SEXTLOAD
347
102k
    0U, // G_ZEXTLOAD
348
102k
    0U, // G_STORE
349
102k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
350
102k
    0U, // G_ATOMIC_CMPXCHG
351
102k
    0U, // G_ATOMICRMW_XCHG
352
102k
    0U, // G_ATOMICRMW_ADD
353
102k
    0U, // G_ATOMICRMW_SUB
354
102k
    0U, // G_ATOMICRMW_AND
355
102k
    0U, // G_ATOMICRMW_NAND
356
102k
    0U, // G_ATOMICRMW_OR
357
102k
    0U, // G_ATOMICRMW_XOR
358
102k
    0U, // G_ATOMICRMW_MAX
359
102k
    0U, // G_ATOMICRMW_MIN
360
102k
    0U, // G_ATOMICRMW_UMAX
361
102k
    0U, // G_ATOMICRMW_UMIN
362
102k
    0U, // G_BRCOND
363
102k
    0U, // G_BRINDIRECT
364
102k
    0U, // G_INTRINSIC
365
102k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
366
102k
    0U, // G_ANYEXT
367
102k
    0U, // G_TRUNC
368
102k
    0U, // G_CONSTANT
369
102k
    0U, // G_FCONSTANT
370
102k
    0U, // G_VASTART
371
102k
    0U, // G_VAARG
372
102k
    0U, // G_SEXT
373
102k
    0U, // G_ZEXT
374
102k
    0U, // G_SHL
375
102k
    0U, // G_LSHR
376
102k
    0U, // G_ASHR
377
102k
    0U, // G_ICMP
378
102k
    0U, // G_FCMP
379
102k
    0U, // G_SELECT
380
102k
    0U, // G_UADDO
381
102k
    0U, // G_UADDE
382
102k
    0U, // G_USUBO
383
102k
    0U, // G_USUBE
384
102k
    0U, // G_SADDO
385
102k
    0U, // G_SADDE
386
102k
    0U, // G_SSUBO
387
102k
    0U, // G_SSUBE
388
102k
    0U, // G_UMULO
389
102k
    0U, // G_SMULO
390
102k
    0U, // G_UMULH
391
102k
    0U, // G_SMULH
392
102k
    0U, // G_FADD
393
102k
    0U, // G_FSUB
394
102k
    0U, // G_FMUL
395
102k
    0U, // G_FMA
396
102k
    0U, // G_FDIV
397
102k
    0U, // G_FREM
398
102k
    0U, // G_FPOW
399
102k
    0U, // G_FEXP
400
102k
    0U, // G_FEXP2
401
102k
    0U, // G_FLOG
402
102k
    0U, // G_FLOG2
403
102k
    0U, // G_FLOG10
404
102k
    0U, // G_FNEG
405
102k
    0U, // G_FPEXT
406
102k
    0U, // G_FPTRUNC
407
102k
    0U, // G_FPTOSI
408
102k
    0U, // G_FPTOUI
409
102k
    0U, // G_SITOFP
410
102k
    0U, // G_UITOFP
411
102k
    0U, // G_FABS
412
102k
    0U, // G_FCANONICALIZE
413
102k
    0U, // G_GEP
414
102k
    0U, // G_PTR_MASK
415
102k
    0U, // G_BR
416
102k
    0U, // G_INSERT_VECTOR_ELT
417
102k
    0U, // G_EXTRACT_VECTOR_ELT
418
102k
    0U, // G_SHUFFLE_VECTOR
419
102k
    0U, // G_CTTZ
420
102k
    0U, // G_CTTZ_ZERO_UNDEF
421
102k
    0U, // G_CTLZ
422
102k
    0U, // G_CTLZ_ZERO_UNDEF
423
102k
    0U, // G_CTPOP
424
102k
    0U, // G_BSWAP
425
102k
    0U, // G_FCEIL
426
102k
    0U, // G_FCOS
427
102k
    0U, // G_FSIN
428
102k
    0U, // G_FSQRT
429
102k
    0U, // G_FFLOOR
430
102k
    0U, // G_ADDRSPACE_CAST
431
102k
    0U, // G_BLOCK_ADDR
432
102k
    4U, // ADJCALLSTACKDOWN
433
102k
    4U, // ADJCALLSTACKUP
434
102k
    4U, // BuildPairF64Pseudo
435
102k
    4U, // PseudoAtomicLoadNand32
436
102k
    4U, // PseudoAtomicLoadNand64
437
102k
    4U, // PseudoBR
438
102k
    4U, // PseudoBRIND
439
102k
    4687U,  // PseudoCALL
440
102k
    4U, // PseudoCALLIndirect
441
102k
    4U, // PseudoCmpXchg32
442
102k
    4U, // PseudoCmpXchg64
443
102k
    20482U, // PseudoLA
444
102k
    20967U, // PseudoLI
445
102k
    20481U, // PseudoLLA
446
102k
    4U, // PseudoMaskedAtomicLoadAdd32
447
102k
    4U, // PseudoMaskedAtomicLoadMax32
448
102k
    4U, // PseudoMaskedAtomicLoadMin32
449
102k
    4U, // PseudoMaskedAtomicLoadNand32
450
102k
    4U, // PseudoMaskedAtomicLoadSub32
451
102k
    4U, // PseudoMaskedAtomicLoadUMax32
452
102k
    4U, // PseudoMaskedAtomicLoadUMin32
453
102k
    4U, // PseudoMaskedAtomicSwap32
454
102k
    4U, // PseudoMaskedCmpXchg32
455
102k
    4U, // PseudoRET
456
102k
    4680U,  // PseudoTAIL
457
102k
    4U, // PseudoTAILIndirect
458
102k
    4U, // Select_FPR32_Using_CC_GPR
459
102k
    4U, // Select_FPR64_Using_CC_GPR
460
102k
    4U, // Select_GPR_Using_CC_GPR
461
102k
    4U, // SplitF64Pseudo
462
102k
    20854U, // ADD
463
102k
    20946U, // ADDI
464
102k
    22637U, // ADDIW
465
102k
    22622U, // ADDW
466
102k
    20592U, // AMOADD_D
467
102k
    21817U, // AMOADD_D_AQ
468
102k
    21367U, // AMOADD_D_AQ_RL
469
102k
    21091U, // AMOADD_D_RL
470
102k
    22489U, // AMOADD_W
471
102k
    21954U, // AMOADD_W_AQ
472
102k
    21526U, // AMOADD_W_AQ_RL
473
102k
    21228U, // AMOADD_W_RL
474
102k
    20602U, // AMOAND_D
475
102k
    21830U, // AMOAND_D_AQ
476
102k
    21382U, // AMOAND_D_AQ_RL
477
102k
    21104U, // AMOAND_D_RL
478
102k
    22499U, // AMOAND_W
479
102k
    21967U, // AMOAND_W_AQ
480
102k
    21541U, // AMOAND_W_AQ_RL
481
102k
    21241U, // AMOAND_W_RL
482
102k
    20786U, // AMOMAXU_D
483
102k
    21918U, // AMOMAXU_D_AQ
484
102k
    21484U, // AMOMAXU_D_AQ_RL
485
102k
    21192U, // AMOMAXU_D_RL
486
102k
    22576U, // AMOMAXU_W
487
102k
    22055U, // AMOMAXU_W_AQ
488
102k
    21643U, // AMOMAXU_W_AQ_RL
489
102k
    21329U, // AMOMAXU_W_RL
490
102k
    20832U, // AMOMAX_D
491
102k
    21932U, // AMOMAX_D_AQ
492
102k
    21500U, // AMOMAX_D_AQ_RL
493
102k
    21206U, // AMOMAX_D_RL
494
102k
    22596U, // AMOMAX_W
495
102k
    22069U, // AMOMAX_W_AQ
496
102k
    21659U, // AMOMAX_W_AQ_RL
497
102k
    21343U, // AMOMAX_W_RL
498
102k
    20764U, // AMOMINU_D
499
102k
    21904U, // AMOMINU_D_AQ
500
102k
    21468U, // AMOMINU_D_AQ_RL
501
102k
    21178U, // AMOMINU_D_RL
502
102k
    22565U, // AMOMINU_W
503
102k
    22041U, // AMOMINU_W_AQ
504
102k
    21627U, // AMOMINU_W_AQ_RL
505
102k
    21315U, // AMOMINU_W_RL
506
102k
    20654U, // AMOMIN_D
507
102k
    21843U, // AMOMIN_D_AQ
508
102k
    21397U, // AMOMIN_D_AQ_RL
509
102k
    21117U, // AMOMIN_D_RL
510
102k
    22509U, // AMOMIN_W
511
102k
    21980U, // AMOMIN_W_AQ
512
102k
    21556U, // AMOMIN_W_AQ_RL
513
102k
    21254U, // AMOMIN_W_RL
514
102k
    20698U, // AMOOR_D
515
102k
    21879U, // AMOOR_D_AQ
516
102k
    21439U, // AMOOR_D_AQ_RL
517
102k
    21153U, // AMOOR_D_RL
518
102k
    22536U, // AMOOR_W
519
102k
    22016U, // AMOOR_W_AQ
520
102k
    21598U, // AMOOR_W_AQ_RL
521
102k
    21290U, // AMOOR_W_RL
522
102k
    20674U, // AMOSWAP_D
523
102k
    21856U, // AMOSWAP_D_AQ
524
102k
    21412U, // AMOSWAP_D_AQ_RL
525
102k
    21130U, // AMOSWAP_D_RL
526
102k
    22519U, // AMOSWAP_W
527
102k
    21993U, // AMOSWAP_W_AQ
528
102k
    21571U, // AMOSWAP_W_AQ_RL
529
102k
    21267U, // AMOSWAP_W_RL
530
102k
    20707U, // AMOXOR_D
531
102k
    21891U, // AMOXOR_D_AQ
532
102k
    21453U, // AMOXOR_D_AQ_RL
533
102k
    21165U, // AMOXOR_D_RL
534
102k
    22545U, // AMOXOR_W
535
102k
    22028U, // AMOXOR_W_AQ
536
102k
    21612U, // AMOXOR_W_AQ_RL
537
102k
    21302U, // AMOXOR_W_RL
538
102k
    20874U, // AND
539
102k
    20954U, // ANDI
540
102k
    20518U, // AUIPC
541
102k
    22082U, // BEQ
542
102k
    20899U, // BGE
543
102k
    22361U, // BGEU
544
102k
    22346U, // BLT
545
102k
    22417U, // BLTU
546
102k
    20904U, // BNE
547
102k
    20525U, // CSRRC
548
102k
    20936U, // CSRRCI
549
102k
    22321U, // CSRRS
550
102k
    20993U, // CSRRSI
551
102k
    22695U, // CSRRW
552
102k
    21014U, // CSRRWI
553
102k
    8564U,  // C_ADD
554
102k
    8656U,  // C_ADDI
555
102k
    9440U,  // C_ADDI16SP
556
102k
    21689U, // C_ADDI4SPN
557
102k
    10347U, // C_ADDIW
558
102k
    10332U, // C_ADDW
559
102k
    8584U,  // C_AND
560
102k
    8664U,  // C_ANDI
561
102k
    22761U, // C_BEQZ
562
102k
    22753U, // C_BNEZ
563
102k
    547U, // C_EBREAK
564
102k
    20865U, // C_FLD
565
102k
    21748U, // C_FLDSP
566
102k
    22664U, // C_FLW
567
102k
    21782U, // C_FLWSP
568
102k
    20885U, // C_FSD
569
102k
    21765U, // C_FSDSP
570
102k
    22708U, // C_FSW
571
102k
    21799U, // C_FSWSP
572
102k
    4638U,  // C_J
573
102k
    4673U,  // C_JAL
574
102k
    5709U,  // C_JALR
575
102k
    5703U,  // C_JR
576
102k
    20859U, // C_LD
577
102k
    21740U, // C_LDSP
578
102k
    20965U, // C_LI
579
102k
    21007U, // C_LUI
580
102k
    22658U, // C_LW
581
102k
    21774U, // C_LWSP
582
102k
    22467U, // C_MV
583
102k
    1241U,  // C_NOP
584
102k
    9813U,  // C_OR
585
102k
    20879U, // C_SD
586
102k
    21757U, // C_SDSP
587
102k
    8683U,  // C_SLLI
588
102k
    8640U,  // C_SRAI
589
102k
    8691U,  // C_SRLI
590
102k
    8223U,  // C_SUB
591
102k
    10324U, // C_SUBW
592
102k
    22702U, // C_SW
593
102k
    21791U, // C_SWSP
594
102k
    1232U,  // C_UNIMP
595
102k
    9819U,  // C_XOR
596
102k
    22462U, // DIV
597
102k
    22429U, // DIVU
598
102k
    22722U, // DIVUW
599
102k
    22729U, // DIVW
600
102k
    549U, // EBREAK
601
102k
    590U, // ECALL
602
102k
    20565U, // FADD_D
603
102k
    22151U, // FADD_S
604
102k
    20727U, // FCLASS_D
605
102k
    22237U, // FCLASS_S
606
102k
    21037U, // FCVT_D_L
607
102k
    22381U, // FCVT_D_LU
608
102k
    22141U, // FCVT_D_S
609
102k
    22479U, // FCVT_D_W
610
102k
    22435U, // FCVT_D_WU
611
102k
    20753U, // FCVT_LU_D
612
102k
    22263U, // FCVT_LU_S
613
102k
    20628U, // FCVT_L_D
614
102k
    22194U, // FCVT_L_S
615
102k
    20717U, // FCVT_S_D
616
102k
    21047U, // FCVT_S_L
617
102k
    22392U, // FCVT_S_LU
618
102k
    22555U, // FCVT_S_W
619
102k
    22446U, // FCVT_S_WU
620
102k
    20775U, // FCVT_WU_D
621
102k
    22274U, // FCVT_WU_S
622
102k
    20805U, // FCVT_W_D
623
102k
    22293U, // FCVT_W_S
624
102k
    20797U, // FDIV_D
625
102k
    22285U, // FDIV_S
626
102k
    12700U, // FENCE
627
102k
    439U, // FENCE_I
628
102k
    1221U,  // FENCE_TSO
629
102k
    20685U, // FEQ_D
630
102k
    22230U, // FEQ_S
631
102k
    20867U, // FLD
632
102k
    20612U, // FLE_D
633
102k
    22178U, // FLE_S
634
102k
    20737U, // FLT_D
635
102k
    22247U, // FLT_S
636
102k
    22666U, // FLW
637
102k
    20573U, // FMADD_D
638
102k
    22159U, // FMADD_S
639
102k
    20824U, // FMAX_D
640
102k
    22303U, // FMAX_S
641
102k
    20646U, // FMIN_D
642
102k
    22212U, // FMIN_S
643
102k
    20540U, // FMSUB_D
644
102k
    22122U, // FMSUB_S
645
102k
    20638U, // FMUL_D
646
102k
    22204U, // FMUL_S
647
102k
    22735U, // FMV_D_X
648
102k
    22744U, // FMV_W_X
649
102k
    20815U, // FMV_X_D
650
102k
    22587U, // FMV_X_W
651
102k
    20582U, // FNMADD_D
652
102k
    22168U, // FNMADD_S
653
102k
    20549U, // FNMSUB_D
654
102k
    22131U, // FNMSUB_S
655
102k
    20887U, // FSD
656
102k
    20664U, // FSGNJN_D
657
102k
    22220U, // FSGNJN_S
658
102k
    20842U, // FSGNJX_D
659
102k
    22311U, // FSGNJX_S
660
102k
    20619U, // FSGNJ_D
661
102k
    22185U, // FSGNJ_S
662
102k
    20744U, // FSQRT_D
663
102k
    22254U, // FSQRT_S
664
102k
    20532U, // FSUB_D
665
102k
    22114U, // FSUB_S
666
102k
    22710U, // FSW
667
102k
    21059U, // JAL
668
102k
    22095U, // JALR
669
102k
    20503U, // LB
670
102k
    22356U, // LBU
671
102k
    20861U, // LD
672
102k
    20911U, // LH
673
102k
    22369U, // LHU
674
102k
    37076U, // LR_D
675
102k
    38254U, // LR_D_AQ
676
102k
    37812U, // LR_D_AQ_RL
677
102k
    37528U, // LR_D_RL
678
102k
    38914U, // LR_W
679
102k
    38391U, // LR_W_AQ
680
102k
    37971U, // LR_W_AQ_RL
681
102k
    37665U, // LR_W_RL
682
102k
    21009U, // LUI
683
102k
    22660U, // LW
684
102k
    22457U, // LWU
685
102k
    1848U,  // MRET
686
102k
    21679U, // MUL
687
102k
    20909U, // MULH
688
102k
    22409U, // MULHSU
689
102k
    22367U, // MULHU
690
102k
    22683U, // MULW
691
102k
    22103U, // OR
692
102k
    20988U, // ORI
693
102k
    21684U, // REM
694
102k
    22403U, // REMU
695
102k
    22715U, // REMUW
696
102k
    22689U, // REMW
697
102k
    20507U, // SB
698
102k
    20559U, // SC_D
699
102k
    21808U, // SC_D_AQ
700
102k
    21356U, // SC_D_AQ_RL
701
102k
    21082U, // SC_D_RL
702
102k
    22473U, // SC_W
703
102k
    21945U, // SC_W_AQ
704
102k
    21515U, // SC_W_AQ_RL
705
102k
    21219U, // SC_W_RL
706
102k
    20881U, // SD
707
102k
    20486U, // SFENCE_VMA
708
102k
    20915U, // SH
709
102k
    21077U, // SLL
710
102k
    20973U, // SLLI
711
102k
    22644U, // SLLIW
712
102k
    22671U, // SLLW
713
102k
    22351U, // SLT
714
102k
    21001U, // SLTI
715
102k
    22374U, // SLTIU
716
102k
    22423U, // SLTU
717
102k
    20498U, // SRA
718
102k
    20930U, // SRAI
719
102k
    22628U, // SRAIW
720
102k
    22606U, // SRAW
721
102k
    1854U,  // SRET
722
102k
    21674U, // SRL
723
102k
    20981U, // SRLI
724
102k
    22651U, // SRLIW
725
102k
    22677U, // SRLW
726
102k
    20513U, // SUB
727
102k
    22614U, // SUBW
728
102k
    22704U, // SW
729
102k
    1234U,  // UNIMP
730
102k
    1860U,  // URET
731
102k
    480U, // WFI
732
102k
    22109U, // XOR
733
102k
    20987U, // XORI
734
102k
  };
735
736
102k
  static const uint8_t OpInfo1[] = {
737
102k
    0U, // PHI
738
102k
    0U, // INLINEASM
739
102k
    0U, // INLINEASM_BR
740
102k
    0U, // CFI_INSTRUCTION
741
102k
    0U, // EH_LABEL
742
102k
    0U, // GC_LABEL
743
102k
    0U, // ANNOTATION_LABEL
744
102k
    0U, // KILL
745
102k
    0U, // EXTRACT_SUBREG
746
102k
    0U, // INSERT_SUBREG
747
102k
    0U, // IMPLICIT_DEF
748
102k
    0U, // SUBREG_TO_REG
749
102k
    0U, // COPY_TO_REGCLASS
750
102k
    0U, // DBG_VALUE
751
102k
    0U, // DBG_LABEL
752
102k
    0U, // REG_SEQUENCE
753
102k
    0U, // COPY
754
102k
    0U, // BUNDLE
755
102k
    0U, // LIFETIME_START
756
102k
    0U, // LIFETIME_END
757
102k
    0U, // STACKMAP
758
102k
    0U, // FENTRY_CALL
759
102k
    0U, // PATCHPOINT
760
102k
    0U, // LOAD_STACK_GUARD
761
102k
    0U, // STATEPOINT
762
102k
    0U, // LOCAL_ESCAPE
763
102k
    0U, // FAULTING_OP
764
102k
    0U, // PATCHABLE_OP
765
102k
    0U, // PATCHABLE_FUNCTION_ENTER
766
102k
    0U, // PATCHABLE_RET
767
102k
    0U, // PATCHABLE_FUNCTION_EXIT
768
102k
    0U, // PATCHABLE_TAIL_CALL
769
102k
    0U, // PATCHABLE_EVENT_CALL
770
102k
    0U, // PATCHABLE_TYPED_EVENT_CALL
771
102k
    0U, // ICALL_BRANCH_FUNNEL
772
102k
    0U, // G_ADD
773
102k
    0U, // G_SUB
774
102k
    0U, // G_MUL
775
102k
    0U, // G_SDIV
776
102k
    0U, // G_UDIV
777
102k
    0U, // G_SREM
778
102k
    0U, // G_UREM
779
102k
    0U, // G_AND
780
102k
    0U, // G_OR
781
102k
    0U, // G_XOR
782
102k
    0U, // G_IMPLICIT_DEF
783
102k
    0U, // G_PHI
784
102k
    0U, // G_FRAME_INDEX
785
102k
    0U, // G_GLOBAL_VALUE
786
102k
    0U, // G_EXTRACT
787
102k
    0U, // G_UNMERGE_VALUES
788
102k
    0U, // G_INSERT
789
102k
    0U, // G_MERGE_VALUES
790
102k
    0U, // G_BUILD_VECTOR
791
102k
    0U, // G_BUILD_VECTOR_TRUNC
792
102k
    0U, // G_CONCAT_VECTORS
793
102k
    0U, // G_PTRTOINT
794
102k
    0U, // G_INTTOPTR
795
102k
    0U, // G_BITCAST
796
102k
    0U, // G_INTRINSIC_TRUNC
797
102k
    0U, // G_INTRINSIC_ROUND
798
102k
    0U, // G_LOAD
799
102k
    0U, // G_SEXTLOAD
800
102k
    0U, // G_ZEXTLOAD
801
102k
    0U, // G_STORE
802
102k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
803
102k
    0U, // G_ATOMIC_CMPXCHG
804
102k
    0U, // G_ATOMICRMW_XCHG
805
102k
    0U, // G_ATOMICRMW_ADD
806
102k
    0U, // G_ATOMICRMW_SUB
807
102k
    0U, // G_ATOMICRMW_AND
808
102k
    0U, // G_ATOMICRMW_NAND
809
102k
    0U, // G_ATOMICRMW_OR
810
102k
    0U, // G_ATOMICRMW_XOR
811
102k
    0U, // G_ATOMICRMW_MAX
812
102k
    0U, // G_ATOMICRMW_MIN
813
102k
    0U, // G_ATOMICRMW_UMAX
814
102k
    0U, // G_ATOMICRMW_UMIN
815
102k
    0U, // G_BRCOND
816
102k
    0U, // G_BRINDIRECT
817
102k
    0U, // G_INTRINSIC
818
102k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
819
102k
    0U, // G_ANYEXT
820
102k
    0U, // G_TRUNC
821
102k
    0U, // G_CONSTANT
822
102k
    0U, // G_FCONSTANT
823
102k
    0U, // G_VASTART
824
102k
    0U, // G_VAARG
825
102k
    0U, // G_SEXT
826
102k
    0U, // G_ZEXT
827
102k
    0U, // G_SHL
828
102k
    0U, // G_LSHR
829
102k
    0U, // G_ASHR
830
102k
    0U, // G_ICMP
831
102k
    0U, // G_FCMP
832
102k
    0U, // G_SELECT
833
102k
    0U, // G_UADDO
834
102k
    0U, // G_UADDE
835
102k
    0U, // G_USUBO
836
102k
    0U, // G_USUBE
837
102k
    0U, // G_SADDO
838
102k
    0U, // G_SADDE
839
102k
    0U, // G_SSUBO
840
102k
    0U, // G_SSUBE
841
102k
    0U, // G_UMULO
842
102k
    0U, // G_SMULO
843
102k
    0U, // G_UMULH
844
102k
    0U, // G_SMULH
845
102k
    0U, // G_FADD
846
102k
    0U, // G_FSUB
847
102k
    0U, // G_FMUL
848
102k
    0U, // G_FMA
849
102k
    0U, // G_FDIV
850
102k
    0U, // G_FREM
851
102k
    0U, // G_FPOW
852
102k
    0U, // G_FEXP
853
102k
    0U, // G_FEXP2
854
102k
    0U, // G_FLOG
855
102k
    0U, // G_FLOG2
856
102k
    0U, // G_FLOG10
857
102k
    0U, // G_FNEG
858
102k
    0U, // G_FPEXT
859
102k
    0U, // G_FPTRUNC
860
102k
    0U, // G_FPTOSI
861
102k
    0U, // G_FPTOUI
862
102k
    0U, // G_SITOFP
863
102k
    0U, // G_UITOFP
864
102k
    0U, // G_FABS
865
102k
    0U, // G_FCANONICALIZE
866
102k
    0U, // G_GEP
867
102k
    0U, // G_PTR_MASK
868
102k
    0U, // G_BR
869
102k
    0U, // G_INSERT_VECTOR_ELT
870
102k
    0U, // G_EXTRACT_VECTOR_ELT
871
102k
    0U, // G_SHUFFLE_VECTOR
872
102k
    0U, // G_CTTZ
873
102k
    0U, // G_CTTZ_ZERO_UNDEF
874
102k
    0U, // G_CTLZ
875
102k
    0U, // G_CTLZ_ZERO_UNDEF
876
102k
    0U, // G_CTPOP
877
102k
    0U, // G_BSWAP
878
102k
    0U, // G_FCEIL
879
102k
    0U, // G_FCOS
880
102k
    0U, // G_FSIN
881
102k
    0U, // G_FSQRT
882
102k
    0U, // G_FFLOOR
883
102k
    0U, // G_ADDRSPACE_CAST
884
102k
    0U, // G_BLOCK_ADDR
885
102k
    0U, // ADJCALLSTACKDOWN
886
102k
    0U, // ADJCALLSTACKUP
887
102k
    0U, // BuildPairF64Pseudo
888
102k
    0U, // PseudoAtomicLoadNand32
889
102k
    0U, // PseudoAtomicLoadNand64
890
102k
    0U, // PseudoBR
891
102k
    0U, // PseudoBRIND
892
102k
    0U, // PseudoCALL
893
102k
    0U, // PseudoCALLIndirect
894
102k
    0U, // PseudoCmpXchg32
895
102k
    0U, // PseudoCmpXchg64
896
102k
    0U, // PseudoLA
897
102k
    0U, // PseudoLI
898
102k
    0U, // PseudoLLA
899
102k
    0U, // PseudoMaskedAtomicLoadAdd32
900
102k
    0U, // PseudoMaskedAtomicLoadMax32
901
102k
    0U, // PseudoMaskedAtomicLoadMin32
902
102k
    0U, // PseudoMaskedAtomicLoadNand32
903
102k
    0U, // PseudoMaskedAtomicLoadSub32
904
102k
    0U, // PseudoMaskedAtomicLoadUMax32
905
102k
    0U, // PseudoMaskedAtomicLoadUMin32
906
102k
    0U, // PseudoMaskedAtomicSwap32
907
102k
    0U, // PseudoMaskedCmpXchg32
908
102k
    0U, // PseudoRET
909
102k
    0U, // PseudoTAIL
910
102k
    0U, // PseudoTAILIndirect
911
102k
    0U, // Select_FPR32_Using_CC_GPR
912
102k
    0U, // Select_FPR64_Using_CC_GPR
913
102k
    0U, // Select_GPR_Using_CC_GPR
914
102k
    0U, // SplitF64Pseudo
915
102k
    4U, // ADD
916
102k
    4U, // ADDI
917
102k
    4U, // ADDIW
918
102k
    4U, // ADDW
919
102k
    9U, // AMOADD_D
920
102k
    9U, // AMOADD_D_AQ
921
102k
    9U, // AMOADD_D_AQ_RL
922
102k
    9U, // AMOADD_D_RL
923
102k
    9U, // AMOADD_W
924
102k
    9U, // AMOADD_W_AQ
925
102k
    9U, // AMOADD_W_AQ_RL
926
102k
    9U, // AMOADD_W_RL
927
102k
    9U, // AMOAND_D
928
102k
    9U, // AMOAND_D_AQ
929
102k
    9U, // AMOAND_D_AQ_RL
930
102k
    9U, // AMOAND_D_RL
931
102k
    9U, // AMOAND_W
932
102k
    9U, // AMOAND_W_AQ
933
102k
    9U, // AMOAND_W_AQ_RL
934
102k
    9U, // AMOAND_W_RL
935
102k
    9U, // AMOMAXU_D
936
102k
    9U, // AMOMAXU_D_AQ
937
102k
    9U, // AMOMAXU_D_AQ_RL
938
102k
    9U, // AMOMAXU_D_RL
939
102k
    9U, // AMOMAXU_W
940
102k
    9U, // AMOMAXU_W_AQ
941
102k
    9U, // AMOMAXU_W_AQ_RL
942
102k
    9U, // AMOMAXU_W_RL
943
102k
    9U, // AMOMAX_D
944
102k
    9U, // AMOMAX_D_AQ
945
102k
    9U, // AMOMAX_D_AQ_RL
946
102k
    9U, // AMOMAX_D_RL
947
102k
    9U, // AMOMAX_W
948
102k
    9U, // AMOMAX_W_AQ
949
102k
    9U, // AMOMAX_W_AQ_RL
950
102k
    9U, // AMOMAX_W_RL
951
102k
    9U, // AMOMINU_D
952
102k
    9U, // AMOMINU_D_AQ
953
102k
    9U, // AMOMINU_D_AQ_RL
954
102k
    9U, // AMOMINU_D_RL
955
102k
    9U, // AMOMINU_W
956
102k
    9U, // AMOMINU_W_AQ
957
102k
    9U, // AMOMINU_W_AQ_RL
958
102k
    9U, // AMOMINU_W_RL
959
102k
    9U, // AMOMIN_D
960
102k
    9U, // AMOMIN_D_AQ
961
102k
    9U, // AMOMIN_D_AQ_RL
962
102k
    9U, // AMOMIN_D_RL
963
102k
    9U, // AMOMIN_W
964
102k
    9U, // AMOMIN_W_AQ
965
102k
    9U, // AMOMIN_W_AQ_RL
966
102k
    9U, // AMOMIN_W_RL
967
102k
    9U, // AMOOR_D
968
102k
    9U, // AMOOR_D_AQ
969
102k
    9U, // AMOOR_D_AQ_RL
970
102k
    9U, // AMOOR_D_RL
971
102k
    9U, // AMOOR_W
972
102k
    9U, // AMOOR_W_AQ
973
102k
    9U, // AMOOR_W_AQ_RL
974
102k
    9U, // AMOOR_W_RL
975
102k
    9U, // AMOSWAP_D
976
102k
    9U, // AMOSWAP_D_AQ
977
102k
    9U, // AMOSWAP_D_AQ_RL
978
102k
    9U, // AMOSWAP_D_RL
979
102k
    9U, // AMOSWAP_W
980
102k
    9U, // AMOSWAP_W_AQ
981
102k
    9U, // AMOSWAP_W_AQ_RL
982
102k
    9U, // AMOSWAP_W_RL
983
102k
    9U, // AMOXOR_D
984
102k
    9U, // AMOXOR_D_AQ
985
102k
    9U, // AMOXOR_D_AQ_RL
986
102k
    9U, // AMOXOR_D_RL
987
102k
    9U, // AMOXOR_W
988
102k
    9U, // AMOXOR_W_AQ
989
102k
    9U, // AMOXOR_W_AQ_RL
990
102k
    9U, // AMOXOR_W_RL
991
102k
    4U, // AND
992
102k
    4U, // ANDI
993
102k
    0U, // AUIPC
994
102k
    4U, // BEQ
995
102k
    4U, // BGE
996
102k
    4U, // BGEU
997
102k
    4U, // BLT
998
102k
    4U, // BLTU
999
102k
    4U, // BNE
1000
102k
    2U, // CSRRC
1001
102k
    2U, // CSRRCI
1002
102k
    2U, // CSRRS
1003
102k
    2U, // CSRRSI
1004
102k
    2U, // CSRRW
1005
102k
    2U, // CSRRWI
1006
102k
    0U, // C_ADD
1007
102k
    0U, // C_ADDI
1008
102k
    0U, // C_ADDI16SP
1009
102k
    4U, // C_ADDI4SPN
1010
102k
    0U, // C_ADDIW
1011
102k
    0U, // C_ADDW
1012
102k
    0U, // C_AND
1013
102k
    0U, // C_ANDI
1014
102k
    0U, // C_BEQZ
1015
102k
    0U, // C_BNEZ
1016
102k
    0U, // C_EBREAK
1017
102k
    13U,  // C_FLD
1018
102k
    13U,  // C_FLDSP
1019
102k
    13U,  // C_FLW
1020
102k
    13U,  // C_FLWSP
1021
102k
    13U,  // C_FSD
1022
102k
    13U,  // C_FSDSP
1023
102k
    13U,  // C_FSW
1024
102k
    13U,  // C_FSWSP
1025
102k
    0U, // C_J
1026
102k
    0U, // C_JAL
1027
102k
    0U, // C_JALR
1028
102k
    0U, // C_JR
1029
102k
    13U,  // C_LD
1030
102k
    13U,  // C_LDSP
1031
102k
    0U, // C_LI
1032
102k
    0U, // C_LUI
1033
102k
    13U,  // C_LW
1034
102k
    13U,  // C_LWSP
1035
102k
    0U, // C_MV
1036
102k
    0U, // C_NOP
1037
102k
    0U, // C_OR
1038
102k
    13U,  // C_SD
1039
102k
    13U,  // C_SDSP
1040
102k
    0U, // C_SLLI
1041
102k
    0U, // C_SRAI
1042
102k
    0U, // C_SRLI
1043
102k
    0U, // C_SUB
1044
102k
    0U, // C_SUBW
1045
102k
    13U,  // C_SW
1046
102k
    13U,  // C_SWSP
1047
102k
    0U, // C_UNIMP
1048
102k
    0U, // C_XOR
1049
102k
    4U, // DIV
1050
102k
    4U, // DIVU
1051
102k
    4U, // DIVUW
1052
102k
    4U, // DIVW
1053
102k
    0U, // EBREAK
1054
102k
    0U, // ECALL
1055
102k
    36U,  // FADD_D
1056
102k
    36U,  // FADD_S
1057
102k
    0U, // FCLASS_D
1058
102k
    0U, // FCLASS_S
1059
102k
    20U,  // FCVT_D_L
1060
102k
    20U,  // FCVT_D_LU
1061
102k
    0U, // FCVT_D_S
1062
102k
    0U, // FCVT_D_W
1063
102k
    0U, // FCVT_D_WU
1064
102k
    20U,  // FCVT_LU_D
1065
102k
    20U,  // FCVT_LU_S
1066
102k
    20U,  // FCVT_L_D
1067
102k
    20U,  // FCVT_L_S
1068
102k
    20U,  // FCVT_S_D
1069
102k
    20U,  // FCVT_S_L
1070
102k
    20U,  // FCVT_S_LU
1071
102k
    20U,  // FCVT_S_W
1072
102k
    20U,  // FCVT_S_WU
1073
102k
    20U,  // FCVT_WU_D
1074
102k
    20U,  // FCVT_WU_S
1075
102k
    20U,  // FCVT_W_D
1076
102k
    20U,  // FCVT_W_S
1077
102k
    36U,  // FDIV_D
1078
102k
    36U,  // FDIV_S
1079
102k
    0U, // FENCE
1080
102k
    0U, // FENCE_I
1081
102k
    0U, // FENCE_TSO
1082
102k
    4U, // FEQ_D
1083
102k
    4U, // FEQ_S
1084
102k
    13U,  // FLD
1085
102k
    4U, // FLE_D
1086
102k
    4U, // FLE_S
1087
102k
    4U, // FLT_D
1088
102k
    4U, // FLT_S
1089
102k
    13U,  // FLW
1090
102k
    100U, // FMADD_D
1091
102k
    100U, // FMADD_S
1092
102k
    4U, // FMAX_D
1093
102k
    4U, // FMAX_S
1094
102k
    4U, // FMIN_D
1095
102k
    4U, // FMIN_S
1096
102k
    100U, // FMSUB_D
1097
102k
    100U, // FMSUB_S
1098
102k
    36U,  // FMUL_D
1099
102k
    36U,  // FMUL_S
1100
102k
    0U, // FMV_D_X
1101
102k
    0U, // FMV_W_X
1102
102k
    0U, // FMV_X_D
1103
102k
    0U, // FMV_X_W
1104
102k
    100U, // FNMADD_D
1105
102k
    100U, // FNMADD_S
1106
102k
    100U, // FNMSUB_D
1107
102k
    100U, // FNMSUB_S
1108
102k
    13U,  // FSD
1109
102k
    4U, // FSGNJN_D
1110
102k
    4U, // FSGNJN_S
1111
102k
    4U, // FSGNJX_D
1112
102k
    4U, // FSGNJX_S
1113
102k
    4U, // FSGNJ_D
1114
102k
    4U, // FSGNJ_S
1115
102k
    20U,  // FSQRT_D
1116
102k
    20U,  // FSQRT_S
1117
102k
    36U,  // FSUB_D
1118
102k
    36U,  // FSUB_S
1119
102k
    13U,  // FSW
1120
102k
    0U, // JAL
1121
102k
    4U, // JALR
1122
102k
    13U,  // LB
1123
102k
    13U,  // LBU
1124
102k
    13U,  // LD
1125
102k
    13U,  // LH
1126
102k
    13U,  // LHU
1127
102k
    0U, // LR_D
1128
102k
    0U, // LR_D_AQ
1129
102k
    0U, // LR_D_AQ_RL
1130
102k
    0U, // LR_D_RL
1131
102k
    0U, // LR_W
1132
102k
    0U, // LR_W_AQ
1133
102k
    0U, // LR_W_AQ_RL
1134
102k
    0U, // LR_W_RL
1135
102k
    0U, // LUI
1136
102k
    13U,  // LW
1137
102k
    13U,  // LWU
1138
102k
    0U, // MRET
1139
102k
    4U, // MUL
1140
102k
    4U, // MULH
1141
102k
    4U, // MULHSU
1142
102k
    4U, // MULHU
1143
102k
    4U, // MULW
1144
102k
    4U, // OR
1145
102k
    4U, // ORI
1146
102k
    4U, // REM
1147
102k
    4U, // REMU
1148
102k
    4U, // REMUW
1149
102k
    4U, // REMW
1150
102k
    13U,  // SB
1151
102k
    9U, // SC_D
1152
102k
    9U, // SC_D_AQ
1153
102k
    9U, // SC_D_AQ_RL
1154
102k
    9U, // SC_D_RL
1155
102k
    9U, // SC_W
1156
102k
    9U, // SC_W_AQ
1157
102k
    9U, // SC_W_AQ_RL
1158
102k
    9U, // SC_W_RL
1159
102k
    13U,  // SD
1160
102k
    0U, // SFENCE_VMA
1161
102k
    13U,  // SH
1162
102k
    4U, // SLL
1163
102k
    4U, // SLLI
1164
102k
    4U, // SLLIW
1165
102k
    4U, // SLLW
1166
102k
    4U, // SLT
1167
102k
    4U, // SLTI
1168
102k
    4U, // SLTIU
1169
102k
    4U, // SLTU
1170
102k
    4U, // SRA
1171
102k
    4U, // SRAI
1172
102k
    4U, // SRAIW
1173
102k
    4U, // SRAW
1174
102k
    0U, // SRET
1175
102k
    4U, // SRL
1176
102k
    4U, // SRLI
1177
102k
    4U, // SRLIW
1178
102k
    4U, // SRLW
1179
102k
    4U, // SUB
1180
102k
    4U, // SUBW
1181
102k
    13U,  // SW
1182
102k
    0U, // UNIMP
1183
102k
    0U, // URET
1184
102k
    0U, // WFI
1185
102k
    4U, // XOR
1186
102k
    4U, // XORI
1187
102k
  };
1188
1189
  // Emit the opcode for the instruction.
1190
102k
  uint32_t Bits = 0;
1191
102k
  Bits |= OpInfo0[MCInst_getOpcode(MI)] << 0;
1192
102k
  Bits |= OpInfo1[MCInst_getOpcode(MI)] << 16;
1193
102k
  CS_ASSERT(Bits != 0 && "Cannot print this instruction.");
1194
102k
#ifndef CAPSTONE_DIET
1195
102k
  SStream_concat0(O, AsmStrs+(Bits & 4095)-1);
1196
102k
#endif
1197
1198
1199
  // Fragment 0 encoded into 2 bits for 4 unique commands.
1200
102k
  switch ((Bits >> 12) & 3) {
1201
0
  default: CS_ASSERT(0 && "Invalid command number.");
1202
813
  case 0:
1203
    // DBG_VALUE, DBG_LABEL, BUNDLE, LIFETIME_START, LIFETIME_END, FENTRY_CAL...
1204
813
    return;
1205
0
    break;
1206
100k
  case 1:
1207
    // PseudoCALL, PseudoLA, PseudoLI, PseudoLLA, PseudoTAIL, ADD, ADDI, ADDI...
1208
100k
    printOperand(MI, 0, O);
1209
100k
    break;
1210
0
  case 2:
1211
    // C_ADD, C_ADDI, C_ADDI16SP, C_ADDIW, C_ADDW, C_AND, C_ANDI, C_OR, C_SLL...
1212
0
    printOperand(MI, 1, O);
1213
0
    SStream_concat0(O, ", ");
1214
0
    printOperand(MI, 2, O);
1215
0
    return;
1216
0
    break;
1217
1.83k
  case 3:
1218
    // FENCE
1219
1.83k
    printFenceArg(MI, 0, O);
1220
1.83k
    SStream_concat0(O, ", ");
1221
1.83k
    printFenceArg(MI, 1, O);
1222
1.83k
    return;
1223
0
    break;
1224
102k
  }
1225
1226
1227
  // Fragment 1 encoded into 2 bits for 3 unique commands.
1228
100k
  switch ((Bits >> 14) & 3) {
1229
0
  default: CS_ASSERT(0 && "Invalid command number.");
1230
0
  case 0:
1231
    // PseudoCALL, PseudoTAIL, C_J, C_JAL, C_JALR, C_JR
1232
0
    return;
1233
0
    break;
1234
99.6k
  case 1:
1235
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AMOADD_D, AMOAD...
1236
99.6k
    SStream_concat0(O, ", ");
1237
99.6k
    break;
1238
391
  case 2:
1239
    // LR_D, LR_D_AQ, LR_D_AQ_RL, LR_D_RL, LR_W, LR_W_AQ, LR_W_AQ_RL, LR_W_RL
1240
391
    SStream_concat0(O, ", (");
1241
391
    printOperand(MI, 1, O);
1242
391
    SStream_concat0(O, ")");
1243
391
    return;
1244
0
    break;
1245
100k
  }
1246
1247
1248
  // Fragment 2 encoded into 2 bits for 3 unique commands.
1249
99.6k
  switch ((Bits >> 16) & 3) {
1250
0
  default: CS_ASSERT(0 && "Invalid command number.");
1251
26.7k
  case 0:
1252
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AND, ANDI, AUIP...
1253
26.7k
    printOperand(MI, 1, O);
1254
26.7k
    break;
1255
1.96k
  case 1:
1256
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1257
1.96k
    printOperand(MI, 2, O);
1258
1.96k
    break;
1259
71.0k
  case 2:
1260
    // CSRRC, CSRRCI, CSRRS, CSRRSI, CSRRW, CSRRWI
1261
71.0k
    printCSRSystemRegister(MI, 1, O);
1262
71.0k
    SStream_concat0(O, ", ");
1263
71.0k
    printOperand(MI, 2, O);
1264
71.0k
    return;
1265
0
    break;
1266
99.6k
  }
1267
1268
1269
  // Fragment 3 encoded into 2 bits for 4 unique commands.
1270
28.6k
  switch ((Bits >> 18) & 3) {
1271
0
  default: CS_ASSERT(0 && "Invalid command number.");
1272
2.21k
  case 0:
1273
    // PseudoLA, PseudoLI, PseudoLLA, AUIPC, C_BEQZ, C_BNEZ, C_LI, C_LUI, C_M...
1274
2.21k
    return;
1275
0
    break;
1276
24.4k
  case 1:
1277
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1278
24.4k
    SStream_concat0(O, ", ");
1279
24.4k
    break;
1280
595
  case 2:
1281
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1282
595
    SStream_concat0(O, ", (");
1283
595
    printOperand(MI, 1, O);
1284
595
    SStream_concat0(O, ")");
1285
595
    return;
1286
0
    break;
1287
1.37k
  case 3:
1288
    // C_FLD, C_FLDSP, C_FLW, C_FLWSP, C_FSD, C_FSDSP, C_FSW, C_FSWSP, C_LD, ...
1289
1.37k
    SStream_concat0(O, "(");
1290
1.37k
    printOperand(MI, 1, O);
1291
1.37k
    SStream_concat0(O, ")");
1292
1.37k
    return;
1293
0
    break;
1294
28.6k
  }
1295
1296
1297
  // Fragment 4 encoded into 1 bits for 2 unique commands.
1298
24.4k
  if ((Bits >> 20) & 1) {
1299
    // FCVT_D_L, FCVT_D_LU, FCVT_LU_D, FCVT_LU_S, FCVT_L_D, FCVT_L_S, FCVT_S_...
1300
9.04k
    printFRMArg(MI, 2, O);
1301
9.04k
    return;
1302
15.4k
  } else {
1303
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1304
15.4k
    printOperand(MI, 2, O);
1305
15.4k
  }
1306
1307
1308
  // Fragment 5 encoded into 1 bits for 2 unique commands.
1309
15.4k
  if ((Bits >> 21) & 1) {
1310
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FM...
1311
5.74k
    SStream_concat0(O, ", ");
1312
9.69k
  } else {
1313
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1314
9.69k
    return;
1315
9.69k
  }
1316
1317
1318
  // Fragment 6 encoded into 1 bits for 2 unique commands.
1319
5.74k
  if ((Bits >> 22) & 1) {
1320
    // FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FNMADD_D, FNMADD_S, FNMSUB_D, FNMS...
1321
2.55k
    printOperand(MI, 3, O);
1322
2.55k
    SStream_concat0(O, ", ");
1323
2.55k
    printFRMArg(MI, 4, O);
1324
2.55k
    return;
1325
3.19k
  } else {
1326
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMUL_D, FMUL_S, FSUB_D, FSUB_S
1327
3.19k
    printFRMArg(MI, 3, O);
1328
3.19k
    return;
1329
3.19k
  }
1330
1331
5.74k
}
1332
1333
1334
/// getRegisterName - This method is automatically generated by tblgen
1335
/// from the register set description.  This returns the assembler name
1336
/// for the specified register.
1337
static const char *
1338
getRegisterName(unsigned RegNo, unsigned AltIdx)
1339
242k
{
1340
242k
  CS_ASSERT(RegNo && RegNo < 97 && "Invalid register number!");
1341
1342
242k
#ifndef CAPSTONE_DIET
1343
242k
  static const char AsmStrsABIRegAltName[] = {
1344
242k
  /* 0 */ 'f', 's', '1', '0', 0,
1345
242k
  /* 5 */ 'f', 't', '1', '0', 0,
1346
242k
  /* 10 */ 'f', 'a', '0', 0,
1347
242k
  /* 14 */ 'f', 's', '0', 0,
1348
242k
  /* 18 */ 'f', 't', '0', 0,
1349
242k
  /* 22 */ 'f', 's', '1', '1', 0,
1350
242k
  /* 27 */ 'f', 't', '1', '1', 0,
1351
242k
  /* 32 */ 'f', 'a', '1', 0,
1352
242k
  /* 36 */ 'f', 's', '1', 0,
1353
242k
  /* 40 */ 'f', 't', '1', 0,
1354
242k
  /* 44 */ 'f', 'a', '2', 0,
1355
242k
  /* 48 */ 'f', 's', '2', 0,
1356
242k
  /* 52 */ 'f', 't', '2', 0,
1357
242k
  /* 56 */ 'f', 'a', '3', 0,
1358
242k
  /* 60 */ 'f', 's', '3', 0,
1359
242k
  /* 64 */ 'f', 't', '3', 0,
1360
242k
  /* 68 */ 'f', 'a', '4', 0,
1361
242k
  /* 72 */ 'f', 's', '4', 0,
1362
242k
  /* 76 */ 'f', 't', '4', 0,
1363
242k
  /* 80 */ 'f', 'a', '5', 0,
1364
242k
  /* 84 */ 'f', 's', '5', 0,
1365
242k
  /* 88 */ 'f', 't', '5', 0,
1366
242k
  /* 92 */ 'f', 'a', '6', 0,
1367
242k
  /* 96 */ 'f', 's', '6', 0,
1368
242k
  /* 100 */ 'f', 't', '6', 0,
1369
242k
  /* 104 */ 'f', 'a', '7', 0,
1370
242k
  /* 108 */ 'f', 's', '7', 0,
1371
242k
  /* 112 */ 'f', 't', '7', 0,
1372
242k
  /* 116 */ 'f', 's', '8', 0,
1373
242k
  /* 120 */ 'f', 't', '8', 0,
1374
242k
  /* 124 */ 'f', 's', '9', 0,
1375
242k
  /* 128 */ 'f', 't', '9', 0,
1376
242k
  /* 132 */ 'r', 'a', 0,
1377
242k
  /* 135 */ 'z', 'e', 'r', 'o', 0,
1378
242k
  /* 140 */ 'g', 'p', 0,
1379
242k
  /* 143 */ 's', 'p', 0,
1380
242k
  /* 146 */ 't', 'p', 0,
1381
242k
  };
1382
1383
242k
  static const uint8_t RegAsmOffsetABIRegAltName[] = {
1384
242k
    135, 132, 143, 140, 146, 19, 41, 53, 15, 37, 11, 33, 45, 57, 
1385
242k
    69, 81, 93, 105, 49, 61, 73, 85, 97, 109, 117, 125, 1, 23, 
1386
242k
    65, 77, 89, 101, 18, 18, 40, 40, 52, 52, 64, 64, 76, 76, 
1387
242k
    88, 88, 100, 100, 112, 112, 14, 14, 36, 36, 10, 10, 32, 32, 
1388
242k
    44, 44, 56, 56, 68, 68, 80, 80, 92, 92, 104, 104, 48, 48, 
1389
242k
    60, 60, 72, 72, 84, 84, 96, 96, 108, 108, 116, 116, 124, 124, 
1390
242k
    0, 0, 22, 22, 120, 120, 128, 128, 5, 5, 27, 27, 
1391
242k
  };
1392
1393
242k
  static const char AsmStrsNoRegAltName[] = {
1394
242k
  /* 0 */ 'f', '1', '0', 0,
1395
242k
  /* 4 */ 'x', '1', '0', 0,
1396
242k
  /* 8 */ 'f', '2', '0', 0,
1397
242k
  /* 12 */ 'x', '2', '0', 0,
1398
242k
  /* 16 */ 'f', '3', '0', 0,
1399
242k
  /* 20 */ 'x', '3', '0', 0,
1400
242k
  /* 24 */ 'f', '0', 0,
1401
242k
  /* 27 */ 'x', '0', 0,
1402
242k
  /* 30 */ 'f', '1', '1', 0,
1403
242k
  /* 34 */ 'x', '1', '1', 0,
1404
242k
  /* 38 */ 'f', '2', '1', 0,
1405
242k
  /* 42 */ 'x', '2', '1', 0,
1406
242k
  /* 46 */ 'f', '3', '1', 0,
1407
242k
  /* 50 */ 'x', '3', '1', 0,
1408
242k
  /* 54 */ 'f', '1', 0,
1409
242k
  /* 57 */ 'x', '1', 0,
1410
242k
  /* 60 */ 'f', '1', '2', 0,
1411
242k
  /* 64 */ 'x', '1', '2', 0,
1412
242k
  /* 68 */ 'f', '2', '2', 0,
1413
242k
  /* 72 */ 'x', '2', '2', 0,
1414
242k
  /* 76 */ 'f', '2', 0,
1415
242k
  /* 79 */ 'x', '2', 0,
1416
242k
  /* 82 */ 'f', '1', '3', 0,
1417
242k
  /* 86 */ 'x', '1', '3', 0,
1418
242k
  /* 90 */ 'f', '2', '3', 0,
1419
242k
  /* 94 */ 'x', '2', '3', 0,
1420
242k
  /* 98 */ 'f', '3', 0,
1421
242k
  /* 101 */ 'x', '3', 0,
1422
242k
  /* 104 */ 'f', '1', '4', 0,
1423
242k
  /* 108 */ 'x', '1', '4', 0,
1424
242k
  /* 112 */ 'f', '2', '4', 0,
1425
242k
  /* 116 */ 'x', '2', '4', 0,
1426
242k
  /* 120 */ 'f', '4', 0,
1427
242k
  /* 123 */ 'x', '4', 0,
1428
242k
  /* 126 */ 'f', '1', '5', 0,
1429
242k
  /* 130 */ 'x', '1', '5', 0,
1430
242k
  /* 134 */ 'f', '2', '5', 0,
1431
242k
  /* 138 */ 'x', '2', '5', 0,
1432
242k
  /* 142 */ 'f', '5', 0,
1433
242k
  /* 145 */ 'x', '5', 0,
1434
242k
  /* 148 */ 'f', '1', '6', 0,
1435
242k
  /* 152 */ 'x', '1', '6', 0,
1436
242k
  /* 156 */ 'f', '2', '6', 0,
1437
242k
  /* 160 */ 'x', '2', '6', 0,
1438
242k
  /* 164 */ 'f', '6', 0,
1439
242k
  /* 167 */ 'x', '6', 0,
1440
242k
  /* 170 */ 'f', '1', '7', 0,
1441
242k
  /* 174 */ 'x', '1', '7', 0,
1442
242k
  /* 178 */ 'f', '2', '7', 0,
1443
242k
  /* 182 */ 'x', '2', '7', 0,
1444
242k
  /* 186 */ 'f', '7', 0,
1445
242k
  /* 189 */ 'x', '7', 0,
1446
242k
  /* 192 */ 'f', '1', '8', 0,
1447
242k
  /* 196 */ 'x', '1', '8', 0,
1448
242k
  /* 200 */ 'f', '2', '8', 0,
1449
242k
  /* 204 */ 'x', '2', '8', 0,
1450
242k
  /* 208 */ 'f', '8', 0,
1451
242k
  /* 211 */ 'x', '8', 0,
1452
242k
  /* 214 */ 'f', '1', '9', 0,
1453
242k
  /* 218 */ 'x', '1', '9', 0,
1454
242k
  /* 222 */ 'f', '2', '9', 0,
1455
242k
  /* 226 */ 'x', '2', '9', 0,
1456
242k
  /* 230 */ 'f', '9', 0,
1457
242k
  /* 233 */ 'x', '9', 0,
1458
242k
  };
1459
1460
242k
  static const uint8_t RegAsmOffsetNoRegAltName[] = {
1461
242k
    27, 57, 79, 101, 123, 145, 167, 189, 211, 233, 4, 34, 64, 86, 
1462
242k
    108, 130, 152, 174, 196, 218, 12, 42, 72, 94, 116, 138, 160, 182, 
1463
242k
    204, 226, 20, 50, 24, 24, 54, 54, 76, 76, 98, 98, 120, 120, 
1464
242k
    142, 142, 164, 164, 186, 186, 208, 208, 230, 230, 0, 0, 30, 30, 
1465
242k
    60, 60, 82, 82, 104, 104, 126, 126, 148, 148, 170, 170, 192, 192, 
1466
242k
    214, 214, 8, 8, 38, 38, 68, 68, 90, 90, 112, 112, 134, 134, 
1467
242k
    156, 156, 178, 178, 200, 200, 222, 222, 16, 16, 46, 46, 
1468
242k
  };
1469
1470
242k
  switch(AltIdx) {
1471
0
  default: CS_ASSERT(0 && "Invalid register alt name index!");
1472
242k
  case RISCV_ABIRegAltName:
1473
242k
    CS_ASSERT(*(AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1]) &&
1474
242k
           "Invalid alt name index for register!");
1475
242k
    return AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1];
1476
0
  case RISCV_NoRegAltName:
1477
0
    CS_ASSERT(*(AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1]) &&
1478
0
           "Invalid alt name index for register!");
1479
0
    return AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1];
1480
242k
  }
1481
#else
1482
  return NULL;
1483
#endif
1484
242k
}
1485
1486
#ifdef PRINT_ALIAS_INSTR
1487
#undef PRINT_ALIAS_INSTR
1488
1489
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
1490
                  unsigned PredicateIndex);
1491
1492
static bool printAliasInstr(MCInst *MI, SStream * OS, void *info)
1493
147k
{
1494
147k
  MCRegisterInfo *MRI = (MCRegisterInfo *) info;
1495
147k
  const char *AsmString;
1496
147k
  unsigned I = 0;
1497
147k
#define ASMSTRING_CONTAIN_SIZE 64
1498
147k
  unsigned AsmStringLen = 0;
1499
147k
  char tmpString_[ASMSTRING_CONTAIN_SIZE];
1500
147k
  char *tmpString = tmpString_;
1501
147k
  switch (MCInst_getOpcode(MI)) {
1502
5.51k
  default: return false;
1503
1.25k
  case RISCV_ADDI:
1504
1.25k
    if (MCInst_getNumOperands(MI) == 3 &&
1505
1.25k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1506
893
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1507
717
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1508
717
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1509
      // (ADDI X0, X0, 0)
1510
244
      AsmString = "nop";
1511
244
      break;
1512
244
    }
1513
1.01k
    if (MCInst_getNumOperands(MI) == 3 &&
1514
1.01k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1515
1.01k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1516
1.01k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1517
1.01k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1518
1.01k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1519
1.01k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1520
      // (ADDI GPR:$rd, GPR:$rs, 0)
1521
76
      AsmString = "mv $\x01, $\x02";
1522
76
      break;
1523
76
    }
1524
935
    return false;
1525
387
  case RISCV_ADDIW:
1526
387
    if (MCInst_getNumOperands(MI) == 3 &&
1527
387
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1528
387
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1529
387
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1530
387
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1531
387
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1532
387
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1533
      // (ADDIW GPR:$rd, GPR:$rs, 0)
1534
69
      AsmString = "sext.w $\x01, $\x02";
1535
69
      break;
1536
69
    }
1537
318
    return false;
1538
408
  case RISCV_BEQ:
1539
408
    if (MCInst_getNumOperands(MI) == 3 &&
1540
408
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1541
408
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1542
408
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1543
94
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1544
      // (BEQ GPR:$rs, X0, simm13_lsb0:$offset)
1545
94
      AsmString = "beqz $\x01, $\x03";
1546
94
      break;
1547
94
    }
1548
314
    return false;
1549
430
  case RISCV_BGE:
1550
430
    if (MCInst_getNumOperands(MI) == 3 &&
1551
430
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1552
67
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1553
67
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1554
67
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1555
      // (BGE X0, GPR:$rs, simm13_lsb0:$offset)
1556
67
      AsmString = "blez $\x02, $\x03";
1557
67
      break;
1558
67
    }
1559
363
    if (MCInst_getNumOperands(MI) == 3 &&
1560
363
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1561
363
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1562
363
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1563
71
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1564
      // (BGE GPR:$rs, X0, simm13_lsb0:$offset)
1565
71
      AsmString = "bgez $\x01, $\x03";
1566
71
      break;
1567
71
    }
1568
292
    return false;
1569
217
  case RISCV_BLT:
1570
217
    if (MCInst_getNumOperands(MI) == 3 &&
1571
217
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1572
217
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1573
217
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1574
68
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1575
      // (BLT GPR:$rs, X0, simm13_lsb0:$offset)
1576
68
      AsmString = "bltz $\x01, $\x03";
1577
68
      break;
1578
68
    }
1579
149
    if (MCInst_getNumOperands(MI) == 3 &&
1580
149
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1581
69
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1582
69
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1583
69
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1584
      // (BLT X0, GPR:$rs, simm13_lsb0:$offset)
1585
69
      AsmString = "bgtz $\x02, $\x03";
1586
69
      break;
1587
69
    }
1588
80
    return false;
1589
424
  case RISCV_BNE:
1590
424
    if (MCInst_getNumOperands(MI) == 3 &&
1591
424
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1592
424
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1593
424
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1594
302
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1595
      // (BNE GPR:$rs, X0, simm13_lsb0:$offset)
1596
302
      AsmString = "bnez $\x01, $\x03";
1597
302
      break;
1598
302
    }
1599
122
    return false;
1600
10.3k
  case RISCV_CSRRC:
1601
10.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1602
10.3k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1603
935
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1604
935
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1605
      // (CSRRC X0, csr_sysreg:$csr, GPR:$rs)
1606
935
      AsmString = "csrc $\xFF\x02\x01, $\x03";
1607
935
      break;
1608
935
    }
1609
9.45k
    return false;
1610
16.2k
  case RISCV_CSRRCI:
1611
16.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1612
16.2k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1613
      // (CSRRCI X0, csr_sysreg:$csr, uimm5:$imm)
1614
2.16k
      AsmString = "csrci $\xFF\x02\x01, $\x03";
1615
2.16k
      break;
1616
2.16k
    }
1617
14.0k
    return false;
1618
32.3k
  case RISCV_CSRRS:
1619
32.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1620
32.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1621
32.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1622
32.3k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1623
32.3k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1624
1.89k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1625
      // (CSRRS GPR:$rd, 3, X0)
1626
67
      AsmString = "frcsr $\x01";
1627
67
      break;
1628
67
    }
1629
32.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1630
32.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1631
32.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1632
32.3k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1633
32.3k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1634
1.03k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1635
      // (CSRRS GPR:$rd, 2, X0)
1636
364
      AsmString = "frrm $\x01";
1637
364
      break;
1638
364
    }
1639
31.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1640
31.9k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1641
31.9k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1642
31.9k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1643
31.9k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1644
1.18k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1645
      // (CSRRS GPR:$rd, 1, X0)
1646
196
      AsmString = "frflags $\x01";
1647
196
      break;
1648
196
    }
1649
31.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1650
31.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1651
31.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1652
31.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1653
31.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3074 &&
1654
1.07k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1655
      // (CSRRS GPR:$rd, 3074, X0)
1656
766
      AsmString = "rdinstret $\x01";
1657
766
      break;
1658
766
    }
1659
30.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1660
30.9k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1661
30.9k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1662
30.9k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1663
30.9k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3072 &&
1664
1.26k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1665
      // (CSRRS GPR:$rd, 3072, X0)
1666
677
      AsmString = "rdcycle $\x01";
1667
677
      break;
1668
677
    }
1669
30.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1670
30.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1671
30.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1672
30.3k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1673
30.3k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3073 &&
1674
1.82k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1675
      // (CSRRS GPR:$rd, 3073, X0)
1676
69
      AsmString = "rdtime $\x01";
1677
69
      break;
1678
69
    }
1679
30.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1680
30.2k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1681
30.2k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1682
30.2k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1683
30.2k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3202 &&
1684
1.83k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1685
      // (CSRRS GPR:$rd, 3202, X0)
1686
721
      AsmString = "rdinstreth $\x01";
1687
721
      break;
1688
721
    }
1689
29.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1690
29.5k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1691
29.5k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1692
29.5k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1693
29.5k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3200 &&
1694
1.17k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1695
      // (CSRRS GPR:$rd, 3200, X0)
1696
200
      AsmString = "rdcycleh $\x01";
1697
200
      break;
1698
200
    }
1699
29.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1700
29.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1701
29.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1702
29.3k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1703
29.3k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3201 &&
1704
499
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1705
      // (CSRRS GPR:$rd, 3201, X0)
1706
424
      AsmString = "rdtimeh $\x01";
1707
424
      break;
1708
424
    }
1709
28.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1710
28.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1711
28.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1712
28.8k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1713
      // (CSRRS GPR:$rd, csr_sysreg:$csr, X0)
1714
4.61k
      AsmString = "csrr $\x01, $\xFF\x02\x01";
1715
4.61k
      break;
1716
4.61k
    }
1717
24.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1718
24.2k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1719
6.83k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1720
6.83k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1721
      // (CSRRS X0, csr_sysreg:$csr, GPR:$rs)
1722
6.83k
      AsmString = "csrs $\xFF\x02\x01, $\x03";
1723
6.83k
      break;
1724
6.83k
    }
1725
17.4k
    return false;
1726
9.69k
  case RISCV_CSRRSI:
1727
9.69k
    if (MCInst_getNumOperands(MI) == 3 &&
1728
9.69k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1729
      // (CSRRSI X0, csr_sysreg:$csr, uimm5:$imm)
1730
590
      AsmString = "csrsi $\xFF\x02\x01, $\x03";
1731
590
      break;
1732
590
    }
1733
9.10k
    return false;
1734
17.1k
  case RISCV_CSRRW:
1735
17.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1736
17.1k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1737
2.71k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1738
2.71k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1739
68
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1740
68
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1741
      // (CSRRW X0, 3, GPR:$rs)
1742
68
      AsmString = "fscsr $\x03";
1743
68
      break;
1744
68
    }
1745
17.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1746
17.0k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1747
2.64k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1748
2.64k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1749
542
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1750
542
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1751
      // (CSRRW X0, 2, GPR:$rs)
1752
542
      AsmString = "fsrm $\x03";
1753
542
      break;
1754
542
    }
1755
16.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1756
16.4k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1757
2.10k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1758
2.10k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1759
154
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1760
154
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1761
      // (CSRRW X0, 1, GPR:$rs)
1762
154
      AsmString = "fsflags $\x03";
1763
154
      break;
1764
154
    }
1765
16.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1766
16.3k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1767
1.94k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1768
1.94k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1769
      // (CSRRW X0, csr_sysreg:$csr, GPR:$rs)
1770
1.94k
      AsmString = "csrw $\xFF\x02\x01, $\x03";
1771
1.94k
      break;
1772
1.94k
    }
1773
14.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1774
14.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1775
14.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1776
14.3k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1777
14.3k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1778
263
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1779
263
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1780
      // (CSRRW GPR:$rd, 3, GPR:$rs)
1781
263
      AsmString = "fscsr $\x01, $\x03";
1782
263
      break;
1783
263
    }
1784
14.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1785
14.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1786
14.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1787
14.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1788
14.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1789
392
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1790
392
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1791
      // (CSRRW GPR:$rd, 2, GPR:$rs)
1792
392
      AsmString = "fsrm $\x01, $\x03";
1793
392
      break;
1794
392
    }
1795
13.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1796
13.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1797
13.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1798
13.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1799
13.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1800
676
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1801
676
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1802
      // (CSRRW GPR:$rd, 1, GPR:$rs)
1803
676
      AsmString = "fsflags $\x01, $\x03";
1804
676
      break;
1805
676
    }
1806
13.0k
    return false;
1807
12.1k
  case RISCV_CSRRWI:
1808
12.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1809
12.1k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1810
3.04k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1811
3.04k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1812
      // (CSRRWI X0, 2, uimm5:$imm)
1813
156
      AsmString = "fsrmi $\x03";
1814
156
      break;
1815
156
    }
1816
11.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1817
11.9k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1818
2.88k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1819
2.88k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1820
      // (CSRRWI X0, 1, uimm5:$imm)
1821
572
      AsmString = "fsflagsi $\x03";
1822
572
      break;
1823
572
    }
1824
11.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1825
11.4k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1826
      // (CSRRWI X0, csr_sysreg:$csr, uimm5:$imm)
1827
2.31k
      AsmString = "csrwi $\xFF\x02\x01, $\x03";
1828
2.31k
      break;
1829
2.31k
    }
1830
9.09k
    if (MCInst_getNumOperands(MI) == 3 &&
1831
9.09k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1832
9.09k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1833
9.09k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1834
9.09k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1835
      // (CSRRWI GPR:$rd, 2, uimm5:$imm)
1836
346
      AsmString = "fsrmi $\x01, $\x03";
1837
346
      break;
1838
346
    }
1839
8.74k
    if (MCInst_getNumOperands(MI) == 3 &&
1840
8.74k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1841
8.74k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1842
8.74k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1843
8.74k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1844
      // (CSRRWI GPR:$rd, 1, uimm5:$imm)
1845
840
      AsmString = "fsflagsi $\x01, $\x03";
1846
840
      break;
1847
840
    }
1848
7.90k
    return false;
1849
494
  case RISCV_FADD_D:
1850
494
    if (MCInst_getNumOperands(MI) == 4 &&
1851
494
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1852
494
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1853
494
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1854
494
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1855
494
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1856
494
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1857
494
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1858
494
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1859
      // (FADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
1860
290
      AsmString = "fadd.d $\x01, $\x02, $\x03";
1861
290
      break;
1862
290
    }
1863
204
    return false;
1864
1.66k
  case RISCV_FADD_S:
1865
1.66k
    if (MCInst_getNumOperands(MI) == 4 &&
1866
1.66k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1867
1.66k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1868
1.66k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1869
1.66k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1870
1.66k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1871
1.66k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1872
1.66k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1873
1.66k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1874
      // (FADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
1875
664
      AsmString = "fadd.s $\x01, $\x02, $\x03";
1876
664
      break;
1877
664
    }
1878
996
    return false;
1879
1.23k
  case RISCV_FCVT_D_L:
1880
1.23k
    if (MCInst_getNumOperands(MI) == 3 &&
1881
1.23k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1882
1.23k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1883
1.23k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1884
1.23k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1885
1.23k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1886
1.23k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1887
      // (FCVT_D_L FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1888
621
      AsmString = "fcvt.d.l $\x01, $\x02";
1889
621
      break;
1890
621
    }
1891
616
    return false;
1892
1.29k
  case RISCV_FCVT_D_LU:
1893
1.29k
    if (MCInst_getNumOperands(MI) == 3 &&
1894
1.29k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1895
1.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1896
1.29k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1897
1.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1898
1.29k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1899
1.29k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1900
      // (FCVT_D_LU FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1901
801
      AsmString = "fcvt.d.lu $\x01, $\x02";
1902
801
      break;
1903
801
    }
1904
492
    return false;
1905
842
  case RISCV_FCVT_LU_D:
1906
842
    if (MCInst_getNumOperands(MI) == 3 &&
1907
842
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1908
842
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1909
842
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1910
842
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1911
842
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1912
842
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1913
      // (FCVT_LU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1914
567
      AsmString = "fcvt.lu.d $\x01, $\x02";
1915
567
      break;
1916
567
    }
1917
275
    return false;
1918
1.14k
  case RISCV_FCVT_LU_S:
1919
1.14k
    if (MCInst_getNumOperands(MI) == 3 &&
1920
1.14k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1921
1.14k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1922
1.14k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1923
1.14k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1924
1.14k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1925
1.14k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1926
      // (FCVT_LU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1927
267
      AsmString = "fcvt.lu.s $\x01, $\x02";
1928
267
      break;
1929
267
    }
1930
875
    return false;
1931
487
  case RISCV_FCVT_L_D:
1932
487
    if (MCInst_getNumOperands(MI) == 3 &&
1933
487
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1934
487
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1935
487
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1936
487
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1937
487
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1938
487
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1939
      // (FCVT_L_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1940
34
      AsmString = "fcvt.l.d $\x01, $\x02";
1941
34
      break;
1942
34
    }
1943
453
    return false;
1944
145
  case RISCV_FCVT_L_S:
1945
145
    if (MCInst_getNumOperands(MI) == 3 &&
1946
145
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1947
145
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1948
145
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1949
145
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1950
145
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1951
145
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1952
      // (FCVT_L_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1953
68
      AsmString = "fcvt.l.s $\x01, $\x02";
1954
68
      break;
1955
68
    }
1956
77
    return false;
1957
283
  case RISCV_FCVT_S_D:
1958
283
    if (MCInst_getNumOperands(MI) == 3 &&
1959
283
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1960
283
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1961
283
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1962
283
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1963
283
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1964
283
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1965
      // (FCVT_S_D FPR32:$rd, FPR64:$rs1, { 1, 1, 1 })
1966
69
      AsmString = "fcvt.s.d $\x01, $\x02";
1967
69
      break;
1968
69
    }
1969
214
    return false;
1970
885
  case RISCV_FCVT_S_L:
1971
885
    if (MCInst_getNumOperands(MI) == 3 &&
1972
885
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1973
885
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1974
885
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1975
885
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1976
885
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1977
885
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1978
      // (FCVT_S_L FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1979
431
      AsmString = "fcvt.s.l $\x01, $\x02";
1980
431
      break;
1981
431
    }
1982
454
    return false;
1983
1.21k
  case RISCV_FCVT_S_LU:
1984
1.21k
    if (MCInst_getNumOperands(MI) == 3 &&
1985
1.21k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1986
1.21k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1987
1.21k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1988
1.21k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1989
1.21k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1990
1.21k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1991
      // (FCVT_S_LU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1992
648
      AsmString = "fcvt.s.lu $\x01, $\x02";
1993
648
      break;
1994
648
    }
1995
567
    return false;
1996
476
  case RISCV_FCVT_S_W:
1997
476
    if (MCInst_getNumOperands(MI) == 3 &&
1998
476
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1999
476
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2000
476
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2001
476
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2002
476
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2003
476
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2004
      // (FCVT_S_W FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2005
396
      AsmString = "fcvt.s.w $\x01, $\x02";
2006
396
      break;
2007
396
    }
2008
80
    return false;
2009
868
  case RISCV_FCVT_S_WU:
2010
868
    if (MCInst_getNumOperands(MI) == 3 &&
2011
868
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2012
868
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2013
868
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2014
868
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2015
868
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2016
868
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2017
      // (FCVT_S_WU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2018
76
      AsmString = "fcvt.s.wu $\x01, $\x02";
2019
76
      break;
2020
76
    }
2021
792
    return false;
2022
551
  case RISCV_FCVT_WU_D:
2023
551
    if (MCInst_getNumOperands(MI) == 3 &&
2024
551
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2025
551
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2026
551
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2027
551
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2028
551
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2029
551
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2030
      // (FCVT_WU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2031
76
      AsmString = "fcvt.wu.d $\x01, $\x02";
2032
76
      break;
2033
76
    }
2034
475
    return false;
2035
1.38k
  case RISCV_FCVT_WU_S:
2036
1.38k
    if (MCInst_getNumOperands(MI) == 3 &&
2037
1.38k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2038
1.38k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2039
1.38k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2040
1.38k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2041
1.38k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2042
1.38k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2043
      // (FCVT_WU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2044
589
      AsmString = "fcvt.wu.s $\x01, $\x02";
2045
589
      break;
2046
589
    }
2047
798
    return false;
2048
857
  case RISCV_FCVT_W_D:
2049
857
    if (MCInst_getNumOperands(MI) == 3 &&
2050
857
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2051
857
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2052
857
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2053
857
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2054
857
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2055
857
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2056
      // (FCVT_W_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2057
52
      AsmString = "fcvt.w.d $\x01, $\x02";
2058
52
      break;
2059
52
    }
2060
805
    return false;
2061
333
  case RISCV_FCVT_W_S:
2062
333
    if (MCInst_getNumOperands(MI) == 3 &&
2063
333
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2064
333
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2065
333
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2066
333
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2067
333
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2068
333
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2069
      // (FCVT_W_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2070
194
      AsmString = "fcvt.w.s $\x01, $\x02";
2071
194
      break;
2072
194
    }
2073
139
    return false;
2074
546
  case RISCV_FDIV_D:
2075
546
    if (MCInst_getNumOperands(MI) == 4 &&
2076
546
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2077
546
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2078
546
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2079
546
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2080
546
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2081
546
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2082
546
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2083
546
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2084
      // (FDIV_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2085
286
      AsmString = "fdiv.d $\x01, $\x02, $\x03";
2086
286
      break;
2087
286
    }
2088
260
    return false;
2089
2.05k
  case RISCV_FDIV_S:
2090
2.05k
    if (MCInst_getNumOperands(MI) == 4 &&
2091
2.05k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2092
2.05k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2093
2.05k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2094
2.05k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2095
2.05k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2096
2.05k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2097
2.05k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2098
2.05k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2099
      // (FDIV_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2100
1.27k
      AsmString = "fdiv.s $\x01, $\x02, $\x03";
2101
1.27k
      break;
2102
1.27k
    }
2103
783
    return false;
2104
1.90k
  case RISCV_FENCE:
2105
1.90k
    if (MCInst_getNumOperands(MI) == 2 &&
2106
1.90k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
2107
1.90k
        MCOperand_getImm(MCInst_getOperand(MI, 0)) == 15 &&
2108
866
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
2109
866
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 15) {
2110
      // (FENCE 15, 15)
2111
66
      AsmString = "fence";
2112
66
      break;
2113
66
    }
2114
1.83k
    return false;
2115
437
  case RISCV_FMADD_D:
2116
437
    if (MCInst_getNumOperands(MI) == 5 &&
2117
437
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2118
437
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2119
437
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2120
437
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2121
437
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2122
437
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2123
437
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2124
437
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2125
437
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2126
437
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2127
      // (FMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2128
71
      AsmString = "fmadd.d $\x01, $\x02, $\x03, $\x04";
2129
71
      break;
2130
71
    }
2131
366
    return false;
2132
203
  case RISCV_FMADD_S:
2133
203
    if (MCInst_getNumOperands(MI) == 5 &&
2134
203
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2135
203
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2136
203
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2137
203
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2138
203
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2139
203
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2140
203
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2141
203
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2142
203
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2143
203
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2144
      // (FMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2145
127
      AsmString = "fmadd.s $\x01, $\x02, $\x03, $\x04";
2146
127
      break;
2147
127
    }
2148
76
    return false;
2149
776
  case RISCV_FMSUB_D:
2150
776
    if (MCInst_getNumOperands(MI) == 5 &&
2151
776
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2152
776
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2153
776
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2154
776
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2155
776
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2156
776
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2157
776
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2158
776
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2159
776
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2160
776
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2161
      // (FMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2162
403
      AsmString = "fmsub.d $\x01, $\x02, $\x03, $\x04";
2163
403
      break;
2164
403
    }
2165
373
    return false;
2166
1.60k
  case RISCV_FMSUB_S:
2167
1.60k
    if (MCInst_getNumOperands(MI) == 5 &&
2168
1.60k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2169
1.60k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2170
1.60k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2171
1.60k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2172
1.60k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2173
1.60k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2174
1.60k
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2175
1.60k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2176
1.60k
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2177
1.60k
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2178
      // (FMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2179
594
      AsmString = "fmsub.s $\x01, $\x02, $\x03, $\x04";
2180
594
      break;
2181
594
    }
2182
1.00k
    return false;
2183
134
  case RISCV_FMUL_D:
2184
134
    if (MCInst_getNumOperands(MI) == 4 &&
2185
134
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2186
134
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2187
134
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2188
134
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2189
134
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2190
134
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2191
134
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2192
134
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2193
      // (FMUL_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2194
68
      AsmString = "fmul.d $\x01, $\x02, $\x03";
2195
68
      break;
2196
68
    }
2197
66
    return false;
2198
1.18k
  case RISCV_FMUL_S:
2199
1.18k
    if (MCInst_getNumOperands(MI) == 4 &&
2200
1.18k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2201
1.18k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2202
1.18k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2203
1.18k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2204
1.18k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2205
1.18k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2206
1.18k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2207
1.18k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2208
      // (FMUL_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2209
667
      AsmString = "fmul.s $\x01, $\x02, $\x03";
2210
667
      break;
2211
667
    }
2212
517
    return false;
2213
139
  case RISCV_FNMADD_D:
2214
139
    if (MCInst_getNumOperands(MI) == 5 &&
2215
139
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2216
139
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2217
139
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2218
139
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2219
139
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2220
139
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2221
139
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2222
139
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2223
139
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2224
139
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2225
      // (FNMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2226
67
      AsmString = "fnmadd.d $\x01, $\x02, $\x03, $\x04";
2227
67
      break;
2228
67
    }
2229
72
    return false;
2230
307
  case RISCV_FNMADD_S:
2231
307
    if (MCInst_getNumOperands(MI) == 5 &&
2232
307
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2233
307
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2234
307
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2235
307
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2236
307
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2237
307
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2238
307
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2239
307
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2240
307
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2241
307
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2242
      // (FNMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2243
66
      AsmString = "fnmadd.s $\x01, $\x02, $\x03, $\x04";
2244
66
      break;
2245
66
    }
2246
241
    return false;
2247
308
  case RISCV_FNMSUB_D:
2248
308
    if (MCInst_getNumOperands(MI) == 5 &&
2249
308
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2250
308
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2251
308
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2252
308
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2253
308
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2254
308
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2255
308
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2256
308
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2257
308
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2258
308
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2259
      // (FNMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2260
89
      AsmString = "fnmsub.d $\x01, $\x02, $\x03, $\x04";
2261
89
      break;
2262
89
    }
2263
219
    return false;
2264
422
  case RISCV_FNMSUB_S:
2265
422
    if (MCInst_getNumOperands(MI) == 5 &&
2266
422
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2267
422
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2268
422
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2269
422
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2270
422
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2271
422
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2272
422
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2273
422
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2274
422
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2275
422
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2276
      // (FNMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2277
223
      AsmString = "fnmsub.s $\x01, $\x02, $\x03, $\x04";
2278
223
      break;
2279
223
    }
2280
199
    return false;
2281
840
  case RISCV_FSGNJN_D:
2282
840
    if (MCInst_getNumOperands(MI) == 3 &&
2283
840
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2284
840
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2285
840
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2286
840
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2287
840
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2288
840
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2289
      // (FSGNJN_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2290
72
      AsmString = "fneg.d $\x01, $\x02";
2291
72
      break;
2292
72
    }
2293
768
    return false;
2294
874
  case RISCV_FSGNJN_S:
2295
874
    if (MCInst_getNumOperands(MI) == 3 &&
2296
874
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2297
874
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2298
874
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2299
874
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2300
874
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2301
874
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2302
      // (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2303
385
      AsmString = "fneg.s $\x01, $\x02";
2304
385
      break;
2305
385
    }
2306
489
    return false;
2307
661
  case RISCV_FSGNJX_D:
2308
661
    if (MCInst_getNumOperands(MI) == 3 &&
2309
661
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2310
661
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2311
661
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2312
661
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2313
661
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2314
661
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2315
      // (FSGNJX_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2316
349
      AsmString = "fabs.d $\x01, $\x02";
2317
349
      break;
2318
349
    }
2319
312
    return false;
2320
967
  case RISCV_FSGNJX_S:
2321
967
    if (MCInst_getNumOperands(MI) == 3 &&
2322
967
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2323
967
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2324
967
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2325
967
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2326
967
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2327
967
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2328
      // (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2329
307
      AsmString = "fabs.s $\x01, $\x02";
2330
307
      break;
2331
307
    }
2332
660
    return false;
2333
1.52k
  case RISCV_FSGNJ_D:
2334
1.52k
    if (MCInst_getNumOperands(MI) == 3 &&
2335
1.52k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2336
1.52k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2337
1.52k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2338
1.52k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2339
1.52k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2340
1.52k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2341
      // (FSGNJ_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2342
939
      AsmString = "fmv.d $\x01, $\x02";
2343
939
      break;
2344
939
    }
2345
589
    return false;
2346
1.22k
  case RISCV_FSGNJ_S:
2347
1.22k
    if (MCInst_getNumOperands(MI) == 3 &&
2348
1.22k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2349
1.22k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2350
1.22k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2351
1.22k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2352
1.22k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2353
1.22k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2354
      // (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2355
250
      AsmString = "fmv.s $\x01, $\x02";
2356
250
      break;
2357
250
    }
2358
972
    return false;
2359
1.22k
  case RISCV_FSQRT_D:
2360
1.22k
    if (MCInst_getNumOperands(MI) == 3 &&
2361
1.22k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2362
1.22k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2363
1.22k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2364
1.22k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2365
1.22k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2366
1.22k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2367
      // (FSQRT_D FPR64:$rd, FPR64:$rs1, { 1, 1, 1 })
2368
530
      AsmString = "fsqrt.d $\x01, $\x02";
2369
530
      break;
2370
530
    }
2371
697
    return false;
2372
1.55k
  case RISCV_FSQRT_S:
2373
1.55k
    if (MCInst_getNumOperands(MI) == 3 &&
2374
1.55k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2375
1.55k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2376
1.55k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2377
1.55k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2378
1.55k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2379
1.55k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2380
      // (FSQRT_S FPR32:$rd, FPR32:$rs1, { 1, 1, 1 })
2381
318
      AsmString = "fsqrt.s $\x01, $\x02";
2382
318
      break;
2383
318
    }
2384
1.23k
    return false;
2385
543
  case RISCV_FSUB_D:
2386
543
    if (MCInst_getNumOperands(MI) == 4 &&
2387
543
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2388
543
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2389
543
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2390
543
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2391
543
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2392
543
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2393
543
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2394
543
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2395
      // (FSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2396
301
      AsmString = "fsub.d $\x01, $\x02, $\x03";
2397
301
      break;
2398
301
    }
2399
242
    return false;
2400
465
  case RISCV_FSUB_S:
2401
465
    if (MCInst_getNumOperands(MI) == 4 &&
2402
465
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2403
465
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2404
465
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2405
465
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2406
465
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2407
465
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2408
465
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2409
465
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2410
      // (FSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2411
341
      AsmString = "fsub.s $\x01, $\x02, $\x03";
2412
341
      break;
2413
341
    }
2414
124
    return false;
2415
973
  case RISCV_JAL:
2416
973
    if (MCInst_getNumOperands(MI) == 2 &&
2417
973
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2418
132
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2419
      // (JAL X0, simm21_lsb0_jal:$offset)
2420
132
      AsmString = "j $\x02";
2421
132
      break;
2422
132
    }
2423
841
    if (MCInst_getNumOperands(MI) == 2 &&
2424
841
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2425
80
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2426
      // (JAL X1, simm21_lsb0_jal:$offset)
2427
80
      AsmString = "jal $\x02";
2428
80
      break;
2429
80
    }
2430
761
    return false;
2431
2.93k
  case RISCV_JALR:
2432
2.93k
    if (MCInst_getNumOperands(MI) == 3 &&
2433
2.93k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2434
1.57k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X1 &&
2435
696
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2436
696
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2437
      // (JALR X0, X1, 0)
2438
607
      AsmString = "ret";
2439
607
      break;
2440
607
    }
2441
2.33k
    if (MCInst_getNumOperands(MI) == 3 &&
2442
2.33k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2443
967
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2444
967
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2445
967
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2446
967
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2447
      // (JALR X0, GPR:$rs, 0)
2448
116
      AsmString = "jr $\x02";
2449
116
      break;
2450
116
    }
2451
2.21k
    if (MCInst_getNumOperands(MI) == 3 &&
2452
2.21k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2453
1.30k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2454
1.30k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2455
1.30k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2456
1.30k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2457
      // (JALR X1, GPR:$rs, 0)
2458
1.03k
      AsmString = "jalr $\x02";
2459
1.03k
      break;
2460
1.03k
    }
2461
1.17k
    return false;
2462
334
  case RISCV_SFENCE_VMA:
2463
334
    if (MCInst_getNumOperands(MI) == 2 &&
2464
334
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2465
260
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2466
      // (SFENCE_VMA X0, X0)
2467
66
      AsmString = "sfence.vma";
2468
66
      break;
2469
66
    }
2470
268
    if (MCInst_getNumOperands(MI) == 2 &&
2471
268
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2472
268
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2473
268
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2474
      // (SFENCE_VMA GPR:$rs, X0)
2475
68
      AsmString = "sfence.vma $\x01";
2476
68
      break;
2477
68
    }
2478
200
    return false;
2479
268
  case RISCV_SLT:
2480
268
    if (MCInst_getNumOperands(MI) == 3 &&
2481
268
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2482
268
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2483
268
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2484
268
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2485
268
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
2486
      // (SLT GPR:$rd, GPR:$rs, X0)
2487
130
      AsmString = "sltz $\x01, $\x02";
2488
130
      break;
2489
130
    }
2490
138
    if (MCInst_getNumOperands(MI) == 3 &&
2491
138
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2492
138
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2493
138
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2494
69
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2495
69
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2496
      // (SLT GPR:$rd, X0, GPR:$rs)
2497
69
      AsmString = "sgtz $\x01, $\x03";
2498
69
      break;
2499
69
    }
2500
69
    return false;
2501
295
  case RISCV_SLTIU:
2502
295
    if (MCInst_getNumOperands(MI) == 3 &&
2503
295
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2504
295
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2505
295
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2506
295
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2507
295
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2508
295
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 1) {
2509
      // (SLTIU GPR:$rd, GPR:$rs, 1)
2510
66
      AsmString = "seqz $\x01, $\x02";
2511
66
      break;
2512
66
    }
2513
229
    return false;
2514
138
  case RISCV_SLTU:
2515
138
    if (MCInst_getNumOperands(MI) == 3 &&
2516
138
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2517
138
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2518
138
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2519
71
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2520
71
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2521
      // (SLTU GPR:$rd, X0, GPR:$rs)
2522
71
      AsmString = "snez $\x01, $\x03";
2523
71
      break;
2524
71
    }
2525
67
    return false;
2526
100
  case RISCV_SUB:
2527
100
    if (MCInst_getNumOperands(MI) == 3 &&
2528
100
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2529
100
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2530
100
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2531
34
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2532
34
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2533
      // (SUB GPR:$rd, X0, GPR:$rs)
2534
34
      AsmString = "neg $\x01, $\x03";
2535
34
      break;
2536
34
    }
2537
66
    return false;
2538
909
  case RISCV_SUBW:
2539
909
    if (MCInst_getNumOperands(MI) == 3 &&
2540
909
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2541
909
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2542
909
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2543
359
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2544
359
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2545
      // (SUBW GPR:$rd, X0, GPR:$rs)
2546
359
      AsmString = "negw $\x01, $\x03";
2547
359
      break;
2548
359
    }
2549
550
    return false;
2550
663
  case RISCV_XORI:
2551
663
    if (MCInst_getNumOperands(MI) == 3 &&
2552
663
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2553
663
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2554
663
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2555
663
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2556
663
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2557
663
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1) {
2558
      // (XORI GPR:$rd, GPR:$rs, -1)
2559
66
      AsmString = "not $\x01, $\x02";
2560
66
      break;
2561
66
    }
2562
597
    return false;
2563
147k
  }
2564
2565
44.4k
  AsmStringLen = strlen(AsmString);
2566
44.4k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2567
0
    tmpString = cs_strdup(AsmString);
2568
44.4k
  else
2569
44.4k
    tmpString = memcpy(tmpString, AsmString, 1 + AsmStringLen);
2570
2571
290k
  while (AsmString[I] != ' ' && AsmString[I] != '\t' &&
2572
246k
         AsmString[I] != '$' && AsmString[I] != '\0')
2573
245k
    ++I;
2574
44.4k
  tmpString[I] = 0;
2575
44.4k
  SStream_concat0(OS, tmpString);
2576
44.4k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2577
    /* Free the possible cs_strdup() memory. PR#1424. */
2578
0
    cs_mem_free(tmpString);
2579
44.4k
#undef ASMSTRING_CONTAIN_SIZE
2580
2581
44.4k
  if (AsmString[I] != '\0') {
2582
43.5k
    if (AsmString[I] == ' ' || AsmString[I] == '\t') {
2583
43.5k
      SStream_concat0(OS, " ");
2584
43.5k
      ++I;
2585
43.5k
    }
2586
176k
    do {
2587
176k
      if (AsmString[I] == '$') {
2588
87.7k
        ++I;
2589
87.7k
        if (AsmString[I] == (char)0xff) {
2590
19.3k
          ++I;
2591
19.3k
          int OpIdx = AsmString[I++] - 1;
2592
19.3k
          int PrintMethodIdx = AsmString[I++] - 1;
2593
19.3k
          printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, OS);
2594
19.3k
        } else
2595
68.3k
          printOperand(MI, (unsigned)(AsmString[I++]) - 1, OS);
2596
88.5k
      } else {
2597
88.5k
        SStream_concat1(OS, AsmString[I++]);
2598
88.5k
      }
2599
176k
    } while (AsmString[I] != '\0');
2600
43.5k
  }
2601
2602
44.4k
  return true;
2603
147k
}
2604
2605
static void printCustomAliasOperand(
2606
         MCInst *MI, unsigned OpIdx,
2607
         unsigned PrintMethodIdx,
2608
19.3k
         SStream *OS) {
2609
19.3k
  switch (PrintMethodIdx) {
2610
0
  default:
2611
0
    CS_ASSERT(0 && "Unknown PrintMethod kind");
2612
0
    break;
2613
19.3k
  case 0:
2614
19.3k
    printCSRSystemRegister(MI, OpIdx, OS);
2615
19.3k
    break;
2616
19.3k
  }
2617
19.3k
}
2618
2619
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
2620
883
                  unsigned PredicateIndex) {
2621
  // TODO: need some constant untils operate the MCOperand,
2622
  // but current CAPSTONE does't have.
2623
  // So, We just return true
2624
883
  return true;
2625
2626
#if 0
2627
  switch (PredicateIndex) {
2628
  default:
2629
    llvm_unreachable("Unknown MCOperandPredicate kind");
2630
    break;
2631
  case 1: {
2632
2633
    int64_t Imm;
2634
    if (MCOp.evaluateAsConstantImm(Imm))
2635
      return isShiftedInt<12, 1>(Imm);
2636
    return MCOp.isBareSymbolRef();
2637
  
2638
    }
2639
  case 2: {
2640
2641
    int64_t Imm;
2642
    if (MCOp.evaluateAsConstantImm(Imm))
2643
      return isShiftedInt<20, 1>(Imm);
2644
    return MCOp.isBareSymbolRef();
2645
  
2646
    }
2647
  }
2648
#endif
2649
883
}
2650
2651
#endif // PRINT_ALIAS_INSTR