Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
40.5k
{
38
40.5k
  SStream ss;
39
40.5k
  char *p, *p2, tmp[8];
40
40.5k
  unsigned int unit = 0;
41
40.5k
  int i;
42
40.5k
  cs_tms320c64x *tms320c64x;
43
44
40.5k
  if (mci->csh->detail) {
45
40.5k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
40.5k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
40.5k
      switch(insn->detail->groups[i]) {
49
10.7k
        case TMS320C64X_GRP_FUNIT_D:
50
10.7k
          unit = TMS320C64X_FUNIT_D;
51
10.7k
          break;
52
9.95k
        case TMS320C64X_GRP_FUNIT_L:
53
9.95k
          unit = TMS320C64X_FUNIT_L;
54
9.95k
          break;
55
2.50k
        case TMS320C64X_GRP_FUNIT_M:
56
2.50k
          unit = TMS320C64X_FUNIT_M;
57
2.50k
          break;
58
16.2k
        case TMS320C64X_GRP_FUNIT_S:
59
16.2k
          unit = TMS320C64X_FUNIT_S;
60
16.2k
          break;
61
1.00k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.00k
          unit = TMS320C64X_FUNIT_NO;
63
1.00k
          break;
64
40.5k
      }
65
40.5k
      if (unit != 0)
66
40.5k
        break;
67
40.5k
    }
68
40.5k
    tms320c64x->funit.unit = unit;
69
70
40.5k
    SStream_Init(&ss);
71
40.5k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
27.2k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
40.5k
    p = strchr(insn_asm, '\t');
75
40.5k
    if (p != NULL)
76
39.9k
      *p++ = '\0';
77
78
40.5k
    SStream_concat0(&ss, insn_asm);
79
40.5k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
30.6k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
23.3k
        p2--;
82
7.26k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.26k
      if (*p2 == 'a')
87
4.21k
        strcpy(tmp, "1T");
88
3.05k
      else
89
3.05k
        strcpy(tmp, "2T");
90
33.2k
    } else {
91
33.2k
      tmp[0] = '\0';
92
33.2k
    }
93
40.5k
    switch(tms320c64x->funit.unit) {
94
10.7k
      case TMS320C64X_FUNIT_D:
95
10.7k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.7k
        break;
97
9.95k
      case TMS320C64X_FUNIT_L:
98
9.95k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
9.95k
        break;
100
2.50k
      case TMS320C64X_FUNIT_M:
101
2.50k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.50k
        break;
103
16.2k
      case TMS320C64X_FUNIT_S:
104
16.2k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
16.2k
        break;
106
40.5k
    }
107
40.5k
    if (tms320c64x->funit.crosspath > 0)
108
11.7k
      SStream_concat0(&ss, "X");
109
110
40.5k
    if (p != NULL)
111
39.9k
      SStream_concat(&ss, "\t%s", p);
112
113
40.5k
    if (tms320c64x->parallel != 0)
114
19.5k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
40.5k
    strcpy(insn_asm, ss.buffer);
118
40.5k
  }
119
40.5k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
72.6k
{
129
72.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
72.6k
  unsigned reg;
131
132
72.6k
  if (MCOperand_isReg(Op)) {
133
50.7k
    reg = MCOperand_getReg(Op);
134
50.7k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.07k
      switch(reg) {
136
130
        case TMS320C64X_REG_EFR:
137
130
          SStream_concat0(O, "EFR");
138
130
          break;
139
459
        case TMS320C64X_REG_IFR:
140
459
          SStream_concat0(O, "IFR");
141
459
          break;
142
486
        default:
143
486
          SStream_concat0(O, getRegisterName(reg));
144
486
          break;
145
1.07k
      }
146
49.6k
    } else {
147
49.6k
      SStream_concat0(O, getRegisterName(reg));
148
49.6k
    }
149
150
50.7k
    if (MI->csh->detail) {
151
50.7k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
50.7k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
50.7k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
50.7k
    }
155
50.7k
  } else if (MCOperand_isImm(Op)) {
156
21.8k
    int64_t Imm = MCOperand_getImm(Op);
157
158
21.8k
    if (Imm >= 0) {
159
17.9k
      if (Imm > HEX_THRESHOLD)
160
10.9k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
7.02k
      else
162
7.02k
        SStream_concat(O, "%"PRIu64, Imm);
163
17.9k
    } else {
164
3.89k
      if (Imm < -HEX_THRESHOLD)
165
3.35k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
540
      else
167
540
        SStream_concat(O, "-%"PRIu64, -Imm);
168
3.89k
    }
169
170
21.8k
    if (MI->csh->detail) {
171
21.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
21.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
21.8k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
21.8k
    }
175
21.8k
  }
176
72.6k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.21k
{
180
4.21k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.21k
  int64_t Val = MCOperand_getImm(Op);
182
4.21k
  unsigned scaled, base, offset, mode, unit;
183
4.21k
  cs_tms320c64x *tms320c64x;
184
4.21k
  char st, nd;
185
186
4.21k
  scaled = (Val >> 19) & 1;
187
4.21k
  base = (Val >> 12) & 0x7f;
188
4.21k
  offset = (Val >> 5) & 0x7f;
189
4.21k
  mode = (Val >> 1) & 0xf;
190
4.21k
  unit = Val & 1;
191
192
4.21k
  if (scaled) {
193
3.56k
    st = '[';
194
3.56k
    nd = ']';
195
3.56k
  } else {
196
649
    st = '(';
197
649
    nd = ')';
198
649
  }
199
200
4.21k
  switch(mode) {
201
356
    case 0:
202
356
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
356
      break;
204
266
    case 1:
205
266
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
266
      break;
207
204
    case 4:
208
204
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
204
      break;
210
411
    case 5:
211
411
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
411
      break;
213
230
    case 8:
214
230
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
230
      break;
216
573
    case 9:
217
573
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
573
      break;
219
439
    case 10:
220
439
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
439
      break;
222
334
    case 11:
223
334
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
334
      break;
225
256
    case 12:
226
256
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
256
      break;
228
199
    case 13:
229
199
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
199
      break;
231
562
    case 14:
232
562
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
562
      break;
234
380
    case 15:
235
380
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
380
      break;
237
4.21k
  }
238
239
4.21k
  if (MI->csh->detail) {
240
4.21k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.21k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.21k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.21k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.21k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.21k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.21k
    switch(mode) {
248
356
      case 0:
249
356
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
356
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
356
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
356
        break;
253
266
      case 1:
254
266
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
266
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
266
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
266
        break;
258
204
      case 4:
259
204
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
204
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
204
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
204
        break;
263
411
      case 5:
264
411
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
411
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
411
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
411
        break;
268
230
      case 8:
269
230
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
230
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
230
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
230
        break;
273
573
      case 9:
274
573
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
573
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
573
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
573
        break;
278
439
      case 10:
279
439
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
439
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
439
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
439
        break;
283
334
      case 11:
284
334
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
334
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
334
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
334
        break;
288
256
      case 12:
289
256
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
256
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
256
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
256
        break;
293
199
      case 13:
294
199
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
199
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
199
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
199
        break;
298
562
      case 14:
299
562
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
562
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
562
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
562
        break;
303
380
      case 15:
304
380
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
380
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
380
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
380
        break;
308
4.21k
    }
309
4.21k
    tms320c64x->op_count++;
310
4.21k
  }
311
4.21k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
3.05k
{
315
3.05k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
3.05k
  int64_t Val = MCOperand_getImm(Op);
317
3.05k
  uint16_t offset;
318
3.05k
  unsigned basereg;
319
3.05k
  cs_tms320c64x *tms320c64x;
320
321
3.05k
  basereg = Val & 0x7f;
322
3.05k
  offset = (Val >> 7) & 0x7fff;
323
3.05k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
3.05k
  if (MI->csh->detail) {
326
3.05k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
3.05k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
3.05k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
3.05k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
3.05k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
3.05k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
3.05k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
3.05k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
3.05k
    tms320c64x->op_count++;
336
3.05k
  }
337
3.05k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
14.0k
{
341
14.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
14.0k
  unsigned reg = MCOperand_getReg(Op);
343
14.0k
  cs_tms320c64x *tms320c64x;
344
345
14.0k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
14.0k
  if (MI->csh->detail) {
348
14.0k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
14.0k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
14.0k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
14.0k
    tms320c64x->op_count++;
353
14.0k
  }
354
14.0k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
40.5k
{
358
40.5k
  unsigned opcode = MCInst_getOpcode(MI);
359
40.5k
  MCOperand *op;
360
361
40.5k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
285
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
535
    case TMS320C64x_ADD_l1_irr:
366
869
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.20k
    case TMS320C64x_ADD_s1_irr:
369
1.20k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.20k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.20k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.20k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.20k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
256
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
256
        op = MCInst_getOperand(MI, 2);
377
256
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
256
        SStream_concat0(O, "SUB\t");
380
256
        printOperand(MI, 1, O);
381
256
        SStream_concat0(O, ", ");
382
256
        printOperand(MI, 2, O);
383
256
        SStream_concat0(O, ", ");
384
256
        printOperand(MI, 0, O);
385
386
256
        return true;
387
256
      }
388
945
      break;
389
40.5k
  }
390
40.2k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
332
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
535
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
760
    case TMS320C64x_ADD_l1_irr:
397
958
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.19k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.51k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.59k
    case TMS320C64x_OR_s1_irr:
404
1.59k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.59k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.59k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.59k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.59k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
100
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
100
        MI->size--;
412
413
100
        SStream_concat0(O, "MV\t");
414
100
        printOperand(MI, 1, O);
415
100
        SStream_concat0(O, ", ");
416
100
        printOperand(MI, 0, O);
417
418
100
        return true;
419
100
      }
420
1.49k
      break;
421
40.2k
  }
422
40.1k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
203
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
275
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
536
    case TMS320C64x_XOR_s1_irr:
429
536
      if ((MCInst_getNumOperands(MI) == 3) &&
430
536
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
536
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
536
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
536
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
84
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
84
        MI->size--;
437
438
84
        SStream_concat0(O, "NOT\t");
439
84
        printOperand(MI, 1, O);
440
84
        SStream_concat0(O, ", ");
441
84
        printOperand(MI, 0, O);
442
443
84
        return true;
444
84
      }
445
452
      break;
446
40.1k
  }
447
40.1k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.37k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
3.48k
    case TMS320C64x_MVK_l2_ir:
452
3.48k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
3.48k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
3.48k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
3.48k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
866
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
866
        MI->size--;
459
460
866
        SStream_concat0(O, "ZERO\t");
461
866
        printOperand(MI, 0, O);
462
463
866
        return true;
464
866
      }
465
2.61k
      break;
466
40.1k
  }
467
39.2k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
298
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
516
    case TMS320C64x_SUB_s1_rrr:
472
516
      if ((MCInst_getNumOperands(MI) == 3) &&
473
516
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
516
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
516
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
516
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
123
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
123
        MI->size -= 2;
480
481
123
        SStream_concat0(O, "ZERO\t");
482
123
        printOperand(MI, 0, O);
483
484
123
        return true;
485
123
      }
486
393
      break;
487
39.2k
  }
488
39.1k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
213
    case TMS320C64x_SUB_l1_irr:
491
478
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
705
    case TMS320C64x_SUB_s1_irr:
494
705
      if ((MCInst_getNumOperands(MI) == 3) &&
495
705
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
705
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
705
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
705
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
244
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
244
        MI->size--;
502
503
244
        SStream_concat0(O, "NEG\t");
504
244
        printOperand(MI, 1, O);
505
244
        SStream_concat0(O, ", ");
506
244
        printOperand(MI, 0, O);
507
508
244
        return true;
509
244
      }
510
461
      break;
511
39.1k
  }
512
38.8k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
199
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
474
    case TMS320C64x_PACKLH2_s1_rrr:
517
474
      if ((MCInst_getNumOperands(MI) == 3) &&
518
474
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
474
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
474
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
474
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
68
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
68
        MI->size--;
525
526
68
        SStream_concat0(O, "SWAP2\t");
527
68
        printOperand(MI, 1, O);
528
68
        SStream_concat0(O, ", ");
529
68
        printOperand(MI, 0, O);
530
531
68
        return true;
532
68
      }
533
406
      break;
534
38.8k
  }
535
38.8k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.00k
    case TMS320C64x_NOP_n:
539
1.00k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.00k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.00k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
302
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
302
        MI->size--;
545
546
302
        SStream_concat0(O, "IDLE");
547
548
302
        return true;
549
302
      }
550
703
      if ((MCInst_getNumOperands(MI) == 1) &&
551
703
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
703
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
340
        MI->size--;
555
556
340
        SStream_concat0(O, "NOP");
557
558
340
        return true;
559
340
      }
560
363
      break;
561
38.8k
  }
562
563
38.1k
  return false;
564
38.8k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
40.5k
{
568
40.5k
  if (!printAliasInstruction(MI, O, Info))
569
38.1k
    printInstruction(MI, O, Info);
570
40.5k
}
571
572
#endif