Coverage Report

Created: 2025-11-16 06:38

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.05k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.97k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.12k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.12k
#define BIT_7(A)  ((A) & 0x00000080)
63
13.5k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.22k
#define BIT_A(A)  ((A) & 0x00000400)
66
17.2k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
17.9k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.21k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
74.0k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
132k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
8.41k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
13.5k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.12k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.12k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
11.6k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
19.0k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
11.6k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
11.6k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.12k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
1.88k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.12k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.15k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
14.7k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
14.7k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
493k
{
149
493k
  const uint16_t v0 = info->code[addr + 0];
150
493k
  const uint16_t v1 = info->code[addr + 1];
151
493k
  return (v0 << 8) | v1;
152
493k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
215k
{
156
215k
  const uint32_t v0 = info->code[addr + 0];
157
215k
  const uint32_t v1 = info->code[addr + 1];
158
215k
  const uint32_t v2 = info->code[addr + 2];
159
215k
  const uint32_t v3 = info->code[addr + 3];
160
215k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
215k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
105
{
165
105
  const uint64_t v0 = info->code[addr + 0];
166
105
  const uint64_t v1 = info->code[addr + 1];
167
105
  const uint64_t v2 = info->code[addr + 2];
168
105
  const uint64_t v3 = info->code[addr + 3];
169
105
  const uint64_t v4 = info->code[addr + 4];
170
105
  const uint64_t v5 = info->code[addr + 5];
171
105
  const uint64_t v6 = info->code[addr + 6];
172
105
  const uint64_t v7 = info->code[addr + 7];
173
105
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
105
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
494k
{
178
494k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
494k
  if (info->code_len < addr + 2) {
180
1.02k
    return 0xaaaa;
181
1.02k
  }
182
493k
  return m68k_read_disassembler_16(info, addr);
183
494k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
219k
{
187
219k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
219k
  if (info->code_len < addr + 4) {
189
3.19k
    return 0xaaaaaaaa;
190
3.19k
  }
191
215k
  return m68k_read_disassembler_32(info, addr);
192
219k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
112
{
196
112
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
112
  if (info->code_len < addr + 8) {
198
7
    return 0xaaaaaaaaaaaaaaaaLL;
199
7
  }
200
105
  return m68k_read_disassembler_64(info, addr);
201
112
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
54.8k
  do {           \
269
54.8k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
16.7k
      d68000_invalid(info);   \
271
16.7k
      return;       \
272
16.7k
    }          \
273
54.8k
  } while (0)
274
275
13.7k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
481k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
219k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
112
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
13.7k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
273k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
11.0k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
112
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
12.1k
{
302
12.1k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
12.1k
}
304
305
static int make_int_16(int value)
306
3.99k
{
307
3.99k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
3.99k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
13.5k
{
312
13.5k
  uint32_t extension = read_imm_16(info);
313
314
13.5k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
13.5k
  if (EXT_FULL(extension)) {
317
5.12k
    uint32_t preindex;
318
5.12k
    uint32_t postindex;
319
320
5.12k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.12k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.12k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.12k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.12k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.52k
      if (is_pc) {
335
499
        op->mem.base_reg = M68K_REG_PC;
336
3.02k
      } else {
337
3.02k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.02k
      }
339
3.52k
    }
340
341
5.12k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.27k
      if (EXT_INDEX_AR(extension)) {
343
1.10k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.17k
      } else {
345
2.17k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.17k
      }
347
348
3.27k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.27k
      if (EXT_INDEX_SCALE(extension)) {
351
2.21k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.21k
      }
353
3.27k
    }
354
355
5.12k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.12k
    postindex = (extension & 7) > 4;
357
358
5.12k
    if (preindex) {
359
1.83k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.28k
    } else if (postindex) {
361
1.32k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.32k
    }
363
364
5.12k
    return;
365
5.12k
  }
366
367
8.41k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
8.41k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
8.41k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.29k
    if (is_pc) {
372
245
      op->mem.base_reg = M68K_REG_PC;
373
245
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.04k
    } else {
375
1.04k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.04k
    }
377
7.12k
  } else {
378
7.12k
    if (is_pc) {
379
1.04k
      op->mem.base_reg = M68K_REG_PC;
380
1.04k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.07k
    } else {
382
6.07k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.07k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.07k
    }
385
386
7.12k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.12k
  }
388
389
8.41k
  if (EXT_INDEX_SCALE(extension)) {
390
5.13k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.13k
  }
392
8.41k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
128k
{
397
  // default to memory
398
399
128k
  op->type = M68K_OP_MEM;
400
401
128k
  switch (instruction & 0x3f) {
402
38.6k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
38.6k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
38.6k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
38.6k
      op->type = M68K_OP_REG;
407
38.6k
      break;
408
409
6.09k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
6.09k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
6.09k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
6.09k
      op->type = M68K_OP_REG;
414
6.09k
      break;
415
416
17.8k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
17.8k
      op->address_mode = M68K_AM_REGI_ADDR;
419
17.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
17.8k
      break;
421
422
13.7k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
13.7k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
13.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
13.7k
      break;
427
428
23.6k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
23.6k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
23.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
23.6k
      break;
433
434
8.38k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
8.38k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
8.38k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
8.38k
      op->mem.disp = (int16_t)read_imm_16(info);
439
8.38k
      break;
440
441
11.4k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
11.4k
      get_with_index_address_mode(info, op, instruction, size, false);
444
11.4k
      break;
445
446
1.32k
    case 0x38:
447
      /* absolute short address */
448
1.32k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.32k
      op->imm = read_imm_16(info);
450
1.32k
      break;
451
452
699
    case 0x39:
453
      /* absolute long address */
454
699
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
699
      op->imm = read_imm_32(info);
456
699
      break;
457
458
1.54k
    case 0x3a:
459
      /* program counter with displacement */
460
1.54k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.54k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.54k
      break;
463
464
2.07k
    case 0x3b:
465
      /* program counter with index */
466
2.07k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.07k
      break;
468
469
2.31k
    case 0x3c:
470
2.31k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.31k
      op->type = M68K_OP_IMM;
472
473
2.31k
      if (size == 1)
474
449
        op->imm = read_imm_8(info) & 0xff;
475
1.86k
      else if (size == 2)
476
934
        op->imm = read_imm_16(info) & 0xffff;
477
929
      else if (size == 4)
478
817
        op->imm = read_imm_32(info);
479
112
      else
480
112
        op->imm = read_imm_64(info);
481
482
2.31k
      break;
483
484
321
    default:
485
321
      break;
486
128k
  }
487
128k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
39.7k
{
491
39.7k
  info->groups[info->groups_count++] = (uint8_t)group;
492
39.7k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
196k
{
496
196k
  cs_m68k* ext;
497
498
196k
  MCInst_setOpcode(info->inst, opcode);
499
500
196k
  ext = &info->extension;
501
502
196k
  ext->op_count = (uint8_t)count;
503
196k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
196k
  ext->op_size.cpu_size = size;
505
506
196k
  return ext;
507
196k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
14.4k
{
511
14.4k
  cs_m68k_op* op0;
512
14.4k
  cs_m68k_op* op1;
513
14.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
14.4k
  op0 = &ext->operands[0];
516
14.4k
  op1 = &ext->operands[1];
517
518
14.4k
  if (isDreg) {
519
14.4k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
14.4k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
14.4k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
14.4k
  get_ea_mode_op(info, op1, info->ir, size);
527
14.4k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
14.4k
{
531
14.4k
  build_re_gen_1(info, true, opcode, size);
532
14.4k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
16.5k
{
536
16.5k
  cs_m68k_op* op0;
537
16.5k
  cs_m68k_op* op1;
538
16.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
16.5k
  op0 = &ext->operands[0];
541
16.5k
  op1 = &ext->operands[1];
542
543
16.5k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
16.5k
  if (isDreg) {
546
16.5k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
16.5k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
16.5k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
16.5k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
3.75k
{
556
3.75k
  cs_m68k_op* op0;
557
3.75k
  cs_m68k_op* op1;
558
3.75k
  cs_m68k_op* op2;
559
3.75k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
3.75k
  op0 = &ext->operands[0];
562
3.75k
  op1 = &ext->operands[1];
563
3.75k
  op2 = &ext->operands[2];
564
565
3.75k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
3.75k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
3.75k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
3.75k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
3.75k
  if (imm > 0) {
572
1.04k
    ext->op_count = 3;
573
1.04k
    op2->type = M68K_OP_IMM;
574
1.04k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.04k
    op2->imm = imm;
576
1.04k
  }
577
3.75k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.27k
{
581
6.27k
  cs_m68k_op* op0;
582
6.27k
  cs_m68k_op* op1;
583
6.27k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.27k
  op0 = &ext->operands[0];
586
6.27k
  op1 = &ext->operands[1];
587
588
6.27k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.27k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.27k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.27k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.27k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
18.5k
{
597
18.5k
  cs_m68k_op* op0;
598
18.5k
  cs_m68k_op* op1;
599
18.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
18.5k
  op0 = &ext->operands[0];
602
18.5k
  op1 = &ext->operands[1];
603
604
18.5k
  op0->type = M68K_OP_IMM;
605
18.5k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
18.5k
  op0->imm = imm;
607
608
18.5k
  get_ea_mode_op(info, op1, info->ir, size);
609
18.5k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.14k
{
613
7.14k
  cs_m68k_op* op0;
614
7.14k
  cs_m68k_op* op1;
615
7.14k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.14k
  op0 = &ext->operands[0];
618
7.14k
  op1 = &ext->operands[1];
619
620
7.14k
  op0->type = M68K_OP_IMM;
621
7.14k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.14k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.14k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.14k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.14k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
5.60k
{
630
5.60k
  cs_m68k_op* op0;
631
5.60k
  cs_m68k_op* op1;
632
5.60k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
5.60k
  op0 = &ext->operands[0];
635
5.60k
  op1 = &ext->operands[1];
636
637
5.60k
  op0->type = M68K_OP_IMM;
638
5.60k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
5.60k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
5.60k
  get_ea_mode_op(info, op1, info->ir, size);
642
5.60k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
3.63k
{
646
3.63k
  cs_m68k_op* op0;
647
3.63k
  cs_m68k_op* op1;
648
3.63k
  cs_m68k_op* op2;
649
3.63k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
3.63k
  op0 = &ext->operands[0];
652
3.63k
  op1 = &ext->operands[1];
653
3.63k
  op2 = &ext->operands[2];
654
655
3.63k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
3.63k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
3.63k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
3.63k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
3.63k
  if (imm > 0) {
662
1.18k
    ext->op_count = 3;
663
1.18k
    op2->type = M68K_OP_IMM;
664
1.18k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.18k
    op2->imm = imm;
666
1.18k
  }
667
3.63k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
12.9k
{
671
12.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
12.9k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
12.9k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
6.24k
{
677
6.24k
  cs_m68k_op* op0;
678
6.24k
  cs_m68k_op* op1;
679
6.24k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
6.24k
  op0 = &ext->operands[0];
682
6.24k
  op1 = &ext->operands[1];
683
684
6.24k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
6.24k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
6.24k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
6.24k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
16.4k
{
692
16.4k
  cs_m68k_op* op0;
693
16.4k
  cs_m68k_op* op1;
694
16.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
16.4k
  op0 = &ext->operands[0];
697
16.4k
  op1 = &ext->operands[1];
698
699
16.4k
  get_ea_mode_op(info, op0, info->ir, size);
700
16.4k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
16.4k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.00k
{
705
1.00k
  cs_m68k_op* op0;
706
1.00k
  cs_m68k_op* op1;
707
1.00k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.00k
  op0 = &ext->operands[0];
710
1.00k
  op1 = &ext->operands[1];
711
712
1.00k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.00k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.00k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.00k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.00k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.20k
{
721
1.20k
  cs_m68k_op* op0;
722
1.20k
  cs_m68k_op* op1;
723
1.20k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.20k
  op0 = &ext->operands[0];
726
1.20k
  op1 = &ext->operands[1];
727
728
1.20k
  op0->type = M68K_OP_IMM;
729
1.20k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.20k
  op0->imm = imm;
731
732
1.20k
  op1->address_mode = M68K_AM_NONE;
733
1.20k
  op1->reg = reg;
734
1.20k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
14.4k
{
738
14.4k
  cs_m68k_op* op;
739
14.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
14.4k
  op = &ext->operands[0];
742
743
14.4k
  op->type = M68K_OP_BR_DISP;
744
14.4k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
14.4k
  op->br_disp.disp = displacement;
746
14.4k
  op->br_disp.disp_size = size;
747
748
14.4k
  set_insn_group(info, M68K_GRP_JUMP);
749
14.4k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
14.4k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.84k
{
754
2.84k
  cs_m68k_op* op;
755
2.84k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.84k
  op = &ext->operands[0];
758
759
2.84k
  op->type = M68K_OP_IMM;
760
2.84k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.84k
  op->imm = immediate;
762
763
2.84k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.84k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
9.47k
{
768
9.47k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
9.47k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
683
{
773
683
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
683
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
775
{
778
775
  cs_m68k_op* op0;
779
775
  cs_m68k_op* op1;
780
775
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
775
  op0 = &ext->operands[0];
783
775
  op1 = &ext->operands[1];
784
785
775
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
775
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
775
  op1->type = M68K_OP_BR_DISP;
789
775
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
775
  op1->br_disp.disp = displacement;
791
775
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
775
  set_insn_group(info, M68K_GRP_JUMP);
794
775
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
775
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
495
{
799
495
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
495
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
619
{
804
619
  cs_m68k_op* op0;
805
619
  cs_m68k_op* op1;
806
619
  cs_m68k_op* op2;
807
619
  uint32_t extension = read_imm_16(info);
808
619
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
619
  op0 = &ext->operands[0];
811
619
  op1 = &ext->operands[1];
812
619
  op2 = &ext->operands[2];
813
814
619
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
619
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
619
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
619
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
619
  get_ea_mode_op(info, op2, info->ir, size);
821
619
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.97k
{
825
1.97k
  uint8_t offset;
826
1.97k
  uint8_t width;
827
1.97k
  cs_m68k_op* op_ea;
828
1.97k
  cs_m68k_op* op1;
829
1.97k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.97k
  uint32_t extension = read_imm_16(info);
831
832
1.97k
  op_ea = &ext->operands[0];
833
1.97k
  op1 = &ext->operands[1];
834
835
1.97k
  if (BIT_B(extension))
836
892
    offset = (extension >> 6) & 7;
837
1.08k
  else
838
1.08k
    offset = (extension >> 6) & 31;
839
840
1.97k
  if (BIT_5(extension))
841
1.07k
    width = extension & 7;
842
899
  else
843
899
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.97k
  if (has_d_arg) {
846
966
    ext->op_count = 2;
847
966
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
966
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
966
  }
850
851
1.97k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.97k
  op_ea->mem.bitfield = 1;
854
1.97k
  op_ea->mem.width = width;
855
1.97k
  op_ea->mem.offset = offset;
856
1.97k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
838
{
860
838
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
838
  cs_m68k_op* op;
862
863
838
  op = &ext->operands[0];
864
865
838
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
838
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
838
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
823
{
871
823
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
823
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
6.64k
  for (v >>= 1; v; v >>= 1) {
875
5.81k
    r <<= 1;
876
5.81k
    r |= v & 1;
877
5.81k
    s--;
878
5.81k
  }
879
880
823
  return r <<= s; // shift when v's highest bits are zero
881
823
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
813
{
885
813
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
813
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
3.59k
  for (v >>= 1; v; v >>= 1) {
889
2.78k
    r <<= 1;
890
2.78k
    r |= v & 1;
891
2.78k
    s--;
892
2.78k
  }
893
894
813
  return r <<= s; // shift when v's highest bits are zero
895
813
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.24k
{
900
2.24k
  cs_m68k_op* op0;
901
2.24k
  cs_m68k_op* op1;
902
2.24k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.24k
  op0 = &ext->operands[0];
905
2.24k
  op1 = &ext->operands[1];
906
907
2.24k
  op0->type = M68K_OP_REG_BITS;
908
2.24k
  op0->register_bits = read_imm_16(info);
909
910
2.24k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.24k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
823
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.24k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.45k
{
918
1.45k
  cs_m68k_op* op0;
919
1.45k
  cs_m68k_op* op1;
920
1.45k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.45k
  op0 = &ext->operands[0];
923
1.45k
  op1 = &ext->operands[1];
924
925
1.45k
  op1->type = M68K_OP_REG_BITS;
926
1.45k
  op1->register_bits = read_imm_16(info);
927
928
1.45k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.45k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
28.3k
{
933
28.3k
  cs_m68k_op* op;
934
28.3k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
28.3k
  MCInst_setOpcode(info->inst, opcode);
937
938
28.3k
  op = &ext->operands[0];
939
940
28.3k
  op->type = M68K_OP_IMM;
941
28.3k
  op->address_mode = M68K_AM_IMMEDIATE;
942
28.3k
  op->imm = data;
943
28.3k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
194
{
947
194
  build_imm(info, M68K_INS_ILLEGAL, data);
948
194
}
949
950
static void build_invalid(m68k_info *info, int data)
951
28.1k
{
952
28.1k
  build_imm(info, M68K_INS_INVALID, data);
953
28.1k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.39k
{
957
1.39k
  uint32_t word3;
958
1.39k
  uint32_t extension;
959
1.39k
  cs_m68k_op* op0;
960
1.39k
  cs_m68k_op* op1;
961
1.39k
  cs_m68k_op* op2;
962
1.39k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.39k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.39k
  word3 = peek_imm_32(info) & 0xffff;
967
1.39k
  if (!instruction_is_valid(info, word3))
968
177
    return;
969
970
1.21k
  op0 = &ext->operands[0];
971
1.21k
  op1 = &ext->operands[1];
972
1.21k
  op2 = &ext->operands[2];
973
974
1.21k
  extension = read_imm_32(info);
975
976
1.21k
  op0->address_mode = M68K_AM_NONE;
977
1.21k
  op0->type = M68K_OP_REG_PAIR;
978
1.21k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.21k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.21k
  op1->address_mode = M68K_AM_NONE;
982
1.21k
  op1->type = M68K_OP_REG_PAIR;
983
1.21k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.21k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.21k
  reg_0 = (extension >> 28) & 7;
987
1.21k
  reg_1 = (extension >> 12) & 7;
988
989
1.21k
  op2->address_mode = M68K_AM_NONE;
990
1.21k
  op2->type = M68K_OP_REG_PAIR;
991
1.21k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.21k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.21k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.42k
{
997
1.42k
  cs_m68k_op* op0;
998
1.42k
  cs_m68k_op* op1;
999
1.42k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.42k
  uint32_t extension = read_imm_16(info);
1002
1003
1.42k
  if (BIT_B(extension))
1004
356
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.06k
  else
1006
1.06k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.42k
  op0 = &ext->operands[0];
1009
1.42k
  op1 = &ext->operands[1];
1010
1011
1.42k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.42k
  op1->address_mode = M68K_AM_NONE;
1014
1.42k
  op1->type = M68K_OP_REG;
1015
1.42k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.42k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
892
{
1020
892
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
892
  int i;
1022
1023
2.67k
  for (i = 0; i < 2; ++i) {
1024
1.78k
    cs_m68k_op* op = &ext->operands[i];
1025
1.78k
    const int d = data[i];
1026
1.78k
    const int m = modes[i];
1027
1028
1.78k
    op->type = M68K_OP_MEM;
1029
1030
1.78k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.16k
      op->address_mode = m;
1032
1.16k
      op->reg = M68K_REG_A0 + d;
1033
1.16k
    } else {
1034
620
      op->address_mode = m;
1035
620
      op->imm = d;
1036
620
    }
1037
1.78k
  }
1038
892
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
441
{
1042
441
  cs_m68k_op* op0;
1043
441
  cs_m68k_op* op1;
1044
441
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
441
  op0 = &ext->operands[0];
1047
441
  op1 = &ext->operands[1];
1048
1049
441
  op0->address_mode = M68K_AM_NONE;
1050
441
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
441
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
441
  op1->type = M68K_OP_IMM;
1054
441
  op1->imm = disp;
1055
441
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.22k
{
1059
1.22k
  cs_m68k_op* op0;
1060
1.22k
  cs_m68k_op* op1;
1061
1.22k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.22k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
226
    case 0:
1066
226
      d68000_invalid(info);
1067
226
      return;
1068
      // Line
1069
515
    case 1:
1070
515
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
515
      break;
1072
      // Page
1073
279
    case 2:
1074
279
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
279
      break;
1076
      // All
1077
205
    case 3:
1078
205
      ext->op_count = 1;
1079
205
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
205
      break;
1081
1.22k
  }
1082
1083
999
  op0 = &ext->operands[0];
1084
999
  op1 = &ext->operands[1];
1085
1086
999
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
999
  op0->type = M68K_OP_IMM;
1088
999
  op0->imm = (info->ir >> 6) & 3;
1089
1090
999
  op1->type = M68K_OP_MEM;
1091
999
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
999
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
999
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
384
{
1097
384
  cs_m68k_op* op0;
1098
384
  cs_m68k_op* op1;
1099
384
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
384
  op0 = &ext->operands[0];
1102
384
  op1 = &ext->operands[1];
1103
1104
384
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
384
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
384
  op1->type = M68K_OP_MEM;
1108
384
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
384
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
384
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
840
{
1114
840
  cs_m68k_op* op0;
1115
840
  cs_m68k_op* op1;
1116
840
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
840
  op0 = &ext->operands[0];
1119
840
  op1 = &ext->operands[1];
1120
1121
840
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
840
  op0->type = M68K_OP_MEM;
1123
840
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
840
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
840
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
840
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
511
{
1131
511
  cs_m68k_op* op0;
1132
511
  cs_m68k_op* op1;
1133
511
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
511
  uint32_t extension = read_imm_16(info);
1135
1136
511
  op0 = &ext->operands[0];
1137
511
  op1 = &ext->operands[1];
1138
1139
511
  if (BIT_B(extension)) {
1140
95
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
95
    get_ea_mode_op(info, op1, info->ir, size);
1142
416
  } else {
1143
416
    get_ea_mode_op(info, op0, info->ir, size);
1144
416
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
416
  }
1146
511
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
16.5k
{
1150
16.5k
  build_er_gen_1(info, true, opcode, size);
1151
16.5k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
17.7k
{
1194
17.7k
  build_invalid(info, info->ir);
1195
17.7k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
194
{
1199
194
  build_illegal(info, info->ir);
1200
194
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
4.62k
{
1204
4.62k
  build_invalid(info, info->ir);
1205
4.62k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
5.83k
{
1209
5.83k
  build_invalid(info, info->ir);
1210
5.83k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
256
{
1214
256
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
256
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
372
{
1219
372
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
372
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
587
{
1224
587
  build_er_1(info, M68K_INS_ADD, 1);
1225
587
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
570
{
1229
570
  build_er_1(info, M68K_INS_ADD, 2);
1230
570
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
350
{
1234
350
  build_er_1(info, M68K_INS_ADD, 4);
1235
350
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
240
{
1239
240
  build_re_1(info, M68K_INS_ADD, 1);
1240
240
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
332
{
1244
332
  build_re_1(info, M68K_INS_ADD, 2);
1245
332
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
267
{
1249
267
  build_re_1(info, M68K_INS_ADD, 4);
1250
267
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.03k
{
1254
1.03k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.03k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.46k
{
1259
1.46k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.46k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
390
{
1264
390
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
390
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
225
{
1269
225
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
225
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
242
{
1274
242
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
242
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
618
{
1279
618
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
618
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.35k
{
1284
1.35k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.35k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
813
{
1289
813
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
813
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
303
{
1294
303
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
303
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
299
{
1299
299
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
299
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
269
{
1304
269
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
269
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
377
{
1309
377
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
377
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
236
{
1314
236
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
236
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
227
{
1319
227
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
227
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
411
{
1324
411
  build_er_1(info, M68K_INS_AND, 1);
1325
411
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
650
{
1329
650
  build_er_1(info, M68K_INS_AND, 2);
1330
650
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
298
{
1334
298
  build_er_1(info, M68K_INS_AND, 4);
1335
298
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
376
{
1339
376
  build_re_1(info, M68K_INS_AND, 1);
1340
376
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
310
{
1344
310
  build_re_1(info, M68K_INS_AND, 2);
1345
310
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
419
{
1349
419
  build_re_1(info, M68K_INS_AND, 4);
1350
419
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
605
{
1354
605
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
605
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
278
{
1359
278
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
278
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
364
{
1364
364
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
364
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
201
{
1369
201
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
201
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
261
{
1374
261
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
261
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
560
{
1379
560
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
560
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
387
{
1384
387
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
387
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
286
{
1389
286
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
286
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
221
{
1394
221
  build_r(info, M68K_INS_ASR, 1);
1395
221
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
253
{
1399
253
  build_r(info, M68K_INS_ASR, 2);
1400
253
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
208
{
1404
208
  build_r(info, M68K_INS_ASR, 4);
1405
208
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
291
{
1409
291
  build_ea(info, M68K_INS_ASR, 2);
1410
291
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
380
{
1414
380
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
380
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
224
{
1419
224
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
224
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
272
{
1424
272
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
272
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
283
{
1429
283
  build_r(info, M68K_INS_ASL, 1);
1430
283
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
324
{
1434
324
  build_r(info, M68K_INS_ASL, 2);
1435
324
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
217
{
1439
217
  build_r(info, M68K_INS_ASL, 4);
1440
217
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
467
{
1444
467
  build_ea(info, M68K_INS_ASL, 2);
1445
467
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
8.70k
{
1449
8.70k
  build_bcc(info, 1, make_int_8(info->ir));
1450
8.70k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
549
{
1454
549
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
549
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
569
{
1459
569
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
224
  build_bcc(info, 4, read_imm_32(info));
1461
224
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
896
{
1465
896
  build_re_1(info, M68K_INS_BCHG, 1);
1466
896
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
215
{
1470
215
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
215
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
816
{
1475
816
  build_re_1(info, M68K_INS_BCLR, 1);
1476
816
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
211
{
1480
211
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
211
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
729
{
1485
729
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
323
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
323
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
459
{
1491
459
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
389
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
389
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
398
{
1498
398
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
200
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
200
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
397
{
1504
397
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
200
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
200
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
494
{
1510
494
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
265
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
265
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
549
{
1516
549
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
294
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
294
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
412
{
1522
412
  cs_m68k* ext = &info->extension;
1523
412
  cs_m68k_op temp;
1524
1525
412
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
207
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
207
  temp = ext->operands[0];
1531
207
  ext->operands[0] = ext->operands[1];
1532
207
  ext->operands[1] = temp;
1533
207
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
291
{
1537
291
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
225
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
225
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
195
{
1543
195
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
195
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.38k
{
1548
2.38k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.38k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
736
{
1553
736
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
736
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
412
{
1558
412
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
209
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
209
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
853
{
1564
853
  build_re_1(info, M68K_INS_BSET, 1);
1565
853
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
76
{
1569
76
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
76
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.09k
{
1574
1.09k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.09k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
342
{
1579
342
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
342
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
394
{
1584
394
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
200
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
200
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
3.38k
{
1590
3.38k
  build_re_1(info, M68K_INS_BTST, 4);
1591
3.38k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
82
{
1595
82
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
82
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
195
{
1600
195
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
296
{
1606
296
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
216
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
216
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
687
{
1612
687
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
200
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
200
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
398
{
1618
398
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
203
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
203
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
797
{
1624
797
  build_cas2(info, 2);
1625
797
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
599
{
1629
599
  build_cas2(info, 4);
1630
599
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
380
{
1634
380
  build_er_1(info, M68K_INS_CHK, 2);
1635
380
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.18k
{
1639
1.18k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
571
  build_er_1(info, M68K_INS_CHK, 4);
1641
571
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
880
{
1645
880
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
575
  build_chk2_cmp2(info, 1);
1647
575
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
430
{
1651
430
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
203
  build_chk2_cmp2(info, 2);
1653
203
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
1.06k
{
1657
1.06k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
642
  build_chk2_cmp2(info, 4);
1659
642
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
895
{
1663
895
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
689
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
689
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
283
{
1669
283
  build_ea(info, M68K_INS_CLR, 1);
1670
283
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
487
{
1674
487
  build_ea(info, M68K_INS_CLR, 2);
1675
487
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
227
{
1679
227
  build_ea(info, M68K_INS_CLR, 4);
1680
227
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
378
{
1684
378
  build_er_1(info, M68K_INS_CMP, 1);
1685
378
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
991
{
1689
991
  build_er_1(info, M68K_INS_CMP, 2);
1690
991
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.12k
{
1694
2.12k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.12k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
350
{
1699
350
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
350
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
316
{
1704
316
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
316
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
602
{
1709
602
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
602
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
267
{
1714
267
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
69
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
69
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
418
{
1720
418
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
222
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
222
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
267
{
1726
267
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
267
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
266
{
1731
266
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
196
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
196
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
426
{
1737
426
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
228
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
228
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
276
{
1743
276
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
276
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
163
{
1748
163
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
97
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
97
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
288
{
1754
288
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
93
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
93
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
345
{
1760
345
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
345
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
429
{
1765
429
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
429
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
226
{
1770
226
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
226
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.51k
{
1775
2.51k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.51k
  op->type = M68K_OP_BR_DISP;
1777
2.51k
  op->br_disp.disp = displacement;
1778
2.51k
  op->br_disp.disp_size = size;
1779
2.51k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.71k
{
1783
1.71k
  cs_m68k_op* op0;
1784
1.71k
  cs_m68k* ext;
1785
1.71k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.42k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
497
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
497
    info->pc += 2;
1791
497
    return;
1792
497
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
924
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
924
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
924
  op0 = &ext->operands[0];
1799
1800
924
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
924
  set_insn_group(info, M68K_GRP_JUMP);
1803
924
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
924
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.73k
{
1808
1.73k
  cs_m68k* ext;
1809
1.73k
  cs_m68k_op* op0;
1810
1811
1.73k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
928
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
928
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
928
  op0 = &ext->operands[0];
1818
1819
928
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
928
  set_insn_group(info, M68K_GRP_JUMP);
1822
928
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
928
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
987
{
1827
987
  cs_m68k* ext;
1828
987
  cs_m68k_op* op0;
1829
987
  cs_m68k_op* op1;
1830
987
  uint32_t ext1, ext2;
1831
1832
987
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
665
  ext1 = read_imm_16(info);
1835
665
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
665
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
665
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
665
  op0 = &ext->operands[0];
1842
665
  op1 = &ext->operands[1];
1843
1844
665
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
665
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
665
  set_insn_group(info, M68K_GRP_JUMP);
1849
665
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
665
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.32k
{
1854
1.32k
  cs_m68k_op* special;
1855
1.32k
  cs_m68k_op* op_ea;
1856
1857
1.32k
  int regsel = (extension >> 10) & 0x7;
1858
1.32k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.32k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.32k
  special = &ext->operands[0];
1863
1.32k
  op_ea = &ext->operands[1];
1864
1865
1.32k
  if (!dir) {
1866
665
    cs_m68k_op* t = special;
1867
665
    special = op_ea;
1868
665
    op_ea = t;
1869
665
  }
1870
1871
1.32k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.32k
  if (regsel & 4)
1874
440
    special->reg = M68K_REG_FPCR;
1875
882
  else if (regsel & 2)
1876
403
    special->reg = M68K_REG_FPSR;
1877
479
  else if (regsel & 1)
1878
205
    special->reg = M68K_REG_FPIAR;
1879
1.32k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
1.79k
{
1883
1.79k
  cs_m68k_op* op_reglist;
1884
1.79k
  cs_m68k_op* op_ea;
1885
1.79k
  int dir = (extension >> 13) & 0x1;
1886
1.79k
  int mode = (extension >> 11) & 0x3;
1887
1.79k
  uint32_t reglist = extension & 0xff;
1888
1.79k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
1.79k
  op_reglist = &ext->operands[0];
1891
1.79k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
1.79k
  if (!dir) {
1896
260
    cs_m68k_op* t = op_reglist;
1897
260
    op_reglist = op_ea;
1898
260
    op_ea = t;
1899
260
  }
1900
1901
1.79k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
1.79k
  switch (mode) {
1904
214
    case 1 : // Dynamic list in dn register
1905
214
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
214
      break;
1907
1908
339
    case 0 :
1909
339
      op_reglist->address_mode = M68K_AM_NONE;
1910
339
      op_reglist->type = M68K_OP_REG_BITS;
1911
339
      op_reglist->register_bits = reglist << 16;
1912
339
      break;
1913
1914
813
    case 2 : // Static list
1915
813
      op_reglist->address_mode = M68K_AM_NONE;
1916
813
      op_reglist->type = M68K_OP_REG_BITS;
1917
813
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
813
      break;
1919
1.79k
  }
1920
1.79k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
12.5k
{
1924
12.5k
  cs_m68k *ext;
1925
12.5k
  cs_m68k_op* op0;
1926
12.5k
  cs_m68k_op* op1;
1927
12.5k
  bool supports_single_op;
1928
12.5k
  uint32_t next;
1929
12.5k
  int rm, src, dst, opmode;
1930
1931
1932
12.5k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
12.1k
  supports_single_op = true;
1935
1936
12.1k
  next = read_imm_16(info);
1937
1938
12.1k
  rm = (next >> 14) & 0x1;
1939
12.1k
  src = (next >> 10) & 0x7;
1940
12.1k
  dst = (next >> 7) & 0x7;
1941
12.1k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
12.1k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
196
    cs_m68k_op* op0;
1947
196
    cs_m68k_op* op1;
1948
196
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
196
    op0 = &ext->operands[0];
1951
196
    op1 = &ext->operands[1];
1952
1953
196
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
196
    op0->type = M68K_OP_IMM;
1955
196
    op0->imm = next & 0x3f;
1956
1957
196
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
196
    return;
1960
196
  }
1961
1962
  // deal with extended move stuff
1963
1964
11.9k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
665
    case 0x4: // FMOVEM ea, FPCR
1967
1.32k
    case 0x5: // FMOVEM FPCR, ea
1968
1.32k
      fmove_fpcr(info, next);
1969
1.32k
      return;
1970
1971
    // fmovem list
1972
260
    case 0x6:
1973
1.79k
    case 0x7:
1974
1.79k
      fmovem(info, next);
1975
1.79k
      return;
1976
11.9k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
8.79k
  if ((next >> 6) & 1)
1981
3.47k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
8.79k
  switch (opmode) {
1986
572
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
271
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
203
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
212
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
71
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
68
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
236
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
69
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
218
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
76
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
198
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
396
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
97
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
213
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
202
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
73
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
346
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
198
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
85
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
233
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
199
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
211
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
271
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
198
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
203
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
215
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
217
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
431
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
303
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
397
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
201
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
252
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
263
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
198
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
219
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
232
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
271
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
475
    default:
2024
475
      break;
2025
8.79k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
8.79k
  if ((next >> 6) & 1) {
2032
3.47k
    if ((next >> 2) & 1)
2033
1.61k
      info->inst->Opcode += 2;
2034
1.85k
    else
2035
1.85k
      info->inst->Opcode += 1;
2036
3.47k
  }
2037
2038
8.79k
  ext = &info->extension;
2039
2040
8.79k
  ext->op_count = 2;
2041
8.79k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
8.79k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
8.79k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
256
    op0 = &ext->operands[1];
2047
256
    op1 = &ext->operands[0];
2048
8.53k
  } else {
2049
8.53k
    op0 = &ext->operands[0];
2050
8.53k
    op1 = &ext->operands[1];
2051
8.53k
  }
2052
2053
8.79k
  if (rm == 0 && supports_single_op && src == dst) {
2054
638
    ext->op_count = 1;
2055
638
    op0->reg = M68K_REG_FP0 + dst;
2056
638
    return;
2057
638
  }
2058
2059
8.15k
  if (rm == 1) {
2060
3.76k
    switch (src) {
2061
889
      case 0x00 :
2062
889
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
889
        get_ea_mode_op(info, op0, info->ir, 4);
2064
889
        break;
2065
2066
552
      case 0x06 :
2067
552
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
552
        get_ea_mode_op(info, op0, info->ir, 1);
2069
552
        break;
2070
2071
504
      case 0x04 :
2072
504
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
504
        get_ea_mode_op(info, op0, info->ir, 2);
2074
504
        break;
2075
2076
653
      case 0x01 :
2077
653
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
653
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
653
        get_ea_mode_op(info, op0, info->ir, 4);
2080
653
        op0->type = M68K_OP_FP_SINGLE;
2081
653
        break;
2082
2083
574
      case 0x05:
2084
574
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
574
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
574
        get_ea_mode_op(info, op0, info->ir, 8);
2087
574
        op0->type = M68K_OP_FP_DOUBLE;
2088
574
        break;
2089
2090
590
      default :
2091
590
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
590
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
590
        break;
2094
3.76k
    }
2095
4.39k
  } else {
2096
4.39k
    op0->reg = M68K_REG_FP0 + src;
2097
4.39k
  }
2098
2099
8.15k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.15k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.10k
{
2104
1.10k
  cs_m68k* ext;
2105
1.10k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
782
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
782
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
782
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
889
{
2113
889
  cs_m68k* ext;
2114
2115
889
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
496
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
496
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
496
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.06k
{
2123
1.06k
  cs_m68k* ext;
2124
2125
1.06k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
684
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
684
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
684
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
684
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
454
{
2136
454
  uint32_t extension1;
2137
454
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
242
  extension1 = read_imm_16(info);
2140
2141
242
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
242
  info->inst->Opcode += (extension1 & 0x2f);
2145
242
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
467
{
2149
467
  uint32_t extension1, extension2;
2150
467
  cs_m68k_op* op0;
2151
467
  cs_m68k* ext;
2152
2153
467
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
239
  extension1 = read_imm_16(info);
2156
239
  extension2 = read_imm_16(info);
2157
2158
239
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
239
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
239
  op0 = &ext->operands[0];
2164
2165
239
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
239
  op0->type = M68K_OP_IMM;
2167
239
  op0->imm = extension2;
2168
239
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
532
{
2172
532
  uint32_t extension1, extension2;
2173
532
  cs_m68k* ext;
2174
532
  cs_m68k_op* op0;
2175
2176
532
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
336
  extension1 = read_imm_16(info);
2179
336
  extension2 = read_imm_32(info);
2180
2181
336
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
336
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
336
  op0 = &ext->operands[0];
2187
2188
336
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
336
  op0->type = M68K_OP_IMM;
2190
336
  op0->imm = extension2;
2191
336
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
879
{
2195
879
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
536
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
536
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
280
{
2201
280
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
280
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
495
{
2206
495
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
495
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
981
{
2211
981
  build_er_1(info, M68K_INS_DIVS, 2);
2212
981
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
491
{
2216
491
  build_er_1(info, M68K_INS_DIVU, 2);
2217
491
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.13k
{
2221
1.13k
  uint32_t extension, insn_signed;
2222
1.13k
  cs_m68k* ext;
2223
1.13k
  cs_m68k_op* op0;
2224
1.13k
  cs_m68k_op* op1;
2225
1.13k
  uint32_t reg_0, reg_1;
2226
2227
1.13k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
914
  extension = read_imm_16(info);
2230
914
  insn_signed = 0;
2231
2232
914
  if (BIT_B((extension)))
2233
176
    insn_signed = 1;
2234
2235
914
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
914
  op0 = &ext->operands[0];
2238
914
  op1 = &ext->operands[1];
2239
2240
914
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
914
  reg_0 = extension & 7;
2243
914
  reg_1 = (extension >> 12) & 7;
2244
2245
914
  op1->address_mode = M68K_AM_NONE;
2246
914
  op1->type = M68K_OP_REG_PAIR;
2247
914
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
914
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
914
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
652
    op1->type = M68K_OP_REG;
2252
652
    op1->reg = M68K_REG_D0 + reg_1;
2253
652
  }
2254
914
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
380
{
2258
380
  build_re_1(info, M68K_INS_EOR, 1);
2259
380
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
279
{
2263
279
  build_re_1(info, M68K_INS_EOR, 2);
2264
279
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.14k
{
2268
1.14k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.14k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
237
{
2273
237
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
237
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
238
{
2278
238
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
238
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
400
{
2283
400
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
400
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
68
{
2288
68
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
68
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
213
{
2293
213
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
213
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
202
{
2298
202
  build_r(info, M68K_INS_EXG, 4);
2299
202
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
208
{
2303
208
  cs_m68k_op* op0;
2304
208
  cs_m68k_op* op1;
2305
208
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
208
  op0 = &ext->operands[0];
2308
208
  op1 = &ext->operands[1];
2309
2310
208
  op0->address_mode = M68K_AM_NONE;
2311
208
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
208
  op1->address_mode = M68K_AM_NONE;
2314
208
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
208
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
199
{
2319
199
  cs_m68k_op* op0;
2320
199
  cs_m68k_op* op1;
2321
199
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
199
  op0 = &ext->operands[0];
2324
199
  op1 = &ext->operands[1];
2325
2326
199
  op0->address_mode = M68K_AM_NONE;
2327
199
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
199
  op1->address_mode = M68K_AM_NONE;
2330
199
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
199
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
205
{
2335
205
  build_d(info, M68K_INS_EXT, 2);
2336
205
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
209
{
2340
209
  build_d(info, M68K_INS_EXT, 4);
2341
209
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
601
{
2345
601
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
228
  build_d(info, M68K_INS_EXTB, 4);
2347
228
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
277
{
2351
277
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
277
  set_insn_group(info, M68K_GRP_JUMP);
2353
277
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
277
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
222
{
2358
222
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
222
  set_insn_group(info, M68K_GRP_JUMP);
2360
222
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
222
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
401
{
2365
401
  build_ea_a(info, M68K_INS_LEA, 4);
2366
401
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
93
{
2370
93
  build_link(info, read_imm_16(info), 2);
2371
93
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
544
{
2375
544
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
348
  build_link(info, read_imm_32(info), 4);
2377
348
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
232
{
2381
232
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
232
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
251
{
2386
251
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
251
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
234
{
2391
234
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
234
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
265
{
2396
265
  build_r(info, M68K_INS_LSR, 1);
2397
265
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
363
{
2401
363
  build_r(info, M68K_INS_LSR, 2);
2402
363
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
216
{
2406
216
  build_r(info, M68K_INS_LSR, 4);
2407
216
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
402
{
2411
402
  build_ea(info, M68K_INS_LSR, 2);
2412
402
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
243
{
2416
243
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
243
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
468
{
2421
468
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
468
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
232
{
2426
232
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
232
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
236
{
2431
236
  build_r(info, M68K_INS_LSL, 1);
2432
236
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
652
{
2436
652
  build_r(info, M68K_INS_LSL, 2);
2437
652
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
200
{
2441
200
  build_r(info, M68K_INS_LSL, 4);
2442
200
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
763
{
2446
763
  build_ea(info, M68K_INS_LSL, 2);
2447
763
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
4.98k
{
2451
4.98k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
4.98k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
4.47k
{
2456
4.47k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
4.47k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
7.01k
{
2461
7.01k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
7.01k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
777
{
2466
777
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
777
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
766
{
2471
766
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
766
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
355
{
2476
355
  cs_m68k_op* op0;
2477
355
  cs_m68k_op* op1;
2478
355
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
355
  op0 = &ext->operands[0];
2481
355
  op1 = &ext->operands[1];
2482
2483
355
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
355
  op1->address_mode = M68K_AM_NONE;
2486
355
  op1->reg = M68K_REG_CCR;
2487
355
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
440
{
2491
440
  cs_m68k_op* op0;
2492
440
  cs_m68k_op* op1;
2493
440
  cs_m68k* ext;
2494
2495
440
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
220
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
220
  op0 = &ext->operands[0];
2500
220
  op1 = &ext->operands[1];
2501
2502
220
  op0->address_mode = M68K_AM_NONE;
2503
220
  op0->reg = M68K_REG_CCR;
2504
2505
220
  get_ea_mode_op(info, op1, info->ir, 1);
2506
220
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
450
{
2510
450
  cs_m68k_op* op0;
2511
450
  cs_m68k_op* op1;
2512
450
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
450
  op0 = &ext->operands[0];
2515
450
  op1 = &ext->operands[1];
2516
2517
450
  op0->address_mode = M68K_AM_NONE;
2518
450
  op0->reg = M68K_REG_SR;
2519
2520
450
  get_ea_mode_op(info, op1, info->ir, 2);
2521
450
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
221
{
2525
221
  cs_m68k_op* op0;
2526
221
  cs_m68k_op* op1;
2527
221
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
221
  op0 = &ext->operands[0];
2530
221
  op1 = &ext->operands[1];
2531
2532
221
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
221
  op1->address_mode = M68K_AM_NONE;
2535
221
  op1->reg = M68K_REG_SR;
2536
221
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
243
{
2540
243
  cs_m68k_op* op0;
2541
243
  cs_m68k_op* op1;
2542
243
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
243
  op0 = &ext->operands[0];
2545
243
  op1 = &ext->operands[1];
2546
2547
243
  op0->address_mode = M68K_AM_NONE;
2548
243
  op0->reg = M68K_REG_USP;
2549
2550
243
  op1->address_mode = M68K_AM_NONE;
2551
243
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
243
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
266
{
2556
266
  cs_m68k_op* op0;
2557
266
  cs_m68k_op* op1;
2558
266
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
266
  op0 = &ext->operands[0];
2561
266
  op1 = &ext->operands[1];
2562
2563
266
  op0->address_mode = M68K_AM_NONE;
2564
266
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
266
  op1->address_mode = M68K_AM_NONE;
2567
266
  op1->reg = M68K_REG_USP;
2568
266
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.25k
{
2572
3.25k
  uint32_t extension;
2573
3.25k
  m68k_reg reg;
2574
3.25k
  cs_m68k* ext;
2575
3.25k
  cs_m68k_op* op0;
2576
3.25k
  cs_m68k_op* op1;
2577
2578
2579
3.25k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.05k
  extension = read_imm_16(info);
2582
3.05k
  reg = M68K_REG_INVALID;
2583
2584
3.05k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.05k
  op0 = &ext->operands[0];
2587
3.05k
  op1 = &ext->operands[1];
2588
2589
3.05k
  switch (extension & 0xfff) {
2590
99
    case 0x000: reg = M68K_REG_SFC; break;
2591
66
    case 0x001: reg = M68K_REG_DFC; break;
2592
197
    case 0x800: reg = M68K_REG_USP; break;
2593
67
    case 0x801: reg = M68K_REG_VBR; break;
2594
197
    case 0x002: reg = M68K_REG_CACR; break;
2595
66
    case 0x802: reg = M68K_REG_CAAR; break;
2596
71
    case 0x803: reg = M68K_REG_MSP; break;
2597
284
    case 0x804: reg = M68K_REG_ISP; break;
2598
196
    case 0x003: reg = M68K_REG_TC; break;
2599
211
    case 0x004: reg = M68K_REG_ITT0; break;
2600
203
    case 0x005: reg = M68K_REG_ITT1; break;
2601
194
    case 0x006: reg = M68K_REG_DTT0; break;
2602
131
    case 0x007: reg = M68K_REG_DTT1; break;
2603
212
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
66
    case 0x806: reg = M68K_REG_URP; break;
2605
199
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.05k
  }
2607
2608
3.05k
  if (BIT_0(info->ir)) {
2609
596
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
596
    op1->reg = reg;
2611
2.46k
  } else {
2612
2.46k
    op0->reg = reg;
2613
2.46k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.46k
  }
2615
3.05k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
447
{
2619
447
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
447
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
376
{
2624
376
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
376
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
683
{
2629
683
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
683
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
773
{
2634
773
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
773
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
840
{
2639
840
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
840
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
582
{
2644
582
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
582
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
251
{
2649
251
  build_movep_re(info, 2);
2650
251
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
133
{
2654
133
  build_movep_re(info, 4);
2655
133
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
363
{
2659
363
  build_movep_er(info, 2);
2660
363
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
477
{
2664
477
  build_movep_er(info, 4);
2665
477
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
165
{
2669
165
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
99
  build_moves(info, 1);
2671
99
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
279
{
2675
  //uint32_t extension;
2676
279
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
211
  build_moves(info, 2);
2678
211
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
407
{
2682
407
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
201
  build_moves(info, 4);
2684
201
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
5.02k
{
2688
5.02k
  cs_m68k_op* op0;
2689
5.02k
  cs_m68k_op* op1;
2690
2691
5.02k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
5.02k
  op0 = &ext->operands[0];
2694
5.02k
  op1 = &ext->operands[1];
2695
2696
5.02k
  op0->type = M68K_OP_IMM;
2697
5.02k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
5.02k
  op0->imm = (info->ir & 0xff);
2699
2700
5.02k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
5.02k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
5.02k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
344
{
2706
344
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
344
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
344
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
272
  build_move16(info, data, modes);
2712
272
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
460
{
2716
460
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
460
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
460
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
248
  build_move16(info, data, modes);
2722
248
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
182
{
2726
182
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
182
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
182
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
99
  build_move16(info, data, modes);
2732
99
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
417
{
2736
417
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
417
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
417
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
203
  build_move16(info, data, modes);
2742
203
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
270
{
2746
270
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
270
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
270
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
70
  build_move16(info, data, modes);
2752
70
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
887
{
2756
887
  build_er_1(info, M68K_INS_MULS, 2);
2757
887
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.03k
{
2761
1.03k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.03k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
929
{
2766
929
  uint32_t extension, insn_signed;
2767
929
  cs_m68k* ext;
2768
929
  cs_m68k_op* op0;
2769
929
  cs_m68k_op* op1;
2770
929
  uint32_t reg_0, reg_1;
2771
2772
929
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
735
  extension = read_imm_16(info);
2775
735
  insn_signed = 0;
2776
2777
735
  if (BIT_B((extension)))
2778
267
    insn_signed = 1;
2779
2780
735
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
735
  op0 = &ext->operands[0];
2783
735
  op1 = &ext->operands[1];
2784
2785
735
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
735
  reg_0 = extension & 7;
2788
735
  reg_1 = (extension >> 12) & 7;
2789
2790
735
  op1->address_mode = M68K_AM_NONE;
2791
735
  op1->type = M68K_OP_REG_PAIR;
2792
735
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
735
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
735
  if (!BIT_A(extension)) {
2796
479
    op1->type = M68K_OP_REG;
2797
479
    op1->reg = M68K_REG_D0 + reg_1;
2798
479
  }
2799
735
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
606
{
2803
606
  build_ea(info, M68K_INS_NBCD, 1);
2804
606
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
236
{
2808
236
  build_ea(info, M68K_INS_NEG, 1);
2809
236
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
586
{
2813
586
  build_ea(info, M68K_INS_NEG, 2);
2814
586
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
234
{
2818
234
  build_ea(info, M68K_INS_NEG, 4);
2819
234
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
685
{
2823
685
  build_ea(info, M68K_INS_NEGX, 1);
2824
685
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
230
{
2828
230
  build_ea(info, M68K_INS_NEGX, 2);
2829
230
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
842
{
2833
842
  build_ea(info, M68K_INS_NEGX, 4);
2834
842
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
375
{
2838
375
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
375
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
279
{
2843
279
  build_ea(info, M68K_INS_NOT, 1);
2844
279
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
792
{
2848
792
  build_ea(info, M68K_INS_NOT, 2);
2849
792
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
286
{
2853
286
  build_ea(info, M68K_INS_NOT, 4);
2854
286
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
784
{
2858
784
  build_er_1(info, M68K_INS_OR, 1);
2859
784
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
492
{
2863
492
  build_er_1(info, M68K_INS_OR, 2);
2864
492
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
990
{
2868
990
  build_er_1(info, M68K_INS_OR, 4);
2869
990
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
617
{
2873
617
  build_re_1(info, M68K_INS_OR, 1);
2874
617
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
818
{
2878
818
  build_re_1(info, M68K_INS_OR, 2);
2879
818
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
773
{
2883
773
  build_re_1(info, M68K_INS_OR, 4);
2884
773
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
9.74k
{
2888
9.74k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
9.74k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.50k
{
2893
1.50k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.50k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
684
{
2898
684
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
684
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
215
{
2903
215
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
215
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
247
{
2908
247
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
247
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
600
{
2913
600
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
377
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
377
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
819
{
2919
819
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
570
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
570
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
223
{
2925
223
  build_ea(info, M68K_INS_PEA, 4);
2926
223
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
205
{
2930
205
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
205
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
221
{
2935
221
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
221
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
231
{
2940
231
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
231
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
216
{
2945
216
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
216
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
216
{
2950
216
  build_r(info, M68K_INS_ROR, 1);
2951
216
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
245
{
2955
245
  build_r(info, M68K_INS_ROR, 2);
2956
245
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
216
{
2960
216
  build_r(info, M68K_INS_ROR, 4);
2961
216
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
370
{
2965
370
  build_ea(info, M68K_INS_ROR, 2);
2966
370
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
263
{
2970
263
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
263
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
263
{
2975
263
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
263
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
302
{
2980
302
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
302
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
360
{
2985
360
  build_r(info, M68K_INS_ROL, 1);
2986
360
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
304
{
2990
304
  build_r(info, M68K_INS_ROL, 2);
2991
304
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
307
{
2995
307
  build_r(info, M68K_INS_ROL, 4);
2996
307
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
351
{
3000
351
  build_ea(info, M68K_INS_ROL, 2);
3001
351
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
416
{
3005
416
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
416
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
198
{
3010
198
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
198
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
208
{
3015
208
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
208
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
370
{
3020
370
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
370
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
216
{
3025
216
  build_r(info, M68K_INS_ROXR, 2);
3026
216
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
207
{
3030
207
  build_r(info, M68K_INS_ROXR, 4);
3031
207
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
370
{
3035
370
  build_ea(info, M68K_INS_ROXR, 2);
3036
370
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
237
{
3040
237
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
237
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
210
{
3045
210
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
210
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
240
{
3050
240
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
240
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
99
{
3055
99
  build_r(info, M68K_INS_ROXL, 1);
3056
99
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
251
{
3060
251
  build_r(info, M68K_INS_ROXL, 2);
3061
251
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
211
{
3065
211
  build_r(info, M68K_INS_ROXL, 4);
3066
211
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
239
{
3070
239
  build_ea(info, M68K_INS_ROXL, 2);
3071
239
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
425
{
3075
425
  set_insn_group(info, M68K_GRP_RET);
3076
425
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
230
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
230
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
76
{
3082
76
  set_insn_group(info, M68K_GRP_IRET);
3083
76
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
76
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
113
{
3088
113
  cs_m68k* ext;
3089
113
  cs_m68k_op* op;
3090
3091
113
  set_insn_group(info, M68K_GRP_RET);
3092
3093
113
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
66
{
3112
66
  set_insn_group(info, M68K_GRP_RET);
3113
66
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
66
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
297
{
3118
297
  set_insn_group(info, M68K_GRP_RET);
3119
297
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
297
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
402
{
3124
402
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
402
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
477
{
3129
477
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
477
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
940
{
3134
940
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
940
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
940
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
303
{
3140
303
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
303
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.25k
{
3145
1.25k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.25k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
639
{
3150
639
  build_er_1(info, M68K_INS_SUB, 2);
3151
639
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
1.68k
{
3155
1.68k
  build_er_1(info, M68K_INS_SUB, 4);
3156
1.68k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
437
{
3160
437
  build_re_1(info, M68K_INS_SUB, 1);
3161
437
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
425
{
3165
425
  build_re_1(info, M68K_INS_SUB, 2);
3166
425
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.68k
{
3170
1.68k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.68k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
466
{
3175
466
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
466
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
671
{
3180
671
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
671
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
364
{
3185
364
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
364
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
225
{
3190
225
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
225
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
398
{
3195
398
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
398
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
591
{
3200
591
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
591
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.80k
{
3205
1.80k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.80k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
431
{
3210
431
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
431
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
403
{
3215
403
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
403
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
281
{
3220
281
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
281
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
229
{
3225
229
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
229
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
227
{
3230
227
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
227
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
450
{
3235
450
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
450
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
218
{
3240
218
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
218
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
196
{
3245
196
  build_d(info, M68K_INS_SWAP, 0);
3246
196
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
345
{
3250
345
  build_ea(info, M68K_INS_TAS, 1);
3251
345
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.30k
{
3255
1.30k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.30k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
528
{
3260
528
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
257
  build_trap(info, 0, 0);
3262
3263
257
  info->extension.op_count = 0;
3264
257
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
444
{
3268
444
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
226
  build_trap(info, 2, read_imm_16(info));
3270
226
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
399
{
3274
399
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
200
  build_trap(info, 4, read_imm_32(info));
3276
200
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
79
{
3280
79
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
79
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
325
{
3285
325
  build_ea(info, M68K_INS_TST, 1);
3286
325
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
414
{
3290
414
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
210
  build_ea(info, M68K_INS_TST, 1);
3292
210
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
432
{
3296
432
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
228
  build_ea(info, M68K_INS_TST, 1);
3298
228
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
422
{
3302
422
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
228
  build_ea(info, M68K_INS_TST, 1);
3304
228
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
300
{
3308
300
  build_ea(info, M68K_INS_TST, 2);
3309
300
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
624
{
3313
624
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
362
  build_ea(info, M68K_INS_TST, 2);
3315
362
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
390
{
3319
390
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
195
  build_ea(info, M68K_INS_TST, 2);
3321
195
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
322
{
3325
322
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
245
  build_ea(info, M68K_INS_TST, 2);
3327
245
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
426
{
3331
426
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
230
  build_ea(info, M68K_INS_TST, 2);
3333
230
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
244
{
3337
244
  build_ea(info, M68K_INS_TST, 4);
3338
244
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
409
{
3342
409
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
212
  build_ea(info, M68K_INS_TST, 4);
3344
212
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
407
{
3348
407
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
194
  build_ea(info, M68K_INS_TST, 4);
3350
194
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
405
{
3354
405
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
204
  build_ea(info, M68K_INS_TST, 4);
3356
204
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
395
{
3360
395
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
198
  build_ea(info, M68K_INS_TST, 4);
3362
198
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
227
{
3366
227
  cs_m68k_op* op;
3367
227
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
227
  op = &ext->operands[0];
3370
3371
227
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
227
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
227
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.24k
{
3377
1.24k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
935
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
935
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
818
{
3383
818
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
479
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
479
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
208k
{
3392
208k
  const unsigned int instruction = info->ir;
3393
208k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
208k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
207k
    (i->instruction == d68000_invalid) ) {
3397
681
    d68000_invalid(info);
3398
681
    return 0;
3399
681
  }
3400
3401
207k
  return 1;
3402
208k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
274k
{
3406
274k
  uint8_t i;
3407
3408
419k
  for (i = 0; i < count; ++i) {
3409
151k
    if (regs[i] == (uint16_t)reg)
3410
6.27k
      return 1;
3411
151k
  }
3412
3413
268k
  return 0;
3414
274k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
289k
{
3418
289k
  if (reg == M68K_REG_INVALID)
3419
14.7k
    return;
3420
3421
274k
  if (write)
3422
159k
  {
3423
159k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.97k
      return;
3425
3426
155k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
155k
    info->regs_write_count++;
3428
155k
  }
3429
114k
  else
3430
114k
  {
3431
114k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.30k
      return;
3433
3434
112k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
112k
    info->regs_read_count++;
3436
112k
  }
3437
274k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
84.1k
{
3441
84.1k
  switch (op->address_mode) {
3442
1.06k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.06k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.06k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.06k
      break;
3446
3447
14.2k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
37.9k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
37.9k
      add_reg_to_rw_list(info, op->reg, 1);
3450
37.9k
      break;
3451
3452
17.6k
    case M68K_AM_REGI_ADDR:
3453
27.1k
    case M68K_AM_REGI_ADDR_DISP:
3454
27.1k
      add_reg_to_rw_list(info, op->reg, 0);
3455
27.1k
      break;
3456
3457
6.07k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
9.09k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
10.1k
    case M68K_AM_MEMI_POST_INDEX:
3460
11.7k
    case M68K_AM_MEMI_PRE_INDEX:
3461
12.7k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
12.9k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
13.3k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
13.5k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
13.5k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
13.5k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
13.5k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
4.49k
    default:
3471
4.49k
      break;
3472
84.1k
  }
3473
84.1k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
14.5k
{
3477
14.5k
  int i;
3478
3479
131k
  for (i = 0; i < 8; ++i) {
3480
116k
    if (bits & (1 << i)) {
3481
28.8k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
28.8k
    }
3483
116k
  }
3484
14.5k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
4.85k
{
3488
4.85k
  uint32_t bits = op->register_bits;
3489
4.85k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
4.85k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
4.85k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
4.85k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
345k
{
3496
345k
  switch ((int)op->type) {
3497
158k
    case M68K_OP_REG:
3498
158k
      add_reg_to_rw_list(info, op->reg, write);
3499
158k
      break;
3500
3501
84.1k
    case M68K_OP_MEM:
3502
84.1k
      update_am_reg_list(info, op, write);
3503
84.1k
      break;
3504
3505
4.85k
    case M68K_OP_REG_BITS:
3506
4.85k
      update_reg_list_regbits(info, op, write);
3507
4.85k
      break;
3508
3509
4.17k
    case M68K_OP_REG_PAIR:
3510
4.17k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
4.17k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
4.17k
      break;
3513
345k
  }
3514
345k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
206k
{
3518
206k
  int i;
3519
3520
206k
  if (!info->extension.op_count)
3521
2.09k
    return;
3522
3523
204k
  if (info->extension.op_count == 1) {
3524
66.5k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
137k
  } else {
3526
    // first operand is always read
3527
137k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
278k
    for (i = 1; i < info->extension.op_count; ++i)
3531
141k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
137k
  }
3533
204k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
206k
{
3537
206k
  info->inst = inst;
3538
206k
  info->pc = pc;
3539
206k
  info->ir = 0;
3540
206k
  info->type = cpu_type;
3541
206k
  info->address_mask = 0xffffffff;
3542
3543
206k
  switch(info->type) {
3544
74.0k
    case M68K_CPU_TYPE_68000:
3545
74.0k
      info->type = TYPE_68000;
3546
74.0k
      info->address_mask = 0x00ffffff;
3547
74.0k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
132k
    case M68K_CPU_TYPE_68040:
3565
132k
      info->type = TYPE_68040;
3566
132k
      info->address_mask = 0xffffffff;
3567
132k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
206k
  }
3572
206k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
206k
{
3581
206k
  MCInst *inst = info->inst;
3582
206k
  cs_m68k* ext = &info->extension;
3583
206k
  int i;
3584
206k
  unsigned int size;
3585
3586
206k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
206k
  memset(ext, 0, sizeof(cs_m68k));
3589
206k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.03M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
826k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
206k
  info->ir = peek_imm_16(info);
3595
206k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
206k
    info->ir = read_imm_16(info);
3597
206k
    g_instruction_table[info->ir].instruction(info);
3598
206k
  }
3599
3600
206k
  size = info->pc - (unsigned int)pc;
3601
206k
  info->pc = (unsigned int)pc;
3602
3603
206k
  return size;
3604
206k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
207k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
207k
  int s;
3612
207k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
207k
  cs_struct* handle = instr->csh;
3614
207k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
207k
  if (code_len < 2) {
3619
695
    *size = 0;
3620
695
    return false;
3621
695
  }
3622
3623
206k
  if (instr->flat_insn->detail) {
3624
206k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
206k
  }
3626
3627
206k
  info->groups_count = 0;
3628
206k
  info->regs_read_count = 0;
3629
206k
  info->regs_write_count = 0;
3630
206k
  info->code = code;
3631
206k
  info->code_len = code_len;
3632
206k
  info->baseAddress = address;
3633
3634
206k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
206k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
206k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
206k
  if (handle->mode & CS_MODE_M68K_040)
3641
132k
    cpu_type = M68K_CPU_TYPE_68040;
3642
206k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
206k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
206k
  s = m68k_disassemble(info, address);
3647
3648
206k
  if (s == 0) {
3649
504
    *size = 2;
3650
504
    return false;
3651
504
  }
3652
3653
206k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
206k
  if (s > (int)code_len)
3662
1.12k
    *size = (uint16_t)code_len;
3663
205k
  else
3664
205k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
206k
}
3668