Coverage Report

Created: 2025-11-24 06:12

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/M680X/M680XDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */
3
4
/* ======================================================================== */
5
/* ================================ INCLUDES ============================== */
6
/* ======================================================================== */
7
8
#include <stdlib.h>
9
#include <stdio.h>
10
#include <string.h>
11
12
#include "../../cs_priv.h"
13
#include "../../utils.h"
14
15
#include "../../MCInst.h"
16
#include "../../MCInstrDesc.h"
17
#include "../../MCRegisterInfo.h"
18
#include "M680XInstPrinter.h"
19
#include "M680XDisassembler.h"
20
#include "M680XDisassemblerInternals.h"
21
22
#ifdef CAPSTONE_HAS_M680X
23
24
#ifndef DECL_SPEC
25
#ifdef _MSC_VER
26
#define DECL_SPEC __cdecl
27
#else
28
#define DECL_SPEC
29
#endif // _MSC_VER
30
#endif // DECL_SPEC
31
32
/* ======================================================================== */
33
/* ============================ GENERAL DEFINES =========================== */
34
/* ======================================================================== */
35
36
/* ======================================================================== */
37
/* =============================== PROTOTYPES ============================= */
38
/* ======================================================================== */
39
40
typedef enum insn_hdlr_id {
41
  illgl_hid,
42
  rel8_hid,
43
  rel16_hid,
44
  imm8_hid,
45
  imm16_hid,
46
  imm32_hid,
47
  dir_hid,
48
  ext_hid,
49
  idxX_hid,
50
  idxY_hid,
51
  idx09_hid,
52
  inh_hid,
53
  rr09_hid,
54
  rbits_hid,
55
  bitmv_hid,
56
  tfm_hid,
57
  opidx_hid,
58
  opidxdr_hid,
59
  idxX0_hid,
60
  idxX16_hid,
61
  imm8rel_hid,
62
  idxS_hid,
63
  idxS16_hid,
64
  idxXp_hid,
65
  idxX0p_hid,
66
  idx12_hid,
67
  idx12s_hid,
68
  rr12_hid,
69
  loop_hid,
70
  index_hid,
71
  imm8i12x_hid,
72
  imm16i12x_hid,
73
  exti12x_hid,
74
  HANDLER_ID_ENDING,
75
} insn_hdlr_id;
76
77
// Access modes for the first 4 operands. If there are more than
78
// four operands they use the same access mode as the 4th operand.
79
//
80
// u: unchanged
81
// r: (r)read access
82
// w: (w)write access
83
// m: (m)odify access (= read + write)
84
//
85
typedef enum e_access_mode {
86
87
  uuuu,
88
  rrrr,
89
  wwww,
90
  rwww,
91
  rrrm,
92
  rmmm,
93
  wrrr,
94
  mrrr,
95
  mwww,
96
  mmmm,
97
  mwrr,
98
  mmrr,
99
  wmmm,
100
  rruu,
101
  muuu,
102
  ACCESS_MODE_ENDING,
103
} e_access_mode;
104
105
// Access type values are compatible with enum cs_ac_type:
106
typedef cs_ac_type e_access;
107
0
#define UNCHANGED CS_AC_INVALID
108
245k
#define READ CS_AC_READ
109
286k
#define WRITE CS_AC_WRITE
110
344k
#define MODIFY CS_AC_READ_WRITE
111
112
/* Properties of one instruction in PAGE1 (without prefix) */
113
typedef struct inst_page1 {
114
  unsigned insn : 9; // A value of type m680x_insn
115
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
116
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
117
} inst_page1;
118
119
/* Properties of one instruction in any other PAGE X */
120
typedef struct inst_pageX {
121
  unsigned opcode : 8; // The opcode byte
122
  unsigned insn : 9; // A value of type m680x_insn
123
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
124
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
125
} inst_pageX;
126
127
typedef struct insn_props {
128
  unsigned group : 4;
129
  unsigned access_mode : 5; // A value of type e_access_mode
130
  unsigned reg0 : 5; // A value of type m680x_reg
131
  unsigned reg1 : 5; // A value of type m680x_reg
132
  bool cc_modified : 1;
133
  bool update_reg_access : 1;
134
} insn_props;
135
136
#include "m6800.inc"
137
#include "m6801.inc"
138
#include "hd6301.inc"
139
#include "m6811.inc"
140
#include "cpu12.inc"
141
#include "m6805.inc"
142
#include "m6808.inc"
143
#include "hcs08.inc"
144
#include "m6809.inc"
145
#include "hd6309.inc"
146
147
#include "insn_props.inc"
148
149
//////////////////////////////////////////////////////////////////////////////
150
151
// M680X instructions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2).
152
// A reader is needed to read a byte or word from a given memory address.
153
// See also X86 reader(...)
154
static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address)
155
553k
{
156
553k
  if (address < info->offset ||
157
553k
      (uint32_t)(address - info->offset) >= info->size)
158
    // out of code buffer range
159
1.09k
    return false;
160
161
551k
  *byte = info->code[address - info->offset];
162
163
551k
  return true;
164
553k
}
165
166
static bool read_byte_sign_extended(const m680x_info *info, int16_t *word,
167
            uint16_t address)
168
38.0k
{
169
38.0k
  if (address < info->offset ||
170
38.0k
      (uint32_t)(address - info->offset) >= info->size)
171
    // out of code buffer range
172
0
    return false;
173
174
38.0k
  *word = (int16_t)info->code[address - info->offset];
175
176
38.0k
  if (*word & 0x80)
177
13.0k
    *word |= 0xFF00;
178
179
38.0k
  return true;
180
38.0k
}
181
182
static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address)
183
39.6k
{
184
39.6k
  if (address < info->offset ||
185
39.6k
      (uint32_t)(address + 1 - info->offset) >= info->size)
186
    // out of code buffer range
187
10
    return false;
188
189
39.6k
  *word = (uint16_t)info->code[address - info->offset] << 8;
190
39.6k
  *word |= (uint16_t)info->code[address + 1 - info->offset];
191
192
39.6k
  return true;
193
39.6k
}
194
195
static bool read_sdword(const m680x_info *info, int32_t *sdword,
196
      uint16_t address)
197
479
{
198
479
  if (address < info->offset ||
199
479
      (uint32_t)(address + 3 - info->offset) >= info->size)
200
    // out of code buffer range
201
0
    return false;
202
203
479
  *sdword = (uint32_t)info->code[address - info->offset] << 24;
204
479
  *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16;
205
479
  *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8;
206
479
  *sdword |= (uint32_t)info->code[address + 3 - info->offset];
207
208
479
  return true;
209
479
}
210
211
// For PAGE2 and PAGE3 opcodes when using an array of inst_page1 most
212
// entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is
213
// used which contains the opcode. Using a binary search for the right opcode
214
// is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ).
215
static int binary_search(const inst_pageX *const inst_pageX_table,
216
       size_t table_size, unsigned int opcode)
217
84.4k
{
218
  // As part of the algorithm last may get negative.
219
  // => signed integer has to be used.
220
84.4k
  int first = 0;
221
84.4k
  int last = (int)table_size - 1;
222
84.4k
  int middle = (first + last) / 2;
223
224
400k
  while (first <= last) {
225
370k
    if (inst_pageX_table[middle].opcode < opcode) {
226
114k
      first = middle + 1;
227
255k
    } else if (inst_pageX_table[middle].opcode == opcode) {
228
54.4k
      return middle; /* item found */
229
54.4k
    } else
230
201k
      last = middle - 1;
231
232
315k
    middle = (first + last) / 2;
233
315k
  }
234
235
30.0k
  if (first > last)
236
30.0k
    return -1; /* item not found */
237
238
0
  return -2;
239
30.0k
}
240
241
void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id)
242
228k
{
243
228k
  const m680x_info *const info = (const m680x_info *)handle->printer_info;
244
228k
  const cpu_tables *cpu = info->cpu;
245
228k
  uint8_t insn_prefix = (id >> 8) & 0xff;
246
  // opcode is the first instruction byte without the prefix.
247
228k
  uint8_t opcode = id & 0xff;
248
228k
  int index;
249
228k
  int i;
250
251
228k
  insn->id = M680X_INS_ILLGL;
252
253
533k
  for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) {
254
525k
    if (cpu->pageX_table_size[i] == 0 ||
255
324k
        (cpu->inst_pageX_table[i] == NULL))
256
201k
      break;
257
258
324k
    if (cpu->pageX_prefix[i] == insn_prefix) {
259
18.9k
      index = binary_search(cpu->inst_pageX_table[i],
260
18.9k
                cpu->pageX_table_size[i], opcode);
261
18.9k
      insn->id =
262
18.9k
        (index >= 0) ?
263
12.3k
          cpu->inst_pageX_table[i][index].insn :
264
18.9k
          M680X_INS_ILLGL;
265
18.9k
      return;
266
18.9k
    }
267
324k
  }
268
269
209k
  if (insn_prefix != 0)
270
0
    return;
271
272
209k
  insn->id = cpu->inst_page1_table[id].insn;
273
274
209k
  if (insn->id != M680X_INS_ILLGL)
275
185k
    return;
276
277
  // Check if opcode byte is present in an overlay table
278
31.8k
  for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
279
31.1k
    if (cpu->overlay_table_size[i] == 0 ||
280
23.3k
        (cpu->inst_overlay_table[i] == NULL))
281
7.75k
      break;
282
283
23.3k
    if ((index = binary_search(cpu->inst_overlay_table[i],
284
23.3k
             cpu->overlay_table_size[i],
285
23.3k
             opcode)) >= 0) {
286
14.9k
      insn->id = cpu->inst_overlay_table[i][index].insn;
287
14.9k
      return;
288
14.9k
    }
289
23.3k
  }
290
23.4k
}
291
292
static void add_insn_group(cs_detail *detail, m680x_group_type group)
293
228k
{
294
228k
  if (detail != NULL && (group != M680X_GRP_INVALID) &&
295
59.1k
      (group != M680X_GRP_ENDING))
296
59.1k
    detail->groups[detail->groups_count++] = (uint8_t)group;
297
228k
}
298
299
static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg)
300
640k
{
301
640k
  uint8_t i;
302
303
1.05M
  for (i = 0; i < count; ++i) {
304
434k
    if (regs[i] == (uint16_t)reg)
305
24.4k
      return true;
306
434k
  }
307
308
616k
  return false;
309
640k
}
310
311
static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access)
312
426k
{
313
426k
  cs_detail *detail = MI->flat_insn->detail;
314
315
426k
  if (detail == NULL || (reg == M680X_REG_INVALID))
316
0
    return;
317
318
426k
  switch (access) {
319
214k
  case MODIFY:
320
214k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
321
214k
             reg))
322
209k
      detail->regs_read[detail->regs_read_count++] =
323
209k
        (uint16_t)reg;
324
325
    // intentionally fall through
326
327
272k
  case WRITE:
328
272k
    if (!exists_reg_list(detail->regs_write,
329
272k
             detail->regs_write_count, reg))
330
267k
      detail->regs_write[detail->regs_write_count++] =
331
267k
        (uint16_t)reg;
332
333
272k
    break;
334
335
153k
  case READ:
336
153k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
337
153k
             reg))
338
139k
      detail->regs_read[detail->regs_read_count++] =
339
139k
        (uint16_t)reg;
340
341
153k
    break;
342
343
0
  case UNCHANGED:
344
0
  default:
345
0
    break;
346
426k
  }
347
426k
}
348
349
static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op,
350
             e_access access)
351
305k
{
352
305k
  if (MI->flat_insn->detail == NULL)
353
0
    return;
354
355
305k
  switch (op->type) {
356
132k
  case M680X_OP_REGISTER:
357
132k
    add_reg_to_rw_list(MI, op->reg, access);
358
132k
    break;
359
360
59.3k
  case M680X_OP_INDEXED:
361
59.3k
    add_reg_to_rw_list(MI, op->idx.base_reg, READ);
362
363
59.3k
    if (op->idx.base_reg == M680X_REG_X &&
364
25.8k
        info->cpu->reg_byte_size[M680X_REG_H])
365
9.83k
      add_reg_to_rw_list(MI, M680X_REG_H, READ);
366
367
59.3k
    if (op->idx.offset_reg != M680X_REG_INVALID)
368
4.83k
      add_reg_to_rw_list(MI, op->idx.offset_reg, READ);
369
370
59.3k
    if (op->idx.inc_dec) {
371
10.9k
      add_reg_to_rw_list(MI, op->idx.base_reg, WRITE);
372
373
10.9k
      if (op->idx.base_reg == M680X_REG_X &&
374
4.38k
          info->cpu->reg_byte_size[M680X_REG_H])
375
2.30k
        add_reg_to_rw_list(MI, M680X_REG_H, WRITE);
376
10.9k
    }
377
378
59.3k
    break;
379
380
113k
  default:
381
113k
    break;
382
305k
  }
383
305k
}
384
385
static const e_access g_access_mode_to_access[4][15] = {
386
  {
387
    UNCHANGED,
388
    READ,
389
    WRITE,
390
    READ,
391
    READ,
392
    READ,
393
    WRITE,
394
    MODIFY,
395
    MODIFY,
396
    MODIFY,
397
    MODIFY,
398
    MODIFY,
399
    WRITE,
400
    READ,
401
    MODIFY,
402
  },
403
  {
404
    UNCHANGED,
405
    READ,
406
    WRITE,
407
    WRITE,
408
    READ,
409
    MODIFY,
410
    READ,
411
    READ,
412
    WRITE,
413
    MODIFY,
414
    WRITE,
415
    MODIFY,
416
    MODIFY,
417
    READ,
418
    UNCHANGED,
419
  },
420
  {
421
    UNCHANGED,
422
    READ,
423
    WRITE,
424
    WRITE,
425
    READ,
426
    MODIFY,
427
    READ,
428
    READ,
429
    WRITE,
430
    MODIFY,
431
    READ,
432
    READ,
433
    MODIFY,
434
    UNCHANGED,
435
    UNCHANGED,
436
  },
437
  {
438
    UNCHANGED,
439
    READ,
440
    WRITE,
441
    WRITE,
442
    MODIFY,
443
    MODIFY,
444
    READ,
445
    READ,
446
    WRITE,
447
    MODIFY,
448
    READ,
449
    READ,
450
    MODIFY,
451
    UNCHANGED,
452
    UNCHANGED,
453
  },
454
};
455
456
static e_access get_access(int operator_index, e_access_mode access_mode)
457
642k
{
458
642k
  int idx = (operator_index > 3) ? 3 : operator_index;
459
460
642k
  return g_access_mode_to_access[idx][access_mode];
461
642k
}
462
463
static void build_regs_read_write_counts(MCInst *MI, m680x_info *info,
464
           e_access_mode access_mode)
465
204k
{
466
204k
  cs_m680x *m680x = &info->m680x;
467
204k
  int i;
468
469
204k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count))
470
24.1k
    return;
471
472
485k
  for (i = 0; i < m680x->op_count; ++i) {
473
305k
    e_access access = get_access(i, access_mode);
474
305k
    update_am_reg_list(MI, info, &m680x->operands[i], access);
475
305k
  }
476
180k
}
477
478
static void add_operators_access(MCInst *MI, m680x_info *info,
479
         e_access_mode access_mode)
480
204k
{
481
204k
  cs_m680x *m680x = &info->m680x;
482
204k
  int offset = 0;
483
204k
  int i;
484
485
204k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count) ||
486
180k
      (access_mode == uuuu))
487
49.2k
    return;
488
489
434k
  for (i = 0; i < m680x->op_count; ++i) {
490
278k
    e_access access;
491
492
    // Ugly fix: MULD has a register operand, an immediate operand
493
    // AND an implicitly changed register W
494
278k
    if (info->insn == M680X_INS_MULD && (i == 1))
495
247
      offset = 1;
496
497
278k
    access = get_access(i + offset, access_mode);
498
278k
    m680x->operands[i].access = access;
499
278k
  }
500
155k
}
501
502
typedef struct insn_to_changed_regs {
503
  m680x_insn insn;
504
  e_access_mode access_mode;
505
  m680x_reg regs[10];
506
} insn_to_changed_regs;
507
508
static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info)
509
24.8k
{
510
  //TABLE
511
1.35M
#define EOL M680X_REG_INVALID
512
24.8k
  static const insn_to_changed_regs changed_regs[] = {
513
24.8k
    { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } },
514
24.8k
    { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } },
515
24.8k
    {
516
24.8k
      M680X_INS_CWAI,
517
24.8k
      mrrr,
518
24.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
519
24.8k
        M680X_REG_X, M680X_REG_DP, M680X_REG_D, M680X_REG_CC,
520
24.8k
        EOL },
521
24.8k
    },
522
24.8k
    { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } },
523
24.8k
    { M680X_INS_DIV,
524
24.8k
      mmrr,
525
24.8k
      { M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL } },
526
24.8k
    { M680X_INS_EDIV,
527
24.8k
      mmrr,
528
24.8k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
529
24.8k
    { M680X_INS_EDIVS,
530
24.8k
      mmrr,
531
24.8k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
532
24.8k
    { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } },
533
24.8k
    { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } },
534
24.8k
    { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } },
535
24.8k
    { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
536
24.8k
    { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
537
24.8k
    { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } },
538
24.8k
    { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
539
24.8k
    { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
540
24.8k
    { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
541
24.8k
    { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } },
542
24.8k
    { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } },
543
24.8k
    { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } },
544
24.8k
    { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } },
545
24.8k
    { M680X_INS_MEM,
546
24.8k
      mmrr,
547
24.8k
      { M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL } },
548
24.8k
    { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } },
549
24.8k
    { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } },
550
24.8k
    { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } },
551
24.8k
    { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } },
552
24.8k
    { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
553
24.8k
    { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } },
554
24.8k
    { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } },
555
24.8k
    { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } },
556
24.8k
    { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
557
24.8k
    { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } },
558
24.8k
    { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } },
559
24.8k
    { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
560
24.8k
    { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } },
561
24.8k
    { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } },
562
24.8k
    { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } },
563
24.8k
    { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
564
24.8k
    { M680X_INS_REV,
565
24.8k
      mmrr,
566
24.8k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
567
24.8k
    { M680X_INS_REVW,
568
24.8k
      mmmm,
569
24.8k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
570
24.8k
    { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
571
24.8k
    {
572
24.8k
      M680X_INS_RTI,
573
24.8k
      mwww,
574
24.8k
      { M680X_REG_S, M680X_REG_CC, M680X_REG_B, M680X_REG_A,
575
24.8k
        M680X_REG_DP, M680X_REG_X, M680X_REG_Y, M680X_REG_U,
576
24.8k
        M680X_REG_PC, EOL },
577
24.8k
    },
578
24.8k
    { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
579
24.8k
    { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
580
24.8k
    { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } },
581
24.8k
    { M680X_INS_SWI,
582
24.8k
      mmrr,
583
24.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
584
24.8k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
585
24.8k
        M680X_REG_CC, EOL } },
586
24.8k
    {
587
24.8k
      M680X_INS_SWI2,
588
24.8k
      mmrr,
589
24.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
590
24.8k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
591
24.8k
        M680X_REG_CC, EOL },
592
24.8k
    },
593
24.8k
    {
594
24.8k
      M680X_INS_SWI3,
595
24.8k
      mmrr,
596
24.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
597
24.8k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
598
24.8k
        M680X_REG_CC, EOL },
599
24.8k
    },
600
24.8k
    { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
601
24.8k
    { M680X_INS_WAI,
602
24.8k
      mrrr,
603
24.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_X, M680X_REG_A,
604
24.8k
        M680X_REG_B, M680X_REG_CC, EOL } },
605
24.8k
    { M680X_INS_WAV,
606
24.8k
      rmmm,
607
24.8k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
608
24.8k
    { M680X_INS_WAVR,
609
24.8k
      rmmm,
610
24.8k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
611
24.8k
  };
612
613
24.8k
  int i, j;
614
615
24.8k
  if (MI->flat_insn->detail == NULL)
616
0
    return;
617
618
1.28M
  for (i = 0; i < ARR_SIZE(changed_regs); ++i) {
619
1.26M
    if (info->insn == changed_regs[i].insn) {
620
24.8k
      e_access_mode access_mode = changed_regs[i].access_mode;
621
622
87.0k
      for (j = 0; changed_regs[i].regs[j] != EOL; ++j) {
623
62.2k
        e_access access;
624
625
62.2k
        m680x_reg reg = changed_regs[i].regs[j];
626
627
62.2k
        if (!info->cpu->reg_byte_size[reg]) {
628
4.16k
          if (info->insn != M680X_INS_MUL)
629
3.92k
            continue;
630
631
          // Hack for M68HC05: MUL uses reg. A,X
632
240
          reg = M680X_REG_X;
633
240
        }
634
635
58.2k
        access = get_access(j, access_mode);
636
58.2k
        add_reg_to_rw_list(MI, reg, access);
637
58.2k
      }
638
24.8k
    }
639
1.26M
  }
640
641
24.8k
#undef EOL
642
24.8k
}
643
644
typedef struct insn_desc {
645
  uint32_t opcode;
646
  m680x_insn insn;
647
  insn_hdlr_id hid[2];
648
  uint16_t insn_size;
649
} insn_desc;
650
651
// If successful return the additional byte size needed for M6809
652
// indexed addressing mode (including the indexed addressing post_byte).
653
// On error return -1.
654
static int get_indexed09_post_byte_size(const m680x_info *info,
655
          uint16_t address)
656
23.8k
{
657
23.8k
  uint8_t ir = 0;
658
23.8k
  uint8_t post_byte;
659
660
  // Read the indexed addressing post byte.
661
23.8k
  if (!read_byte(info, &post_byte, address))
662
90
    return -1;
663
664
  // Depending on the indexed addressing mode more bytes have to be read.
665
23.7k
  switch (post_byte & 0x9F) {
666
511
  case 0x87:
667
2.00k
  case 0x8A:
668
2.76k
  case 0x8E:
669
3.05k
  case 0x8F:
670
3.39k
  case 0x90:
671
3.81k
  case 0x92:
672
4.03k
  case 0x97:
673
4.29k
  case 0x9A:
674
4.62k
  case 0x9E:
675
4.62k
    return -1; // illegal indexed post bytes
676
677
719
  case 0x88: // n8,R
678
1.27k
  case 0x8C: // n8,PCR
679
1.55k
  case 0x98: // [n8,R]
680
1.86k
  case 0x9C: // [n8,PCR]
681
1.86k
    if (!read_byte(info, &ir, address + 1))
682
20
      return -1;
683
1.84k
    return 2;
684
685
386
  case 0x89: // n16,R
686
1.95k
  case 0x8D: // n16,PCR
687
2.41k
  case 0x99: // [n16,R]
688
2.88k
  case 0x9D: // [n16,PCR]
689
2.88k
    if (!read_byte(info, &ir, address + 2))
690
54
      return -1;
691
2.83k
    return 3;
692
693
648
  case 0x9F: // [n]
694
648
    if ((post_byte & 0x60) != 0 ||
695
224
        !read_byte(info, &ir, address + 2))
696
430
      return -1;
697
218
    return 3;
698
23.7k
  }
699
700
  // Any other indexed post byte is valid and
701
  // no additional bytes have to be read.
702
13.6k
  return 1;
703
23.7k
}
704
705
// If successful return the additional byte size needed for CPU12
706
// indexed addressing mode (including the indexed addressing post_byte).
707
// On error return -1.
708
static int get_indexed12_post_byte_size(const m680x_info *info,
709
          uint16_t address, bool is_subset)
710
25.4k
{
711
25.4k
  uint8_t ir;
712
25.4k
  uint8_t post_byte;
713
714
  // Read the indexed addressing post byte.
715
25.4k
  if (!read_byte(info, &post_byte, address))
716
86
    return -1;
717
718
  // Depending on the indexed addressing mode more bytes have to be read.
719
25.3k
  if (!(post_byte & 0x20)) // n5,R
720
10.4k
    return 1;
721
722
14.9k
  switch (post_byte & 0xe7) {
723
1.65k
  case 0xe0:
724
3.69k
  case 0xe1: // n9,R
725
3.69k
    if (is_subset)
726
204
      return -1;
727
728
3.48k
    if (!read_byte(info, &ir, address))
729
0
      return -1;
730
3.48k
    return 2;
731
732
1.30k
  case 0xe2: // n16,R
733
2.58k
  case 0xe3: // [n16,R]
734
2.58k
    if (is_subset)
735
199
      return -1;
736
737
2.38k
    if (!read_byte(info, &ir, address + 1))
738
22
      return -1;
739
2.36k
    return 3;
740
741
439
  case 0xe4: // A,R
742
1.55k
  case 0xe5: // B,R
743
2.29k
  case 0xe6: // D,R
744
2.95k
  case 0xe7: // [D,R]
745
8.67k
  default: // n,-r n,+r n,r- n,r+
746
8.67k
    break;
747
14.9k
  }
748
749
8.67k
  return 1;
750
14.9k
}
751
752
// Check for M6809/HD6309 TFR/EXG instruction for valid register
753
static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble)
754
3.84k
{
755
3.84k
  if (info->cpu->tfr_reg_valid != NULL)
756
1.69k
    return info->cpu->tfr_reg_valid[reg_nibble];
757
758
2.15k
  return true; // e.g. for the M6309 all registers are valid
759
3.84k
}
760
761
// Check for CPU12 TFR/EXG instruction for valid register
762
static bool is_exg_tfr12_post_byte_valid(const m680x_info *info,
763
           uint8_t post_byte)
764
1.73k
{
765
1.73k
  return !(post_byte & 0x08);
766
1.73k
}
767
768
static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble)
769
1.49k
{
770
  // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed
771
1.49k
  return reg_nibble <= 4;
772
1.49k
}
773
774
// If successful return the additional byte size needed for CPU12
775
// loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte).
776
// On error return -1.
777
static int get_loop_post_byte_size(const m680x_info *info, uint16_t address)
778
1.66k
{
779
1.66k
  uint8_t post_byte;
780
1.66k
  uint8_t rr;
781
782
1.66k
  if (!read_byte(info, &post_byte, address))
783
4
    return -1;
784
785
  // According to documentation bit 3 is don't care and not checked here.
786
1.65k
  if ((post_byte >= 0xc0) || ((post_byte & 0x07) == 2) ||
787
1.13k
      ((post_byte & 0x07) == 3))
788
738
    return -1;
789
790
920
  if (!read_byte(info, &rr, address + 1))
791
10
    return -1;
792
793
910
  return 2;
794
920
}
795
796
// If successful return the additional byte size needed for HD6309
797
// bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT
798
// (including the post byte).
799
// On error return -1.
800
static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address)
801
741
{
802
741
  uint8_t post_byte;
803
741
  uint8_t rr;
804
805
741
  if (!read_byte(info, &post_byte, address))
806
3
    return -1;
807
808
738
  if ((post_byte & 0xc0) == 0xc0)
809
354
    return -1; // Invalid register specified
810
384
  else {
811
384
    if (!read_byte(info, &rr, address + 1))
812
5
      return -1;
813
384
  }
814
815
379
  return 2;
816
738
}
817
818
static bool is_sufficient_code_size(const m680x_info *info, uint16_t address,
819
            insn_desc *insn_description)
820
212k
{
821
212k
  int i;
822
212k
  bool retval = true;
823
212k
  uint16_t size = 0;
824
212k
  int sz;
825
826
622k
  for (i = 0; i < 2; i++) {
827
417k
    uint8_t ir = 0;
828
417k
    bool is_subset = false;
829
830
417k
    switch (insn_description->hid[i]) {
831
495
    case imm32_hid:
832
495
      if ((retval = read_byte(info, &ir, address + size + 3)))
833
479
        size += 4;
834
495
      break;
835
836
26.5k
    case ext_hid:
837
29.3k
    case imm16_hid:
838
30.4k
    case rel16_hid:
839
31.6k
    case imm8rel_hid:
840
34.5k
    case opidxdr_hid:
841
35.5k
    case idxX16_hid:
842
35.7k
    case idxS16_hid:
843
35.7k
      if ((retval = read_byte(info, &ir, address + size + 1)))
844
35.4k
        size += 2;
845
35.7k
      break;
846
847
17.0k
    case rel8_hid:
848
47.8k
    case dir_hid:
849
50.6k
    case rbits_hid:
850
65.1k
    case imm8_hid:
851
69.0k
    case idxX_hid:
852
70.9k
    case idxXp_hid:
853
71.9k
    case idxY_hid:
854
72.4k
    case idxS_hid:
855
73.5k
    case index_hid:
856
73.5k
      if ((retval = read_byte(info, &ir, address + size)))
857
73.1k
        size++;
858
73.5k
      break;
859
860
0
    case illgl_hid:
861
243k
    case inh_hid:
862
249k
    case idxX0_hid:
863
249k
    case idxX0p_hid:
864
251k
    case opidx_hid:
865
251k
      retval = true;
866
251k
      break;
867
868
23.8k
    case idx09_hid:
869
23.8k
      sz = get_indexed09_post_byte_size(info, address + size);
870
23.8k
      if (sz >= 0)
871
18.5k
        size += sz;
872
5.21k
      else
873
5.21k
        retval = false;
874
23.8k
      break;
875
876
527
    case idx12s_hid:
877
527
      is_subset = true;
878
879
      // intentionally fall through
880
881
20.9k
    case idx12_hid:
882
20.9k
      sz = get_indexed12_post_byte_size(info, address + size,
883
20.9k
                is_subset);
884
20.9k
      if (sz >= 0)
885
20.4k
        size += sz;
886
490
      else
887
490
        retval = false;
888
20.9k
      break;
889
890
1.19k
    case exti12x_hid:
891
2.86k
    case imm16i12x_hid:
892
2.86k
      sz = get_indexed12_post_byte_size(info, address + size,
893
2.86k
                false);
894
2.86k
      if (sz >= 0) {
895
2.85k
        size += sz;
896
2.85k
        if ((retval = read_byte(info, &ir,
897
2.85k
              address + size + 1)))
898
2.81k
          size += 2;
899
2.85k
      } else
900
10
        retval = false;
901
2.86k
      break;
902
903
1.66k
    case imm8i12x_hid:
904
1.66k
      sz = get_indexed12_post_byte_size(info, address + size,
905
1.66k
                false);
906
1.66k
      if (sz >= 0) {
907
1.65k
        size += sz;
908
1.65k
        if ((retval = read_byte(info, &ir,
909
1.65k
              address + size)))
910
1.63k
          size++;
911
1.65k
      } else
912
11
        retval = false;
913
1.66k
      break;
914
915
877
    case tfm_hid:
916
877
      if ((retval = read_byte(info, &ir, address + size))) {
917
874
        size++;
918
874
        retval = is_tfm_reg_valid(info,
919
874
                (ir >> 4) & 0x0F) &&
920
625
           is_tfm_reg_valid(info, ir & 0x0F);
921
874
      }
922
877
      break;
923
924
2.08k
    case rr09_hid:
925
2.08k
      if ((retval = read_byte(info, &ir, address + size))) {
926
2.07k
        size++;
927
2.07k
        retval = is_tfr09_reg_valid(info,
928
2.07k
                  (ir >> 4) & 0x0F) &&
929
1.77k
           is_tfr09_reg_valid(info, ir & 0x0F);
930
2.07k
      }
931
2.08k
      break;
932
933
1.74k
    case rr12_hid:
934
1.74k
      if ((retval = read_byte(info, &ir, address + size))) {
935
1.73k
        size++;
936
1.73k
        retval = is_exg_tfr12_post_byte_valid(info, ir);
937
1.73k
      }
938
1.74k
      break;
939
940
741
    case bitmv_hid:
941
741
      sz = get_bitmv_post_byte_size(info, address + size);
942
741
      if (sz >= 0)
943
379
        size += sz;
944
362
      else
945
362
        retval = false;
946
741
      break;
947
948
1.66k
    case loop_hid:
949
1.66k
      sz = get_loop_post_byte_size(info, address + size);
950
1.66k
      if (sz >= 0)
951
910
        size += sz;
952
752
      else
953
752
        retval = false;
954
1.66k
      break;
955
956
0
    default:
957
0
      CS_ASSERT(0 && "Unexpected instruction handler id");
958
0
      retval = false;
959
0
      break;
960
417k
    }
961
962
417k
    if (!retval)
963
8.48k
      return false;
964
417k
  }
965
966
204k
  insn_description->insn_size += size;
967
968
204k
  return retval;
969
212k
}
970
971
// Check for a valid M680X instruction AND for enough bytes in the code buffer
972
// Return an instruction description in insn_desc.
973
static bool decode_insn(const m680x_info *info, uint16_t address,
974
      insn_desc *insn_description)
975
228k
{
976
228k
  const inst_pageX *inst_table = NULL;
977
228k
  const cpu_tables *cpu = info->cpu;
978
228k
  size_t table_size = 0;
979
228k
  uint16_t base_address = address;
980
228k
  uint8_t ir; // instruction register
981
228k
  int i;
982
228k
  int index;
983
984
228k
  if (!read_byte(info, &ir, address++))
985
0
    return false;
986
987
228k
  insn_description->insn = M680X_INS_ILLGL;
988
228k
  insn_description->opcode = ir;
989
990
  // Check if a page prefix byte is present
991
533k
  for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) {
992
525k
    if (cpu->pageX_table_size[i] == 0 ||
993
324k
        (cpu->inst_pageX_table[i] == NULL))
994
201k
      break;
995
996
324k
    if ((cpu->pageX_prefix[i] == ir)) {
997
      // Get pageX instruction and handler id.
998
      // Abort for illegal instr.
999
18.9k
      inst_table = cpu->inst_pageX_table[i];
1000
18.9k
      table_size = cpu->pageX_table_size[i];
1001
1002
18.9k
      if (!read_byte(info, &ir, address++))
1003
26
        return false;
1004
1005
18.9k
      insn_description->opcode =
1006
18.9k
        (insn_description->opcode << 8) | ir;
1007
1008
18.9k
      if ((index = binary_search(inst_table, table_size,
1009
18.9k
               ir)) < 0)
1010
6.58k
        return false;
1011
1012
12.3k
      insn_description->hid[0] =
1013
12.3k
        inst_table[index].handler_id1;
1014
12.3k
      insn_description->hid[1] =
1015
12.3k
        inst_table[index].handler_id2;
1016
12.3k
      insn_description->insn = inst_table[index].insn;
1017
12.3k
      break;
1018
18.9k
    }
1019
324k
  }
1020
1021
221k
  if (insn_description->insn == M680X_INS_ILLGL) {
1022
    // Get page1 insn description
1023
209k
    insn_description->insn = cpu->inst_page1_table[ir].insn;
1024
209k
    insn_description->hid[0] =
1025
209k
      cpu->inst_page1_table[ir].handler_id1;
1026
209k
    insn_description->hid[1] =
1027
209k
      cpu->inst_page1_table[ir].handler_id2;
1028
209k
  }
1029
1030
221k
  if (insn_description->insn == M680X_INS_ILLGL) {
1031
    // Check if opcode byte is present in an overlay table
1032
31.8k
    for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
1033
31.0k
      if (cpu->overlay_table_size[i] == 0 ||
1034
23.3k
          (cpu->inst_overlay_table[i] == NULL))
1035
7.73k
        break;
1036
1037
23.3k
      inst_table = cpu->inst_overlay_table[i];
1038
23.3k
      table_size = cpu->overlay_table_size[i];
1039
1040
23.3k
      if ((index = binary_search(inst_table, table_size,
1041
23.3k
               ir)) >= 0) {
1042
14.9k
        insn_description->hid[0] =
1043
14.9k
          inst_table[index].handler_id1;
1044
14.9k
        insn_description->hid[1] =
1045
14.9k
          inst_table[index].handler_id2;
1046
14.9k
        insn_description->insn = inst_table[index].insn;
1047
14.9k
        break;
1048
14.9k
      }
1049
23.3k
    }
1050
23.3k
  }
1051
1052
221k
  insn_description->insn_size = address - base_address;
1053
1054
221k
  return (insn_description->insn != M680X_INS_ILLGL) &&
1055
212k
         (insn_description->insn != M680X_INS_INVLD) &&
1056
212k
         is_sufficient_code_size(info, address, insn_description);
1057
228k
}
1058
1059
static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1060
23.5k
{
1061
23.5k
  cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++];
1062
23.5k
  uint8_t temp8 = 0;
1063
1064
23.5k
  info->insn = M680X_INS_ILLGL;
1065
23.5k
  read_byte(info, &temp8, (*address)++);
1066
23.5k
  op0->imm = (int32_t)temp8 & 0xff;
1067
23.5k
  op0->type = M680X_OP_IMMEDIATE;
1068
23.5k
  op0->size = 1;
1069
23.5k
}
1070
1071
static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1072
243k
{
1073
  // There is nothing to do here :-)
1074
243k
}
1075
1076
static void add_reg_operand(m680x_info *info, m680x_reg reg)
1077
132k
{
1078
132k
  cs_m680x *m680x = &info->m680x;
1079
132k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1080
1081
132k
  op->type = M680X_OP_REGISTER;
1082
132k
  op->reg = reg;
1083
132k
  op->size = info->cpu->reg_byte_size[reg];
1084
132k
}
1085
1086
static void set_operand_size(m680x_info *info, cs_m680x_op *op,
1087
           uint8_t default_size)
1088
142k
{
1089
142k
  cs_m680x *m680x = &info->m680x;
1090
1091
142k
  if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR)
1092
8.21k
    op->size = 0;
1093
134k
  else if (info->insn == M680X_INS_DIVD ||
1094
133k
     ((info->insn == M680X_INS_AIS ||
1095
133k
       info->insn == M680X_INS_AIX) &&
1096
411
      op->type != M680X_OP_REGISTER))
1097
1.52k
    op->size = 1;
1098
132k
  else if (info->insn == M680X_INS_DIVQ || info->insn == M680X_INS_MOVW)
1099
5.90k
    op->size = 2;
1100
127k
  else if (info->insn == M680X_INS_EMACS)
1101
201
    op->size = 4;
1102
126k
  else if ((m680x->op_count > 0) &&
1103
126k
     (m680x->operands[0].type == M680X_OP_REGISTER))
1104
80.1k
    op->size = m680x->operands[0].size;
1105
46.6k
  else
1106
46.6k
    op->size = default_size;
1107
142k
}
1108
1109
static const m680x_reg reg_s_reg_ids[] = {
1110
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1111
  M680X_REG_X,  M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
1112
};
1113
1114
static const m680x_reg reg_u_reg_ids[] = {
1115
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1116
  M680X_REG_X,  M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1117
};
1118
1119
static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1120
2.78k
{
1121
2.78k
  cs_m680x_op *op0 = &info->m680x.operands[0];
1122
2.78k
  uint8_t reg_bits = 0;
1123
2.78k
  uint16_t bit_index;
1124
2.78k
  const m680x_reg *reg_to_reg_ids = NULL;
1125
1126
2.78k
  read_byte(info, &reg_bits, (*address)++);
1127
1128
2.78k
  switch (op0->reg) {
1129
1.29k
  case M680X_REG_U:
1130
1.29k
    reg_to_reg_ids = &reg_u_reg_ids[0];
1131
1.29k
    break;
1132
1133
1.49k
  case M680X_REG_S:
1134
1.49k
    reg_to_reg_ids = &reg_s_reg_ids[0];
1135
1.49k
    break;
1136
1137
0
  default:
1138
0
    CS_ASSERT(0 && "Unexpected operand0 register");
1139
0
    break;
1140
2.78k
  }
1141
1142
2.78k
  if ((info->insn == M680X_INS_PULU || (info->insn == M680X_INS_PULS)) &&
1143
1.77k
      ((reg_bits & 0x80) != 0))
1144
    // PULS xxx,PC or PULU xxx,PC which is like return from
1145
    // subroutine (RTS)
1146
338
    add_insn_group(MI->flat_insn->detail, M680X_GRP_RET);
1147
1148
25.1k
  for (bit_index = 0; bit_index < 8; ++bit_index) {
1149
22.3k
    if (reg_bits & (1 << bit_index) && reg_to_reg_ids)
1150
11.5k
      add_reg_operand(info, reg_to_reg_ids[bit_index]);
1151
22.3k
  }
1152
2.78k
}
1153
1154
static const m680x_reg g_tfr_exg_reg_ids[] = {
1155
  /* 16-bit registers */
1156
  M680X_REG_D,
1157
  M680X_REG_X,
1158
  M680X_REG_Y,
1159
  M680X_REG_U,
1160
  M680X_REG_S,
1161
  M680X_REG_PC,
1162
  M680X_REG_W,
1163
  M680X_REG_V,
1164
  /* 8-bit registers */
1165
  M680X_REG_A,
1166
  M680X_REG_B,
1167
  M680X_REG_CC,
1168
  M680X_REG_DP,
1169
  M680X_REG_0,
1170
  M680X_REG_0,
1171
  M680X_REG_E,
1172
  M680X_REG_F,
1173
};
1174
1175
static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1176
1.52k
{
1177
1.52k
  uint8_t regs = 0;
1178
1179
1.52k
  read_byte(info, &regs, (*address)++);
1180
1181
1.52k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]);
1182
1.52k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]);
1183
1184
1.52k
  if ((regs & 0x0f) == 0x05) {
1185
    // EXG xxx,PC or TFR xxx,PC which is like a JMP
1186
238
    add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP);
1187
238
  }
1188
1.52k
}
1189
1190
static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1191
1.67k
{
1192
1.67k
  static const m680x_reg g_tfr_exg12_reg0_ids[] = {
1193
1.67k
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP3,
1194
1.67k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1195
1.67k
  };
1196
1.67k
  static const m680x_reg g_tfr_exg12_reg1_ids[] = {
1197
1.67k
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP2,
1198
1.67k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1199
1.67k
  };
1200
1.67k
  uint8_t regs = 0;
1201
1202
1.67k
  read_byte(info, &regs, (*address)++);
1203
1204
  // The opcode of this instruction depends on
1205
  // the msb of its post byte.
1206
1.67k
  if (regs & 0x80)
1207
1.06k
    info->insn = M680X_INS_EXG;
1208
607
  else
1209
607
    info->insn = M680X_INS_TFR;
1210
1211
1.67k
  add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]);
1212
1.67k
  add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]);
1213
1.67k
}
1214
1215
static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address)
1216
22.1k
{
1217
22.1k
  cs_m680x *m680x = &info->m680x;
1218
22.1k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1219
1220
22.1k
  op->type = M680X_OP_RELATIVE;
1221
22.1k
  op->size = 0;
1222
22.1k
  op->rel.offset = offset;
1223
22.1k
  op->rel.address = address;
1224
22.1k
}
1225
1226
static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1227
21.0k
{
1228
21.0k
  int16_t offset = 0;
1229
1230
21.0k
  read_byte_sign_extended(info, &offset, (*address)++);
1231
21.0k
  add_rel_operand(info, offset, *address + offset);
1232
21.0k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1233
1234
21.0k
  if ((info->insn != M680X_INS_BRA) && (info->insn != M680X_INS_BSR) &&
1235
17.7k
      (info->insn != M680X_INS_BRN))
1236
17.0k
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1237
21.0k
}
1238
1239
static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1240
1.16k
{
1241
1.16k
  uint16_t offset = 0;
1242
1243
1.16k
  read_word(info, &offset, *address);
1244
1.16k
  *address += 2;
1245
1.16k
  add_rel_operand(info, (int16_t)offset, *address + offset);
1246
1.16k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1247
1248
1.16k
  if ((info->insn != M680X_INS_LBRA) && (info->insn != M680X_INS_LBSR) &&
1249
505
      (info->insn != M680X_INS_LBRN))
1250
288
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1251
1.16k
}
1252
1253
static const m680x_reg g_rr5_to_reg_ids[] = {
1254
  M680X_REG_X,
1255
  M680X_REG_Y,
1256
  M680X_REG_U,
1257
  M680X_REG_S,
1258
};
1259
1260
static void add_indexed_operand(m680x_info *info, m680x_reg base_reg,
1261
        bool post_inc_dec, uint8_t inc_dec,
1262
        uint8_t offset_bits, uint16_t offset,
1263
        bool no_comma)
1264
16.0k
{
1265
16.0k
  cs_m680x *m680x = &info->m680x;
1266
16.0k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1267
1268
16.0k
  op->type = M680X_OP_INDEXED;
1269
16.0k
  set_operand_size(info, op, 1);
1270
16.0k
  op->idx.base_reg = base_reg;
1271
16.0k
  op->idx.offset_reg = M680X_REG_INVALID;
1272
16.0k
  op->idx.inc_dec = inc_dec;
1273
1274
16.0k
  if (inc_dec && post_inc_dec)
1275
2.95k
    op->idx.flags |= M680X_IDX_POST_INC_DEC;
1276
1277
16.0k
  if (offset_bits != M680X_OFFSET_NONE) {
1278
8.41k
    op->idx.offset = offset;
1279
8.41k
    op->idx.offset_addr = 0;
1280
8.41k
  }
1281
1282
16.0k
  op->idx.offset_bits = offset_bits;
1283
16.0k
  op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0);
1284
16.0k
}
1285
1286
// M6800/1/2/3 indexed mode handler
1287
static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1288
3.95k
{
1289
3.95k
  uint8_t offset = 0;
1290
1291
3.95k
  read_byte(info, &offset, (*address)++);
1292
1293
3.95k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8,
1294
3.95k
          (uint16_t)offset, false);
1295
3.95k
}
1296
1297
static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1298
1.03k
{
1299
1.03k
  uint8_t offset = 0;
1300
1301
1.03k
  read_byte(info, &offset, (*address)++);
1302
1303
1.03k
  add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8,
1304
1.03k
          (uint16_t)offset, false);
1305
1.03k
}
1306
1307
// M6809/M6309 indexed mode handler
1308
static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1309
18.5k
{
1310
18.5k
  cs_m680x *m680x = &info->m680x;
1311
18.5k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1312
18.5k
  uint8_t post_byte = 0;
1313
18.5k
  uint16_t offset = 0;
1314
18.5k
  int16_t soffset = 0;
1315
1316
18.5k
  read_byte(info, &post_byte, (*address)++);
1317
1318
18.5k
  op->type = M680X_OP_INDEXED;
1319
18.5k
  set_operand_size(info, op, 1);
1320
18.5k
  op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03];
1321
18.5k
  op->idx.offset_reg = M680X_REG_INVALID;
1322
1323
18.5k
  if (!(post_byte & 0x80)) {
1324
    // n5,R
1325
8.75k
    if ((post_byte & 0x10) == 0x10)
1326
4.25k
      op->idx.offset = post_byte | 0xfff0;
1327
4.49k
    else
1328
4.49k
      op->idx.offset = post_byte & 0x0f;
1329
1330
8.75k
    op->idx.offset_addr = op->idx.offset + *address;
1331
8.75k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1332
9.83k
  } else {
1333
9.83k
    if ((post_byte & 0x10) == 0x10)
1334
3.72k
      op->idx.flags |= M680X_IDX_INDIRECT;
1335
1336
    // indexed addressing
1337
9.83k
    switch (post_byte & 0x1f) {
1338
715
    case 0x00: // ,R+
1339
715
      op->idx.inc_dec = 1;
1340
715
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1341
715
      break;
1342
1343
379
    case 0x11: // [,R++]
1344
718
    case 0x01: // ,R++
1345
718
      op->idx.inc_dec = 2;
1346
718
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1347
718
      break;
1348
1349
219
    case 0x02: // ,-R
1350
219
      op->idx.inc_dec = -1;
1351
219
      break;
1352
1353
295
    case 0x13: // [,--R]
1354
608
    case 0x03: // ,--R
1355
608
      op->idx.inc_dec = -2;
1356
608
      break;
1357
1358
273
    case 0x14: // [,R]
1359
798
    case 0x04: // ,R
1360
798
      break;
1361
1362
286
    case 0x15: // [B,R]
1363
631
    case 0x05: // B,R
1364
631
      op->idx.offset_reg = M680X_REG_B;
1365
631
      break;
1366
1367
243
    case 0x16: // [A,R]
1368
473
    case 0x06: // A,R
1369
473
      op->idx.offset_reg = M680X_REG_A;
1370
473
      break;
1371
1372
300
    case 0x1c: // [n8,PCR]
1373
855
    case 0x0c: // n8,PCR
1374
855
      op->idx.base_reg = M680X_REG_PC;
1375
855
      read_byte_sign_extended(info, &soffset, (*address)++);
1376
855
      op->idx.offset_addr = offset + *address;
1377
855
      op->idx.offset = soffset;
1378
855
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1379
855
      break;
1380
1381
272
    case 0x18: // [n8,R]
1382
987
    case 0x08: // n8,R
1383
987
      read_byte_sign_extended(info, &soffset, (*address)++);
1384
987
      op->idx.offset = soffset;
1385
987
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1386
987
      break;
1387
1388
464
    case 0x1d: // [n16,PCR]
1389
2.01k
    case 0x0d: // n16,PCR
1390
2.01k
      op->idx.base_reg = M680X_REG_PC;
1391
2.01k
      read_word(info, &offset, *address);
1392
2.01k
      *address += 2;
1393
2.01k
      op->idx.offset_addr = offset + *address;
1394
2.01k
      op->idx.offset = (int16_t)offset;
1395
2.01k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1396
2.01k
      break;
1397
1398
452
    case 0x19: // [n16,R]
1399
822
    case 0x09: // n16,R
1400
822
      read_word(info, &offset, *address);
1401
822
      *address += 2;
1402
822
      op->idx.offset = (int16_t)offset;
1403
822
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1404
822
      break;
1405
1406
544
    case 0x1b: // [D,R]
1407
777
    case 0x0b: // D,R
1408
777
      op->idx.offset_reg = M680X_REG_D;
1409
777
      break;
1410
1411
218
    case 0x1f: // [n16]
1412
218
      op->type = M680X_OP_EXTENDED;
1413
218
      op->ext.indirect = true;
1414
218
      read_word(info, &op->ext.address, *address);
1415
218
      *address += 2;
1416
218
      break;
1417
1418
0
    default:
1419
0
      op->idx.base_reg = M680X_REG_INVALID;
1420
0
      break;
1421
9.83k
    }
1422
9.83k
  }
1423
1424
18.5k
  if (((info->insn == M680X_INS_LEAU) || (info->insn == M680X_INS_LEAS) ||
1425
17.4k
       (info->insn == M680X_INS_LEAX) ||
1426
16.4k
       (info->insn == M680X_INS_LEAY)) &&
1427
2.56k
      (m680x->operands[0].reg == M680X_REG_X ||
1428
1.60k
       (m680x->operands[0].reg == M680X_REG_Y)))
1429
    // Only LEAX and LEAY modify CC register
1430
1.37k
    add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1431
18.5k
}
1432
1433
static const m680x_reg g_idx12_to_reg_ids[4] = {
1434
  M680X_REG_X,
1435
  M680X_REG_Y,
1436
  M680X_REG_S,
1437
  M680X_REG_PC,
1438
};
1439
1440
static const m680x_reg g_or12_to_reg_ids[3] = { M680X_REG_A, M680X_REG_B,
1441
            M680X_REG_D };
1442
1443
// CPU12 indexed mode handler
1444
static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1445
24.8k
{
1446
24.8k
  cs_m680x *m680x = &info->m680x;
1447
24.8k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1448
24.8k
  uint8_t post_byte = 0;
1449
24.8k
  uint8_t offset8 = 0;
1450
1451
24.8k
  read_byte(info, &post_byte, (*address)++);
1452
1453
24.8k
  op->type = M680X_OP_INDEXED;
1454
24.8k
  set_operand_size(info, op, 1);
1455
24.8k
  op->idx.offset_reg = M680X_REG_INVALID;
1456
1457
24.8k
  if (!(post_byte & 0x20)) {
1458
    // n5,R      n5 is a 5-bit signed offset
1459
10.4k
    op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1460
1461
10.4k
    if ((post_byte & 0x10) == 0x10)
1462
4.16k
      op->idx.offset = post_byte | 0xfff0;
1463
6.25k
    else
1464
6.25k
      op->idx.offset = post_byte & 0x0f;
1465
1466
10.4k
    op->idx.offset_addr = op->idx.offset + *address;
1467
10.4k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1468
14.4k
  } else {
1469
14.4k
    if ((post_byte & 0xe0) == 0xe0)
1470
8.76k
      op->idx.base_reg =
1471
8.76k
        g_idx12_to_reg_ids[(post_byte >> 3) & 0x03];
1472
1473
14.4k
    switch (post_byte & 0xe7) {
1474
1.63k
    case 0xe0:
1475
3.46k
    case 0xe1: // n9,R
1476
3.46k
      read_byte(info, &offset8, (*address)++);
1477
3.46k
      op->idx.offset = offset8;
1478
1479
3.46k
      if (post_byte & 0x01) // sign extension
1480
1.83k
        op->idx.offset |= 0xff00;
1481
1482
3.46k
      op->idx.offset_bits = M680X_OFFSET_BITS_9;
1483
1484
3.46k
      if (op->idx.base_reg == M680X_REG_PC)
1485
514
        op->idx.offset_addr = op->idx.offset + *address;
1486
1487
3.46k
      break;
1488
1489
1.16k
    case 0xe3: // [n16,R]
1490
1.16k
      op->idx.flags |= M680X_IDX_INDIRECT;
1491
1492
    // intentionally fall through
1493
2.34k
    case 0xe2: // n16,R
1494
2.34k
      read_word(info, (uint16_t *)&op->idx.offset, *address);
1495
2.34k
      (*address) += 2;
1496
2.34k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1497
1498
2.34k
      if (op->idx.base_reg == M680X_REG_PC)
1499
305
        op->idx.offset_addr = op->idx.offset + *address;
1500
1501
2.34k
      break;
1502
1503
439
    case 0xe4: // A,R
1504
1.55k
    case 0xe5: // B,R
1505
2.29k
    case 0xe6: // D,R
1506
2.29k
      op->idx.offset_reg =
1507
2.29k
        g_or12_to_reg_ids[post_byte & 0x03];
1508
2.29k
      break;
1509
1510
663
    case 0xe7: // [D,R]
1511
663
      op->idx.offset_reg = M680X_REG_D;
1512
663
      op->idx.flags |= M680X_IDX_INDIRECT;
1513
663
      break;
1514
1515
5.70k
    default: // n,-r n,+r n,r- n,r+
1516
      // PC is not allowed in this mode
1517
5.70k
      op->idx.base_reg =
1518
5.70k
        g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1519
5.70k
      op->idx.inc_dec = post_byte & 0x0f;
1520
1521
5.70k
      if (op->idx.inc_dec & 0x08) // evtl. sign extend value
1522
2.90k
        op->idx.inc_dec |= 0xf0;
1523
1524
5.70k
      if (op->idx.inc_dec >= 0)
1525
2.80k
        op->idx.inc_dec++;
1526
1527
5.70k
      if (post_byte & 0x10)
1528
1.92k
        op->idx.flags |= M680X_IDX_POST_INC_DEC;
1529
1530
5.70k
      break;
1531
14.4k
    }
1532
14.4k
  }
1533
24.8k
}
1534
1535
static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1536
1.11k
{
1537
1.11k
  cs_m680x *m680x = &info->m680x;
1538
1.11k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1539
1540
1.11k
  op->type = M680X_OP_CONSTANT;
1541
1.11k
  read_byte(info, &op->const_val, (*address)++);
1542
1.11k
};
1543
1544
static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1545
33.9k
{
1546
33.9k
  cs_m680x *m680x = &info->m680x;
1547
33.9k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1548
1549
33.9k
  op->type = M680X_OP_DIRECT;
1550
33.9k
  set_operand_size(info, op, 1);
1551
33.9k
  read_byte(info, &op->direct_addr, (*address)++);
1552
33.9k
};
1553
1554
static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1555
26.2k
{
1556
26.2k
  cs_m680x *m680x = &info->m680x;
1557
26.2k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1558
1559
26.2k
  op->type = M680X_OP_EXTENDED;
1560
26.2k
  set_operand_size(info, op, 1);
1561
26.2k
  read_word(info, &op->ext.address, *address);
1562
26.2k
  *address += 2;
1563
26.2k
}
1564
1565
static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1566
18.4k
{
1567
18.4k
  cs_m680x *m680x = &info->m680x;
1568
18.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1569
18.4k
  uint16_t word = 0;
1570
18.4k
  int16_t sword = 0;
1571
1572
18.4k
  op->type = M680X_OP_IMMEDIATE;
1573
18.4k
  set_operand_size(info, op, 1);
1574
1575
18.4k
  switch (op->size) {
1576
15.1k
  case 1:
1577
15.1k
    read_byte_sign_extended(info, &sword, *address);
1578
15.1k
    op->imm = sword;
1579
15.1k
    break;
1580
1581
2.77k
  case 2:
1582
2.77k
    read_word(info, &word, *address);
1583
2.77k
    op->imm = (int16_t)word;
1584
2.77k
    break;
1585
1586
479
  case 4:
1587
479
    read_sdword(info, &op->imm, *address);
1588
479
    break;
1589
1590
0
  default:
1591
0
    op->imm = 0;
1592
0
    CS_ASSERT(0 && "Unexpected immediate byte size");
1593
18.4k
  }
1594
1595
18.4k
  *address += op->size;
1596
18.4k
}
1597
1598
// handler for bit move instructions, e.g: BAND A,5,1,$40  Used by HD6309
1599
static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1600
379
{
1601
379
  static const m680x_reg m680x_reg[] = {
1602
379
    M680X_REG_CC,
1603
379
    M680X_REG_A,
1604
379
    M680X_REG_B,
1605
379
    M680X_REG_INVALID,
1606
379
  };
1607
1608
379
  uint8_t post_byte = 0;
1609
379
  cs_m680x *m680x = &info->m680x;
1610
379
  cs_m680x_op *op;
1611
1612
379
  read_byte(info, &post_byte, *address);
1613
379
  (*address)++;
1614
1615
  // operand[0] = register
1616
379
  add_reg_operand(info, m680x_reg[post_byte >> 6]);
1617
1618
  // operand[1] = bit index in source operand
1619
379
  op = &m680x->operands[m680x->op_count++];
1620
379
  op->type = M680X_OP_CONSTANT;
1621
379
  op->const_val = (post_byte >> 3) & 0x07;
1622
1623
  // operand[2] = bit index in destination operand
1624
379
  op = &m680x->operands[m680x->op_count++];
1625
379
  op->type = M680X_OP_CONSTANT;
1626
379
  op->const_val = post_byte & 0x07;
1627
1628
379
  direct_hdlr(MI, info, address);
1629
379
}
1630
1631
// handler for TFM instruction, e.g: TFM X+,Y+  Used by HD6309
1632
static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1633
595
{
1634
595
  static const uint8_t inc_dec_r0[] = {
1635
595
    1,
1636
595
    -1,
1637
595
    1,
1638
595
    0,
1639
595
  };
1640
595
  static const uint8_t inc_dec_r1[] = {
1641
595
    1,
1642
595
    -1,
1643
595
    0,
1644
595
    1,
1645
595
  };
1646
595
  uint8_t regs = 0;
1647
595
  uint8_t index = (MI->Opcode & 0xff) - 0x38;
1648
1649
595
  read_byte(info, &regs, *address);
1650
1651
595
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true,
1652
595
          inc_dec_r0[index], M680X_OFFSET_NONE, 0, true);
1653
595
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true,
1654
595
          inc_dec_r1[index], M680X_OFFSET_NONE, 0, true);
1655
1656
595
  add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE);
1657
595
}
1658
1659
static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1660
1.89k
{
1661
1.89k
  cs_m680x *m680x = &info->m680x;
1662
1.89k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1663
1664
  // bit index is coded in Opcode
1665
1.89k
  op->type = M680X_OP_CONSTANT;
1666
1.89k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1667
1.89k
}
1668
1669
// handler for bit test and branch instruction. Used by M6805.
1670
// The bit index is part of the opcode.
1671
// Example: BRSET 3,<$40,LOOP
1672
static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1673
2.87k
{
1674
2.87k
  cs_m680x *m680x = &info->m680x;
1675
2.87k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1676
1677
  // bit index is coded in Opcode
1678
2.87k
  op->type = M680X_OP_CONSTANT;
1679
2.87k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1680
2.87k
  direct_hdlr(MI, info, address);
1681
2.87k
  relative8_hdlr(MI, info, address);
1682
1683
2.87k
  add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1684
2.87k
}
1685
1686
static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1687
5.97k
{
1688
5.97k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE, 0,
1689
5.97k
          false);
1690
5.97k
}
1691
1692
static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1693
961
{
1694
961
  uint16_t offset = 0;
1695
1696
961
  read_word(info, &offset, *address);
1697
961
  *address += 2;
1698
961
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16,
1699
961
          offset, false);
1700
961
}
1701
1702
static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1703
1.17k
{
1704
1.17k
  immediate_hdlr(MI, info, address);
1705
1.17k
  relative8_hdlr(MI, info, address);
1706
1.17k
}
1707
1708
static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1709
426
{
1710
426
  uint8_t offset = 0;
1711
1712
426
  read_byte(info, &offset, (*address)++);
1713
1714
426
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8,
1715
426
          (uint16_t)offset, false);
1716
426
}
1717
1718
static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1719
210
{
1720
210
  uint16_t offset = 0;
1721
1722
210
  read_word(info, &offset, *address);
1723
210
  *address += 2;
1724
1725
210
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16,
1726
210
          offset, false);
1727
210
}
1728
1729
static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1730
481
{
1731
481
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE, 0,
1732
481
          true);
1733
481
}
1734
1735
static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1736
1.82k
{
1737
1.82k
  uint8_t offset = 0;
1738
1739
1.82k
  read_byte(info, &offset, (*address)++);
1740
1741
1.82k
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8,
1742
1.82k
          (uint16_t)offset, false);
1743
1.82k
}
1744
1745
static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1746
3.27k
{
1747
3.27k
  cs_m680x *m680x = &info->m680x;
1748
3.27k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1749
1750
3.27k
  indexed12_hdlr(MI, info, address);
1751
3.27k
  op->type = M680X_OP_IMMEDIATE;
1752
1753
3.27k
  if (info->insn == M680X_INS_MOVW) {
1754
1.63k
    uint16_t imm16 = 0;
1755
1756
1.63k
    read_word(info, &imm16, *address);
1757
1.63k
    op->imm = (int16_t)imm16;
1758
1.63k
    op->size = 2;
1759
1.63k
  } else {
1760
1.63k
    uint8_t imm8 = 0;
1761
1762
1.63k
    read_byte(info, &imm8, *address);
1763
1.63k
    op->imm = (int8_t)imm8;
1764
1.63k
    op->size = 1;
1765
1.63k
  }
1766
1767
3.27k
  set_operand_size(info, op, 1);
1768
3.27k
}
1769
1770
static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1771
1.17k
{
1772
1.17k
  cs_m680x *m680x = &info->m680x;
1773
1.17k
  cs_m680x_op *op0 = &m680x->operands[m680x->op_count++];
1774
1.17k
  uint16_t imm16 = 0;
1775
1776
1.17k
  indexed12_hdlr(MI, info, address);
1777
1.17k
  read_word(info, &imm16, *address);
1778
1.17k
  op0->type = M680X_OP_EXTENDED;
1779
1.17k
  op0->ext.address = (int16_t)imm16;
1780
1.17k
  set_operand_size(info, op0, 1);
1781
1.17k
}
1782
1783
// handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions.
1784
// Example: DBNE X,$1000
1785
static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1786
910
{
1787
910
  static const m680x_reg index_to_reg_id[] = {
1788
910
    M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID,
1789
910
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,       M680X_REG_S,
1790
910
  };
1791
910
  static const m680x_insn index_to_insn_id[] = {
1792
910
    M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ,  M680X_INS_TBNE,
1793
910
    M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL
1794
910
  };
1795
910
  cs_m680x *m680x = &info->m680x;
1796
910
  uint8_t post_byte = 0;
1797
910
  uint8_t rel = 0;
1798
910
  cs_m680x_op *op;
1799
1800
910
  read_byte(info, &post_byte, (*address)++);
1801
1802
910
  info->insn = index_to_insn_id[(post_byte >> 5) & 0x07];
1803
1804
910
  if (info->insn == M680X_INS_ILLGL) {
1805
0
    illegal_hdlr(MI, info, address);
1806
0
  };
1807
1808
910
  read_byte(info, &rel, (*address)++);
1809
1810
910
  add_reg_operand(info, index_to_reg_id[post_byte & 0x07]);
1811
1812
910
  op = &m680x->operands[m680x->op_count++];
1813
1814
910
  op->type = M680X_OP_RELATIVE;
1815
1816
910
  op->rel.offset = (post_byte & 0x10) ? (int16_t)(0xff00 | rel) : rel;
1817
1818
910
  op->rel.address = *address + op->rel.offset;
1819
1820
910
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1821
910
}
1822
1823
static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = {
1824
  illegal_hdlr,   relative8_hdlr,   relative16_hdlr,
1825
  immediate_hdlr, // 8-bit
1826
  immediate_hdlr, // 16-bit
1827
  immediate_hdlr, // 32-bit
1828
  direct_hdlr,    extended_hdlr,    indexedX_hdlr,   indexedY_hdlr,
1829
  indexed09_hdlr,   inherent_hdlr,    reg_reg09_hdlr,  reg_bits_hdlr,
1830
  bit_move_hdlr,    tfm_hdlr,     opidx_hdlr,      opidx_dir_rel_hdlr,
1831
  indexedX0_hdlr,   indexedX16_hdlr,  imm_rel_hdlr,    indexedS_hdlr,
1832
  indexedS16_hdlr,  indexedXp_hdlr,   indexedX0p_hdlr, indexed12_hdlr,
1833
  indexed12_hdlr, // subset of indexed12
1834
  reg_reg12_hdlr,   loop_hdlr,      index_hdlr,      imm_idx12_x_hdlr,
1835
  imm_idx12_x_hdlr, ext_idx12_x_hdlr,
1836
}; /* handler function pointers */
1837
1838
/* Disasemble one instruction at address and store in str_buff */
1839
static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info,
1840
              uint16_t address)
1841
228k
{
1842
228k
  cs_m680x *m680x = &info->m680x;
1843
228k
  cs_detail *detail = MI->flat_insn->detail;
1844
228k
  uint16_t base_address = address;
1845
228k
  insn_desc insn_description;
1846
228k
  e_access_mode access_mode;
1847
1848
228k
  if (detail != NULL) {
1849
228k
    memset(detail, 0,
1850
228k
           offsetof(cs_detail, m680x) + sizeof(cs_m680x));
1851
228k
  }
1852
1853
228k
  memset(&insn_description, 0, sizeof(insn_description));
1854
228k
  memset(m680x, 0, sizeof(*m680x));
1855
228k
  info->insn_size = 1;
1856
1857
228k
  if (decode_insn(info, address, &insn_description)) {
1858
204k
    m680x_reg reg;
1859
1860
204k
    if (insn_description.opcode > 0xff)
1861
11.1k
      address += 2; // 8-bit opcode + page prefix
1862
193k
    else
1863
193k
      address++; // 8-bit opcode only
1864
1865
204k
    info->insn = insn_description.insn;
1866
1867
204k
    MCInst_setOpcode(MI, insn_description.opcode);
1868
1869
204k
    reg = g_insn_props[info->insn].reg0;
1870
1871
204k
    if (reg != M680X_REG_INVALID) {
1872
110k
      if (reg == M680X_REG_HX &&
1873
1.02k
          (!info->cpu->reg_byte_size[reg]))
1874
211
        reg = M680X_REG_X;
1875
1876
110k
      add_reg_operand(info, reg);
1877
      // First (or second) operand is a register which is
1878
      // part of the mnemonic
1879
110k
      m680x->flags |= M680X_FIRST_OP_IN_MNEM;
1880
110k
      reg = g_insn_props[info->insn].reg1;
1881
1882
110k
      if (reg != M680X_REG_INVALID) {
1883
2.76k
        if (reg == M680X_REG_HX &&
1884
842
            (!info->cpu->reg_byte_size[reg]))
1885
507
          reg = M680X_REG_X;
1886
1887
2.76k
        add_reg_operand(info, reg);
1888
2.76k
        m680x->flags |= M680X_SECOND_OP_IN_MNEM;
1889
2.76k
      }
1890
110k
    }
1891
1892
    // Call addressing mode specific instruction handler
1893
204k
    (g_insn_handler[insn_description.hid[0]])(MI, info, &address);
1894
204k
    (g_insn_handler[insn_description.hid[1]])(MI, info, &address);
1895
1896
204k
    add_insn_group(detail, g_insn_props[info->insn].group);
1897
1898
204k
    if (g_insn_props[info->insn].cc_modified &&
1899
127k
        (info->cpu->insn_cc_not_modified[0] != info->insn) &&
1900
126k
        (info->cpu->insn_cc_not_modified[1] != info->insn))
1901
125k
      add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1902
1903
204k
    access_mode = g_insn_props[info->insn].access_mode;
1904
1905
    // Fix for M6805 BSET/BCLR. It has a different operand order
1906
    // in comparison to the M6811
1907
204k
    if ((info->cpu->insn_cc_not_modified[0] == info->insn) ||
1908
203k
        (info->cpu->insn_cc_not_modified[1] == info->insn))
1909
1.89k
      access_mode = rmmm;
1910
1911
204k
    build_regs_read_write_counts(MI, info, access_mode);
1912
204k
    add_operators_access(MI, info, access_mode);
1913
1914
204k
    if (g_insn_props[info->insn].update_reg_access)
1915
24.8k
      set_changed_regs_read_write_counts(MI, info);
1916
1917
204k
    info->insn_size = (uint8_t)insn_description.insn_size;
1918
1919
204k
    return info->insn_size;
1920
204k
  } else
1921
23.5k
    MCInst_setOpcode(MI, insn_description.opcode);
1922
1923
  // Illegal instruction
1924
23.5k
  address = base_address;
1925
23.5k
  illegal_hdlr(MI, info, &address);
1926
23.5k
  return 1;
1927
228k
}
1928
1929
// Tables to get the byte size of a register on the CPU
1930
// based on an enum m680x_reg value.
1931
// Invalid registers return 0.
1932
static const uint8_t g_m6800_reg_byte_size[22] = {
1933
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1934
  0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1935
};
1936
1937
static const uint8_t g_m6805_reg_byte_size[22] = {
1938
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1939
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0
1940
};
1941
1942
static const uint8_t g_m6808_reg_byte_size[22] = {
1943
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1944
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0
1945
};
1946
1947
static const uint8_t g_m6801_reg_byte_size[22] = {
1948
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1949
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1950
};
1951
1952
static const uint8_t g_m6811_reg_byte_size[22] = {
1953
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1954
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0
1955
};
1956
1957
static const uint8_t g_cpu12_reg_byte_size[22] = {
1958
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1959
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 2, 2
1960
};
1961
1962
static const uint8_t g_m6809_reg_byte_size[22] = {
1963
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1964
  0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0
1965
};
1966
1967
static const uint8_t g_hd6309_reg_byte_size[22] = {
1968
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1969
  0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0
1970
};
1971
1972
// Table to check for a valid register nibble on the M6809 CPU
1973
// used for TFR and EXG instruction.
1974
static const bool m6809_tfr_reg_valid[16] = {
1975
  true, true, true, true, true,  true,  false, false,
1976
  true, true, true, true, false, false, false, false,
1977
};
1978
1979
static const cpu_tables g_cpu_tables[] = {
1980
  { // M680X_CPU_TYPE_INVALID
1981
    NULL,
1982
    { NULL, NULL },
1983
    { 0, 0 },
1984
    { 0x00, 0x00, 0x00 },
1985
    { NULL, NULL, NULL },
1986
    { 0, 0, 0 },
1987
    NULL,
1988
    NULL,
1989
    { M680X_INS_INVLD, M680X_INS_INVLD } },
1990
  { // M680X_CPU_TYPE_6301
1991
    &g_m6800_inst_page1_table[0],
1992
    { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] },
1993
    { ARR_SIZE(g_m6801_inst_overlay_table),
1994
      ARR_SIZE(g_hd6301_inst_overlay_table) },
1995
    { 0x00, 0x00, 0x00 },
1996
    { NULL, NULL, NULL },
1997
    { 0, 0, 0 },
1998
    &g_m6801_reg_byte_size[0],
1999
    NULL,
2000
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2001
  { // M680X_CPU_TYPE_6309
2002
    &g_m6809_inst_page1_table[0],
2003
    { &g_hd6309_inst_overlay_table[0], NULL },
2004
    { ARR_SIZE(g_hd6309_inst_overlay_table), 0 },
2005
    { 0x10, 0x11, 0x00 },
2006
    { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0],
2007
      NULL },
2008
    { ARR_SIZE(g_hd6309_inst_page2_table),
2009
      ARR_SIZE(g_hd6309_inst_page3_table), 0 },
2010
    &g_hd6309_reg_byte_size[0],
2011
    NULL,
2012
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2013
  { // M680X_CPU_TYPE_6800
2014
    &g_m6800_inst_page1_table[0],
2015
    { NULL, NULL },
2016
    { 0, 0 },
2017
    { 0x00, 0x00, 0x00 },
2018
    { NULL, NULL, NULL },
2019
    { 0, 0, 0 },
2020
    &g_m6800_reg_byte_size[0],
2021
    NULL,
2022
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2023
  { // M680X_CPU_TYPE_6801
2024
    &g_m6800_inst_page1_table[0],
2025
    { &g_m6801_inst_overlay_table[0], NULL },
2026
    { ARR_SIZE(g_m6801_inst_overlay_table), 0 },
2027
    { 0x00, 0x00, 0x00 },
2028
    { NULL, NULL, NULL },
2029
    { 0, 0, 0 },
2030
    &g_m6801_reg_byte_size[0],
2031
    NULL,
2032
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2033
  { // M680X_CPU_TYPE_6805
2034
    &g_m6805_inst_page1_table[0],
2035
    { NULL, NULL },
2036
    { 0, 0 },
2037
    { 0x00, 0x00, 0x00 },
2038
    { NULL, NULL, NULL },
2039
    { 0, 0, 0 },
2040
    &g_m6805_reg_byte_size[0],
2041
    NULL,
2042
    { M680X_INS_BCLR, M680X_INS_BSET } },
2043
  { // M680X_CPU_TYPE_6808
2044
    &g_m6805_inst_page1_table[0],
2045
    { &g_m6808_inst_overlay_table[0], NULL },
2046
    { ARR_SIZE(g_m6808_inst_overlay_table), 0 },
2047
    { 0x9E, 0x00, 0x00 },
2048
    { &g_m6808_inst_page2_table[0], NULL, NULL },
2049
    { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 },
2050
    &g_m6808_reg_byte_size[0],
2051
    NULL,
2052
    { M680X_INS_BCLR, M680X_INS_BSET } },
2053
  { // M680X_CPU_TYPE_6809
2054
    &g_m6809_inst_page1_table[0],
2055
    { NULL, NULL },
2056
    { 0, 0 },
2057
    { 0x10, 0x11, 0x00 },
2058
    { &g_m6809_inst_page2_table[0], &g_m6809_inst_page3_table[0], NULL },
2059
    { ARR_SIZE(g_m6809_inst_page2_table),
2060
      ARR_SIZE(g_m6809_inst_page3_table), 0 },
2061
    &g_m6809_reg_byte_size[0],
2062
    &m6809_tfr_reg_valid[0],
2063
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2064
  { // M680X_CPU_TYPE_6811
2065
    &g_m6800_inst_page1_table[0],
2066
    { &g_m6801_inst_overlay_table[0], &g_m6811_inst_overlay_table[0] },
2067
    { ARR_SIZE(g_m6801_inst_overlay_table),
2068
      ARR_SIZE(g_m6811_inst_overlay_table) },
2069
    { 0x18, 0x1A, 0xCD },
2070
    { &g_m6811_inst_page2_table[0], &g_m6811_inst_page3_table[0],
2071
      &g_m6811_inst_page4_table[0] },
2072
    { ARR_SIZE(g_m6811_inst_page2_table),
2073
      ARR_SIZE(g_m6811_inst_page3_table),
2074
      ARR_SIZE(g_m6811_inst_page4_table) },
2075
    &g_m6811_reg_byte_size[0],
2076
    NULL,
2077
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2078
  { // M680X_CPU_TYPE_CPU12
2079
    &g_cpu12_inst_page1_table[0],
2080
    { NULL, NULL },
2081
    { 0, 0 },
2082
    { 0x18, 0x00, 0x00 },
2083
    { &g_cpu12_inst_page2_table[0], NULL, NULL },
2084
    { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 },
2085
    &g_cpu12_reg_byte_size[0],
2086
    NULL,
2087
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2088
  { // M680X_CPU_TYPE_HCS08
2089
    &g_m6805_inst_page1_table[0],
2090
    { &g_m6808_inst_overlay_table[0], &g_hcs08_inst_overlay_table[0] },
2091
    { ARR_SIZE(g_m6808_inst_overlay_table),
2092
      ARR_SIZE(g_hcs08_inst_overlay_table) },
2093
    { 0x9E, 0x00, 0x00 },
2094
    { &g_hcs08_inst_page2_table[0], NULL, NULL },
2095
    { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 },
2096
    &g_m6808_reg_byte_size[0],
2097
    NULL,
2098
    { M680X_INS_BCLR, M680X_INS_BSET } },
2099
};
2100
2101
static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type,
2102
          uint16_t address, const uint8_t *code,
2103
          uint16_t code_len)
2104
228k
{
2105
228k
  if (cpu_type == M680X_CPU_TYPE_INVALID) {
2106
0
    return false;
2107
0
  }
2108
2109
228k
  info->code = code;
2110
228k
  info->size = code_len;
2111
228k
  info->offset = address;
2112
228k
  info->cpu_type = cpu_type;
2113
2114
228k
  info->cpu = &g_cpu_tables[info->cpu_type];
2115
2116
228k
  return true;
2117
228k
}
2118
2119
bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len,
2120
        MCInst *MI, uint16_t *size, uint64_t address,
2121
        void *inst_info)
2122
228k
{
2123
228k
  unsigned int insn_size = 0;
2124
228k
  e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type
2125
228k
  cs_struct *handle = (cs_struct *)ud;
2126
228k
  m680x_info *info = (m680x_info *)handle->printer_info;
2127
2128
228k
  MCInst_clear(MI);
2129
2130
228k
  if (handle->mode & CS_MODE_M680X_6800)
2131
894
    cpu_type = M680X_CPU_TYPE_6800;
2132
2133
227k
  else if (handle->mode & CS_MODE_M680X_6801)
2134
3.16k
    cpu_type = M680X_CPU_TYPE_6801;
2135
2136
223k
  else if (handle->mode & CS_MODE_M680X_6805)
2137
4.87k
    cpu_type = M680X_CPU_TYPE_6805;
2138
2139
219k
  else if (handle->mode & CS_MODE_M680X_6808)
2140
13.9k
    cpu_type = M680X_CPU_TYPE_6808;
2141
2142
205k
  else if (handle->mode & CS_MODE_M680X_HCS08)
2143
7.89k
    cpu_type = M680X_CPU_TYPE_HCS08;
2144
2145
197k
  else if (handle->mode & CS_MODE_M680X_6809)
2146
14.6k
    cpu_type = M680X_CPU_TYPE_6809;
2147
2148
182k
  else if (handle->mode & CS_MODE_M680X_6301)
2149
1.78k
    cpu_type = M680X_CPU_TYPE_6301;
2150
2151
180k
  else if (handle->mode & CS_MODE_M680X_6309)
2152
76.4k
    cpu_type = M680X_CPU_TYPE_6309;
2153
2154
104k
  else if (handle->mode & CS_MODE_M680X_6811)
2155
11.4k
    cpu_type = M680X_CPU_TYPE_6811;
2156
2157
92.9k
  else if (handle->mode & CS_MODE_M680X_CPU12)
2158
92.9k
    cpu_type = M680X_CPU_TYPE_CPU12;
2159
2160
228k
  if (cpu_type != M680X_CPU_TYPE_INVALID &&
2161
228k
      m680x_setup_internals(info, cpu_type, (uint16_t)address, code,
2162
228k
          (uint16_t)code_len))
2163
228k
    insn_size = m680x_disassemble(MI, info, (uint16_t)address);
2164
2165
228k
  if (insn_size == 0) {
2166
0
    *size = 1;
2167
0
    return false;
2168
0
  }
2169
2170
  // Make sure we always stay within range
2171
228k
  if (insn_size > code_len) {
2172
27
    *size = (uint16_t)code_len;
2173
27
    return false;
2174
27
  } else
2175
228k
    *size = (uint16_t)insn_size;
2176
2177
228k
  return true;
2178
228k
}
2179
2180
cs_err M680X_disassembler_init(cs_struct *ud)
2181
2.10k
{
2182
2.10k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) {
2183
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size));
2184
2185
0
    return CS_ERR_MODE;
2186
0
  }
2187
2188
2.10k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) {
2189
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size));
2190
2191
0
    return CS_ERR_MODE;
2192
0
  }
2193
2194
2.10k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) {
2195
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size));
2196
2197
0
    return CS_ERR_MODE;
2198
0
  }
2199
2200
2.10k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) {
2201
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size));
2202
2203
0
    return CS_ERR_MODE;
2204
0
  }
2205
2206
2.10k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) {
2207
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size));
2208
2209
0
    return CS_ERR_MODE;
2210
0
  }
2211
2212
2.10k
  if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) {
2213
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size));
2214
2215
0
    return CS_ERR_MODE;
2216
0
  }
2217
2218
2.10k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) {
2219
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size));
2220
2221
0
    return CS_ERR_MODE;
2222
0
  }
2223
2224
2.10k
  if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) {
2225
0
    CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props));
2226
2227
0
    return CS_ERR_MODE;
2228
0
  }
2229
2230
2.10k
  if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) {
2231
0
    CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables));
2232
2233
0
    return CS_ERR_MODE;
2234
0
  }
2235
2236
2.10k
  if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) {
2237
0
    CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler));
2238
2239
0
    return CS_ERR_MODE;
2240
0
  }
2241
2242
2.10k
  if (ACCESS_MODE_ENDING != MATRIX_SIZE(g_access_mode_to_access)) {
2243
0
    CS_ASSERT(ACCESS_MODE_ENDING ==
2244
0
        MATRIX_SIZE(g_access_mode_to_access));
2245
2246
0
    return CS_ERR_MODE;
2247
0
  }
2248
2249
2.10k
  return CS_ERR_OK;
2250
2.10k
}
2251
2252
#ifndef CAPSTONE_DIET
2253
void M680X_reg_access(const cs_insn *insn, cs_regs regs_read,
2254
          uint8_t *regs_read_count, cs_regs regs_write,
2255
          uint8_t *regs_write_count)
2256
0
{
2257
0
  if (insn->detail == NULL) {
2258
0
    *regs_read_count = 0;
2259
0
    *regs_write_count = 0;
2260
0
  } else {
2261
0
    *regs_read_count = insn->detail->regs_read_count;
2262
0
    *regs_write_count = insn->detail->regs_write_count;
2263
2264
0
    memcpy(regs_read, insn->detail->regs_read,
2265
0
           *regs_read_count * sizeof(insn->detail->regs_read[0]));
2266
0
    memcpy(regs_write, insn->detail->regs_write,
2267
0
           *regs_write_count * sizeof(insn->detail->regs_write[0]));
2268
0
  }
2269
0
}
2270
#endif
2271
2272
#endif