Coverage Report

Created: 2025-11-24 06:12

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
59.4k
{
67
59.4k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
59.4k
  MI->csh->doing_mem = status;
71
59.4k
  if (!status)
72
    // done, create the next operand slot
73
29.7k
    MI->flat_insn->detail->x86.op_count++;
74
59.4k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.05k
{
78
7.05k
  switch (MI->csh->mode) {
79
2.47k
  case CS_MODE_16:
80
2.47k
    switch (MI->flat_insn->id) {
81
851
    default:
82
851
      MI->x86opsize = 2;
83
851
      break;
84
263
    case X86_INS_LJMP:
85
582
    case X86_INS_LCALL:
86
582
      MI->x86opsize = 4;
87
582
      break;
88
270
    case X86_INS_SGDT:
89
497
    case X86_INS_SIDT:
90
845
    case X86_INS_LGDT:
91
1.04k
    case X86_INS_LIDT:
92
1.04k
      MI->x86opsize = 6;
93
1.04k
      break;
94
2.47k
    }
95
2.47k
    break;
96
2.47k
  case CS_MODE_32:
97
2.44k
    switch (MI->flat_insn->id) {
98
595
    default:
99
595
      MI->x86opsize = 4;
100
595
      break;
101
197
    case X86_INS_LJMP:
102
479
    case X86_INS_JMP:
103
749
    case X86_INS_LCALL:
104
1.18k
    case X86_INS_SGDT:
105
1.43k
    case X86_INS_SIDT:
106
1.63k
    case X86_INS_LGDT:
107
1.85k
    case X86_INS_LIDT:
108
1.85k
      MI->x86opsize = 6;
109
1.85k
      break;
110
2.44k
    }
111
2.44k
    break;
112
2.44k
  case CS_MODE_64:
113
2.12k
    switch (MI->flat_insn->id) {
114
416
    default:
115
416
      MI->x86opsize = 8;
116
416
      break;
117
438
    case X86_INS_LJMP:
118
651
    case X86_INS_LCALL:
119
903
    case X86_INS_SGDT:
120
1.13k
    case X86_INS_SIDT:
121
1.46k
    case X86_INS_LGDT:
122
1.71k
    case X86_INS_LIDT:
123
1.71k
      MI->x86opsize = 10;
124
1.71k
      break;
125
2.12k
    }
126
2.12k
    break;
127
2.12k
  default: // never reach
128
0
    break;
129
7.05k
  }
130
131
7.05k
  printMemReference(MI, OpNo, O);
132
7.05k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
45.6k
{
136
45.6k
  MI->x86opsize = 1;
137
45.6k
  printMemReference(MI, OpNo, O);
138
45.6k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
19.9k
{
142
19.9k
  MI->x86opsize = 2;
143
144
19.9k
  printMemReference(MI, OpNo, O);
145
19.9k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
23.9k
{
149
23.9k
  MI->x86opsize = 4;
150
151
23.9k
  printMemReference(MI, OpNo, O);
152
23.9k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
10.8k
{
156
10.8k
  MI->x86opsize = 8;
157
10.8k
  printMemReference(MI, OpNo, O);
158
10.8k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
4.75k
{
162
4.75k
  MI->x86opsize = 16;
163
4.75k
  printMemReference(MI, OpNo, O);
164
4.75k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
1.98k
{
168
1.98k
  MI->x86opsize = 64;
169
1.98k
  printMemReference(MI, OpNo, O);
170
1.98k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
2.64k
{
175
2.64k
  MI->x86opsize = 32;
176
2.64k
  printMemReference(MI, OpNo, O);
177
2.64k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
4.10k
{
181
4.10k
  switch (MCInst_getOpcode(MI)) {
182
3.24k
  default:
183
3.24k
    MI->x86opsize = 4;
184
3.24k
    break;
185
247
  case X86_FSTENVm:
186
864
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
864
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
281
    case CS_MODE_16:
192
281
      MI->x86opsize = 14;
193
281
      break;
194
370
    case CS_MODE_32:
195
583
    case CS_MODE_64:
196
583
      MI->x86opsize = 28;
197
583
      break;
198
864
    }
199
864
    break;
200
4.10k
  }
201
202
4.10k
  printMemReference(MI, OpNo, O);
203
4.10k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
4.00k
{
207
4.00k
  MI->x86opsize = 8;
208
4.00k
  printMemReference(MI, OpNo, O);
209
4.00k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
306
{
213
306
  MI->x86opsize = 10;
214
306
  printMemReference(MI, OpNo, O);
215
306
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
3.02k
{
219
3.02k
  MI->x86opsize = 16;
220
3.02k
  printMemReference(MI, OpNo, O);
221
3.02k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
3.05k
{
225
3.05k
  MI->x86opsize = 32;
226
3.05k
  printMemReference(MI, OpNo, O);
227
3.05k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.33k
{
231
2.33k
  MI->x86opsize = 64;
232
2.33k
  printMemReference(MI, OpNo, O);
233
2.33k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
184k
{
242
184k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
184k
  if (MCOperand_isReg(Op)) {
244
184k
    printRegName(O, MCOperand_getReg(Op));
245
184k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
184k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
805k
{
290
805k
  uint8_t count, i;
291
805k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
805k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
805k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.34M
  for (count = 0; arr[count]; count++)
301
1.53M
    ;
302
303
805k
  if (count == 0)
304
61.9k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
743k
  count--;
308
2.27M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.53M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.53M
       i++) {
311
1.53M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.32M
      access[i] = arr[count - i];
313
206k
    else
314
206k
      access[i] = 0;
315
1.53M
  }
316
743k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
14.4k
{
320
14.4k
  MCOperand *SegReg;
321
14.4k
  int reg;
322
323
14.4k
  if (MI->csh->detail_opt) {
324
14.4k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
14.4k
    MI->flat_insn->detail->x86
327
14.4k
      .operands[MI->flat_insn->detail->x86.op_count]
328
14.4k
      .type = X86_OP_MEM;
329
14.4k
    MI->flat_insn->detail->x86
330
14.4k
      .operands[MI->flat_insn->detail->x86.op_count]
331
14.4k
      .size = MI->x86opsize;
332
14.4k
    MI->flat_insn->detail->x86
333
14.4k
      .operands[MI->flat_insn->detail->x86.op_count]
334
14.4k
      .mem.segment = X86_REG_INVALID;
335
14.4k
    MI->flat_insn->detail->x86
336
14.4k
      .operands[MI->flat_insn->detail->x86.op_count]
337
14.4k
      .mem.base = X86_REG_INVALID;
338
14.4k
    MI->flat_insn->detail->x86
339
14.4k
      .operands[MI->flat_insn->detail->x86.op_count]
340
14.4k
      .mem.index = X86_REG_INVALID;
341
14.4k
    MI->flat_insn->detail->x86
342
14.4k
      .operands[MI->flat_insn->detail->x86.op_count]
343
14.4k
      .mem.scale = 1;
344
14.4k
    MI->flat_insn->detail->x86
345
14.4k
      .operands[MI->flat_insn->detail->x86.op_count]
346
14.4k
      .mem.disp = 0;
347
348
14.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
14.4k
            &MI->flat_insn->detail->x86.eflags);
350
14.4k
    MI->flat_insn->detail->x86
351
14.4k
      .operands[MI->flat_insn->detail->x86.op_count]
352
14.4k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
14.4k
  }
354
355
14.4k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
14.4k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
14.4k
  if (reg) {
359
411
    _printOperand(MI, Op + 1, O);
360
411
    SStream_concat0(O, ":");
361
362
411
    if (MI->csh->detail_opt) {
363
411
      MI->flat_insn->detail->x86
364
411
        .operands[MI->flat_insn->detail->x86.op_count]
365
411
        .mem.segment = X86_register_map(reg);
366
411
    }
367
411
  }
368
369
14.4k
  SStream_concat0(O, "(");
370
14.4k
  set_mem_access(MI, true);
371
372
14.4k
  printOperand(MI, Op, O);
373
374
14.4k
  SStream_concat0(O, ")");
375
14.4k
  set_mem_access(MI, false);
376
14.4k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
15.3k
{
380
15.3k
  if (MI->csh->detail_opt) {
381
15.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
15.3k
    MI->flat_insn->detail->x86
384
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
385
15.3k
      .type = X86_OP_MEM;
386
15.3k
    MI->flat_insn->detail->x86
387
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
388
15.3k
      .size = MI->x86opsize;
389
15.3k
    MI->flat_insn->detail->x86
390
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
391
15.3k
      .mem.segment = X86_REG_INVALID;
392
15.3k
    MI->flat_insn->detail->x86
393
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
394
15.3k
      .mem.base = X86_REG_INVALID;
395
15.3k
    MI->flat_insn->detail->x86
396
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
397
15.3k
      .mem.index = X86_REG_INVALID;
398
15.3k
    MI->flat_insn->detail->x86
399
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
400
15.3k
      .mem.scale = 1;
401
15.3k
    MI->flat_insn->detail->x86
402
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
403
15.3k
      .mem.disp = 0;
404
405
15.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
15.3k
            &MI->flat_insn->detail->x86.eflags);
407
15.3k
    MI->flat_insn->detail->x86
408
15.3k
      .operands[MI->flat_insn->detail->x86.op_count]
409
15.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
15.3k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
15.3k
  if (MI->csh->mode != CS_MODE_64) {
414
9.86k
    SStream_concat0(O, "%es:(");
415
9.86k
    if (MI->csh->detail_opt) {
416
9.86k
      MI->flat_insn->detail->x86
417
9.86k
        .operands[MI->flat_insn->detail->x86.op_count]
418
9.86k
        .mem.segment = X86_REG_ES;
419
9.86k
    }
420
9.86k
  } else
421
5.45k
    SStream_concat0(O, "(");
422
423
15.3k
  set_mem_access(MI, true);
424
425
15.3k
  printOperand(MI, Op, O);
426
427
15.3k
  SStream_concat0(O, ")");
428
15.3k
  set_mem_access(MI, false);
429
15.3k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
5.15k
{
433
5.15k
  MI->x86opsize = 1;
434
5.15k
  printSrcIdx(MI, OpNo, O);
435
5.15k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
3.03k
{
439
3.03k
  MI->x86opsize = 2;
440
3.03k
  printSrcIdx(MI, OpNo, O);
441
3.03k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
4.94k
{
445
4.94k
  MI->x86opsize = 4;
446
4.94k
  printSrcIdx(MI, OpNo, O);
447
4.94k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
1.29k
{
451
1.29k
  MI->x86opsize = 8;
452
1.29k
  printSrcIdx(MI, OpNo, O);
453
1.29k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
6.69k
{
457
6.69k
  MI->x86opsize = 1;
458
6.69k
  printDstIdx(MI, OpNo, O);
459
6.69k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
3.48k
{
463
3.48k
  MI->x86opsize = 2;
464
3.48k
  printDstIdx(MI, OpNo, O);
465
3.48k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
3.97k
{
469
3.97k
  MI->x86opsize = 4;
470
3.97k
  printDstIdx(MI, OpNo, O);
471
3.97k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
1.15k
{
475
1.15k
  MI->x86opsize = 8;
476
1.15k
  printDstIdx(MI, OpNo, O);
477
1.15k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
3.87k
{
481
3.87k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
3.87k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
3.87k
  int reg;
484
485
3.87k
  if (MI->csh->detail_opt) {
486
3.87k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
3.87k
    MI->flat_insn->detail->x86
489
3.87k
      .operands[MI->flat_insn->detail->x86.op_count]
490
3.87k
      .type = X86_OP_MEM;
491
3.87k
    MI->flat_insn->detail->x86
492
3.87k
      .operands[MI->flat_insn->detail->x86.op_count]
493
3.87k
      .size = MI->x86opsize;
494
3.87k
    MI->flat_insn->detail->x86
495
3.87k
      .operands[MI->flat_insn->detail->x86.op_count]
496
3.87k
      .mem.segment = X86_REG_INVALID;
497
3.87k
    MI->flat_insn->detail->x86
498
3.87k
      .operands[MI->flat_insn->detail->x86.op_count]
499
3.87k
      .mem.base = X86_REG_INVALID;
500
3.87k
    MI->flat_insn->detail->x86
501
3.87k
      .operands[MI->flat_insn->detail->x86.op_count]
502
3.87k
      .mem.index = X86_REG_INVALID;
503
3.87k
    MI->flat_insn->detail->x86
504
3.87k
      .operands[MI->flat_insn->detail->x86.op_count]
505
3.87k
      .mem.scale = 1;
506
3.87k
    MI->flat_insn->detail->x86
507
3.87k
      .operands[MI->flat_insn->detail->x86.op_count]
508
3.87k
      .mem.disp = 0;
509
510
3.87k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
3.87k
            &MI->flat_insn->detail->x86.eflags);
512
3.87k
    MI->flat_insn->detail->x86
513
3.87k
      .operands[MI->flat_insn->detail->x86.op_count]
514
3.87k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
3.87k
  }
516
517
  // If this has a segment register, print it.
518
3.87k
  reg = MCOperand_getReg(SegReg);
519
3.87k
  if (reg) {
520
219
    _printOperand(MI, Op + 1, O);
521
219
    SStream_concat0(O, ":");
522
523
219
    if (MI->csh->detail_opt) {
524
219
      MI->flat_insn->detail->x86
525
219
        .operands[MI->flat_insn->detail->x86.op_count]
526
219
        .mem.segment = X86_register_map(reg);
527
219
    }
528
219
  }
529
530
3.87k
  if (MCOperand_isImm(DispSpec)) {
531
3.87k
    int64_t imm = MCOperand_getImm(DispSpec);
532
3.87k
    if (MI->csh->detail_opt)
533
3.87k
      MI->flat_insn->detail->x86
534
3.87k
        .operands[MI->flat_insn->detail->x86.op_count]
535
3.87k
        .mem.disp = imm;
536
3.87k
    if (imm < 0) {
537
701
      SStream_concat(O, "0x%" PRIx64,
538
701
               arch_masks[MI->csh->mode] & imm);
539
3.17k
    } else {
540
3.17k
      if (imm > HEX_THRESHOLD)
541
2.88k
        SStream_concat(O, "0x%" PRIx64, imm);
542
298
      else
543
298
        SStream_concat(O, "%" PRIu64, imm);
544
3.17k
    }
545
3.87k
  }
546
547
3.87k
  if (MI->csh->detail_opt)
548
3.87k
    MI->flat_insn->detail->x86.op_count++;
549
3.87k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
25.2k
{
553
25.2k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
25.2k
  if (val > HEX_THRESHOLD)
556
22.4k
    SStream_concat(O, "$0x%x", val);
557
2.82k
  else
558
2.82k
    SStream_concat(O, "$%u", val);
559
560
25.2k
  if (MI->csh->detail_opt) {
561
25.2k
    MI->flat_insn->detail->x86
562
25.2k
      .operands[MI->flat_insn->detail->x86.op_count]
563
25.2k
      .type = X86_OP_IMM;
564
25.2k
    MI->flat_insn->detail->x86
565
25.2k
      .operands[MI->flat_insn->detail->x86.op_count]
566
25.2k
      .imm = val;
567
25.2k
    MI->flat_insn->detail->x86
568
25.2k
      .operands[MI->flat_insn->detail->x86.op_count]
569
25.2k
      .size = 1;
570
25.2k
    MI->flat_insn->detail->x86.op_count++;
571
25.2k
  }
572
25.2k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
2.12k
{
576
2.12k
  MI->x86opsize = 1;
577
2.12k
  printMemOffset(MI, OpNo, O);
578
2.12k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
545
{
582
545
  MI->x86opsize = 2;
583
545
  printMemOffset(MI, OpNo, O);
584
545
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
998
{
588
998
  MI->x86opsize = 4;
589
998
  printMemOffset(MI, OpNo, O);
590
998
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
213
{
594
213
  MI->x86opsize = 8;
595
213
  printMemOffset(MI, OpNo, O);
596
213
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
20.3k
{
604
20.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
20.3k
  if (MCOperand_isImm(Op)) {
606
20.3k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
20.3k
            MI->address;
608
609
    // truncate imm for non-64bit
610
20.3k
    if (MI->csh->mode != CS_MODE_64) {
611
12.1k
      imm = imm & 0xffffffff;
612
12.1k
    }
613
614
20.3k
    if (imm < 0) {
615
688
      SStream_concat(O, "0x%" PRIx64, imm);
616
19.6k
    } else {
617
19.6k
      if (imm > HEX_THRESHOLD)
618
19.6k
        SStream_concat(O, "0x%" PRIx64, imm);
619
10
      else
620
10
        SStream_concat(O, "%" PRIu64, imm);
621
19.6k
    }
622
20.3k
    if (MI->csh->detail_opt) {
623
20.3k
      MI->flat_insn->detail->x86
624
20.3k
        .operands[MI->flat_insn->detail->x86.op_count]
625
20.3k
        .type = X86_OP_IMM;
626
20.3k
      MI->has_imm = true;
627
20.3k
      MI->flat_insn->detail->x86
628
20.3k
        .operands[MI->flat_insn->detail->x86.op_count]
629
20.3k
        .imm = imm;
630
20.3k
      MI->flat_insn->detail->x86.op_count++;
631
20.3k
    }
632
20.3k
  }
633
20.3k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
354k
{
637
354k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
354k
  if (MCOperand_isReg(Op)) {
639
315k
    unsigned int reg = MCOperand_getReg(Op);
640
315k
    printRegName(O, reg);
641
315k
    if (MI->csh->detail_opt) {
642
315k
      if (MI->csh->doing_mem) {
643
29.7k
        MI->flat_insn->detail->x86
644
29.7k
          .operands[MI->flat_insn->detail->x86
645
29.7k
                .op_count]
646
29.7k
          .mem.base = X86_register_map(reg);
647
285k
      } else {
648
285k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
285k
        MI->flat_insn->detail->x86
651
285k
          .operands[MI->flat_insn->detail->x86
652
285k
                .op_count]
653
285k
          .type = X86_OP_REG;
654
285k
        MI->flat_insn->detail->x86
655
285k
          .operands[MI->flat_insn->detail->x86
656
285k
                .op_count]
657
285k
          .reg = X86_register_map(reg);
658
285k
        MI->flat_insn->detail->x86
659
285k
          .operands[MI->flat_insn->detail->x86
660
285k
                .op_count]
661
285k
          .size =
662
285k
          MI->csh->regsize_map[X86_register_map(
663
285k
            reg)];
664
665
285k
        get_op_access(
666
285k
          MI->csh, MCInst_getOpcode(MI), access,
667
285k
          &MI->flat_insn->detail->x86.eflags);
668
285k
        MI->flat_insn->detail->x86
669
285k
          .operands[MI->flat_insn->detail->x86
670
285k
                .op_count]
671
285k
          .access =
672
285k
          access[MI->flat_insn->detail->x86
673
285k
                   .op_count];
674
675
285k
        MI->flat_insn->detail->x86.op_count++;
676
285k
      }
677
315k
    }
678
315k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
38.6k
    uint8_t encsize;
681
38.6k
    int64_t imm = MCOperand_getImm(Op);
682
38.6k
    uint8_t opsize =
683
38.6k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
38.6k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
18.2k
      imm = imm & 0xff;
687
18.2k
    }
688
689
38.6k
    switch (MI->flat_insn->id) {
690
18.3k
    default:
691
18.3k
      if (imm >= 0) {
692
16.3k
        if (imm > HEX_THRESHOLD)
693
14.3k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
2.04k
        else
695
2.04k
          SStream_concat(O, "$%" PRIu64, imm);
696
16.3k
      } else {
697
2.00k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
2.00k
        } else {
716
2.00k
          if (imm ==
717
2.00k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
2.00k
          else if (imm < -HEX_THRESHOLD)
722
1.74k
            SStream_concat(O,
723
1.74k
                     "$-0x%" PRIx64,
724
1.74k
                     -imm);
725
261
          else
726
261
            SStream_concat(O, "$-%" PRIu64,
727
261
                     -imm);
728
2.00k
        }
729
2.00k
      }
730
18.3k
      break;
731
732
18.3k
    case X86_INS_MOVABS:
733
6.80k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
6.80k
      if (imm > HEX_THRESHOLD)
736
5.92k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
886
      else
738
886
        SStream_concat(O, "$%" PRIu64, imm);
739
6.80k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
558
    case X86_INS_LCALL:
754
1.23k
    case X86_INS_LJMP:
755
1.23k
    case X86_INS_JMP:
756
      // always print address in positive form
757
1.23k
      if (OpNo == 1) { // selector is ptr16
758
618
        imm = imm & 0xffff;
759
618
        opsize = 2;
760
618
      } else
761
618
        opsize = 4;
762
1.23k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
1.23k
      break;
764
765
3.58k
    case X86_INS_AND:
766
5.71k
    case X86_INS_OR:
767
7.37k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
7.37k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
897
        SStream_concat(O, "$%u", imm);
771
6.48k
      else {
772
6.48k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
6.48k
              imm;
774
6.48k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
6.48k
      }
776
7.37k
      break;
777
778
3.80k
    case X86_INS_RET:
779
4.84k
    case X86_INS_RETF:
780
      // RET imm16
781
4.84k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
228
        SStream_concat(O, "$%u", imm);
783
4.61k
      else {
784
4.61k
        imm = 0xffff & imm;
785
4.61k
        SStream_concat(O, "$0x%x", imm);
786
4.61k
      }
787
4.84k
      break;
788
38.6k
    }
789
790
38.6k
    if (MI->csh->detail_opt) {
791
38.6k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
38.6k
      } else {
801
38.6k
        MI->flat_insn->detail->x86
802
38.6k
          .operands[MI->flat_insn->detail->x86
803
38.6k
                .op_count]
804
38.6k
          .type = X86_OP_IMM;
805
38.6k
        MI->has_imm = true;
806
38.6k
        MI->flat_insn->detail->x86
807
38.6k
          .operands[MI->flat_insn->detail->x86
808
38.6k
                .op_count]
809
38.6k
          .imm = imm;
810
811
38.6k
        if (opsize > 0) {
812
32.0k
          MI->flat_insn->detail->x86
813
32.0k
            .operands[MI->flat_insn->detail
814
32.0k
                  ->x86.op_count]
815
32.0k
            .size = opsize;
816
32.0k
          MI->flat_insn->detail->x86.encoding
817
32.0k
            .imm_size = encsize;
818
32.0k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
6.54k
        else
824
6.54k
          MI->flat_insn->detail->x86
825
6.54k
            .operands[MI->flat_insn->detail
826
6.54k
                  ->x86.op_count]
827
6.54k
            .size = MI->imm_size;
828
829
38.6k
        MI->flat_insn->detail->x86.op_count++;
830
38.6k
      }
831
38.6k
    }
832
38.6k
  }
833
354k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
136k
{
837
136k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
136k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
136k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
136k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
136k
  uint64_t ScaleVal;
842
136k
  int segreg;
843
136k
  int64_t DispVal = 1;
844
845
136k
  if (MI->csh->detail_opt) {
846
136k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
136k
    MI->flat_insn->detail->x86
849
136k
      .operands[MI->flat_insn->detail->x86.op_count]
850
136k
      .type = X86_OP_MEM;
851
136k
    MI->flat_insn->detail->x86
852
136k
      .operands[MI->flat_insn->detail->x86.op_count]
853
136k
      .size = MI->x86opsize;
854
136k
    MI->flat_insn->detail->x86
855
136k
      .operands[MI->flat_insn->detail->x86.op_count]
856
136k
      .mem.segment = X86_REG_INVALID;
857
136k
    MI->flat_insn->detail->x86
858
136k
      .operands[MI->flat_insn->detail->x86.op_count]
859
136k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
136k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
136k
      MI->flat_insn->detail->x86
862
136k
        .operands[MI->flat_insn->detail->x86.op_count]
863
136k
        .mem.index =
864
136k
        X86_register_map(MCOperand_getReg(IndexReg));
865
136k
    }
866
136k
    MI->flat_insn->detail->x86
867
136k
      .operands[MI->flat_insn->detail->x86.op_count]
868
136k
      .mem.scale = 1;
869
136k
    MI->flat_insn->detail->x86
870
136k
      .operands[MI->flat_insn->detail->x86.op_count]
871
136k
      .mem.disp = 0;
872
873
136k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
136k
            &MI->flat_insn->detail->x86.eflags);
875
136k
    MI->flat_insn->detail->x86
876
136k
      .operands[MI->flat_insn->detail->x86.op_count]
877
136k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
136k
  }
879
880
  // If this has a segment register, print it.
881
136k
  segreg = MCOperand_getReg(SegReg);
882
136k
  if (segreg) {
883
4.25k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
4.25k
    SStream_concat0(O, ":");
885
886
4.25k
    if (MI->csh->detail_opt) {
887
4.25k
      MI->flat_insn->detail->x86
888
4.25k
        .operands[MI->flat_insn->detail->x86.op_count]
889
4.25k
        .mem.segment = X86_register_map(segreg);
890
4.25k
    }
891
4.25k
  }
892
893
136k
  if (MCOperand_isImm(DispSpec)) {
894
136k
    DispVal = MCOperand_getImm(DispSpec);
895
136k
    if (MI->csh->detail_opt)
896
136k
      MI->flat_insn->detail->x86
897
136k
        .operands[MI->flat_insn->detail->x86.op_count]
898
136k
        .mem.disp = DispVal;
899
136k
    if (DispVal) {
900
41.8k
      if (MCOperand_getReg(IndexReg) ||
901
39.9k
          MCOperand_getReg(BaseReg)) {
902
39.9k
        printInt64(O, DispVal);
903
39.9k
      } else {
904
        // only immediate as address of memory
905
1.95k
        if (DispVal < 0) {
906
642
          SStream_concat(
907
642
            O, "0x%" PRIx64,
908
642
            arch_masks[MI->csh->mode] &
909
642
              DispVal);
910
1.31k
        } else {
911
1.31k
          if (DispVal > HEX_THRESHOLD)
912
1.11k
            SStream_concat(O, "0x%" PRIx64,
913
1.11k
                     DispVal);
914
199
          else
915
199
            SStream_concat(O, "%" PRIu64,
916
199
                     DispVal);
917
1.31k
        }
918
1.95k
      }
919
41.8k
    }
920
136k
  }
921
922
136k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
134k
    SStream_concat0(O, "(");
924
925
134k
    if (MCOperand_getReg(BaseReg))
926
133k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
134k
    if (MCOperand_getReg(IndexReg) &&
929
46.1k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
45.6k
      SStream_concat0(O, ", ");
931
45.6k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
45.6k
      ScaleVal = MCOperand_getImm(
933
45.6k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
45.6k
      if (MI->csh->detail_opt)
935
45.6k
        MI->flat_insn->detail->x86
936
45.6k
          .operands[MI->flat_insn->detail->x86
937
45.6k
                .op_count]
938
45.6k
          .mem.scale = (int)ScaleVal;
939
45.6k
      if (ScaleVal != 1) {
940
4.51k
        SStream_concat(O, ", %u", ScaleVal);
941
4.51k
      }
942
45.6k
    }
943
944
134k
    SStream_concat0(O, ")");
945
134k
  } else {
946
2.18k
    if (!DispVal)
947
231
      SStream_concat0(O, "0");
948
2.18k
  }
949
950
136k
  if (MI->csh->detail_opt)
951
136k
    MI->flat_insn->detail->x86.op_count++;
952
136k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
3.05k
{
956
3.05k
  switch (MI->Opcode) {
957
199
  default:
958
199
    break;
959
375
  case X86_LEA16r:
960
375
    MI->x86opsize = 2;
961
375
    break;
962
208
  case X86_LEA32r:
963
506
  case X86_LEA64_32r:
964
506
    MI->x86opsize = 4;
965
506
    break;
966
197
  case X86_LEA64r:
967
197
    MI->x86opsize = 8;
968
197
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
194
  case X86_BNDCL32rm:
971
389
  case X86_BNDCN32rm:
972
585
  case X86_BNDCU32rm:
973
941
  case X86_BNDSTXmr:
974
1.18k
  case X86_BNDLDXrm:
975
1.38k
  case X86_BNDCL64rm:
976
1.58k
  case X86_BNDCN64rm:
977
1.77k
  case X86_BNDCU64rm:
978
1.77k
    MI->x86opsize = 16;
979
1.77k
    break;
980
3.05k
#endif
981
3.05k
  }
982
983
3.05k
  printMemReference(MI, OpNo, O);
984
3.05k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
499k
{
999
499k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
499k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
349k
{
1004
349k
  x86_reg reg, reg2;
1005
349k
  enum cs_ac_type access1, access2;
1006
349k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
349k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
349k
  if (MI->csh->mode == CS_MODE_64 &&
1021
146k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
349k
  X86_lockrep(MI, OS);
1029
349k
  printInstruction(MI, OS);
1030
1031
349k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
57.7k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
30.6k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
30.3k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
30.0k
          MI->flat_insn->id != X86_INS_JMP) {
1037
30.0k
        for (i = 0;
1038
91.0k
             i < MI->flat_insn->detail->x86.op_count;
1039
61.0k
             i++) {
1040
61.0k
          if (MI->flat_insn->detail->x86
1041
61.0k
                .operands[i]
1042
61.0k
                .type == X86_OP_IMM)
1043
30.7k
            MI->flat_insn->detail->x86
1044
30.7k
              .operands[i]
1045
30.7k
              .size =
1046
30.7k
              MI->flat_insn->detail
1047
30.7k
                ->x86
1048
30.7k
                .operands
1049
30.7k
                  [MI->flat_insn
1050
30.7k
                     ->detail
1051
30.7k
                     ->x86
1052
30.7k
                     .op_count -
1053
30.7k
                   1]
1054
30.7k
                .size;
1055
61.0k
        }
1056
30.0k
      }
1057
30.6k
    } else
1058
27.0k
      MI->flat_insn->detail->x86.operands[0].size =
1059
27.0k
        MI->imm_size;
1060
57.7k
  }
1061
1062
349k
  if (MI->csh->detail_opt) {
1063
349k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
349k
    switch (MCInst_getOpcode(MI)) {
1067
328k
    default:
1068
328k
      break;
1069
328k
    case X86_SHL8r1:
1070
455
    case X86_SHL16r1:
1071
740
    case X86_SHL32r1:
1072
990
    case X86_SHL64r1:
1073
1.21k
    case X86_SAL8r1:
1074
1.47k
    case X86_SAL16r1:
1075
1.91k
    case X86_SAL32r1:
1076
2.19k
    case X86_SAL64r1:
1077
2.55k
    case X86_SHR8r1:
1078
2.93k
    case X86_SHR16r1:
1079
3.61k
    case X86_SHR32r1:
1080
4.19k
    case X86_SHR64r1:
1081
4.48k
    case X86_SAR8r1:
1082
4.79k
    case X86_SAR16r1:
1083
5.16k
    case X86_SAR32r1:
1084
5.54k
    case X86_SAR64r1:
1085
6.12k
    case X86_RCL8r1:
1086
7.14k
    case X86_RCL16r1:
1087
8.80k
    case X86_RCL32r1:
1088
9.17k
    case X86_RCL64r1:
1089
9.37k
    case X86_RCR8r1:
1090
9.60k
    case X86_RCR16r1:
1091
9.91k
    case X86_RCR32r1:
1092
10.1k
    case X86_RCR64r1:
1093
10.4k
    case X86_ROL8r1:
1094
10.7k
    case X86_ROL16r1:
1095
10.9k
    case X86_ROL32r1:
1096
11.2k
    case X86_ROL64r1:
1097
11.5k
    case X86_ROR8r1:
1098
11.9k
    case X86_ROR16r1:
1099
12.3k
    case X86_ROR32r1:
1100
12.6k
    case X86_ROR64r1:
1101
12.9k
    case X86_SHL8m1:
1102
13.2k
    case X86_SHL16m1:
1103
13.5k
    case X86_SHL32m1:
1104
13.6k
    case X86_SHL64m1:
1105
13.9k
    case X86_SAL8m1:
1106
14.1k
    case X86_SAL16m1:
1107
14.4k
    case X86_SAL32m1:
1108
14.7k
    case X86_SAL64m1:
1109
14.9k
    case X86_SHR8m1:
1110
15.3k
    case X86_SHR16m1:
1111
15.6k
    case X86_SHR32m1:
1112
15.7k
    case X86_SHR64m1:
1113
15.9k
    case X86_SAR8m1:
1114
16.3k
    case X86_SAR16m1:
1115
16.7k
    case X86_SAR32m1:
1116
17.0k
    case X86_SAR64m1:
1117
17.2k
    case X86_RCL8m1:
1118
17.5k
    case X86_RCL16m1:
1119
17.8k
    case X86_RCL32m1:
1120
18.1k
    case X86_RCL64m1:
1121
18.3k
    case X86_RCR8m1:
1122
18.5k
    case X86_RCR16m1:
1123
18.8k
    case X86_RCR32m1:
1124
19.0k
    case X86_RCR64m1:
1125
19.4k
    case X86_ROL8m1:
1126
19.7k
    case X86_ROL16m1:
1127
20.2k
    case X86_ROL32m1:
1128
20.4k
    case X86_ROL64m1:
1129
20.6k
    case X86_ROR8m1:
1130
21.0k
    case X86_ROR16m1:
1131
21.3k
    case X86_ROR32m1:
1132
21.5k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
21.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
21.5k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
21.5k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
21.5k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
21.5k
                .operands) -
1139
21.5k
           1));
1140
21.5k
      MI->flat_insn->detail->x86.operands[0].type =
1141
21.5k
        X86_OP_IMM;
1142
21.5k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
21.5k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
21.5k
      MI->flat_insn->detail->x86.op_count++;
1145
349k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
349k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
349k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
18.1k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
18.1k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
18.1k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
18.1k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
18.1k
                .operands) -
1161
18.1k
           1));
1162
18.1k
      MI->flat_insn->detail->x86.operands[0].type =
1163
18.1k
        X86_OP_REG;
1164
18.1k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
18.1k
      MI->flat_insn->detail->x86.operands[0].size =
1166
18.1k
        MI->csh->regsize_map[reg];
1167
18.1k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
18.1k
      MI->flat_insn->detail->x86.op_count++;
1170
331k
    } else {
1171
331k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
331k
                &access1, &reg2, &access2)) {
1173
12.8k
        MI->flat_insn->detail->x86.operands[0].type =
1174
12.8k
          X86_OP_REG;
1175
12.8k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
12.8k
          reg;
1177
12.8k
        MI->flat_insn->detail->x86.operands[0].size =
1178
12.8k
          MI->csh->regsize_map[reg];
1179
12.8k
        MI->flat_insn->detail->x86.operands[0].access =
1180
12.8k
          access1;
1181
12.8k
        MI->flat_insn->detail->x86.operands[1].type =
1182
12.8k
          X86_OP_REG;
1183
12.8k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
12.8k
          reg2;
1185
12.8k
        MI->flat_insn->detail->x86.operands[1].size =
1186
12.8k
          MI->csh->regsize_map[reg2];
1187
12.8k
        MI->flat_insn->detail->x86.operands[1].access =
1188
12.8k
          access2;
1189
12.8k
        MI->flat_insn->detail->x86.op_count = 2;
1190
12.8k
      }
1191
331k
    }
1192
1193
349k
#ifndef CAPSTONE_DIET
1194
349k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
349k
            &MI->flat_insn->detail->x86.eflags);
1196
349k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
349k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
349k
#endif
1199
349k
  }
1200
349k
}
1201
1202
#endif