Coverage Report

Created: 2025-11-24 06:12

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/ARM/ARMDisassembler.c
Line
Count
Source
1
//===-- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA --------------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
10
/* Capstone Disassembly Engine */
11
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
12
13
#ifdef CAPSTONE_HAS_ARM
14
15
#include <stdio.h>
16
#include <string.h>
17
#include <stdlib.h>
18
#include <capstone/platform.h>
19
20
#include "ARMAddressingModes.h"
21
#include "ARMBaseInfo.h"
22
#include "../../MCFixedLenDisassembler.h"
23
#include "../../MCInst.h"
24
#include "../../MCInstrDesc.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../LEB128.h"
27
#include "../../MCDisassembler.h"
28
#include "../../cs_priv.h"
29
#include "../../utils.h"
30
31
#include "ARMDisassembler.h"
32
#include "ARMMapping.h"
33
34
#define GET_SUBTARGETINFO_ENUM
35
#include "ARMGenSubtargetInfo.inc"
36
37
#define GET_INSTRINFO_MC_DESC
38
#include "ARMGenInstrInfo.inc"
39
40
#define GET_INSTRINFO_ENUM
41
#include "ARMGenInstrInfo.inc"
42
43
static bool ITStatus_push_back(ARM_ITStatus *it, char v)
44
3.66k
{
45
3.66k
  if (it->size >= sizeof(it->ITStates)) {
46
    // TODO: consider warning user.
47
0
    it->size = 0;
48
0
  }
49
3.66k
  it->ITStates[it->size] = v;
50
3.66k
  it->size++;
51
52
3.66k
  return true;
53
3.66k
}
54
55
// Returns true if the current instruction is in an IT block
56
static bool ITStatus_instrInITBlock(ARM_ITStatus *it)
57
161k
{
58
  //return !ITStates.empty();
59
161k
  return (it->size > 0);
60
161k
}
61
62
// Returns true if current instruction is the last instruction in an IT block
63
static bool ITStatus_instrLastInITBlock(ARM_ITStatus *it)
64
253
{
65
253
  return (it->size == 1);
66
253
}
67
68
// Handles the condition code status of instructions in IT blocks
69
70
// Returns the condition code for instruction in IT block
71
static unsigned ITStatus_getITCC(ARM_ITStatus *it)
72
67.9k
{
73
67.9k
  unsigned CC = ARMCC_AL;
74
75
67.9k
  if (ITStatus_instrInITBlock(it))
76
    //CC = ITStates.back();
77
3.58k
    CC = it->ITStates[it->size-1];
78
79
67.9k
  return CC;
80
67.9k
}
81
82
// Advances the IT block state to the next T or E
83
static void ITStatus_advanceITState(ARM_ITStatus *it)
84
3.58k
{
85
  //ITStates.pop_back();
86
3.58k
  it->size--;
87
3.58k
}
88
89
// Called when decoding an IT instruction. Sets the IT state for the following
90
// instructions that for the IT block. Firstcond and Mask correspond to the 
91
// fields in the IT instruction encoding.
92
static void ITStatus_setITState(ARM_ITStatus *it, char Firstcond, char Mask)
93
1.17k
{
94
  // (3 - the number of trailing zeros) is the number of then / else.
95
1.17k
  unsigned CondBit0 = Firstcond & 1;
96
1.17k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
97
1.17k
  unsigned char CCBits = (unsigned char)Firstcond & 0xf;
98
1.17k
  unsigned Pos;
99
100
  //assert(NumTZ <= 3 && "Invalid IT mask!");
101
  // push condition codes onto the stack the correct order for the pops
102
3.66k
  for (Pos = NumTZ + 1; Pos <= 3; ++Pos) {
103
2.48k
    bool T = ((Mask >> Pos) & 1) == (int)CondBit0;
104
105
2.48k
    if (T)
106
685
      ITStatus_push_back(it, CCBits);
107
1.80k
    else
108
1.80k
      ITStatus_push_back(it, CCBits ^ 1);
109
2.48k
  }
110
111
1.17k
  ITStatus_push_back(it, CCBits);
112
1.17k
}
113
114
/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
115
116
static bool Check(DecodeStatus *Out, DecodeStatus In)
117
414k
{
118
414k
  switch (In) {
119
396k
    case MCDisassembler_Success:
120
      // Out stays the same.
121
396k
      return true;
122
16.8k
    case MCDisassembler_SoftFail:
123
16.8k
      *Out = In;
124
16.8k
      return true;
125
1.74k
    case MCDisassembler_Fail:
126
1.74k
      *Out = In;
127
1.74k
      return false;
128
0
    default:  // never reached
129
0
      return false;
130
414k
  }
131
414k
}
132
133
// Forward declare these because the autogenerated code will reference them.
134
// Definitions are further down.
135
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
136
    uint64_t Address, const void *Decoder);
137
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst,
138
    unsigned RegNo, uint64_t Address, const void *Decoder);
139
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst,
140
    unsigned RegNo, uint64_t Address, const void *Decoder);
141
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
142
    uint64_t Address, const void *Decoder);
143
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
144
    uint64_t Address, const void *Decoder);
145
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
146
    uint64_t Address, const void *Decoder);
147
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
148
    uint64_t Address, const void *Decoder);
149
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
150
    uint64_t Address, const void *Decoder);
151
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
152
    uint64_t Address, const void *Decoder);
153
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
154
    uint64_t Address, const void *Decoder);
155
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst,
156
    unsigned RegNo, uint64_t Address, const void *Decoder);
157
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
158
    uint64_t Address, const void *Decoder);
159
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
160
    uint64_t Address, const void *Decoder);
161
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst,
162
    unsigned RegNo, uint64_t Address, const void *Decoder);
163
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
164
    uint64_t Address, const void *Decoder);
165
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
166
    uint64_t Address, const void *Decoder);
167
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
168
    uint64_t Address, const void *Decoder);
169
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
170
    uint64_t Address, const void *Decoder);
171
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
172
    uint64_t Address, const void *Decoder);
173
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
174
    uint64_t Address, const void *Decoder);
175
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
176
    uint64_t Address, const void *Decoder);
177
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst,
178
    unsigned Insn, uint64_t Address, const void *Decoder);
179
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
180
    uint64_t Address, const void *Decoder);
181
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst,unsigned Insn,
182
    uint64_t Address, const void *Decoder);
183
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
184
    uint64_t Address, const void *Decoder);
185
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
186
    uint64_t Address, const void *Decoder);
187
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst * Inst,
188
    unsigned Insn, uint64_t Adddress, const void *Decoder);
189
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
190
    uint64_t Address, const void *Decoder);
191
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
192
    uint64_t Address, const void *Decoder);
193
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
194
    uint64_t Address, const void *Decoder);
195
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
196
    uint64_t Address, const void *Decoder);
197
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
198
    uint64_t Address, const void *Decoder);
199
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
200
    uint64_t Address, const void *Decoder);
201
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
202
    uint64_t Address, const void *Decoder);
203
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
204
    uint64_t Address, const void *Decoder);
205
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
206
    uint64_t Address, const void *Decoder);
207
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst,unsigned Insn,
208
    uint64_t Address, const void *Decoder);
209
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
210
    uint64_t Address, const void *Decoder);
211
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
212
    uint64_t Address, const void *Decoder);
213
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
214
    uint64_t Address, const void *Decoder);
215
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
216
    uint64_t Address, const void *Decoder);
217
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
218
    uint64_t Address, const void *Decoder);
219
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
220
    uint64_t Address, const void *Decoder);
221
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
222
    uint64_t Address, const void *Decoder);
223
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
224
    uint64_t Address, const void *Decoder);
225
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
226
    uint64_t Address, const void *Decoder);
227
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
228
    uint64_t Address, const void *Decoder);
229
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
230
    uint64_t Address, const void *Decoder);
231
static DecodeStatus DecodeNEONModImmInstruction(MCInst *Inst,unsigned Val,
232
    uint64_t Address, const void *Decoder);
233
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
234
    uint64_t Address, const void *Decoder);
235
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
236
    uint64_t Address, const void *Decoder);
237
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
238
    uint64_t Address, const void *Decoder);
239
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
240
    uint64_t Address, const void *Decoder);
241
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
242
    uint64_t Address, const void *Decoder);
243
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
244
    uint64_t Address, const void *Decoder);
245
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
246
    uint64_t Address, const void *Decoder);
247
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
248
    uint64_t Address, const void *Decoder);
249
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
250
    uint64_t Address, const void *Decoder);
251
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
252
    uint64_t Address, const void *Decoder);
253
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn,
254
    uint64_t Address, const void *Decoder);
255
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
256
    uint64_t Address, const void *Decoder);
257
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
258
    uint64_t Address, const void *Decoder);
259
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
260
    uint64_t Address, const void *Decoder);
261
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
262
    uint64_t Address, const void *Decoder);
263
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
264
    uint64_t Address, const void *Decoder);
265
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
266
    uint64_t Address, const void *Decoder);
267
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
268
    uint64_t Address, const void *Decoder);
269
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn,
270
    uint64_t Address, const void *Decoder);
271
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn,
272
    uint64_t Address, const void *Decoder);
273
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn,
274
    uint64_t Address, const void *Decoder);
275
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn,
276
    uint64_t Address, const void *Decoder);
277
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn,
278
    uint64_t Address, const void *Decoder);
279
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn,
280
    uint64_t Address, const void *Decoder);
281
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn,
282
    uint64_t Address, const void *Decoder);
283
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn,
284
    uint64_t Address, const void *Decoder);
285
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn,
286
    uint64_t Address, const void *Decoder);
287
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn,
288
    uint64_t Address, const void *Decoder);
289
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn,
290
    uint64_t Address, const void *Decoder);
291
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn,
292
    uint64_t Address, const void *Decoder);
293
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn,
294
    uint64_t Address, const void *Decoder);
295
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
296
    uint64_t Address, const void *Decoder);
297
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
298
    uint64_t Address, const void *Decoder);
299
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
300
    uint64_t Address, const void *Decoder);
301
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
302
    uint64_t Address, const void *Decoder);
303
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
304
    uint64_t Address, const void *Decoder);
305
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
306
    uint64_t Address, const void *Decoder);
307
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
308
    uint64_t Address, const void *Decoder);
309
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
310
    uint64_t Address, const void *Decoder);
311
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
312
    uint64_t Address, const void *Decoder);
313
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
314
    uint64_t Address, const void *Decoder);
315
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
316
    uint64_t Address, const void* Decoder);
317
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
318
    uint64_t Address, const void* Decoder);
319
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn,
320
    uint64_t Address, const void* Decoder);
321
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
322
    uint64_t Address, const void* Decoder);
323
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val,
324
    uint64_t Address, const void *Decoder);
325
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
326
    uint64_t Address, const void *Decoder);
327
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst,unsigned Val,
328
    uint64_t Address, const void *Decoder);
329
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val,
330
    uint64_t Address, const void *Decoder);
331
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
332
    uint64_t Address, const void *Decoder);
333
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
334
    uint64_t Address, const void *Decoder);
335
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
336
    uint64_t Address, const void *Decoder);
337
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
338
    uint64_t Address, const void *Decoder);
339
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
340
    uint64_t Address, const void *Decoder);
341
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
342
    uint64_t Address, const void *Decoder);
343
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
344
    uint64_t Address, const void *Decoder);
345
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
346
    uint64_t Address, const void *Decoder);
347
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
348
    uint64_t Address, const void *Decoder);
349
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val,
350
    uint64_t Address, const void *Decoder);
351
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst,unsigned Val,
352
    uint64_t Address, const void *Decoder);
353
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
354
    uint64_t Address, const void *Decoder);
355
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val,
356
    uint64_t Address, const void *Decoder);
357
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst,unsigned Insn,
358
    uint64_t Address, const void *Decoder);
359
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst,unsigned Insn,
360
    uint64_t Address, const void *Decoder);
361
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Val,
362
    uint64_t Address, const void *Decoder);
363
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
364
    uint64_t Address, const void *Decoder);
365
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
366
    uint64_t Address, const void *Decoder);
367
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val,
368
    uint64_t Address, const void *Decoder);
369
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
370
    uint64_t Address, const void *Decoder);
371
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
372
    uint64_t Address, const void *Decoder);
373
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
374
    uint64_t Address, const void *Decoder);
375
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
376
    uint64_t Address, const void *Decoder);
377
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
378
    uint64_t Address, const void *Decoder);
379
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
380
    uint64_t Address, const void *Decoder);
381
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst, unsigned Insn,
382
    uint64_t Address, const void *Decoder);
383
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
384
    uint64_t Address, const void *Decoder);
385
386
// Hacky: enable all features for disassembler
387
bool ARM_getFeatureBits(unsigned int mode, unsigned int feature)
388
346k
{
389
346k
  if ((mode & CS_MODE_V8) == 0) {
390
    // not V8 mode
391
265k
    if (feature == ARM_HasV8Ops || feature == ARM_HasV8_1aOps ||
392
252k
      feature == ARM_HasV8_4aOps || feature == ARM_HasV8_3aOps)
393
      // HasV8MBaselineOps
394
13.3k
      return false;
395
265k
  }
396
333k
  if (feature == ARM_FeatureVFPOnlySP)
397
847
    return false;
398
399
332k
  if ((mode & CS_MODE_MCLASS) == 0) {
400
234k
    if (feature == ARM_FeatureMClass)
401
12.3k
      return false;
402
234k
  }
403
404
320k
  if ((mode & CS_MODE_THUMB) == 0) {
405
    // not Thumb
406
43.7k
    if (feature == ARM_FeatureThumb2 || feature == ARM_ModeThumb)
407
26.6k
      return false;
408
    // FIXME: what mode enables D16?
409
17.1k
    if (feature == ARM_FeatureD16)
410
5.15k
      return false;
411
276k
  } else {
412
    // Thumb
413
276k
    if (feature == ARM_FeatureD16)
414
21.8k
      return false;
415
276k
  }
416
417
266k
  if (feature == ARM_FeatureMClass && (mode & CS_MODE_MCLASS) == 0)
418
0
    return false;
419
420
  // we support everything
421
266k
  return true;
422
266k
}
423
424
#include "ARMGenDisassemblerTables.inc"
425
426
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
427
    uint64_t Address, const void *Decoder)
428
20.5k
{
429
20.5k
  if (Val == 0xF) return MCDisassembler_Fail;
430
431
  // AL predicate is not allowed on Thumb1 branches.
432
19.3k
  if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
433
0
    return MCDisassembler_Fail;
434
435
19.3k
  MCOperand_CreateImm0(Inst, Val);
436
437
19.3k
  if (Val == ARMCC_AL) {
438
3.04k
    MCOperand_CreateReg0(Inst, 0);
439
3.04k
  } else
440
16.3k
    MCOperand_CreateReg0(Inst, ARM_CPSR);
441
442
19.3k
  return MCDisassembler_Success;
443
19.3k
}
444
445
#define GET_REGINFO_MC_DESC
446
#include "ARMGenRegisterInfo.inc"
447
void ARM_init(MCRegisterInfo *MRI)
448
2.19k
{
449
  /* 
450
    InitMCRegisterInfo(ARMRegDesc, 289,
451
    RA, PC,
452
    ARMMCRegisterClasses, 103,
453
    ARMRegUnitRoots, 77, ARMRegDiffLists, ARMRegStrings,
454
    ARMSubRegIdxLists, 57,
455
    ARMSubRegIdxRanges, ARMRegEncodingTable);
456
   */
457
458
2.19k
  MCRegisterInfo_InitMCRegisterInfo(MRI, ARMRegDesc, 289,
459
2.19k
      0, 0, 
460
2.19k
      ARMMCRegisterClasses, 103,
461
2.19k
      0, 0, ARMRegDiffLists, 0, 
462
2.19k
      ARMSubRegIdxLists, 57,
463
2.19k
      0);
464
2.19k
}
465
466
// Post-decoding checks
467
static DecodeStatus checkDecodedInstruction(MCInst *MI,
468
    uint32_t Insn,
469
    DecodeStatus Result)
470
17.7k
{
471
17.7k
  switch (MCInst_getOpcode(MI)) {
472
141
    case ARM_HVC: {
473
        // HVC is undefined if condition = 0xf otherwise upredictable
474
        // if condition != 0xe
475
141
        uint32_t Cond = (Insn >> 28) & 0xF;
476
477
141
        if (Cond == 0xF)
478
0
          return MCDisassembler_Fail;
479
480
141
        if (Cond != 0xE)
481
9
          return MCDisassembler_SoftFail;
482
483
132
        return Result;
484
141
      }
485
17.6k
    default:
486
17.6k
         return Result;
487
17.7k
  }
488
17.7k
}
489
490
static DecodeStatus _ARM_getInstruction(cs_struct *ud, MCInst *MI, const uint8_t *code, size_t code_len,
491
    uint16_t *Size, uint64_t Address)
492
20.0k
{
493
20.0k
  uint32_t insn;
494
20.0k
  DecodeStatus result;
495
496
20.0k
  *Size = 0;
497
498
20.0k
  if (code_len < 4)
499
    // not enough data
500
125
    return MCDisassembler_Fail;
501
502
19.9k
  if (MI->flat_insn->detail) {
503
19.9k
    unsigned int i;
504
505
19.9k
    memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm) + sizeof(cs_arm));
506
507
737k
    for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm.operands); i++) {
508
717k
      MI->flat_insn->detail->arm.operands[i].vector_index = -1;
509
717k
      MI->flat_insn->detail->arm.operands[i].neon_lane = -1;
510
717k
    }
511
19.9k
  }
512
513
19.9k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
514
0
    insn = (code[3] << 0) | (code[2] << 8) |
515
0
      (code[1] <<  16) | ((uint32_t) code[0] << 24);
516
19.9k
  else
517
19.9k
    insn = ((uint32_t) code[3] << 24) | (code[2] << 16) |
518
19.9k
      (code[1] <<  8) | (code[0] <<  0);
519
520
  // Calling the auto-generated decoder function.
521
19.9k
  result = decodeInstruction_4(DecoderTableARM32, MI, insn, Address);
522
19.9k
  if (result != MCDisassembler_Fail) {
523
15.5k
    result = checkDecodedInstruction(MI, insn, result);
524
15.5k
    if (result != MCDisassembler_Fail)
525
15.5k
      *Size = 4;
526
527
15.5k
    return result;
528
15.5k
  }
529
530
  // VFP and NEON instructions, similarly, are shared between ARM
531
  // and Thumb modes.
532
4.33k
  MCInst_clear(MI);
533
4.33k
  result = decodeInstruction_4(DecoderTableVFP32, MI, insn, Address);
534
4.33k
  if (result != MCDisassembler_Fail) {
535
1.04k
    *Size = 4;
536
1.04k
    return result;
537
1.04k
  }
538
539
3.29k
  MCInst_clear(MI);
540
3.29k
  result = decodeInstruction_4(DecoderTableVFPV832, MI, insn, Address);
541
3.29k
  if (result != MCDisassembler_Fail) {
542
310
    *Size = 4;
543
310
    return result;
544
310
  }
545
546
2.98k
  MCInst_clear(MI);
547
2.98k
  result = decodeInstruction_4(DecoderTableNEONData32, MI, insn, Address);
548
2.98k
  if (result != MCDisassembler_Fail) {
549
390
    *Size = 4;
550
    // Add a fake predicate operand, because we share these instruction
551
    // definitions with Thumb2 where these instructions are predicable.
552
390
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
553
0
      return MCDisassembler_Fail;
554
390
    return result;
555
390
  }
556
557
2.59k
  MCInst_clear(MI);
558
2.59k
  result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI, insn, Address);
559
2.59k
  if (result != MCDisassembler_Fail) {
560
302
    *Size = 4;
561
    // Add a fake predicate operand, because we share these instruction
562
    // definitions with Thumb2 where these instructions are predicable.
563
302
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
564
0
      return MCDisassembler_Fail;
565
302
    return result;
566
302
  }
567
568
2.28k
  MCInst_clear(MI);
569
2.28k
  result = decodeInstruction_4(DecoderTableNEONDup32, MI, insn, Address);
570
2.28k
  if (result != MCDisassembler_Fail) {
571
9
    *Size = 4;
572
    // Add a fake predicate operand, because we share these instruction
573
    // definitions with Thumb2 where these instructions are predicable.
574
9
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
575
0
      return MCDisassembler_Fail;
576
9
    return result;
577
9
  }
578
579
2.27k
  MCInst_clear(MI);
580
2.27k
  result = decodeInstruction_4(DecoderTablev8NEON32, MI, insn, Address);
581
2.27k
  if (result != MCDisassembler_Fail) {
582
5
    *Size = 4;
583
5
    return result;
584
5
  }
585
586
2.27k
  MCInst_clear(MI);
587
2.27k
  result = decodeInstruction_4(DecoderTablev8Crypto32, MI, insn, Address);
588
2.27k
  if (result != MCDisassembler_Fail) {
589
2
    *Size = 4;
590
2
    return result;
591
2
  }
592
593
2.27k
  result = decodeInstruction_4(DecoderTableCoProc32, MI, insn, Address);
594
2.27k
  if (result != MCDisassembler_Fail) {
595
2.20k
    result = checkDecodedInstruction(MI, insn, result);
596
2.20k
    if (result != MCDisassembler_Fail)
597
2.20k
      *Size = 4;
598
599
2.20k
    return result;
600
2.20k
  }
601
602
70
  MCInst_clear(MI);
603
70
  *Size = 0;
604
70
  return MCDisassembler_Fail;
605
2.27k
}
606
607
// Thumb1 instructions don't have explicit S bits. Rather, they
608
// implicitly set CPSR. Since it's not represented in the encoding, the
609
// auto-generated decoder won't inject the CPSR operand. We need to fix
610
// that as a post-pass.
611
static void AddThumb1SBit(MCInst *MI, bool InITBlock)
612
15.3k
{
613
15.3k
  const MCOperandInfo *OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
614
15.3k
  unsigned short NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
615
15.3k
  unsigned i;
616
617
31.3k
  for (i = 0; i < NumOps; ++i) {
618
31.0k
    if (i == MCInst_getNumOperands(MI)) break;
619
620
31.0k
    if (MCOperandInfo_isOptionalDef(&OpInfo[i]) && OpInfo[i].RegClass == ARM_CCRRegClassID) {
621
15.0k
      if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i - 1])) continue;
622
15.0k
      MCInst_insert0(MI, i, MCOperand_CreateReg1(MI, InITBlock ? 0 : ARM_CPSR));
623
15.0k
      return;
624
15.0k
    }
625
31.0k
  }
626
627
  //MI.insert(I, MCOperand_CreateReg0(Inst, InITBlock ? 0 : ARM_CPSR));
628
288
  MCInst_insert0(MI, i, MCOperand_CreateReg1(MI, InITBlock ? 0 : ARM_CPSR));
629
288
}
630
631
// Most Thumb instructions don't have explicit predicates in the
632
// encoding, but rather get their predicates from IT context. We need
633
// to fix up the predicate operands using this context information as a
634
// post-pass.
635
static DecodeStatus AddThumbPredicate(cs_struct *ud, MCInst *MI)
636
73.3k
{
637
73.3k
  DecodeStatus S = MCDisassembler_Success;
638
73.3k
  const MCOperandInfo *OpInfo;
639
73.3k
  unsigned short NumOps;
640
73.3k
  unsigned int i;
641
73.3k
  unsigned CC;
642
643
  // A few instructions actually have predicates encoded in them. Don't
644
  // try to overwrite it if we're seeing one of those.
645
73.3k
  switch (MCInst_getOpcode(MI)) {
646
1.41k
    case ARM_tBcc:
647
1.59k
    case ARM_t2Bcc:
648
1.87k
    case ARM_tCBZ:
649
2.12k
    case ARM_tCBNZ:
650
2.13k
    case ARM_tCPS:
651
2.17k
    case ARM_t2CPS3p:
652
2.17k
    case ARM_t2CPS2p:
653
2.17k
    case ARM_t2CPS1p:
654
6.77k
    case ARM_tMOVSr:
655
6.78k
    case ARM_tSETEND:
656
      // Some instructions (mostly conditional branches) are not
657
      // allowed in IT blocks.
658
6.78k
      if (ITStatus_instrInITBlock(&(ud->ITBlock)))
659
146
        S = MCDisassembler_SoftFail;
660
6.63k
      else
661
6.63k
        return MCDisassembler_Success;
662
146
      break;
663
664
146
    case ARM_t2HINT:
665
124
      if (MCOperand_getImm(MCInst_getOperand(MI, 0)) == 0x10)
666
1
        S = MCDisassembler_SoftFail;
667
124
      break;
668
669
679
    case ARM_tB:
670
804
    case ARM_t2B:
671
902
    case ARM_t2TBB:
672
959
    case ARM_t2TBH:
673
      // Some instructions (mostly unconditional branches) can
674
      // only appears at the end of, or outside of, an IT.
675
      // if (ITBlock.instrInITBlock() && !ITBlock.instrLastInITBlock())
676
959
      if (ITStatus_instrInITBlock(&(ud->ITBlock)) && !ITStatus_instrLastInITBlock(&(ud->ITBlock)))
677
195
        S = MCDisassembler_SoftFail;
678
959
      break;
679
65.4k
    default:
680
65.4k
      break;
681
73.3k
  }
682
683
  // If we're in an IT block, base the predicate on that.  Otherwise,
684
  // assume a predicate of AL.
685
66.7k
  CC = ITStatus_getITCC(&(ud->ITBlock));
686
66.7k
  if (CC == 0xF) 
687
78
    CC = ARMCC_AL;
688
689
66.7k
  if (ITStatus_instrInITBlock(&(ud->ITBlock)))
690
3.19k
    ITStatus_advanceITState(&(ud->ITBlock));
691
692
66.7k
  OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
693
66.7k
  NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
694
695
271k
  for (i = 0; i < NumOps; ++i) {
696
270k
    if (i == MCInst_getNumOperands(MI)) break;
697
698
209k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
699
4.34k
      MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, CC));
700
701
4.34k
      if (CC == ARMCC_AL)
702
4.23k
        MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, 0));
703
109
      else
704
109
        MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, ARM_CPSR));
705
706
4.34k
      return S;
707
4.34k
    }
708
209k
  }
709
710
62.3k
  MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, CC));
711
712
62.3k
  if (CC == ARMCC_AL)
713
59.4k
    MCInst_insert0(MI, i + 1, MCOperand_CreateReg1(MI, 0));
714
2.94k
  else
715
2.94k
    MCInst_insert0(MI, i + 1, MCOperand_CreateReg1(MI, ARM_CPSR));
716
717
62.3k
  return S;
718
66.7k
}
719
720
// Thumb VFP instructions are a special case. Because we share their
721
// encodings between ARM and Thumb modes, and they are predicable in ARM
722
// mode, the auto-generated decoder will give them an (incorrect)
723
// predicate operand. We need to rewrite these operands based on the IT
724
// context as a post-pass.
725
static void UpdateThumbVFPPredicate(cs_struct *ud, MCInst *MI)
726
1.24k
{
727
1.24k
  unsigned CC;
728
1.24k
  unsigned short NumOps;
729
1.24k
  const MCOperandInfo *OpInfo;
730
1.24k
  unsigned i;
731
732
1.24k
  CC = ITStatus_getITCC(&(ud->ITBlock));
733
1.24k
  if (ITStatus_instrInITBlock(&(ud->ITBlock)))
734
395
    ITStatus_advanceITState(&(ud->ITBlock));
735
736
1.24k
  OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
737
1.24k
  NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
738
739
3.59k
  for (i = 0; i < NumOps; ++i) {
740
3.59k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
741
1.24k
      MCOperand_setImm(MCInst_getOperand(MI, i), CC);
742
743
1.24k
      if (CC == ARMCC_AL)
744
880
        MCOperand_setReg(MCInst_getOperand(MI, i + 1), 0);
745
363
      else
746
363
        MCOperand_setReg(MCInst_getOperand(MI, i + 1), ARM_CPSR);
747
748
1.24k
      return;
749
1.24k
    }
750
3.59k
  }
751
1.24k
}
752
753
static DecodeStatus _Thumb_getInstruction(cs_struct *ud, MCInst *MI, const uint8_t *code, size_t code_len,
754
    uint16_t *Size, uint64_t Address)
755
76.7k
{
756
76.7k
  uint16_t insn16;
757
76.7k
  DecodeStatus result;
758
76.7k
  bool InITBlock;
759
76.7k
  unsigned Firstcond, Mask; 
760
76.7k
  uint32_t NEONLdStInsn, insn32, NEONDataInsn, NEONCryptoInsn, NEONv8Insn;
761
76.7k
  size_t i;
762
763
  // We want to read exactly 2 bytes of data.
764
76.7k
  if (code_len < 2)
765
    // not enough data
766
169
    return MCDisassembler_Fail;
767
768
76.5k
  if (MI->flat_insn->detail) {
769
76.5k
    memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm)+sizeof(cs_arm));
770
2.83M
    for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm.operands); i++) {
771
2.75M
      MI->flat_insn->detail->arm.operands[i].vector_index = -1;
772
2.75M
      MI->flat_insn->detail->arm.operands[i].neon_lane = -1;
773
2.75M
    }
774
76.5k
  }
775
776
76.5k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
777
0
    insn16 = (code[0] << 8) | code[1];
778
76.5k
  else
779
76.5k
    insn16 = (code[1] << 8) | code[0];
780
781
76.5k
  result = decodeInstruction_2(DecoderTableThumb16, MI, insn16, Address);
782
76.5k
  if (result != MCDisassembler_Fail) {
783
30.9k
    *Size = 2;
784
30.9k
    Check(&result, AddThumbPredicate(ud, MI));
785
30.9k
    return result;
786
30.9k
  }
787
788
45.6k
  MCInst_clear(MI);
789
45.6k
  result = decodeInstruction_2(DecoderTableThumbSBit16, MI, insn16, Address);
790
45.6k
  if (result) {
791
15.0k
    *Size = 2;
792
15.0k
    InITBlock = ITStatus_instrInITBlock(&(ud->ITBlock));
793
15.0k
    Check(&result, AddThumbPredicate(ud, MI));
794
15.0k
    AddThumb1SBit(MI, InITBlock);
795
15.0k
    return result;
796
15.0k
  }
797
798
30.5k
  MCInst_clear(MI);
799
30.5k
  result = decodeInstruction_2(DecoderTableThumb216, MI, insn16, Address);
800
30.5k
  if (result != MCDisassembler_Fail) {
801
2.10k
    *Size = 2;
802
803
    // Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
804
    // the Thumb predicate.
805
2.10k
    if (MCInst_getOpcode(MI) == ARM_t2IT && ITStatus_instrInITBlock(&(ud->ITBlock)))
806
931
      return MCDisassembler_SoftFail;
807
808
1.17k
    Check(&result, AddThumbPredicate(ud, MI));
809
810
    // If we find an IT instruction, we need to parse its condition
811
    // code and mask operands so that we can apply them correctly
812
    // to the subsequent instructions.
813
1.17k
    if (MCInst_getOpcode(MI) == ARM_t2IT) {
814
1.17k
      Firstcond = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, 0));
815
1.17k
      Mask = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, 1));
816
1.17k
      ITStatus_setITState(&(ud->ITBlock), (char)Firstcond, (char)Mask);
817
818
      // An IT instruction that would give a 'NV' predicate is unpredictable.
819
      // if (Firstcond == ARMCC_AL && !isPowerOf2_32(Mask))
820
      //  CS << "unpredictable IT predicate sequence";
821
1.17k
    }
822
823
1.17k
    return result;
824
2.10k
  }
825
826
  // We want to read exactly 4 bytes of data.
827
28.4k
  if (code_len < 4)
828
    // not enough data
829
32
    return MCDisassembler_Fail;
830
831
28.4k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
832
0
    insn32 = (code[3] <<  0) | (code[2] <<  8) |
833
0
      (code[1] << 16) | ((uint32_t) code[0] << 24);
834
28.4k
  else
835
28.4k
    insn32 = (code[3] <<  8) | (code[2] <<  0) |
836
28.4k
      ((uint32_t) code[1] << 24) | (code[0] << 16);
837
838
28.4k
  MCInst_clear(MI);
839
28.4k
  result = decodeInstruction_4(DecoderTableThumb32, MI, insn32, Address);
840
28.4k
  if (result != MCDisassembler_Fail) {
841
288
    *Size = 4;
842
288
    InITBlock = ITStatus_instrInITBlock(&(ud->ITBlock));
843
288
    Check(&result, AddThumbPredicate(ud, MI));
844
288
    AddThumb1SBit(MI, InITBlock);
845
846
288
    return result;
847
288
  }
848
849
28.1k
  MCInst_clear(MI);
850
28.1k
  result = decodeInstruction_4(DecoderTableThumb232, MI, insn32, Address);
851
28.1k
  if (result != MCDisassembler_Fail) {
852
12.8k
    *Size = 4;
853
12.8k
    Check(&result, AddThumbPredicate(ud, MI));
854
12.8k
    return result;
855
12.8k
  }
856
857
15.2k
  if (fieldFromInstruction_4(insn32, 28, 4) == 0xE) {
858
2.85k
    MCInst_clear(MI);
859
2.85k
    result = decodeInstruction_4(DecoderTableVFP32, MI, insn32, Address);
860
2.85k
    if (result != MCDisassembler_Fail) {
861
1.24k
      *Size = 4;
862
1.24k
      UpdateThumbVFPPredicate(ud, MI);
863
1.24k
      return result;
864
1.24k
    }
865
2.85k
  }
866
867
14.0k
  MCInst_clear(MI);
868
14.0k
  result = decodeInstruction_4(DecoderTableVFPV832, MI, insn32, Address);
869
14.0k
  if (result != MCDisassembler_Fail) {
870
888
    *Size = 4;
871
888
    return result;
872
888
  }
873
874
13.1k
  if (fieldFromInstruction_4(insn32, 28, 4) == 0xE) {
875
1.60k
    MCInst_clear(MI);
876
1.60k
    result = decodeInstruction_4(DecoderTableNEONDup32, MI, insn32, Address);
877
1.60k
    if (result != MCDisassembler_Fail) {
878
7
      *Size = 4;
879
7
      Check(&result, AddThumbPredicate(ud, MI));
880
7
      return result;
881
7
    }
882
1.60k
  }
883
884
13.1k
  if (fieldFromInstruction_4(insn32, 24, 8) == 0xF9) {
885
8.02k
    MCInst_clear(MI);
886
8.02k
    NEONLdStInsn = insn32;
887
8.02k
    NEONLdStInsn &= 0xF0FFFFFF;
888
8.02k
    NEONLdStInsn |= 0x04000000;
889
8.02k
    result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI, NEONLdStInsn, Address);
890
8.02k
    if (result != MCDisassembler_Fail) {
891
8.01k
      *Size = 4;
892
8.01k
      Check(&result, AddThumbPredicate(ud, MI));
893
8.01k
      return result;
894
8.01k
    }
895
8.02k
  }
896
897
5.10k
  if (fieldFromInstruction_4(insn32, 24, 4) == 0xF) {
898
3.16k
    MCInst_clear(MI);
899
3.16k
    NEONDataInsn = insn32;
900
3.16k
    NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
901
3.16k
    NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
902
3.16k
    NEONDataInsn |= 0x12000000; // Set bits 28 and 25
903
3.16k
    result = decodeInstruction_4(DecoderTableNEONData32, MI, NEONDataInsn, Address);
904
3.16k
    if (result != MCDisassembler_Fail) {
905
3.12k
      *Size = 4;
906
3.12k
      Check(&result, AddThumbPredicate(ud, MI));
907
3.12k
      return result;
908
3.12k
    }
909
3.16k
  }
910
911
1.98k
  MCInst_clear(MI);
912
1.98k
  NEONCryptoInsn = insn32;
913
1.98k
  NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
914
1.98k
  NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
915
1.98k
  NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
916
1.98k
  result = decodeInstruction_4(DecoderTablev8Crypto32, MI, NEONCryptoInsn, Address);
917
1.98k
  if (result != MCDisassembler_Fail) {
918
2
    *Size = 4;
919
2
    return result;
920
2
  }
921
922
1.97k
  MCInst_clear(MI);
923
1.97k
  NEONv8Insn = insn32;
924
1.97k
  NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
925
1.97k
  result = decodeInstruction_4(DecoderTablev8NEON32, MI, NEONv8Insn, Address);
926
1.97k
  if (result != MCDisassembler_Fail) {
927
44
    *Size = 4;
928
44
    return result;
929
44
  }
930
931
1.93k
  MCInst_clear(MI);
932
1.93k
  result = decodeInstruction_4(DecoderTableThumb2CoProc32, MI, insn32, Address);
933
1.93k
  if (result != MCDisassembler_Fail) {
934
1.83k
    *Size = 4;
935
1.83k
    Check(&result, AddThumbPredicate(ud, MI));
936
1.83k
    return result;
937
1.83k
  }
938
939
95
  MCInst_clear(MI);
940
95
  *Size = 0;
941
942
95
  return MCDisassembler_Fail;
943
1.93k
}
944
945
bool Thumb_getInstruction(csh ud, const uint8_t *code, size_t code_len, MCInst *instr,
946
    uint16_t *size, uint64_t address, void *info)
947
76.7k
{
948
76.7k
  DecodeStatus status = _Thumb_getInstruction((cs_struct *)ud, instr, code, code_len, size, address);
949
950
  // TODO: fix table gen to eliminate these special cases
951
76.7k
  if (instr->Opcode == ARM_t__brkdiv0)
952
0
    return false;
953
954
  //return status == MCDisassembler_Success;
955
76.7k
  return status != MCDisassembler_Fail;
956
76.7k
}
957
958
bool ARM_getInstruction(csh ud, const uint8_t *code, size_t code_len, MCInst *instr,
959
    uint16_t *size, uint64_t address, void *info)
960
20.0k
{
961
20.0k
  DecodeStatus status = _ARM_getInstruction((cs_struct *)ud, instr, code, code_len, size, address);
962
963
  //return status == MCDisassembler_Success;
964
20.0k
  return status != MCDisassembler_Fail;
965
20.0k
}
966
967
static const uint16_t GPRDecoderTable[] = {
968
  ARM_R0, ARM_R1, ARM_R2, ARM_R3,
969
  ARM_R4, ARM_R5, ARM_R6, ARM_R7,
970
  ARM_R8, ARM_R9, ARM_R10, ARM_R11,
971
  ARM_R12, ARM_SP, ARM_LR, ARM_PC
972
};
973
974
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
975
    uint64_t Address, const void *Decoder)
976
172k
{
977
172k
  unsigned Register;
978
979
172k
  if (RegNo > 15)
980
0
    return MCDisassembler_Fail;
981
982
172k
  Register = GPRDecoderTable[RegNo];
983
172k
  MCOperand_CreateReg0(Inst, Register);
984
985
172k
  return MCDisassembler_Success;
986
172k
}
987
988
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
989
    uint64_t Address, const void *Decoder)
990
12.9k
{
991
12.9k
  DecodeStatus S = MCDisassembler_Success;
992
993
12.9k
  if (RegNo == 15) 
994
3.33k
    S = MCDisassembler_SoftFail;
995
996
12.9k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
997
998
12.9k
  return S;
999
12.9k
}
1000
1001
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
1002
    uint64_t Address, const void *Decoder)
1003
241
{
1004
241
  DecodeStatus S = MCDisassembler_Success;
1005
1006
241
  if (RegNo == 15) {
1007
118
    MCOperand_CreateReg0(Inst, ARM_APSR_NZCV);
1008
1009
118
    return MCDisassembler_Success;
1010
118
  }
1011
1012
123
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1013
123
  return S;
1014
241
}
1015
1016
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1017
    uint64_t Address, const void *Decoder)
1018
76.1k
{
1019
76.1k
  if (RegNo > 7)
1020
0
    return MCDisassembler_Fail;
1021
1022
76.1k
  return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
1023
76.1k
}
1024
1025
static const uint16_t GPRPairDecoderTable[] = {
1026
  ARM_R0_R1, ARM_R2_R3,   ARM_R4_R5,  ARM_R6_R7,
1027
  ARM_R8_R9, ARM_R10_R11, ARM_R12_SP
1028
};
1029
1030
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
1031
    uint64_t Address, const void *Decoder)
1032
179
{
1033
179
  unsigned RegisterPair;
1034
179
  DecodeStatus S = MCDisassembler_Success;
1035
1036
179
  if (RegNo > 13)
1037
2
    return MCDisassembler_Fail;
1038
1039
177
  if ((RegNo & 1) || RegNo == 0xe)
1040
142
    S = MCDisassembler_SoftFail;
1041
1042
177
  RegisterPair = GPRPairDecoderTable[RegNo / 2];
1043
177
  MCOperand_CreateReg0(Inst, RegisterPair);
1044
1045
177
  return S;
1046
179
}
1047
1048
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1049
    uint64_t Address, const void *Decoder)
1050
176
{
1051
176
  unsigned Register = 0;
1052
1053
176
  switch (RegNo) {
1054
6
    case 0:
1055
6
      Register = ARM_R0;
1056
6
      break;
1057
55
    case 1:
1058
55
      Register = ARM_R1;
1059
55
      break;
1060
28
    case 2:
1061
28
      Register = ARM_R2;
1062
28
      break;
1063
9
    case 3:
1064
9
      Register = ARM_R3;
1065
9
      break;
1066
4
    case 9:
1067
4
      Register = ARM_R9;
1068
4
      break;
1069
73
    case 12:
1070
73
      Register = ARM_R12;
1071
73
      break;
1072
1
    default:
1073
1
      return MCDisassembler_Fail;
1074
176
  }
1075
1076
175
  MCOperand_CreateReg0(Inst, Register);
1077
1078
175
  return MCDisassembler_Success;
1079
176
}
1080
1081
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1082
    uint64_t Address, const void *Decoder)
1083
17.7k
{
1084
17.7k
  DecodeStatus S = MCDisassembler_Success;
1085
1086
17.7k
  if ((RegNo == 13 && !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) || RegNo == 15)
1087
6.56k
    S = MCDisassembler_SoftFail;
1088
1089
17.7k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1090
1091
17.7k
  return S;
1092
17.7k
}
1093
1094
static const uint16_t SPRDecoderTable[] = {
1095
  ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,
1096
  ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1097
  ARM_S8,  ARM_S9, ARM_S10, ARM_S11,
1098
  ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1099
  ARM_S16, ARM_S17, ARM_S18, ARM_S19,
1100
  ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1101
  ARM_S24, ARM_S25, ARM_S26, ARM_S27,
1102
  ARM_S28, ARM_S29, ARM_S30, ARM_S31
1103
};
1104
1105
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1106
    uint64_t Address, const void *Decoder)
1107
3.82k
{
1108
3.82k
  unsigned Register;
1109
1110
3.82k
  if (RegNo > 31)
1111
0
    return MCDisassembler_Fail;
1112
1113
3.82k
  Register = SPRDecoderTable[RegNo];
1114
3.82k
  MCOperand_CreateReg0(Inst, Register);
1115
1116
3.82k
  return MCDisassembler_Success;
1117
3.82k
}
1118
1119
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
1120
    uint64_t Address, const void *Decoder)
1121
564
{
1122
564
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1123
564
}
1124
1125
static const uint16_t DPRDecoderTable[] = {
1126
  ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,
1127
  ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1128
  ARM_D8,  ARM_D9, ARM_D10, ARM_D11,
1129
  ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1130
  ARM_D16, ARM_D17, ARM_D18, ARM_D19,
1131
  ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1132
  ARM_D24, ARM_D25, ARM_D26, ARM_D27,
1133
  ARM_D28, ARM_D29, ARM_D30, ARM_D31
1134
};
1135
1136
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1137
    uint64_t Address, const void *Decoder)
1138
27.0k
{
1139
27.0k
  unsigned Register;
1140
1141
27.0k
  if (RegNo > 31 || (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureD16) && RegNo > 15))
1142
5
    return MCDisassembler_Fail;
1143
1144
27.0k
  Register = DPRDecoderTable[RegNo];
1145
27.0k
  MCOperand_CreateReg0(Inst, Register);
1146
1147
27.0k
  return MCDisassembler_Success;
1148
27.0k
}
1149
1150
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1151
    uint64_t Address, const void *Decoder)
1152
595
{
1153
595
  if (RegNo > 7)
1154
0
    return MCDisassembler_Fail;
1155
1156
595
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1157
595
}
1158
1159
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1160
    uint64_t Address, const void *Decoder)
1161
195
{
1162
195
  if (RegNo > 15)
1163
0
    return MCDisassembler_Fail;
1164
1165
195
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1166
195
}
1167
1168
static const uint16_t QPRDecoderTable[] = {
1169
  ARM_Q0,  ARM_Q1,  ARM_Q2,  ARM_Q3,
1170
  ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1171
  ARM_Q8,  ARM_Q9, ARM_Q10, ARM_Q11,
1172
  ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1173
};
1174
1175
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1176
    uint64_t Address, const void *Decoder)
1177
4.10k
{
1178
4.10k
  unsigned Register;
1179
1180
4.10k
  if (RegNo > 31 || (RegNo & 1) != 0)
1181
115
    return MCDisassembler_Fail;
1182
1183
3.99k
  RegNo >>= 1;
1184
1185
3.99k
  Register = QPRDecoderTable[RegNo];
1186
3.99k
  MCOperand_CreateReg0(Inst, Register);
1187
1188
3.99k
  return MCDisassembler_Success;
1189
4.10k
}
1190
1191
static const uint16_t DPairDecoderTable[] = {
1192
  ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1193
  ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1194
  ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1195
  ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1196
  ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1197
  ARM_Q15
1198
};
1199
1200
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1201
    uint64_t Address, const void *Decoder)
1202
2.13k
{
1203
2.13k
  unsigned Register;
1204
1205
2.13k
  if (RegNo > 30)
1206
0
    return MCDisassembler_Fail;
1207
1208
2.13k
  Register = DPairDecoderTable[RegNo];
1209
2.13k
  MCOperand_CreateReg0(Inst, Register);
1210
1211
2.13k
  return MCDisassembler_Success;
1212
2.13k
}
1213
1214
static const uint16_t DPairSpacedDecoderTable[] = {
1215
  ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,
1216
  ARM_D4_D6,   ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,
1217
  ARM_D8_D10,  ARM_D9_D11,  ARM_D10_D12, ARM_D11_D13,
1218
  ARM_D12_D14, ARM_D13_D15, ARM_D14_D16, ARM_D15_D17,
1219
  ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1220
  ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25,
1221
  ARM_D24_D26, ARM_D25_D27, ARM_D26_D28, ARM_D27_D29,
1222
  ARM_D28_D30, ARM_D29_D31
1223
};
1224
1225
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst,
1226
    unsigned RegNo, uint64_t Address, const void *Decoder)
1227
912
{
1228
912
  unsigned Register;
1229
1230
912
  if (RegNo > 29)
1231
1
    return MCDisassembler_Fail;
1232
1233
911
  Register = DPairSpacedDecoderTable[RegNo];
1234
911
  MCOperand_CreateReg0(Inst, Register);
1235
1236
911
  return MCDisassembler_Success;
1237
912
}
1238
1239
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1240
    uint64_t Address, const void *Decoder)
1241
6.83k
{
1242
6.83k
  if (Val)
1243
2.89k
    MCOperand_CreateReg0(Inst, ARM_CPSR);
1244
3.94k
  else
1245
3.94k
    MCOperand_CreateReg0(Inst, 0);
1246
1247
6.83k
  return MCDisassembler_Success;
1248
6.83k
}
1249
1250
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1251
    uint64_t Address, const void *Decoder)
1252
1.70k
{
1253
1.70k
  DecodeStatus S = MCDisassembler_Success;
1254
1.70k
  ARM_AM_ShiftOpc Shift;
1255
1.70k
  unsigned Op;
1256
1.70k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1257
1.70k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1258
1.70k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1259
1260
  // Register-immediate
1261
1.70k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
1262
0
    return MCDisassembler_Fail;
1263
1264
1.70k
  Shift = ARM_AM_lsl;
1265
1.70k
  switch (type) {
1266
534
    case 0:
1267
534
      Shift = ARM_AM_lsl;
1268
534
      break;
1269
177
    case 1:
1270
177
      Shift = ARM_AM_lsr;
1271
177
      break;
1272
611
    case 2:
1273
611
      Shift = ARM_AM_asr;
1274
611
      break;
1275
379
    case 3:
1276
379
      Shift = ARM_AM_ror;
1277
379
      break;
1278
1.70k
  }
1279
1280
1.70k
  if (Shift == ARM_AM_ror && imm == 0)
1281
74
    Shift = ARM_AM_rrx;
1282
1283
1.70k
  Op = Shift | (imm << 3);
1284
1.70k
  MCOperand_CreateImm0(Inst, Op);
1285
1286
1.70k
  return S;
1287
1.70k
}
1288
1289
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1290
    uint64_t Address, const void *Decoder)
1291
867
{
1292
867
  DecodeStatus S = MCDisassembler_Success;
1293
867
  ARM_AM_ShiftOpc Shift;
1294
1295
867
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1296
867
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1297
867
  unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1298
1299
  // Register-register
1300
867
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1301
0
    return MCDisassembler_Fail;
1302
867
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1303
0
    return MCDisassembler_Fail;
1304
1305
867
  Shift = ARM_AM_lsl;
1306
867
  switch (type) {
1307
503
    case 0:
1308
503
      Shift = ARM_AM_lsl;
1309
503
      break;
1310
158
    case 1:
1311
158
      Shift = ARM_AM_lsr;
1312
158
      break;
1313
156
    case 2:
1314
156
      Shift = ARM_AM_asr;
1315
156
      break;
1316
50
    case 3:
1317
50
      Shift = ARM_AM_ror;
1318
50
      break;
1319
867
  }
1320
1321
867
  MCOperand_CreateImm0(Inst, Shift);
1322
1323
867
  return S;
1324
867
}
1325
1326
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1327
    uint64_t Address, const void *Decoder)
1328
2.37k
{
1329
2.37k
  unsigned i;
1330
2.37k
  DecodeStatus S = MCDisassembler_Success;
1331
2.37k
  unsigned opcode;
1332
2.37k
  bool NeedDisjointWriteback = false;
1333
2.37k
  unsigned WritebackReg = 0;
1334
1335
2.37k
  opcode = MCInst_getOpcode(Inst);
1336
2.37k
  switch (opcode) {
1337
1.99k
    default:
1338
1.99k
      break;
1339
1340
1.99k
    case ARM_LDMIA_UPD:
1341
64
    case ARM_LDMDB_UPD:
1342
236
    case ARM_LDMIB_UPD:
1343
260
    case ARM_LDMDA_UPD:
1344
313
    case ARM_t2LDMIA_UPD:
1345
317
    case ARM_t2LDMDB_UPD:
1346
318
    case ARM_t2STMIA_UPD:
1347
385
    case ARM_t2STMDB_UPD:
1348
385
      NeedDisjointWriteback = true;
1349
385
      WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, 0));
1350
385
      break;
1351
2.37k
  }
1352
1353
  // Empty register lists are not allowed.
1354
2.37k
  if (Val == 0) return MCDisassembler_Fail;
1355
1356
40.2k
  for (i = 0; i < 16; ++i) {
1357
37.9k
    if (Val & (1 << i)) {
1358
12.5k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
1359
0
        return MCDisassembler_Fail;
1360
1361
      // Writeback not allowed if Rn is in the target list.
1362
12.5k
      if (NeedDisjointWriteback && WritebackReg == MCOperand_getReg(&(Inst->Operands[Inst->size - 1])))
1363
93
        Check(&S, MCDisassembler_SoftFail);
1364
12.5k
    }
1365
37.9k
  }
1366
1367
2.37k
  return S;
1368
2.37k
}
1369
1370
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1371
    uint64_t Address, const void *Decoder)
1372
163
{
1373
163
  DecodeStatus S = MCDisassembler_Success;
1374
163
  unsigned i;
1375
163
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1376
163
  unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1377
1378
  // In case of unpredictable encoding, tweak the operands.
1379
163
  if (regs == 0 || (Vd + regs) > 32) {
1380
155
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1381
155
    regs = (1u > regs? 1u : regs);
1382
155
    S = MCDisassembler_SoftFail;
1383
155
  }
1384
1385
163
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1386
0
    return MCDisassembler_Fail;
1387
1388
1.30k
  for (i = 0; i < (regs - 1); ++i) {
1389
1.13k
    if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1390
0
      return MCDisassembler_Fail;
1391
1.13k
  }
1392
1393
163
  return S;
1394
163
}
1395
1396
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1397
    uint64_t Address, const void *Decoder)
1398
377
{
1399
377
  DecodeStatus S = MCDisassembler_Success;
1400
377
  unsigned i;
1401
377
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1402
377
  unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1403
1404
  // In case of unpredictable encoding, tweak the operands.
1405
377
  if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1406
225
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1407
225
    regs = (1u > regs? 1u : regs);
1408
225
    regs = (16u > regs? regs : 16u);
1409
225
    S = MCDisassembler_SoftFail;
1410
225
  }
1411
1412
377
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1413
0
    return MCDisassembler_Fail;
1414
1415
3.82k
  for (i = 0; i < (regs - 1); ++i) {
1416
3.44k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1417
0
      return MCDisassembler_Fail;
1418
3.44k
  }
1419
1420
377
  return S;
1421
377
}
1422
1423
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1424
    uint64_t Address, const void *Decoder)
1425
511
{
1426
  // This operand encodes a mask of contiguous zeros between a specified MSB
1427
  // and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1428
  // the mask of all bits LSB-and-lower, and then xor them to create
1429
  // the mask of that's all ones on [msb, lsb].  Finally we not it to
1430
  // create the final mask.
1431
511
  unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1432
511
  unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1433
511
  uint32_t lsb_mask, msb_mask;
1434
1435
511
  DecodeStatus S = MCDisassembler_Success;
1436
511
  if (lsb > msb) {
1437
386
    Check(&S, MCDisassembler_SoftFail);
1438
    // The check above will cause the warning for the "potentially undefined
1439
    // instruction encoding" but we can't build a bad MCOperand value here
1440
    // with a lsb > msb or else printing the MCInst will cause a crash.
1441
386
    lsb = msb;
1442
386
  }
1443
1444
511
  msb_mask = 0xFFFFFFFF;
1445
511
  if (msb != 31) msb_mask = (1U << (msb + 1)) - 1;
1446
511
  lsb_mask = (1U << lsb) - 1;
1447
1448
511
  MCOperand_CreateImm0(Inst, ~(msb_mask ^ lsb_mask));
1449
511
  return S;
1450
511
}
1451
1452
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1453
    uint64_t Address, const void *Decoder)
1454
3.06k
{
1455
3.06k
  DecodeStatus S = MCDisassembler_Success;
1456
1457
3.06k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1458
3.06k
  unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1459
3.06k
  unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1460
3.06k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1461
3.06k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1462
3.06k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1463
1464
3.06k
  switch (MCInst_getOpcode(Inst)) {
1465
146
    case ARM_LDC_OFFSET:
1466
190
    case ARM_LDC_PRE:
1467
213
    case ARM_LDC_POST:
1468
344
    case ARM_LDC_OPTION:
1469
370
    case ARM_LDCL_OFFSET:
1470
715
    case ARM_LDCL_PRE:
1471
754
    case ARM_LDCL_POST:
1472
768
    case ARM_LDCL_OPTION:
1473
797
    case ARM_STC_OFFSET:
1474
814
    case ARM_STC_PRE:
1475
965
    case ARM_STC_POST:
1476
983
    case ARM_STC_OPTION:
1477
1.18k
    case ARM_STCL_OFFSET:
1478
1.21k
    case ARM_STCL_PRE:
1479
1.29k
    case ARM_STCL_POST:
1480
1.30k
    case ARM_STCL_OPTION:
1481
1.30k
    case ARM_t2LDC_OFFSET:
1482
1.43k
    case ARM_t2LDC_PRE:
1483
1.47k
    case ARM_t2LDC_POST:
1484
1.48k
    case ARM_t2LDC_OPTION:
1485
1.53k
    case ARM_t2LDCL_OFFSET:
1486
1.54k
    case ARM_t2LDCL_PRE:
1487
1.55k
    case ARM_t2LDCL_POST:
1488
1.55k
    case ARM_t2LDCL_OPTION:
1489
1.71k
    case ARM_t2STC_OFFSET:
1490
1.85k
    case ARM_t2STC_PRE:
1491
1.87k
    case ARM_t2STC_POST:
1492
1.87k
    case ARM_t2STC_OPTION:
1493
1.89k
    case ARM_t2STCL_OFFSET:
1494
2.19k
    case ARM_t2STCL_PRE:
1495
2.20k
    case ARM_t2STCL_POST:
1496
2.20k
    case ARM_t2STCL_OPTION:
1497
2.20k
      if (coproc == 0xA || coproc == 0xB)
1498
0
        return MCDisassembler_Fail;
1499
2.20k
      break;
1500
2.20k
    default:
1501
864
      break;
1502
3.06k
  }
1503
1504
3.06k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && (coproc != 14))
1505
5
    return MCDisassembler_Fail;
1506
1507
3.06k
  MCOperand_CreateImm0(Inst, coproc);
1508
3.06k
  MCOperand_CreateImm0(Inst, CRd);
1509
3.06k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1510
0
    return MCDisassembler_Fail;
1511
1512
3.06k
  switch (MCInst_getOpcode(Inst)) {
1513
11
    case ARM_t2LDC2_OFFSET:
1514
18
    case ARM_t2LDC2L_OFFSET:
1515
235
    case ARM_t2LDC2_PRE:
1516
396
    case ARM_t2LDC2L_PRE:
1517
403
    case ARM_t2STC2_OFFSET:
1518
461
    case ARM_t2STC2L_OFFSET:
1519
467
    case ARM_t2STC2_PRE:
1520
502
    case ARM_t2STC2L_PRE:
1521
535
    case ARM_LDC2_OFFSET:
1522
539
    case ARM_LDC2L_OFFSET:
1523
591
    case ARM_LDC2_PRE:
1524
597
    case ARM_LDC2L_PRE:
1525
735
    case ARM_STC2_OFFSET:
1526
744
    case ARM_STC2L_OFFSET:
1527
745
    case ARM_STC2_PRE:
1528
750
    case ARM_STC2L_PRE:
1529
754
    case ARM_t2LDC_OFFSET:
1530
803
    case ARM_t2LDCL_OFFSET:
1531
938
    case ARM_t2LDC_PRE:
1532
949
    case ARM_t2LDCL_PRE:
1533
1.11k
    case ARM_t2STC_OFFSET:
1534
1.13k
    case ARM_t2STCL_OFFSET:
1535
1.27k
    case ARM_t2STC_PRE:
1536
1.56k
    case ARM_t2STCL_PRE:
1537
1.71k
    case ARM_LDC_OFFSET:
1538
1.73k
    case ARM_LDCL_OFFSET:
1539
1.78k
    case ARM_LDC_PRE:
1540
2.12k
    case ARM_LDCL_PRE:
1541
2.15k
    case ARM_STC_OFFSET:
1542
2.35k
    case ARM_STCL_OFFSET:
1543
2.37k
    case ARM_STC_PRE:
1544
2.40k
    case ARM_STCL_PRE:
1545
2.40k
      imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, (unsigned char)imm);
1546
2.40k
      MCOperand_CreateImm0(Inst, imm);
1547
2.40k
      break;
1548
7
    case ARM_t2LDC2_POST:
1549
16
    case ARM_t2LDC2L_POST:
1550
36
    case ARM_t2STC2_POST:
1551
42
    case ARM_t2STC2L_POST:
1552
43
    case ARM_LDC2_POST:
1553
45
    case ARM_LDC2L_POST:
1554
55
    case ARM_STC2_POST:
1555
72
    case ARM_STC2L_POST:
1556
107
    case ARM_t2LDC_POST:
1557
110
    case ARM_t2LDCL_POST:
1558
130
    case ARM_t2STC_POST:
1559
145
    case ARM_t2STCL_POST:
1560
168
    case ARM_LDC_POST:
1561
206
    case ARM_LDCL_POST:
1562
357
    case ARM_STC_POST:
1563
433
    case ARM_STCL_POST:
1564
433
      imm |= U << 8;
1565
      // fall through.
1566
658
    default:
1567
      // The 'option' variant doesn't encode 'U' in the immediate since
1568
      // the immediate is unsigned [0,255].
1569
658
      MCOperand_CreateImm0(Inst, imm);
1570
658
      break;
1571
3.06k
  }
1572
1573
3.06k
  switch (MCInst_getOpcode(Inst)) {
1574
145
    case ARM_LDC_OFFSET:
1575
189
    case ARM_LDC_PRE:
1576
212
    case ARM_LDC_POST:
1577
343
    case ARM_LDC_OPTION:
1578
369
    case ARM_LDCL_OFFSET:
1579
714
    case ARM_LDCL_PRE:
1580
752
    case ARM_LDCL_POST:
1581
766
    case ARM_LDCL_OPTION:
1582
794
    case ARM_STC_OFFSET:
1583
810
    case ARM_STC_PRE:
1584
961
    case ARM_STC_POST:
1585
979
    case ARM_STC_OPTION:
1586
1.18k
    case ARM_STCL_OFFSET:
1587
1.21k
    case ARM_STCL_PRE:
1588
1.29k
    case ARM_STCL_POST:
1589
1.29k
    case ARM_STCL_OPTION:
1590
1.29k
      if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1591
0
        return MCDisassembler_Fail;
1592
1.29k
      break;
1593
1.76k
    default:
1594
1.76k
      break;
1595
3.06k
  }
1596
1597
3.06k
  return S;
1598
3.06k
}
1599
1600
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1601
    uint64_t Address, const void *Decoder)
1602
1.03k
{
1603
1.03k
  DecodeStatus S = MCDisassembler_Success;
1604
1.03k
  ARM_AM_AddrOpc Op;
1605
1.03k
  ARM_AM_ShiftOpc Opc;
1606
1.03k
  bool writeback;
1607
1.03k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1608
1.03k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1609
1.03k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1610
1.03k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1611
1.03k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1612
1.03k
  unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1613
1.03k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1614
1.03k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1615
1.03k
  unsigned idx_mode = 0, amt, tmp;
1616
1617
  // On stores, the writeback operand precedes Rt.
1618
1.03k
  switch (MCInst_getOpcode(Inst)) {
1619
165
    case ARM_STR_POST_IMM:
1620
191
    case ARM_STR_POST_REG:
1621
358
    case ARM_STRB_POST_IMM:
1622
361
    case ARM_STRB_POST_REG:
1623
379
    case ARM_STRT_POST_REG:
1624
549
    case ARM_STRT_POST_IMM:
1625
557
    case ARM_STRBT_POST_REG:
1626
749
    case ARM_STRBT_POST_IMM:
1627
749
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1628
0
        return MCDisassembler_Fail;
1629
749
      break;
1630
749
    default:
1631
289
      break;
1632
1.03k
  }
1633
1634
1.03k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1635
0
    return MCDisassembler_Fail;
1636
1637
  // On loads, the writeback operand comes after Rt.
1638
1.03k
  switch (MCInst_getOpcode(Inst)) {
1639
92
    case ARM_LDR_POST_IMM:
1640
100
    case ARM_LDR_POST_REG:
1641
112
    case ARM_LDRB_POST_IMM:
1642
115
    case ARM_LDRB_POST_REG:
1643
137
    case ARM_LDRBT_POST_REG:
1644
243
    case ARM_LDRBT_POST_IMM:
1645
245
    case ARM_LDRT_POST_REG:
1646
289
    case ARM_LDRT_POST_IMM:
1647
289
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1648
0
        return MCDisassembler_Fail;
1649
289
      break;
1650
749
    default:
1651
749
      break;
1652
1.03k
  }
1653
1654
1.03k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1655
0
    return MCDisassembler_Fail;
1656
1657
1.03k
  Op = ARM_AM_add;
1658
1.03k
  if (!fieldFromInstruction_4(Insn, 23, 1))
1659
527
    Op = ARM_AM_sub;
1660
1661
1.03k
  writeback = (P == 0) || (W == 1);
1662
1.03k
  if (P && writeback)
1663
0
    idx_mode = ARMII_IndexModePre;
1664
1.03k
  else if (!P && writeback)
1665
1.03k
    idx_mode = ARMII_IndexModePost;
1666
1667
1.03k
  if (writeback && (Rn == 15 || Rn == Rt))
1668
276
    S = MCDisassembler_SoftFail; // UNPREDICTABLE
1669
1670
1.03k
  if (reg) {
1671
90
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1672
0
      return MCDisassembler_Fail;
1673
1674
90
    Opc = ARM_AM_lsl;
1675
90
    switch(fieldFromInstruction_4(Insn, 5, 2)) {
1676
57
      case 0:
1677
57
        Opc = ARM_AM_lsl;
1678
57
        break;
1679
10
      case 1:
1680
10
        Opc = ARM_AM_lsr;
1681
10
        break;
1682
5
      case 2:
1683
5
        Opc = ARM_AM_asr;
1684
5
        break;
1685
18
      case 3:
1686
18
        Opc = ARM_AM_ror;
1687
18
        break;
1688
0
      default:
1689
0
        return MCDisassembler_Fail;
1690
90
    }
1691
1692
90
    amt = fieldFromInstruction_4(Insn, 7, 5);
1693
90
    if (Opc == ARM_AM_ror && amt == 0)
1694
7
      Opc = ARM_AM_rrx;
1695
1696
90
    imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
1697
1698
90
    MCOperand_CreateImm0(Inst, imm);
1699
948
  } else {
1700
948
    MCOperand_CreateReg0(Inst, 0);
1701
948
    tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
1702
948
    MCOperand_CreateImm0(Inst, tmp);
1703
948
  }
1704
1705
1.03k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1706
305
    return MCDisassembler_Fail;
1707
1708
733
  return S;
1709
1.03k
}
1710
1711
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
1712
    uint64_t Address, const void *Decoder)
1713
771
{
1714
771
  DecodeStatus S = MCDisassembler_Success;
1715
771
  ARM_AM_ShiftOpc ShOp;
1716
771
  unsigned shift;
1717
771
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
1718
771
  unsigned Rm = fieldFromInstruction_4(Val,  0, 4);
1719
771
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1720
771
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1721
771
  unsigned U = fieldFromInstruction_4(Val, 12, 1);
1722
1723
771
  ShOp = ARM_AM_lsl;
1724
771
  switch (type) {
1725
63
    case 0:
1726
63
      ShOp = ARM_AM_lsl;
1727
63
      break;
1728
15
    case 1:
1729
15
      ShOp = ARM_AM_lsr;
1730
15
      break;
1731
582
    case 2:
1732
582
      ShOp = ARM_AM_asr;
1733
582
      break;
1734
111
    case 3:
1735
111
      ShOp = ARM_AM_ror;
1736
111
      break;
1737
771
  }
1738
1739
771
  if (ShOp == ARM_AM_ror && imm == 0)
1740
41
    ShOp = ARM_AM_rrx;
1741
1742
771
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1743
0
    return MCDisassembler_Fail;
1744
1745
771
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1746
0
    return MCDisassembler_Fail;
1747
1748
771
  if (U)
1749
653
    shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
1750
118
  else
1751
118
    shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
1752
1753
771
  MCOperand_CreateImm0(Inst, shift);
1754
1755
771
  return S;
1756
771
}
1757
1758
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
1759
    uint64_t Address, const void *Decoder)
1760
1.79k
{
1761
1.79k
  DecodeStatus S = MCDisassembler_Success;
1762
1763
1.79k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1764
1.79k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1765
1.79k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1766
1.79k
  unsigned type = fieldFromInstruction_4(Insn, 22, 1);
1767
1.79k
  unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
1768
1.79k
  unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
1769
1.79k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1770
1.79k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1771
1.79k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1772
1.79k
  unsigned Rt2 = Rt + 1;
1773
1774
1.79k
  bool writeback = (W == 1) | (P == 0);
1775
1776
  // For {LD,ST}RD, Rt must be even, else undefined.
1777
1.79k
  switch (MCInst_getOpcode(Inst)) {
1778
134
    case ARM_STRD:
1779
138
    case ARM_STRD_PRE:
1780
433
    case ARM_STRD_POST:
1781
568
    case ARM_LDRD:
1782
582
    case ARM_LDRD_PRE:
1783
677
    case ARM_LDRD_POST:
1784
677
      if (Rt & 0x1)
1785
183
        S = MCDisassembler_SoftFail;
1786
677
      break;
1787
1.12k
    default:
1788
1.12k
      break;
1789
1.79k
  }
1790
1791
1.79k
  switch (MCInst_getOpcode(Inst)) {
1792
134
    case ARM_STRD:
1793
138
    case ARM_STRD_PRE:
1794
433
    case ARM_STRD_POST:
1795
433
      if (P == 0 && W == 1)
1796
0
        S = MCDisassembler_SoftFail;
1797
1798
433
      if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
1799
280
        S = MCDisassembler_SoftFail;
1800
1801
433
      if (type && Rm == 15)
1802
145
        S = MCDisassembler_SoftFail;
1803
1804
433
      if (Rt2 == 15)
1805
0
        S = MCDisassembler_SoftFail;
1806
1807
433
      if (!type && fieldFromInstruction_4(Insn, 8, 4))
1808
141
        S = MCDisassembler_SoftFail;
1809
1810
433
      break;
1811
1812
261
    case ARM_STRH:
1813
266
    case ARM_STRH_PRE:
1814
512
    case ARM_STRH_POST:
1815
512
      if (Rt == 15)
1816
32
        S = MCDisassembler_SoftFail;
1817
1818
512
      if (writeback && (Rn == 15 || Rn == Rt))
1819
23
        S = MCDisassembler_SoftFail;
1820
1821
512
      if (!type && Rm == 15)
1822
0
        S = MCDisassembler_SoftFail;
1823
1824
512
      break;
1825
1826
135
    case ARM_LDRD:
1827
149
    case ARM_LDRD_PRE:
1828
244
    case ARM_LDRD_POST:
1829
244
      if (type && Rn == 15) {
1830
36
        if (Rt2 == 15)
1831
36
          S = MCDisassembler_SoftFail;
1832
36
        break;
1833
36
      }
1834
1835
208
      if (P == 0 && W == 1)
1836
0
        S = MCDisassembler_SoftFail;
1837
1838
208
      if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
1839
56
        S = MCDisassembler_SoftFail;
1840
1841
208
      if (!type && writeback && Rn == 15)
1842
16
        S = MCDisassembler_SoftFail;
1843
1844
208
      if (writeback && (Rn == Rt || Rn == Rt2))
1845
13
        S = MCDisassembler_SoftFail;
1846
1847
208
      break;
1848
1849
51
    case ARM_LDRH:
1850
267
    case ARM_LDRH_PRE:
1851
285
    case ARM_LDRH_POST:
1852
285
      if (type && Rn == 15) {
1853
1
        if (Rt == 15)
1854
0
          S = MCDisassembler_SoftFail;
1855
1
        break;
1856
1
      }
1857
1858
284
      if (Rt == 15)
1859
11
        S = MCDisassembler_SoftFail;
1860
1861
284
      if (!type && Rm == 15)
1862
1
        S = MCDisassembler_SoftFail;
1863
1864
284
      if (!type && writeback && (Rn == 15 || Rn == Rt))
1865
158
        S = MCDisassembler_SoftFail;
1866
284
      break;
1867
1868
86
    case ARM_LDRSH:
1869
160
    case ARM_LDRSH_PRE:
1870
178
    case ARM_LDRSH_POST:
1871
183
    case ARM_LDRSB:
1872
294
    case ARM_LDRSB_PRE:
1873
323
    case ARM_LDRSB_POST:
1874
323
      if (type && Rn == 15){
1875
81
        if (Rt == 15)
1876
41
          S = MCDisassembler_SoftFail;
1877
81
        break;
1878
81
      }
1879
1880
242
      if (type && (Rt == 15 || (writeback && Rn == Rt)))
1881
10
        S = MCDisassembler_SoftFail;
1882
1883
242
      if (!type && (Rt == 15 || Rm == 15))
1884
72
        S = MCDisassembler_SoftFail;
1885
1886
242
      if (!type && writeback && (Rn == 15 || Rn == Rt))
1887
0
        S = MCDisassembler_SoftFail;
1888
1889
242
      break;
1890
1891
0
    default:
1892
0
      break;
1893
1.79k
  }
1894
1895
1.79k
  if (writeback) { // Writeback
1896
1.12k
    Inst->writeback = true;
1897
1898
1.12k
    if (P)
1899
424
      U |= ARMII_IndexModePre << 9;
1900
701
    else
1901
701
      U |= ARMII_IndexModePost << 9;
1902
1903
    // On stores, the writeback operand precedes Rt.
1904
1.12k
    switch (MCInst_getOpcode(Inst)) {
1905
0
      case ARM_STRD:
1906
4
      case ARM_STRD_PRE:
1907
299
      case ARM_STRD_POST:
1908
299
      case ARM_STRH:
1909
304
      case ARM_STRH_PRE:
1910
550
      case ARM_STRH_POST:
1911
550
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1912
0
          return MCDisassembler_Fail;
1913
550
        break;
1914
575
      default:
1915
575
        break;
1916
1.12k
    }
1917
1.12k
  }
1918
1919
1.79k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1920
0
    return MCDisassembler_Fail;
1921
1922
1.79k
  switch (MCInst_getOpcode(Inst)) {
1923
134
    case ARM_STRD:
1924
138
    case ARM_STRD_PRE:
1925
433
    case ARM_STRD_POST:
1926
568
    case ARM_LDRD:
1927
582
    case ARM_LDRD_PRE:
1928
677
    case ARM_LDRD_POST:
1929
677
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt + 1, Address, Decoder)))
1930
0
        return MCDisassembler_Fail;
1931
677
      break;
1932
1.12k
    default:
1933
1.12k
      break;
1934
1.79k
  }
1935
1936
1.79k
  if (writeback) {
1937
    // On loads, the writeback operand comes after Rt.
1938
1.12k
    switch (MCInst_getOpcode(Inst)) {
1939
0
      case ARM_LDRD:
1940
14
      case ARM_LDRD_PRE:
1941
109
      case ARM_LDRD_POST:
1942
109
      case ARM_LDRH:
1943
325
      case ARM_LDRH_PRE:
1944
343
      case ARM_LDRH_POST:
1945
343
      case ARM_LDRSH:
1946
417
      case ARM_LDRSH_PRE:
1947
435
      case ARM_LDRSH_POST:
1948
435
      case ARM_LDRSB:
1949
546
      case ARM_LDRSB_PRE:
1950
575
      case ARM_LDRSB_POST:
1951
575
      case ARM_LDRHTr:
1952
575
      case ARM_LDRSBTr:
1953
575
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1954
0
          return MCDisassembler_Fail;
1955
575
        break;
1956
575
      default:
1957
550
        break;
1958
1.12k
    }
1959
1.12k
  }
1960
1961
1.79k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1962
0
    return MCDisassembler_Fail;
1963
1964
1.79k
  if (type) {
1965
769
    MCOperand_CreateReg0(Inst, 0);
1966
769
    MCOperand_CreateImm0(Inst, U | (imm << 4) | Rm);
1967
1.02k
  } else {
1968
1.02k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1969
0
      return MCDisassembler_Fail;
1970
1971
1.02k
    MCOperand_CreateImm0(Inst, U);
1972
1.02k
  }
1973
1974
1.79k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1975
2
    return MCDisassembler_Fail;
1976
1977
1.79k
  return S;
1978
1.79k
}
1979
1980
static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
1981
    uint64_t Address, const void *Decoder)
1982
78
{
1983
78
  DecodeStatus S = MCDisassembler_Success;
1984
1985
78
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1986
78
  unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
1987
1988
78
  switch (mode) {
1989
17
    case 0:
1990
17
      mode = ARM_AM_da;
1991
17
      break;
1992
9
    case 1:
1993
9
      mode = ARM_AM_ia;
1994
9
      break;
1995
20
    case 2:
1996
20
      mode = ARM_AM_db;
1997
20
      break;
1998
32
    case 3:
1999
32
      mode = ARM_AM_ib;
2000
32
      break;
2001
78
  }
2002
2003
78
  MCOperand_CreateImm0(Inst, mode);
2004
2005
78
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2006
0
    return MCDisassembler_Fail;
2007
2008
78
  return S;
2009
78
}
2010
2011
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
2012
    uint64_t Address, const void *Decoder)
2013
42
{
2014
42
  DecodeStatus S = MCDisassembler_Success;
2015
2016
42
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2017
42
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2018
42
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2019
42
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2020
2021
42
  if (pred == 0xF)
2022
4
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2023
2024
38
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2025
0
    return MCDisassembler_Fail;
2026
2027
38
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2028
0
    return MCDisassembler_Fail;
2029
2030
38
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2031
0
    return MCDisassembler_Fail;
2032
2033
38
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2034
0
    return MCDisassembler_Fail;
2035
2036
38
  return S;
2037
38
}
2038
2039
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
2040
    unsigned Insn, uint64_t Address, const void *Decoder)
2041
496
{
2042
496
  DecodeStatus S = MCDisassembler_Success;
2043
2044
496
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2045
496
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2046
496
  unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
2047
2048
496
  if (pred == 0xF) {
2049
    // Ambiguous with RFE and SRS
2050
80
    switch (MCInst_getOpcode(Inst)) {
2051
0
      case ARM_LDMDA:
2052
0
        MCInst_setOpcode(Inst, ARM_RFEDA);
2053
0
        break;
2054
17
      case ARM_LDMDA_UPD:
2055
17
        MCInst_setOpcode(Inst, ARM_RFEDA_UPD);
2056
17
        break;
2057
0
      case ARM_LDMDB:
2058
0
        MCInst_setOpcode(Inst, ARM_RFEDB);
2059
0
        break;
2060
20
      case ARM_LDMDB_UPD:
2061
20
        MCInst_setOpcode(Inst, ARM_RFEDB_UPD);
2062
20
        break;
2063
0
      case ARM_LDMIA:
2064
0
        MCInst_setOpcode(Inst, ARM_RFEIA);
2065
0
        break;
2066
9
      case ARM_LDMIA_UPD:
2067
9
        MCInst_setOpcode(Inst, ARM_RFEIA_UPD);
2068
9
        break;
2069
0
      case ARM_LDMIB:
2070
0
        MCInst_setOpcode(Inst, ARM_RFEIB);
2071
0
        break;
2072
32
      case ARM_LDMIB_UPD:
2073
32
        MCInst_setOpcode(Inst, ARM_RFEIB_UPD);
2074
32
        break;
2075
0
      case ARM_STMDA:
2076
0
        MCInst_setOpcode(Inst, ARM_SRSDA);
2077
0
        break;
2078
0
      case ARM_STMDA_UPD:
2079
0
        MCInst_setOpcode(Inst, ARM_SRSDA_UPD);
2080
0
        break;
2081
0
      case ARM_STMDB:
2082
0
        MCInst_setOpcode(Inst, ARM_SRSDB);
2083
0
        break;
2084
0
      case ARM_STMDB_UPD:
2085
0
        MCInst_setOpcode(Inst, ARM_SRSDB_UPD);
2086
0
        break;
2087
0
      case ARM_STMIA:
2088
0
        MCInst_setOpcode(Inst, ARM_SRSIA);
2089
0
        break;
2090
0
      case ARM_STMIA_UPD:
2091
0
        MCInst_setOpcode(Inst, ARM_SRSIA_UPD);
2092
0
        break;
2093
0
      case ARM_STMIB:
2094
0
        MCInst_setOpcode(Inst, ARM_SRSIB);
2095
0
        break;
2096
0
      case ARM_STMIB_UPD:
2097
0
        MCInst_setOpcode(Inst, ARM_SRSIB_UPD);
2098
0
        break;
2099
2
      default:
2100
2
        return MCDisassembler_Fail;
2101
80
    }
2102
2103
    // For stores (which become SRS's, the only operand is the mode.
2104
78
    if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
2105
      // Check SRS encoding constraints
2106
0
      if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
2107
0
            fieldFromInstruction_4(Insn, 20, 1) == 0))
2108
0
        return MCDisassembler_Fail;
2109
2110
0
      MCOperand_CreateImm0(Inst, fieldFromInstruction_4(Insn, 0, 4));
2111
0
      return S;
2112
0
    }
2113
2114
78
    return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
2115
78
  }
2116
2117
416
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2118
0
    return MCDisassembler_Fail;
2119
2120
416
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2121
0
    return MCDisassembler_Fail; // Tied
2122
2123
416
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2124
0
    return MCDisassembler_Fail;
2125
2126
416
  if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2127
1
    return MCDisassembler_Fail;
2128
2129
415
  return S;
2130
416
}
2131
2132
// Check for UNPREDICTABLE predicated ESB instruction
2133
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
2134
                                 uint64_t Address, const void *Decoder)
2135
234
{
2136
234
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2137
234
  unsigned imm8 = fieldFromInstruction_4(Insn, 0, 8);
2138
234
  DecodeStatus result = MCDisassembler_Success;
2139
2140
234
  MCOperand_CreateImm0(Inst, imm8);
2141
2142
234
  if (!Check(&result, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2143
2
    return MCDisassembler_Fail;
2144
2145
  // ESB is unpredictable if pred != AL. Without the RAS extension, it is a NOP,
2146
  // so all predicates should be allowed.
2147
232
  if (imm8 == 0x10 && pred != 0xe && ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureRAS))
2148
16
    result = MCDisassembler_SoftFail;
2149
2150
232
  return result;
2151
234
}
2152
2153
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2154
    uint64_t Address, const void *Decoder)
2155
78
{
2156
78
  unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2157
78
  unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2158
78
  unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2159
78
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2160
2161
78
  DecodeStatus S = MCDisassembler_Success;
2162
2163
  // This decoder is called from multiple location that do not check
2164
  // the full encoding is valid before they do.
2165
78
  if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2166
78
      fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2167
78
      fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2168
0
    return MCDisassembler_Fail;
2169
2170
  // imod == '01' --> UNPREDICTABLE
2171
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2172
  // return failure here.  The '01' imod value is unprintable, so there's
2173
  // nothing useful we could do even if we returned UNPREDICTABLE.
2174
2175
78
  if (imod == 1) return MCDisassembler_Fail;
2176
2177
77
  if (imod && M) {
2178
9
    MCInst_setOpcode(Inst, ARM_CPS3p);
2179
9
    MCOperand_CreateImm0(Inst, imod);
2180
9
    MCOperand_CreateImm0(Inst, iflags);
2181
9
    MCOperand_CreateImm0(Inst, mode);
2182
68
  } else if (imod && !M) {
2183
34
    MCInst_setOpcode(Inst, ARM_CPS2p);
2184
34
    MCOperand_CreateImm0(Inst, imod);
2185
34
    MCOperand_CreateImm0(Inst, iflags);
2186
34
    if (mode) S = MCDisassembler_SoftFail;
2187
34
  } else if (!imod && M) {
2188
29
    MCInst_setOpcode(Inst, ARM_CPS1p);
2189
29
    MCOperand_CreateImm0(Inst, mode);
2190
29
    if (iflags) S = MCDisassembler_SoftFail;
2191
29
  } else {
2192
    // imod == '00' && M == '0' --> UNPREDICTABLE
2193
5
    MCInst_setOpcode(Inst, ARM_CPS1p);
2194
5
    MCOperand_CreateImm0(Inst, mode);
2195
5
    S = MCDisassembler_SoftFail;
2196
5
  }
2197
2198
77
  return S;
2199
78
}
2200
2201
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2202
    uint64_t Address, const void *Decoder)
2203
35
{
2204
35
  unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2205
35
  unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2206
35
  unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2207
35
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2208
2209
35
  DecodeStatus S = MCDisassembler_Success;
2210
2211
  // imod == '01' --> UNPREDICTABLE
2212
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2213
  // return failure here.  The '01' imod value is unprintable, so there's
2214
  // nothing useful we could do even if we returned UNPREDICTABLE.
2215
2216
35
  if (imod == 1) return MCDisassembler_Fail;
2217
2218
35
  if (imod && M) {
2219
33
    MCInst_setOpcode(Inst, ARM_t2CPS3p);
2220
33
    MCOperand_CreateImm0(Inst, imod);
2221
33
    MCOperand_CreateImm0(Inst, iflags);
2222
33
    MCOperand_CreateImm0(Inst, mode);
2223
33
  } else if (imod && !M) {
2224
1
    MCInst_setOpcode(Inst, ARM_t2CPS2p);
2225
1
    MCOperand_CreateImm0(Inst, imod);
2226
1
    MCOperand_CreateImm0(Inst, iflags);
2227
1
    if (mode) S = MCDisassembler_SoftFail;
2228
1
  } else if (!imod && M) {
2229
1
    MCInst_setOpcode(Inst, ARM_t2CPS1p);
2230
1
    MCOperand_CreateImm0(Inst, mode);
2231
1
    if (iflags) S = MCDisassembler_SoftFail;
2232
1
  } else {
2233
    // imod == '00' && M == '0' --> this is a HINT instruction
2234
0
    int imm = fieldFromInstruction_4(Insn, 0, 8);
2235
    // HINT are defined only for immediate in [0..4]
2236
0
    if (imm > 4) return MCDisassembler_Fail;
2237
2238
0
    MCInst_setOpcode(Inst, ARM_t2HINT);
2239
0
    MCOperand_CreateImm0(Inst, imm);
2240
0
  }
2241
2242
35
  return S;
2243
35
}
2244
2245
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2246
    uint64_t Address, const void *Decoder)
2247
123
{
2248
123
  DecodeStatus S = MCDisassembler_Success;
2249
2250
123
  unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2251
123
  unsigned imm = 0;
2252
2253
123
  imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2254
123
  imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2255
123
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2256
123
  imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2257
2258
123
  if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2259
121
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2260
0
      return MCDisassembler_Fail;
2261
2262
123
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2263
0
    return MCDisassembler_Fail;
2264
2265
123
  MCOperand_CreateImm0(Inst, imm);
2266
2267
123
  return S;
2268
123
}
2269
2270
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2271
    uint64_t Address, const void *Decoder)
2272
99
{
2273
99
  DecodeStatus S = MCDisassembler_Success;
2274
2275
99
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2276
99
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2277
99
  unsigned imm = 0;
2278
2279
99
  imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2280
99
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2281
2282
99
  if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2283
52
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2284
0
      return MCDisassembler_Fail;
2285
2286
99
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2287
0
    return MCDisassembler_Fail;
2288
2289
99
  MCOperand_CreateImm0(Inst, imm);
2290
2291
99
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2292
19
    return MCDisassembler_Fail;
2293
2294
80
  return S;
2295
99
}
2296
2297
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2298
    uint64_t Address, const void *Decoder)
2299
318
{
2300
318
  DecodeStatus S = MCDisassembler_Success;
2301
2302
318
  unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2303
318
  unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2304
318
  unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2305
318
  unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2306
318
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2307
2308
318
  if (pred == 0xF)
2309
31
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2310
2311
287
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2312
0
    return MCDisassembler_Fail;
2313
2314
287
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2315
0
    return MCDisassembler_Fail;
2316
2317
287
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2318
0
    return MCDisassembler_Fail;
2319
2320
287
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2321
0
    return MCDisassembler_Fail;
2322
2323
287
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2324
0
    return MCDisassembler_Fail;
2325
2326
287
  return S;
2327
287
}
2328
2329
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
2330
    uint64_t Address, const void *Decoder)
2331
380
{
2332
380
  DecodeStatus S = MCDisassembler_Success;
2333
380
  unsigned Pred = fieldFromInstruction_4(Insn, 28, 4);
2334
380
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2335
380
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2336
2337
380
  if (Pred == 0xF)
2338
376
    return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
2339
2340
4
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2341
0
    return MCDisassembler_Fail;
2342
2343
4
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2344
0
    return MCDisassembler_Fail;
2345
2346
4
  if (!Check(&S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
2347
0
    return MCDisassembler_Fail;
2348
2349
4
  return S;
2350
4
}
2351
2352
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
2353
    uint64_t Address, const void *Decoder)
2354
376
{
2355
376
  DecodeStatus S = MCDisassembler_Success;
2356
376
  unsigned Imm = fieldFromInstruction_4(Insn, 9, 1);
2357
2358
376
  if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8_1aOps) || !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
2359
0
    return MCDisassembler_Fail;
2360
2361
  // Decoder can be called from DecodeTST, which does not check the full
2362
  // encoding is valid.
2363
376
  if (fieldFromInstruction_4(Insn, 20, 12) != 0xf11 ||
2364
376
      fieldFromInstruction_4(Insn, 4, 4) != 0)
2365
0
    return MCDisassembler_Fail;
2366
2367
376
  if (fieldFromInstruction_4(Insn, 10, 10) != 0 ||
2368
244
      fieldFromInstruction_4(Insn, 0, 4) != 0)
2369
260
    S = MCDisassembler_SoftFail;
2370
2371
376
  MCInst_setOpcode(Inst, ARM_SETPAN);
2372
376
  MCOperand_CreateImm0(Inst, Imm);
2373
2374
376
  return S;
2375
376
}
2376
2377
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2378
    uint64_t Address, const void *Decoder)
2379
604
{
2380
604
  DecodeStatus S = MCDisassembler_Success;
2381
604
  unsigned add = fieldFromInstruction_4(Val, 12, 1);
2382
604
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2383
604
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2384
2385
604
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2386
0
    return MCDisassembler_Fail;
2387
2388
604
  if (!add) imm *= (unsigned int)-1;
2389
604
  if (imm == 0 && !add) imm = (unsigned int)INT32_MIN;
2390
2391
604
  MCOperand_CreateImm0(Inst, imm);
2392
  //if (Rn == 15)
2393
  //  tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
2394
2395
604
  return S;
2396
604
}
2397
2398
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2399
    uint64_t Address, const void *Decoder)
2400
84
{
2401
84
  DecodeStatus S = MCDisassembler_Success;
2402
84
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2403
  // U == 1 to add imm, 0 to subtract it.
2404
84
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2405
84
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2406
2407
84
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2408
0
    return MCDisassembler_Fail;
2409
2410
84
  if (U)
2411
4
    MCOperand_CreateImm0(Inst, ARM_AM_getAM5Opc(ARM_AM_add, (unsigned char)imm));
2412
80
  else
2413
80
    MCOperand_CreateImm0(Inst, ARM_AM_getAM5Opc(ARM_AM_sub, (unsigned char)imm));
2414
2415
84
  return S;
2416
84
}
2417
2418
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
2419
    uint64_t Address, const void *Decoder)
2420
36
{
2421
36
  DecodeStatus S = MCDisassembler_Success;
2422
36
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2423
  // U == 1 to add imm, 0 to subtract it.
2424
36
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2425
36
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2426
2427
36
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2428
0
    return MCDisassembler_Fail;
2429
2430
36
  if (U)
2431
1
    MCOperand_CreateImm0(Inst, getAM5FP16Opc(ARM_AM_add, imm));
2432
35
  else
2433
35
    MCOperand_CreateImm0(Inst, getAM5FP16Opc(ARM_AM_sub, imm));
2434
2435
36
  return S;
2436
36
}
2437
2438
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2439
    uint64_t Address, const void *Decoder)
2440
1.45k
{
2441
1.45k
  return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2442
1.45k
}
2443
2444
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2445
    uint64_t Address, const void *Decoder)
2446
125
{
2447
125
  DecodeStatus Status = MCDisassembler_Success;
2448
2449
  // Note the J1 and J2 values are from the encoded instruction.  So here
2450
  // change them to I1 and I2 values via as documented:
2451
  // I1 = NOT(J1 EOR S);
2452
  // I2 = NOT(J2 EOR S);
2453
  // and build the imm32 with one trailing zero as documented:
2454
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2455
125
  unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2456
125
  unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2457
125
  unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2458
125
  unsigned I1 = !(J1 ^ S);
2459
125
  unsigned I2 = !(J2 ^ S);
2460
125
  unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2461
125
  unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2462
125
  unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) | imm11;
2463
125
  int imm32 = SignExtend32(tmp << 1, 25);
2464
2465
125
  MCOperand_CreateImm0(Inst, imm32);
2466
2467
125
  return Status;
2468
125
}
2469
2470
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2471
    uint64_t Address, const void *Decoder)
2472
443
{
2473
443
  DecodeStatus S = MCDisassembler_Success;
2474
2475
443
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2476
443
  unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2477
2478
443
  if (pred == 0xF) {
2479
37
    MCInst_setOpcode(Inst, ARM_BLXi);
2480
37
    imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2481
37
    MCOperand_CreateImm0(Inst, SignExtend32(imm, 26));
2482
37
    return S;
2483
37
  }
2484
2485
406
  MCOperand_CreateImm0(Inst, SignExtend32(imm, 26));
2486
2487
406
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2488
0
    return MCDisassembler_Fail;
2489
2490
406
  return S;
2491
406
}
2492
2493
2494
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2495
    uint64_t Address, const void *Decoder)
2496
5.46k
{
2497
5.46k
  DecodeStatus S = MCDisassembler_Success;
2498
2499
5.46k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2500
5.46k
  unsigned align = fieldFromInstruction_4(Val, 4, 2);
2501
2502
5.46k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2503
0
    return MCDisassembler_Fail;
2504
2505
5.46k
  if (!align)
2506
2.45k
    MCOperand_CreateImm0(Inst, 0);
2507
3.01k
  else
2508
3.01k
    MCOperand_CreateImm0(Inst, 4 << align);
2509
2510
5.46k
  return S;
2511
5.46k
}
2512
2513
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2514
    uint64_t Address, const void *Decoder)
2515
3.23k
{
2516
3.23k
  DecodeStatus S = MCDisassembler_Success;
2517
3.23k
  unsigned wb, Rn, Rm;
2518
3.23k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2519
3.23k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2520
3.23k
  wb = fieldFromInstruction_4(Insn, 16, 4);
2521
3.23k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
2522
3.23k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2523
3.23k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
2524
2525
  // First output register
2526
3.23k
  switch (MCInst_getOpcode(Inst)) {
2527
9
    case ARM_VLD1q16: case ARM_VLD1q32: case ARM_VLD1q64: case ARM_VLD1q8:
2528
132
    case ARM_VLD1q16wb_fixed: case ARM_VLD1q16wb_register:
2529
222
    case ARM_VLD1q32wb_fixed: case ARM_VLD1q32wb_register:
2530
227
    case ARM_VLD1q64wb_fixed: case ARM_VLD1q64wb_register:
2531
295
    case ARM_VLD1q8wb_fixed: case ARM_VLD1q8wb_register:
2532
476
    case ARM_VLD2d16: case ARM_VLD2d32: case ARM_VLD2d8:
2533
648
    case ARM_VLD2d16wb_fixed: case ARM_VLD2d16wb_register:
2534
703
    case ARM_VLD2d32wb_fixed: case ARM_VLD2d32wb_register:
2535
707
    case ARM_VLD2d8wb_fixed: case ARM_VLD2d8wb_register:
2536
707
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2537
0
        return MCDisassembler_Fail;
2538
707
      break;
2539
2540
707
    case ARM_VLD2b16:
2541
40
    case ARM_VLD2b32:
2542
177
    case ARM_VLD2b8:
2543
225
    case ARM_VLD2b16wb_fixed:
2544
246
    case ARM_VLD2b16wb_register:
2545
246
    case ARM_VLD2b32wb_fixed:
2546
248
    case ARM_VLD2b32wb_register:
2547
283
    case ARM_VLD2b8wb_fixed:
2548
306
    case ARM_VLD2b8wb_register:
2549
306
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2550
0
        return MCDisassembler_Fail;
2551
306
      break;
2552
2553
2.22k
    default:
2554
2.22k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2555
0
        return MCDisassembler_Fail;
2556
3.23k
  }
2557
2558
  // Second output register
2559
3.23k
  switch (MCInst_getOpcode(Inst)) {
2560
21
    case ARM_VLD3d8:
2561
75
    case ARM_VLD3d16:
2562
80
    case ARM_VLD3d32:
2563
124
    case ARM_VLD3d8_UPD:
2564
140
    case ARM_VLD3d16_UPD:
2565
142
    case ARM_VLD3d32_UPD:
2566
147
    case ARM_VLD4d8:
2567
148
    case ARM_VLD4d16:
2568
151
    case ARM_VLD4d32:
2569
168
    case ARM_VLD4d8_UPD:
2570
341
    case ARM_VLD4d16_UPD:
2571
344
    case ARM_VLD4d32_UPD:
2572
344
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32, Address, Decoder)))
2573
0
        return MCDisassembler_Fail;
2574
344
      break;
2575
2576
344
    case ARM_VLD3q8:
2577
21
    case ARM_VLD3q16:
2578
22
    case ARM_VLD3q32:
2579
36
    case ARM_VLD3q8_UPD:
2580
86
    case ARM_VLD3q16_UPD:
2581
91
    case ARM_VLD3q32_UPD:
2582
103
    case ARM_VLD4q8:
2583
109
    case ARM_VLD4q16:
2584
142
    case ARM_VLD4q32:
2585
147
    case ARM_VLD4q8_UPD:
2586
240
    case ARM_VLD4q16_UPD:
2587
438
    case ARM_VLD4q32_UPD:
2588
438
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
2589
0
        return MCDisassembler_Fail;
2590
2591
2.89k
    default:
2592
2.89k
      break;
2593
3.23k
  }
2594
2595
  // Third output register
2596
3.23k
  switch(MCInst_getOpcode(Inst)) {
2597
21
    case ARM_VLD3d8:
2598
75
    case ARM_VLD3d16:
2599
80
    case ARM_VLD3d32:
2600
124
    case ARM_VLD3d8_UPD:
2601
140
    case ARM_VLD3d16_UPD:
2602
142
    case ARM_VLD3d32_UPD:
2603
147
    case ARM_VLD4d8:
2604
148
    case ARM_VLD4d16:
2605
151
    case ARM_VLD4d32:
2606
168
    case ARM_VLD4d8_UPD:
2607
341
    case ARM_VLD4d16_UPD:
2608
344
    case ARM_VLD4d32_UPD:
2609
344
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
2610
0
        return MCDisassembler_Fail;
2611
344
      break;
2612
344
    case ARM_VLD3q8:
2613
21
    case ARM_VLD3q16:
2614
22
    case ARM_VLD3q32:
2615
36
    case ARM_VLD3q8_UPD:
2616
86
    case ARM_VLD3q16_UPD:
2617
91
    case ARM_VLD3q32_UPD:
2618
103
    case ARM_VLD4q8:
2619
109
    case ARM_VLD4q16:
2620
142
    case ARM_VLD4q32:
2621
147
    case ARM_VLD4q8_UPD:
2622
240
    case ARM_VLD4q16_UPD:
2623
438
    case ARM_VLD4q32_UPD:
2624
438
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32, Address, Decoder)))
2625
0
        return MCDisassembler_Fail;
2626
438
      break;
2627
2.45k
    default:
2628
2.45k
      break;
2629
3.23k
  }
2630
2631
  // Fourth output register
2632
3.23k
  switch (MCInst_getOpcode(Inst)) {
2633
5
    case ARM_VLD4d8:
2634
6
    case ARM_VLD4d16:
2635
9
    case ARM_VLD4d32:
2636
26
    case ARM_VLD4d8_UPD:
2637
199
    case ARM_VLD4d16_UPD:
2638
202
    case ARM_VLD4d32_UPD:
2639
202
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32, Address, Decoder)))
2640
0
        return MCDisassembler_Fail;
2641
202
      break;
2642
202
    case ARM_VLD4q8:
2643
18
    case ARM_VLD4q16:
2644
51
    case ARM_VLD4q32:
2645
56
    case ARM_VLD4q8_UPD:
2646
149
    case ARM_VLD4q16_UPD:
2647
347
    case ARM_VLD4q32_UPD:
2648
347
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32, Address, Decoder)))
2649
0
        return MCDisassembler_Fail;
2650
347
      break;
2651
2.68k
    default:
2652
2.68k
      break;
2653
3.23k
  }
2654
2655
  // Writeback operand
2656
3.23k
  switch (MCInst_getOpcode(Inst)) {
2657
1
    case ARM_VLD1d8wb_fixed:
2658
6
    case ARM_VLD1d16wb_fixed:
2659
57
    case ARM_VLD1d32wb_fixed:
2660
66
    case ARM_VLD1d64wb_fixed:
2661
103
    case ARM_VLD1d8wb_register:
2662
111
    case ARM_VLD1d16wb_register:
2663
115
    case ARM_VLD1d32wb_register:
2664
121
    case ARM_VLD1d64wb_register:
2665
184
    case ARM_VLD1q8wb_fixed:
2666
237
    case ARM_VLD1q16wb_fixed:
2667
270
    case ARM_VLD1q32wb_fixed:
2668
272
    case ARM_VLD1q64wb_fixed:
2669
277
    case ARM_VLD1q8wb_register:
2670
347
    case ARM_VLD1q16wb_register:
2671
404
    case ARM_VLD1q32wb_register:
2672
407
    case ARM_VLD1q64wb_register:
2673
452
    case ARM_VLD1d8Twb_fixed:
2674
489
    case ARM_VLD1d8Twb_register:
2675
501
    case ARM_VLD1d16Twb_fixed:
2676
505
    case ARM_VLD1d16Twb_register:
2677
517
    case ARM_VLD1d32Twb_fixed:
2678
533
    case ARM_VLD1d32Twb_register:
2679
534
    case ARM_VLD1d64Twb_fixed:
2680
759
    case ARM_VLD1d64Twb_register:
2681
780
    case ARM_VLD1d8Qwb_fixed:
2682
858
    case ARM_VLD1d8Qwb_register:
2683
1.21k
    case ARM_VLD1d16Qwb_fixed:
2684
1.25k
    case ARM_VLD1d16Qwb_register:
2685
1.26k
    case ARM_VLD1d32Qwb_fixed:
2686
1.27k
    case ARM_VLD1d32Qwb_register:
2687
1.31k
    case ARM_VLD1d64Qwb_fixed:
2688
1.31k
    case ARM_VLD1d64Qwb_register:
2689
1.32k
    case ARM_VLD2d8wb_fixed:
2690
1.47k
    case ARM_VLD2d16wb_fixed:
2691
1.50k
    case ARM_VLD2d32wb_fixed:
2692
1.64k
    case ARM_VLD2q8wb_fixed:
2693
1.67k
    case ARM_VLD2q16wb_fixed:
2694
1.68k
    case ARM_VLD2q32wb_fixed:
2695
1.68k
    case ARM_VLD2d8wb_register:
2696
1.70k
    case ARM_VLD2d16wb_register:
2697
1.72k
    case ARM_VLD2d32wb_register:
2698
1.82k
    case ARM_VLD2q8wb_register:
2699
1.85k
    case ARM_VLD2q16wb_register:
2700
1.94k
    case ARM_VLD2q32wb_register:
2701
1.98k
    case ARM_VLD2b8wb_fixed:
2702
2.02k
    case ARM_VLD2b16wb_fixed:
2703
2.02k
    case ARM_VLD2b32wb_fixed:
2704
2.05k
    case ARM_VLD2b8wb_register:
2705
2.07k
    case ARM_VLD2b16wb_register:
2706
2.07k
    case ARM_VLD2b32wb_register:
2707
2.07k
      MCOperand_CreateImm0(Inst, 0);
2708
2.07k
      break;
2709
2710
44
    case ARM_VLD3d8_UPD:
2711
60
    case ARM_VLD3d16_UPD:
2712
62
    case ARM_VLD3d32_UPD:
2713
76
    case ARM_VLD3q8_UPD:
2714
126
    case ARM_VLD3q16_UPD:
2715
131
    case ARM_VLD3q32_UPD:
2716
148
    case ARM_VLD4d8_UPD:
2717
321
    case ARM_VLD4d16_UPD:
2718
324
    case ARM_VLD4d32_UPD:
2719
329
    case ARM_VLD4q8_UPD:
2720
422
    case ARM_VLD4q16_UPD:
2721
620
    case ARM_VLD4q32_UPD:
2722
620
      if (!Check(&S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2723
0
        return MCDisassembler_Fail;
2724
620
      break;
2725
2726
620
    default:
2727
542
      break;
2728
3.23k
  }
2729
2730
  // AddrMode6 Base (register+alignment)
2731
3.23k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2732
0
    return MCDisassembler_Fail;
2733
2734
  // AddrMode6 Offset (register)
2735
3.23k
  switch (MCInst_getOpcode(Inst)) {
2736
1.89k
    default:
2737
      // The below have been updated to have explicit am6offset split
2738
      // between fixed and register offset. For those instructions not
2739
      // yet updated, we need to add an additional reg0 operand for the
2740
      // fixed variant.
2741
      //
2742
      // The fixed offset encodes as Rm == 0xd, so we check for that.
2743
1.89k
      if (Rm == 0xd) {
2744
131
        MCOperand_CreateReg0(Inst, 0);
2745
131
        break;
2746
131
      }
2747
      // Fall through to handle the register offset variant.
2748
2749
1.76k
    case ARM_VLD1d8wb_fixed:
2750
1.76k
    case ARM_VLD1d16wb_fixed:
2751
1.81k
    case ARM_VLD1d32wb_fixed:
2752
1.82k
    case ARM_VLD1d64wb_fixed:
2753
1.87k
    case ARM_VLD1d8Twb_fixed:
2754
1.88k
    case ARM_VLD1d16Twb_fixed:
2755
1.89k
    case ARM_VLD1d32Twb_fixed:
2756
1.89k
    case ARM_VLD1d64Twb_fixed:
2757
1.91k
    case ARM_VLD1d8Qwb_fixed:
2758
2.27k
    case ARM_VLD1d16Qwb_fixed:
2759
2.27k
    case ARM_VLD1d32Qwb_fixed:
2760
2.31k
    case ARM_VLD1d64Qwb_fixed:
2761
2.35k
    case ARM_VLD1d8wb_register:
2762
2.36k
    case ARM_VLD1d16wb_register:
2763
2.36k
    case ARM_VLD1d32wb_register:
2764
2.37k
    case ARM_VLD1d64wb_register:
2765
2.43k
    case ARM_VLD1q8wb_fixed:
2766
2.49k
    case ARM_VLD1q16wb_fixed:
2767
2.52k
    case ARM_VLD1q32wb_fixed:
2768
2.52k
    case ARM_VLD1q64wb_fixed:
2769
2.53k
    case ARM_VLD1q8wb_register:
2770
2.60k
    case ARM_VLD1q16wb_register:
2771
2.65k
    case ARM_VLD1q32wb_register:
2772
2.66k
    case ARM_VLD1q64wb_register:
2773
      // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2774
      // variant encodes Rm == 0xf. Anything else is a register offset post-
2775
      // increment and we need to add the register operand to the instruction.
2776
2.66k
      if (Rm != 0xD && Rm != 0xF &&
2777
1.40k
          !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2778
0
        return MCDisassembler_Fail;
2779
2.66k
      break;
2780
2781
2.66k
    case ARM_VLD2d8wb_fixed:
2782
151
    case ARM_VLD2d16wb_fixed:
2783
189
    case ARM_VLD2d32wb_fixed:
2784
224
    case ARM_VLD2b8wb_fixed:
2785
272
    case ARM_VLD2b16wb_fixed:
2786
272
    case ARM_VLD2b32wb_fixed:
2787
407
    case ARM_VLD2q8wb_fixed:
2788
441
    case ARM_VLD2q16wb_fixed:
2789
445
    case ARM_VLD2q32wb_fixed:
2790
445
      break;
2791
3.23k
  }
2792
2793
3.23k
  return S;
2794
3.23k
}
2795
2796
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
2797
    uint64_t Address, const void *Decoder)
2798
2.14k
{
2799
2.14k
  unsigned load;
2800
2.14k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
2801
2.14k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
2802
2.14k
  if (type == 6 && (align & 2)) return MCDisassembler_Fail;
2803
2.14k
  if (type == 7 && (align & 2)) return MCDisassembler_Fail;
2804
2.14k
  if (type == 10 && align == 3) return MCDisassembler_Fail;
2805
2806
2.14k
  load = fieldFromInstruction_4(Insn, 21, 1);
2807
2808
2.14k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2809
2.14k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2810
2.14k
}
2811
2812
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
2813
    uint64_t Address, const void *Decoder)
2814
2.10k
{
2815
2.10k
  unsigned type, align, load;
2816
2.10k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2817
2.10k
  if (size == 3) return MCDisassembler_Fail;
2818
2819
2.10k
  type = fieldFromInstruction_4(Insn, 8, 4);
2820
2.10k
  align = fieldFromInstruction_4(Insn, 4, 2);
2821
2.10k
  if (type == 8 && align == 3) return MCDisassembler_Fail;
2822
2.10k
  if (type == 9 && align == 3) return MCDisassembler_Fail;
2823
2824
2.10k
  load = fieldFromInstruction_4(Insn, 21, 1);
2825
2826
2.10k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2827
2.10k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2828
2.10k
}
2829
2830
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
2831
    uint64_t Address, const void *Decoder)
2832
354
{
2833
354
  unsigned align, load;
2834
354
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2835
354
  if (size == 3) return MCDisassembler_Fail;
2836
2837
354
  align = fieldFromInstruction_4(Insn, 4, 2);
2838
354
  if (align & 2) return MCDisassembler_Fail;
2839
2840
354
  load = fieldFromInstruction_4(Insn, 21, 1);
2841
2842
354
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2843
354
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2844
354
}
2845
2846
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
2847
    uint64_t Address, const void *Decoder)
2848
862
{
2849
862
  unsigned load;
2850
862
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2851
862
  if (size == 3) return MCDisassembler_Fail;
2852
2853
862
  load = fieldFromInstruction_4(Insn, 21, 1);
2854
2855
862
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2856
862
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2857
862
}
2858
2859
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
2860
    uint64_t Address, const void *Decoder)
2861
2.22k
{
2862
2.22k
  DecodeStatus S = MCDisassembler_Success;
2863
2.22k
  unsigned wb, Rn, Rm;
2864
2.22k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2865
2.22k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2866
2.22k
  wb = fieldFromInstruction_4(Insn, 16, 4);
2867
2.22k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
2868
2.22k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2869
2.22k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
2870
2871
  // Writeback Operand
2872
2.22k
  switch (MCInst_getOpcode(Inst)) {
2873
8
    case ARM_VST1d8wb_fixed:
2874
11
    case ARM_VST1d16wb_fixed:
2875
11
    case ARM_VST1d32wb_fixed:
2876
28
    case ARM_VST1d64wb_fixed:
2877
66
    case ARM_VST1d8wb_register:
2878
70
    case ARM_VST1d16wb_register:
2879
97
    case ARM_VST1d32wb_register:
2880
97
    case ARM_VST1d64wb_register:
2881
115
    case ARM_VST1q8wb_fixed:
2882
244
    case ARM_VST1q16wb_fixed:
2883
261
    case ARM_VST1q32wb_fixed:
2884
261
    case ARM_VST1q64wb_fixed:
2885
297
    case ARM_VST1q8wb_register:
2886
315
    case ARM_VST1q16wb_register:
2887
347
    case ARM_VST1q32wb_register:
2888
365
    case ARM_VST1q64wb_register:
2889
369
    case ARM_VST1d8Twb_fixed:
2890
405
    case ARM_VST1d16Twb_fixed:
2891
414
    case ARM_VST1d32Twb_fixed:
2892
416
    case ARM_VST1d64Twb_fixed:
2893
417
    case ARM_VST1d8Twb_register:
2894
419
    case ARM_VST1d16Twb_register:
2895
588
    case ARM_VST1d32Twb_register:
2896
591
    case ARM_VST1d64Twb_register:
2897
591
    case ARM_VST1d8Qwb_fixed:
2898
592
    case ARM_VST1d16Qwb_fixed:
2899
593
    case ARM_VST1d32Qwb_fixed:
2900
627
    case ARM_VST1d64Qwb_fixed:
2901
629
    case ARM_VST1d8Qwb_register:
2902
683
    case ARM_VST1d16Qwb_register:
2903
689
    case ARM_VST1d32Qwb_register:
2904
727
    case ARM_VST1d64Qwb_register:
2905
856
    case ARM_VST2d8wb_fixed:
2906
879
    case ARM_VST2d16wb_fixed:
2907
883
    case ARM_VST2d32wb_fixed:
2908
897
    case ARM_VST2d8wb_register:
2909
907
    case ARM_VST2d16wb_register:
2910
915
    case ARM_VST2d32wb_register:
2911
928
    case ARM_VST2q8wb_fixed:
2912
1.05k
    case ARM_VST2q16wb_fixed:
2913
1.06k
    case ARM_VST2q32wb_fixed:
2914
1.07k
    case ARM_VST2q8wb_register:
2915
1.22k
    case ARM_VST2q16wb_register:
2916
1.23k
    case ARM_VST2q32wb_register:
2917
1.23k
    case ARM_VST2b8wb_fixed:
2918
1.23k
    case ARM_VST2b16wb_fixed:
2919
1.36k
    case ARM_VST2b32wb_fixed:
2920
1.48k
    case ARM_VST2b8wb_register:
2921
1.50k
    case ARM_VST2b16wb_register:
2922
1.51k
    case ARM_VST2b32wb_register:
2923
1.51k
      if (Rm == 0xF)
2924
0
        return MCDisassembler_Fail;
2925
1.51k
      MCOperand_CreateImm0(Inst, 0);
2926
1.51k
      break;
2927
1
    case ARM_VST3d8_UPD:
2928
5
    case ARM_VST3d16_UPD:
2929
10
    case ARM_VST3d32_UPD:
2930
15
    case ARM_VST3q8_UPD:
2931
16
    case ARM_VST3q16_UPD:
2932
20
    case ARM_VST3q32_UPD:
2933
87
    case ARM_VST4d8_UPD:
2934
106
    case ARM_VST4d16_UPD:
2935
117
    case ARM_VST4d32_UPD:
2936
118
    case ARM_VST4q8_UPD:
2937
156
    case ARM_VST4q16_UPD:
2938
212
    case ARM_VST4q32_UPD:
2939
212
      if (!Check(&S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2940
0
        return MCDisassembler_Fail;
2941
212
      break;
2942
506
    default:
2943
506
      break;
2944
2.22k
  }
2945
2946
  // AddrMode6 Base (register+alignment)
2947
2.22k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2948
0
    return MCDisassembler_Fail;
2949
2950
  // AddrMode6 Offset (register)
2951
2.22k
  switch (MCInst_getOpcode(Inst)) {
2952
1.50k
    default:
2953
1.50k
      if (Rm == 0xD)
2954
66
        MCOperand_CreateReg0(Inst, 0);
2955
1.44k
      else if (Rm != 0xF) {
2956
937
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2957
0
          return MCDisassembler_Fail;
2958
937
      }
2959
1.50k
      break;
2960
2961
1.50k
    case ARM_VST1d8wb_fixed:
2962
11
    case ARM_VST1d16wb_fixed:
2963
11
    case ARM_VST1d32wb_fixed:
2964
28
    case ARM_VST1d64wb_fixed:
2965
46
    case ARM_VST1q8wb_fixed:
2966
175
    case ARM_VST1q16wb_fixed:
2967
192
    case ARM_VST1q32wb_fixed:
2968
192
    case ARM_VST1q64wb_fixed:
2969
196
    case ARM_VST1d8Twb_fixed:
2970
232
    case ARM_VST1d16Twb_fixed:
2971
241
    case ARM_VST1d32Twb_fixed:
2972
243
    case ARM_VST1d64Twb_fixed:
2973
243
    case ARM_VST1d8Qwb_fixed:
2974
244
    case ARM_VST1d16Qwb_fixed:
2975
245
    case ARM_VST1d32Qwb_fixed:
2976
279
    case ARM_VST1d64Qwb_fixed:
2977
408
    case ARM_VST2d8wb_fixed:
2978
431
    case ARM_VST2d16wb_fixed:
2979
435
    case ARM_VST2d32wb_fixed:
2980
448
    case ARM_VST2q8wb_fixed:
2981
574
    case ARM_VST2q16wb_fixed:
2982
586
    case ARM_VST2q32wb_fixed:
2983
587
    case ARM_VST2b8wb_fixed:
2984
589
    case ARM_VST2b16wb_fixed:
2985
719
    case ARM_VST2b32wb_fixed:
2986
719
      break;
2987
2.22k
  }
2988
2989
2990
  // First input register
2991
2.22k
  switch (MCInst_getOpcode(Inst)) {
2992
22
    case ARM_VST1q16:
2993
25
    case ARM_VST1q32:
2994
26
    case ARM_VST1q64:
2995
30
    case ARM_VST1q8:
2996
159
    case ARM_VST1q16wb_fixed:
2997
177
    case ARM_VST1q16wb_register:
2998
194
    case ARM_VST1q32wb_fixed:
2999
226
    case ARM_VST1q32wb_register:
3000
226
    case ARM_VST1q64wb_fixed:
3001
244
    case ARM_VST1q64wb_register:
3002
262
    case ARM_VST1q8wb_fixed:
3003
298
    case ARM_VST1q8wb_register:
3004
365
    case ARM_VST2d16:
3005
369
    case ARM_VST2d32:
3006
404
    case ARM_VST2d8:
3007
427
    case ARM_VST2d16wb_fixed:
3008
437
    case ARM_VST2d16wb_register:
3009
441
    case ARM_VST2d32wb_fixed:
3010
449
    case ARM_VST2d32wb_register:
3011
578
    case ARM_VST2d8wb_fixed:
3012
592
    case ARM_VST2d8wb_register:
3013
592
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3014
0
        return MCDisassembler_Fail;
3015
592
      break;
3016
3017
592
    case ARM_VST2b16:
3018
3
    case ARM_VST2b32:
3019
76
    case ARM_VST2b8:
3020
78
    case ARM_VST2b16wb_fixed:
3021
95
    case ARM_VST2b16wb_register:
3022
225
    case ARM_VST2b32wb_fixed:
3023
229
    case ARM_VST2b32wb_register:
3024
230
    case ARM_VST2b8wb_fixed:
3025
355
    case ARM_VST2b8wb_register:
3026
355
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
3027
1
        return MCDisassembler_Fail;
3028
354
      break;
3029
3030
1.28k
    default:
3031
1.28k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3032
0
        return MCDisassembler_Fail;
3033
2.22k
  }
3034
3035
  // Second input register
3036
2.22k
  switch (MCInst_getOpcode(Inst)) {
3037
1
    case ARM_VST3d8:
3038
2
    case ARM_VST3d16:
3039
51
    case ARM_VST3d32:
3040
52
    case ARM_VST3d8_UPD:
3041
56
    case ARM_VST3d16_UPD:
3042
61
    case ARM_VST3d32_UPD:
3043
130
    case ARM_VST4d8:
3044
139
    case ARM_VST4d16:
3045
142
    case ARM_VST4d32:
3046
209
    case ARM_VST4d8_UPD:
3047
228
    case ARM_VST4d16_UPD:
3048
239
    case ARM_VST4d32_UPD:
3049
239
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32, Address, Decoder)))
3050
0
        return MCDisassembler_Fail;
3051
239
      break;
3052
3053
239
    case ARM_VST3q8:
3054
45
    case ARM_VST3q16:
3055
50
    case ARM_VST3q32:
3056
55
    case ARM_VST3q8_UPD:
3057
56
    case ARM_VST3q16_UPD:
3058
60
    case ARM_VST3q32_UPD:
3059
61
    case ARM_VST4q8:
3060
78
    case ARM_VST4q16:
3061
100
    case ARM_VST4q32:
3062
101
    case ARM_VST4q8_UPD:
3063
139
    case ARM_VST4q16_UPD:
3064
195
    case ARM_VST4q32_UPD:
3065
195
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
3066
0
        return MCDisassembler_Fail;
3067
195
      break;
3068
1.79k
    default:
3069
1.79k
      break;
3070
2.22k
  }
3071
3072
  // Third input register
3073
2.22k
  switch (MCInst_getOpcode(Inst)) {
3074
1
    case ARM_VST3d8:
3075
2
    case ARM_VST3d16:
3076
51
    case ARM_VST3d32:
3077
52
    case ARM_VST3d8_UPD:
3078
56
    case ARM_VST3d16_UPD:
3079
61
    case ARM_VST3d32_UPD:
3080
130
    case ARM_VST4d8:
3081
139
    case ARM_VST4d16:
3082
142
    case ARM_VST4d32:
3083
209
    case ARM_VST4d8_UPD:
3084
228
    case ARM_VST4d16_UPD:
3085
239
    case ARM_VST4d32_UPD:
3086
239
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
3087
0
        return MCDisassembler_Fail;
3088
239
      break;
3089
3090
239
    case ARM_VST3q8:
3091
45
    case ARM_VST3q16:
3092
50
    case ARM_VST3q32:
3093
55
    case ARM_VST3q8_UPD:
3094
56
    case ARM_VST3q16_UPD:
3095
60
    case ARM_VST3q32_UPD:
3096
61
    case ARM_VST4q8:
3097
78
    case ARM_VST4q16:
3098
100
    case ARM_VST4q32:
3099
101
    case ARM_VST4q8_UPD:
3100
139
    case ARM_VST4q16_UPD:
3101
195
    case ARM_VST4q32_UPD:
3102
195
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32, Address, Decoder)))
3103
0
        return MCDisassembler_Fail;
3104
195
      break;
3105
1.79k
    default:
3106
1.79k
      break;
3107
2.22k
  }
3108
3109
  // Fourth input register
3110
2.22k
  switch (MCInst_getOpcode(Inst)) {
3111
69
    case ARM_VST4d8:
3112
78
    case ARM_VST4d16:
3113
81
    case ARM_VST4d32:
3114
148
    case ARM_VST4d8_UPD:
3115
167
    case ARM_VST4d16_UPD:
3116
178
    case ARM_VST4d32_UPD:
3117
178
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32, Address, Decoder)))
3118
0
        return MCDisassembler_Fail;
3119
178
      break;
3120
3121
178
    case ARM_VST4q8:
3122
18
    case ARM_VST4q16:
3123
40
    case ARM_VST4q32:
3124
41
    case ARM_VST4q8_UPD:
3125
79
    case ARM_VST4q16_UPD:
3126
135
    case ARM_VST4q32_UPD:
3127
135
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32, Address, Decoder)))
3128
0
        return MCDisassembler_Fail;
3129
135
      break;
3130
1.91k
    default:
3131
1.91k
      break;
3132
2.22k
  }
3133
3134
2.22k
  return S;
3135
2.22k
}
3136
3137
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
3138
    uint64_t Address, const void *Decoder)
3139
267
{
3140
267
  DecodeStatus S = MCDisassembler_Success;
3141
267
  unsigned Rn, Rm, align, size;
3142
267
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3143
267
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3144
267
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3145
267
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3146
267
  align = fieldFromInstruction_4(Insn, 4, 1);
3147
267
  size = fieldFromInstruction_4(Insn, 6, 2);
3148
3149
267
  if (size == 0 && align == 1)
3150
1
    return MCDisassembler_Fail;
3151
3152
266
  align *= (1 << size);
3153
3154
266
  switch (MCInst_getOpcode(Inst)) {
3155
95
    case ARM_VLD1DUPq16: case ARM_VLD1DUPq32: case ARM_VLD1DUPq8:
3156
246
    case ARM_VLD1DUPq16wb_fixed: case ARM_VLD1DUPq16wb_register:
3157
246
    case ARM_VLD1DUPq32wb_fixed: case ARM_VLD1DUPq32wb_register:
3158
248
    case ARM_VLD1DUPq8wb_fixed: case ARM_VLD1DUPq8wb_register:
3159
248
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3160
0
        return MCDisassembler_Fail;
3161
248
      break;
3162
3163
248
    default:
3164
18
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3165
0
        return MCDisassembler_Fail;
3166
18
      break;
3167
266
  }
3168
3169
266
  if (Rm != 0xF) {
3170
170
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3171
0
      return MCDisassembler_Fail;
3172
170
  }
3173
3174
266
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3175
0
    return MCDisassembler_Fail;
3176
3177
266
  MCOperand_CreateImm0(Inst, align);
3178
3179
  // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3180
  // variant encodes Rm == 0xf. Anything else is a register offset post-
3181
  // increment and we need to add the register operand to the instruction.
3182
266
  if (Rm != 0xD && Rm != 0xF &&
3183
168
      !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3184
0
    return MCDisassembler_Fail;
3185
3186
266
  return S;
3187
266
}
3188
3189
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
3190
    uint64_t Address, const void *Decoder)
3191
625
{
3192
625
  DecodeStatus S = MCDisassembler_Success;
3193
625
  unsigned Rn, Rm, align, size;
3194
625
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3195
625
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3196
625
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3197
625
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3198
625
  align = fieldFromInstruction_4(Insn, 4, 1);
3199
625
  size = 1 << fieldFromInstruction_4(Insn, 6, 2);
3200
625
  align *= 2 * size;
3201
3202
625
  switch (MCInst_getOpcode(Inst)) {
3203
9
    case ARM_VLD2DUPd16: case ARM_VLD2DUPd32: case ARM_VLD2DUPd8:
3204
42
    case ARM_VLD2DUPd16wb_fixed: case ARM_VLD2DUPd16wb_register:
3205
186
    case ARM_VLD2DUPd32wb_fixed: case ARM_VLD2DUPd32wb_register:
3206
374
    case ARM_VLD2DUPd8wb_fixed: case ARM_VLD2DUPd8wb_register:
3207
374
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3208
0
        return MCDisassembler_Fail;
3209
374
      break;
3210
3211
374
    case ARM_VLD2DUPd16x2: case ARM_VLD2DUPd32x2: case ARM_VLD2DUPd8x2:
3212
204
    case ARM_VLD2DUPd16x2wb_fixed: case ARM_VLD2DUPd16x2wb_register:
3213
242
    case ARM_VLD2DUPd32x2wb_fixed: case ARM_VLD2DUPd32x2wb_register:
3214
251
    case ARM_VLD2DUPd8x2wb_fixed: case ARM_VLD2DUPd8x2wb_register:
3215
251
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
3216
0
        return MCDisassembler_Fail;
3217
251
      break;
3218
3219
251
    default:
3220
0
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3221
0
        return MCDisassembler_Fail;
3222
0
      break;
3223
625
  }
3224
3225
625
  if (Rm != 0xF)
3226
431
    MCOperand_CreateImm0(Inst, 0);
3227
3228
625
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3229
0
    return MCDisassembler_Fail;
3230
3231
625
  MCOperand_CreateImm0(Inst, align);
3232
3233
625
  if (Rm != 0xD && Rm != 0xF) {
3234
197
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3235
0
      return MCDisassembler_Fail;
3236
197
  }
3237
3238
625
  return S;
3239
625
}
3240
3241
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
3242
    uint64_t Address, const void *Decoder)
3243
16
{
3244
16
  DecodeStatus S = MCDisassembler_Success;
3245
16
  unsigned Rn, Rm, inc;
3246
16
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3247
16
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3248
16
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3249
16
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3250
16
  inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3251
3252
16
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3253
0
    return MCDisassembler_Fail;
3254
3255
16
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address, Decoder)))
3256
0
    return MCDisassembler_Fail;
3257
3258
16
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2*inc) % 32, Address, Decoder)))
3259
0
    return MCDisassembler_Fail;
3260
3261
16
  if (Rm != 0xF) {
3262
12
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3263
0
      return MCDisassembler_Fail;
3264
12
  }
3265
3266
16
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3267
0
    return MCDisassembler_Fail;
3268
3269
16
  MCOperand_CreateImm0(Inst, 0);
3270
3271
16
  if (Rm == 0xD)
3272
1
    MCOperand_CreateReg0(Inst, 0);
3273
15
  else if (Rm != 0xF) {
3274
11
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3275
0
      return MCDisassembler_Fail;
3276
11
  }
3277
3278
16
  return S;
3279
16
}
3280
3281
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3282
    uint64_t Address, const void *Decoder)
3283
168
{
3284
168
  DecodeStatus S = MCDisassembler_Success;
3285
168
  unsigned Rn, Rm, size, inc, align;
3286
168
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3287
168
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3288
168
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3289
168
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3290
168
  size = fieldFromInstruction_4(Insn, 6, 2);
3291
168
  inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3292
168
  align = fieldFromInstruction_4(Insn, 4, 1);
3293
3294
168
  if (size == 0x3) {
3295
17
    if (align == 0)
3296
1
      return MCDisassembler_Fail;
3297
16
    align = 16;
3298
151
  } else {
3299
151
    if (size == 2) {
3300
5
      align *= 8;
3301
146
    } else {
3302
146
      size = 1 << size;
3303
146
      align *= 4 * size;
3304
146
    }
3305
151
  }
3306
3307
167
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3308
0
    return MCDisassembler_Fail;
3309
3310
167
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address, Decoder)))
3311
0
    return MCDisassembler_Fail;
3312
3313
167
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2*inc) % 32, Address, Decoder)))
3314
0
    return MCDisassembler_Fail;
3315
3316
167
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3*inc) % 32, Address, Decoder)))
3317
0
    return MCDisassembler_Fail;
3318
3319
167
  if (Rm != 0xF) {
3320
163
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3321
0
      return MCDisassembler_Fail;
3322
163
  }
3323
3324
167
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3325
0
    return MCDisassembler_Fail;
3326
3327
167
  MCOperand_CreateImm0(Inst, align);
3328
3329
167
  if (Rm == 0xD)
3330
157
    MCOperand_CreateReg0(Inst, 0);
3331
10
  else if (Rm != 0xF) {
3332
6
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3333
0
      return MCDisassembler_Fail;
3334
6
  }
3335
3336
167
  return S;
3337
167
}
3338
3339
static DecodeStatus DecodeNEONModImmInstruction(MCInst *Inst, unsigned Insn,
3340
    uint64_t Address, const void *Decoder)
3341
417
{
3342
417
  DecodeStatus S = MCDisassembler_Success;
3343
417
  unsigned imm, Q;
3344
417
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3345
417
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3346
417
  imm = fieldFromInstruction_4(Insn, 0, 4);
3347
417
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3348
417
  imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3349
417
  imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3350
417
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3351
417
  Q = fieldFromInstruction_4(Insn, 6, 1);
3352
3353
417
  if (Q) {
3354
334
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3355
5
      return MCDisassembler_Fail;
3356
334
  } else {
3357
83
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3358
0
      return MCDisassembler_Fail;
3359
83
  }
3360
3361
412
  MCOperand_CreateImm0(Inst, imm);
3362
3363
412
  switch (MCInst_getOpcode(Inst)) {
3364
1
    case ARM_VORRiv4i16:
3365
30
    case ARM_VORRiv2i32:
3366
31
    case ARM_VBICiv4i16:
3367
33
    case ARM_VBICiv2i32:
3368
33
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3369
0
        return MCDisassembler_Fail;
3370
33
      break;
3371
33
    case ARM_VORRiv8i16:
3372
51
    case ARM_VORRiv4i32:
3373
51
    case ARM_VBICiv8i16:
3374
90
    case ARM_VBICiv4i32:
3375
90
      if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3376
0
        return MCDisassembler_Fail;
3377
90
      break;
3378
289
    default:
3379
289
      break;
3380
412
  }
3381
3382
412
  return S;
3383
412
}
3384
3385
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3386
    uint64_t Address, const void *Decoder)
3387
1
{
3388
1
  DecodeStatus S = MCDisassembler_Success;
3389
1
  unsigned Rm, size;
3390
1
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3391
1
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3392
1
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3393
1
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3394
1
  size = fieldFromInstruction_4(Insn, 18, 2);
3395
3396
1
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3397
0
    return MCDisassembler_Fail;
3398
3399
1
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3400
0
    return MCDisassembler_Fail;
3401
3402
1
  MCOperand_CreateImm0(Inst, 8 << size);
3403
3404
1
  return S;
3405
1
}
3406
3407
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3408
    uint64_t Address, const void *Decoder)
3409
283
{
3410
283
  MCOperand_CreateImm0(Inst, 8 - Val);
3411
3412
283
  return MCDisassembler_Success;
3413
283
}
3414
3415
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3416
    uint64_t Address, const void *Decoder)
3417
56
{
3418
56
  MCOperand_CreateImm0(Inst, 16 - Val);
3419
3420
56
  return MCDisassembler_Success;
3421
56
}
3422
3423
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3424
    uint64_t Address, const void *Decoder)
3425
192
{
3426
192
  MCOperand_CreateImm0(Inst, 32 - Val);
3427
3428
192
  return MCDisassembler_Success;
3429
192
}
3430
3431
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3432
    uint64_t Address, const void *Decoder)
3433
163
{
3434
163
  MCOperand_CreateImm0(Inst, 64 - Val);
3435
3436
163
  return MCDisassembler_Success;
3437
163
}
3438
3439
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3440
    uint64_t Address, const void *Decoder)
3441
230
{
3442
230
  DecodeStatus S = MCDisassembler_Success;
3443
230
  unsigned Rn, Rm, op;
3444
230
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3445
230
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3446
230
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3447
230
  Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3448
230
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3449
230
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3450
230
  op = fieldFromInstruction_4(Insn, 6, 1);
3451
3452
230
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3453
0
    return MCDisassembler_Fail;
3454
3455
230
  if (op) {
3456
187
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3457
0
      return MCDisassembler_Fail; // Writeback
3458
187
  }
3459
3460
230
  switch (MCInst_getOpcode(Inst)) {
3461
39
    case ARM_VTBL2:
3462
212
    case ARM_VTBX2:
3463
212
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
3464
0
        return MCDisassembler_Fail;
3465
212
      break;
3466
212
    default:
3467
18
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3468
0
        return MCDisassembler_Fail;
3469
230
  }
3470
3471
230
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3472
0
    return MCDisassembler_Fail;
3473
3474
230
  return S;
3475
230
}
3476
3477
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3478
    uint64_t Address, const void *Decoder)
3479
2.17k
{
3480
2.17k
  DecodeStatus S = MCDisassembler_Success;
3481
2.17k
  unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3482
2.17k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3483
3484
2.17k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3485
0
    return MCDisassembler_Fail;
3486
3487
2.17k
  switch(MCInst_getOpcode(Inst)) {
3488
0
    default:
3489
0
      return MCDisassembler_Fail;
3490
1.37k
    case ARM_tADR:
3491
1.37k
      break; // tADR does not explicitly represent the PC as an operand.
3492
800
    case ARM_tADDrSPi:
3493
800
      MCOperand_CreateReg0(Inst, ARM_SP);
3494
800
      break;
3495
2.17k
  }
3496
3497
2.17k
  MCOperand_CreateImm0(Inst, imm);
3498
3499
2.17k
  return S;
3500
2.17k
}
3501
3502
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
3503
    uint64_t Address, const void *Decoder)
3504
679
{
3505
679
  MCOperand_CreateImm0(Inst, SignExtend32(Val << 1, 12));
3506
3507
679
  return MCDisassembler_Success;
3508
679
}
3509
3510
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
3511
    uint64_t Address, const void *Decoder)
3512
179
{
3513
179
  MCOperand_CreateImm0(Inst, SignExtend32(Val, 21));
3514
3515
179
  return MCDisassembler_Success;
3516
179
}
3517
3518
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
3519
    uint64_t Address, const void *Decoder)
3520
530
{
3521
530
  MCOperand_CreateImm0(Inst, Val << 1);
3522
3523
530
  return MCDisassembler_Success;
3524
530
}
3525
3526
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
3527
    uint64_t Address, const void *Decoder)
3528
1.60k
{
3529
1.60k
  DecodeStatus S = MCDisassembler_Success;
3530
1.60k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
3531
1.60k
  unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
3532
3533
1.60k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3534
0
    return MCDisassembler_Fail;
3535
3536
1.60k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
3537
0
    return MCDisassembler_Fail;
3538
3539
1.60k
  return S;
3540
1.60k
}
3541
3542
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
3543
    uint64_t Address, const void *Decoder)
3544
11.9k
{
3545
11.9k
  DecodeStatus S = MCDisassembler_Success;
3546
11.9k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
3547
11.9k
  unsigned imm = fieldFromInstruction_4(Val, 3, 5);
3548
3549
11.9k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3550
0
    return MCDisassembler_Fail;
3551
3552
11.9k
  MCOperand_CreateImm0(Inst, imm);
3553
3554
11.9k
  return S;
3555
11.9k
}
3556
3557
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
3558
    uint64_t Address, const void *Decoder)
3559
1.15k
{
3560
1.15k
  unsigned imm = Val << 2;
3561
3562
1.15k
  MCOperand_CreateImm0(Inst, imm);
3563
  //tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
3564
3565
1.15k
  return MCDisassembler_Success;
3566
1.15k
}
3567
3568
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
3569
    uint64_t Address, const void *Decoder)
3570
2.46k
{
3571
2.46k
  MCOperand_CreateReg0(Inst, ARM_SP);
3572
2.46k
  MCOperand_CreateImm0(Inst, Val);
3573
3574
2.46k
  return MCDisassembler_Success;
3575
2.46k
}
3576
3577
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
3578
    uint64_t Address, const void *Decoder)
3579
68
{
3580
68
  DecodeStatus S = MCDisassembler_Success;
3581
68
  unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
3582
68
  unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
3583
68
  unsigned imm = fieldFromInstruction_4(Val, 0, 2);
3584
3585
  // Thumb stores cannot use PC as dest register.
3586
68
  switch (MCInst_getOpcode(Inst)) {
3587
27
    case ARM_t2STRHs:
3588
43
    case ARM_t2STRBs:
3589
55
    case ARM_t2STRs:
3590
55
      if (Rn == 15)
3591
0
        return MCDisassembler_Fail;
3592
68
    default:
3593
68
      break;
3594
68
  }
3595
3596
68
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3597
0
    return MCDisassembler_Fail;
3598
3599
68
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3600
0
    return MCDisassembler_Fail;
3601
3602
68
  MCOperand_CreateImm0(Inst, imm);
3603
3604
68
  return S;
3605
68
}
3606
3607
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
3608
    uint64_t Address, const void *Decoder)
3609
577
{
3610
577
  DecodeStatus S = MCDisassembler_Success;
3611
577
  unsigned addrmode;
3612
577
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3613
577
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3614
577
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3615
577
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3616
3617
577
  if (Rn == 15) {
3618
564
    switch (MCInst_getOpcode(Inst)) {
3619
6
      case ARM_t2LDRBs:
3620
6
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3621
6
        break;
3622
1
      case ARM_t2LDRHs:
3623
1
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3624
1
        break;
3625
149
      case ARM_t2LDRSHs:
3626
149
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3627
149
        break;
3628
8
      case ARM_t2LDRSBs:
3629
8
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3630
8
        break;
3631
1
      case ARM_t2LDRs:
3632
1
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3633
1
        break;
3634
132
      case ARM_t2PLDs:
3635
132
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3636
132
        break;
3637
267
      case ARM_t2PLIs:
3638
267
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3639
267
        break;
3640
0
      default:
3641
0
        return MCDisassembler_Fail;
3642
564
    }
3643
3644
564
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3645
564
  }
3646
3647
13
  if (Rt == 15) {
3648
3
    switch (MCInst_getOpcode(Inst)) {
3649
0
      case ARM_t2LDRSHs:
3650
0
        return MCDisassembler_Fail;
3651
0
      case ARM_t2LDRHs:
3652
0
        MCInst_setOpcode(Inst, ARM_t2PLDWs);
3653
0
        break;
3654
0
      case ARM_t2LDRSBs:
3655
0
        MCInst_setOpcode(Inst, ARM_t2PLIs);
3656
3
      default:
3657
3
        break;
3658
3
    }
3659
3
  }
3660
3661
13
  switch (MCInst_getOpcode(Inst)) {
3662
1
    case ARM_t2PLDs:
3663
1
      break;
3664
1
    case ARM_t2PLIs:
3665
1
      if (!hasV7Ops)
3666
0
        return MCDisassembler_Fail;
3667
1
      break;
3668
1
    case ARM_t2PLDWs:
3669
1
      if (!hasV7Ops || !hasMP)
3670
0
        return MCDisassembler_Fail;
3671
1
      break;
3672
10
    default:
3673
10
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3674
0
        return MCDisassembler_Fail;
3675
13
  }
3676
3677
13
  addrmode = fieldFromInstruction_4(Insn, 4, 2);
3678
13
  addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
3679
13
  addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
3680
3681
13
  if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
3682
0
    return MCDisassembler_Fail;
3683
3684
13
  return S;
3685
13
}
3686
3687
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
3688
    uint64_t Address, const void* Decoder)
3689
188
{
3690
188
  DecodeStatus S = MCDisassembler_Success;
3691
188
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3692
188
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3693
188
  unsigned U = fieldFromInstruction_4(Insn, 9, 1);
3694
188
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
3695
188
  unsigned add = fieldFromInstruction_4(Insn, 9, 1);
3696
188
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3697
188
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3698
3699
188
  imm |= (U << 8);
3700
188
  imm |= (Rn << 9);
3701
3702
188
  if (Rn == 15) {
3703
148
    switch (MCInst_getOpcode(Inst)) {
3704
133
      case ARM_t2LDRi8:
3705
133
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3706
133
        break;
3707
0
      case ARM_t2LDRBi8:
3708
0
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3709
0
        break;
3710
3
      case ARM_t2LDRSBi8:
3711
3
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3712
3
        break;
3713
4
      case ARM_t2LDRHi8:
3714
4
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3715
4
        break;
3716
8
      case ARM_t2LDRSHi8:
3717
8
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3718
8
        break;
3719
0
      case ARM_t2PLDi8:
3720
0
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3721
0
        break;
3722
0
      case ARM_t2PLIi8:
3723
0
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3724
0
        break;
3725
0
      default:
3726
0
        return MCDisassembler_Fail;
3727
148
    }
3728
3729
148
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3730
148
  }
3731
3732
40
  if (Rt == 15) {
3733
30
    switch (MCInst_getOpcode(Inst)) {
3734
1
      case ARM_t2LDRSHi8:
3735
1
        return MCDisassembler_Fail;
3736
0
      case ARM_t2LDRHi8:
3737
0
        if (!add)
3738
0
          MCInst_setOpcode(Inst, ARM_t2PLDWi8);
3739
0
        break;
3740
0
      case ARM_t2LDRSBi8:
3741
0
        MCInst_setOpcode(Inst, ARM_t2PLIi8);
3742
0
        break;
3743
29
      default:
3744
29
        break;
3745
30
    }
3746
30
  }
3747
3748
39
  switch (MCInst_getOpcode(Inst)) {
3749
1
    case ARM_t2PLDi8:
3750
1
      break;
3751
18
    case ARM_t2PLIi8:
3752
18
      if (!hasV7Ops)
3753
0
        return MCDisassembler_Fail;
3754
18
      break;
3755
18
    case ARM_t2PLDWi8:
3756
10
      if (!hasV7Ops || !hasMP)
3757
0
        return MCDisassembler_Fail;
3758
10
      break;
3759
10
    default:
3760
10
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3761
0
        return MCDisassembler_Fail;
3762
39
  }
3763
3764
39
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3765
0
    return MCDisassembler_Fail;
3766
3767
39
  return S;
3768
39
}
3769
3770
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
3771
    uint64_t Address, const void* Decoder)
3772
958
{
3773
958
  DecodeStatus S = MCDisassembler_Success;
3774
958
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3775
958
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3776
958
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
3777
958
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3778
958
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3779
3780
958
  imm |= (Rn << 13);
3781
3782
958
  if (Rn == 15) {
3783
494
    switch (MCInst_getOpcode(Inst)) {
3784
3
      case ARM_t2LDRi12:
3785
3
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3786
3
        break;
3787
35
      case ARM_t2LDRHi12:
3788
35
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3789
35
        break;
3790
1
      case ARM_t2LDRSHi12:
3791
1
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3792
1
        break;
3793
143
      case ARM_t2LDRBi12:
3794
143
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3795
143
        break;
3796
2
      case ARM_t2LDRSBi12:
3797
2
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3798
2
        break;
3799
305
      case ARM_t2PLDi12:
3800
305
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3801
305
        break;
3802
5
      case ARM_t2PLIi12:
3803
5
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3804
5
        break;
3805
0
      default:
3806
0
        return MCDisassembler_Fail;
3807
494
    }
3808
494
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3809
494
  }
3810
3811
464
  if (Rt == 15) {
3812
242
    switch (MCInst_getOpcode(Inst)) {
3813
1
      case ARM_t2LDRSHi12:
3814
1
        return MCDisassembler_Fail;
3815
0
      case ARM_t2LDRHi12:
3816
0
        MCInst_setOpcode(Inst, ARM_t2PLDWi12);
3817
0
        break;
3818
0
      case ARM_t2LDRSBi12:
3819
0
        MCInst_setOpcode(Inst, ARM_t2PLIi12);
3820
0
        break;
3821
241
      default:
3822
241
        break;
3823
242
    }
3824
242
  }
3825
3826
463
  switch (MCInst_getOpcode(Inst)) {
3827
173
    case ARM_t2PLDi12:
3828
173
      break;
3829
33
    case ARM_t2PLIi12:
3830
33
      if (!hasV7Ops)
3831
0
        return MCDisassembler_Fail;
3832
33
      break;
3833
33
    case ARM_t2PLDWi12:
3834
2
      if (!hasV7Ops || !hasMP)
3835
0
        return MCDisassembler_Fail;
3836
2
      break;
3837
255
    default:
3838
255
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3839
0
        return MCDisassembler_Fail;
3840
463
  }
3841
3842
463
  if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
3843
0
    return MCDisassembler_Fail;
3844
3845
463
  return S;
3846
463
}
3847
3848
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn,
3849
    uint64_t Address, const void* Decoder)
3850
283
{
3851
283
  DecodeStatus S = MCDisassembler_Success;
3852
3853
283
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3854
283
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3855
283
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
3856
283
  imm |= (Rn << 9);
3857
3858
283
  if (Rn == 15) {
3859
152
    switch (MCInst_getOpcode(Inst)) {
3860
3
      case ARM_t2LDRT:
3861
3
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3862
3
        break;
3863
0
      case ARM_t2LDRBT:
3864
0
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3865
0
        break;
3866
18
      case ARM_t2LDRHT:
3867
18
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3868
18
        break;
3869
131
      case ARM_t2LDRSBT:
3870
131
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3871
131
        break;
3872
0
      case ARM_t2LDRSHT:
3873
0
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3874
0
        break;
3875
0
      default:
3876
0
        return MCDisassembler_Fail;
3877
152
    }
3878
3879
152
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3880
152
  }
3881
3882
131
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3883
0
    return MCDisassembler_Fail;
3884
3885
131
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3886
0
    return MCDisassembler_Fail;
3887
3888
131
  return S;
3889
131
}
3890
3891
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
3892
    uint64_t Address, const void* Decoder)
3893
1.64k
{
3894
1.64k
  DecodeStatus S = MCDisassembler_Success;
3895
1.64k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3896
1.64k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
3897
1.64k
  int imm = fieldFromInstruction_4(Insn, 0, 12);
3898
1.64k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3899
3900
1.64k
  if (Rt == 15) {
3901
815
    switch (MCInst_getOpcode(Inst)) {
3902
33
      case ARM_t2LDRBpci:
3903
37
      case ARM_t2LDRHpci:
3904
37
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3905
37
        break;
3906
8
      case ARM_t2LDRSBpci:
3907
8
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3908
8
        break;
3909
0
      case ARM_t2LDRSHpci:
3910
0
        return MCDisassembler_Fail;
3911
770
      default:
3912
770
        break;
3913
815
    }
3914
815
  }
3915
3916
1.64k
  switch(MCInst_getOpcode(Inst)) {
3917
476
    case ARM_t2PLDpci:
3918
476
      break;
3919
331
    case ARM_t2PLIpci:
3920
331
      if (!hasV7Ops)
3921
0
        return MCDisassembler_Fail;
3922
331
      break;
3923
834
    default:
3924
834
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3925
0
        return MCDisassembler_Fail;
3926
1.64k
  }
3927
3928
1.64k
  if (!U) {
3929
    // Special case for #-0.
3930
1.14k
    if (imm == 0)
3931
17
      imm = INT32_MIN;
3932
1.13k
    else
3933
1.13k
      imm = -imm;
3934
1.14k
  }
3935
3936
1.64k
  MCOperand_CreateImm0(Inst, imm);
3937
3938
1.64k
  return S;
3939
1.64k
}
3940
3941
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val,
3942
    uint64_t Address, const void *Decoder)
3943
910
{
3944
910
  if (Val == 0)
3945
33
    MCOperand_CreateImm0(Inst, INT32_MIN);
3946
877
  else {
3947
877
    int imm = Val & 0xFF;
3948
3949
877
    if (!(Val & 0x100)) imm *= -1;
3950
3951
877
    MCOperand_CreateImm0(Inst, imm * 4);
3952
877
  }
3953
3954
910
  return MCDisassembler_Success;
3955
910
}
3956
3957
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
3958
    uint64_t Address, const void *Decoder)
3959
730
{
3960
730
  DecodeStatus S = MCDisassembler_Success;
3961
730
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
3962
730
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
3963
3964
730
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3965
0
    return MCDisassembler_Fail;
3966
3967
730
  if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
3968
0
    return MCDisassembler_Fail;
3969
3970
730
  return S;
3971
730
}
3972
3973
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst,unsigned Val,
3974
    uint64_t Address, const void *Decoder)
3975
28
{
3976
28
  DecodeStatus S = MCDisassembler_Success;
3977
28
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
3978
28
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
3979
3980
28
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3981
0
    return MCDisassembler_Fail;
3982
3983
28
  MCOperand_CreateImm0(Inst, imm);
3984
3985
28
  return S;
3986
28
}
3987
3988
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val,
3989
    uint64_t Address, const void *Decoder)
3990
635
{
3991
635
  int imm = Val & 0xFF;
3992
3993
635
  if (Val == 0)
3994
49
    imm = INT32_MIN;
3995
586
  else if (!(Val & 0x100))
3996
335
    imm *= -1;
3997
3998
635
  MCOperand_CreateImm0(Inst, imm);
3999
4000
635
  return MCDisassembler_Success;
4001
635
}
4002
4003
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
4004
    uint64_t Address, const void *Decoder)
4005
635
{
4006
635
  DecodeStatus S = MCDisassembler_Success;
4007
4008
635
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4009
635
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4010
4011
  // Thumb stores cannot use PC as dest register.
4012
635
  switch (MCInst_getOpcode(Inst)) {
4013
1
    case ARM_t2STRT:
4014
31
    case ARM_t2STRBT:
4015
64
    case ARM_t2STRHT:
4016
65
    case ARM_t2STRi8:
4017
114
    case ARM_t2STRHi8:
4018
115
    case ARM_t2STRBi8:
4019
115
      if (Rn == 15)
4020
0
        return MCDisassembler_Fail;
4021
115
      break;
4022
520
    default:
4023
520
      break;
4024
635
  }
4025
4026
  // Some instructions always use an additive offset.
4027
635
  switch (MCInst_getOpcode(Inst)) {
4028
5
    case ARM_t2LDRT:
4029
8
    case ARM_t2LDRBT:
4030
42
    case ARM_t2LDRHT:
4031
43
    case ARM_t2LDRSBT:
4032
131
    case ARM_t2LDRSHT:
4033
132
    case ARM_t2STRT:
4034
162
    case ARM_t2STRBT:
4035
195
    case ARM_t2STRHT:
4036
195
      imm |= 0x100;
4037
195
      break;
4038
440
    default:
4039
440
      break;
4040
635
  }
4041
4042
635
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4043
0
    return MCDisassembler_Fail;
4044
4045
635
  if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
4046
0
    return MCDisassembler_Fail;
4047
4048
635
  return S;
4049
635
}
4050
4051
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
4052
    uint64_t Address, const void *Decoder)
4053
577
{
4054
577
  DecodeStatus S = MCDisassembler_Success;
4055
577
  unsigned load;
4056
577
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4057
577
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4058
577
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4059
577
  addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
4060
577
  addr |= Rn << 9;
4061
577
  load = fieldFromInstruction_4(Insn, 20, 1);
4062
4063
577
  if (Rn == 15) {
4064
227
    switch (MCInst_getOpcode(Inst)) {
4065
2
      case ARM_t2LDR_PRE:
4066
38
      case ARM_t2LDR_POST:
4067
38
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
4068
38
        break;
4069
48
      case ARM_t2LDRB_PRE:
4070
90
      case ARM_t2LDRB_POST:
4071
90
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
4072
90
        break;
4073
3
      case ARM_t2LDRH_PRE:
4074
19
      case ARM_t2LDRH_POST:
4075
19
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
4076
19
        break;
4077
8
      case ARM_t2LDRSB_PRE:
4078
59
      case ARM_t2LDRSB_POST:
4079
59
        if (Rt == 15)
4080
51
          MCInst_setOpcode(Inst, ARM_t2PLIpci);
4081
8
        else
4082
8
          MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
4083
59
        break;
4084
1
      case ARM_t2LDRSH_PRE:
4085
21
      case ARM_t2LDRSH_POST:
4086
21
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
4087
21
        break;
4088
0
      default:
4089
0
        return MCDisassembler_Fail;
4090
227
    }
4091
4092
227
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4093
227
  }
4094
4095
350
  if (!load) {
4096
52
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4097
0
      return MCDisassembler_Fail;
4098
52
  }
4099
4100
350
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4101
0
    return MCDisassembler_Fail;
4102
4103
350
  if (load) {
4104
298
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4105
0
      return MCDisassembler_Fail;
4106
298
  }
4107
4108
350
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
4109
0
    return MCDisassembler_Fail;
4110
4111
350
  return S;
4112
350
}
4113
4114
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
4115
    uint64_t Address, const void *Decoder)
4116
519
{
4117
519
  DecodeStatus S = MCDisassembler_Success;
4118
519
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
4119
519
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
4120
4121
  // Thumb stores cannot use PC as dest register.
4122
519
  switch (MCInst_getOpcode(Inst)) {
4123
2
    case ARM_t2STRi12:
4124
39
    case ARM_t2STRBi12:
4125
56
    case ARM_t2STRHi12:
4126
56
      if (Rn == 15)
4127
0
        return MCDisassembler_Fail;
4128
519
    default:
4129
519
      break;
4130
519
  }
4131
4132
519
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4133
0
    return MCDisassembler_Fail;
4134
4135
519
  MCOperand_CreateImm0(Inst, imm);
4136
4137
519
  return S;
4138
519
}
4139
4140
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
4141
    uint64_t Address, const void *Decoder)
4142
39
{
4143
39
  unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
4144
4145
39
  MCOperand_CreateReg0(Inst, ARM_SP);
4146
39
  MCOperand_CreateReg0(Inst, ARM_SP);
4147
39
  MCOperand_CreateImm0(Inst, imm);
4148
4149
39
  return MCDisassembler_Success;
4150
39
}
4151
4152
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
4153
    uint64_t Address, const void *Decoder)
4154
111
{
4155
111
  DecodeStatus S = MCDisassembler_Success;
4156
4157
111
  if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
4158
73
    unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
4159
73
    Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
4160
4161
73
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4162
0
      return MCDisassembler_Fail;
4163
4164
73
    MCOperand_CreateReg0(Inst, ARM_SP);
4165
4166
73
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4167
0
      return MCDisassembler_Fail;
4168
73
  } else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
4169
38
    unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
4170
4171
38
    MCOperand_CreateReg0(Inst, ARM_SP);
4172
38
    MCOperand_CreateReg0(Inst, ARM_SP);
4173
4174
38
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4175
0
      return MCDisassembler_Fail;
4176
38
  }
4177
4178
111
  return S;
4179
111
}
4180
4181
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
4182
    uint64_t Address, const void *Decoder)
4183
17
{
4184
17
  unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
4185
17
  unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
4186
4187
17
  MCOperand_CreateImm0(Inst, imod);
4188
17
  MCOperand_CreateImm0(Inst, flags);
4189
4190
17
  return MCDisassembler_Success;
4191
17
}
4192
4193
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
4194
    uint64_t Address, const void *Decoder)
4195
198
{
4196
198
  DecodeStatus S = MCDisassembler_Success;
4197
198
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4198
198
  unsigned add = fieldFromInstruction_4(Insn, 4, 1);
4199
4200
198
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
4201
0
    return MCDisassembler_Fail;
4202
4203
198
  MCOperand_CreateImm0(Inst, add);
4204
4205
198
  return S;
4206
198
}
4207
4208
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
4209
    uint64_t Address, const void *Decoder)
4210
6
{
4211
  // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
4212
  // Note only one trailing zero not two.  Also the J1 and J2 values are from
4213
  // the encoded instruction.  So here change to I1 and I2 values via:
4214
  // I1 = NOT(J1 EOR S);
4215
  // I2 = NOT(J2 EOR S);
4216
  // and build the imm32 with two trailing zeros as documented:
4217
  // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
4218
6
  unsigned S = (Val >> 23) & 1;
4219
6
  unsigned J1 = (Val >> 22) & 1;
4220
6
  unsigned J2 = (Val >> 21) & 1;
4221
6
  unsigned I1 = !(J1 ^ S);
4222
6
  unsigned I2 = !(J2 ^ S);
4223
6
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4224
6
  int imm32 = SignExtend32(tmp << 1, 25);
4225
4226
6
  MCOperand_CreateImm0(Inst, imm32);
4227
4228
6
  return MCDisassembler_Success;
4229
6
}
4230
4231
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
4232
    uint64_t Address, const void *Decoder)
4233
1.12k
{
4234
1.12k
  if (Val == 0xA || Val == 0xB)
4235
12
    return MCDisassembler_Fail;
4236
4237
1.10k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && !(Val == 14 || Val == 15))
4238
2
    return MCDisassembler_Fail;
4239
4240
1.10k
  MCOperand_CreateImm0(Inst, Val);
4241
4242
1.10k
  return MCDisassembler_Success;
4243
1.10k
}
4244
4245
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
4246
    uint64_t Address, const void *Decoder)
4247
155
{
4248
155
  DecodeStatus S = MCDisassembler_Success;
4249
155
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4250
155
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4251
4252
155
  if (Rn == ARM_SP) S = MCDisassembler_SoftFail;
4253
4254
155
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4255
0
    return MCDisassembler_Fail;
4256
4257
155
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4258
0
    return MCDisassembler_Fail;
4259
4260
155
  return S;
4261
155
}
4262
4263
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
4264
    uint64_t Address, const void *Decoder)
4265
201
{
4266
201
  DecodeStatus S = MCDisassembler_Success;
4267
201
  unsigned brtarget;
4268
201
  unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
4269
4270
201
  if (pred == 0xE || pred == 0xF) {
4271
22
    unsigned imm;
4272
22
    unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
4273
22
    switch (opc) {
4274
22
      default:
4275
22
        return MCDisassembler_Fail;
4276
0
      case 0xf3bf8f4:
4277
0
        MCInst_setOpcode(Inst, ARM_t2DSB);
4278
0
        break;
4279
0
      case 0xf3bf8f5:
4280
0
        MCInst_setOpcode(Inst, ARM_t2DMB);
4281
0
        break;
4282
0
      case 0xf3bf8f6:
4283
0
        MCInst_setOpcode(Inst, ARM_t2ISB);
4284
0
        break;
4285
22
    }
4286
4287
0
    imm = fieldFromInstruction_4(Insn, 0, 4);
4288
0
    return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4289
22
  }
4290
4291
179
  brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4292
179
  brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4293
179
  brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4294
179
  brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4295
179
  brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4296
4297
179
  if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4298
0
    return MCDisassembler_Fail;
4299
4300
179
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4301
0
    return MCDisassembler_Fail;
4302
4303
179
  return S;
4304
179
}
4305
4306
// Decode a shifted immediate operand.  These basically consist
4307
// of an 8-bit value, and a 4-bit directive that specifies either
4308
// a splat operation or a rotation.
4309
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val,
4310
    uint64_t Address, const void *Decoder)
4311
727
{
4312
727
  unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4313
4314
727
  if (ctrl == 0) {
4315
267
    unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4316
267
    unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4317
4318
267
    switch (byte) {
4319
160
      case 0:
4320
160
        MCOperand_CreateImm0(Inst, imm);
4321
160
        break;
4322
27
      case 1:
4323
27
        MCOperand_CreateImm0(Inst, (imm << 16) | imm);
4324
27
        break;
4325
22
      case 2:
4326
22
        MCOperand_CreateImm0(Inst, (imm << 24) | (imm << 8));
4327
22
        break;
4328
58
      case 3:
4329
58
        MCOperand_CreateImm0(Inst, (imm << 24) | (imm << 16) | (imm << 8)  |  imm);
4330
58
        break;
4331
267
    }
4332
460
  } else {
4333
460
    unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4334
460
    unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4335
460
    unsigned imm = (unrot >> rot) | (unrot << ((32 - rot) & 31));
4336
4337
460
    MCOperand_CreateImm0(Inst, imm);
4338
460
  }
4339
4340
727
  return MCDisassembler_Success;
4341
727
}
4342
4343
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4344
    uint64_t Address, const void *Decoder)
4345
1.41k
{
4346
1.41k
  MCOperand_CreateImm0(Inst, SignExtend32(Val << 1, 9));
4347
4348
1.41k
  return MCDisassembler_Success;
4349
1.41k
}
4350
4351
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
4352
    uint64_t Address, const void *Decoder)
4353
282
{
4354
  // Val is passed in as S:J1:J2:imm10:imm11
4355
  // Note no trailing zero after imm11.  Also the J1 and J2 values are from
4356
  // the encoded instruction.  So here change to I1 and I2 values via:
4357
  // I1 = NOT(J1 EOR S);
4358
  // I2 = NOT(J2 EOR S);
4359
  // and build the imm32 with one trailing zero as documented:
4360
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
4361
282
  unsigned S = (Val >> 23) & 1;
4362
282
  unsigned J1 = (Val >> 22) & 1;
4363
282
  unsigned J2 = (Val >> 21) & 1;
4364
282
  unsigned I1 = !(J1 ^ S);
4365
282
  unsigned I2 = !(J2 ^ S);
4366
282
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4367
282
  int imm32 = SignExtend32(tmp << 1, 25);
4368
4369
282
  MCOperand_CreateImm0(Inst, imm32);
4370
4371
282
  return MCDisassembler_Success;
4372
282
}
4373
4374
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
4375
    uint64_t Address, const void *Decoder)
4376
1.31k
{
4377
1.31k
  if (Val & ~0xf)
4378
0
    return MCDisassembler_Fail;
4379
4380
1.31k
  MCOperand_CreateImm0(Inst, Val);
4381
4382
1.31k
  return MCDisassembler_Success;
4383
1.31k
}
4384
4385
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
4386
    uint64_t Address, const void *Decoder)
4387
1.45k
{
4388
1.45k
  if (Val & ~0xf)
4389
0
    return MCDisassembler_Fail;
4390
4391
1.45k
  MCOperand_CreateImm0(Inst, Val);
4392
4393
1.45k
  return MCDisassembler_Success;
4394
1.45k
}
4395
4396
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val,
4397
    uint64_t Address, const void *Decoder)
4398
585
{
4399
585
  DecodeStatus S = MCDisassembler_Success;
4400
4401
585
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMClass)) {
4402
484
    unsigned ValLow = Val & 0xff;
4403
4404
    // Validate the SYSm value first.
4405
484
    switch (ValLow) {
4406
13
      case  0: // apsr
4407
31
      case  1: // iapsr
4408
35
      case  2: // eapsr
4409
37
      case  3: // xpsr
4410
38
      case  5: // ipsr
4411
39
      case  6: // epsr
4412
44
      case  7: // iepsr
4413
61
      case  8: // msp
4414
62
      case  9: // psp
4415
100
      case 16: // primask
4416
108
      case 20: // control
4417
108
        break;
4418
17
      case 17: // basepri
4419
23
      case 18: // basepri_max
4420
46
      case 19: // faultmask
4421
46
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops))
4422
          // Values basepri, basepri_max and faultmask are only valid for v7m.
4423
0
          return MCDisassembler_Fail;
4424
46
        break;
4425
50
      case 0x8a: // msplim_ns
4426
50
      case 0x8b: // psplim_ns
4427
75
      case 0x91: // basepri_ns
4428
85
      case 0x93: // faultmask_ns
4429
85
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8MMainlineOps))
4430
0
          return MCDisassembler_Fail;
4431
        // LLVM_FALLTHROUGH;
4432
96
      case 10:   // msplim
4433
100
      case 11:   // psplim
4434
119
      case 0x88: // msp_ns
4435
248
      case 0x89: // psp_ns
4436
254
      case 0x90: // primask_ns
4437
255
      case 0x94: // control_ns
4438
260
      case 0x98: // sp_ns
4439
260
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_Feature8MSecExt))
4440
0
          return MCDisassembler_Fail;
4441
260
        break;
4442
260
      default:
4443
70
        return MCDisassembler_SoftFail;
4444
484
    }
4445
4446
414
    if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
4447
223
      unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
4448
223
      if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops)) {
4449
        // The ARMv6-M MSR bits {11-10} can be only 0b10, other values are
4450
        // unpredictable.
4451
0
        if (Mask != 2)
4452
0
          S = MCDisassembler_SoftFail;
4453
223
      } else {
4454
        // The ARMv7-M architecture stores an additional 2-bit mask value in
4455
        // MSR bits {11-10}. The mask is used only with apsr, iapsr, eapsr and
4456
        // xpsr, it has to be 0b10 in other cases. Bit mask{1} indicates if
4457
        // the NZCVQ bits should be moved by the instruction. Bit mask{0}
4458
        // indicates the move for the GE{3:0} bits, the mask{0} bit can be set
4459
        // only if the processor includes the DSP extension.
4460
223
        if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
4461
78
            (!ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureDSP) && (Mask & 1)))
4462
145
          S = MCDisassembler_SoftFail;
4463
223
      }
4464
223
    }
4465
414
  } else {
4466
    // A/R class
4467
101
    if (Val == 0)
4468
1
      return MCDisassembler_Fail;
4469
101
  }
4470
4471
514
  MCOperand_CreateImm0(Inst, Val);
4472
514
  return S;
4473
585
}
4474
4475
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
4476
    uint64_t Address, const void *Decoder)
4477
56
{
4478
56
  unsigned R = fieldFromInstruction_4(Val, 5, 1);
4479
56
  unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
4480
4481
  // The table of encodings for these banked registers comes from B9.2.3 of the
4482
  // ARM ARM. There are patterns, but nothing regular enough to make this logic
4483
  // neater. So by fiat, these values are UNPREDICTABLE:
4484
56
  if (!lookupBankedRegByEncoding((R << 5) | SysM))
4485
1
    return MCDisassembler_Fail;
4486
4487
55
  MCOperand_CreateImm0(Inst, Val);
4488
4489
55
  return MCDisassembler_Success;
4490
56
}
4491
4492
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
4493
    uint64_t Address, const void *Decoder)
4494
132
{
4495
132
  DecodeStatus S = MCDisassembler_Success;
4496
132
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4497
132
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4498
132
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4499
4500
132
  if (Rn == 0xF)
4501
128
    S = MCDisassembler_SoftFail;
4502
4503
132
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4504
1
    return MCDisassembler_Fail;
4505
4506
131
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4507
0
    return MCDisassembler_Fail;
4508
4509
131
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4510
0
    return MCDisassembler_Fail;
4511
4512
131
  return S;
4513
131
}
4514
4515
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
4516
    uint64_t Address, const void *Decoder)
4517
47
{
4518
47
  DecodeStatus S = MCDisassembler_Success;
4519
47
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4520
47
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
4521
47
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4522
47
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4523
4524
47
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
4525
0
    return MCDisassembler_Fail;
4526
4527
47
  if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt + 1)
4528
21
    S = MCDisassembler_SoftFail;
4529
4530
47
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4531
1
    return MCDisassembler_Fail;
4532
4533
46
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4534
0
    return MCDisassembler_Fail;
4535
4536
46
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4537
0
    return MCDisassembler_Fail;
4538
4539
46
  return S;
4540
46
}
4541
4542
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
4543
    uint64_t Address, const void *Decoder)
4544
77
{
4545
77
  DecodeStatus S = MCDisassembler_Success;
4546
77
  unsigned pred;
4547
77
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4548
77
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4549
77
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4550
77
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4551
77
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4552
77
  pred = fieldFromInstruction_4(Insn, 28, 4);
4553
4554
77
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4555
4556
77
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4557
0
    return MCDisassembler_Fail;
4558
4559
77
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4560
0
    return MCDisassembler_Fail;
4561
4562
77
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4563
0
    return MCDisassembler_Fail;
4564
4565
77
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4566
4
    return MCDisassembler_Fail;
4567
4568
73
  return S;
4569
77
}
4570
4571
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
4572
    uint64_t Address, const void *Decoder)
4573
434
{
4574
434
  DecodeStatus S = MCDisassembler_Success;
4575
434
  unsigned pred, Rm;
4576
434
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4577
434
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4578
434
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4579
434
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4580
434
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4581
434
  pred = fieldFromInstruction_4(Insn, 28, 4);
4582
434
  Rm = fieldFromInstruction_4(Insn, 0, 4);
4583
4584
434
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4585
434
  if (Rm == 0xF) S = MCDisassembler_SoftFail;
4586
4587
434
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4588
0
    return MCDisassembler_Fail;
4589
4590
434
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4591
0
    return MCDisassembler_Fail;
4592
4593
434
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4594
0
    return MCDisassembler_Fail;
4595
4596
434
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4597
0
    return MCDisassembler_Fail;
4598
4599
434
  return S;
4600
434
}
4601
4602
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
4603
    uint64_t Address, const void *Decoder)
4604
256
{
4605
256
  DecodeStatus S = MCDisassembler_Success;
4606
256
  unsigned pred;
4607
256
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4608
256
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4609
256
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4610
256
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4611
256
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4612
256
  pred = fieldFromInstruction_4(Insn, 28, 4);
4613
4614
256
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4615
4616
256
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4617
0
    return MCDisassembler_Fail;
4618
4619
256
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4620
0
    return MCDisassembler_Fail;
4621
4622
256
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4623
0
    return MCDisassembler_Fail;
4624
4625
256
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4626
2
    return MCDisassembler_Fail;
4627
4628
254
  return S;
4629
256
}
4630
4631
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
4632
    uint64_t Address, const void *Decoder)
4633
98
{
4634
98
  DecodeStatus S = MCDisassembler_Success;
4635
98
  unsigned pred;
4636
98
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4637
98
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4638
98
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4639
98
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4640
98
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4641
98
  pred = fieldFromInstruction_4(Insn, 28, 4);
4642
4643
98
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4644
4645
98
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4646
0
    return MCDisassembler_Fail;
4647
4648
98
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4649
0
    return MCDisassembler_Fail;
4650
4651
98
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4652
0
    return MCDisassembler_Fail;
4653
4654
98
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4655
0
    return MCDisassembler_Fail;
4656
4657
98
  return S;
4658
98
}
4659
4660
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn,
4661
    uint64_t Address, const void *Decoder)
4662
92
{
4663
92
  DecodeStatus S = MCDisassembler_Success;
4664
92
  unsigned size, align = 0, index = 0;
4665
92
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4666
92
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4667
92
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4668
92
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4669
92
  size = fieldFromInstruction_4(Insn, 10, 2);
4670
4671
92
  switch (size) {
4672
0
    default:
4673
0
      return MCDisassembler_Fail;
4674
51
    case 0:
4675
51
      if (fieldFromInstruction_4(Insn, 4, 1))
4676
0
        return MCDisassembler_Fail; // UNDEFINED
4677
51
      index = fieldFromInstruction_4(Insn, 5, 3);
4678
51
      break;
4679
27
    case 1:
4680
27
      if (fieldFromInstruction_4(Insn, 5, 1))
4681
0
        return MCDisassembler_Fail; // UNDEFINED
4682
27
      index = fieldFromInstruction_4(Insn, 6, 2);
4683
27
      if (fieldFromInstruction_4(Insn, 4, 1))
4684
1
        align = 2;
4685
27
      break;
4686
14
    case 2:
4687
14
      if (fieldFromInstruction_4(Insn, 6, 1))
4688
0
        return MCDisassembler_Fail; // UNDEFINED
4689
4690
14
      index = fieldFromInstruction_4(Insn, 7, 1);
4691
4692
14
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
4693
2
        case 0 :
4694
2
          align = 0; break;
4695
11
        case 3:
4696
11
          align = 4; break;
4697
1
        default:
4698
1
          return MCDisassembler_Fail;
4699
14
      }
4700
13
      break;
4701
92
  }
4702
4703
91
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4704
0
    return MCDisassembler_Fail;
4705
4706
91
  if (Rm != 0xF) { // Writeback
4707
55
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4708
0
      return MCDisassembler_Fail;
4709
55
  }
4710
4711
91
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4712
0
    return MCDisassembler_Fail;
4713
4714
91
  MCOperand_CreateImm0(Inst, align);
4715
4716
91
  if (Rm != 0xF) {
4717
55
    if (Rm != 0xD) {
4718
44
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4719
0
        return MCDisassembler_Fail;
4720
44
    } else
4721
11
      MCOperand_CreateReg0(Inst, 0);
4722
55
  }
4723
4724
91
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4725
0
    return MCDisassembler_Fail;
4726
4727
91
  MCOperand_CreateImm0(Inst, index);
4728
4729
91
  return S;
4730
91
}
4731
4732
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn,
4733
    uint64_t Address, const void *Decoder)
4734
612
{
4735
612
  DecodeStatus S = MCDisassembler_Success;
4736
612
  unsigned size, align = 0, index = 0;
4737
612
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4738
612
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4739
612
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4740
612
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4741
612
  size = fieldFromInstruction_4(Insn, 10, 2);
4742
4743
612
  switch (size) {
4744
0
    default:
4745
0
      return MCDisassembler_Fail;
4746
460
    case 0:
4747
460
      if (fieldFromInstruction_4(Insn, 4, 1))
4748
0
        return MCDisassembler_Fail; // UNDEFINED
4749
4750
460
      index = fieldFromInstruction_4(Insn, 5, 3);
4751
460
      break;
4752
19
    case 1:
4753
19
      if (fieldFromInstruction_4(Insn, 5, 1))
4754
0
        return MCDisassembler_Fail; // UNDEFINED
4755
4756
19
      index = fieldFromInstruction_4(Insn, 6, 2);
4757
19
      if (fieldFromInstruction_4(Insn, 4, 1))
4758
0
        align = 2;
4759
19
      break;
4760
133
    case 2:
4761
133
      if (fieldFromInstruction_4(Insn, 6, 1))
4762
0
        return MCDisassembler_Fail; // UNDEFINED
4763
4764
133
      index = fieldFromInstruction_4(Insn, 7, 1);
4765
4766
133
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
4767
130
        case 0: 
4768
130
          align = 0; break;
4769
3
        case 3:
4770
3
          align = 4; break;
4771
0
        default:
4772
0
          return MCDisassembler_Fail;
4773
133
      }
4774
133
      break;
4775
612
  }
4776
4777
612
  if (Rm != 0xF) { // Writeback
4778
594
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4779
0
      return MCDisassembler_Fail;
4780
594
  }
4781
4782
612
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4783
0
    return MCDisassembler_Fail;
4784
4785
612
  MCOperand_CreateImm0(Inst, align);
4786
4787
612
  if (Rm != 0xF) {
4788
594
    if (Rm != 0xD) {
4789
272
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4790
0
        return MCDisassembler_Fail;
4791
272
    } else
4792
322
      MCOperand_CreateReg0(Inst, 0);
4793
594
  }
4794
4795
612
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4796
0
    return MCDisassembler_Fail;
4797
4798
612
  MCOperand_CreateImm0(Inst, index);
4799
4800
612
  return S;
4801
612
}
4802
4803
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn,
4804
    uint64_t Address, const void *Decoder)
4805
137
{
4806
137
  DecodeStatus S = MCDisassembler_Success;
4807
137
  unsigned size, align = 0, index = 0, inc = 1;
4808
137
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4809
137
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4810
137
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4811
137
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4812
137
  size = fieldFromInstruction_4(Insn, 10, 2);
4813
4814
137
  switch (size) {
4815
0
    default:
4816
0
      return MCDisassembler_Fail;
4817
38
    case 0:
4818
38
      index = fieldFromInstruction_4(Insn, 5, 3);
4819
38
      if (fieldFromInstruction_4(Insn, 4, 1))
4820
35
        align = 2;
4821
38
      break;
4822
45
    case 1:
4823
45
      index = fieldFromInstruction_4(Insn, 6, 2);
4824
45
      if (fieldFromInstruction_4(Insn, 4, 1))
4825
12
        align = 4;
4826
45
      if (fieldFromInstruction_4(Insn, 5, 1))
4827
12
        inc = 2;
4828
45
      break;
4829
54
    case 2:
4830
54
      if (fieldFromInstruction_4(Insn, 5, 1))
4831
0
        return MCDisassembler_Fail; // UNDEFINED
4832
4833
54
      index = fieldFromInstruction_4(Insn, 7, 1);
4834
54
      if (fieldFromInstruction_4(Insn, 4, 1) != 0)
4835
53
        align = 8;
4836
54
      if (fieldFromInstruction_4(Insn, 6, 1))
4837
49
        inc = 2;
4838
54
      break;
4839
137
  }
4840
4841
137
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4842
0
    return MCDisassembler_Fail;
4843
4844
137
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4845
2
    return MCDisassembler_Fail;
4846
4847
135
  if (Rm != 0xF) { // Writeback
4848
91
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4849
0
      return MCDisassembler_Fail;
4850
91
  }
4851
4852
135
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4853
0
    return MCDisassembler_Fail;
4854
4855
135
  MCOperand_CreateImm0(Inst, align);
4856
4857
135
  if (Rm != 0xF) {
4858
91
    if (Rm != 0xD) {
4859
56
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4860
0
        return MCDisassembler_Fail;
4861
56
    } else
4862
35
      MCOperand_CreateReg0(Inst, 0);
4863
91
  }
4864
4865
135
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4866
0
    return MCDisassembler_Fail;
4867
4868
135
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4869
0
    return MCDisassembler_Fail;
4870
4871
135
  MCOperand_CreateImm0(Inst, index);
4872
4873
135
  return S;
4874
135
}
4875
4876
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn,
4877
    uint64_t Address, const void *Decoder)
4878
222
{
4879
222
  DecodeStatus S = MCDisassembler_Success;
4880
222
  unsigned size, align = 0, index = 0, inc = 1;
4881
222
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4882
222
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4883
222
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4884
222
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4885
222
  size = fieldFromInstruction_4(Insn, 10, 2);
4886
4887
222
  switch (size) {
4888
0
    default:
4889
0
      return MCDisassembler_Fail;
4890
36
    case 0:
4891
36
      index = fieldFromInstruction_4(Insn, 5, 3);
4892
36
      if (fieldFromInstruction_4(Insn, 4, 1))
4893
1
        align = 2;
4894
36
      break;
4895
12
    case 1:
4896
12
      index = fieldFromInstruction_4(Insn, 6, 2);
4897
12
      if (fieldFromInstruction_4(Insn, 4, 1))
4898
2
        align = 4;
4899
12
      if (fieldFromInstruction_4(Insn, 5, 1))
4900
2
        inc = 2;
4901
12
      break;
4902
174
    case 2:
4903
174
      if (fieldFromInstruction_4(Insn, 5, 1))
4904
0
        return MCDisassembler_Fail; // UNDEFINED
4905
4906
174
      index = fieldFromInstruction_4(Insn, 7, 1);
4907
174
      if (fieldFromInstruction_4(Insn, 4, 1) != 0)
4908
37
        align = 8;
4909
174
      if (fieldFromInstruction_4(Insn, 6, 1))
4910
34
        inc = 2;
4911
174
      break;
4912
222
  }
4913
4914
222
  if (Rm != 0xF) { // Writeback
4915
72
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4916
0
      return MCDisassembler_Fail;
4917
72
  }
4918
4919
222
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4920
0
    return MCDisassembler_Fail;
4921
4922
222
  MCOperand_CreateImm0(Inst, align);
4923
4924
222
  if (Rm != 0xF) {
4925
72
    if (Rm != 0xD) {
4926
36
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4927
0
        return MCDisassembler_Fail;
4928
36
    } else
4929
36
      MCOperand_CreateReg0(Inst, 0);
4930
72
  }
4931
4932
222
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4933
0
    return MCDisassembler_Fail;
4934
4935
222
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4936
0
    return MCDisassembler_Fail;
4937
4938
222
  MCOperand_CreateImm0(Inst, index);
4939
4940
222
  return S;
4941
222
}
4942
4943
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn,
4944
    uint64_t Address, const void *Decoder)
4945
163
{
4946
163
  DecodeStatus S = MCDisassembler_Success;
4947
163
  unsigned size, align = 0, index = 0, inc = 1;
4948
163
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4949
163
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4950
163
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4951
163
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4952
163
  size = fieldFromInstruction_4(Insn, 10, 2);
4953
4954
163
  switch (size) {
4955
0
    default:
4956
0
      return MCDisassembler_Fail;
4957
2
    case 0:
4958
2
      if (fieldFromInstruction_4(Insn, 4, 1))
4959
0
        return MCDisassembler_Fail; // UNDEFINED
4960
2
      index = fieldFromInstruction_4(Insn, 5, 3);
4961
2
      break;
4962
143
    case 1:
4963
143
      if (fieldFromInstruction_4(Insn, 4, 1))
4964
0
        return MCDisassembler_Fail; // UNDEFINED
4965
143
      index = fieldFromInstruction_4(Insn, 6, 2);
4966
143
      if (fieldFromInstruction_4(Insn, 5, 1))
4967
11
        inc = 2;
4968
143
      break;
4969
18
    case 2:
4970
18
      if (fieldFromInstruction_4(Insn, 4, 2))
4971
0
        return MCDisassembler_Fail; // UNDEFINED
4972
18
      index = fieldFromInstruction_4(Insn, 7, 1);
4973
18
      if (fieldFromInstruction_4(Insn, 6, 1))
4974
14
        inc = 2;
4975
18
      break;
4976
163
  }
4977
4978
163
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4979
0
    return MCDisassembler_Fail;
4980
163
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4981
0
    return MCDisassembler_Fail;
4982
163
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
4983
0
    return MCDisassembler_Fail;
4984
4985
163
  if (Rm != 0xF) { // Writeback
4986
151
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4987
0
      return MCDisassembler_Fail;
4988
151
  }
4989
4990
163
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4991
0
    return MCDisassembler_Fail;
4992
4993
163
  MCOperand_CreateImm0(Inst, align);
4994
4995
163
  if (Rm != 0xF) {
4996
151
    if (Rm != 0xD) {
4997
16
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4998
0
        return MCDisassembler_Fail;
4999
16
    } else
5000
135
      MCOperand_CreateReg0(Inst, 0);
5001
151
  }
5002
5003
163
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5004
0
    return MCDisassembler_Fail;
5005
5006
163
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5007
0
    return MCDisassembler_Fail;
5008
5009
163
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5010
0
    return MCDisassembler_Fail;
5011
5012
163
  MCOperand_CreateImm0(Inst, index);
5013
5014
163
  return S;
5015
163
}
5016
5017
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn,
5018
    uint64_t Address, const void *Decoder)
5019
199
{
5020
199
  DecodeStatus S = MCDisassembler_Success;
5021
199
  unsigned size, align = 0, index = 0, inc = 1;
5022
199
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5023
199
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5024
199
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5025
199
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5026
199
  size = fieldFromInstruction_4(Insn, 10, 2);
5027
5028
199
  switch (size) {
5029
0
    default:
5030
0
      return MCDisassembler_Fail;
5031
3
    case 0:
5032
3
      if (fieldFromInstruction_4(Insn, 4, 1))
5033
0
        return MCDisassembler_Fail; // UNDEFINED
5034
3
      index = fieldFromInstruction_4(Insn, 5, 3);
5035
3
      break;
5036
134
    case 1:
5037
134
      if (fieldFromInstruction_4(Insn, 4, 1))
5038
0
        return MCDisassembler_Fail; // UNDEFINED
5039
134
      index = fieldFromInstruction_4(Insn, 6, 2);
5040
134
      if (fieldFromInstruction_4(Insn, 5, 1))
5041
130
        inc = 2;
5042
134
      break;
5043
62
    case 2:
5044
62
      if (fieldFromInstruction_4(Insn, 4, 2))
5045
0
        return MCDisassembler_Fail; // UNDEFINED
5046
62
      index = fieldFromInstruction_4(Insn, 7, 1);
5047
62
      if (fieldFromInstruction_4(Insn, 6, 1))
5048
16
        inc = 2;
5049
62
      break;
5050
199
  }
5051
5052
199
  if (Rm != 0xF) { // Writeback
5053
58
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5054
0
      return MCDisassembler_Fail;
5055
58
  }
5056
5057
199
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5058
0
    return MCDisassembler_Fail;
5059
5060
199
  MCOperand_CreateImm0(Inst, align);
5061
5062
199
  if (Rm != 0xF) {
5063
58
    if (Rm != 0xD) {
5064
8
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5065
0
        return MCDisassembler_Fail;
5066
8
    } else
5067
50
      MCOperand_CreateReg0(Inst, 0);
5068
58
  }
5069
5070
199
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5071
0
    return MCDisassembler_Fail;
5072
5073
199
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5074
0
    return MCDisassembler_Fail;
5075
5076
199
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5077
1
    return MCDisassembler_Fail;
5078
5079
198
  MCOperand_CreateImm0(Inst, index);
5080
5081
198
  return S;
5082
199
}
5083
5084
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn,
5085
    uint64_t Address, const void *Decoder)
5086
92
{
5087
92
  DecodeStatus S = MCDisassembler_Success;
5088
92
  unsigned size, align = 0, index = 0, inc = 1;
5089
92
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5090
92
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5091
92
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5092
92
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5093
92
  size = fieldFromInstruction_4(Insn, 10, 2);
5094
5095
92
  switch (size) {
5096
0
    default:
5097
0
      return MCDisassembler_Fail;
5098
26
    case 0:
5099
26
      if (fieldFromInstruction_4(Insn, 4, 1))
5100
7
        align = 4;
5101
26
      index = fieldFromInstruction_4(Insn, 5, 3);
5102
26
      break;
5103
7
    case 1:
5104
7
      if (fieldFromInstruction_4(Insn, 4, 1))
5105
1
        align = 8;
5106
7
      index = fieldFromInstruction_4(Insn, 6, 2);
5107
7
      if (fieldFromInstruction_4(Insn, 5, 1))
5108
2
        inc = 2;
5109
7
      break;
5110
59
    case 2:
5111
59
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
5112
16
        case 0:
5113
16
          align = 0; break;
5114
0
        case 3:
5115
0
          return MCDisassembler_Fail;
5116
43
        default:
5117
43
          align = 4 << fieldFromInstruction_4(Insn, 4, 2); break;
5118
59
      }
5119
5120
59
      index = fieldFromInstruction_4(Insn, 7, 1);
5121
59
      if (fieldFromInstruction_4(Insn, 6, 1))
5122
12
        inc = 2;
5123
59
      break;
5124
92
  }
5125
5126
92
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5127
0
    return MCDisassembler_Fail;
5128
5129
92
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5130
0
    return MCDisassembler_Fail;
5131
5132
92
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5133
0
    return MCDisassembler_Fail;
5134
5135
92
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5136
1
    return MCDisassembler_Fail;
5137
5138
91
  if (Rm != 0xF) { // Writeback
5139
87
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5140
0
      return MCDisassembler_Fail;
5141
87
  }
5142
5143
91
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5144
0
    return MCDisassembler_Fail;
5145
5146
91
  MCOperand_CreateImm0(Inst, align);
5147
5148
91
  if (Rm != 0xF) {
5149
87
    if (Rm != 0xD) {
5150
77
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5151
0
        return MCDisassembler_Fail;
5152
77
    } else
5153
10
      MCOperand_CreateReg0(Inst, 0);
5154
87
  }
5155
5156
91
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5157
0
    return MCDisassembler_Fail;
5158
5159
91
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5160
0
    return MCDisassembler_Fail;
5161
5162
91
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5163
0
    return MCDisassembler_Fail;
5164
5165
91
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5166
0
    return MCDisassembler_Fail;
5167
5168
91
  MCOperand_CreateImm0(Inst, index);
5169
5170
91
  return S;
5171
91
}
5172
5173
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn,
5174
    uint64_t Address, const void *Decoder)
5175
266
{
5176
266
  DecodeStatus S = MCDisassembler_Success;
5177
266
  unsigned size, align = 0, index = 0, inc = 1;
5178
266
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5179
266
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5180
266
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5181
266
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5182
266
  size = fieldFromInstruction_4(Insn, 10, 2);
5183
5184
266
  switch (size) {
5185
0
    default:
5186
0
      return MCDisassembler_Fail;
5187
210
    case 0:
5188
210
      if (fieldFromInstruction_4(Insn, 4, 1))
5189
43
        align = 4;
5190
210
      index = fieldFromInstruction_4(Insn, 5, 3);
5191
210
      break;
5192
49
    case 1:
5193
49
      if (fieldFromInstruction_4(Insn, 4, 1))
5194
1
        align = 8;
5195
49
      index = fieldFromInstruction_4(Insn, 6, 2);
5196
49
      if (fieldFromInstruction_4(Insn, 5, 1))
5197
2
        inc = 2;
5198
49
      break;
5199
7
    case 2:
5200
7
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
5201
3
        case 0:
5202
3
          align = 0; break;
5203
0
        case 3:
5204
0
          return MCDisassembler_Fail;
5205
4
        default:
5206
4
          align = 4 << fieldFromInstruction_4(Insn, 4, 2); break;
5207
7
      }
5208
5209
7
      index = fieldFromInstruction_4(Insn, 7, 1);
5210
7
      if (fieldFromInstruction_4(Insn, 6, 1))
5211
4
        inc = 2;
5212
7
      break;
5213
266
  }
5214
5215
266
  if (Rm != 0xF) { // Writeback
5216
132
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5217
0
      return MCDisassembler_Fail;
5218
132
  }
5219
5220
266
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5221
0
    return MCDisassembler_Fail;
5222
5223
266
  MCOperand_CreateImm0(Inst, align);
5224
5225
266
  if (Rm != 0xF) {
5226
132
    if (Rm != 0xD) {
5227
127
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5228
0
        return MCDisassembler_Fail;
5229
127
    } else
5230
5
      MCOperand_CreateReg0(Inst, 0);
5231
132
  }
5232
5233
266
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5234
0
    return MCDisassembler_Fail;
5235
5236
266
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5237
1
    return MCDisassembler_Fail;
5238
5239
265
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5240
0
    return MCDisassembler_Fail;
5241
5242
265
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5243
0
    return MCDisassembler_Fail;
5244
5245
265
  MCOperand_CreateImm0(Inst, index);
5246
5247
265
  return S;
5248
265
}
5249
5250
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn,
5251
    uint64_t Address, const void *Decoder)
5252
3
{
5253
3
  DecodeStatus S = MCDisassembler_Success;
5254
3
  unsigned Rt  = fieldFromInstruction_4(Insn, 12, 4);
5255
3
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5256
3
  unsigned Rm  = fieldFromInstruction_4(Insn,  5, 1);
5257
3
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5258
3
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5259
5260
3
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5261
2
    S = MCDisassembler_SoftFail;
5262
5263
3
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm  , Address, Decoder)))
5264
0
    return MCDisassembler_Fail;
5265
5266
3
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5267
0
    return MCDisassembler_Fail;
5268
5269
3
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt  , Address, Decoder)))
5270
0
    return MCDisassembler_Fail;
5271
5272
3
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
5273
0
    return MCDisassembler_Fail;
5274
5275
3
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5276
0
    return MCDisassembler_Fail;
5277
5278
3
  return S;
5279
3
}
5280
5281
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn,
5282
    uint64_t Address, const void *Decoder)
5283
1
{
5284
1
  DecodeStatus S = MCDisassembler_Success;
5285
1
  unsigned Rt  = fieldFromInstruction_4(Insn, 12, 4);
5286
1
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5287
1
  unsigned Rm  = fieldFromInstruction_4(Insn,  5, 1);
5288
1
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5289
1
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5290
5291
1
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5292
0
    S = MCDisassembler_SoftFail;
5293
5294
1
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt  , Address, Decoder)))
5295
0
    return MCDisassembler_Fail;
5296
5297
1
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
5298
0
    return MCDisassembler_Fail;
5299
5300
1
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm  , Address, Decoder)))
5301
0
    return MCDisassembler_Fail;
5302
5303
1
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5304
0
    return MCDisassembler_Fail;
5305
5306
1
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5307
0
    return MCDisassembler_Fail;
5308
5309
1
  return S;
5310
1
}
5311
5312
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn,
5313
    uint64_t Address, const void *Decoder)
5314
2.10k
{
5315
2.10k
  DecodeStatus S = MCDisassembler_Success;
5316
2.10k
  unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
5317
2.10k
  unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
5318
5319
2.10k
  if (pred == 0xF) {
5320
126
    pred = 0xE;
5321
126
    S = MCDisassembler_SoftFail;
5322
126
  }
5323
5324
2.10k
  if (mask == 0x0)
5325
0
    return MCDisassembler_Fail;
5326
5327
2.10k
  MCOperand_CreateImm0(Inst, pred);
5328
2.10k
  MCOperand_CreateImm0(Inst, mask);
5329
5330
2.10k
  return S;
5331
2.10k
}
5332
5333
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
5334
    uint64_t Address, const void *Decoder)
5335
521
{
5336
521
  DecodeStatus S = MCDisassembler_Success;
5337
521
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5338
521
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
5339
521
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5340
521
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
5341
521
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
5342
521
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
5343
521
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
5344
521
  bool writeback = (W == 1) | (P == 0);
5345
5346
521
  addr |= (U << 8) | (Rn << 9);
5347
5348
521
  if (writeback && (Rn == Rt || Rn == Rt2))
5349
358
    Check(&S, MCDisassembler_SoftFail);
5350
5351
521
  if (Rt == Rt2)
5352
192
    Check(&S, MCDisassembler_SoftFail);
5353
5354
  // Rt
5355
521
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
5356
0
    return MCDisassembler_Fail;
5357
5358
  // Rt2
5359
521
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5360
0
    return MCDisassembler_Fail;
5361
5362
  // Writeback operand
5363
521
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
5364
0
    return MCDisassembler_Fail;
5365
5366
  // addr
5367
521
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
5368
0
    return MCDisassembler_Fail;
5369
5370
521
  return S;
5371
521
}
5372
5373
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
5374
    uint64_t Address, const void *Decoder)
5375
42
{
5376
42
  DecodeStatus S = MCDisassembler_Success;
5377
42
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5378
42
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
5379
42
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5380
42
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
5381
42
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
5382
42
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
5383
42
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
5384
42
  bool writeback = (W == 1) | (P == 0);
5385
5386
42
  addr |= (U << 8) | (Rn << 9);
5387
5388
42
  if (writeback && (Rn == Rt || Rn == Rt2))
5389
23
    Check(&S, MCDisassembler_SoftFail);
5390
5391
  // Writeback operand
5392
42
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
5393
0
    return MCDisassembler_Fail;
5394
5395
  // Rt
5396
42
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
5397
0
    return MCDisassembler_Fail;
5398
5399
  // Rt2
5400
42
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5401
0
    return MCDisassembler_Fail;
5402
5403
  // addr
5404
42
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
5405
0
    return MCDisassembler_Fail;
5406
5407
42
  return S;
5408
42
}
5409
5410
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn,
5411
    uint64_t Address, const void *Decoder)
5412
1
{
5413
1
  unsigned Val;
5414
1
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
5415
1
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
5416
5417
1
  if (sign1 != sign2) return MCDisassembler_Fail;
5418
5419
0
  Val = fieldFromInstruction_4(Insn, 0, 8);
5420
0
  Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
5421
0
  Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
5422
0
  Val |= sign1 << 12;
5423
5424
0
  MCOperand_CreateImm0(Inst, SignExtend32(Val, 13));
5425
5426
0
  return MCDisassembler_Success;
5427
1
}
5428
5429
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
5430
    uint64_t Address, const void *Decoder)
5431
261
{
5432
  // Shift of "asr #32" is not allowed in Thumb2 mode.
5433
261
  if (Val == 0x20)
5434
32
    return MCDisassembler_Fail;
5435
5436
229
  MCOperand_CreateImm0(Inst, Val);
5437
5438
229
  return MCDisassembler_Success;
5439
261
}
5440
5441
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn,
5442
    uint64_t Address, const void *Decoder)
5443
494
{
5444
494
  DecodeStatus S;
5445
494
  unsigned Rt   = fieldFromInstruction_4(Insn, 12, 4);
5446
494
  unsigned Rt2  = fieldFromInstruction_4(Insn, 0,  4);
5447
494
  unsigned Rn   = fieldFromInstruction_4(Insn, 16, 4);
5448
494
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5449
5450
494
  if (pred == 0xF)
5451
3
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
5452
5453
491
  S = MCDisassembler_Success;
5454
5455
491
  if (Rt == Rn || Rn == Rt2)
5456
142
    S = MCDisassembler_SoftFail;
5457
5458
491
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5459
0
    return MCDisassembler_Fail;
5460
5461
491
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5462
0
    return MCDisassembler_Fail;
5463
5464
491
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5465
0
    return MCDisassembler_Fail;
5466
5467
491
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5468
0
    return MCDisassembler_Fail;
5469
5470
491
  return S;
5471
491
}
5472
5473
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn,
5474
    uint64_t Address, const void *Decoder)
5475
91
{
5476
91
  DecodeStatus S = MCDisassembler_Success;
5477
91
  bool hasFullFP16 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
5478
91
  unsigned Vm, imm, cmode, op;
5479
91
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5480
5481
91
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5482
91
  Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5483
91
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5484
91
  imm = fieldFromInstruction_4(Insn, 16, 6);
5485
91
  cmode = fieldFromInstruction_4(Insn, 8, 4);
5486
91
  op = fieldFromInstruction_4(Insn, 5, 1);
5487
5488
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
5489
91
  if (!(imm & 0x38)) {
5490
29
    if (cmode == 0xF) {
5491
2
      if (op == 1) return MCDisassembler_Fail;
5492
1
      MCInst_setOpcode(Inst, ARM_VMOVv2f32);
5493
1
    }
5494
5495
28
    if (hasFullFP16) {
5496
28
      if (cmode == 0xE) {
5497
0
        if (op == 1) {
5498
0
          MCInst_setOpcode(Inst, ARM_VMOVv1i64);
5499
0
        } else {
5500
0
          MCInst_setOpcode(Inst, ARM_VMOVv8i8);
5501
0
        }
5502
0
      }
5503
5504
28
      if (cmode == 0xD) {
5505
18
        if (op == 1) {
5506
1
          MCInst_setOpcode(Inst, ARM_VMVNv2i32);
5507
17
        } else {
5508
17
          MCInst_setOpcode(Inst, ARM_VMOVv2i32);
5509
17
        }
5510
18
      }
5511
5512
28
      if (cmode == 0xC) {
5513
9
        if (op == 1) {
5514
5
          MCInst_setOpcode(Inst, ARM_VMVNv2i32);
5515
5
        } else {
5516
4
          MCInst_setOpcode(Inst, ARM_VMOVv2i32);
5517
4
        }
5518
9
      }
5519
28
    }
5520
5521
28
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5522
29
  }
5523
5524
62
  if (!(imm & 0x20)) return MCDisassembler_Fail;
5525
5526
62
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5527
0
    return MCDisassembler_Fail;
5528
5529
62
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5530
0
    return MCDisassembler_Fail;
5531
5532
62
  MCOperand_CreateImm0(Inst, 64 - imm);
5533
5534
62
  return S;
5535
62
}
5536
5537
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn,
5538
    uint64_t Address, const void *Decoder)
5539
379
{
5540
379
  DecodeStatus S = MCDisassembler_Success;
5541
379
  bool hasFullFP16 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
5542
379
  unsigned Vm, imm, cmode, op;
5543
379
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5544
5545
379
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5546
379
  Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5547
379
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5548
379
  imm = fieldFromInstruction_4(Insn, 16, 6);
5549
379
  cmode = fieldFromInstruction_4(Insn, 8, 4);
5550
379
  op = fieldFromInstruction_4(Insn, 5, 1);
5551
5552
  // VMOVv4f32 is ambiguous with these decodings.
5553
379
  if (!(imm & 0x38) && cmode == 0xF) {
5554
32
    if (op == 1) return MCDisassembler_Fail;
5555
32
    MCInst_setOpcode(Inst, ARM_VMOVv4f32);
5556
32
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5557
32
  }
5558
5559
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
5560
347
  if (!(imm & 0x38)) {
5561
202
    if (cmode == 0xF) {
5562
0
      if (op == 1) return MCDisassembler_Fail;
5563
0
      MCInst_setOpcode(Inst, ARM_VMOVv4f32);
5564
0
    }
5565
5566
202
    if (hasFullFP16) {
5567
202
      if (cmode == 0xE) {
5568
0
        if (op == 1) {
5569
0
          MCInst_setOpcode(Inst, ARM_VMOVv2i64);
5570
0
        } else {
5571
0
          MCInst_setOpcode(Inst, ARM_VMOVv16i8);
5572
0
        }
5573
0
      }
5574
5575
202
      if (cmode == 0xD) {
5576
54
        if (op == 1) {
5577
11
          MCInst_setOpcode(Inst, ARM_VMVNv4i32);
5578
43
        } else {
5579
43
          MCInst_setOpcode(Inst, ARM_VMOVv4i32);
5580
43
        }
5581
54
      }
5582
5583
202
      if (cmode == 0xC) {
5584
148
        if (op == 1) {
5585
41
          MCInst_setOpcode(Inst, ARM_VMVNv4i32);
5586
107
        } else {
5587
107
          MCInst_setOpcode(Inst, ARM_VMOVv4i32);
5588
107
        }
5589
148
      }
5590
202
    }
5591
5592
202
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5593
202
  }
5594
5595
145
  if (!(imm & 0x20)) return MCDisassembler_Fail;
5596
5597
145
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5598
0
    return MCDisassembler_Fail;
5599
5600
145
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
5601
0
    return MCDisassembler_Fail;
5602
5603
145
  MCOperand_CreateImm0(Inst, 64 - imm);
5604
5605
145
  return S;
5606
145
}
5607
5608
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst, unsigned Insn,
5609
    uint64_t Address, const void *Decoder)
5610
678
{
5611
678
  DecodeStatus S = MCDisassembler_Success;
5612
678
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5613
678
  unsigned Vn = (fieldFromInstruction_4(Insn, 16, 4) << 0);
5614
678
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5615
678
  unsigned q = (fieldFromInstruction_4(Insn, 6, 1) << 0);
5616
678
  unsigned rotate = (fieldFromInstruction_4(Insn, 20, 2) << 0);
5617
5618
678
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5619
678
  Vn |= (fieldFromInstruction_4(Insn, 7, 1) << 4);
5620
678
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5621
5622
678
  if (q) {
5623
128
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5624
0
      return MCDisassembler_Fail;
5625
5626
128
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5627
0
      return MCDisassembler_Fail;
5628
5629
128
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vn, Address, Decoder)))
5630
1
      return MCDisassembler_Fail;
5631
550
  } else {
5632
550
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5633
0
      return MCDisassembler_Fail;
5634
5635
550
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5636
0
      return MCDisassembler_Fail;
5637
5638
550
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vn, Address, Decoder)))
5639
0
      return MCDisassembler_Fail;
5640
550
  }
5641
5642
677
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5643
0
    return MCDisassembler_Fail;
5644
5645
  // The lane index does not have any bits in the encoding, because it can only
5646
  // be 0.
5647
677
  MCOperand_CreateImm0(Inst, 0);
5648
677
  MCOperand_CreateImm0(Inst, rotate);
5649
5650
677
  return S;
5651
677
}
5652
5653
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val,
5654
    uint64_t Address, const void *Decoder)
5655
74
{
5656
74
  DecodeStatus S = MCDisassembler_Success;
5657
74
  unsigned Cond;
5658
74
  unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
5659
74
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5660
74
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
5661
5662
74
  Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
5663
74
  Cond = fieldFromInstruction_4(Val, 28, 4);
5664
5665
74
  if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
5666
64
    S = MCDisassembler_SoftFail;
5667
5668
74
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5669
0
    return MCDisassembler_Fail;
5670
5671
74
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5672
0
    return MCDisassembler_Fail;
5673
5674
74
  if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder))) 
5675
0
    return MCDisassembler_Fail;
5676
5677
74
  if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
5678
0
    return MCDisassembler_Fail;
5679
5680
74
  if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
5681
0
    return MCDisassembler_Fail;
5682
5683
74
  return S;
5684
74
}
5685
5686
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
5687
    uint64_t Address, const void *Decoder)
5688
142
{
5689
142
  DecodeStatus result = MCDisassembler_Success;
5690
142
  unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
5691
142
  unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
5692
142
  unsigned cop = fieldFromInstruction_4(Val, 8, 4);
5693
142
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5694
142
  unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
5695
5696
142
  if ((cop & ~0x1) == 0xa)
5697
0
    return MCDisassembler_Fail;
5698
5699
142
  if (Rt == Rt2)
5700
136
    result = MCDisassembler_SoftFail;
5701
5702
  // We have to check if the instruction is MRRC2
5703
  // or MCRR2 when constructing the operands for
5704
  // Inst. Reason is because MRRC2 stores to two
5705
  // registers so it's tablegen desc has has two
5706
  // outputs whereas MCRR doesn't store to any
5707
  // registers so all of it's operands are listed
5708
  // as inputs, therefore the operand order for
5709
  // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
5710
  // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
5711
5712
142
  if (MCInst_getOpcode(Inst) == ARM_MRRC2) {
5713
4
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5714
0
      return MCDisassembler_Fail;
5715
5716
4
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5717
0
      return MCDisassembler_Fail;
5718
4
  }
5719
5720
142
  MCOperand_CreateImm0(Inst, cop);
5721
142
  MCOperand_CreateImm0(Inst, opc1);
5722
5723
142
  if (MCInst_getOpcode(Inst) == ARM_MCRR2) {
5724
138
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5725
0
      return MCDisassembler_Fail;
5726
5727
138
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5728
0
      return MCDisassembler_Fail;
5729
138
  }
5730
5731
142
  MCOperand_CreateImm0(Inst, CRm);
5732
5733
142
  return result;
5734
142
}
5735
5736
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
5737
    uint64_t Address, const void *Decoder)
5738
488
{
5739
488
  DecodeStatus result = MCDisassembler_Success;
5740
488
  bool HasV8Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops);
5741
488
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5742
5743
488
  if ((Inst->csh->mode & CS_MODE_THUMB) && !HasV8Ops)  {
5744
341
    if (Rt == 13 || Rt == 15)
5745
137
      result = MCDisassembler_SoftFail;
5746
5747
341
    Check(&result, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
5748
341
  } else
5749
147
    Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder));
5750
5751
488
  if (Inst->csh->mode & CS_MODE_THUMB) {
5752
341
    MCOperand_CreateImm0(Inst, ARMCC_AL);
5753
341
    MCOperand_CreateReg0(Inst, 0);
5754
341
  } else {
5755
147
    unsigned pred = fieldFromInstruction_4(Val, 28, 4);
5756
147
    if (!Check(&result, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5757
0
      return MCDisassembler_Fail;
5758
147
  }
5759
5760
488
  return result;
5761
488
}
5762
5763
#endif