Coverage Report

Created: 2025-11-24 06:12

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && !defined(CAPSTONE_X86_ATT_DISABLE)
20
21
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
22
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
23
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
24
#endif
25
26
#if !defined(CAPSTONE_HAS_OSXKERNEL)
27
#include <ctype.h>
28
#endif
29
#include <capstone/platform.h>
30
31
#if defined(CAPSTONE_HAS_OSXKERNEL)
32
#include <Availability.h>
33
#include <libkern/libkern.h>
34
#else
35
#include <stdio.h>
36
#include <stdlib.h>
37
#endif
38
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
#include "X86Mapping.h"
46
#include "X86BaseInfo.h"
47
#include "X86InstPrinterCommon.h"
48
49
#define GET_INSTRINFO_ENUM
50
#ifdef CAPSTONE_X86_REDUCE
51
#include "X86GenInstrInfo_reduce.inc"
52
#else
53
#include "X86GenInstrInfo.inc"
54
#endif
55
56
#define GET_REGINFO_ENUM
57
#include "X86GenRegisterInfo.inc"
58
59
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
60
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
61
62
63
static void set_mem_access(MCInst *MI, bool status)
64
5.59k
{
65
5.59k
  if (MI->csh->detail != CS_OPT_ON)
66
0
    return;
67
68
5.59k
  MI->csh->doing_mem = status;
69
5.59k
  if (!status)
70
    // done, create the next operand slot
71
2.79k
    MI->flat_insn->detail->x86.op_count++;
72
5.59k
}
73
74
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
75
919
{
76
919
  switch(MI->csh->mode) {
77
342
    case CS_MODE_16:
78
342
      switch(MI->flat_insn->id) {
79
18
        default:
80
18
          MI->x86opsize = 2;
81
18
          break;
82
14
        case X86_INS_LJMP:
83
34
        case X86_INS_LCALL:
84
34
          MI->x86opsize = 4;
85
34
          break;
86
24
        case X86_INS_SGDT:
87
162
        case X86_INS_SIDT:
88
290
        case X86_INS_LGDT:
89
290
        case X86_INS_LIDT:
90
290
          MI->x86opsize = 6;
91
290
          break;
92
342
      }
93
342
      break;
94
372
    case CS_MODE_32:
95
372
      switch(MI->flat_insn->id) {
96
5
        default:
97
5
          MI->x86opsize = 4;
98
5
          break;
99
33
        case X86_INS_LJMP:
100
196
        case X86_INS_JMP:
101
200
        case X86_INS_LCALL:
102
237
        case X86_INS_SGDT:
103
365
        case X86_INS_SIDT:
104
367
        case X86_INS_LGDT:
105
367
        case X86_INS_LIDT:
106
367
          MI->x86opsize = 6;
107
367
          break;
108
372
      }
109
372
      break;
110
372
    case CS_MODE_64:
111
205
      switch(MI->flat_insn->id) {
112
14
        default:
113
14
          MI->x86opsize = 8;
114
14
          break;
115
170
        case X86_INS_LJMP:
116
182
        case X86_INS_LCALL:
117
184
        case X86_INS_SGDT:
118
191
        case X86_INS_SIDT:
119
191
        case X86_INS_LGDT:
120
191
        case X86_INS_LIDT:
121
191
          MI->x86opsize = 10;
122
191
          break;
123
205
      }
124
205
      break;
125
205
    default:  // never reach
126
0
      break;
127
919
  }
128
129
919
  printMemReference(MI, OpNo, O);
130
919
}
131
132
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
133
4.59k
{
134
4.59k
  MI->x86opsize = 1;
135
4.59k
  printMemReference(MI, OpNo, O);
136
4.59k
}
137
138
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
139
1.93k
{
140
1.93k
  MI->x86opsize = 2;
141
142
1.93k
  printMemReference(MI, OpNo, O);
143
1.93k
}
144
145
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
146
3.00k
{
147
3.00k
  MI->x86opsize = 4;
148
149
3.00k
  printMemReference(MI, OpNo, O);
150
3.00k
}
151
152
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
153
2.66k
{
154
2.66k
  MI->x86opsize = 8;
155
2.66k
  printMemReference(MI, OpNo, O);
156
2.66k
}
157
158
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
159
984
{
160
984
  MI->x86opsize = 16;
161
984
  printMemReference(MI, OpNo, O);
162
984
}
163
164
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
165
710
{
166
710
  MI->x86opsize = 64;
167
710
  printMemReference(MI, OpNo, O);
168
710
}
169
170
#ifndef CAPSTONE_X86_REDUCE
171
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
172
1.20k
{
173
1.20k
  MI->x86opsize = 32;
174
1.20k
  printMemReference(MI, OpNo, O);
175
1.20k
}
176
177
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
178
406
{
179
406
  switch(MCInst_getOpcode(MI)) {
180
405
    default:
181
405
      MI->x86opsize = 4;
182
405
      break;
183
0
    case X86_FSTENVm:
184
1
    case X86_FLDENVm:
185
      // TODO: fix this in tablegen instead
186
1
      switch(MI->csh->mode) {
187
0
        default:    // never reach
188
0
          break;
189
0
        case CS_MODE_16:
190
0
          MI->x86opsize = 14;
191
0
          break;
192
0
        case CS_MODE_32:
193
1
        case CS_MODE_64:
194
1
          MI->x86opsize = 28;
195
1
          break;
196
1
      }
197
1
      break;
198
406
  }
199
200
406
  printMemReference(MI, OpNo, O);
201
406
}
202
203
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
204
664
{
205
664
  MI->x86opsize = 8;
206
664
  printMemReference(MI, OpNo, O);
207
664
}
208
209
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
210
1
{
211
1
  MI->x86opsize = 10;
212
1
  printMemReference(MI, OpNo, O);
213
1
}
214
215
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
216
718
{
217
718
  MI->x86opsize = 16;
218
718
  printMemReference(MI, OpNo, O);
219
718
}
220
221
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
222
747
{
223
747
  MI->x86opsize = 32;
224
747
  printMemReference(MI, OpNo, O);
225
747
}
226
227
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
228
157
{
229
157
  MI->x86opsize = 64;
230
157
  printMemReference(MI, OpNo, O);
231
157
}
232
233
#endif
234
235
static void printRegName(SStream *OS, unsigned RegNo);
236
237
// local printOperand, without updating public operands
238
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
239
28.0k
{
240
28.0k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
241
28.0k
  if (MCOperand_isReg(Op)) {
242
28.0k
    printRegName(O, MCOperand_getReg(Op));
243
28.0k
  } else if (MCOperand_isImm(Op)) {
244
0
    uint8_t encsize;
245
0
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
246
247
    // Print X86 immediates as signed values.
248
0
    int64_t imm = MCOperand_getImm(Op);
249
0
    if (imm < 0) {
250
0
      if (MI->csh->imm_unsigned) {
251
0
        if (opsize) {
252
0
          switch(opsize) {
253
0
            default:
254
0
              break;
255
0
            case 1:
256
0
              imm &= 0xff;
257
0
              break;
258
0
            case 2:
259
0
              imm &= 0xffff;
260
0
              break;
261
0
            case 4:
262
0
              imm &= 0xffffffff;
263
0
              break;
264
0
          }
265
0
        }
266
267
0
        SStream_concat(O, "$0x%"PRIx64, imm);
268
0
      } else {
269
0
        if (imm < -HEX_THRESHOLD)
270
0
          SStream_concat(O, "$-0x%"PRIx64, -imm);
271
0
        else
272
0
          SStream_concat(O, "$-%"PRIu64, -imm);
273
0
      }
274
0
    } else {
275
0
      if (imm > HEX_THRESHOLD)
276
0
        SStream_concat(O, "$0x%"PRIx64, imm);
277
0
      else
278
0
        SStream_concat(O, "$%"PRIu64, imm);
279
0
    }
280
0
  }
281
28.0k
}
282
283
// convert Intel access info to AT&T access info
284
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
285
115k
{
286
115k
  uint8_t count, i;
287
115k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
288
289
115k
  if (!arr) {
290
0
    access[0] = 0;
291
0
    return;
292
0
  }
293
294
  // find the non-zero last entry
295
360k
  for(count = 0; arr[count]; count++);
296
297
115k
  if (count == 0)
298
9.29k
    return;
299
300
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
301
105k
  count--;
302
351k
  for(i = 0; i <= count; i++) {
303
245k
    if (arr[count - i] != CS_AC_IGNORE)
304
209k
      access[i] = arr[count - i];
305
36.2k
    else
306
36.2k
      access[i] = 0;
307
245k
  }
308
105k
}
309
310
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
311
829
{
312
829
  MCOperand *SegReg;
313
829
  int reg;
314
315
829
  if (MI->csh->detail) {
316
829
    uint8_t access[6];
317
318
829
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
319
829
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
320
829
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
321
829
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
322
829
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
323
829
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
324
829
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
325
326
829
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
327
829
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
328
829
  }
329
330
829
  SegReg = MCInst_getOperand(MI, Op+1);
331
829
  reg = MCOperand_getReg(SegReg);
332
  // If this has a segment register, print it.
333
829
  if (reg) {
334
32
    _printOperand(MI, Op + 1, O);
335
32
    SStream_concat0(O, ":");
336
337
32
    if (MI->csh->detail) {
338
32
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
339
32
    }
340
32
  }
341
342
829
  SStream_concat0(O, "(");
343
829
  set_mem_access(MI, true);
344
345
829
  printOperand(MI, Op, O);
346
347
829
  SStream_concat0(O, ")");
348
829
  set_mem_access(MI, false);
349
829
}
350
351
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
352
1.97k
{
353
1.97k
  if (MI->csh->detail) {
354
1.97k
    uint8_t access[6];
355
356
1.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
357
1.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
358
1.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
359
1.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
360
1.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
361
1.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
362
1.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
363
364
1.97k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
365
1.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
366
1.97k
  }
367
368
  // DI accesses are always ES-based on non-64bit mode
369
1.97k
  if (MI->csh->mode != CS_MODE_64) {
370
870
    SStream_concat0(O, "%es:(");
371
870
    if (MI->csh->detail) {
372
870
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
373
870
    }
374
870
  } else
375
1.10k
    SStream_concat0(O, "(");
376
377
1.97k
  set_mem_access(MI, true);
378
379
1.97k
  printOperand(MI, Op, O);
380
381
1.97k
  SStream_concat0(O, ")");
382
1.97k
  set_mem_access(MI, false);
383
1.97k
}
384
385
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
386
335
{
387
335
  MI->x86opsize = 1;
388
335
  printSrcIdx(MI, OpNo, O);
389
335
}
390
391
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
392
213
{
393
213
  MI->x86opsize = 2;
394
213
  printSrcIdx(MI, OpNo, O);
395
213
}
396
397
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
398
220
{
399
220
  MI->x86opsize = 4;
400
220
  printSrcIdx(MI, OpNo, O);
401
220
}
402
403
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
404
61
{
405
61
  MI->x86opsize = 8;
406
61
  printSrcIdx(MI, OpNo, O);
407
61
}
408
409
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
410
717
{
411
717
  MI->x86opsize = 1;
412
717
  printDstIdx(MI, OpNo, O);
413
717
}
414
415
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
416
479
{
417
479
  MI->x86opsize = 2;
418
479
  printDstIdx(MI, OpNo, O);
419
479
}
420
421
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
422
537
{
423
537
  MI->x86opsize = 4;
424
537
  printDstIdx(MI, OpNo, O);
425
537
}
426
427
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
428
237
{
429
237
  MI->x86opsize = 8;
430
237
  printDstIdx(MI, OpNo, O);
431
237
}
432
433
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
434
874
{
435
874
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
436
874
  MCOperand *SegReg = MCInst_getOperand(MI, Op+1);
437
874
  int reg;
438
439
874
  if (MI->csh->detail) {
440
874
    uint8_t access[6];
441
442
874
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
443
874
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
444
874
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
445
874
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
446
874
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
447
874
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
448
874
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
449
450
874
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
451
874
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
452
874
  }
453
454
  // If this has a segment register, print it.
455
874
  reg = MCOperand_getReg(SegReg);
456
874
  if (reg) {
457
3
    _printOperand(MI, Op + 1, O);
458
3
    SStream_concat0(O, ":");
459
460
3
    if (MI->csh->detail) {
461
3
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
462
3
    }
463
3
  }
464
465
874
  if (MCOperand_isImm(DispSpec)) {
466
874
    int64_t imm = MCOperand_getImm(DispSpec);
467
874
    if (MI->csh->detail)
468
874
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
469
874
    if (imm < 0) {
470
211
      SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & imm);
471
663
    } else {
472
663
      if (imm > HEX_THRESHOLD)
473
662
        SStream_concat(O, "0x%"PRIx64, imm);
474
1
      else
475
1
        SStream_concat(O, "%"PRIu64, imm);
476
663
    }
477
874
  }
478
479
874
  if (MI->csh->detail)
480
874
    MI->flat_insn->detail->x86.op_count++;
481
874
}
482
483
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
484
5.78k
{
485
5.78k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
486
487
5.78k
  if (val > HEX_THRESHOLD)
488
5.28k
    SStream_concat(O, "$0x%x", val);
489
500
  else
490
500
    SStream_concat(O, "$%u", val);
491
492
5.78k
  if (MI->csh->detail) {
493
5.78k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
494
5.78k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
495
5.78k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
496
5.78k
    MI->flat_insn->detail->x86.op_count++;
497
5.78k
  }
498
5.78k
}
499
500
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
501
354
{
502
354
  MI->x86opsize = 1;
503
354
  printMemOffset(MI, OpNo, O);
504
354
}
505
506
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
507
47
{
508
47
  MI->x86opsize = 2;
509
47
  printMemOffset(MI, OpNo, O);
510
47
}
511
512
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
513
453
{
514
453
  MI->x86opsize = 4;
515
453
  printMemOffset(MI, OpNo, O);
516
453
}
517
518
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
519
20
{
520
20
  MI->x86opsize = 8;
521
20
  printMemOffset(MI, OpNo, O);
522
20
}
523
524
/// printPCRelImm - This is used to print an immediate value that ends up
525
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
526
/// print slightly differently than normal immediates.  For example, a $ is not
527
/// emitted.
528
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
529
2.67k
{
530
2.67k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
531
2.67k
  if (MCOperand_isImm(Op)) {
532
2.67k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
533
534
    // truncat imm for non-64bit
535
2.67k
    if (MI->csh->mode != CS_MODE_64) {
536
1.53k
      imm = imm & 0xffffffff;
537
1.53k
    }
538
539
2.67k
    if (imm < 0) {
540
67
      SStream_concat(O, "0x%"PRIx64, imm);
541
2.60k
    } else {
542
2.60k
      if (imm > HEX_THRESHOLD)
543
2.60k
        SStream_concat(O, "0x%"PRIx64, imm);
544
2
      else
545
2
        SStream_concat(O, "%"PRIu64, imm);
546
2.60k
    }
547
2.67k
    if (MI->csh->detail) {
548
2.67k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
549
2.67k
      MI->has_imm = true;
550
2.67k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
551
2.67k
      MI->flat_insn->detail->x86.op_count++;
552
2.67k
    }
553
2.67k
  }
554
2.67k
}
555
556
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
557
53.2k
{
558
53.2k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
559
53.2k
  if (MCOperand_isReg(Op)) {
560
48.8k
    unsigned int reg = MCOperand_getReg(Op);
561
48.8k
    printRegName(O, reg);
562
48.8k
    if (MI->csh->detail) {
563
48.8k
      if (MI->csh->doing_mem) {
564
2.79k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
565
46.0k
      } else {
566
46.0k
        uint8_t access[6];
567
568
46.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
569
46.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
570
46.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
571
572
46.0k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
573
46.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
574
575
46.0k
        MI->flat_insn->detail->x86.op_count++;
576
46.0k
      }
577
48.8k
    }
578
48.8k
  } else if (MCOperand_isImm(Op)) {
579
    // Print X86 immediates as signed values.
580
4.41k
    uint8_t encsize;
581
4.41k
    int64_t imm = MCOperand_getImm(Op);
582
4.41k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
583
584
4.41k
    if (opsize == 1)    // print 1 byte immediate in positive form
585
1.87k
      imm = imm & 0xff;
586
587
4.41k
    switch(MI->flat_insn->id) {
588
2.28k
      default:
589
2.28k
        if (imm >= 0) {
590
2.11k
          if (imm > HEX_THRESHOLD)
591
1.98k
            SStream_concat(O, "$0x%"PRIx64, imm);
592
135
          else
593
135
            SStream_concat(O, "$%"PRIu64, imm);
594
2.11k
        } else {
595
167
          if (MI->csh->imm_unsigned) {
596
0
            if (opsize) {
597
0
              switch(opsize) {
598
0
                default:
599
0
                  break;
600
0
                case 1:
601
0
                  imm &= 0xff;
602
0
                  break;
603
0
                case 2:
604
0
                  imm &= 0xffff;
605
0
                  break;
606
0
                case 4:
607
0
                  imm &= 0xffffffff;
608
0
                  break;
609
0
              }
610
0
            }
611
612
0
            SStream_concat(O, "$0x%"PRIx64, imm);
613
167
          } else {
614
167
            if (imm == 0x8000000000000000LL)  // imm == -imm
615
0
              SStream_concat0(O, "$0x8000000000000000");
616
167
            else if (imm < -HEX_THRESHOLD)
617
150
              SStream_concat(O, "$-0x%"PRIx64, -imm);
618
17
            else
619
17
              SStream_concat(O, "$-%"PRIu64, -imm);
620
167
          }
621
167
        }
622
2.28k
        break;
623
624
2.28k
      case X86_INS_MOVABS:
625
641
      case X86_INS_MOV:
626
        // do not print number in negative form
627
641
        if (imm > HEX_THRESHOLD)
628
566
          SStream_concat(O, "$0x%"PRIx64, imm);
629
75
        else
630
75
          SStream_concat(O, "$%"PRIu64, imm);
631
641
        break;
632
633
0
      case X86_INS_IN:
634
0
      case X86_INS_OUT:
635
0
      case X86_INS_INT:
636
        // do not print number in negative form
637
0
        imm = imm & 0xff;
638
0
        if (imm >= 0 && imm <= HEX_THRESHOLD)
639
0
          SStream_concat(O, "$%u", imm);
640
0
        else {
641
0
          SStream_concat(O, "$0x%x", imm);
642
0
        }
643
0
        break;
644
645
66
      case X86_INS_LCALL:
646
80
      case X86_INS_LJMP:
647
80
      case X86_INS_JMP:
648
        // always print address in positive form
649
80
        if (OpNo == 1) { // selector is ptr16
650
40
          imm = imm & 0xffff;
651
40
          opsize = 2;
652
40
        } else
653
40
          opsize = 4;
654
80
        SStream_concat(O, "$0x%"PRIx64, imm);
655
80
        break;
656
657
231
      case X86_INS_AND:
658
769
      case X86_INS_OR:
659
941
      case X86_INS_XOR:
660
        // do not print number in negative form
661
941
        if (imm >= 0 && imm <= HEX_THRESHOLD)
662
67
          SStream_concat(O, "$%u", imm);
663
874
        else {
664
874
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
665
874
          SStream_concat(O, "$0x%"PRIx64, imm);
666
874
        }
667
941
        break;
668
669
414
      case X86_INS_RET:
670
462
      case X86_INS_RETF:
671
        // RET imm16
672
462
        if (imm >= 0 && imm <= HEX_THRESHOLD)
673
9
          SStream_concat(O, "$%u", imm);
674
453
        else {
675
453
          imm = 0xffff & imm;
676
453
          SStream_concat(O, "$0x%x", imm);
677
453
        }
678
462
        break;
679
4.41k
    }
680
681
4.41k
    if (MI->csh->detail) {
682
4.41k
      if (MI->csh->doing_mem) {
683
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
684
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
685
4.41k
      } else {
686
4.41k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
687
4.41k
        MI->has_imm = true;
688
4.41k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
689
690
4.41k
        if (opsize > 0) {
691
3.84k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
692
3.84k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
693
3.84k
        } else if (MI->op1_size > 0)
694
0
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->op1_size;
695
561
        else
696
561
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
697
698
4.41k
        MI->flat_insn->detail->x86.op_count++;
699
4.41k
      }
700
4.41k
    }
701
4.41k
  }
702
53.2k
}
703
704
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
705
19.0k
{
706
19.0k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
707
19.0k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
708
19.0k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
709
19.0k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
710
19.0k
  uint64_t ScaleVal;
711
19.0k
  int segreg;
712
19.0k
  int64_t DispVal = 1;
713
714
19.0k
  if (MI->csh->detail) {
715
19.0k
    uint8_t access[6];
716
717
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
718
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
719
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
720
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
721
19.0k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
722
18.9k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
723
18.9k
        }
724
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
725
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
726
727
19.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
728
19.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
729
19.0k
  }
730
731
  // If this has a segment register, print it.
732
19.0k
  segreg = MCOperand_getReg(SegReg);
733
19.0k
  if (segreg) {
734
441
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
735
441
    SStream_concat0(O, ":");
736
737
441
    if (MI->csh->detail) {
738
441
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(segreg);
739
441
    }
740
441
  }
741
742
19.0k
  if (MCOperand_isImm(DispSpec)) {
743
19.0k
    DispVal = MCOperand_getImm(DispSpec);
744
19.0k
    if (MI->csh->detail)
745
19.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
746
19.0k
    if (DispVal) {
747
5.30k
      if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
748
5.08k
        printInt64(O, DispVal);
749
5.08k
      } else {
750
        // only immediate as address of memory
751
220
        if (DispVal < 0) {
752
134
          SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & DispVal);
753
134
        } else {
754
86
          if (DispVal > HEX_THRESHOLD)
755
84
            SStream_concat(O, "0x%"PRIx64, DispVal);
756
2
          else
757
2
            SStream_concat(O, "%"PRIu64, DispVal);
758
86
        }
759
220
      }
760
5.30k
    }
761
19.0k
  }
762
763
19.0k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
764
18.8k
    SStream_concat0(O, "(");
765
766
18.8k
    if (MCOperand_getReg(BaseReg))
767
18.7k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
768
769
18.8k
        if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
770
8.82k
      SStream_concat0(O, ", ");
771
8.82k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
772
8.82k
      ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
773
8.82k
      if (MI->csh->detail)
774
8.82k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
775
8.82k
      if (ScaleVal != 1) {
776
2.20k
        SStream_concat(O, ", %u", ScaleVal);
777
2.20k
      }
778
8.82k
    }
779
780
18.8k
    SStream_concat0(O, ")");
781
18.8k
  } else {
782
228
    if (!DispVal)
783
8
      SStream_concat0(O, "0");
784
228
  }
785
786
19.0k
  if (MI->csh->detail)
787
19.0k
    MI->flat_insn->detail->x86.op_count++;
788
19.0k
}
789
790
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
791
317
{
792
317
  switch(MI->Opcode) {
793
3
    default: break;
794
155
    case X86_LEA16r:
795
155
         MI->x86opsize = 2;
796
155
         break;
797
0
    case X86_LEA32r:
798
97
    case X86_LEA64_32r:
799
97
         MI->x86opsize = 4;
800
97
         break;
801
0
    case X86_LEA64r:
802
0
         MI->x86opsize = 8;
803
0
         break;
804
10
    case X86_BNDCL32rm:
805
10
    case X86_BNDCN32rm:
806
10
    case X86_BNDCU32rm:
807
13
    case X86_BNDSTXmr:
808
20
    case X86_BNDLDXrm:
809
52
    case X86_BNDCL64rm:
810
60
    case X86_BNDCN64rm:
811
62
    case X86_BNDCU64rm:
812
62
         MI->x86opsize = 16;
813
62
         break;
814
317
  }
815
816
317
  printMemReference(MI, OpNo, O);
817
317
}
818
819
#include "X86InstPrinter.h"
820
821
// Include the auto-generated portion of the assembly writer.
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenAsmWriter_reduce.inc"
824
#else
825
#include "X86GenAsmWriter.inc"
826
#endif
827
828
#include "X86GenRegisterName.inc"
829
830
static void printRegName(SStream *OS, unsigned RegNo)
831
76.8k
{
832
76.8k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
833
76.8k
}
834
835
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
836
46.5k
{
837
46.5k
  x86_reg reg, reg2;
838
46.5k
  enum cs_ac_type access1, access2;
839
46.5k
  int i;
840
841
  // perhaps this instruction does not need printer
842
46.5k
  if (MI->assembly[0]) {
843
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
844
0
    return;
845
0
  }
846
847
  // Output CALLpcrel32 as "callq" in 64-bit mode.
848
  // In Intel annotation it's always emitted as "call".
849
  //
850
  // TODO: Probably this hack should be redesigned via InstAlias in
851
  // InstrInfo.td as soon as Requires clause is supported properly
852
  // for InstAlias.
853
46.5k
  if (MI->csh->mode == CS_MODE_64 && MCInst_getOpcode(MI) == X86_CALLpcrel32) {
854
0
    SStream_concat0(OS, "callq\t");
855
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
856
0
    printPCRelImm(MI, 0, OS);
857
0
    return;
858
0
  }
859
860
46.5k
  X86_lockrep(MI, OS);
861
46.5k
  printInstruction(MI, OS);
862
863
46.5k
  if (MI->has_imm) {
864
    // if op_count > 1, then this operand's size is taken from the destination op
865
7.00k
    if (MI->flat_insn->detail->x86.op_count > 1) {
866
3.71k
      if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP && MI->flat_insn->id != X86_INS_JMP) {
867
11.0k
        for (i = 0; i < MI->flat_insn->detail->x86.op_count; i++) {
868
7.41k
          if (MI->flat_insn->detail->x86.operands[i].type == X86_OP_IMM)
869
3.70k
            MI->flat_insn->detail->x86.operands[i].size =
870
3.70k
              MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count - 1].size;
871
7.41k
        }
872
3.67k
      }
873
3.71k
    } else
874
3.29k
      MI->flat_insn->detail->x86.operands[0].size = MI->imm_size;
875
7.00k
  }
876
877
46.5k
  if (MI->csh->detail) {
878
46.5k
    uint8_t access[6] = {0};
879
880
    // some instructions need to supply immediate 1 in the first op
881
46.5k
    switch(MCInst_getOpcode(MI)) {
882
43.5k
      default:
883
43.5k
        break;
884
43.5k
      case X86_SHL8r1:
885
329
      case X86_SHL16r1:
886
467
      case X86_SHL32r1:
887
468
      case X86_SHL64r1:
888
486
      case X86_SAL8r1:
889
559
      case X86_SAL16r1:
890
601
      case X86_SAL32r1:
891
606
      case X86_SAL64r1:
892
611
      case X86_SHR8r1:
893
654
      case X86_SHR16r1:
894
654
      case X86_SHR32r1:
895
662
      case X86_SHR64r1:
896
666
      case X86_SAR8r1:
897
674
      case X86_SAR16r1:
898
683
      case X86_SAR32r1:
899
723
      case X86_SAR64r1:
900
733
      case X86_RCL8r1:
901
788
      case X86_RCL16r1:
902
841
      case X86_RCL32r1:
903
935
      case X86_RCL64r1:
904
1.04k
      case X86_RCR8r1:
905
1.26k
      case X86_RCR16r1:
906
1.48k
      case X86_RCR32r1:
907
1.51k
      case X86_RCR64r1:
908
1.51k
      case X86_ROL8r1:
909
1.54k
      case X86_ROL16r1:
910
1.56k
      case X86_ROL32r1:
911
1.63k
      case X86_ROL64r1:
912
1.67k
      case X86_ROR8r1:
913
1.68k
      case X86_ROR16r1:
914
1.78k
      case X86_ROR32r1:
915
2.02k
      case X86_ROR64r1:
916
2.10k
      case X86_SHL8m1:
917
2.10k
      case X86_SHL16m1:
918
2.12k
      case X86_SHL32m1:
919
2.29k
      case X86_SHL64m1:
920
2.30k
      case X86_SAL8m1:
921
2.34k
      case X86_SAL16m1:
922
2.47k
      case X86_SAL32m1:
923
2.48k
      case X86_SAL64m1:
924
2.57k
      case X86_SHR8m1:
925
2.59k
      case X86_SHR16m1:
926
2.59k
      case X86_SHR32m1:
927
2.60k
      case X86_SHR64m1:
928
2.60k
      case X86_SAR8m1:
929
2.60k
      case X86_SAR16m1:
930
2.61k
      case X86_SAR32m1:
931
2.64k
      case X86_SAR64m1:
932
2.64k
      case X86_RCL8m1:
933
2.64k
      case X86_RCL16m1:
934
2.65k
      case X86_RCL32m1:
935
2.68k
      case X86_RCL64m1:
936
2.68k
      case X86_RCR8m1:
937
2.69k
      case X86_RCR16m1:
938
2.74k
      case X86_RCR32m1:
939
2.87k
      case X86_RCR64m1:
940
2.89k
      case X86_ROL8m1:
941
2.92k
      case X86_ROL16m1:
942
2.96k
      case X86_ROL32m1:
943
3.00k
      case X86_ROL64m1:
944
3.01k
      case X86_ROR8m1:
945
3.02k
      case X86_ROR16m1:
946
3.03k
      case X86_ROR32m1:
947
3.03k
      case X86_ROR64m1:
948
        // shift all the ops right to leave 1st slot for this new register op
949
3.03k
        memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
950
3.03k
            sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
951
3.03k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_IMM;
952
3.03k
        MI->flat_insn->detail->x86.operands[0].imm = 1;
953
3.03k
        MI->flat_insn->detail->x86.operands[0].size = 1;
954
3.03k
        MI->flat_insn->detail->x86.op_count++;
955
46.5k
    }
956
957
    // special instruction needs to supply register op
958
    // first op can be embedded in the asm by llvm.
959
    // so we have to add the missing register as the first operand
960
961
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
962
963
46.5k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
964
46.5k
    if (reg) {
965
      // shift all the ops right to leave 1st slot for this new register op
966
3.46k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
967
3.46k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
968
3.46k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
969
3.46k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
970
3.46k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
971
3.46k
      MI->flat_insn->detail->x86.operands[0].access = access1;
972
973
3.46k
      MI->flat_insn->detail->x86.op_count++;
974
43.0k
    } else {
975
43.0k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
976
977
812
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
978
812
        MI->flat_insn->detail->x86.operands[0].reg = reg;
979
812
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
980
812
        MI->flat_insn->detail->x86.operands[0].access = access1;
981
812
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
982
812
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
983
812
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
984
812
        MI->flat_insn->detail->x86.operands[0].access = access2;
985
812
        MI->flat_insn->detail->x86.op_count = 2;
986
812
      }
987
43.0k
    }
988
989
46.5k
#ifndef CAPSTONE_DIET
990
46.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
991
46.5k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
992
46.5k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
993
46.5k
#endif
994
46.5k
  }
995
46.5k
}
996
997
#endif