Coverage Report

Created: 2025-11-24 06:12

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
9.43k
{
66
9.43k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
9.43k
  MI->csh->doing_mem = status;
70
9.43k
  if (!status)
71
    // done, create the next operand slot
72
4.71k
    MI->flat_insn->detail->x86.op_count++;
73
74
9.43k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
1.49k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
1.49k
  switch(MI->flat_insn->id) {
81
290
    default:
82
290
      SStream_concat0(O, "ptr ");
83
290
      break;
84
282
    case X86_INS_SGDT:
85
311
    case X86_INS_SIDT:
86
311
    case X86_INS_LGDT:
87
472
    case X86_INS_LIDT:
88
618
    case X86_INS_FXRSTOR:
89
620
    case X86_INS_FXSAVE:
90
1.15k
    case X86_INS_LJMP:
91
1.20k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
1.20k
      break;
94
1.49k
  }
95
96
1.49k
  switch(MI->csh->mode) {
97
300
    case CS_MODE_16:
98
300
      switch(MI->flat_insn->id) {
99
16
        default:
100
16
          MI->x86opsize = 2;
101
16
          break;
102
8
        case X86_INS_LJMP:
103
16
        case X86_INS_LCALL:
104
16
          MI->x86opsize = 4;
105
16
          break;
106
139
        case X86_INS_SGDT:
107
139
        case X86_INS_SIDT:
108
139
        case X86_INS_LGDT:
109
268
        case X86_INS_LIDT:
110
268
          MI->x86opsize = 6;
111
268
          break;
112
300
      }
113
300
      break;
114
570
    case CS_MODE_32:
115
570
      switch(MI->flat_insn->id) {
116
319
        default:
117
319
          MI->x86opsize = 4;
118
319
          break;
119
147
        case X86_INS_LJMP:
120
211
        case X86_INS_JMP:
121
215
        case X86_INS_LCALL:
122
231
        case X86_INS_SGDT:
123
251
        case X86_INS_SIDT:
124
251
        case X86_INS_LGDT:
125
251
        case X86_INS_LIDT:
126
251
          MI->x86opsize = 6;
127
251
          break;
128
570
      }
129
570
      break;
130
623
    case CS_MODE_64:
131
623
      switch(MI->flat_insn->id) {
132
39
        default:
133
39
          MI->x86opsize = 8;
134
39
          break;
135
379
        case X86_INS_LJMP:
136
416
        case X86_INS_LCALL:
137
543
        case X86_INS_SGDT:
138
552
        case X86_INS_SIDT:
139
552
        case X86_INS_LGDT:
140
584
        case X86_INS_LIDT:
141
584
          MI->x86opsize = 10;
142
584
          break;
143
623
      }
144
623
      break;
145
623
    default:  // never reach
146
0
      break;
147
1.49k
  }
148
149
1.49k
  printMemReference(MI, OpNo, O);
150
1.49k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
6.61k
{
154
6.61k
  SStream_concat0(O, "byte ptr ");
155
6.61k
  MI->x86opsize = 1;
156
6.61k
  printMemReference(MI, OpNo, O);
157
6.61k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
2.09k
{
161
2.09k
  MI->x86opsize = 2;
162
2.09k
  SStream_concat0(O, "word ptr ");
163
2.09k
  printMemReference(MI, OpNo, O);
164
2.09k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
3.44k
{
168
3.44k
  MI->x86opsize = 4;
169
3.44k
  SStream_concat0(O, "dword ptr ");
170
3.44k
  printMemReference(MI, OpNo, O);
171
3.44k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
3.55k
{
175
3.55k
  SStream_concat0(O, "qword ptr ");
176
3.55k
  MI->x86opsize = 8;
177
3.55k
  printMemReference(MI, OpNo, O);
178
3.55k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
1.64k
{
182
1.64k
  SStream_concat0(O, "xmmword ptr ");
183
1.64k
  MI->x86opsize = 16;
184
1.64k
  printMemReference(MI, OpNo, O);
185
1.64k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
1.53k
{
189
1.53k
  SStream_concat0(O, "zmmword ptr ");
190
1.53k
  MI->x86opsize = 64;
191
1.53k
  printMemReference(MI, OpNo, O);
192
1.53k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
2.23k
{
197
2.23k
  SStream_concat0(O, "ymmword ptr ");
198
2.23k
  MI->x86opsize = 32;
199
2.23k
  printMemReference(MI, OpNo, O);
200
2.23k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
984
{
204
984
  switch(MCInst_getOpcode(MI)) {
205
906
    default:
206
906
      SStream_concat0(O, "dword ptr ");
207
906
      MI->x86opsize = 4;
208
906
      break;
209
31
    case X86_FSTENVm:
210
78
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
78
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
3
        case CS_MODE_16:
216
3
          MI->x86opsize = 14;
217
3
          break;
218
22
        case CS_MODE_32:
219
75
        case CS_MODE_64:
220
75
          MI->x86opsize = 28;
221
75
          break;
222
78
      }
223
78
      break;
224
984
  }
225
226
984
  printMemReference(MI, OpNo, O);
227
984
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
646
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
646
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
442
    switch(MCInst_getOpcode(MI)) {
235
442
      default:
236
442
        SStream_concat0(O, "qword ptr ");
237
442
        MI->x86opsize = 8;
238
442
        break;
239
0
      case X86_MOVPQI2QImr:
240
0
      case X86_COMISDrm:
241
0
        SStream_concat0(O, "xmmword ptr ");
242
0
        MI->x86opsize = 16;
243
0
        break;
244
442
    }
245
442
  } else {
246
204
    SStream_concat0(O, "qword ptr ");
247
204
    MI->x86opsize = 8;
248
204
  }
249
250
646
  printMemReference(MI, OpNo, O);
251
646
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
44
{
255
44
  switch(MCInst_getOpcode(MI)) {
256
2
    default:
257
2
      SStream_concat0(O, "xword ptr ");
258
2
      break;
259
24
    case X86_FBLDm:
260
42
    case X86_FBSTPm:
261
42
      break;
262
44
  }
263
264
44
  MI->x86opsize = 10;
265
44
  printMemReference(MI, OpNo, O);
266
44
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
433
{
270
433
  SStream_concat0(O, "xmmword ptr ");
271
433
  MI->x86opsize = 16;
272
433
  printMemReference(MI, OpNo, O);
273
433
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
784
{
277
784
  SStream_concat0(O, "ymmword ptr ");
278
784
  MI->x86opsize = 32;
279
784
  printMemReference(MI, OpNo, O);
280
784
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
36
{
284
36
  SStream_concat0(O, "zmmword ptr ");
285
36
  MI->x86opsize = 64;
286
36
  printMemReference(MI, OpNo, O);
287
36
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
94.2k
{
293
94.2k
  SStream_concat0(OS, getRegisterName(RegNo));
294
94.2k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
21.0k
{
312
21.0k
  if (positive) {
313
    // always print this number in positive form
314
18.1k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
18.1k
    } else { // Intel syntax
348
18.1k
      if (imm < 0) {
349
244
        if (MI->op1_size) {
350
26
          switch(MI->op1_size) {
351
26
            default:
352
26
              break;
353
26
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
26
          }
363
26
        }
364
365
244
        SStream_concat(O, "0x%"PRIx64, imm);
366
17.8k
      } else {
367
17.8k
        if (imm > HEX_THRESHOLD)
368
16.6k
          SStream_concat(O, "0x%"PRIx64, imm);
369
1.28k
        else
370
1.28k
          SStream_concat(O, "%"PRIu64, imm);
371
17.8k
      }
372
18.1k
    }
373
18.1k
  } else {
374
2.87k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
2.87k
    } else { // Intel syntax
395
2.87k
      if (imm < 0) {
396
246
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
246
        else if (imm < -HEX_THRESHOLD)
399
237
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
9
        else
401
9
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
2.63k
      } else {
404
2.63k
        if (imm > HEX_THRESHOLD)
405
2.05k
          SStream_concat(O, "0x%"PRIx64, imm);
406
574
        else
407
574
          SStream_concat(O, "%"PRIu64, imm);
408
2.63k
      }
409
2.87k
    }
410
2.87k
  }
411
21.0k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
35.1k
{
416
35.1k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
35.1k
  if (MCOperand_isReg(Op)) {
418
35.1k
    printRegName(O, MCOperand_getReg(Op));
419
35.1k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
35.1k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
156k
{
429
156k
#ifndef CAPSTONE_DIET
430
156k
  uint8_t i;
431
156k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
156k
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
487k
  for(i = 0; arr[i]; i++) {
440
330k
    if (arr[i] != CS_AC_IGNORE)
441
281k
      access[i] = arr[i];
442
49.1k
    else
443
49.1k
      access[i] = 0;
444
330k
  }
445
446
  // mark the end of array
447
156k
  access[i] = 0;
448
156k
#endif
449
156k
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
1.80k
{
454
1.80k
  MCOperand *SegReg;
455
1.80k
  int reg;
456
457
1.80k
  if (MI->csh->detail) {
458
1.80k
#ifndef CAPSTONE_DIET
459
1.80k
    uint8_t access[6];
460
1.80k
#endif
461
462
1.80k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
1.80k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
1.80k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
1.80k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
1.80k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
1.80k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
1.80k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
1.80k
#ifndef CAPSTONE_DIET
471
1.80k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
1.80k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
1.80k
#endif
474
1.80k
  }
475
476
1.80k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
1.80k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
1.80k
  if (reg) {
481
10
    _printOperand(MI, Op + 1, O);
482
10
    if (MI->csh->detail) {
483
10
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
10
    }
485
10
    SStream_concat0(O, ":");
486
10
  }
487
488
1.80k
  SStream_concat0(O, "[");
489
1.80k
  set_mem_access(MI, true);
490
1.80k
  printOperand(MI, Op, O);
491
1.80k
  SStream_concat0(O, "]");
492
1.80k
  set_mem_access(MI, false);
493
1.80k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
2.91k
{
497
2.91k
  if (MI->csh->detail) {
498
2.91k
#ifndef CAPSTONE_DIET
499
2.91k
    uint8_t access[6];
500
2.91k
#endif
501
502
2.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
2.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
2.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
2.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
2.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
2.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
2.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
2.91k
#ifndef CAPSTONE_DIET
511
2.91k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
2.91k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
2.91k
#endif
514
2.91k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
2.91k
  if (MI->csh->mode != CS_MODE_64) {
518
1.44k
    SStream_concat0(O, "es:[");
519
1.44k
    if (MI->csh->detail) {
520
1.44k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
1.44k
    }
522
1.44k
  } else
523
1.47k
    SStream_concat0(O, "[");
524
525
2.91k
  set_mem_access(MI, true);
526
2.91k
  printOperand(MI, Op, O);
527
2.91k
  SStream_concat0(O, "]");
528
2.91k
  set_mem_access(MI, false);
529
2.91k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
891
{
533
891
  SStream_concat0(O, "byte ptr ");
534
891
  MI->x86opsize = 1;
535
891
  printSrcIdx(MI, OpNo, O);
536
891
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
363
{
540
363
  SStream_concat0(O, "word ptr ");
541
363
  MI->x86opsize = 2;
542
363
  printSrcIdx(MI, OpNo, O);
543
363
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
446
{
547
446
  SStream_concat0(O, "dword ptr ");
548
446
  MI->x86opsize = 4;
549
446
  printSrcIdx(MI, OpNo, O);
550
446
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
104
{
554
104
  SStream_concat0(O, "qword ptr ");
555
104
  MI->x86opsize = 8;
556
104
  printSrcIdx(MI, OpNo, O);
557
104
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
1.37k
{
561
1.37k
  SStream_concat0(O, "byte ptr ");
562
1.37k
  MI->x86opsize = 1;
563
1.37k
  printDstIdx(MI, OpNo, O);
564
1.37k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
579
{
568
579
  SStream_concat0(O, "word ptr ");
569
579
  MI->x86opsize = 2;
570
579
  printDstIdx(MI, OpNo, O);
571
579
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
905
{
575
905
  SStream_concat0(O, "dword ptr ");
576
905
  MI->x86opsize = 4;
577
905
  printDstIdx(MI, OpNo, O);
578
905
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
57
{
582
57
  SStream_concat0(O, "qword ptr ");
583
57
  MI->x86opsize = 8;
584
57
  printDstIdx(MI, OpNo, O);
585
57
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
870
{
589
870
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
870
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
870
  int reg;
592
593
870
  if (MI->csh->detail) {
594
870
#ifndef CAPSTONE_DIET
595
870
    uint8_t access[6];
596
870
#endif
597
598
870
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
870
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
870
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
870
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
870
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
870
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
870
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
870
#ifndef CAPSTONE_DIET
607
870
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
870
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
870
#endif
610
870
  }
611
612
  // If this has a segment register, print it.
613
870
  reg = MCOperand_getReg(SegReg);
614
870
  if (reg) {
615
21
    _printOperand(MI, Op + 1, O);
616
21
    SStream_concat0(O, ":");
617
21
    if (MI->csh->detail) {
618
21
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
21
    }
620
21
  }
621
622
870
  SStream_concat0(O, "[");
623
624
870
  if (MCOperand_isImm(DispSpec)) {
625
870
    int64_t imm = MCOperand_getImm(DispSpec);
626
870
    if (MI->csh->detail)
627
870
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
870
    if (imm < 0)
630
85
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
785
    else
632
785
      printImm(MI, O, imm, true);
633
870
  }
634
635
870
  SStream_concat0(O, "]");
636
637
870
  if (MI->csh->detail)
638
870
    MI->flat_insn->detail->x86.op_count++;
639
640
870
  if (MI->op1_size == 0)
641
870
    MI->op1_size = MI->x86opsize;
642
870
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
4.39k
{
646
4.39k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
4.39k
  printImm(MI, O, val, true);
649
650
4.39k
  if (MI->csh->detail) {
651
4.39k
#ifndef CAPSTONE_DIET
652
4.39k
    uint8_t access[6];
653
4.39k
#endif
654
655
4.39k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
4.39k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
4.39k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
4.39k
#ifndef CAPSTONE_DIET
660
4.39k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
4.39k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
4.39k
#endif
663
664
4.39k
    MI->flat_insn->detail->x86.op_count++;
665
4.39k
  }
666
4.39k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
510
{
670
510
  SStream_concat0(O, "byte ptr ");
671
510
  MI->x86opsize = 1;
672
510
  printMemOffset(MI, OpNo, O);
673
510
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
209
{
677
209
  SStream_concat0(O, "word ptr ");
678
209
  MI->x86opsize = 2;
679
209
  printMemOffset(MI, OpNo, O);
680
209
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
143
{
684
143
  SStream_concat0(O, "dword ptr ");
685
143
  MI->x86opsize = 4;
686
143
  printMemOffset(MI, OpNo, O);
687
143
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
8
{
691
8
  SStream_concat0(O, "qword ptr ");
692
8
  MI->x86opsize = 8;
693
8
  printMemOffset(MI, OpNo, O);
694
8
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
56.5k
{
700
56.5k
  x86_reg reg, reg2;
701
56.5k
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
56.5k
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
56.5k
  X86_lockrep(MI, O);
712
56.5k
  printInstruction(MI, O);
713
714
56.5k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
56.5k
  if (MI->csh->detail) {
716
56.5k
#ifndef CAPSTONE_DIET
717
56.5k
    uint8_t access[6] = {0};
718
56.5k
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
56.5k
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
6.21k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
6.21k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
6.21k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
6.21k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
6.21k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
6.21k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
6.21k
      MI->flat_insn->detail->x86.op_count++;
731
50.3k
    } else {
732
50.3k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
379
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
379
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
379
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
379
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
379
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
379
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
379
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
379
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
379
        MI->flat_insn->detail->x86.op_count = 2;
742
379
      }
743
50.3k
    }
744
745
56.5k
#ifndef CAPSTONE_DIET
746
56.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
56.5k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
56.5k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
56.5k
#endif
750
56.5k
  }
751
752
56.5k
  if (MI->op1_size == 0 && reg)
753
4.47k
    MI->op1_size = MI->csh->regsize_map[reg];
754
56.5k
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
3.15k
{
760
3.15k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
3.15k
  if (MCOperand_isImm(Op)) {
762
3.15k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
3.15k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
3.15k
    if (MI->csh->mode != CS_MODE_64) {
767
2.19k
      imm = imm & 0xffffffff;
768
2.19k
    }
769
770
3.15k
    printImm(MI, O, imm, true);
771
772
3.15k
    if (MI->csh->detail) {
773
3.15k
#ifndef CAPSTONE_DIET
774
3.15k
      uint8_t access[6];
775
3.15k
#endif
776
777
3.15k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
3.15k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
3.15k
      else if (opsize > 0)
782
45
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
3.11k
      else
784
3.11k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
3.15k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
3.15k
#ifndef CAPSTONE_DIET
788
3.15k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
3.15k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
3.15k
#endif
791
792
3.15k
      MI->flat_insn->detail->x86.op_count++;
793
3.15k
    }
794
795
3.15k
    if (MI->op1_size == 0)
796
3.15k
      MI->op1_size = MI->imm_size;
797
3.15k
  }
798
3.15k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
65.8k
{
802
65.8k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
65.8k
  if (MCOperand_isReg(Op)) {
805
59.0k
    unsigned int reg = MCOperand_getReg(Op);
806
807
59.0k
    printRegName(O, reg);
808
59.0k
    if (MI->csh->detail) {
809
59.0k
      if (MI->csh->doing_mem) {
810
4.71k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
54.3k
      } else {
812
54.3k
#ifndef CAPSTONE_DIET
813
54.3k
        uint8_t access[6];
814
54.3k
#endif
815
816
54.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
54.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
54.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
54.3k
#ifndef CAPSTONE_DIET
821
54.3k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
54.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
54.3k
#endif
824
825
54.3k
        MI->flat_insn->detail->x86.op_count++;
826
54.3k
      }
827
59.0k
    }
828
829
59.0k
    if (MI->op1_size == 0)
830
27.5k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
59.0k
  } else if (MCOperand_isImm(Op)) {
832
6.77k
    uint8_t encsize;
833
6.77k
    int64_t imm = MCOperand_getImm(Op);
834
6.77k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
6.77k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
2.86k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
6.77k
    switch(MI->flat_insn->id) {
841
2.87k
      default:
842
2.87k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
2.87k
        break;
844
845
2
      case X86_INS_MOVABS:
846
615
      case X86_INS_MOV:
847
        // do not print number in negative form
848
615
        printImm(MI, O, imm, true);
849
615
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
472
      case X86_INS_LCALL:
860
998
      case X86_INS_LJMP:
861
998
      case X86_INS_JMP:
862
        // always print address in positive form
863
998
        if (OpNo == 1) { // ptr16 part
864
499
          imm = imm & 0xffff;
865
499
          opsize = 2;
866
499
        } else
867
499
          opsize = 4;
868
998
        printImm(MI, O, imm, true);
869
998
        break;
870
871
910
      case X86_INS_AND:
872
1.31k
      case X86_INS_OR:
873
1.80k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
1.80k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
153
          printImm(MI, O, imm, true);
877
1.65k
        else {
878
1.65k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
1.65k
          printImm(MI, O, imm, true);
880
1.65k
        }
881
1.80k
        break;
882
883
438
      case X86_INS_RET:
884
477
      case X86_INS_RETF:
885
        // RET imm16
886
477
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
5
          printImm(MI, O, imm, true);
888
472
        else {
889
472
          imm = 0xffff & imm;
890
472
          printImm(MI, O, imm, true);
891
472
        }
892
477
        break;
893
6.77k
    }
894
895
6.77k
    if (MI->csh->detail) {
896
6.77k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
6.77k
      } else {
899
6.77k
#ifndef CAPSTONE_DIET
900
6.77k
        uint8_t access[6];
901
6.77k
#endif
902
903
6.77k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
6.77k
        if (opsize > 0) {
905
6.19k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
6.19k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
6.19k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
92
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
92
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
92
              MI->flat_insn->detail->x86.operands[0].size;
911
92
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
92
        } else
914
482
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
6.77k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
6.77k
#ifndef CAPSTONE_DIET
918
6.77k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
6.77k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
6.77k
#endif
921
922
6.77k
        MI->flat_insn->detail->x86.op_count++;
923
6.77k
      }
924
6.77k
    }
925
6.77k
  }
926
65.8k
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
25.9k
{
930
25.9k
  bool NeedPlus = false;
931
25.9k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
25.9k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
25.9k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
25.9k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
25.9k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
25.9k
  int reg;
937
938
25.9k
  if (MI->csh->detail) {
939
25.9k
#ifndef CAPSTONE_DIET
940
25.9k
    uint8_t access[6];
941
25.9k
#endif
942
943
25.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
25.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
25.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
25.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
25.9k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
25.8k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
25.8k
        }
950
25.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
25.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
25.9k
#ifndef CAPSTONE_DIET
954
25.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
25.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
25.9k
#endif
957
25.9k
  }
958
959
  // If this has a segment register, print it.
960
25.9k
  reg = MCOperand_getReg(SegReg);
961
25.9k
  if (reg) {
962
664
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
664
    if (MI->csh->detail) {
964
664
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
664
    }
966
664
    SStream_concat0(O, ":");
967
664
  }
968
969
25.9k
  SStream_concat0(O, "[");
970
971
25.9k
  if (MCOperand_getReg(BaseReg)) {
972
25.4k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
25.4k
    NeedPlus = true;
974
25.4k
  }
975
976
25.9k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
8.99k
    if (NeedPlus) SStream_concat0(O, " + ");
978
8.99k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
8.99k
    if (ScaleVal != 1)
980
3.31k
      SStream_concat(O, "*%u", ScaleVal);
981
8.99k
    NeedPlus = true;
982
8.99k
  }
983
984
25.9k
  if (MCOperand_isImm(DispSpec)) {
985
25.9k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
25.9k
    if (MI->csh->detail)
987
25.9k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
25.9k
    if (DispVal) {
989
5.81k
      if (NeedPlus) {
990
5.40k
        if (DispVal < 0) {
991
2.64k
          SStream_concat0(O, " - ");
992
2.64k
          printImm(MI, O, -DispVal, true);
993
2.75k
        } else {
994
2.75k
          SStream_concat0(O, " + ");
995
2.75k
          printImm(MI, O, DispVal, true);
996
2.75k
        }
997
5.40k
      } else {
998
        // memory reference to an immediate address
999
409
        if (MI->csh->mode == CS_MODE_64)
1000
24
          MI->op1_size = 8;
1001
409
        if (DispVal < 0) {
1002
95
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
314
        } else {
1004
314
          printImm(MI, O, DispVal, true);
1005
314
        }
1006
409
      }
1007
1008
20.1k
    } else {
1009
      // DispVal = 0
1010
20.1k
      if (!NeedPlus)  // [0]
1011
47
        SStream_concat0(O, "0");
1012
20.1k
    }
1013
25.9k
  }
1014
1015
25.9k
  SStream_concat0(O, "]");
1016
1017
25.9k
  if (MI->csh->detail)
1018
25.9k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
25.9k
  if (MI->op1_size == 0)
1021
13.7k
    MI->op1_size = MI->x86opsize;
1022
25.9k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
403
{
1026
403
  switch(MI->Opcode) {
1027
44
    default: break;
1028
44
    case X86_LEA16r:
1029
13
         MI->x86opsize = 2;
1030
13
         break;
1031
0
    case X86_LEA32r:
1032
19
    case X86_LEA64_32r:
1033
19
         MI->x86opsize = 4;
1034
19
         break;
1035
16
    case X86_LEA64r:
1036
16
         MI->x86opsize = 8;
1037
16
         break;
1038
128
    case X86_BNDCL32rm:
1039
140
    case X86_BNDCN32rm:
1040
280
    case X86_BNDCU32rm:
1041
282
    case X86_BNDSTXmr:
1042
311
    case X86_BNDLDXrm:
1043
311
    case X86_BNDCL64rm:
1044
311
    case X86_BNDCN64rm:
1045
311
    case X86_BNDCU64rm:
1046
311
         MI->x86opsize = 16;
1047
311
         break;
1048
403
  }
1049
1050
403
  printMemReference(MI, OpNo, O);
1051
403
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif