Coverage Report

Created: 2025-12-05 06:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#include <ctype.h>
7
#include <string.h>
8
9
#include "TMS320C64xInstPrinter.h"
10
#include "../../MCInst.h"
11
#include "../../utils.h"
12
#include "../../SStream.h"
13
#include "../../MCRegisterInfo.h"
14
#include "../../MathExtras.h"
15
#include "TMS320C64xMapping.h"
16
17
#include "capstone/tms320c64x.h"
18
19
static const char *getRegisterName(unsigned RegNo);
20
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
21
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
22
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
23
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
24
25
void TMS320C64x_post_printer(csh ud, cs_insn *insn, SStream *insn_asm,
26
           MCInst *mci)
27
41.5k
{
28
41.5k
  SStream ss;
29
41.5k
  const char *op_str_ptr, *p2;
30
41.5k
  char tmp[8] = { 0 };
31
41.5k
  unsigned int unit = 0;
32
41.5k
  int i;
33
41.5k
  cs_tms320c64x *tms320c64x;
34
35
41.5k
  if (mci->csh->detail_opt) {
36
41.5k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
37
38
41.5k
    for (i = 0; i < insn->detail->groups_count; i++) {
39
41.5k
      switch (insn->detail->groups[i]) {
40
12.0k
      case TMS320C64X_GRP_FUNIT_D:
41
12.0k
        unit = TMS320C64X_FUNIT_D;
42
12.0k
        break;
43
8.73k
      case TMS320C64X_GRP_FUNIT_L:
44
8.73k
        unit = TMS320C64X_FUNIT_L;
45
8.73k
        break;
46
2.52k
      case TMS320C64X_GRP_FUNIT_M:
47
2.52k
        unit = TMS320C64X_FUNIT_M;
48
2.52k
        break;
49
17.3k
      case TMS320C64X_GRP_FUNIT_S:
50
17.3k
        unit = TMS320C64X_FUNIT_S;
51
17.3k
        break;
52
927
      case TMS320C64X_GRP_FUNIT_NO:
53
927
        unit = TMS320C64X_FUNIT_NO;
54
927
        break;
55
41.5k
      }
56
41.5k
      if (unit != 0)
57
41.5k
        break;
58
41.5k
    }
59
41.5k
    tms320c64x->funit.unit = unit;
60
61
41.5k
    SStream_Init(&ss);
62
41.5k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
63
27.1k
      SStream_concat(
64
27.1k
        &ss, "[%c%s]|",
65
27.1k
        (tms320c64x->condition.zero == 1) ? '!' : '|',
66
27.1k
        cs_reg_name(ud, tms320c64x->condition.reg));
67
68
    // Sorry for all the fixes below. I don't have time to add more helper SStream functions.
69
    // Before that they messed around with the private buffer of the stream.
70
    // So it is better now. But still not efficient.
71
41.5k
    op_str_ptr = strchr(SStream_rbuf(insn_asm), '\t');
72
73
41.5k
    if ((op_str_ptr != NULL) &&
74
40.9k
        (((p2 = strchr(op_str_ptr, '[')) != NULL) ||
75
33.2k
         ((p2 = strchr(op_str_ptr, '(')) != NULL))) {
76
33.7k
      while ((p2 > op_str_ptr) &&
77
33.7k
             ((*p2 != 'a') && (*p2 != 'b')))
78
25.5k
        p2--;
79
8.19k
      if (p2 == op_str_ptr) {
80
0
        SStream_Flush(insn_asm, NULL);
81
0
        SStream_concat0(insn_asm, "Invalid!");
82
0
        return;
83
0
      }
84
8.19k
      if (*p2 == 'a')
85
4.10k
        strncpy(tmp, "1T", sizeof(tmp));
86
4.08k
      else
87
4.08k
        strncpy(tmp, "2T", sizeof(tmp));
88
33.3k
    } else {
89
33.3k
      tmp[0] = '\0';
90
33.3k
    }
91
41.5k
    SStream mnem_post = { 0 };
92
41.5k
    SStream_Init(&mnem_post);
93
41.5k
    switch (tms320c64x->funit.unit) {
94
12.0k
    case TMS320C64X_FUNIT_D:
95
12.0k
      SStream_concat(&mnem_post, ".D%s%u", tmp,
96
12.0k
               tms320c64x->funit.side);
97
12.0k
      break;
98
8.73k
    case TMS320C64X_FUNIT_L:
99
8.73k
      SStream_concat(&mnem_post, ".L%s%u", tmp,
100
8.73k
               tms320c64x->funit.side);
101
8.73k
      break;
102
2.52k
    case TMS320C64X_FUNIT_M:
103
2.52k
      SStream_concat(&mnem_post, ".M%s%u", tmp,
104
2.52k
               tms320c64x->funit.side);
105
2.52k
      break;
106
17.3k
    case TMS320C64X_FUNIT_S:
107
17.3k
      SStream_concat(&mnem_post, ".S%s%u", tmp,
108
17.3k
               tms320c64x->funit.side);
109
17.3k
      break;
110
41.5k
    }
111
41.5k
    if (tms320c64x->funit.crosspath > 0)
112
10.9k
      SStream_concat0(&mnem_post, "X");
113
114
41.5k
    if (op_str_ptr != NULL) {
115
      // There is an op_str
116
40.9k
      SStream_concat1(&mnem_post, '\t');
117
40.9k
      SStream_replc_str(insn_asm, '\t',
118
40.9k
            SStream_rbuf(&mnem_post));
119
40.9k
    }
120
121
41.5k
    if (tms320c64x->parallel != 0)
122
21.4k
      SStream_concat0(insn_asm, "\t||");
123
41.5k
    SStream_concat0(&ss, SStream_rbuf(insn_asm));
124
41.5k
    SStream_Flush(insn_asm, NULL);
125
41.5k
    SStream_concat0(insn_asm, SStream_rbuf(&ss));
126
41.5k
  }
127
41.5k
}
128
129
#define PRINT_ALIAS_INSTR
130
#include "TMS320C64xGenAsmWriter.inc"
131
132
#define GET_INSTRINFO_ENUM
133
#include "TMS320C64xGenInstrInfo.inc"
134
135
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
136
77.0k
{
137
77.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
138
77.0k
  unsigned reg;
139
140
77.0k
  if (MCOperand_isReg(Op)) {
141
54.6k
    reg = MCOperand_getReg(Op);
142
54.6k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) &&
143
3.07k
        (OpNo == 1)) {
144
1.53k
      switch (reg) {
145
918
      case TMS320C64X_REG_EFR:
146
918
        SStream_concat0(O, "EFR");
147
918
        break;
148
367
      case TMS320C64X_REG_IFR:
149
367
        SStream_concat0(O, "IFR");
150
367
        break;
151
252
      default:
152
252
        SStream_concat0(O, getRegisterName(reg));
153
252
        break;
154
1.53k
      }
155
53.1k
    } else {
156
53.1k
      SStream_concat0(O, getRegisterName(reg));
157
53.1k
    }
158
159
54.6k
    if (MI->csh->detail_opt) {
160
54.6k
      MI->flat_insn->detail->tms320c64x
161
54.6k
        .operands[MI->flat_insn->detail->tms320c64x
162
54.6k
              .op_count]
163
54.6k
        .type = TMS320C64X_OP_REG;
164
54.6k
      MI->flat_insn->detail->tms320c64x
165
54.6k
        .operands[MI->flat_insn->detail->tms320c64x
166
54.6k
              .op_count]
167
54.6k
        .reg = reg;
168
54.6k
      MI->flat_insn->detail->tms320c64x.op_count++;
169
54.6k
    }
170
54.6k
  } else if (MCOperand_isImm(Op)) {
171
22.3k
    int64_t Imm = MCOperand_getImm(Op);
172
173
22.3k
    if (Imm >= 0) {
174
17.4k
      if (Imm > HEX_THRESHOLD)
175
10.6k
        SStream_concat(O, "0x%" PRIx64, Imm);
176
6.79k
      else
177
6.79k
        SStream_concat(O, "%" PRIu64, Imm);
178
17.4k
    } else {
179
4.89k
      if (Imm < -HEX_THRESHOLD)
180
3.74k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
181
1.15k
      else
182
1.15k
        SStream_concat(O, "-%" PRIu64, -Imm);
183
4.89k
    }
184
185
22.3k
    if (MI->csh->detail_opt) {
186
22.3k
      MI->flat_insn->detail->tms320c64x
187
22.3k
        .operands[MI->flat_insn->detail->tms320c64x
188
22.3k
              .op_count]
189
22.3k
        .type = TMS320C64X_OP_IMM;
190
22.3k
      MI->flat_insn->detail->tms320c64x
191
22.3k
        .operands[MI->flat_insn->detail->tms320c64x
192
22.3k
              .op_count]
193
22.3k
        .imm = Imm;
194
22.3k
      MI->flat_insn->detail->tms320c64x.op_count++;
195
22.3k
    }
196
22.3k
  }
197
77.0k
}
198
199
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
200
4.10k
{
201
4.10k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
202
4.10k
  int64_t Val = MCOperand_getImm(Op);
203
4.10k
  unsigned scaled, base, offset, mode, unit;
204
4.10k
  cs_tms320c64x *tms320c64x;
205
4.10k
  char st, nd;
206
207
4.10k
  scaled = (Val >> 19) & 1;
208
4.10k
  base = (Val >> 12) & 0x7f;
209
4.10k
  offset = (Val >> 5) & 0x7f;
210
4.10k
  mode = (Val >> 1) & 0xf;
211
4.10k
  unit = Val & 1;
212
213
4.10k
  if (scaled) {
214
3.54k
    st = '[';
215
3.54k
    nd = ']';
216
3.54k
  } else {
217
559
    st = '(';
218
559
    nd = ')';
219
559
  }
220
221
4.10k
  switch (mode) {
222
448
  case 0:
223
448
    SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st,
224
448
             offset, nd);
225
448
    break;
226
481
  case 1:
227
481
    SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st,
228
481
             offset, nd);
229
481
    break;
230
233
  case 4:
231
233
    SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st,
232
233
             getRegisterName(offset), nd);
233
233
    break;
234
228
  case 5:
235
228
    SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st,
236
228
             getRegisterName(offset), nd);
237
228
    break;
238
373
  case 8:
239
373
    SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st,
240
373
             offset, nd);
241
373
    break;
242
400
  case 9:
243
400
    SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st,
244
400
             offset, nd);
245
400
    break;
246
323
  case 10:
247
323
    SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st,
248
323
             offset, nd);
249
323
    break;
250
412
  case 11:
251
412
    SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st,
252
412
             offset, nd);
253
412
    break;
254
265
  case 12:
255
265
    SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st,
256
265
             getRegisterName(offset), nd);
257
265
    break;
258
323
  case 13:
259
323
    SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st,
260
323
             getRegisterName(offset), nd);
261
323
    break;
262
271
  case 14:
263
271
    SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st,
264
271
             getRegisterName(offset), nd);
265
271
    break;
266
351
  case 15:
267
351
    SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st,
268
351
             getRegisterName(offset), nd);
269
351
    break;
270
4.10k
  }
271
272
4.10k
  if (MI->csh->detail_opt) {
273
4.10k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
274
275
4.10k
    tms320c64x->operands[tms320c64x->op_count].type =
276
4.10k
      TMS320C64X_OP_MEM;
277
4.10k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
278
4.10k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
279
4.10k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
280
4.10k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
281
4.10k
    switch (mode) {
282
448
    case 0:
283
448
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
284
448
        TMS320C64X_MEM_DISP_CONSTANT;
285
448
      tms320c64x->operands[tms320c64x->op_count]
286
448
        .mem.direction = TMS320C64X_MEM_DIR_BW;
287
448
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
288
448
        TMS320C64X_MEM_MOD_NO;
289
448
      break;
290
481
    case 1:
291
481
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
292
481
        TMS320C64X_MEM_DISP_CONSTANT;
293
481
      tms320c64x->operands[tms320c64x->op_count]
294
481
        .mem.direction = TMS320C64X_MEM_DIR_FW;
295
481
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
296
481
        TMS320C64X_MEM_MOD_NO;
297
481
      break;
298
233
    case 4:
299
233
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
300
233
        TMS320C64X_MEM_DISP_REGISTER;
301
233
      tms320c64x->operands[tms320c64x->op_count]
302
233
        .mem.direction = TMS320C64X_MEM_DIR_BW;
303
233
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
304
233
        TMS320C64X_MEM_MOD_NO;
305
233
      break;
306
228
    case 5:
307
228
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
308
228
        TMS320C64X_MEM_DISP_REGISTER;
309
228
      tms320c64x->operands[tms320c64x->op_count]
310
228
        .mem.direction = TMS320C64X_MEM_DIR_FW;
311
228
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
312
228
        TMS320C64X_MEM_MOD_NO;
313
228
      break;
314
373
    case 8:
315
373
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
316
373
        TMS320C64X_MEM_DISP_CONSTANT;
317
373
      tms320c64x->operands[tms320c64x->op_count]
318
373
        .mem.direction = TMS320C64X_MEM_DIR_BW;
319
373
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
320
373
        TMS320C64X_MEM_MOD_PRE;
321
373
      break;
322
400
    case 9:
323
400
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
324
400
        TMS320C64X_MEM_DISP_CONSTANT;
325
400
      tms320c64x->operands[tms320c64x->op_count]
326
400
        .mem.direction = TMS320C64X_MEM_DIR_FW;
327
400
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
328
400
        TMS320C64X_MEM_MOD_PRE;
329
400
      break;
330
323
    case 10:
331
323
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
332
323
        TMS320C64X_MEM_DISP_CONSTANT;
333
323
      tms320c64x->operands[tms320c64x->op_count]
334
323
        .mem.direction = TMS320C64X_MEM_DIR_BW;
335
323
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
336
323
        TMS320C64X_MEM_MOD_POST;
337
323
      break;
338
412
    case 11:
339
412
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
340
412
        TMS320C64X_MEM_DISP_CONSTANT;
341
412
      tms320c64x->operands[tms320c64x->op_count]
342
412
        .mem.direction = TMS320C64X_MEM_DIR_FW;
343
412
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
344
412
        TMS320C64X_MEM_MOD_POST;
345
412
      break;
346
265
    case 12:
347
265
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
348
265
        TMS320C64X_MEM_DISP_REGISTER;
349
265
      tms320c64x->operands[tms320c64x->op_count]
350
265
        .mem.direction = TMS320C64X_MEM_DIR_BW;
351
265
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
352
265
        TMS320C64X_MEM_MOD_PRE;
353
265
      break;
354
323
    case 13:
355
323
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
356
323
        TMS320C64X_MEM_DISP_REGISTER;
357
323
      tms320c64x->operands[tms320c64x->op_count]
358
323
        .mem.direction = TMS320C64X_MEM_DIR_FW;
359
323
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
360
323
        TMS320C64X_MEM_MOD_PRE;
361
323
      break;
362
271
    case 14:
363
271
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
364
271
        TMS320C64X_MEM_DISP_REGISTER;
365
271
      tms320c64x->operands[tms320c64x->op_count]
366
271
        .mem.direction = TMS320C64X_MEM_DIR_BW;
367
271
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
368
271
        TMS320C64X_MEM_MOD_POST;
369
271
      break;
370
351
    case 15:
371
351
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
372
351
        TMS320C64X_MEM_DISP_REGISTER;
373
351
      tms320c64x->operands[tms320c64x->op_count]
374
351
        .mem.direction = TMS320C64X_MEM_DIR_FW;
375
351
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
376
351
        TMS320C64X_MEM_MOD_POST;
377
351
      break;
378
4.10k
    }
379
4.10k
    tms320c64x->op_count++;
380
4.10k
  }
381
4.10k
}
382
383
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
384
4.08k
{
385
4.08k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
386
4.08k
  int64_t Val = MCOperand_getImm(Op);
387
4.08k
  uint16_t offset;
388
4.08k
  unsigned basereg;
389
4.08k
  cs_tms320c64x *tms320c64x;
390
391
4.08k
  basereg = Val & 0x7f;
392
4.08k
  offset = (Val >> 7) & 0x7fff;
393
4.08k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
394
395
4.08k
  if (MI->csh->detail_opt) {
396
4.08k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
397
398
4.08k
    tms320c64x->operands[tms320c64x->op_count].type =
399
4.08k
      TMS320C64X_OP_MEM;
400
4.08k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
401
4.08k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
402
4.08k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
403
4.08k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype =
404
4.08k
      TMS320C64X_MEM_DISP_CONSTANT;
405
4.08k
    tms320c64x->operands[tms320c64x->op_count].mem.direction =
406
4.08k
      TMS320C64X_MEM_DIR_FW;
407
4.08k
    tms320c64x->operands[tms320c64x->op_count].mem.modify =
408
4.08k
      TMS320C64X_MEM_MOD_NO;
409
4.08k
    tms320c64x->op_count++;
410
4.08k
  }
411
4.08k
}
412
413
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
414
11.2k
{
415
11.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
416
11.2k
  unsigned reg = MCOperand_getReg(Op);
417
11.2k
  cs_tms320c64x *tms320c64x;
418
419
11.2k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1),
420
11.2k
           getRegisterName(reg));
421
422
11.2k
  if (MI->csh->detail_opt) {
423
11.2k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
424
425
11.2k
    tms320c64x->operands[tms320c64x->op_count].type =
426
11.2k
      TMS320C64X_OP_REGPAIR;
427
11.2k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
428
11.2k
    tms320c64x->op_count++;
429
11.2k
  }
430
11.2k
}
431
432
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
433
41.5k
{
434
41.5k
  unsigned opcode = MCInst_getOpcode(MI);
435
41.5k
  MCOperand *op;
436
437
41.5k
  switch (opcode) {
438
  /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
439
260
  case TMS320C64x_ADD_d2_rir:
440
  /* ADD.L -i, x, y -> SUB.L x, i, y */
441
487
  case TMS320C64x_ADD_l1_irr:
442
713
  case TMS320C64x_ADD_l1_ipp:
443
  /* ADD.S -i, x, y -> SUB.S x, i, y */
444
948
  case TMS320C64x_ADD_s1_irr:
445
948
    if ((MCInst_getNumOperands(MI) == 3) &&
446
948
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
447
948
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
448
948
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
449
948
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
450
414
      MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
451
414
      op = MCInst_getOperand(MI, 2);
452
414
      MCOperand_setImm(op, -MCOperand_getImm(op));
453
454
414
      SStream_concat0(O, "SUB\t");
455
414
      printOperand(MI, 1, O);
456
414
      SStream_concat0(O, ", ");
457
414
      printOperand(MI, 2, O);
458
414
      SStream_concat0(O, ", ");
459
414
      printOperand(MI, 0, O);
460
461
414
      return true;
462
414
    }
463
534
    break;
464
41.5k
  }
465
41.1k
  switch (opcode) {
466
  /* ADD.D 0, x, y -> MV.D x, y */
467
227
  case TMS320C64x_ADD_d1_rir:
468
  /* OR.D x, 0, y -> MV.D x, y */
469
309
  case TMS320C64x_OR_d2_rir:
470
  /* ADD.L 0, x, y -> MV.L x, y */
471
512
  case TMS320C64x_ADD_l1_irr:
472
549
  case TMS320C64x_ADD_l1_ipp:
473
  /* OR.L 0, x, y -> MV.L x, y */
474
760
  case TMS320C64x_OR_l1_irr:
475
  /* ADD.S 0, x, y -> MV.S x, y */
476
975
  case TMS320C64x_ADD_s1_irr:
477
  /* OR.S 0, x, y -> MV.S x, y */
478
1.40k
  case TMS320C64x_OR_s1_irr:
479
1.40k
    if ((MCInst_getNumOperands(MI) == 3) &&
480
1.40k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
481
1.40k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
482
1.40k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
483
1.40k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
484
204
      MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
485
204
      MI->size--;
486
487
204
      SStream_concat0(O, "MV\t");
488
204
      printOperand(MI, 1, O);
489
204
      SStream_concat0(O, ", ");
490
204
      printOperand(MI, 0, O);
491
492
204
      return true;
493
204
    }
494
1.20k
    break;
495
41.1k
  }
496
40.9k
  switch (opcode) {
497
  /* XOR.D -1, x, y -> NOT.D x, y */
498
113
  case TMS320C64x_XOR_d2_rir:
499
  /* XOR.L -1, x, y -> NOT.L x, y */
500
195
  case TMS320C64x_XOR_l1_irr:
501
  /* XOR.S -1, x, y -> NOT.S x, y */
502
396
  case TMS320C64x_XOR_s1_irr:
503
396
    if ((MCInst_getNumOperands(MI) == 3) &&
504
396
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
505
396
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
506
396
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
507
396
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
508
83
      MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
509
83
      MI->size--;
510
511
83
      SStream_concat0(O, "NOT\t");
512
83
      printOperand(MI, 1, O);
513
83
      SStream_concat0(O, ", ");
514
83
      printOperand(MI, 0, O);
515
516
83
      return true;
517
83
    }
518
313
    break;
519
40.9k
  }
520
40.8k
  switch (opcode) {
521
  /* MVK.D 0, x -> ZERO.D x */
522
1.11k
  case TMS320C64x_MVK_d1_rr:
523
  /* MVK.L 0, x -> ZERO.L x */
524
1.74k
  case TMS320C64x_MVK_l2_ir:
525
1.74k
    if ((MCInst_getNumOperands(MI) == 2) &&
526
1.74k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
527
1.74k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
528
1.74k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
529
98
      MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
530
98
      MI->size--;
531
532
98
      SStream_concat0(O, "ZERO\t");
533
98
      printOperand(MI, 0, O);
534
535
98
      return true;
536
98
    }
537
1.64k
    break;
538
40.8k
  }
539
40.7k
  switch (opcode) {
540
  /* SUB.L x, x, y -> ZERO.L y */
541
94
  case TMS320C64x_SUB_l1_rrp_x1:
542
  /* SUB.S x, x, y -> ZERO.S y */
543
212
  case TMS320C64x_SUB_s1_rrr:
544
212
    if ((MCInst_getNumOperands(MI) == 3) &&
545
212
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
546
212
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
547
212
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
548
212
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) ==
549
212
         MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
550
99
      MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
551
99
      MI->size -= 2;
552
553
99
      SStream_concat0(O, "ZERO\t");
554
99
      printOperand(MI, 0, O);
555
556
99
      return true;
557
99
    }
558
113
    break;
559
40.7k
  }
560
40.6k
  switch (opcode) {
561
  /* SUB.L 0, x, y -> NEG.L x, y */
562
263
  case TMS320C64x_SUB_l1_irr:
563
523
  case TMS320C64x_SUB_l1_ipp:
564
  /* SUB.S 0, x, y -> NEG.S x, y */
565
726
  case TMS320C64x_SUB_s1_irr:
566
726
    if ((MCInst_getNumOperands(MI) == 3) &&
567
726
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
568
726
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
569
726
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
570
726
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
571
170
      MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
572
170
      MI->size--;
573
574
170
      SStream_concat0(O, "NEG\t");
575
170
      printOperand(MI, 1, O);
576
170
      SStream_concat0(O, ", ");
577
170
      printOperand(MI, 0, O);
578
579
170
      return true;
580
170
    }
581
556
    break;
582
40.6k
  }
583
40.5k
  switch (opcode) {
584
  /* PACKLH2.L x, x, y -> SWAP2.L x, y */
585
255
  case TMS320C64x_PACKLH2_l1_rrr_x2:
586
  /* PACKLH2.S x, x, y -> SWAP2.S x, y */
587
630
  case TMS320C64x_PACKLH2_s1_rrr:
588
630
    if ((MCInst_getNumOperands(MI) == 3) &&
589
630
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
590
630
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
591
630
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
592
630
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) ==
593
630
         MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
594
96
      MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
595
96
      MI->size--;
596
597
96
      SStream_concat0(O, "SWAP2\t");
598
96
      printOperand(MI, 1, O);
599
96
      SStream_concat0(O, ", ");
600
96
      printOperand(MI, 0, O);
601
602
96
      return true;
603
96
    }
604
534
    break;
605
40.5k
  }
606
40.4k
  switch (opcode) {
607
  /* NOP 16 -> IDLE */
608
  /* NOP 1 -> NOP */
609
927
  case TMS320C64x_NOP_n:
610
927
    if ((MCInst_getNumOperands(MI) == 1) &&
611
927
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
612
927
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
613
78
      MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
614
78
      MI->size--;
615
616
78
      SStream_concat0(O, "IDLE");
617
618
78
      return true;
619
78
    }
620
849
    if ((MCInst_getNumOperands(MI) == 1) &&
621
849
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
622
849
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
623
575
      MI->size--;
624
625
575
      SStream_concat0(O, "NOP");
626
627
575
      return true;
628
575
    }
629
274
    break;
630
40.4k
  }
631
632
39.7k
  return false;
633
40.4k
}
634
635
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
636
41.5k
{
637
41.5k
  if (!printAliasInstruction(MI, O, Info))
638
39.7k
    printInstruction(MI, O, Info);
639
41.5k
}
640
641
#endif