Coverage Report

Created: 2025-12-05 06:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
62.1k
{
67
62.1k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
62.1k
  MI->csh->doing_mem = status;
71
62.1k
  if (!status)
72
    // done, create the next operand slot
73
31.0k
    MI->flat_insn->detail->x86.op_count++;
74
62.1k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
6.90k
{
78
6.90k
  switch (MI->csh->mode) {
79
2.41k
  case CS_MODE_16:
80
2.41k
    switch (MI->flat_insn->id) {
81
760
    default:
82
760
      MI->x86opsize = 2;
83
760
      break;
84
404
    case X86_INS_LJMP:
85
658
    case X86_INS_LCALL:
86
658
      MI->x86opsize = 4;
87
658
      break;
88
264
    case X86_INS_SGDT:
89
501
    case X86_INS_SIDT:
90
784
    case X86_INS_LGDT:
91
997
    case X86_INS_LIDT:
92
997
      MI->x86opsize = 6;
93
997
      break;
94
2.41k
    }
95
2.41k
    break;
96
2.41k
  case CS_MODE_32:
97
2.22k
    switch (MI->flat_insn->id) {
98
601
    default:
99
601
      MI->x86opsize = 4;
100
601
      break;
101
233
    case X86_INS_LJMP:
102
532
    case X86_INS_JMP:
103
745
    case X86_INS_LCALL:
104
962
    case X86_INS_SGDT:
105
1.20k
    case X86_INS_SIDT:
106
1.41k
    case X86_INS_LGDT:
107
1.61k
    case X86_INS_LIDT:
108
1.61k
      MI->x86opsize = 6;
109
1.61k
      break;
110
2.22k
    }
111
2.22k
    break;
112
2.26k
  case CS_MODE_64:
113
2.26k
    switch (MI->flat_insn->id) {
114
405
    default:
115
405
      MI->x86opsize = 8;
116
405
      break;
117
681
    case X86_INS_LJMP:
118
904
    case X86_INS_LCALL:
119
1.17k
    case X86_INS_SGDT:
120
1.39k
    case X86_INS_SIDT:
121
1.63k
    case X86_INS_LGDT:
122
1.86k
    case X86_INS_LIDT:
123
1.86k
      MI->x86opsize = 10;
124
1.86k
      break;
125
2.26k
    }
126
2.26k
    break;
127
2.26k
  default: // never reach
128
0
    break;
129
6.90k
  }
130
131
6.90k
  printMemReference(MI, OpNo, O);
132
6.90k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
47.4k
{
136
47.4k
  MI->x86opsize = 1;
137
47.4k
  printMemReference(MI, OpNo, O);
138
47.4k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
21.7k
{
142
21.7k
  MI->x86opsize = 2;
143
144
21.7k
  printMemReference(MI, OpNo, O);
145
21.7k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
21.0k
{
149
21.0k
  MI->x86opsize = 4;
150
151
21.0k
  printMemReference(MI, OpNo, O);
152
21.0k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
9.71k
{
156
9.71k
  MI->x86opsize = 8;
157
9.71k
  printMemReference(MI, OpNo, O);
158
9.71k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
3.93k
{
162
3.93k
  MI->x86opsize = 16;
163
3.93k
  printMemReference(MI, OpNo, O);
164
3.93k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
2.65k
{
168
2.65k
  MI->x86opsize = 64;
169
2.65k
  printMemReference(MI, OpNo, O);
170
2.65k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
1.87k
{
175
1.87k
  MI->x86opsize = 32;
176
1.87k
  printMemReference(MI, OpNo, O);
177
1.87k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
3.87k
{
181
3.87k
  switch (MCInst_getOpcode(MI)) {
182
2.96k
  default:
183
2.96k
    MI->x86opsize = 4;
184
2.96k
    break;
185
259
  case X86_FSTENVm:
186
912
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
912
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
389
    case CS_MODE_16:
192
389
      MI->x86opsize = 14;
193
389
      break;
194
276
    case CS_MODE_32:
195
523
    case CS_MODE_64:
196
523
      MI->x86opsize = 28;
197
523
      break;
198
912
    }
199
912
    break;
200
3.87k
  }
201
202
3.87k
  printMemReference(MI, OpNo, O);
203
3.87k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
4.25k
{
207
4.25k
  MI->x86opsize = 8;
208
4.25k
  printMemReference(MI, OpNo, O);
209
4.25k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
273
{
213
273
  MI->x86opsize = 10;
214
273
  printMemReference(MI, OpNo, O);
215
273
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
2.95k
{
219
2.95k
  MI->x86opsize = 16;
220
2.95k
  printMemReference(MI, OpNo, O);
221
2.95k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
2.22k
{
225
2.22k
  MI->x86opsize = 32;
226
2.22k
  printMemReference(MI, OpNo, O);
227
2.22k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.25k
{
231
2.25k
  MI->x86opsize = 64;
232
2.25k
  printMemReference(MI, OpNo, O);
233
2.25k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
185k
{
242
185k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
185k
  if (MCOperand_isReg(Op)) {
244
185k
    printRegName(O, MCOperand_getReg(Op));
245
185k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
185k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
796k
{
290
796k
  uint8_t count, i;
291
796k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
796k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
796k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.28M
  for (count = 0; arr[count]; count++)
301
1.49M
    ;
302
303
796k
  if (count == 0)
304
62.5k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
734k
  count--;
308
2.22M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.49M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.49M
       i++) {
311
1.49M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.28M
      access[i] = arr[count - i];
313
207k
    else
314
207k
      access[i] = 0;
315
1.49M
  }
316
734k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
13.2k
{
320
13.2k
  MCOperand *SegReg;
321
13.2k
  int reg;
322
323
13.2k
  if (MI->csh->detail_opt) {
324
13.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
13.2k
    MI->flat_insn->detail->x86
327
13.2k
      .operands[MI->flat_insn->detail->x86.op_count]
328
13.2k
      .type = X86_OP_MEM;
329
13.2k
    MI->flat_insn->detail->x86
330
13.2k
      .operands[MI->flat_insn->detail->x86.op_count]
331
13.2k
      .size = MI->x86opsize;
332
13.2k
    MI->flat_insn->detail->x86
333
13.2k
      .operands[MI->flat_insn->detail->x86.op_count]
334
13.2k
      .mem.segment = X86_REG_INVALID;
335
13.2k
    MI->flat_insn->detail->x86
336
13.2k
      .operands[MI->flat_insn->detail->x86.op_count]
337
13.2k
      .mem.base = X86_REG_INVALID;
338
13.2k
    MI->flat_insn->detail->x86
339
13.2k
      .operands[MI->flat_insn->detail->x86.op_count]
340
13.2k
      .mem.index = X86_REG_INVALID;
341
13.2k
    MI->flat_insn->detail->x86
342
13.2k
      .operands[MI->flat_insn->detail->x86.op_count]
343
13.2k
      .mem.scale = 1;
344
13.2k
    MI->flat_insn->detail->x86
345
13.2k
      .operands[MI->flat_insn->detail->x86.op_count]
346
13.2k
      .mem.disp = 0;
347
348
13.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
13.2k
            &MI->flat_insn->detail->x86.eflags);
350
13.2k
    MI->flat_insn->detail->x86
351
13.2k
      .operands[MI->flat_insn->detail->x86.op_count]
352
13.2k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
13.2k
  }
354
355
13.2k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
13.2k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
13.2k
  if (reg) {
359
348
    _printOperand(MI, Op + 1, O);
360
348
    SStream_concat0(O, ":");
361
362
348
    if (MI->csh->detail_opt) {
363
348
      MI->flat_insn->detail->x86
364
348
        .operands[MI->flat_insn->detail->x86.op_count]
365
348
        .mem.segment = X86_register_map(reg);
366
348
    }
367
348
  }
368
369
13.2k
  SStream_concat0(O, "(");
370
13.2k
  set_mem_access(MI, true);
371
372
13.2k
  printOperand(MI, Op, O);
373
374
13.2k
  SStream_concat0(O, ")");
375
13.2k
  set_mem_access(MI, false);
376
13.2k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
17.7k
{
380
17.7k
  if (MI->csh->detail_opt) {
381
17.7k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
17.7k
    MI->flat_insn->detail->x86
384
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
385
17.7k
      .type = X86_OP_MEM;
386
17.7k
    MI->flat_insn->detail->x86
387
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
388
17.7k
      .size = MI->x86opsize;
389
17.7k
    MI->flat_insn->detail->x86
390
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
391
17.7k
      .mem.segment = X86_REG_INVALID;
392
17.7k
    MI->flat_insn->detail->x86
393
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
394
17.7k
      .mem.base = X86_REG_INVALID;
395
17.7k
    MI->flat_insn->detail->x86
396
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
397
17.7k
      .mem.index = X86_REG_INVALID;
398
17.7k
    MI->flat_insn->detail->x86
399
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
400
17.7k
      .mem.scale = 1;
401
17.7k
    MI->flat_insn->detail->x86
402
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
403
17.7k
      .mem.disp = 0;
404
405
17.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
17.7k
            &MI->flat_insn->detail->x86.eflags);
407
17.7k
    MI->flat_insn->detail->x86
408
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
409
17.7k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
17.7k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
17.7k
  if (MI->csh->mode != CS_MODE_64) {
414
11.9k
    SStream_concat0(O, "%es:(");
415
11.9k
    if (MI->csh->detail_opt) {
416
11.9k
      MI->flat_insn->detail->x86
417
11.9k
        .operands[MI->flat_insn->detail->x86.op_count]
418
11.9k
        .mem.segment = X86_REG_ES;
419
11.9k
    }
420
11.9k
  } else
421
5.81k
    SStream_concat0(O, "(");
422
423
17.7k
  set_mem_access(MI, true);
424
425
17.7k
  printOperand(MI, Op, O);
426
427
17.7k
  SStream_concat0(O, ")");
428
17.7k
  set_mem_access(MI, false);
429
17.7k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
4.33k
{
433
4.33k
  MI->x86opsize = 1;
434
4.33k
  printSrcIdx(MI, OpNo, O);
435
4.33k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
4.27k
{
439
4.27k
  MI->x86opsize = 2;
440
4.27k
  printSrcIdx(MI, OpNo, O);
441
4.27k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
3.86k
{
445
3.86k
  MI->x86opsize = 4;
446
3.86k
  printSrcIdx(MI, OpNo, O);
447
3.86k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
806
{
451
806
  MI->x86opsize = 8;
452
806
  printSrcIdx(MI, OpNo, O);
453
806
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
7.49k
{
457
7.49k
  MI->x86opsize = 1;
458
7.49k
  printDstIdx(MI, OpNo, O);
459
7.49k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
5.15k
{
463
5.15k
  MI->x86opsize = 2;
464
5.15k
  printDstIdx(MI, OpNo, O);
465
5.15k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
4.33k
{
469
4.33k
  MI->x86opsize = 4;
470
4.33k
  printDstIdx(MI, OpNo, O);
471
4.33k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
814
{
475
814
  MI->x86opsize = 8;
476
814
  printDstIdx(MI, OpNo, O);
477
814
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
3.54k
{
481
3.54k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
3.54k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
3.54k
  int reg;
484
485
3.54k
  if (MI->csh->detail_opt) {
486
3.54k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
3.54k
    MI->flat_insn->detail->x86
489
3.54k
      .operands[MI->flat_insn->detail->x86.op_count]
490
3.54k
      .type = X86_OP_MEM;
491
3.54k
    MI->flat_insn->detail->x86
492
3.54k
      .operands[MI->flat_insn->detail->x86.op_count]
493
3.54k
      .size = MI->x86opsize;
494
3.54k
    MI->flat_insn->detail->x86
495
3.54k
      .operands[MI->flat_insn->detail->x86.op_count]
496
3.54k
      .mem.segment = X86_REG_INVALID;
497
3.54k
    MI->flat_insn->detail->x86
498
3.54k
      .operands[MI->flat_insn->detail->x86.op_count]
499
3.54k
      .mem.base = X86_REG_INVALID;
500
3.54k
    MI->flat_insn->detail->x86
501
3.54k
      .operands[MI->flat_insn->detail->x86.op_count]
502
3.54k
      .mem.index = X86_REG_INVALID;
503
3.54k
    MI->flat_insn->detail->x86
504
3.54k
      .operands[MI->flat_insn->detail->x86.op_count]
505
3.54k
      .mem.scale = 1;
506
3.54k
    MI->flat_insn->detail->x86
507
3.54k
      .operands[MI->flat_insn->detail->x86.op_count]
508
3.54k
      .mem.disp = 0;
509
510
3.54k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
3.54k
            &MI->flat_insn->detail->x86.eflags);
512
3.54k
    MI->flat_insn->detail->x86
513
3.54k
      .operands[MI->flat_insn->detail->x86.op_count]
514
3.54k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
3.54k
  }
516
517
  // If this has a segment register, print it.
518
3.54k
  reg = MCOperand_getReg(SegReg);
519
3.54k
  if (reg) {
520
255
    _printOperand(MI, Op + 1, O);
521
255
    SStream_concat0(O, ":");
522
523
255
    if (MI->csh->detail_opt) {
524
255
      MI->flat_insn->detail->x86
525
255
        .operands[MI->flat_insn->detail->x86.op_count]
526
255
        .mem.segment = X86_register_map(reg);
527
255
    }
528
255
  }
529
530
3.54k
  if (MCOperand_isImm(DispSpec)) {
531
3.54k
    int64_t imm = MCOperand_getImm(DispSpec);
532
3.54k
    if (MI->csh->detail_opt)
533
3.54k
      MI->flat_insn->detail->x86
534
3.54k
        .operands[MI->flat_insn->detail->x86.op_count]
535
3.54k
        .mem.disp = imm;
536
3.54k
    if (imm < 0) {
537
647
      SStream_concat(O, "0x%" PRIx64,
538
647
               arch_masks[MI->csh->mode] & imm);
539
2.89k
    } else {
540
2.89k
      if (imm > HEX_THRESHOLD)
541
2.76k
        SStream_concat(O, "0x%" PRIx64, imm);
542
129
      else
543
129
        SStream_concat(O, "%" PRIu64, imm);
544
2.89k
    }
545
3.54k
  }
546
547
3.54k
  if (MI->csh->detail_opt)
548
3.54k
    MI->flat_insn->detail->x86.op_count++;
549
3.54k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
22.9k
{
553
22.9k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
22.9k
  if (val > HEX_THRESHOLD)
556
20.6k
    SStream_concat(O, "$0x%x", val);
557
2.30k
  else
558
2.30k
    SStream_concat(O, "$%u", val);
559
560
22.9k
  if (MI->csh->detail_opt) {
561
22.9k
    MI->flat_insn->detail->x86
562
22.9k
      .operands[MI->flat_insn->detail->x86.op_count]
563
22.9k
      .type = X86_OP_IMM;
564
22.9k
    MI->flat_insn->detail->x86
565
22.9k
      .operands[MI->flat_insn->detail->x86.op_count]
566
22.9k
      .imm = val;
567
22.9k
    MI->flat_insn->detail->x86
568
22.9k
      .operands[MI->flat_insn->detail->x86.op_count]
569
22.9k
      .size = 1;
570
22.9k
    MI->flat_insn->detail->x86.op_count++;
571
22.9k
  }
572
22.9k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
1.98k
{
576
1.98k
  MI->x86opsize = 1;
577
1.98k
  printMemOffset(MI, OpNo, O);
578
1.98k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
511
{
582
511
  MI->x86opsize = 2;
583
511
  printMemOffset(MI, OpNo, O);
584
511
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
823
{
588
823
  MI->x86opsize = 4;
589
823
  printMemOffset(MI, OpNo, O);
590
823
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
222
{
594
222
  MI->x86opsize = 8;
595
222
  printMemOffset(MI, OpNo, O);
596
222
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
20.5k
{
604
20.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
20.5k
  if (MCOperand_isImm(Op)) {
606
20.5k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
20.5k
            MI->address;
608
609
    // truncate imm for non-64bit
610
20.5k
    if (MI->csh->mode != CS_MODE_64) {
611
13.1k
      imm = imm & 0xffffffff;
612
13.1k
    }
613
614
20.5k
    if (imm < 0) {
615
685
      SStream_concat(O, "0x%" PRIx64, imm);
616
19.8k
    } else {
617
19.8k
      if (imm > HEX_THRESHOLD)
618
19.8k
        SStream_concat(O, "0x%" PRIx64, imm);
619
10
      else
620
10
        SStream_concat(O, "%" PRIu64, imm);
621
19.8k
    }
622
20.5k
    if (MI->csh->detail_opt) {
623
20.5k
      MI->flat_insn->detail->x86
624
20.5k
        .operands[MI->flat_insn->detail->x86.op_count]
625
20.5k
        .type = X86_OP_IMM;
626
20.5k
      MI->has_imm = true;
627
20.5k
      MI->flat_insn->detail->x86
628
20.5k
        .operands[MI->flat_insn->detail->x86.op_count]
629
20.5k
        .imm = imm;
630
20.5k
      MI->flat_insn->detail->x86.op_count++;
631
20.5k
    }
632
20.5k
  }
633
20.5k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
348k
{
637
348k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
348k
  if (MCOperand_isReg(Op)) {
639
309k
    unsigned int reg = MCOperand_getReg(Op);
640
309k
    printRegName(O, reg);
641
309k
    if (MI->csh->detail_opt) {
642
309k
      if (MI->csh->doing_mem) {
643
31.0k
        MI->flat_insn->detail->x86
644
31.0k
          .operands[MI->flat_insn->detail->x86
645
31.0k
                .op_count]
646
31.0k
          .mem.base = X86_register_map(reg);
647
278k
      } else {
648
278k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
278k
        MI->flat_insn->detail->x86
651
278k
          .operands[MI->flat_insn->detail->x86
652
278k
                .op_count]
653
278k
          .type = X86_OP_REG;
654
278k
        MI->flat_insn->detail->x86
655
278k
          .operands[MI->flat_insn->detail->x86
656
278k
                .op_count]
657
278k
          .reg = X86_register_map(reg);
658
278k
        MI->flat_insn->detail->x86
659
278k
          .operands[MI->flat_insn->detail->x86
660
278k
                .op_count]
661
278k
          .size =
662
278k
          MI->csh->regsize_map[X86_register_map(
663
278k
            reg)];
664
665
278k
        get_op_access(
666
278k
          MI->csh, MCInst_getOpcode(MI), access,
667
278k
          &MI->flat_insn->detail->x86.eflags);
668
278k
        MI->flat_insn->detail->x86
669
278k
          .operands[MI->flat_insn->detail->x86
670
278k
                .op_count]
671
278k
          .access =
672
278k
          access[MI->flat_insn->detail->x86
673
278k
                   .op_count];
674
675
278k
        MI->flat_insn->detail->x86.op_count++;
676
278k
      }
677
309k
    }
678
309k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
39.6k
    uint8_t encsize;
681
39.6k
    int64_t imm = MCOperand_getImm(Op);
682
39.6k
    uint8_t opsize =
683
39.6k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
39.6k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
17.8k
      imm = imm & 0xff;
687
17.8k
    }
688
689
39.6k
    switch (MI->flat_insn->id) {
690
18.5k
    default:
691
18.5k
      if (imm >= 0) {
692
16.3k
        if (imm > HEX_THRESHOLD)
693
14.5k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
1.79k
        else
695
1.79k
          SStream_concat(O, "$%" PRIu64, imm);
696
16.3k
      } else {
697
2.26k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
2.26k
        } else {
716
2.26k
          if (imm ==
717
2.26k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
2.26k
          else if (imm < -HEX_THRESHOLD)
722
2.01k
            SStream_concat(O,
723
2.01k
                     "$-0x%" PRIx64,
724
2.01k
                     -imm);
725
251
          else
726
251
            SStream_concat(O, "$-%" PRIu64,
727
251
                     -imm);
728
2.26k
        }
729
2.26k
      }
730
18.5k
      break;
731
732
18.5k
    case X86_INS_MOVABS:
733
6.47k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
6.47k
      if (imm > HEX_THRESHOLD)
736
5.49k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
976
      else
738
976
        SStream_concat(O, "$%" PRIu64, imm);
739
6.47k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
1.10k
    case X86_INS_LCALL:
754
1.98k
    case X86_INS_LJMP:
755
1.98k
    case X86_INS_JMP:
756
      // always print address in positive form
757
1.98k
      if (OpNo == 1) { // selector is ptr16
758
990
        imm = imm & 0xffff;
759
990
        opsize = 2;
760
990
      } else
761
990
        opsize = 4;
762
1.98k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
1.98k
      break;
764
765
3.17k
    case X86_INS_AND:
766
6.24k
    case X86_INS_OR:
767
8.27k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
8.27k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
761
        SStream_concat(O, "$%u", imm);
771
7.51k
      else {
772
7.51k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
7.51k
              imm;
774
7.51k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
7.51k
      }
776
8.27k
      break;
777
778
3.90k
    case X86_INS_RET:
779
4.30k
    case X86_INS_RETF:
780
      // RET imm16
781
4.30k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
232
        SStream_concat(O, "$%u", imm);
783
4.07k
      else {
784
4.07k
        imm = 0xffff & imm;
785
4.07k
        SStream_concat(O, "$0x%x", imm);
786
4.07k
      }
787
4.30k
      break;
788
39.6k
    }
789
790
39.6k
    if (MI->csh->detail_opt) {
791
39.6k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
39.6k
      } else {
801
39.6k
        MI->flat_insn->detail->x86
802
39.6k
          .operands[MI->flat_insn->detail->x86
803
39.6k
                .op_count]
804
39.6k
          .type = X86_OP_IMM;
805
39.6k
        MI->has_imm = true;
806
39.6k
        MI->flat_insn->detail->x86
807
39.6k
          .operands[MI->flat_insn->detail->x86
808
39.6k
                .op_count]
809
39.6k
          .imm = imm;
810
811
39.6k
        if (opsize > 0) {
812
32.9k
          MI->flat_insn->detail->x86
813
32.9k
            .operands[MI->flat_insn->detail
814
32.9k
                  ->x86.op_count]
815
32.9k
            .size = opsize;
816
32.9k
          MI->flat_insn->detail->x86.encoding
817
32.9k
            .imm_size = encsize;
818
32.9k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
6.70k
        else
824
6.70k
          MI->flat_insn->detail->x86
825
6.70k
            .operands[MI->flat_insn->detail
826
6.70k
                  ->x86.op_count]
827
6.70k
            .size = MI->imm_size;
828
829
39.6k
        MI->flat_insn->detail->x86.op_count++;
830
39.6k
      }
831
39.6k
    }
832
39.6k
  }
833
348k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
134k
{
837
134k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
134k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
134k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
134k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
134k
  uint64_t ScaleVal;
842
134k
  int segreg;
843
134k
  int64_t DispVal = 1;
844
845
134k
  if (MI->csh->detail_opt) {
846
134k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
134k
    MI->flat_insn->detail->x86
849
134k
      .operands[MI->flat_insn->detail->x86.op_count]
850
134k
      .type = X86_OP_MEM;
851
134k
    MI->flat_insn->detail->x86
852
134k
      .operands[MI->flat_insn->detail->x86.op_count]
853
134k
      .size = MI->x86opsize;
854
134k
    MI->flat_insn->detail->x86
855
134k
      .operands[MI->flat_insn->detail->x86.op_count]
856
134k
      .mem.segment = X86_REG_INVALID;
857
134k
    MI->flat_insn->detail->x86
858
134k
      .operands[MI->flat_insn->detail->x86.op_count]
859
134k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
134k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
133k
      MI->flat_insn->detail->x86
862
133k
        .operands[MI->flat_insn->detail->x86.op_count]
863
133k
        .mem.index =
864
133k
        X86_register_map(MCOperand_getReg(IndexReg));
865
133k
    }
866
134k
    MI->flat_insn->detail->x86
867
134k
      .operands[MI->flat_insn->detail->x86.op_count]
868
134k
      .mem.scale = 1;
869
134k
    MI->flat_insn->detail->x86
870
134k
      .operands[MI->flat_insn->detail->x86.op_count]
871
134k
      .mem.disp = 0;
872
873
134k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
134k
            &MI->flat_insn->detail->x86.eflags);
875
134k
    MI->flat_insn->detail->x86
876
134k
      .operands[MI->flat_insn->detail->x86.op_count]
877
134k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
134k
  }
879
880
  // If this has a segment register, print it.
881
134k
  segreg = MCOperand_getReg(SegReg);
882
134k
  if (segreg) {
883
5.41k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
5.41k
    SStream_concat0(O, ":");
885
886
5.41k
    if (MI->csh->detail_opt) {
887
5.41k
      MI->flat_insn->detail->x86
888
5.41k
        .operands[MI->flat_insn->detail->x86.op_count]
889
5.41k
        .mem.segment = X86_register_map(segreg);
890
5.41k
    }
891
5.41k
  }
892
893
134k
  if (MCOperand_isImm(DispSpec)) {
894
134k
    DispVal = MCOperand_getImm(DispSpec);
895
134k
    if (MI->csh->detail_opt)
896
134k
      MI->flat_insn->detail->x86
897
134k
        .operands[MI->flat_insn->detail->x86.op_count]
898
134k
        .mem.disp = DispVal;
899
134k
    if (DispVal) {
900
42.0k
      if (MCOperand_getReg(IndexReg) ||
901
39.3k
          MCOperand_getReg(BaseReg)) {
902
39.3k
        printInt64(O, DispVal);
903
39.3k
      } else {
904
        // only immediate as address of memory
905
2.70k
        if (DispVal < 0) {
906
869
          SStream_concat(
907
869
            O, "0x%" PRIx64,
908
869
            arch_masks[MI->csh->mode] &
909
869
              DispVal);
910
1.83k
        } else {
911
1.83k
          if (DispVal > HEX_THRESHOLD)
912
1.37k
            SStream_concat(O, "0x%" PRIx64,
913
1.37k
                     DispVal);
914
459
          else
915
459
            SStream_concat(O, "%" PRIu64,
916
459
                     DispVal);
917
1.83k
        }
918
2.70k
      }
919
42.0k
    }
920
134k
  }
921
922
134k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
131k
    SStream_concat0(O, "(");
924
925
131k
    if (MCOperand_getReg(BaseReg))
926
130k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
131k
    if (MCOperand_getReg(IndexReg) &&
929
50.0k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
49.3k
      SStream_concat0(O, ", ");
931
49.3k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
49.3k
      ScaleVal = MCOperand_getImm(
933
49.3k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
49.3k
      if (MI->csh->detail_opt)
935
49.3k
        MI->flat_insn->detail->x86
936
49.3k
          .operands[MI->flat_insn->detail->x86
937
49.3k
                .op_count]
938
49.3k
          .mem.scale = (int)ScaleVal;
939
49.3k
      if (ScaleVal != 1) {
940
5.74k
        SStream_concat(O, ", %u", ScaleVal);
941
5.74k
      }
942
49.3k
    }
943
944
131k
    SStream_concat0(O, ")");
945
131k
  } else {
946
3.00k
    if (!DispVal)
947
306
      SStream_concat0(O, "0");
948
3.00k
  }
949
950
134k
  if (MI->csh->detail_opt)
951
134k
    MI->flat_insn->detail->x86.op_count++;
952
134k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
3.14k
{
956
3.14k
  switch (MI->Opcode) {
957
234
  default:
958
234
    break;
959
420
  case X86_LEA16r:
960
420
    MI->x86opsize = 2;
961
420
    break;
962
238
  case X86_LEA32r:
963
516
  case X86_LEA64_32r:
964
516
    MI->x86opsize = 4;
965
516
    break;
966
237
  case X86_LEA64r:
967
237
    MI->x86opsize = 8;
968
237
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
218
  case X86_BNDCL32rm:
971
299
  case X86_BNDCN32rm:
972
501
  case X86_BNDCU32rm:
973
890
  case X86_BNDSTXmr:
974
1.21k
  case X86_BNDLDXrm:
975
1.47k
  case X86_BNDCL64rm:
976
1.54k
  case X86_BNDCN64rm:
977
1.74k
  case X86_BNDCU64rm:
978
1.74k
    MI->x86opsize = 16;
979
1.74k
    break;
980
3.14k
#endif
981
3.14k
  }
982
983
3.14k
  printMemReference(MI, OpNo, O);
984
3.14k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
495k
{
999
495k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
495k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
349k
{
1004
349k
  x86_reg reg, reg2;
1005
349k
  enum cs_ac_type access1, access2;
1006
349k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
349k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
349k
  if (MI->csh->mode == CS_MODE_64 &&
1021
135k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
349k
  X86_lockrep(MI, OS);
1029
349k
  printInstruction(MI, OS);
1030
1031
349k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
58.1k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
32.0k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
31.4k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
31.0k
          MI->flat_insn->id != X86_INS_JMP) {
1037
31.0k
        for (i = 0;
1038
94.1k
             i < MI->flat_insn->detail->x86.op_count;
1039
63.0k
             i++) {
1040
63.0k
          if (MI->flat_insn->detail->x86
1041
63.0k
                .operands[i]
1042
63.0k
                .type == X86_OP_IMM)
1043
32.0k
            MI->flat_insn->detail->x86
1044
32.0k
              .operands[i]
1045
32.0k
              .size =
1046
32.0k
              MI->flat_insn->detail
1047
32.0k
                ->x86
1048
32.0k
                .operands
1049
32.0k
                  [MI->flat_insn
1050
32.0k
                     ->detail
1051
32.0k
                     ->x86
1052
32.0k
                     .op_count -
1053
32.0k
                   1]
1054
32.0k
                .size;
1055
63.0k
        }
1056
31.0k
      }
1057
32.0k
    } else
1058
26.1k
      MI->flat_insn->detail->x86.operands[0].size =
1059
26.1k
        MI->imm_size;
1060
58.1k
  }
1061
1062
349k
  if (MI->csh->detail_opt) {
1063
349k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
349k
    switch (MCInst_getOpcode(MI)) {
1067
326k
    default:
1068
326k
      break;
1069
326k
    case X86_SHL8r1:
1070
717
    case X86_SHL16r1:
1071
987
    case X86_SHL32r1:
1072
1.45k
    case X86_SHL64r1:
1073
1.74k
    case X86_SAL8r1:
1074
2.02k
    case X86_SAL16r1:
1075
2.81k
    case X86_SAL32r1:
1076
3.22k
    case X86_SAL64r1:
1077
3.50k
    case X86_SHR8r1:
1078
4.22k
    case X86_SHR16r1:
1079
4.90k
    case X86_SHR32r1:
1080
5.44k
    case X86_SHR64r1:
1081
5.67k
    case X86_SAR8r1:
1082
5.95k
    case X86_SAR16r1:
1083
6.29k
    case X86_SAR32r1:
1084
6.66k
    case X86_SAR64r1:
1085
7.21k
    case X86_RCL8r1:
1086
8.24k
    case X86_RCL16r1:
1087
9.49k
    case X86_RCL32r1:
1088
9.89k
    case X86_RCL64r1:
1089
10.1k
    case X86_RCR8r1:
1090
10.3k
    case X86_RCR16r1:
1091
10.7k
    case X86_RCR32r1:
1092
11.0k
    case X86_RCR64r1:
1093
11.2k
    case X86_ROL8r1:
1094
11.4k
    case X86_ROL16r1:
1095
11.7k
    case X86_ROL32r1:
1096
12.0k
    case X86_ROL64r1:
1097
12.2k
    case X86_ROR8r1:
1098
12.6k
    case X86_ROR16r1:
1099
13.1k
    case X86_ROR32r1:
1100
13.7k
    case X86_ROR64r1:
1101
14.1k
    case X86_SHL8m1:
1102
14.5k
    case X86_SHL16m1:
1103
14.8k
    case X86_SHL32m1:
1104
15.1k
    case X86_SHL64m1:
1105
15.3k
    case X86_SAL8m1:
1106
15.6k
    case X86_SAL16m1:
1107
15.9k
    case X86_SAL32m1:
1108
16.3k
    case X86_SAL64m1:
1109
16.4k
    case X86_SHR8m1:
1110
16.8k
    case X86_SHR16m1:
1111
17.2k
    case X86_SHR32m1:
1112
17.3k
    case X86_SHR64m1:
1113
17.5k
    case X86_SAR8m1:
1114
17.8k
    case X86_SAR16m1:
1115
18.1k
    case X86_SAR32m1:
1116
18.4k
    case X86_SAR64m1:
1117
18.6k
    case X86_RCL8m1:
1118
18.8k
    case X86_RCL16m1:
1119
19.2k
    case X86_RCL32m1:
1120
19.4k
    case X86_RCL64m1:
1121
19.5k
    case X86_RCR8m1:
1122
19.8k
    case X86_RCR16m1:
1123
20.0k
    case X86_RCR32m1:
1124
20.3k
    case X86_RCR64m1:
1125
20.9k
    case X86_ROL8m1:
1126
21.2k
    case X86_ROL16m1:
1127
21.9k
    case X86_ROL32m1:
1128
22.1k
    case X86_ROL64m1:
1129
22.4k
    case X86_ROR8m1:
1130
22.7k
    case X86_ROR16m1:
1131
23.2k
    case X86_ROR32m1:
1132
23.5k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
23.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
23.5k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
23.5k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
23.5k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
23.5k
                .operands) -
1139
23.5k
           1));
1140
23.5k
      MI->flat_insn->detail->x86.operands[0].type =
1141
23.5k
        X86_OP_IMM;
1142
23.5k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
23.5k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
23.5k
      MI->flat_insn->detail->x86.op_count++;
1145
349k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
349k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
349k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
18.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
18.5k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
18.5k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
18.5k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
18.5k
                .operands) -
1161
18.5k
           1));
1162
18.5k
      MI->flat_insn->detail->x86.operands[0].type =
1163
18.5k
        X86_OP_REG;
1164
18.5k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
18.5k
      MI->flat_insn->detail->x86.operands[0].size =
1166
18.5k
        MI->csh->regsize_map[reg];
1167
18.5k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
18.5k
      MI->flat_insn->detail->x86.op_count++;
1170
331k
    } else {
1171
331k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
331k
                &access1, &reg2, &access2)) {
1173
12.8k
        MI->flat_insn->detail->x86.operands[0].type =
1174
12.8k
          X86_OP_REG;
1175
12.8k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
12.8k
          reg;
1177
12.8k
        MI->flat_insn->detail->x86.operands[0].size =
1178
12.8k
          MI->csh->regsize_map[reg];
1179
12.8k
        MI->flat_insn->detail->x86.operands[0].access =
1180
12.8k
          access1;
1181
12.8k
        MI->flat_insn->detail->x86.operands[1].type =
1182
12.8k
          X86_OP_REG;
1183
12.8k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
12.8k
          reg2;
1185
12.8k
        MI->flat_insn->detail->x86.operands[1].size =
1186
12.8k
          MI->csh->regsize_map[reg2];
1187
12.8k
        MI->flat_insn->detail->x86.operands[1].access =
1188
12.8k
          access2;
1189
12.8k
        MI->flat_insn->detail->x86.op_count = 2;
1190
12.8k
      }
1191
331k
    }
1192
1193
349k
#ifndef CAPSTONE_DIET
1194
349k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
349k
            &MI->flat_insn->detail->x86.eflags);
1196
349k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
349k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
349k
#endif
1199
349k
  }
1200
349k
}
1201
1202
#endif