Coverage Report

Created: 2025-12-05 06:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.42k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.81k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.90k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.90k
#define BIT_7(A)  ((A) & 0x00000080)
63
15.4k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
950
#define BIT_A(A)  ((A) & 0x00000400)
66
18.6k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
20.0k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.14k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
76.4k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
139k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.51k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
15.4k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.90k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.90k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
13.8k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
22.8k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
13.8k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
13.8k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.90k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.06k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.90k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.50k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
16.9k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
16.9k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
516k
{
149
516k
  const uint16_t v0 = info->code[addr + 0];
150
516k
  const uint16_t v1 = info->code[addr + 1];
151
516k
  return (v0 << 8) | v1;
152
516k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
227k
{
156
227k
  const uint32_t v0 = info->code[addr + 0];
157
227k
  const uint32_t v1 = info->code[addr + 1];
158
227k
  const uint32_t v2 = info->code[addr + 2];
159
227k
  const uint32_t v3 = info->code[addr + 3];
160
227k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
227k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
120
{
165
120
  const uint64_t v0 = info->code[addr + 0];
166
120
  const uint64_t v1 = info->code[addr + 1];
167
120
  const uint64_t v2 = info->code[addr + 2];
168
120
  const uint64_t v3 = info->code[addr + 3];
169
120
  const uint64_t v4 = info->code[addr + 4];
170
120
  const uint64_t v5 = info->code[addr + 5];
171
120
  const uint64_t v6 = info->code[addr + 6];
172
120
  const uint64_t v7 = info->code[addr + 7];
173
120
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
120
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
517k
{
178
517k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
517k
  if (info->code_len < addr + 2) {
180
1.02k
    return 0xaaaa;
181
1.02k
  }
182
516k
  return m68k_read_disassembler_16(info, addr);
183
517k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
231k
{
187
231k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
231k
  if (info->code_len < addr + 4) {
189
3.17k
    return 0xaaaaaaaa;
190
3.17k
  }
191
227k
  return m68k_read_disassembler_32(info, addr);
192
231k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
128
{
196
128
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
128
  if (info->code_len < addr + 8) {
198
8
    return 0xaaaaaaaaaaaaaaaaLL;
199
8
  }
200
120
  return m68k_read_disassembler_64(info, addr);
201
128
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
56.7k
  do {           \
269
56.7k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
16.8k
      d68000_invalid(info);   \
271
16.8k
      return;       \
272
16.8k
    }          \
273
56.7k
  } while (0)
274
275
13.7k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
504k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
231k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
128
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
13.7k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
287k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
13.4k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
128
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
11.2k
{
302
11.2k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
11.2k
}
304
305
static int make_int_16(int value)
306
4.27k
{
307
4.27k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
4.27k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
15.4k
{
312
15.4k
  uint32_t extension = read_imm_16(info);
313
314
15.4k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
15.4k
  if (EXT_FULL(extension)) {
317
5.90k
    uint32_t preindex;
318
5.90k
    uint32_t postindex;
319
320
5.90k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.90k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.90k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.90k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.90k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.21k
      if (is_pc) {
335
397
        op->mem.base_reg = M68K_REG_PC;
336
2.81k
      } else {
337
2.81k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.81k
      }
339
3.21k
    }
340
341
5.90k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.34k
      if (EXT_INDEX_AR(extension)) {
343
1.91k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.43k
      } else {
345
2.43k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.43k
      }
347
348
4.34k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.34k
      if (EXT_INDEX_SCALE(extension)) {
351
2.58k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.58k
      }
353
4.34k
    }
354
355
5.90k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.90k
    postindex = (extension & 7) > 4;
357
358
5.90k
    if (preindex) {
359
2.46k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.43k
    } else if (postindex) {
361
1.37k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.37k
    }
363
364
5.90k
    return;
365
5.90k
  }
366
367
9.51k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.51k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.51k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.37k
    if (is_pc) {
372
329
      op->mem.base_reg = M68K_REG_PC;
373
329
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.04k
    } else {
375
1.04k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.04k
    }
377
8.14k
  } else {
378
8.14k
    if (is_pc) {
379
946
      op->mem.base_reg = M68K_REG_PC;
380
946
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.19k
    } else {
382
7.19k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.19k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.19k
    }
385
386
8.14k
    op->mem.disp = (int8_t)(extension & 0xff);
387
8.14k
  }
388
389
9.51k
  if (EXT_INDEX_SCALE(extension)) {
390
6.45k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.45k
  }
392
9.51k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
137k
{
397
  // default to memory
398
399
137k
  op->type = M68K_OP_MEM;
400
401
137k
  switch (instruction & 0x3f) {
402
39.9k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
39.9k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
39.9k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
39.9k
      op->type = M68K_OP_REG;
407
39.9k
      break;
408
409
6.42k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
6.42k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
6.42k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
6.42k
      op->type = M68K_OP_REG;
414
6.42k
      break;
415
416
16.5k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
16.5k
      op->address_mode = M68K_AM_REGI_ADDR;
419
16.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
16.5k
      break;
421
422
14.0k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
14.0k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
14.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
14.0k
      break;
427
428
29.6k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
29.6k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
29.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
29.6k
      break;
433
434
8.62k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
8.62k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
8.62k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
8.62k
      op->mem.disp = (int16_t)read_imm_16(info);
439
8.62k
      break;
440
441
13.4k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
13.4k
      get_with_index_address_mode(info, op, instruction, size, false);
444
13.4k
      break;
445
446
1.69k
    case 0x38:
447
      /* absolute short address */
448
1.69k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.69k
      op->imm = read_imm_16(info);
450
1.69k
      break;
451
452
834
    case 0x39:
453
      /* absolute long address */
454
834
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
834
      op->imm = read_imm_32(info);
456
834
      break;
457
458
1.45k
    case 0x3a:
459
      /* program counter with displacement */
460
1.45k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.45k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.45k
      break;
463
464
1.91k
    case 0x3b:
465
      /* program counter with index */
466
1.91k
      get_with_index_address_mode(info, op, instruction, size, true);
467
1.91k
      break;
468
469
2.78k
    case 0x3c:
470
2.78k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.78k
      op->type = M68K_OP_IMM;
472
473
2.78k
      if (size == 1)
474
571
        op->imm = read_imm_8(info) & 0xff;
475
2.21k
      else if (size == 2)
476
1.07k
        op->imm = read_imm_16(info) & 0xffff;
477
1.14k
      else if (size == 4)
478
1.01k
        op->imm = read_imm_32(info);
479
128
      else
480
128
        op->imm = read_imm_64(info);
481
482
2.78k
      break;
483
484
315
    default:
485
315
      break;
486
137k
  }
487
137k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
38.6k
{
491
38.6k
  info->groups[info->groups_count++] = (uint8_t)group;
492
38.6k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
205k
{
496
205k
  cs_m68k* ext;
497
498
205k
  MCInst_setOpcode(info->inst, opcode);
499
500
205k
  ext = &info->extension;
501
502
205k
  ext->op_count = (uint8_t)count;
503
205k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
205k
  ext->op_size.cpu_size = size;
505
506
205k
  return ext;
507
205k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
13.9k
{
511
13.9k
  cs_m68k_op* op0;
512
13.9k
  cs_m68k_op* op1;
513
13.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
13.9k
  op0 = &ext->operands[0];
516
13.9k
  op1 = &ext->operands[1];
517
518
13.9k
  if (isDreg) {
519
13.9k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
13.9k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
13.9k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
13.9k
  get_ea_mode_op(info, op1, info->ir, size);
527
13.9k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
13.9k
{
531
13.9k
  build_re_gen_1(info, true, opcode, size);
532
13.9k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
18.0k
{
536
18.0k
  cs_m68k_op* op0;
537
18.0k
  cs_m68k_op* op1;
538
18.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
18.0k
  op0 = &ext->operands[0];
541
18.0k
  op1 = &ext->operands[1];
542
543
18.0k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
18.0k
  if (isDreg) {
546
18.0k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
18.0k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
18.0k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
18.0k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
3.22k
{
556
3.22k
  cs_m68k_op* op0;
557
3.22k
  cs_m68k_op* op1;
558
3.22k
  cs_m68k_op* op2;
559
3.22k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
3.22k
  op0 = &ext->operands[0];
562
3.22k
  op1 = &ext->operands[1];
563
3.22k
  op2 = &ext->operands[2];
564
565
3.22k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
3.22k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
3.22k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
3.22k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
3.22k
  if (imm > 0) {
572
604
    ext->op_count = 3;
573
604
    op2->type = M68K_OP_IMM;
574
604
    op2->address_mode = M68K_AM_IMMEDIATE;
575
604
    op2->imm = imm;
576
604
  }
577
3.22k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.66k
{
581
6.66k
  cs_m68k_op* op0;
582
6.66k
  cs_m68k_op* op1;
583
6.66k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.66k
  op0 = &ext->operands[0];
586
6.66k
  op1 = &ext->operands[1];
587
588
6.66k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.66k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.66k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.66k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.66k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
19.0k
{
597
19.0k
  cs_m68k_op* op0;
598
19.0k
  cs_m68k_op* op1;
599
19.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
19.0k
  op0 = &ext->operands[0];
602
19.0k
  op1 = &ext->operands[1];
603
604
19.0k
  op0->type = M68K_OP_IMM;
605
19.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
19.0k
  op0->imm = imm;
607
608
19.0k
  get_ea_mode_op(info, op1, info->ir, size);
609
19.0k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.53k
{
613
7.53k
  cs_m68k_op* op0;
614
7.53k
  cs_m68k_op* op1;
615
7.53k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.53k
  op0 = &ext->operands[0];
618
7.53k
  op1 = &ext->operands[1];
619
620
7.53k
  op0->type = M68K_OP_IMM;
621
7.53k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.53k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.53k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.53k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.53k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
5.89k
{
630
5.89k
  cs_m68k_op* op0;
631
5.89k
  cs_m68k_op* op1;
632
5.89k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
5.89k
  op0 = &ext->operands[0];
635
5.89k
  op1 = &ext->operands[1];
636
637
5.89k
  op0->type = M68K_OP_IMM;
638
5.89k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
5.89k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
5.89k
  get_ea_mode_op(info, op1, info->ir, size);
642
5.89k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.78k
{
646
4.78k
  cs_m68k_op* op0;
647
4.78k
  cs_m68k_op* op1;
648
4.78k
  cs_m68k_op* op2;
649
4.78k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.78k
  op0 = &ext->operands[0];
652
4.78k
  op1 = &ext->operands[1];
653
4.78k
  op2 = &ext->operands[2];
654
655
4.78k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.78k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.78k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.78k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.78k
  if (imm > 0) {
662
1.63k
    ext->op_count = 3;
663
1.63k
    op2->type = M68K_OP_IMM;
664
1.63k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.63k
    op2->imm = imm;
666
1.63k
  }
667
4.78k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
12.8k
{
671
12.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
12.8k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
12.8k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
7.54k
{
677
7.54k
  cs_m68k_op* op0;
678
7.54k
  cs_m68k_op* op1;
679
7.54k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
7.54k
  op0 = &ext->operands[0];
682
7.54k
  op1 = &ext->operands[1];
683
684
7.54k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
7.54k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
7.54k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
7.54k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
19.9k
{
692
19.9k
  cs_m68k_op* op0;
693
19.9k
  cs_m68k_op* op1;
694
19.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
19.9k
  op0 = &ext->operands[0];
697
19.9k
  op1 = &ext->operands[1];
698
699
19.9k
  get_ea_mode_op(info, op0, info->ir, size);
700
19.9k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
19.9k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.11k
{
705
1.11k
  cs_m68k_op* op0;
706
1.11k
  cs_m68k_op* op1;
707
1.11k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.11k
  op0 = &ext->operands[0];
710
1.11k
  op1 = &ext->operands[1];
711
712
1.11k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.11k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.11k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.11k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.11k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
802
{
721
802
  cs_m68k_op* op0;
722
802
  cs_m68k_op* op1;
723
802
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
802
  op0 = &ext->operands[0];
726
802
  op1 = &ext->operands[1];
727
728
802
  op0->type = M68K_OP_IMM;
729
802
  op0->address_mode = M68K_AM_IMMEDIATE;
730
802
  op0->imm = imm;
731
732
802
  op1->address_mode = M68K_AM_NONE;
733
802
  op1->reg = reg;
734
802
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
13.5k
{
738
13.5k
  cs_m68k_op* op;
739
13.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
13.5k
  op = &ext->operands[0];
742
743
13.5k
  op->type = M68K_OP_BR_DISP;
744
13.5k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
13.5k
  op->br_disp.disp = displacement;
746
13.5k
  op->br_disp.disp_size = size;
747
748
13.5k
  set_insn_group(info, M68K_GRP_JUMP);
749
13.5k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
13.5k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.77k
{
754
2.77k
  cs_m68k_op* op;
755
2.77k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.77k
  op = &ext->operands[0];
758
759
2.77k
  op->type = M68K_OP_IMM;
760
2.77k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.77k
  op->imm = immediate;
762
763
2.77k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.77k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
9.31k
{
768
9.31k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
9.31k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
816
{
773
816
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
816
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
626
{
778
626
  cs_m68k_op* op0;
779
626
  cs_m68k_op* op1;
780
626
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
626
  op0 = &ext->operands[0];
783
626
  op1 = &ext->operands[1];
784
785
626
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
626
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
626
  op1->type = M68K_OP_BR_DISP;
789
626
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
626
  op1->br_disp.disp = displacement;
791
626
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
626
  set_insn_group(info, M68K_GRP_JUMP);
794
626
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
626
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
473
{
799
473
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
473
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
380
{
804
380
  cs_m68k_op* op0;
805
380
  cs_m68k_op* op1;
806
380
  cs_m68k_op* op2;
807
380
  uint32_t extension = read_imm_16(info);
808
380
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
380
  op0 = &ext->operands[0];
811
380
  op1 = &ext->operands[1];
812
380
  op2 = &ext->operands[2];
813
814
380
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
380
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
380
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
380
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
380
  get_ea_mode_op(info, op2, info->ir, size);
821
380
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.81k
{
825
1.81k
  uint8_t offset;
826
1.81k
  uint8_t width;
827
1.81k
  cs_m68k_op* op_ea;
828
1.81k
  cs_m68k_op* op1;
829
1.81k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.81k
  uint32_t extension = read_imm_16(info);
831
832
1.81k
  op_ea = &ext->operands[0];
833
1.81k
  op1 = &ext->operands[1];
834
835
1.81k
  if (BIT_B(extension))
836
920
    offset = (extension >> 6) & 7;
837
894
  else
838
894
    offset = (extension >> 6) & 31;
839
840
1.81k
  if (BIT_5(extension))
841
986
    width = extension & 7;
842
828
  else
843
828
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.81k
  if (has_d_arg) {
846
812
    ext->op_count = 2;
847
812
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
812
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
812
  }
850
851
1.81k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.81k
  op_ea->mem.bitfield = 1;
854
1.81k
  op_ea->mem.width = width;
855
1.81k
  op_ea->mem.offset = offset;
856
1.81k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
626
{
860
626
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
626
  cs_m68k_op* op;
862
863
626
  op = &ext->operands[0];
864
865
626
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
626
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
626
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.17k
{
871
1.17k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.17k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
9.89k
  for (v >>= 1; v; v >>= 1) {
875
8.72k
    r <<= 1;
876
8.72k
    r |= v & 1;
877
8.72k
    s--;
878
8.72k
  }
879
880
1.17k
  return r <<= s; // shift when v's highest bits are zero
881
1.17k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
812
{
885
812
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
812
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
3.34k
  for (v >>= 1; v; v >>= 1) {
889
2.53k
    r <<= 1;
890
2.53k
    r |= v & 1;
891
2.53k
    s--;
892
2.53k
  }
893
894
812
  return r <<= s; // shift when v's highest bits are zero
895
812
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
1.96k
{
900
1.96k
  cs_m68k_op* op0;
901
1.96k
  cs_m68k_op* op1;
902
1.96k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
1.96k
  op0 = &ext->operands[0];
905
1.96k
  op1 = &ext->operands[1];
906
907
1.96k
  op0->type = M68K_OP_REG_BITS;
908
1.96k
  op0->register_bits = read_imm_16(info);
909
910
1.96k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
1.96k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.17k
    op0->register_bits = reverse_bits(op0->register_bits);
914
1.96k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.25k
{
918
1.25k
  cs_m68k_op* op0;
919
1.25k
  cs_m68k_op* op1;
920
1.25k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.25k
  op0 = &ext->operands[0];
923
1.25k
  op1 = &ext->operands[1];
924
925
1.25k
  op1->type = M68K_OP_REG_BITS;
926
1.25k
  op1->register_bits = read_imm_16(info);
927
928
1.25k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.25k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
31.0k
{
933
31.0k
  cs_m68k_op* op;
934
31.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
31.0k
  MCInst_setOpcode(info->inst, opcode);
937
938
31.0k
  op = &ext->operands[0];
939
940
31.0k
  op->type = M68K_OP_IMM;
941
31.0k
  op->address_mode = M68K_AM_IMMEDIATE;
942
31.0k
  op->imm = data;
943
31.0k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
198
{
947
198
  build_imm(info, M68K_INS_ILLEGAL, data);
948
198
}
949
950
static void build_invalid(m68k_info *info, int data)
951
30.8k
{
952
30.8k
  build_imm(info, M68K_INS_INVALID, data);
953
30.8k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.35k
{
957
1.35k
  uint32_t word3;
958
1.35k
  uint32_t extension;
959
1.35k
  cs_m68k_op* op0;
960
1.35k
  cs_m68k_op* op1;
961
1.35k
  cs_m68k_op* op2;
962
1.35k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.35k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.35k
  word3 = peek_imm_32(info) & 0xffff;
967
1.35k
  if (!instruction_is_valid(info, word3))
968
206
    return;
969
970
1.14k
  op0 = &ext->operands[0];
971
1.14k
  op1 = &ext->operands[1];
972
1.14k
  op2 = &ext->operands[2];
973
974
1.14k
  extension = read_imm_32(info);
975
976
1.14k
  op0->address_mode = M68K_AM_NONE;
977
1.14k
  op0->type = M68K_OP_REG_PAIR;
978
1.14k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.14k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.14k
  op1->address_mode = M68K_AM_NONE;
982
1.14k
  op1->type = M68K_OP_REG_PAIR;
983
1.14k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.14k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.14k
  reg_0 = (extension >> 28) & 7;
987
1.14k
  reg_1 = (extension >> 12) & 7;
988
989
1.14k
  op2->address_mode = M68K_AM_NONE;
990
1.14k
  op2->type = M68K_OP_REG_PAIR;
991
1.14k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.14k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.14k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.19k
{
997
1.19k
  cs_m68k_op* op0;
998
1.19k
  cs_m68k_op* op1;
999
1.19k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.19k
  uint32_t extension = read_imm_16(info);
1002
1003
1.19k
  if (BIT_B(extension))
1004
346
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
852
  else
1006
852
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.19k
  op0 = &ext->operands[0];
1009
1.19k
  op1 = &ext->operands[1];
1010
1011
1.19k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.19k
  op1->address_mode = M68K_AM_NONE;
1014
1.19k
  op1->type = M68K_OP_REG;
1015
1.19k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.19k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.04k
{
1020
1.04k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.04k
  int i;
1022
1023
3.14k
  for (i = 0; i < 2; ++i) {
1024
2.09k
    cs_m68k_op* op = &ext->operands[i];
1025
2.09k
    const int d = data[i];
1026
2.09k
    const int m = modes[i];
1027
1028
2.09k
    op->type = M68K_OP_MEM;
1029
1030
2.09k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.31k
      op->address_mode = m;
1032
1.31k
      op->reg = M68K_REG_A0 + d;
1033
1.31k
    } else {
1034
778
      op->address_mode = m;
1035
778
      op->imm = d;
1036
778
    }
1037
2.09k
  }
1038
1.04k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
637
{
1042
637
  cs_m68k_op* op0;
1043
637
  cs_m68k_op* op1;
1044
637
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
637
  op0 = &ext->operands[0];
1047
637
  op1 = &ext->operands[1];
1048
1049
637
  op0->address_mode = M68K_AM_NONE;
1050
637
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
637
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
637
  op1->type = M68K_OP_IMM;
1054
637
  op1->imm = disp;
1055
637
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.08k
{
1059
1.08k
  cs_m68k_op* op0;
1060
1.08k
  cs_m68k_op* op1;
1061
1.08k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.08k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
357
    case 0:
1066
357
      d68000_invalid(info);
1067
357
      return;
1068
      // Line
1069
222
    case 1:
1070
222
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
222
      break;
1072
      // Page
1073
437
    case 2:
1074
437
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
437
      break;
1076
      // All
1077
73
    case 3:
1078
73
      ext->op_count = 1;
1079
73
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
73
      break;
1081
1.08k
  }
1082
1083
732
  op0 = &ext->operands[0];
1084
732
  op1 = &ext->operands[1];
1085
1086
732
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
732
  op0->type = M68K_OP_IMM;
1088
732
  op0->imm = (info->ir >> 6) & 3;
1089
1090
732
  op1->type = M68K_OP_MEM;
1091
732
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
732
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
732
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
498
{
1097
498
  cs_m68k_op* op0;
1098
498
  cs_m68k_op* op1;
1099
498
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
498
  op0 = &ext->operands[0];
1102
498
  op1 = &ext->operands[1];
1103
1104
498
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
498
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
498
  op1->type = M68K_OP_MEM;
1108
498
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
498
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
498
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.13k
{
1114
1.13k
  cs_m68k_op* op0;
1115
1.13k
  cs_m68k_op* op1;
1116
1.13k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.13k
  op0 = &ext->operands[0];
1119
1.13k
  op1 = &ext->operands[1];
1120
1121
1.13k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.13k
  op0->type = M68K_OP_MEM;
1123
1.13k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.13k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.13k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.13k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
394
{
1131
394
  cs_m68k_op* op0;
1132
394
  cs_m68k_op* op1;
1133
394
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
394
  uint32_t extension = read_imm_16(info);
1135
1136
394
  op0 = &ext->operands[0];
1137
394
  op1 = &ext->operands[1];
1138
1139
394
  if (BIT_B(extension)) {
1140
204
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
204
    get_ea_mode_op(info, op1, info->ir, size);
1142
204
  } else {
1143
190
    get_ea_mode_op(info, op0, info->ir, size);
1144
190
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
190
  }
1146
394
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
18.0k
{
1150
18.0k
  build_er_gen_1(info, true, opcode, size);
1151
18.0k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
18.0k
{
1194
18.0k
  build_invalid(info, info->ir);
1195
18.0k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
198
{
1199
198
  build_illegal(info, info->ir);
1200
198
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
5.24k
{
1204
5.24k
  build_invalid(info, info->ir);
1205
5.24k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
7.51k
{
1209
7.51k
  build_invalid(info, info->ir);
1210
7.51k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
300
{
1214
300
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
300
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
579
{
1219
579
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
579
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
423
{
1224
423
  build_er_1(info, M68K_INS_ADD, 1);
1225
423
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
421
{
1229
421
  build_er_1(info, M68K_INS_ADD, 2);
1230
421
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
329
{
1234
329
  build_er_1(info, M68K_INS_ADD, 4);
1235
329
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
500
{
1239
500
  build_re_1(info, M68K_INS_ADD, 1);
1240
500
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
314
{
1244
314
  build_re_1(info, M68K_INS_ADD, 2);
1245
314
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
504
{
1249
504
  build_re_1(info, M68K_INS_ADD, 4);
1250
504
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
944
{
1254
944
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
944
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.74k
{
1259
1.74k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.74k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
431
{
1264
431
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
431
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
233
{
1269
233
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
233
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
814
{
1274
814
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
814
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
776
{
1279
776
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
776
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.88k
{
1284
1.88k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.88k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
803
{
1289
803
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
803
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
285
{
1294
285
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
285
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
235
{
1299
235
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
235
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
388
{
1304
388
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
388
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
692
{
1309
692
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
692
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
483
{
1314
483
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
483
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
223
{
1319
223
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
223
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
429
{
1324
429
  build_er_1(info, M68K_INS_AND, 1);
1325
429
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
484
{
1329
484
  build_er_1(info, M68K_INS_AND, 2);
1330
484
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
294
{
1334
294
  build_er_1(info, M68K_INS_AND, 4);
1335
294
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
249
{
1339
249
  build_re_1(info, M68K_INS_AND, 1);
1340
249
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
397
{
1344
397
  build_re_1(info, M68K_INS_AND, 2);
1345
397
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
280
{
1349
280
  build_re_1(info, M68K_INS_AND, 4);
1350
280
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
682
{
1354
682
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
682
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
420
{
1359
420
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
420
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
360
{
1364
360
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
360
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
67
{
1369
67
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
67
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
89
{
1374
89
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
89
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
655
{
1379
655
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
655
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
439
{
1384
439
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
439
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
376
{
1389
376
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
376
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
216
{
1394
216
  build_r(info, M68K_INS_ASR, 1);
1395
216
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
250
{
1399
250
  build_r(info, M68K_INS_ASR, 2);
1400
250
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
261
{
1404
261
  build_r(info, M68K_INS_ASR, 4);
1405
261
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
649
{
1409
649
  build_ea(info, M68K_INS_ASR, 2);
1410
649
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
438
{
1414
438
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
438
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
208
{
1419
208
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
208
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
242
{
1424
242
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
242
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
246
{
1429
246
  build_r(info, M68K_INS_ASL, 1);
1430
246
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
260
{
1434
260
  build_r(info, M68K_INS_ASL, 2);
1435
260
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
210
{
1439
210
  build_r(info, M68K_INS_ASL, 4);
1440
210
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
912
{
1444
912
  build_ea(info, M68K_INS_ASL, 2);
1445
912
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
8.13k
{
1449
8.13k
  build_bcc(info, 1, make_int_8(info->ir));
1450
8.13k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
823
{
1454
823
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
823
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
567
{
1459
567
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
364
  build_bcc(info, 4, read_imm_32(info));
1461
364
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.01k
{
1465
1.01k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.01k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
80
{
1470
80
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
80
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
923
{
1475
923
  build_re_1(info, M68K_INS_BCLR, 1);
1476
923
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
194
{
1480
194
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
194
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
635
{
1485
635
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
279
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
279
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
342
{
1491
342
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
274
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
274
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
443
{
1498
443
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
245
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
245
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
405
{
1504
405
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
201
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
201
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
468
{
1510
468
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
238
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
238
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
471
{
1516
471
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
260
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
260
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
224
{
1522
224
  cs_m68k* ext = &info->extension;
1523
224
  cs_m68k_op temp;
1524
1525
224
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
113
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
113
  temp = ext->operands[0];
1531
113
  ext->operands[0] = ext->operands[1];
1532
113
  ext->operands[1] = temp;
1533
113
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
466
{
1537
466
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
270
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
270
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
213
{
1543
213
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
213
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.00k
{
1548
2.00k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.00k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
379
{
1553
379
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
379
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
406
{
1558
406
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
207
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
207
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.36k
{
1564
1.36k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.36k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
83
{
1569
83
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
83
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.14k
{
1574
1.14k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.14k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
303
{
1579
303
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
303
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
405
{
1584
405
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
208
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
208
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
2.49k
{
1590
2.49k
  build_re_1(info, M68K_INS_BTST, 4);
1591
2.49k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
210
{
1595
210
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
210
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
68
{
1600
68
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
426
{
1606
426
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
215
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
215
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
314
{
1612
314
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
86
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
86
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
145
{
1618
145
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
79
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
79
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
142
{
1624
142
  build_cas2(info, 2);
1625
142
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
1.21k
{
1629
1.21k
  build_cas2(info, 4);
1630
1.21k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
453
{
1634
453
  build_er_1(info, M68K_INS_CHK, 2);
1635
453
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.22k
{
1639
1.22k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
739
  build_er_1(info, M68K_INS_CHK, 4);
1641
739
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
787
{
1645
787
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
445
  build_chk2_cmp2(info, 1);
1647
445
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
188
{
1651
188
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
93
  build_chk2_cmp2(info, 2);
1653
93
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
1.09k
{
1657
1.09k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
660
  build_chk2_cmp2(info, 4);
1659
660
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
882
{
1663
882
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
597
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
597
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
399
{
1669
399
  build_ea(info, M68K_INS_CLR, 1);
1670
399
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
324
{
1674
324
  build_ea(info, M68K_INS_CLR, 2);
1675
324
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
228
{
1679
228
  build_ea(info, M68K_INS_CLR, 4);
1680
228
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
627
{
1684
627
  build_er_1(info, M68K_INS_CMP, 1);
1685
627
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
737
{
1689
737
  build_er_1(info, M68K_INS_CMP, 2);
1690
737
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.87k
{
1694
1.87k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.87k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
737
{
1699
737
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
737
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
596
{
1704
596
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
596
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
415
{
1709
415
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
415
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
139
{
1714
139
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
73
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
73
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
573
{
1720
573
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
228
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
228
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
277
{
1726
277
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
277
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
265
{
1731
265
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
196
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
196
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
272
{
1737
272
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
73
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
73
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
261
{
1743
261
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
261
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
161
{
1748
161
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
91
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
91
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
399
{
1754
399
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
202
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
202
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
575
{
1760
575
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
575
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
299
{
1765
299
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
299
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
245
{
1770
245
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
245
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.94k
{
1775
2.94k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.94k
  op->type = M68K_OP_BR_DISP;
1777
2.94k
  op->br_disp.disp = displacement;
1778
2.94k
  op->br_disp.disp_size = size;
1779
2.94k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.81k
{
1783
1.81k
  cs_m68k_op* op0;
1784
1.81k
  cs_m68k* ext;
1785
1.81k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.43k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
208
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
208
    info->pc += 2;
1791
208
    return;
1792
208
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.23k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.23k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.23k
  op0 = &ext->operands[0];
1799
1800
1.23k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.23k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.23k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.23k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.30k
{
1808
1.30k
  cs_m68k* ext;
1809
1.30k
  cs_m68k_op* op0;
1810
1811
1.30k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
804
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
804
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
804
  op0 = &ext->operands[0];
1818
1819
804
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
804
  set_insn_group(info, M68K_GRP_JUMP);
1822
804
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
804
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.34k
{
1827
1.34k
  cs_m68k* ext;
1828
1.34k
  cs_m68k_op* op0;
1829
1.34k
  cs_m68k_op* op1;
1830
1.34k
  uint32_t ext1, ext2;
1831
1832
1.34k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
911
  ext1 = read_imm_16(info);
1835
911
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
911
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
911
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
911
  op0 = &ext->operands[0];
1842
911
  op1 = &ext->operands[1];
1843
1844
911
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
911
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
911
  set_insn_group(info, M68K_GRP_JUMP);
1849
911
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
911
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.25k
{
1854
1.25k
  cs_m68k_op* special;
1855
1.25k
  cs_m68k_op* op_ea;
1856
1857
1.25k
  int regsel = (extension >> 10) & 0x7;
1858
1.25k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.25k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.25k
  special = &ext->operands[0];
1863
1.25k
  op_ea = &ext->operands[1];
1864
1865
1.25k
  if (!dir) {
1866
599
    cs_m68k_op* t = special;
1867
599
    special = op_ea;
1868
599
    op_ea = t;
1869
599
  }
1870
1871
1.25k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.25k
  if (regsel & 4)
1874
501
    special->reg = M68K_REG_FPCR;
1875
756
  else if (regsel & 2)
1876
270
    special->reg = M68K_REG_FPSR;
1877
486
  else if (regsel & 1)
1878
106
    special->reg = M68K_REG_FPIAR;
1879
1.25k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.85k
{
1883
2.85k
  cs_m68k_op* op_reglist;
1884
2.85k
  cs_m68k_op* op_ea;
1885
2.85k
  int dir = (extension >> 13) & 0x1;
1886
2.85k
  int mode = (extension >> 11) & 0x3;
1887
2.85k
  uint32_t reglist = extension & 0xff;
1888
2.85k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.85k
  op_reglist = &ext->operands[0];
1891
2.85k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.85k
  if (!dir) {
1896
1.19k
    cs_m68k_op* t = op_reglist;
1897
1.19k
    op_reglist = op_ea;
1898
1.19k
    op_ea = t;
1899
1.19k
  }
1900
1901
2.85k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.85k
  switch (mode) {
1904
301
    case 1 : // Dynamic list in dn register
1905
301
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
301
      break;
1907
1908
1.06k
    case 0 :
1909
1.06k
      op_reglist->address_mode = M68K_AM_NONE;
1910
1.06k
      op_reglist->type = M68K_OP_REG_BITS;
1911
1.06k
      op_reglist->register_bits = reglist << 16;
1912
1.06k
      break;
1913
1914
812
    case 2 : // Static list
1915
812
      op_reglist->address_mode = M68K_AM_NONE;
1916
812
      op_reglist->type = M68K_OP_REG_BITS;
1917
812
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
812
      break;
1919
2.85k
  }
1920
2.85k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
14.7k
{
1924
14.7k
  cs_m68k *ext;
1925
14.7k
  cs_m68k_op* op0;
1926
14.7k
  cs_m68k_op* op1;
1927
14.7k
  bool supports_single_op;
1928
14.7k
  uint32_t next;
1929
14.7k
  int rm, src, dst, opmode;
1930
1931
1932
14.7k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
14.1k
  supports_single_op = true;
1935
1936
14.1k
  next = read_imm_16(info);
1937
1938
14.1k
  rm = (next >> 14) & 0x1;
1939
14.1k
  src = (next >> 10) & 0x7;
1940
14.1k
  dst = (next >> 7) & 0x7;
1941
14.1k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
14.1k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
201
    cs_m68k_op* op0;
1947
201
    cs_m68k_op* op1;
1948
201
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
201
    op0 = &ext->operands[0];
1951
201
    op1 = &ext->operands[1];
1952
1953
201
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
201
    op0->type = M68K_OP_IMM;
1955
201
    op0->imm = next & 0x3f;
1956
1957
201
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
201
    return;
1960
201
  }
1961
1962
  // deal with extended move stuff
1963
1964
13.9k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
599
    case 0x4: // FMOVEM ea, FPCR
1967
1.25k
    case 0x5: // FMOVEM FPCR, ea
1968
1.25k
      fmove_fpcr(info, next);
1969
1.25k
      return;
1970
1971
    // fmovem list
1972
1.19k
    case 0x6:
1973
2.85k
    case 0x7:
1974
2.85k
      fmovem(info, next);
1975
2.85k
      return;
1976
13.9k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.82k
  if ((next >> 6) & 1)
1981
3.52k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.82k
  switch (opmode) {
1986
635
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
333
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
207
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
79
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
195
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
339
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
305
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
220
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
201
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
76
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
195
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
545
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
274
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
224
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
555
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
235
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
334
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
69
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
222
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
93
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
236
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
208
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
206
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
198
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
194
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
84
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
91
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
259
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
205
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
411
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
206
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
285
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
235
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
209
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
234
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
253
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
255
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
719
    default:
2024
719
      break;
2025
9.82k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.82k
  if ((next >> 6) & 1) {
2032
3.52k
    if ((next >> 2) & 1)
2033
1.61k
      info->inst->Opcode += 2;
2034
1.90k
    else
2035
1.90k
      info->inst->Opcode += 1;
2036
3.52k
  }
2037
2038
9.82k
  ext = &info->extension;
2039
2040
9.82k
  ext->op_count = 2;
2041
9.82k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.82k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.82k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
261
    op0 = &ext->operands[1];
2047
261
    op1 = &ext->operands[0];
2048
9.56k
  } else {
2049
9.56k
    op0 = &ext->operands[0];
2050
9.56k
    op1 = &ext->operands[1];
2051
9.56k
  }
2052
2053
9.82k
  if (rm == 0 && supports_single_op && src == dst) {
2054
714
    ext->op_count = 1;
2055
714
    op0->reg = M68K_REG_FP0 + dst;
2056
714
    return;
2057
714
  }
2058
2059
9.11k
  if (rm == 1) {
2060
3.98k
    switch (src) {
2061
763
      case 0x00 :
2062
763
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
763
        get_ea_mode_op(info, op0, info->ir, 4);
2064
763
        break;
2065
2066
476
      case 0x06 :
2067
476
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
476
        get_ea_mode_op(info, op0, info->ir, 1);
2069
476
        break;
2070
2071
707
      case 0x04 :
2072
707
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
707
        get_ea_mode_op(info, op0, info->ir, 2);
2074
707
        break;
2075
2076
746
      case 0x01 :
2077
746
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
746
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
746
        get_ea_mode_op(info, op0, info->ir, 4);
2080
746
        op0->type = M68K_OP_FP_SINGLE;
2081
746
        break;
2082
2083
738
      case 0x05:
2084
738
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
738
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
738
        get_ea_mode_op(info, op0, info->ir, 8);
2087
738
        op0->type = M68K_OP_FP_DOUBLE;
2088
738
        break;
2089
2090
550
      default :
2091
550
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
550
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
550
        break;
2094
3.98k
    }
2095
5.13k
  } else {
2096
5.13k
    op0->reg = M68K_REG_FP0 + src;
2097
5.13k
  }
2098
2099
9.11k
  op1->reg = M68K_REG_FP0 + dst;
2100
9.11k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
748
{
2104
748
  cs_m68k* ext;
2105
748
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
420
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
420
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
420
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
874
{
2113
874
  cs_m68k* ext;
2114
2115
874
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
533
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
533
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
533
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.56k
{
2123
1.56k
  cs_m68k* ext;
2124
2125
1.56k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.01k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.01k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.01k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.01k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
471
{
2136
471
  uint32_t extension1;
2137
471
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
231
  extension1 = read_imm_16(info);
2140
2141
231
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
231
  info->inst->Opcode += (extension1 & 0x2f);
2145
231
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
487
{
2149
487
  uint32_t extension1, extension2;
2150
487
  cs_m68k_op* op0;
2151
487
  cs_m68k* ext;
2152
2153
487
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
233
  extension1 = read_imm_16(info);
2156
233
  extension2 = read_imm_16(info);
2157
2158
233
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
233
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
233
  op0 = &ext->operands[0];
2164
2165
233
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
233
  op0->type = M68K_OP_IMM;
2167
233
  op0->imm = extension2;
2168
233
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
293
{
2172
293
  uint32_t extension1, extension2;
2173
293
  cs_m68k* ext;
2174
293
  cs_m68k_op* op0;
2175
2176
293
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
98
  extension1 = read_imm_16(info);
2179
98
  extension2 = read_imm_32(info);
2180
2181
98
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
98
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
98
  op0 = &ext->operands[0];
2187
2188
98
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
98
  op0->type = M68K_OP_IMM;
2190
98
  op0->imm = extension2;
2191
98
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
806
{
2195
806
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
492
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
492
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
153
{
2201
153
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
153
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
473
{
2206
473
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
473
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.39k
{
2211
1.39k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.39k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
623
{
2216
623
  build_er_1(info, M68K_INS_DIVU, 2);
2217
623
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.03k
{
2221
1.03k
  uint32_t extension, insn_signed;
2222
1.03k
  cs_m68k* ext;
2223
1.03k
  cs_m68k_op* op0;
2224
1.03k
  cs_m68k_op* op1;
2225
1.03k
  uint32_t reg_0, reg_1;
2226
2227
1.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
794
  extension = read_imm_16(info);
2230
794
  insn_signed = 0;
2231
2232
794
  if (BIT_B((extension)))
2233
85
    insn_signed = 1;
2234
2235
794
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
794
  op0 = &ext->operands[0];
2238
794
  op1 = &ext->operands[1];
2239
2240
794
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
794
  reg_0 = extension & 7;
2243
794
  reg_1 = (extension >> 12) & 7;
2244
2245
794
  op1->address_mode = M68K_AM_NONE;
2246
794
  op1->type = M68K_OP_REG_PAIR;
2247
794
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
794
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
794
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
711
    op1->type = M68K_OP_REG;
2252
711
    op1->reg = M68K_REG_D0 + reg_1;
2253
711
  }
2254
794
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
442
{
2258
442
  build_re_1(info, M68K_INS_EOR, 1);
2259
442
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
395
{
2263
395
  build_re_1(info, M68K_INS_EOR, 2);
2264
395
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.68k
{
2268
1.68k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.68k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
286
{
2273
286
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
286
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
262
{
2278
262
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
262
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
448
{
2283
448
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
448
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
85
{
2288
85
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
85
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
77
{
2293
77
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
77
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
198
{
2298
198
  build_r(info, M68K_INS_EXG, 4);
2299
198
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
223
{
2303
223
  cs_m68k_op* op0;
2304
223
  cs_m68k_op* op1;
2305
223
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
223
  op0 = &ext->operands[0];
2308
223
  op1 = &ext->operands[1];
2309
2310
223
  op0->address_mode = M68K_AM_NONE;
2311
223
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
223
  op1->address_mode = M68K_AM_NONE;
2314
223
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
223
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
295
{
2319
295
  cs_m68k_op* op0;
2320
295
  cs_m68k_op* op1;
2321
295
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
295
  op0 = &ext->operands[0];
2324
295
  op1 = &ext->operands[1];
2325
2326
295
  op0->address_mode = M68K_AM_NONE;
2327
295
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
295
  op1->address_mode = M68K_AM_NONE;
2330
295
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
295
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
261
{
2335
261
  build_d(info, M68K_INS_EXT, 2);
2336
261
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
86
{
2340
86
  build_d(info, M68K_INS_EXT, 4);
2341
86
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
550
{
2345
550
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
200
  build_d(info, M68K_INS_EXTB, 4);
2347
200
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
238
{
2351
238
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
238
  set_insn_group(info, M68K_GRP_JUMP);
2353
238
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
238
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
228
{
2358
228
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
228
  set_insn_group(info, M68K_GRP_JUMP);
2360
228
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
228
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
477
{
2365
477
  build_ea_a(info, M68K_INS_LEA, 4);
2366
477
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
250
{
2370
250
  build_link(info, read_imm_16(info), 2);
2371
250
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
589
{
2375
589
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
387
  build_link(info, read_imm_32(info), 4);
2377
387
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
356
{
2381
356
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
356
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
525
{
2386
525
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
525
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
219
{
2391
219
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
219
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
180
{
2396
180
  build_r(info, M68K_INS_LSR, 1);
2397
180
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
350
{
2401
350
  build_r(info, M68K_INS_LSR, 2);
2402
350
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
219
{
2406
219
  build_r(info, M68K_INS_LSR, 4);
2407
219
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
279
{
2411
279
  build_ea(info, M68K_INS_LSR, 2);
2412
279
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
154
{
2416
154
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
154
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
289
{
2421
289
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
289
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
228
{
2426
228
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
228
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
226
{
2431
226
  build_r(info, M68K_INS_LSL, 1);
2432
226
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
535
{
2436
535
  build_r(info, M68K_INS_LSL, 2);
2437
535
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
481
{
2441
481
  build_r(info, M68K_INS_LSL, 4);
2442
481
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
310
{
2446
310
  build_ea(info, M68K_INS_LSL, 2);
2447
310
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
5.11k
{
2451
5.11k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
5.11k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
4.83k
{
2456
4.83k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
4.83k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
10.0k
{
2461
10.0k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
10.0k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
702
{
2466
702
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
702
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.43k
{
2471
1.43k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.43k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
293
{
2476
293
  cs_m68k_op* op0;
2477
293
  cs_m68k_op* op1;
2478
293
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
293
  op0 = &ext->operands[0];
2481
293
  op1 = &ext->operands[1];
2482
2483
293
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
293
  op1->address_mode = M68K_AM_NONE;
2486
293
  op1->reg = M68K_REG_CCR;
2487
293
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
412
{
2491
412
  cs_m68k_op* op0;
2492
412
  cs_m68k_op* op1;
2493
412
  cs_m68k* ext;
2494
2495
412
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
202
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
202
  op0 = &ext->operands[0];
2500
202
  op1 = &ext->operands[1];
2501
2502
202
  op0->address_mode = M68K_AM_NONE;
2503
202
  op0->reg = M68K_REG_CCR;
2504
2505
202
  get_ea_mode_op(info, op1, info->ir, 1);
2506
202
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
519
{
2510
519
  cs_m68k_op* op0;
2511
519
  cs_m68k_op* op1;
2512
519
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
519
  op0 = &ext->operands[0];
2515
519
  op1 = &ext->operands[1];
2516
2517
519
  op0->address_mode = M68K_AM_NONE;
2518
519
  op0->reg = M68K_REG_SR;
2519
2520
519
  get_ea_mode_op(info, op1, info->ir, 2);
2521
519
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
374
{
2525
374
  cs_m68k_op* op0;
2526
374
  cs_m68k_op* op1;
2527
374
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
374
  op0 = &ext->operands[0];
2530
374
  op1 = &ext->operands[1];
2531
2532
374
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
374
  op1->address_mode = M68K_AM_NONE;
2535
374
  op1->reg = M68K_REG_SR;
2536
374
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
276
{
2540
276
  cs_m68k_op* op0;
2541
276
  cs_m68k_op* op1;
2542
276
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
276
  op0 = &ext->operands[0];
2545
276
  op1 = &ext->operands[1];
2546
2547
276
  op0->address_mode = M68K_AM_NONE;
2548
276
  op0->reg = M68K_REG_USP;
2549
2550
276
  op1->address_mode = M68K_AM_NONE;
2551
276
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
276
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
118
{
2556
118
  cs_m68k_op* op0;
2557
118
  cs_m68k_op* op1;
2558
118
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
118
  op0 = &ext->operands[0];
2561
118
  op1 = &ext->operands[1];
2562
2563
118
  op0->address_mode = M68K_AM_NONE;
2564
118
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
118
  op1->address_mode = M68K_AM_NONE;
2567
118
  op1->reg = M68K_REG_USP;
2568
118
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.63k
{
2572
3.63k
  uint32_t extension;
2573
3.63k
  m68k_reg reg;
2574
3.63k
  cs_m68k* ext;
2575
3.63k
  cs_m68k_op* op0;
2576
3.63k
  cs_m68k_op* op1;
2577
2578
2579
3.63k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.42k
  extension = read_imm_16(info);
2582
3.42k
  reg = M68K_REG_INVALID;
2583
2584
3.42k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.42k
  op0 = &ext->operands[0];
2587
3.42k
  op1 = &ext->operands[1];
2588
2589
3.42k
  switch (extension & 0xfff) {
2590
122
    case 0x000: reg = M68K_REG_SFC; break;
2591
67
    case 0x001: reg = M68K_REG_DFC; break;
2592
75
    case 0x800: reg = M68K_REG_USP; break;
2593
194
    case 0x801: reg = M68K_REG_VBR; break;
2594
35
    case 0x002: reg = M68K_REG_CACR; break;
2595
237
    case 0x802: reg = M68K_REG_CAAR; break;
2596
110
    case 0x803: reg = M68K_REG_MSP; break;
2597
248
    case 0x804: reg = M68K_REG_ISP; break;
2598
197
    case 0x003: reg = M68K_REG_TC; break;
2599
278
    case 0x004: reg = M68K_REG_ITT0; break;
2600
205
    case 0x005: reg = M68K_REG_ITT1; break;
2601
94
    case 0x006: reg = M68K_REG_DTT0; break;
2602
353
    case 0x007: reg = M68K_REG_DTT1; break;
2603
241
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
67
    case 0x806: reg = M68K_REG_URP; break;
2605
196
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.42k
  }
2607
2608
3.42k
  if (BIT_0(info->ir)) {
2609
482
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
482
    op1->reg = reg;
2611
2.94k
  } else {
2612
2.94k
    op0->reg = reg;
2613
2.94k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.94k
  }
2615
3.42k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
595
{
2619
595
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
595
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
576
{
2624
576
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
576
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
504
{
2629
504
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
504
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
748
{
2634
748
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
748
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
476
{
2639
476
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
476
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
320
{
2644
320
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
320
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
252
{
2649
252
  build_movep_re(info, 2);
2650
252
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
246
{
2654
246
  build_movep_re(info, 4);
2655
246
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
517
{
2659
517
  build_movep_er(info, 2);
2660
517
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
617
{
2664
617
  build_movep_er(info, 4);
2665
617
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
272
{
2669
272
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
205
  build_moves(info, 1);
2671
205
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
189
{
2675
  //uint32_t extension;
2676
189
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
110
  build_moves(info, 2);
2678
110
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
145
{
2682
145
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
79
  build_moves(info, 4);
2684
79
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
4.17k
{
2688
4.17k
  cs_m68k_op* op0;
2689
4.17k
  cs_m68k_op* op1;
2690
2691
4.17k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
4.17k
  op0 = &ext->operands[0];
2694
4.17k
  op1 = &ext->operands[1];
2695
2696
4.17k
  op0->type = M68K_OP_IMM;
2697
4.17k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
4.17k
  op0->imm = (info->ir & 0xff);
2699
2700
4.17k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
4.17k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
4.17k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
469
{
2706
469
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
469
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
469
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
269
  build_move16(info, data, modes);
2712
269
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
451
{
2716
451
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
451
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
451
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
232
  build_move16(info, data, modes);
2722
232
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
279
{
2726
279
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
279
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
279
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
77
  build_move16(info, data, modes);
2732
77
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
474
{
2736
474
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
474
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
474
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
266
  build_move16(info, data, modes);
2742
266
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
405
{
2746
405
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
405
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
405
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
203
  build_move16(info, data, modes);
2752
203
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
734
{
2756
734
  build_er_1(info, M68K_INS_MULS, 2);
2757
734
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.54k
{
2761
1.54k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.54k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
905
{
2766
905
  uint32_t extension, insn_signed;
2767
905
  cs_m68k* ext;
2768
905
  cs_m68k_op* op0;
2769
905
  cs_m68k_op* op1;
2770
905
  uint32_t reg_0, reg_1;
2771
2772
905
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
584
  extension = read_imm_16(info);
2775
584
  insn_signed = 0;
2776
2777
584
  if (BIT_B((extension)))
2778
122
    insn_signed = 1;
2779
2780
584
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
584
  op0 = &ext->operands[0];
2783
584
  op1 = &ext->operands[1];
2784
2785
584
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
584
  reg_0 = extension & 7;
2788
584
  reg_1 = (extension >> 12) & 7;
2789
2790
584
  op1->address_mode = M68K_AM_NONE;
2791
584
  op1->type = M68K_OP_REG_PAIR;
2792
584
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
584
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
584
  if (!BIT_A(extension)) {
2796
453
    op1->type = M68K_OP_REG;
2797
453
    op1->reg = M68K_REG_D0 + reg_1;
2798
453
  }
2799
584
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
602
{
2803
602
  build_ea(info, M68K_INS_NBCD, 1);
2804
602
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
219
{
2808
219
  build_ea(info, M68K_INS_NEG, 1);
2809
219
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
1.01k
{
2813
1.01k
  build_ea(info, M68K_INS_NEG, 2);
2814
1.01k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
247
{
2818
247
  build_ea(info, M68K_INS_NEG, 4);
2819
247
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
582
{
2823
582
  build_ea(info, M68K_INS_NEGX, 1);
2824
582
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
431
{
2828
431
  build_ea(info, M68K_INS_NEGX, 2);
2829
431
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
311
{
2833
311
  build_ea(info, M68K_INS_NEGX, 4);
2834
311
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
431
{
2838
431
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
431
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
383
{
2843
383
  build_ea(info, M68K_INS_NOT, 1);
2844
383
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
403
{
2848
403
  build_ea(info, M68K_INS_NOT, 2);
2849
403
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
221
{
2853
221
  build_ea(info, M68K_INS_NOT, 4);
2854
221
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
726
{
2858
726
  build_er_1(info, M68K_INS_OR, 1);
2859
726
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
568
{
2863
568
  build_er_1(info, M68K_INS_OR, 2);
2864
568
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
959
{
2868
959
  build_er_1(info, M68K_INS_OR, 4);
2869
959
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
347
{
2873
347
  build_re_1(info, M68K_INS_OR, 1);
2874
347
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
568
{
2878
568
  build_re_1(info, M68K_INS_OR, 2);
2879
568
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
589
{
2883
589
  build_re_1(info, M68K_INS_OR, 4);
2884
589
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
9.62k
{
2888
9.62k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
9.62k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.26k
{
2893
1.26k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.26k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
744
{
2898
744
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
744
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
199
{
2903
199
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
199
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
285
{
2908
285
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
285
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
533
{
2913
533
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
298
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
298
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
740
{
2919
740
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
509
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
509
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
206
{
2925
206
  build_ea(info, M68K_INS_PEA, 4);
2926
206
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
198
{
2930
198
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
198
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
202
{
2935
202
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
202
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
268
{
2940
268
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
268
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
202
{
2945
202
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
202
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
260
{
2950
260
  build_r(info, M68K_INS_ROR, 1);
2951
260
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
240
{
2955
240
  build_r(info, M68K_INS_ROR, 2);
2956
240
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
247
{
2960
247
  build_r(info, M68K_INS_ROR, 4);
2961
247
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
276
{
2965
276
  build_ea(info, M68K_INS_ROR, 2);
2966
276
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
249
{
2970
249
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
249
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
345
{
2975
345
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
345
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
232
{
2980
232
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
232
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
449
{
2985
449
  build_r(info, M68K_INS_ROL, 1);
2986
449
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
223
{
2990
223
  build_r(info, M68K_INS_ROL, 2);
2991
223
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
371
{
2995
371
  build_r(info, M68K_INS_ROL, 4);
2996
371
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
272
{
3000
272
  build_ea(info, M68K_INS_ROL, 2);
3001
272
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
334
{
3005
334
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
334
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
200
{
3010
200
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
200
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
242
{
3015
242
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
242
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
372
{
3020
372
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
372
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
263
{
3025
263
  build_r(info, M68K_INS_ROXR, 2);
3026
263
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
342
{
3030
342
  build_r(info, M68K_INS_ROXR, 4);
3031
342
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
224
{
3035
224
  build_ea(info, M68K_INS_ROXR, 2);
3036
224
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
237
{
3040
237
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
237
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
267
{
3045
267
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
267
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
256
{
3050
256
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
256
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
217
{
3055
217
  build_r(info, M68K_INS_ROXL, 1);
3056
217
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
126
{
3060
126
  build_r(info, M68K_INS_ROXL, 2);
3061
126
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
294
{
3065
294
  build_r(info, M68K_INS_ROXL, 4);
3066
294
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
253
{
3070
253
  build_ea(info, M68K_INS_ROXL, 2);
3071
253
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
406
{
3075
406
  set_insn_group(info, M68K_GRP_RET);
3076
406
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
210
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
210
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
69
{
3082
69
  set_insn_group(info, M68K_GRP_IRET);
3083
69
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
69
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
169
{
3088
169
  cs_m68k* ext;
3089
169
  cs_m68k_op* op;
3090
3091
169
  set_insn_group(info, M68K_GRP_RET);
3092
3093
169
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
211
{
3112
211
  set_insn_group(info, M68K_GRP_RET);
3113
211
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
211
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
284
{
3118
284
  set_insn_group(info, M68K_GRP_RET);
3119
284
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
284
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
400
{
3124
400
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
400
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
347
{
3129
347
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
347
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
769
{
3134
769
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
769
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
769
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
81
{
3140
81
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
81
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.25k
{
3145
1.25k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.25k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
553
{
3150
553
  build_er_1(info, M68K_INS_SUB, 2);
3151
553
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.89k
{
3155
2.89k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.89k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
319
{
3160
319
  build_re_1(info, M68K_INS_SUB, 1);
3161
319
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
321
{
3165
321
  build_re_1(info, M68K_INS_SUB, 2);
3166
321
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.20k
{
3170
1.20k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.20k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
425
{
3175
425
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
425
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
478
{
3180
478
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
478
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
525
{
3185
525
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
525
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
252
{
3190
252
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
252
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
281
{
3195
281
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
281
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
685
{
3200
685
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
685
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.37k
{
3205
1.37k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.37k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
360
{
3210
360
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
360
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
389
{
3215
389
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
389
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
272
{
3220
272
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
272
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
214
{
3225
214
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
214
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
244
{
3230
244
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
244
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
356
{
3235
356
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
356
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
231
{
3240
231
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
231
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
79
{
3245
79
  build_d(info, M68K_INS_SWAP, 0);
3246
79
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
414
{
3250
414
  build_ea(info, M68K_INS_TAS, 1);
3251
414
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.38k
{
3255
1.38k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.38k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
494
{
3260
494
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
277
  build_trap(info, 0, 0);
3262
3263
277
  info->extension.op_count = 0;
3264
277
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
547
{
3268
547
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
297
  build_trap(info, 2, read_imm_16(info));
3270
297
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
442
{
3274
442
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
242
  build_trap(info, 4, read_imm_32(info));
3276
242
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
230
{
3280
230
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
230
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
400
{
3285
400
  build_ea(info, M68K_INS_TST, 1);
3286
400
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
466
{
3290
466
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
242
  build_ea(info, M68K_INS_TST, 1);
3292
242
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
289
{
3296
289
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
89
  build_ea(info, M68K_INS_TST, 1);
3298
89
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
517
{
3302
517
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
309
  build_ea(info, M68K_INS_TST, 1);
3304
309
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
276
{
3308
276
  build_ea(info, M68K_INS_TST, 2);
3309
276
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
716
{
3313
716
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
395
  build_ea(info, M68K_INS_TST, 2);
3315
395
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
404
{
3319
404
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
202
  build_ea(info, M68K_INS_TST, 2);
3321
202
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
536
{
3325
536
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
342
  build_ea(info, M68K_INS_TST, 2);
3327
342
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
404
{
3331
404
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
201
  build_ea(info, M68K_INS_TST, 2);
3333
201
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
326
{
3337
326
  build_ea(info, M68K_INS_TST, 4);
3338
326
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
660
{
3342
660
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
323
  build_ea(info, M68K_INS_TST, 4);
3344
323
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
270
{
3348
270
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
72
  build_ea(info, M68K_INS_TST, 4);
3350
72
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
485
{
3354
485
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
284
  build_ea(info, M68K_INS_TST, 4);
3356
284
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
467
{
3360
467
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
199
  build_ea(info, M68K_INS_TST, 4);
3362
199
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
401
{
3366
401
  cs_m68k_op* op;
3367
401
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
401
  op = &ext->operands[0];
3370
3371
401
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
401
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
401
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
704
{
3377
704
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
444
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
444
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.46k
{
3383
1.46k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.11k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.11k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
217k
{
3392
217k
  const unsigned int instruction = info->ir;
3393
217k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
217k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
217k
    (i->instruction == d68000_invalid) ) {
3397
851
    d68000_invalid(info);
3398
851
    return 0;
3399
851
  }
3400
3401
216k
  return 1;
3402
217k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
287k
{
3406
287k
  uint8_t i;
3407
3408
424k
  for (i = 0; i < count; ++i) {
3409
143k
    if (regs[i] == (uint16_t)reg)
3410
6.11k
      return 1;
3411
143k
  }
3412
3413
281k
  return 0;
3414
287k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
304k
{
3418
304k
  if (reg == M68K_REG_INVALID)
3419
16.5k
    return;
3420
3421
287k
  if (write)
3422
171k
  {
3423
171k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.75k
      return;
3425
3426
167k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
167k
    info->regs_write_count++;
3428
167k
  }
3429
116k
  else
3430
116k
  {
3431
116k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.36k
      return;
3433
3434
113k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
113k
    info->regs_read_count++;
3436
113k
  }
3437
287k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
92.0k
{
3441
92.0k
  switch (op->address_mode) {
3442
1.12k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.12k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.12k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.12k
      break;
3446
3447
14.6k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
44.2k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
44.2k
      add_reg_to_rw_list(info, op->reg, 1);
3450
44.2k
      break;
3451
3452
16.2k
    case M68K_AM_REGI_ADDR:
3453
26.2k
    case M68K_AM_REGI_ADDR_DISP:
3454
26.2k
      add_reg_to_rw_list(info, op->reg, 0);
3455
26.2k
      break;
3456
3457
7.19k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
10.3k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
11.5k
    case M68K_AM_MEMI_POST_INDEX:
3460
13.7k
    case M68K_AM_MEMI_PRE_INDEX:
3461
14.6k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
14.9k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
15.2k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
15.4k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
15.4k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
15.4k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
15.4k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
5.06k
    default:
3471
5.06k
      break;
3472
92.0k
  }
3473
92.0k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
15.2k
{
3477
15.2k
  int i;
3478
3479
137k
  for (i = 0; i < 8; ++i) {
3480
122k
    if (bits & (1 << i)) {
3481
27.5k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
27.5k
    }
3483
122k
  }
3484
15.2k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.09k
{
3488
5.09k
  uint32_t bits = op->register_bits;
3489
5.09k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.09k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.09k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.09k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
363k
{
3496
363k
  switch ((int)op->type) {
3497
166k
    case M68K_OP_REG:
3498
166k
      add_reg_to_rw_list(info, op->reg, write);
3499
166k
      break;
3500
3501
92.0k
    case M68K_OP_MEM:
3502
92.0k
      update_am_reg_list(info, op, write);
3503
92.0k
      break;
3504
3505
5.09k
    case M68K_OP_REG_BITS:
3506
5.09k
      update_reg_list_regbits(info, op, write);
3507
5.09k
      break;
3508
3509
3.65k
    case M68K_OP_REG_PAIR:
3510
3.65k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.65k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.65k
      break;
3513
363k
  }
3514
363k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
215k
{
3518
215k
  int i;
3519
3520
215k
  if (!info->extension.op_count)
3521
2.13k
    return;
3522
3523
213k
  if (info->extension.op_count == 1) {
3524
67.6k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
145k
  } else {
3526
    // first operand is always read
3527
145k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
295k
    for (i = 1; i < info->extension.op_count; ++i)
3531
149k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
145k
  }
3533
213k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
216k
{
3537
216k
  info->inst = inst;
3538
216k
  info->pc = pc;
3539
216k
  info->ir = 0;
3540
216k
  info->type = cpu_type;
3541
216k
  info->address_mask = 0xffffffff;
3542
3543
216k
  switch(info->type) {
3544
76.4k
    case M68K_CPU_TYPE_68000:
3545
76.4k
      info->type = TYPE_68000;
3546
76.4k
      info->address_mask = 0x00ffffff;
3547
76.4k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
139k
    case M68K_CPU_TYPE_68040:
3565
139k
      info->type = TYPE_68040;
3566
139k
      info->address_mask = 0xffffffff;
3567
139k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
216k
  }
3572
216k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
216k
{
3581
216k
  MCInst *inst = info->inst;
3582
216k
  cs_m68k* ext = &info->extension;
3583
216k
  int i;
3584
216k
  unsigned int size;
3585
3586
216k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
216k
  memset(ext, 0, sizeof(cs_m68k));
3589
216k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.08M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
865k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
216k
  info->ir = peek_imm_16(info);
3595
216k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
215k
    info->ir = read_imm_16(info);
3597
215k
    g_instruction_table[info->ir].instruction(info);
3598
215k
  }
3599
3600
216k
  size = info->pc - (unsigned int)pc;
3601
216k
  info->pc = (unsigned int)pc;
3602
3603
216k
  return size;
3604
216k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
217k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
217k
  int s;
3612
217k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
217k
  cs_struct* handle = instr->csh;
3614
217k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
217k
  if (code_len < 2) {
3619
774
    *size = 0;
3620
774
    return false;
3621
774
  }
3622
3623
216k
  if (instr->flat_insn->detail) {
3624
216k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
216k
  }
3626
3627
216k
  info->groups_count = 0;
3628
216k
  info->regs_read_count = 0;
3629
216k
  info->regs_write_count = 0;
3630
216k
  info->code = code;
3631
216k
  info->code_len = code_len;
3632
216k
  info->baseAddress = address;
3633
3634
216k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
216k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
216k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
216k
  if (handle->mode & CS_MODE_M68K_040)
3641
139k
    cpu_type = M68K_CPU_TYPE_68040;
3642
216k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
216k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
216k
  s = m68k_disassemble(info, address);
3647
3648
216k
  if (s == 0) {
3649
645
    *size = 2;
3650
645
    return false;
3651
645
  }
3652
3653
215k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
215k
  if (s > (int)code_len)
3662
1.13k
    *size = (uint16_t)code_len;
3663
214k
  else
3664
214k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
216k
}
3668