Coverage Report

Created: 2025-12-14 06:36

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
14.7k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
14.7k
  unsigned id = MI->flat_insn->id;
59
14.7k
  unsigned reg = 0;
60
14.7k
  int64_t imm = 0;
61
14.7k
  uint8_t access = 0;
62
63
14.7k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
311
  case RISCV_INS_FLW:
81
614
  case RISCV_INS_FSW:
82
813
  case RISCV_INS_FLD:
83
1.09k
  case RISCV_INS_FSD:
84
1.74k
  case RISCV_INS_LB:
85
1.95k
  case RISCV_INS_LBU:
86
2.04k
  case RISCV_INS_LD:
87
2.15k
  case RISCV_INS_LH:
88
2.42k
  case RISCV_INS_LHU:
89
2.98k
  case RISCV_INS_LW:
90
3.27k
  case RISCV_INS_LWU:
91
3.41k
  case RISCV_INS_SB:
92
3.67k
  case RISCV_INS_SD:
93
4.10k
  case RISCV_INS_SH:
94
4.91k
  case RISCV_INS_SW: {
95
4.91k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
4.91k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
4.91k
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
4.91k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
4.91k
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
4.91k
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
4.91k
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
4.91k
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
4.91k
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
4.91k
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
4.91k
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
4.91k
    RISCV_dec_op_count(MI);
110
111
4.91k
    break;
112
4.10k
  }
113
67
  case RISCV_INS_LR_W:
114
133
  case RISCV_INS_LR_W_AQ:
115
501
  case RISCV_INS_LR_W_AQ_RL:
116
628
  case RISCV_INS_LR_W_RL:
117
646
  case RISCV_INS_LR_D:
118
681
  case RISCV_INS_LR_D_AQ:
119
1.59k
  case RISCV_INS_LR_D_AQ_RL:
120
2.43k
  case RISCV_INS_LR_D_RL: {
121
2.43k
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
2.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
2.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
2.43k
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
2.43k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
2.43k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
2.43k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
2.43k
    break;
132
1.59k
  }
133
66
  case RISCV_INS_SC_W:
134
149
  case RISCV_INS_SC_W_AQ:
135
257
  case RISCV_INS_SC_W_AQ_RL:
136
323
  case RISCV_INS_SC_W_RL:
137
357
  case RISCV_INS_SC_D:
138
424
  case RISCV_INS_SC_D_AQ:
139
613
  case RISCV_INS_SC_D_AQ_RL:
140
739
  case RISCV_INS_SC_D_RL:
141
795
  case RISCV_INS_AMOADD_D:
142
832
  case RISCV_INS_AMOADD_D_AQ:
143
1.02k
  case RISCV_INS_AMOADD_D_AQ_RL:
144
1.24k
  case RISCV_INS_AMOADD_D_RL:
145
1.32k
  case RISCV_INS_AMOADD_W:
146
1.36k
  case RISCV_INS_AMOADD_W_AQ:
147
1.43k
  case RISCV_INS_AMOADD_W_AQ_RL:
148
1.64k
  case RISCV_INS_AMOADD_W_RL:
149
1.76k
  case RISCV_INS_AMOAND_D:
150
1.81k
  case RISCV_INS_AMOAND_D_AQ:
151
1.83k
  case RISCV_INS_AMOAND_D_AQ_RL:
152
2.04k
  case RISCV_INS_AMOAND_D_RL:
153
2.07k
  case RISCV_INS_AMOAND_W:
154
2.10k
  case RISCV_INS_AMOAND_W_AQ:
155
2.18k
  case RISCV_INS_AMOAND_W_AQ_RL:
156
2.21k
  case RISCV_INS_AMOAND_W_RL:
157
2.47k
  case RISCV_INS_AMOMAXU_D:
158
2.54k
  case RISCV_INS_AMOMAXU_D_AQ:
159
2.58k
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
2.63k
  case RISCV_INS_AMOMAXU_D_RL:
161
2.70k
  case RISCV_INS_AMOMAXU_W:
162
2.74k
  case RISCV_INS_AMOMAXU_W_AQ:
163
2.81k
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
2.88k
  case RISCV_INS_AMOMAXU_W_RL:
165
2.94k
  case RISCV_INS_AMOMAX_D:
166
2.98k
  case RISCV_INS_AMOMAX_D_AQ:
167
3.01k
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
3.10k
  case RISCV_INS_AMOMAX_D_RL:
169
3.13k
  case RISCV_INS_AMOMAX_W:
170
3.24k
  case RISCV_INS_AMOMAX_W_AQ:
171
3.31k
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
3.45k
  case RISCV_INS_AMOMAX_W_RL:
173
3.59k
  case RISCV_INS_AMOMINU_D:
174
3.65k
  case RISCV_INS_AMOMINU_D_AQ:
175
3.72k
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
3.81k
  case RISCV_INS_AMOMINU_D_RL:
177
3.87k
  case RISCV_INS_AMOMINU_W:
178
3.91k
  case RISCV_INS_AMOMINU_W_AQ:
179
3.98k
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
3.99k
  case RISCV_INS_AMOMINU_W_RL:
181
4.99k
  case RISCV_INS_AMOMIN_D:
182
5.21k
  case RISCV_INS_AMOMIN_D_AQ:
183
5.30k
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
5.34k
  case RISCV_INS_AMOMIN_D_RL:
185
5.42k
  case RISCV_INS_AMOMIN_W:
186
5.46k
  case RISCV_INS_AMOMIN_W_AQ:
187
5.52k
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
5.59k
  case RISCV_INS_AMOMIN_W_RL:
189
5.62k
  case RISCV_INS_AMOOR_D:
190
5.69k
  case RISCV_INS_AMOOR_D_AQ:
191
5.76k
  case RISCV_INS_AMOOR_D_AQ_RL:
192
5.78k
  case RISCV_INS_AMOOR_D_RL:
193
5.81k
  case RISCV_INS_AMOOR_W:
194
5.85k
  case RISCV_INS_AMOOR_W_AQ:
195
5.88k
  case RISCV_INS_AMOOR_W_AQ_RL:
196
5.95k
  case RISCV_INS_AMOOR_W_RL:
197
6.02k
  case RISCV_INS_AMOSWAP_D:
198
6.07k
  case RISCV_INS_AMOSWAP_D_AQ:
199
6.19k
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
6.23k
  case RISCV_INS_AMOSWAP_D_RL:
201
6.24k
  case RISCV_INS_AMOSWAP_W:
202
6.31k
  case RISCV_INS_AMOSWAP_W_AQ:
203
6.39k
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
6.84k
  case RISCV_INS_AMOSWAP_W_RL:
205
7.07k
  case RISCV_INS_AMOXOR_D:
206
7.11k
  case RISCV_INS_AMOXOR_D_AQ:
207
7.14k
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
7.18k
  case RISCV_INS_AMOXOR_D_RL:
209
7.25k
  case RISCV_INS_AMOXOR_W:
210
7.32k
  case RISCV_INS_AMOXOR_W_AQ:
211
7.36k
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
7.43k
  case RISCV_INS_AMOXOR_W_RL: {
213
7.43k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
7.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
7.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
7.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
7.43k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
7.43k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
7.43k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
7.43k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
7.43k
    break;
225
7.36k
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
7.36k
  }
230
14.7k
  }
231
14.7k
  return;
232
14.7k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
124k
{
238
124k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
124k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
93.4k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
124k
  if (MI->csh->detail_opt &&
252
124k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
14.7k
    fixDetailOfEffectiveAddr(MI);
254
255
124k
  return;
256
124k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
216k
{
260
216k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
216k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
261k
{
269
261k
  unsigned reg;
270
261k
  int64_t Imm = 0;
271
272
261k
  RISCV_add_cs_detail(MI, OpNo);
273
274
261k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
261k
  if (MCOperand_isReg(MO)) {
277
216k
    reg = MCOperand_getReg(MO);
278
216k
    printRegName(O, reg);
279
216k
  } else {
280
45.2k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
45.2k
        "Unknown operand kind in printOperand");
282
45.2k
    Imm = MCOperand_getImm(MO);
283
45.2k
    if (Imm >= 0) {
284
41.2k
      if (Imm > HEX_THRESHOLD)
285
24.9k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
16.3k
      else
287
16.3k
        SStream_concat(O, "%" PRIu64, Imm);
288
41.2k
    } else {
289
4.00k
      if (Imm < -HEX_THRESHOLD)
290
3.78k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
217
      else
292
217
        SStream_concat(O, "-%" PRIu64, -Imm);
293
4.00k
    }
294
45.2k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
261k
  return;
299
261k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
65.4k
{
303
65.4k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
206
  case 0x0000:
309
206
    return "ustatus";
310
506
  case 0x0004:
311
506
    return "uie";
312
148
  case 0x0005:
313
148
    return "utvec";
314
315
73
  case 0x0040:
316
73
    return "uscratch";
317
222
  case 0x0041:
318
222
    return "uepc";
319
165
  case 0x0042:
320
165
    return "ucause";
321
79
  case 0x0043:
322
79
    return "utval";
323
71
  case 0x0044:
324
71
    return "uip";
325
326
135
  case 0x0001:
327
135
    return "fflags";
328
288
  case 0x0002:
329
288
    return "frm";
330
297
  case 0x0003:
331
297
    return "fcsr";
332
333
1.11k
  case 0x0c00:
334
1.11k
    return "cycle";
335
1.53k
  case 0x0c01:
336
1.53k
    return "time";
337
320
  case 0x0c02:
338
320
    return "instret";
339
55
  case 0x0c03:
340
55
    return "hpmcounter3";
341
67
  case 0x0c04:
342
67
    return "hpmcounter4";
343
533
  case 0x0c05:
344
533
    return "hpmcounter5";
345
255
  case 0x0c06:
346
255
    return "hpmcounter6";
347
29
  case 0x0c07:
348
29
    return "hpmcounter7";
349
605
  case 0x0c08:
350
605
    return "hpmcounter8";
351
880
  case 0x0c09:
352
880
    return "hpmcounter9";
353
79
  case 0x0c0a:
354
79
    return "hpmcounter10";
355
41
  case 0x0c0b:
356
41
    return "hpmcounter11";
357
483
  case 0x0c0c:
358
483
    return "hpmcounter12";
359
652
  case 0x0c0d:
360
652
    return "hpmcounter13";
361
311
  case 0x0c0e:
362
311
    return "hpmcounter14";
363
72
  case 0x0c0f:
364
72
    return "hpmcounter15";
365
284
  case 0x0c10:
366
284
    return "hpmcounter16";
367
329
  case 0x0c11:
368
329
    return "hpmcounter17";
369
85
  case 0x0c12:
370
85
    return "hpmcounter18";
371
72
  case 0x0c13:
372
72
    return "hpmcounter19";
373
1.07k
  case 0x0c14:
374
1.07k
    return "hpmcounter20";
375
118
  case 0x0c15:
376
118
    return "hpmcounter21";
377
117
  case 0x0c16:
378
117
    return "hpmcounter22";
379
163
  case 0x0c17:
380
163
    return "hpmcounter23";
381
541
  case 0x0c18:
382
541
    return "hpmcounter24";
383
473
  case 0x0c19:
384
473
    return "hpmcounter25";
385
35
  case 0x0c1a:
386
35
    return "hpmcounter26";
387
443
  case 0x0c1b:
388
443
    return "hpmcounter27";
389
37
  case 0x0c1c:
390
37
    return "hpmcounter28";
391
72
  case 0x0c1d:
392
72
    return "hpmcounter29";
393
166
  case 0x0c1e:
394
166
    return "hpmcounter30";
395
131
  case 0x0c1f:
396
131
    return "hpmcounter31";
397
92
  case 0x0c80:
398
92
    return "cycleh";
399
148
  case 0x0c81:
400
148
    return "timeh";
401
587
  case 0x0c82:
402
587
    return "instreth";
403
218
  case 0x0c83:
404
218
    return "hpmcounter3h";
405
114
  case 0x0c84:
406
114
    return "hpmcounter4h";
407
322
  case 0x0c85:
408
322
    return "hpmcounter5h";
409
447
  case 0x0c86:
410
447
    return "hpmcounter6h";
411
899
  case 0x0c87:
412
899
    return "hpmcounter7h";
413
72
  case 0x0c88:
414
72
    return "hpmcounter8h";
415
37
  case 0x0c89:
416
37
    return "hpmcounter9h";
417
584
  case 0x0c8a:
418
584
    return "hpmcounter10h";
419
69
  case 0x0c8b:
420
69
    return "hpmcounter11h";
421
80
  case 0x0c8c:
422
80
    return "hpmcounter12h";
423
176
  case 0x0c8d:
424
176
    return "hpmcounter13h";
425
84
  case 0x0c8e:
426
84
    return "hpmcounter14h";
427
37
  case 0x0c8f:
428
37
    return "hpmcounter15h";
429
872
  case 0x0c90:
430
872
    return "hpmcounter16h";
431
441
  case 0x0c91:
432
441
    return "hpmcounter17h";
433
684
  case 0x0c92:
434
684
    return "hpmcounter18h";
435
363
  case 0x0c93:
436
363
    return "hpmcounter19h";
437
250
  case 0x0c94:
438
250
    return "hpmcounter20h";
439
521
  case 0x0c95:
440
521
    return "hpmcounter21h";
441
55
  case 0x0c96:
442
55
    return "hpmcounter22h";
443
168
  case 0x0c97:
444
168
    return "hpmcounter23h";
445
81
  case 0x0c98:
446
81
    return "hpmcounter24h";
447
35
  case 0x0c99:
448
35
    return "hpmcounter25h";
449
22
  case 0x0c9a:
450
22
    return "hpmcounter26h";
451
132
  case 0x0c9b:
452
132
    return "hpmcounter27h";
453
690
  case 0x0c9c:
454
690
    return "hpmcounter28h";
455
418
  case 0x0c9d:
456
418
    return "hpmcounter29h";
457
256
  case 0x0c9e:
458
256
    return "hpmcounter30h";
459
445
  case 0x0c9f:
460
445
    return "hpmcounter31h";
461
462
182
  case 0x0100:
463
182
    return "sstatus";
464
504
  case 0x0102:
465
504
    return "sedeleg";
466
390
  case 0x0103:
467
390
    return "sideleg";
468
275
  case 0x0104:
469
275
    return "sie";
470
719
  case 0x0105:
471
719
    return "stvec";
472
434
  case 0x0106:
473
434
    return "scounteren";
474
475
84
  case 0x0140:
476
84
    return "sscratch";
477
834
  case 0x0141:
478
834
    return "sepc";
479
69
  case 0x0142:
480
69
    return "scause";
481
212
  case 0x0143:
482
212
    return "stval";
483
574
  case 0x0144:
484
574
    return "sip";
485
486
194
  case 0x0180:
487
194
    return "satp";
488
489
111
  case 0x0f11:
490
111
    return "mvendorid";
491
18
  case 0x0f12:
492
18
    return "marchid";
493
35
  case 0x0f13:
494
35
    return "mimpid";
495
10
  case 0x0f14:
496
10
    return "mhartid";
497
498
70
  case 0x0300:
499
70
    return "mstatus";
500
102
  case 0x0301:
501
102
    return "misa";
502
100
  case 0x0302:
503
100
    return "medeleg";
504
727
  case 0x0303:
505
727
    return "mideleg";
506
177
  case 0x0304:
507
177
    return "mie";
508
706
  case 0x0305:
509
706
    return "mtvec";
510
67
  case 0x0306:
511
67
    return "mcounteren";
512
513
234
  case 0x0340:
514
234
    return "mscratch";
515
744
  case 0x0341:
516
744
    return "mepc";
517
305
  case 0x0342:
518
305
    return "mcause";
519
111
  case 0x0343:
520
111
    return "mtval";
521
233
  case 0x0344:
522
233
    return "mip";
523
524
36
  case 0x03a0:
525
36
    return "pmpcfg0";
526
51
  case 0x03a1:
527
51
    return "pmpcfg1";
528
147
  case 0x03a2:
529
147
    return "pmpcfg2";
530
100
  case 0x03a3:
531
100
    return "pmpcfg3";
532
658
  case 0x03b0:
533
658
    return "pmpaddr0";
534
150
  case 0x03b1:
535
150
    return "pmpaddr1";
536
423
  case 0x03b2:
537
423
    return "pmpaddr2";
538
195
  case 0x03b3:
539
195
    return "pmpaddr3";
540
68
  case 0x03b4:
541
68
    return "pmpaddr4";
542
67
  case 0x03b5:
543
67
    return "pmpaddr5";
544
98
  case 0x03b6:
545
98
    return "pmpaddr6";
546
514
  case 0x03b7:
547
514
    return "pmpaddr7";
548
66
  case 0x03b8:
549
66
    return "pmpaddr8";
550
104
  case 0x03b9:
551
104
    return "pmpaddr9";
552
35
  case 0x03ba:
553
35
    return "pmpaddr10";
554
752
  case 0x03bb:
555
752
    return "pmpaddr11";
556
34
  case 0x03bc:
557
34
    return "pmpaddr12";
558
66
  case 0x03bd:
559
66
    return "pmpaddr13";
560
393
  case 0x03be:
561
393
    return "pmpaddr14";
562
463
  case 0x03bf:
563
463
    return "pmpaddr15";
564
565
54
  case 0x0b00:
566
54
    return "mcycle";
567
231
  case 0x0b02:
568
231
    return "minstret";
569
386
  case 0x0b03:
570
386
    return "mhpmcounter3";
571
33
  case 0x0b04:
572
33
    return "mhpmcounter4";
573
528
  case 0x0b05:
574
528
    return "mhpmcounter5";
575
75
  case 0x0b06:
576
75
    return "mhpmcounter6";
577
36
  case 0x0b07:
578
36
    return "mhpmcounter7";
579
121
  case 0x0b08:
580
121
    return "mhpmcounter8";
581
35
  case 0x0b09:
582
35
    return "mhpmcounter9";
583
37
  case 0x0b0a:
584
37
    return "mhpmcounter10";
585
71
  case 0x0b0b:
586
71
    return "mhpmcounter11";
587
67
  case 0x0b0c:
588
67
    return "mhpmcounter12";
589
132
  case 0x0b0d:
590
132
    return "mhpmcounter13";
591
70
  case 0x0b0e:
592
70
    return "mhpmcounter14";
593
48
  case 0x0b0f:
594
48
    return "mhpmcounter15";
595
68
  case 0x0b10:
596
68
    return "mhpmcounter16";
597
99
  case 0x0b11:
598
99
    return "mhpmcounter17";
599
42
  case 0x0b12:
600
42
    return "mhpmcounter18";
601
68
  case 0x0b13:
602
68
    return "mhpmcounter19";
603
68
  case 0x0b14:
604
68
    return "mhpmcounter20";
605
41
  case 0x0b15:
606
41
    return "mhpmcounter21";
607
55
  case 0x0b16:
608
55
    return "mhpmcounter22";
609
241
  case 0x0b17:
610
241
    return "mhpmcounter23";
611
24
  case 0x0b18:
612
24
    return "mhpmcounter24";
613
116
  case 0x0b19:
614
116
    return "mhpmcounter25";
615
68
  case 0x0b1a:
616
68
    return "mhpmcounter26";
617
73
  case 0x0b1b:
618
73
    return "mhpmcounter27";
619
72
  case 0x0b1c:
620
72
    return "mhpmcounter28";
621
195
  case 0x0b1d:
622
195
    return "mhpmcounter29";
623
36
  case 0x0b1e:
624
36
    return "mhpmcounter30";
625
196
  case 0x0b1f:
626
196
    return "mhpmcounter31";
627
86
  case 0x0b80:
628
86
    return "mcycleh";
629
148
  case 0x0b82:
630
148
    return "minstreth";
631
38
  case 0x0b83:
632
38
    return "mhpmcounter3h";
633
71
  case 0x0b84:
634
71
    return "mhpmcounter4h";
635
67
  case 0x0b85:
636
67
    return "mhpmcounter5h";
637
67
  case 0x0b86:
638
67
    return "mhpmcounter6h";
639
85
  case 0x0b87:
640
85
    return "mhpmcounter7h";
641
19
  case 0x0b88:
642
19
    return "mhpmcounter8h";
643
79
  case 0x0b89:
644
79
    return "mhpmcounter9h";
645
73
  case 0x0b8a:
646
73
    return "mhpmcounter10h";
647
476
  case 0x0b8b:
648
476
    return "mhpmcounter11h";
649
200
  case 0x0b8c:
650
200
    return "mhpmcounter12h";
651
67
  case 0x0b8d:
652
67
    return "mhpmcounter13h";
653
66
  case 0x0b8e:
654
66
    return "mhpmcounter14h";
655
77
  case 0x0b8f:
656
77
    return "mhpmcounter15h";
657
459
  case 0x0b90:
658
459
    return "mhpmcounter16h";
659
67
  case 0x0b91:
660
67
    return "mhpmcounter17h";
661
105
  case 0x0b92:
662
105
    return "mhpmcounter18h";
663
129
  case 0x0b93:
664
129
    return "mhpmcounter19h";
665
117
  case 0x0b94:
666
117
    return "mhpmcounter20h";
667
69
  case 0x0b95:
668
69
    return "mhpmcounter21h";
669
98
  case 0x0b96:
670
98
    return "mhpmcounter22h";
671
75
  case 0x0b97:
672
75
    return "mhpmcounter23h";
673
250
  case 0x0b98:
674
250
    return "mhpmcounter24h";
675
111
  case 0x0b99:
676
111
    return "mhpmcounter25h";
677
92
  case 0x0b9a:
678
92
    return "mhpmcounter26h";
679
493
  case 0x0b9b:
680
493
    return "mhpmcounter27h";
681
1.04k
  case 0x0b9c:
682
1.04k
    return "mhpmcounter28h";
683
494
  case 0x0b9d:
684
494
    return "mhpmcounter29h";
685
385
  case 0x0b9e:
686
385
    return "mhpmcounter30h";
687
92
  case 0x0b9f:
688
92
    return "mhpmcounter31h";
689
690
93
  case 0x0323:
691
93
    return "mhpmevent3";
692
67
  case 0x0324:
693
67
    return "mhpmevent4";
694
212
  case 0x0325:
695
212
    return "mhpmevent5";
696
47
  case 0x0326:
697
47
    return "mhpmevent6";
698
108
  case 0x0327:
699
108
    return "mhpmevent7";
700
904
  case 0x0328:
701
904
    return "mhpmevent8";
702
71
  case 0x0329:
703
71
    return "mhpmevent9";
704
70
  case 0x032a:
705
70
    return "mhpmevent10";
706
562
  case 0x032b:
707
562
    return "mhpmevent11";
708
66
  case 0x032c:
709
66
    return "mhpmevent12";
710
377
  case 0x032d:
711
377
    return "mhpmevent13";
712
59
  case 0x032e:
713
59
    return "mhpmevent14";
714
18
  case 0x032f:
715
18
    return "mhpmevent15";
716
241
  case 0x0330:
717
241
    return "mhpmevent16";
718
147
  case 0x0331:
719
147
    return "mhpmevent17";
720
279
  case 0x0332:
721
279
    return "mhpmevent18";
722
237
  case 0x0333:
723
237
    return "mhpmevent19";
724
885
  case 0x0334:
725
885
    return "mhpmevent20";
726
183
  case 0x0335:
727
183
    return "mhpmevent21";
728
693
  case 0x0336:
729
693
    return "mhpmevent22";
730
35
  case 0x0337:
731
35
    return "mhpmevent23";
732
36
  case 0x0338:
733
36
    return "mhpmevent24";
734
250
  case 0x0339:
735
250
    return "mhpmevent25";
736
79
  case 0x033a:
737
79
    return "mhpmevent26";
738
509
  case 0x033b:
739
509
    return "mhpmevent27";
740
705
  case 0x033c:
741
705
    return "mhpmevent28";
742
532
  case 0x033d:
743
532
    return "mhpmevent29";
744
287
  case 0x033e:
745
287
    return "mhpmevent30";
746
66
  case 0x033f:
747
66
    return "mhpmevent31";
748
749
150
  case 0x07a0:
750
150
    return "tselect";
751
101
  case 0x07a1:
752
101
    return "tdata1";
753
1.10k
  case 0x07a2:
754
1.10k
    return "tdata2";
755
35
  case 0x07a3:
756
35
    return "tdata3";
757
758
326
  case 0x07b0:
759
326
    return "dcsr";
760
99
  case 0x07b1:
761
99
    return "dpc";
762
95
  case 0x07b2:
763
95
    return "dscratch";
764
65.4k
  }
765
11.2k
  return NULL;
766
65.4k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
65.4k
{
772
65.4k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
65.4k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
65.4k
  if (Name) {
776
54.2k
    SStream_concat0(O, Name);
777
54.2k
  } else {
778
11.2k
    SStream_concat(O, "%u", Imm);
779
11.2k
  }
780
65.4k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
2.83k
{
784
2.83k
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
2.83k
  if ((FenceArg & RISCVFenceField_I) != 0)
788
1.43k
    SStream_concat0(O, "i");
789
2.83k
  if ((FenceArg & RISCVFenceField_O) != 0)
790
758
    SStream_concat0(O, "o");
791
2.83k
  if ((FenceArg & RISCVFenceField_R) != 0)
792
1.47k
    SStream_concat0(O, "r");
793
2.83k
  if ((FenceArg & RISCVFenceField_W) != 0)
794
1.37k
    SStream_concat0(O, "w");
795
2.83k
  if (FenceArg == 0)
796
688
    SStream_concat0(O, "unknown");
797
2.83k
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
12.4k
{
801
12.4k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
12.4k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
12.4k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
12.4k
}
810
811
#endif // CAPSTONE_HAS_RISCV