Coverage Report

Created: 2025-12-14 06:36

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86DisassemblerDecoder.c
Line
Count
Source
1
/*===-- X86DisassemblerDecoder.c - Disassembler decoder ------------*- C -*-===*
2
 *
3
 *                     The LLVM Compiler Infrastructure
4
 *
5
 * This file is distributed under the University of Illinois Open Source
6
 * License. See LICENSE.TXT for details.
7
 *
8
 *===----------------------------------------------------------------------===*
9
 *
10
 * This file is part of the X86 Disassembler.
11
 * It contains the implementation of the instruction decoder.
12
 * Documentation for the disassembler can be found in X86Disassembler.h.
13
 *
14
 *===----------------------------------------------------------------------===*/
15
16
/* Capstone Disassembly Engine */
17
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
18
19
#ifdef CAPSTONE_HAS_X86
20
21
#include <stdarg.h> /* for va_*()       */
22
#if defined(CAPSTONE_HAS_OSXKERNEL)
23
#include <libkern/libkern.h>
24
#else
25
#include <stdlib.h> /* for exit()       */
26
#endif
27
28
#include <string.h>
29
30
#include "../../cs_priv.h"
31
#include "../../utils.h"
32
33
#include "X86DisassemblerDecoder.h"
34
#include "X86Mapping.h"
35
36
/// Specifies whether a ModR/M byte is needed and (if so) which
37
/// instruction each possible value of the ModR/M byte corresponds to.  Once
38
/// this information is known, we have narrowed down to a single instruction.
39
struct ModRMDecision {
40
  uint8_t modrm_type;
41
  uint16_t instructionIDs;
42
};
43
44
/// Specifies which set of ModR/M->instruction tables to look at
45
/// given a particular opcode.
46
struct OpcodeDecision {
47
  struct ModRMDecision modRMDecisions[256];
48
};
49
50
/// Specifies which opcode->instruction tables to look at given
51
/// a particular context (set of attributes).  Since there are many possible
52
/// contexts, the decoder first uses CONTEXTS_SYM to determine which context
53
/// applies given a specific set of attributes.  Hence there are only IC_max
54
/// entries in this table, rather than 2^(ATTR_max).
55
struct ContextDecision {
56
  struct OpcodeDecision opcodeDecisions[IC_max];
57
};
58
59
#ifdef CAPSTONE_X86_REDUCE
60
#include "X86GenDisassemblerTables_reduce.inc"
61
#include "X86GenDisassemblerTables_reduce2.inc"
62
#include "X86Lookup16_reduce.inc"
63
#else
64
#include "X86GenDisassemblerTables.inc"
65
#include "X86GenDisassemblerTables2.inc"
66
#include "X86Lookup16.inc"
67
#endif
68
69
/*
70
 * contextForAttrs - Client for the instruction context table.  Takes a set of
71
 *   attributes and returns the appropriate decode context.
72
 *
73
 * @param attrMask  - Attributes, from the enumeration attributeBits.
74
 * @return          - The InstructionContext to use when looking up an
75
 *                    an instruction with these attributes.
76
 */
77
static InstructionContext contextForAttrs(uint16_t attrMask)
78
831k
{
79
831k
  return CONTEXTS_SYM[attrMask];
80
831k
}
81
82
/*
83
 * modRMRequired - Reads the appropriate instruction table to determine whether
84
 *   the ModR/M byte is required to decode a particular instruction.
85
 *
86
 * @param type        - The opcode type (i.e., how many bytes it has).
87
 * @param insnContext - The context for the instruction, as returned by
88
 *                      contextForAttrs.
89
 * @param opcode      - The last byte of the instruction's opcode, not counting
90
 *                      ModR/M extensions and escapes.
91
 * @return            - true if the ModR/M byte is required, false otherwise.
92
 */
93
static int modRMRequired(OpcodeType type, InstructionContext insnContext,
94
       uint16_t opcode)
95
831k
{
96
831k
  const struct OpcodeDecision *decision = NULL;
97
831k
  const uint8_t *indextable = NULL;
98
831k
  unsigned int index;
99
100
831k
  switch (type) {
101
0
  default:
102
0
    break;
103
656k
  case ONEBYTE:
104
656k
    decision = ONEBYTE_SYM;
105
656k
    indextable = index_x86DisassemblerOneByteOpcodes;
106
656k
    break;
107
92.2k
  case TWOBYTE:
108
92.2k
    decision = TWOBYTE_SYM;
109
92.2k
    indextable = index_x86DisassemblerTwoByteOpcodes;
110
92.2k
    break;
111
27.2k
  case THREEBYTE_38:
112
27.2k
    decision = THREEBYTE38_SYM;
113
27.2k
    indextable = index_x86DisassemblerThreeByte38Opcodes;
114
27.2k
    break;
115
40.8k
  case THREEBYTE_3A:
116
40.8k
    decision = THREEBYTE3A_SYM;
117
40.8k
    indextable = index_x86DisassemblerThreeByte3AOpcodes;
118
40.8k
    break;
119
0
#ifndef CAPSTONE_X86_REDUCE
120
10.3k
  case XOP8_MAP:
121
10.3k
    decision = XOP8_MAP_SYM;
122
10.3k
    indextable = index_x86DisassemblerXOP8Opcodes;
123
10.3k
    break;
124
1.47k
  case XOP9_MAP:
125
1.47k
    decision = XOP9_MAP_SYM;
126
1.47k
    indextable = index_x86DisassemblerXOP9Opcodes;
127
1.47k
    break;
128
1.02k
  case XOPA_MAP:
129
1.02k
    decision = XOPA_MAP_SYM;
130
1.02k
    indextable = index_x86DisassemblerXOPAOpcodes;
131
1.02k
    break;
132
1.44k
  case THREEDNOW_MAP:
133
    // 3DNow instructions always have ModRM byte
134
1.44k
    return true;
135
831k
#endif
136
831k
  }
137
138
  // return decision->opcodeDecisions[insnContext].modRMDecisions[opcode].modrm_type != MODRM_ONEENTRY;
139
829k
  index = indextable[insnContext];
140
829k
  if (index)
141
825k
    return decision[index - 1].modRMDecisions[opcode].modrm_type !=
142
825k
           MODRM_ONEENTRY;
143
4.64k
  else
144
4.64k
    return false;
145
829k
}
146
147
/*
148
 * decode - Reads the appropriate instruction table to obtain the unique ID of
149
 *   an instruction.
150
 *
151
 * @param type        - See modRMRequired().
152
 * @param insnContext - See modRMRequired().
153
 * @param opcode      - See modRMRequired().
154
 * @param modRM       - The ModR/M byte if required, or any value if not.
155
 * @return            - The UID of the instruction, or 0 on failure.
156
 */
157
static InstrUID decode(OpcodeType type, InstructionContext insnContext,
158
           uint8_t opcode, uint8_t modRM)
159
829k
{
160
829k
  const struct ModRMDecision *dec = NULL;
161
829k
  unsigned int index;
162
829k
  static const struct OpcodeDecision emptyDecision = { 0 };
163
164
829k
  switch (type) {
165
0
  default:
166
0
    break; // never reach
167
655k
  case ONEBYTE:
168
    // dec = &ONEBYTE_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
169
655k
    index = index_x86DisassemblerOneByteOpcodes[insnContext];
170
655k
    if (index)
171
654k
      dec = &ONEBYTE_SYM[index - 1].modRMDecisions[opcode];
172
318
    else
173
318
      dec = &emptyDecision.modRMDecisions[opcode];
174
655k
    break;
175
92.1k
  case TWOBYTE:
176
    //dec = &TWOBYTE_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
177
92.1k
    index = index_x86DisassemblerTwoByteOpcodes[insnContext];
178
92.1k
    if (index)
179
90.7k
      dec = &TWOBYTE_SYM[index - 1].modRMDecisions[opcode];
180
1.45k
    else
181
1.45k
      dec = &emptyDecision.modRMDecisions[opcode];
182
92.1k
    break;
183
27.2k
  case THREEBYTE_38:
184
    // dec = &THREEBYTE38_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
185
27.2k
    index = index_x86DisassemblerThreeByte38Opcodes[insnContext];
186
27.2k
    if (index)
187
26.8k
      dec = &THREEBYTE38_SYM[index - 1].modRMDecisions[opcode];
188
323
    else
189
323
      dec = &emptyDecision.modRMDecisions[opcode];
190
27.2k
    break;
191
40.8k
  case THREEBYTE_3A:
192
    //dec = &THREEBYTE3A_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
193
40.8k
    index = index_x86DisassemblerThreeByte3AOpcodes[insnContext];
194
40.8k
    if (index)
195
40.3k
      dec = &THREEBYTE3A_SYM[index - 1].modRMDecisions[opcode];
196
430
    else
197
430
      dec = &emptyDecision.modRMDecisions[opcode];
198
40.8k
    break;
199
0
#ifndef CAPSTONE_X86_REDUCE
200
10.3k
  case XOP8_MAP:
201
    // dec = &XOP8_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
202
10.3k
    index = index_x86DisassemblerXOP8Opcodes[insnContext];
203
10.3k
    if (index)
204
8.85k
      dec = &XOP8_MAP_SYM[index - 1].modRMDecisions[opcode];
205
1.45k
    else
206
1.45k
      dec = &emptyDecision.modRMDecisions[opcode];
207
10.3k
    break;
208
1.47k
  case XOP9_MAP:
209
    // dec = &XOP9_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
210
1.47k
    index = index_x86DisassemblerXOP9Opcodes[insnContext];
211
1.47k
    if (index)
212
1.07k
      dec = &XOP9_MAP_SYM[index - 1].modRMDecisions[opcode];
213
397
    else
214
397
      dec = &emptyDecision.modRMDecisions[opcode];
215
1.47k
    break;
216
1.02k
  case XOPA_MAP:
217
    // dec = &XOPA_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
218
1.02k
    index = index_x86DisassemblerXOPAOpcodes[insnContext];
219
1.02k
    if (index)
220
764
      dec = &XOPA_MAP_SYM[index - 1].modRMDecisions[opcode];
221
263
    else
222
263
      dec = &emptyDecision.modRMDecisions[opcode];
223
1.02k
    break;
224
1.44k
  case THREEDNOW_MAP:
225
    // dec = &THREEDNOW_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
226
1.44k
    index = index_x86Disassembler3DNowOpcodes[insnContext];
227
1.44k
    if (index)
228
1.14k
      dec = &THREEDNOW_MAP_SYM[index - 1]
229
1.14k
               .modRMDecisions[opcode];
230
299
    else
231
299
      dec = &emptyDecision.modRMDecisions[opcode];
232
1.44k
    break;
233
829k
#endif
234
829k
  }
235
236
829k
  switch (dec->modrm_type) {
237
0
  default:
238
    // debug("Corrupt table!  Unknown modrm_type");
239
0
    return 0;
240
361k
  case MODRM_ONEENTRY:
241
361k
    return modRMTable[dec->instructionIDs];
242
362k
  case MODRM_SPLITRM:
243
362k
    if (modFromModRM(modRM) == 0x3)
244
90.7k
      return modRMTable[dec->instructionIDs + 1];
245
271k
    return modRMTable[dec->instructionIDs];
246
90.1k
  case MODRM_SPLITREG:
247
90.1k
    if (modFromModRM(modRM) == 0x3)
248
27.7k
      return modRMTable[dec->instructionIDs +
249
27.7k
            ((modRM & 0x38) >> 3) + 8];
250
62.4k
    return modRMTable[dec->instructionIDs + ((modRM & 0x38) >> 3)];
251
15.7k
  case MODRM_SPLITMISC:
252
15.7k
    if (modFromModRM(modRM) == 0x3)
253
2.67k
      return modRMTable[dec->instructionIDs + (modRM & 0x3f) +
254
2.67k
            8];
255
13.0k
    return modRMTable[dec->instructionIDs + ((modRM & 0x38) >> 3)];
256
0
  case MODRM_FULL:
257
0
    return modRMTable[dec->instructionIDs + modRM];
258
829k
  }
259
829k
}
260
261
/*
262
 * specifierForUID - Given a UID, returns the name and operand specification for
263
 *   that instruction.
264
 *
265
 * @param uid - The unique ID for the instruction.  This should be returned by
266
 *              decode(); specifierForUID will not check bounds.
267
 * @return    - A pointer to the specification for that instruction.
268
 */
269
static const struct InstructionSpecifier *specifierForUID(InstrUID uid)
270
703k
{
271
703k
  return &INSTRUCTIONS_SYM[uid];
272
703k
}
273
274
/*
275
 * consumeByte - Uses the reader function provided by the user to consume one
276
 *   byte from the instruction's memory and advance the cursor.
277
 *
278
 * @param insn  - The instruction with the reader function to use.  The cursor
279
 *                for this instruction is advanced.
280
 * @param byte  - A pointer to a pre-allocated memory buffer to be populated
281
 *                with the data read.
282
 * @return      - 0 if the read was successful; nonzero otherwise.
283
 */
284
static int consumeByte(struct InternalInstruction *insn, uint8_t *byte)
285
2.41M
{
286
2.41M
  int ret = insn->reader(insn->readerArg, byte, insn->readerCursor);
287
288
2.41M
  if (!ret)
289
2.41M
    ++(insn->readerCursor);
290
291
2.41M
  return ret;
292
2.41M
}
293
294
/*
295
 * lookAtByte - Like consumeByte, but does not advance the cursor.
296
 *
297
 * @param insn  - See consumeByte().
298
 * @param byte  - See consumeByte().
299
 * @return      - See consumeByte().
300
 */
301
static int lookAtByte(struct InternalInstruction *insn, uint8_t *byte)
302
295k
{
303
295k
  return insn->reader(insn->readerArg, byte, insn->readerCursor);
304
295k
}
305
306
static void unconsumeByte(struct InternalInstruction *insn)
307
798k
{
308
798k
  insn->readerCursor--;
309
798k
}
310
311
#define CONSUME_FUNC(name, type) \
312
  static int name(struct InternalInstruction *insn, type *ptr) \
313
119k
  { \
314
119k
    type combined = 0; \
315
119k
    unsigned offset; \
316
380k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
261k
      uint8_t byte; \
318
261k
      int ret = insn->reader(insn->readerArg, &byte, \
319
261k
                 insn->readerCursor + offset); \
320
261k
      if (ret) \
321
261k
        return ret; \
322
261k
      combined = combined | \
323
260k
           ((uint64_t)byte << (offset * 8)); \
324
260k
    } \
325
119k
    *ptr = combined; \
326
118k
    insn->readerCursor += sizeof(type); \
327
118k
    return 0; \
328
119k
  }
X86DisassemblerDecoder.c:consumeInt8
Line
Count
Source
313
51.4k
  { \
314
51.4k
    type combined = 0; \
315
51.4k
    unsigned offset; \
316
102k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
51.4k
      uint8_t byte; \
318
51.4k
      int ret = insn->reader(insn->readerArg, &byte, \
319
51.4k
                 insn->readerCursor + offset); \
320
51.4k
      if (ret) \
321
51.4k
        return ret; \
322
51.4k
      combined = combined | \
323
51.3k
           ((uint64_t)byte << (offset * 8)); \
324
51.3k
    } \
325
51.4k
    *ptr = combined; \
326
51.3k
    insn->readerCursor += sizeof(type); \
327
51.3k
    return 0; \
328
51.4k
  }
X86DisassemblerDecoder.c:consumeInt16
Line
Count
Source
313
12.0k
  { \
314
12.0k
    type combined = 0; \
315
12.0k
    unsigned offset; \
316
35.9k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
23.9k
      uint8_t byte; \
318
23.9k
      int ret = insn->reader(insn->readerArg, &byte, \
319
23.9k
                 insn->readerCursor + offset); \
320
23.9k
      if (ret) \
321
23.9k
        return ret; \
322
23.9k
      combined = combined | \
323
23.9k
           ((uint64_t)byte << (offset * 8)); \
324
23.9k
    } \
325
12.0k
    *ptr = combined; \
326
11.9k
    insn->readerCursor += sizeof(type); \
327
11.9k
    return 0; \
328
12.0k
  }
X86DisassemblerDecoder.c:consumeInt32
Line
Count
Source
313
14.6k
  { \
314
14.6k
    type combined = 0; \
315
14.6k
    unsigned offset; \
316
72.6k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
58.2k
      uint8_t byte; \
318
58.2k
      int ret = insn->reader(insn->readerArg, &byte, \
319
58.2k
                 insn->readerCursor + offset); \
320
58.2k
      if (ret) \
321
58.2k
        return ret; \
322
58.2k
      combined = combined | \
323
57.9k
           ((uint64_t)byte << (offset * 8)); \
324
57.9k
    } \
325
14.6k
    *ptr = combined; \
326
14.4k
    insn->readerCursor += sizeof(type); \
327
14.4k
    return 0; \
328
14.6k
  }
X86DisassemblerDecoder.c:consumeUInt16
Line
Count
Source
313
23.5k
  { \
314
23.5k
    type combined = 0; \
315
23.5k
    unsigned offset; \
316
70.4k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
47.0k
      uint8_t byte; \
318
47.0k
      int ret = insn->reader(insn->readerArg, &byte, \
319
47.0k
                 insn->readerCursor + offset); \
320
47.0k
      if (ret) \
321
47.0k
        return ret; \
322
47.0k
      combined = combined | \
323
46.8k
           ((uint64_t)byte << (offset * 8)); \
324
46.8k
    } \
325
23.5k
    *ptr = combined; \
326
23.3k
    insn->readerCursor += sizeof(type); \
327
23.3k
    return 0; \
328
23.5k
  }
X86DisassemblerDecoder.c:consumeUInt32
Line
Count
Source
313
15.3k
  { \
314
15.3k
    type combined = 0; \
315
15.3k
    unsigned offset; \
316
75.7k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
60.6k
      uint8_t byte; \
318
60.6k
      int ret = insn->reader(insn->readerArg, &byte, \
319
60.6k
                 insn->readerCursor + offset); \
320
60.6k
      if (ret) \
321
60.6k
        return ret; \
322
60.6k
      combined = combined | \
323
60.4k
           ((uint64_t)byte << (offset * 8)); \
324
60.4k
    } \
325
15.3k
    *ptr = combined; \
326
15.0k
    insn->readerCursor += sizeof(type); \
327
15.0k
    return 0; \
328
15.3k
  }
X86DisassemblerDecoder.c:consumeUInt64
Line
Count
Source
313
2.53k
  { \
314
2.53k
    type combined = 0; \
315
2.53k
    unsigned offset; \
316
22.4k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
20.0k
      uint8_t byte; \
318
20.0k
      int ret = insn->reader(insn->readerArg, &byte, \
319
20.0k
                 insn->readerCursor + offset); \
320
20.0k
      if (ret) \
321
20.0k
        return ret; \
322
20.0k
      combined = combined | \
323
19.9k
           ((uint64_t)byte << (offset * 8)); \
324
19.9k
    } \
325
2.53k
    *ptr = combined; \
326
2.47k
    insn->readerCursor += sizeof(type); \
327
2.47k
    return 0; \
328
2.53k
  }
329
330
/*
331
 * consume* - Use the reader function provided by the user to consume data
332
 *   values of various sizes from the instruction's memory and advance the
333
 *   cursor appropriately.  These readers perform endian conversion.
334
 *
335
 * @param insn    - See consumeByte().
336
 * @param ptr     - A pointer to a pre-allocated memory of appropriate size to
337
 *                  be populated with the data read.
338
 * @return        - See consumeByte().
339
 */
340
CONSUME_FUNC(consumeInt8, int8_t)
341
CONSUME_FUNC(consumeInt16, int16_t)
342
CONSUME_FUNC(consumeInt32, int32_t)
343
CONSUME_FUNC(consumeUInt16, uint16_t)
344
CONSUME_FUNC(consumeUInt32, uint32_t)
345
CONSUME_FUNC(consumeUInt64, uint64_t)
346
347
static bool isREX(struct InternalInstruction *insn, uint8_t prefix)
348
647k
{
349
647k
  if (insn->mode == MODE_64BIT)
350
242k
    return prefix >= 0x40 && prefix <= 0x4f;
351
352
404k
  return false;
353
647k
}
354
355
/*
356
 * setPrefixPresent - Marks that a particular prefix is present as mandatory
357
 *
358
 * @param insn      - The instruction to be marked as having the prefix.
359
 * @param prefix    - The prefix that is present.
360
 */
361
static void setPrefixPresent(struct InternalInstruction *insn, uint8_t prefix)
362
136k
{
363
136k
  uint8_t nextByte;
364
365
136k
  switch (prefix) {
366
37.7k
  case 0xf0: // LOCK
367
37.7k
    insn->hasLockPrefix = true;
368
37.7k
    insn->repeatPrefix = 0;
369
37.7k
    break;
370
371
27.6k
  case 0xf2: // REPNE/REPNZ
372
53.6k
  case 0xf3: // REP or REPE/REPZ
373
53.6k
    if (lookAtByte(insn, &nextByte))
374
35
      break;
375
    // TODO:
376
    //  1. There could be several 0x66
377
    //  2. if (nextByte == 0x66) and nextNextByte != 0x0f then
378
    //      it's not mandatory prefix
379
    //  3. if (nextByte >= 0x40 && nextByte <= 0x4f) it's REX and we need
380
    //     0x0f exactly after it to be mandatory prefix
381
53.6k
    if (isREX(insn, nextByte) || nextByte == 0x0f ||
382
37.7k
        nextByte == 0x66)
383
      // The last of 0xf2 /0xf3 is mandatory prefix
384
16.3k
      insn->mandatoryPrefix = prefix;
385
386
53.6k
    insn->repeatPrefix = prefix;
387
53.6k
    insn->hasLockPrefix = false;
388
53.6k
    break;
389
390
17.2k
  case 0x66:
391
17.2k
    if (lookAtByte(insn, &nextByte))
392
49
      break;
393
    // 0x66 can't overwrite existing mandatory prefix and should be ignored
394
17.2k
    if (!insn->mandatoryPrefix &&
395
16.2k
        (nextByte == 0x0f || isREX(insn, nextByte)))
396
6.57k
      insn->mandatoryPrefix = prefix;
397
17.2k
    break;
398
136k
  }
399
136k
}
400
401
/*
402
 * readPrefixes - Consumes all of an instruction's prefix bytes, and marks the
403
 *   instruction as having them.  Also sets the instruction's default operand,
404
 *   address, and other relevant data sizes to report operands correctly.
405
 *
406
 * @param insn  - The instruction whose prefixes are to be read.
407
 * @return      - 0 if the instruction could be read until the end of the prefix
408
 *                bytes, and no prefixes conflicted; nonzero otherwise.
409
 */
410
static int readPrefixes(struct InternalInstruction *insn)
411
619k
{
412
619k
  bool isPrefix = true;
413
619k
  uint8_t byte = 0;
414
619k
  uint8_t nextByte;
415
416
1.37M
  while (isPrefix) {
417
756k
    if (insn->mode == MODE_64BIT) {
418
      // eliminate consecutive redundant REX bytes in front
419
290k
      if (consumeByte(insn, &byte))
420
157
        return -1;
421
422
289k
      if ((byte & 0xf0) == 0x40) {
423
54.9k
        while (true) {
424
54.9k
          if (lookAtByte(
425
54.9k
                insn,
426
54.9k
                &byte)) // out of input code
427
122
            return -1;
428
54.8k
          if ((byte & 0xf0) == 0x40) {
429
            // another REX prefix, but we only remember the last one
430
6.20k
            if (consumeByte(insn, &byte))
431
0
              return -1;
432
6.20k
          } else
433
48.6k
            break;
434
54.8k
        }
435
436
        // recover the last REX byte if next byte is not a legacy prefix
437
48.6k
        switch (byte) {
438
1.56k
        case 0xf2: /* REPNE/REPNZ */
439
3.36k
        case 0xf3: /* REP or REPE/REPZ */
440
4.51k
        case 0xf0: /* LOCK */
441
5.78k
        case 0x2e: /* CS segment override -OR- Branch not taken */
442
6.00k
        case 0x36: /* SS segment override -OR- Branch taken */
443
6.26k
        case 0x3e: /* DS segment override */
444
6.52k
        case 0x26: /* ES segment override */
445
7.01k
        case 0x64: /* FS segment override */
446
7.21k
        case 0x65: /* GS segment override */
447
7.95k
        case 0x66: /* Operand-size override */
448
8.73k
        case 0x67: /* Address-size override */
449
8.73k
          break;
450
39.9k
        default: /* Not a prefix byte */
451
39.9k
          unconsumeByte(insn);
452
39.9k
          break;
453
48.6k
        }
454
241k
      } else {
455
241k
        unconsumeByte(insn);
456
241k
      }
457
289k
    }
458
459
    /* If we fail reading prefixes, just stop here and let the opcode reader deal with it */
460
755k
    if (consumeByte(insn, &byte))
461
138
      return -1;
462
463
755k
    if (insn->readerCursor - 1 == insn->startLocation &&
464
613k
        (byte == 0xf2 || byte == 0xf3)) {
465
      // prefix requires next byte
466
43.5k
      if (lookAtByte(insn, &nextByte))
467
77
        return -1;
468
469
      /*
470
       * If the byte is 0xf2 or 0xf3, and any of the following conditions are
471
       * met:
472
       * - it is followed by a LOCK (0xf0) prefix
473
       * - it is followed by an xchg instruction
474
       * then it should be disassembled as a xacquire/xrelease not repne/rep.
475
       */
476
43.4k
      if (((nextByte == 0xf0) ||
477
42.1k
           ((nextByte & 0xfe) == 0x86 ||
478
41.5k
            (nextByte & 0xf8) == 0x90))) {
479
2.85k
        insn->xAcquireRelease = byte;
480
2.85k
      }
481
482
      /*
483
       * Also if the byte is 0xf3, and the following condition is met:
484
       * - it is followed by a "mov mem, reg" (opcode 0x88/0x89) or
485
       *                       "mov mem, imm" (opcode 0xc6/0xc7) instructions.
486
       * then it should be disassembled as an xrelease not rep.
487
       */
488
43.4k
      if (byte == 0xf3 &&
489
20.5k
          (nextByte == 0x88 || nextByte == 0x89 ||
490
20.1k
           nextByte == 0xc6 || nextByte == 0xc7)) {
491
688
        insn->xAcquireRelease = byte;
492
688
      }
493
494
43.4k
      if (isREX(insn, nextByte)) {
495
5.54k
        uint8_t nnextByte;
496
497
        // Go to REX prefix after the current one
498
5.54k
        if (consumeByte(insn, &nnextByte))
499
0
          return -1;
500
501
        // We should be able to read next byte after REX prefix
502
5.54k
        if (lookAtByte(insn, &nnextByte))
503
10
          return -1;
504
505
5.53k
        unconsumeByte(insn);
506
5.53k
      }
507
43.4k
    }
508
509
755k
    switch (byte) {
510
37.7k
    case 0xf0: /* LOCK */
511
65.4k
    case 0xf2: /* REPNE/REPNZ */
512
91.4k
    case 0xf3: /* REP or REPE/REPZ */
513
      // only accept the last prefix
514
91.4k
      setPrefixPresent(insn, byte);
515
91.4k
      insn->prefix0 = byte;
516
91.4k
      break;
517
518
4.13k
    case 0x2e: /* CS segment override -OR- Branch not taken */
519
6.24k
    case 0x36: /* SS segment override -OR- Branch taken */
520
9.25k
    case 0x3e: /* DS segment override */
521
13.7k
    case 0x26: /* ES segment override */
522
17.8k
    case 0x64: /* FS segment override */
523
21.3k
    case 0x65: /* GS segment override */
524
21.3k
      switch (byte) {
525
4.13k
      case 0x2e:
526
4.13k
        insn->segmentOverride = SEG_OVERRIDE_CS;
527
4.13k
        insn->prefix1 = byte;
528
4.13k
        break;
529
2.11k
      case 0x36:
530
2.11k
        insn->segmentOverride = SEG_OVERRIDE_SS;
531
2.11k
        insn->prefix1 = byte;
532
2.11k
        break;
533
3.01k
      case 0x3e:
534
3.01k
        insn->segmentOverride = SEG_OVERRIDE_DS;
535
3.01k
        insn->prefix1 = byte;
536
3.01k
        break;
537
4.45k
      case 0x26:
538
4.45k
        insn->segmentOverride = SEG_OVERRIDE_ES;
539
4.45k
        insn->prefix1 = byte;
540
4.45k
        break;
541
4.16k
      case 0x64:
542
4.16k
        insn->segmentOverride = SEG_OVERRIDE_FS;
543
4.16k
        insn->prefix1 = byte;
544
4.16k
        break;
545
3.45k
      case 0x65:
546
3.45k
        insn->segmentOverride = SEG_OVERRIDE_GS;
547
3.45k
        insn->prefix1 = byte;
548
3.45k
        break;
549
0
      default:
550
        // debug("Unhandled override");
551
0
        return -1;
552
21.3k
      }
553
21.3k
      setPrefixPresent(insn, byte);
554
21.3k
      break;
555
556
17.2k
    case 0x66: /* Operand-size override */
557
17.2k
      insn->hasOpSize = true;
558
17.2k
      setPrefixPresent(insn, byte);
559
17.2k
      insn->prefix2 = byte;
560
17.2k
      break;
561
562
6.73k
    case 0x67: /* Address-size override */
563
6.73k
      insn->hasAdSize = true;
564
6.73k
      setPrefixPresent(insn, byte);
565
6.73k
      insn->prefix3 = byte;
566
6.73k
      break;
567
618k
    default: /* Not a prefix byte */
568
618k
      isPrefix = false;
569
618k
      break;
570
755k
    }
571
755k
  }
572
573
618k
  insn->vectorExtensionType = TYPE_NO_VEX_XOP;
574
575
618k
  if (byte == 0x62) {
576
58.0k
    uint8_t byte1, byte2;
577
578
58.0k
    if (consumeByte(insn, &byte1)) {
579
      // dbgprintf(insn, "Couldn't read second byte of EVEX prefix");
580
55
      return -1;
581
55
    }
582
583
57.9k
    if (lookAtByte(insn, &byte2)) {
584
      // dbgprintf(insn, "Couldn't read third byte of EVEX prefix");
585
55
      unconsumeByte(insn); /* unconsume byte1 */
586
55
      unconsumeByte(insn); /* unconsume byte  */
587
57.9k
    } else {
588
57.9k
      if ((insn->mode == MODE_64BIT ||
589
35.2k
           (byte1 & 0xc0) == 0xc0) &&
590
52.7k
          ((~byte1 & 0xc) == 0xc) && ((byte2 & 0x4) == 0x4)) {
591
52.6k
        insn->vectorExtensionType = TYPE_EVEX;
592
52.6k
      } else {
593
5.26k
        unconsumeByte(insn); /* unconsume byte1 */
594
5.26k
        unconsumeByte(insn); /* unconsume byte  */
595
5.26k
      }
596
57.9k
    }
597
598
57.9k
    if (insn->vectorExtensionType == TYPE_EVEX) {
599
52.6k
      insn->vectorExtensionPrefix[0] = byte;
600
52.6k
      insn->vectorExtensionPrefix[1] = byte1;
601
52.6k
      if (consumeByte(insn,
602
52.6k
          &insn->vectorExtensionPrefix[2])) {
603
        // dbgprintf(insn, "Couldn't read third byte of EVEX prefix");
604
0
        return -1;
605
0
      }
606
607
52.6k
      if (consumeByte(insn,
608
52.6k
          &insn->vectorExtensionPrefix[3])) {
609
        // dbgprintf(insn, "Couldn't read fourth byte of EVEX prefix");
610
22
        return -1;
611
22
      }
612
613
      /* We simulate the REX prefix for simplicity's sake */
614
52.6k
      if (insn->mode == MODE_64BIT) {
615
22.5k
        insn->rexPrefix =
616
22.5k
          0x40 |
617
22.5k
          (wFromEVEX3of4(
618
22.5k
             insn->vectorExtensionPrefix[2])
619
22.5k
           << 3) |
620
22.5k
          (rFromEVEX2of4(
621
22.5k
             insn->vectorExtensionPrefix[1])
622
22.5k
           << 2) |
623
22.5k
          (xFromEVEX2of4(
624
22.5k
             insn->vectorExtensionPrefix[1])
625
22.5k
           << 1) |
626
22.5k
          (bFromEVEX2of4(
627
22.5k
             insn->vectorExtensionPrefix[1])
628
22.5k
           << 0);
629
22.5k
      }
630
631
      // dbgprintf(insn, "Found EVEX prefix 0x%hhx 0x%hhx 0x%hhx 0x%hhx",
632
      //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],
633
      //    insn->vectorExtensionPrefix[2], insn->vectorExtensionPrefix[3]);
634
52.6k
    }
635
560k
  } else if (byte == 0xc4) {
636
6.66k
    uint8_t byte1;
637
638
6.66k
    if (lookAtByte(insn, &byte1)) {
639
      // dbgprintf(insn, "Couldn't read second byte of VEX");
640
13
      return -1;
641
13
    }
642
643
6.65k
    if (insn->mode == MODE_64BIT || (byte1 & 0xc0) == 0xc0)
644
5.64k
      insn->vectorExtensionType = TYPE_VEX_3B;
645
1.00k
    else
646
1.00k
      unconsumeByte(insn);
647
648
6.65k
    if (insn->vectorExtensionType == TYPE_VEX_3B) {
649
5.64k
      insn->vectorExtensionPrefix[0] = byte;
650
5.64k
      consumeByte(insn, &insn->vectorExtensionPrefix[1]);
651
5.64k
      consumeByte(insn, &insn->vectorExtensionPrefix[2]);
652
653
      /* We simulate the REX prefix for simplicity's sake */
654
5.64k
      if (insn->mode == MODE_64BIT)
655
1.78k
        insn->rexPrefix =
656
1.78k
          0x40 |
657
1.78k
          (wFromVEX3of3(
658
1.78k
             insn->vectorExtensionPrefix[2])
659
1.78k
           << 3) |
660
1.78k
          (rFromVEX2of3(
661
1.78k
             insn->vectorExtensionPrefix[1])
662
1.78k
           << 2) |
663
1.78k
          (xFromVEX2of3(
664
1.78k
             insn->vectorExtensionPrefix[1])
665
1.78k
           << 1) |
666
1.78k
          (bFromVEX2of3(
667
1.78k
             insn->vectorExtensionPrefix[1])
668
1.78k
           << 0);
669
670
      // dbgprintf(insn, "Found VEX prefix 0x%hhx 0x%hhx 0x%hhx",
671
      //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],
672
      //    insn->vectorExtensionPrefix[2]);
673
5.64k
    }
674
554k
  } else if (byte == 0xc5) {
675
9.04k
    uint8_t byte1;
676
677
9.04k
    if (lookAtByte(insn, &byte1)) {
678
      // dbgprintf(insn, "Couldn't read second byte of VEX");
679
9
      return -1;
680
9
    }
681
682
9.03k
    if (insn->mode == MODE_64BIT || (byte1 & 0xc0) == 0xc0)
683
7.93k
      insn->vectorExtensionType = TYPE_VEX_2B;
684
1.09k
    else
685
1.09k
      unconsumeByte(insn);
686
687
9.03k
    if (insn->vectorExtensionType == TYPE_VEX_2B) {
688
7.93k
      insn->vectorExtensionPrefix[0] = byte;
689
7.93k
      consumeByte(insn, &insn->vectorExtensionPrefix[1]);
690
691
7.93k
      if (insn->mode == MODE_64BIT)
692
2.48k
        insn->rexPrefix =
693
2.48k
          0x40 |
694
2.48k
          (rFromVEX2of2(
695
2.48k
             insn->vectorExtensionPrefix[1])
696
2.48k
           << 2);
697
698
7.93k
      switch (ppFromVEX2of2(insn->vectorExtensionPrefix[1])) {
699
2.86k
      default:
700
2.86k
        break;
701
5.07k
      case VEX_PREFIX_66:
702
5.07k
        insn->hasOpSize = true;
703
5.07k
        break;
704
7.93k
      }
705
706
      // dbgprintf(insn, "Found VEX prefix 0x%hhx 0x%hhx",
707
      //    insn->vectorExtensionPrefix[0],
708
      //    insn->vectorExtensionPrefix[1]);
709
7.93k
    }
710
545k
  } else if (byte == 0x8f) {
711
6.93k
    uint8_t byte1;
712
713
6.93k
    if (lookAtByte(insn, &byte1)) {
714
      // dbgprintf(insn, "Couldn't read second byte of XOP");
715
18
      return -1;
716
18
    }
717
718
6.91k
    if ((byte1 & 0x38) !=
719
6.91k
        0x0) /* 0 in these 3 bits is a POP instruction. */
720
6.16k
      insn->vectorExtensionType = TYPE_XOP;
721
751
    else
722
751
      unconsumeByte(insn);
723
724
6.91k
    if (insn->vectorExtensionType == TYPE_XOP) {
725
6.16k
      insn->vectorExtensionPrefix[0] = byte;
726
6.16k
      consumeByte(insn, &insn->vectorExtensionPrefix[1]);
727
6.16k
      consumeByte(insn, &insn->vectorExtensionPrefix[2]);
728
729
      /* We simulate the REX prefix for simplicity's sake */
730
6.16k
      if (insn->mode == MODE_64BIT)
731
1.80k
        insn->rexPrefix =
732
1.80k
          0x40 |
733
1.80k
          (wFromXOP3of3(
734
1.80k
             insn->vectorExtensionPrefix[2])
735
1.80k
           << 3) |
736
1.80k
          (rFromXOP2of3(
737
1.80k
             insn->vectorExtensionPrefix[1])
738
1.80k
           << 2) |
739
1.80k
          (xFromXOP2of3(
740
1.80k
             insn->vectorExtensionPrefix[1])
741
1.80k
           << 1) |
742
1.80k
          (bFromXOP2of3(
743
1.80k
             insn->vectorExtensionPrefix[1])
744
1.80k
           << 0);
745
746
6.16k
      switch (ppFromXOP3of3(insn->vectorExtensionPrefix[2])) {
747
6.14k
      default:
748
6.14k
        break;
749
6.14k
      case VEX_PREFIX_66:
750
18
        insn->hasOpSize = true;
751
18
        break;
752
6.16k
      }
753
754
      // dbgprintf(insn, "Found XOP prefix 0x%hhx 0x%hhx 0x%hhx",
755
      //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],
756
      //    insn->vectorExtensionPrefix[2]);
757
6.16k
    }
758
538k
  } else if (isREX(insn, byte)) {
759
39.9k
    if (lookAtByte(insn, &nextByte))
760
0
      return -1;
761
762
39.9k
    insn->rexPrefix = byte;
763
    // dbgprintf(insn, "Found REX prefix 0x%hhx", byte);
764
39.9k
  } else
765
498k
    unconsumeByte(insn);
766
767
618k
  if (insn->mode == MODE_16BIT) {
768
184k
    insn->registerSize = (insn->hasOpSize ? 4 : 2);
769
184k
    insn->addressSize = (insn->hasAdSize ? 4 : 2);
770
184k
    insn->displacementSize = (insn->hasAdSize ? 4 : 2);
771
184k
    insn->immediateSize = (insn->hasOpSize ? 4 : 2);
772
184k
    insn->immSize = (insn->hasOpSize ? 4 : 2);
773
433k
  } else if (insn->mode == MODE_32BIT) {
774
207k
    insn->registerSize = (insn->hasOpSize ? 2 : 4);
775
207k
    insn->addressSize = (insn->hasAdSize ? 2 : 4);
776
207k
    insn->displacementSize = (insn->hasAdSize ? 2 : 4);
777
207k
    insn->immediateSize = (insn->hasOpSize ? 2 : 4);
778
207k
    insn->immSize = (insn->hasOpSize ? 2 : 4);
779
226k
  } else if (insn->mode == MODE_64BIT) {
780
226k
    if (insn->rexPrefix && wFromREX(insn->rexPrefix)) {
781
43.8k
      insn->registerSize = 8;
782
43.8k
      insn->addressSize = (insn->hasAdSize ? 4 : 8);
783
43.8k
      insn->displacementSize = 4;
784
43.8k
      insn->immediateSize = 4;
785
43.8k
      insn->immSize = 4;
786
182k
    } else {
787
182k
      insn->registerSize = (insn->hasOpSize ? 2 : 4);
788
182k
      insn->addressSize = (insn->hasAdSize ? 4 : 8);
789
182k
      insn->displacementSize = (insn->hasOpSize ? 2 : 4);
790
182k
      insn->immediateSize = (insn->hasOpSize ? 2 : 4);
791
182k
      insn->immSize = (insn->hasOpSize ? 4 : 8);
792
182k
    }
793
226k
  }
794
795
618k
  return 0;
796
618k
}
797
798
static int readModRM(struct InternalInstruction *insn);
799
800
/*
801
 * readOpcode - Reads the opcode (excepting the ModR/M byte in the case of
802
 *   extended or escape opcodes).
803
 *
804
 * @param insn  - The instruction whose opcode is to be read.
805
 * @return      - 0 if the opcode could be read successfully; nonzero otherwise.
806
 */
807
static int readOpcode(struct InternalInstruction *insn)
808
618k
{
809
618k
  uint8_t current;
810
811
  // dbgprintf(insn, "readOpcode()");
812
813
618k
  insn->opcodeType = ONEBYTE;
814
815
618k
  if (insn->vectorExtensionType == TYPE_EVEX) {
816
52.6k
    switch (mmFromEVEX2of4(insn->vectorExtensionPrefix[1])) {
817
5
    default:
818
      // dbgprintf(insn, "Unhandled mm field for instruction (0x%hhx)",
819
      //    mmFromEVEX2of4(insn->vectorExtensionPrefix[1]));
820
5
      return -1;
821
17.7k
    case VEX_LOB_0F:
822
17.7k
      insn->opcodeType = TWOBYTE;
823
17.7k
      return consumeByte(insn, &insn->opcode);
824
14.4k
    case VEX_LOB_0F38:
825
14.4k
      insn->opcodeType = THREEBYTE_38;
826
14.4k
      return consumeByte(insn, &insn->opcode);
827
20.4k
    case VEX_LOB_0F3A:
828
20.4k
      insn->opcodeType = THREEBYTE_3A;
829
20.4k
      return consumeByte(insn, &insn->opcode);
830
52.6k
    }
831
566k
  } else if (insn->vectorExtensionType == TYPE_VEX_3B) {
832
5.64k
    switch (mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1])) {
833
11
    default:
834
      // dbgprintf(insn, "Unhandled m-mmmm field for instruction (0x%hhx)",
835
      //    mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1]));
836
11
      return -1;
837
851
    case VEX_LOB_0F:
838
      //insn->twoByteEscape = 0x0f;
839
851
      insn->opcodeType = TWOBYTE;
840
851
      return consumeByte(insn, &insn->opcode);
841
3.25k
    case VEX_LOB_0F38:
842
      //insn->twoByteEscape = 0x0f;
843
3.25k
      insn->opcodeType = THREEBYTE_38;
844
3.25k
      return consumeByte(insn, &insn->opcode);
845
1.53k
    case VEX_LOB_0F3A:
846
      //insn->twoByteEscape = 0x0f;
847
1.53k
      insn->opcodeType = THREEBYTE_3A;
848
1.53k
      return consumeByte(insn, &insn->opcode);
849
5.64k
    }
850
560k
  } else if (insn->vectorExtensionType == TYPE_VEX_2B) {
851
    //insn->twoByteEscape = 0x0f;
852
7.93k
    insn->opcodeType = TWOBYTE;
853
7.93k
    return consumeByte(insn, &insn->opcode);
854
552k
  } else if (insn->vectorExtensionType == TYPE_XOP) {
855
6.16k
    switch (mmmmmFromXOP2of3(insn->vectorExtensionPrefix[1])) {
856
27
    default:
857
      // dbgprintf(insn, "Unhandled m-mmmm field for instruction (0x%hhx)",
858
      //    mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1]));
859
27
      return -1;
860
5.34k
    case XOP_MAP_SELECT_8:
861
5.34k
      insn->opcodeType = XOP8_MAP;
862
5.34k
      return consumeByte(insn, &insn->opcode);
863
531
    case XOP_MAP_SELECT_9:
864
531
      insn->opcodeType = XOP9_MAP;
865
531
      return consumeByte(insn, &insn->opcode);
866
262
    case XOP_MAP_SELECT_A:
867
262
      insn->opcodeType = XOPA_MAP;
868
262
      return consumeByte(insn, &insn->opcode);
869
6.16k
    }
870
6.16k
  }
871
872
546k
  if (consumeByte(insn, &current))
873
0
    return -1;
874
875
  // save this first byte for MOVcr, MOVdr, MOVrc, MOVrd
876
546k
  insn->firstByte = current;
877
878
546k
  if (current == 0x0f) {
879
    // dbgprintf(insn, "Found a two-byte escape prefix (0x%hhx)", current);
880
41.3k
    insn->twoByteEscape = current;
881
882
41.3k
    if (consumeByte(insn, &current))
883
74
      return -1;
884
885
41.2k
    if (current == 0x38) {
886
      // dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);
887
475
      if (consumeByte(insn, &current))
888
1
        return -1;
889
890
474
      insn->opcodeType = THREEBYTE_38;
891
40.7k
    } else if (current == 0x3a) {
892
      // dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);
893
751
      if (consumeByte(insn, &current))
894
1
        return -1;
895
896
750
      insn->opcodeType = THREEBYTE_3A;
897
40.0k
    } else if (current == 0x0f) {
898
      // dbgprintf(insn, "Found a 3dnow escape prefix (0x%hhx)", current);
899
      // Consume operands before the opcode to comply with the 3DNow encoding
900
743
      if (readModRM(insn))
901
2
        return -1;
902
903
741
      if (consumeByte(insn, &current))
904
3
        return -1;
905
906
738
      insn->opcodeType = THREEDNOW_MAP;
907
39.2k
    } else {
908
      // dbgprintf(insn, "Didn't find a three-byte escape prefix");
909
39.2k
      insn->opcodeType = TWOBYTE;
910
39.2k
    }
911
504k
  } else if (insn->mandatoryPrefix)
912
    // The opcode with mandatory prefix must start with opcode escape.
913
    // If not it's legacy repeat prefix
914
7.74k
    insn->mandatoryPrefix = 0;
915
916
  /*
917
   * At this point we have consumed the full opcode.
918
   * Anything we consume from here on must be unconsumed.
919
   */
920
921
546k
  insn->opcode = current;
922
923
546k
  return 0;
924
546k
}
925
926
// Hacky for FEMMS
927
#define GET_INSTRINFO_ENUM
928
#ifndef CAPSTONE_X86_REDUCE
929
#include "X86GenInstrInfo.inc"
930
#else
931
#include "X86GenInstrInfo_reduce.inc"
932
#endif
933
934
/*
935
 * getIDWithAttrMask - Determines the ID of an instruction, consuming
936
 *   the ModR/M byte as appropriate for extended and escape opcodes,
937
 *   and using a supplied attribute mask.
938
 *
939
 * @param instructionID - A pointer whose target is filled in with the ID of the
940
 *                        instruction.
941
 * @param insn          - The instruction whose ID is to be determined.
942
 * @param attrMask      - The attribute mask to search.
943
 * @return              - 0 if the ModR/M could be read when needed or was not
944
 *                        needed; nonzero otherwise.
945
 */
946
static int getIDWithAttrMask(uint16_t *instructionID,
947
           struct InternalInstruction *insn,
948
           uint16_t attrMask)
949
831k
{
950
831k
  bool hasModRMExtension;
951
952
831k
  InstructionContext instructionClass = contextForAttrs(attrMask);
953
954
831k
  hasModRMExtension =
955
831k
    modRMRequired(insn->opcodeType, instructionClass, insn->opcode);
956
957
831k
  if (hasModRMExtension) {
958
470k
    if (readModRM(insn))
959
1.61k
      return -1;
960
961
468k
    *instructionID = decode(insn->opcodeType, instructionClass,
962
468k
          insn->opcode, insn->modRM);
963
468k
  } else {
964
360k
    *instructionID = decode(insn->opcodeType, instructionClass,
965
360k
          insn->opcode, 0);
966
360k
  }
967
968
829k
  return 0;
969
831k
}
970
971
/*
972
 * is16BitEquivalent - Determines whether two instruction names refer to
973
 * equivalent instructions but one is 16-bit whereas the other is not.
974
 *
975
 * @param orig  - The instruction ID that is not 16-bit
976
 * @param equiv - The instruction ID that is 16-bit
977
 */
978
static bool is16BitEquivalent(unsigned orig, unsigned equiv)
979
167k
{
980
167k
  size_t i;
981
167k
  uint16_t idx;
982
983
167k
  if ((idx = x86_16_bit_eq_lookup[orig]) != 0) {
984
93.8k
    for (i = idx - 1; i < ARR_SIZE(x86_16_bit_eq_tbl) &&
985
93.8k
          x86_16_bit_eq_tbl[i].first == orig;
986
90.4k
         i++) {
987
90.4k
      if (x86_16_bit_eq_tbl[i].second == equiv)
988
87.0k
        return true;
989
90.4k
    }
990
90.4k
  }
991
992
80.4k
  return false;
993
167k
}
994
995
/*
996
 * is64Bit - Determines whether this instruction is a 64-bit instruction.
997
 *
998
 * @param name - The instruction that is not 16-bit
999
 */
1000
static bool is64Bit(uint16_t id)
1001
19.6k
{
1002
19.6k
  unsigned int i = find_insn(id);
1003
19.6k
  if (i != -1) {
1004
19.5k
    return insns[i].is64bit;
1005
19.5k
  }
1006
1007
  // not found??
1008
63
  return false;
1009
19.6k
}
1010
1011
/*
1012
 * getID - Determines the ID of an instruction, consuming the ModR/M byte as
1013
 *   appropriate for extended and escape opcodes.  Determines the attributes and
1014
 *   context for the instruction before doing so.
1015
 *
1016
 * @param insn  - The instruction whose ID is to be determined.
1017
 * @return      - 0 if the ModR/M could be read when needed or was not needed;
1018
 *                nonzero otherwise.
1019
 */
1020
static int getID(struct InternalInstruction *insn)
1021
618k
{
1022
618k
  uint16_t attrMask;
1023
618k
  uint16_t instructionID;
1024
1025
618k
  attrMask = ATTR_NONE;
1026
1027
618k
  if (insn->mode == MODE_64BIT)
1028
226k
    attrMask |= ATTR_64BIT;
1029
1030
618k
  if (insn->vectorExtensionType != TYPE_NO_VEX_XOP) {
1031
72.2k
    attrMask |= (insn->vectorExtensionType == TYPE_EVEX) ?
1032
52.5k
            ATTR_EVEX :
1033
72.2k
            ATTR_VEX;
1034
1035
72.2k
    if (insn->vectorExtensionType == TYPE_EVEX) {
1036
52.5k
      switch (ppFromEVEX3of4(
1037
52.5k
        insn->vectorExtensionPrefix[2])) {
1038
44.3k
      case VEX_PREFIX_66:
1039
44.3k
        attrMask |= ATTR_OPSIZE;
1040
44.3k
        break;
1041
2.13k
      case VEX_PREFIX_F3:
1042
2.13k
        attrMask |= ATTR_XS;
1043
2.13k
        break;
1044
751
      case VEX_PREFIX_F2:
1045
751
        attrMask |= ATTR_XD;
1046
751
        break;
1047
52.5k
      }
1048
1049
52.5k
      if (zFromEVEX4of4(insn->vectorExtensionPrefix[3]))
1050
5.28k
        attrMask |= ATTR_EVEXKZ;
1051
52.5k
      if (bFromEVEX4of4(insn->vectorExtensionPrefix[3]))
1052
19.1k
        attrMask |= ATTR_EVEXB;
1053
52.5k
      if (aaaFromEVEX4of4(insn->vectorExtensionPrefix[3]))
1054
36.1k
        attrMask |= ATTR_EVEXK;
1055
52.5k
      if (lFromEVEX4of4(insn->vectorExtensionPrefix[3]))
1056
23.5k
        attrMask |= ATTR_EVEXL;
1057
52.5k
      if (l2FromEVEX4of4(insn->vectorExtensionPrefix[3]))
1058
22.6k
        attrMask |= ATTR_EVEXL2;
1059
52.5k
    } else if (insn->vectorExtensionType == TYPE_VEX_3B) {
1060
5.62k
      switch (ppFromVEX3of3(insn->vectorExtensionPrefix[2])) {
1061
4.74k
      case VEX_PREFIX_66:
1062
4.74k
        attrMask |= ATTR_OPSIZE;
1063
4.74k
        break;
1064
283
      case VEX_PREFIX_F3:
1065
283
        attrMask |= ATTR_XS;
1066
283
        break;
1067
347
      case VEX_PREFIX_F2:
1068
347
        attrMask |= ATTR_XD;
1069
347
        break;
1070
5.62k
      }
1071
1072
5.62k
      if (lFromVEX3of3(insn->vectorExtensionPrefix[2]))
1073
2.63k
        attrMask |= ATTR_VEXL;
1074
14.0k
    } else if (insn->vectorExtensionType == TYPE_VEX_2B) {
1075
7.92k
      switch (ppFromVEX2of2(insn->vectorExtensionPrefix[1])) {
1076
5.06k
      case VEX_PREFIX_66:
1077
5.06k
        attrMask |= ATTR_OPSIZE;
1078
5.06k
        break;
1079
628
      case VEX_PREFIX_F3:
1080
628
        attrMask |= ATTR_XS;
1081
628
        break;
1082
777
      case VEX_PREFIX_F2:
1083
777
        attrMask |= ATTR_XD;
1084
777
        break;
1085
7.92k
      }
1086
1087
7.92k
      if (lFromVEX2of2(insn->vectorExtensionPrefix[1]))
1088
6.08k
        attrMask |= ATTR_VEXL;
1089
7.92k
    } else if (insn->vectorExtensionType == TYPE_XOP) {
1090
6.12k
      switch (ppFromXOP3of3(insn->vectorExtensionPrefix[2])) {
1091
10
      case VEX_PREFIX_66:
1092
10
        attrMask |= ATTR_OPSIZE;
1093
10
        break;
1094
4
      case VEX_PREFIX_F3:
1095
4
        attrMask |= ATTR_XS;
1096
4
        break;
1097
9
      case VEX_PREFIX_F2:
1098
9
        attrMask |= ATTR_XD;
1099
9
        break;
1100
6.12k
      }
1101
1102
6.12k
      if (lFromXOP3of3(insn->vectorExtensionPrefix[2]))
1103
492
        attrMask |= ATTR_VEXL;
1104
6.12k
    } else {
1105
0
      return -1;
1106
0
    }
1107
546k
  } else if (!insn->mandatoryPrefix) {
1108
    // If we don't have mandatory prefix we should use legacy prefixes here
1109
531k
    if (insn->hasOpSize && (insn->mode != MODE_16BIT))
1110
8.67k
      attrMask |= ATTR_OPSIZE;
1111
531k
    if (insn->hasAdSize)
1112
5.21k
      attrMask |= ATTR_ADSIZE;
1113
531k
    if (insn->opcodeType == ONEBYTE) {
1114
504k
      if (insn->repeatPrefix == 0xf3 &&
1115
13.6k
          (insn->opcode == 0x90))
1116
        // Special support for PAUSE
1117
323
        attrMask |= ATTR_XS;
1118
504k
    } else {
1119
26.9k
      if (insn->repeatPrefix == 0xf2)
1120
787
        attrMask |= ATTR_XD;
1121
26.1k
      else if (insn->repeatPrefix == 0xf3)
1122
511
        attrMask |= ATTR_XS;
1123
26.9k
    }
1124
531k
  } else {
1125
14.3k
    switch (insn->mandatoryPrefix) {
1126
5.07k
    case 0xf2:
1127
5.07k
      attrMask |= ATTR_XD;
1128
5.07k
      break;
1129
5.19k
    case 0xf3:
1130
5.19k
      attrMask |= ATTR_XS;
1131
5.19k
      break;
1132
4.06k
    case 0x66:
1133
4.06k
      if (insn->mode != MODE_16BIT)
1134
3.30k
        attrMask |= ATTR_OPSIZE;
1135
4.06k
      break;
1136
0
    case 0x67:
1137
0
      attrMask |= ATTR_ADSIZE;
1138
0
      break;
1139
14.3k
    }
1140
14.3k
  }
1141
1142
618k
  if (insn->rexPrefix & 0x08) {
1143
43.7k
    attrMask |= ATTR_REXW;
1144
43.7k
    attrMask &= ~ATTR_ADSIZE;
1145
43.7k
  }
1146
1147
  /*
1148
   * JCXZ/JECXZ need special handling for 16-bit mode because the meaning
1149
   * of the AdSize prefix is inverted w.r.t. 32-bit mode.
1150
   */
1151
618k
  if (insn->mode == MODE_16BIT && insn->opcodeType == ONEBYTE &&
1152
154k
      insn->opcode == 0xE3)
1153
1.21k
    attrMask ^= ATTR_ADSIZE;
1154
1155
  /*
1156
   * In 64-bit mode all f64 superscripted opcodes ignore opcode size prefix
1157
   * CALL/JMP/JCC instructions need to ignore 0x66 and consume 4 bytes
1158
   */
1159
618k
  if ((insn->mode == MODE_64BIT) && insn->hasOpSize) {
1160
10.4k
    switch (insn->opcode) {
1161
251
    case 0xE8:
1162
506
    case 0xE9:
1163
      // Take care of psubsb and other mmx instructions.
1164
506
      if (insn->opcodeType == ONEBYTE) {
1165
247
        attrMask ^= ATTR_OPSIZE;
1166
247
        insn->immediateSize = 4;
1167
247
        insn->displacementSize = 4;
1168
247
      }
1169
506
      break;
1170
195
    case 0x82:
1171
394
    case 0x83:
1172
600
    case 0x84:
1173
723
    case 0x85:
1174
1.00k
    case 0x86:
1175
1.41k
    case 0x87:
1176
1.61k
    case 0x88:
1177
1.81k
    case 0x89:
1178
2.01k
    case 0x8A:
1179
2.24k
    case 0x8B:
1180
2.44k
    case 0x8C:
1181
2.74k
    case 0x8D:
1182
3.11k
    case 0x8E:
1183
3.31k
    case 0x8F:
1184
      // Take care of lea and three byte ops.
1185
3.31k
      if (insn->opcodeType == TWOBYTE) {
1186
212
        attrMask ^= ATTR_OPSIZE;
1187
212
        insn->immediateSize = 4;
1188
212
        insn->displacementSize = 4;
1189
212
      }
1190
3.31k
      break;
1191
10.4k
    }
1192
10.4k
  }
1193
1194
  /* The following clauses compensate for limitations of the tables. */
1195
618k
  if (insn->mode != MODE_64BIT &&
1196
391k
      insn->vectorExtensionType != TYPE_NO_VEX_XOP) {
1197
43.7k
    if (getIDWithAttrMask(&instructionID, insn, attrMask)) {
1198
19
      return -1;
1199
19
    }
1200
1201
    /*
1202
     * The tables can't distinguish between cases where the W-bit is used to
1203
     * select register size and cases where it's a required part of the opcode.
1204
     */
1205
43.6k
    if ((insn->vectorExtensionType == TYPE_EVEX &&
1206
30.0k
         wFromEVEX3of4(insn->vectorExtensionPrefix[2])) ||
1207
25.8k
        (insn->vectorExtensionType == TYPE_VEX_3B &&
1208
3.84k
         wFromVEX3of3(insn->vectorExtensionPrefix[2])) ||
1209
24.3k
        (insn->vectorExtensionType == TYPE_XOP &&
1210
19.6k
         wFromXOP3of3(insn->vectorExtensionPrefix[2]))) {
1211
19.6k
      uint16_t instructionIDWithREXW;
1212
1213
19.6k
      if (getIDWithAttrMask(&instructionIDWithREXW, insn,
1214
19.6k
                attrMask | ATTR_REXW)) {
1215
6
        insn->instructionID = instructionID;
1216
6
        insn->spec = specifierForUID(instructionID);
1217
6
        return 0;
1218
6
      }
1219
1220
      // If not a 64-bit instruction. Switch the opcode.
1221
19.6k
      if (!is64Bit(instructionIDWithREXW)) {
1222
18.1k
        insn->instructionID = instructionIDWithREXW;
1223
18.1k
        insn->spec =
1224
18.1k
          specifierForUID(instructionIDWithREXW);
1225
1226
18.1k
        return 0;
1227
18.1k
      }
1228
19.6k
    }
1229
43.6k
  }
1230
1231
  /*
1232
   * Absolute moves, umonitor, and movdir64b need special handling.
1233
   * -For 16-bit mode because the meaning of the AdSize and OpSize prefixes are
1234
   *  inverted w.r.t.
1235
   * -For 32-bit mode we need to ensure the ADSIZE prefix is observed in
1236
   *  any position.
1237
   */
1238
600k
  if ((insn->opcodeType == ONEBYTE && ((insn->opcode & 0xFC) == 0xA0)) ||
1239
593k
      (insn->opcodeType == TWOBYTE && (insn->opcode == 0xAE)) ||
1240
593k
      (insn->opcodeType == THREEBYTE_38 && insn->opcode == 0xF8)) {
1241
    /* Make sure we observed the prefixes in any position. */
1242
7.25k
    if (insn->hasAdSize)
1243
206
      attrMask |= ATTR_ADSIZE;
1244
1245
7.25k
    if (insn->hasOpSize)
1246
266
      attrMask |= ATTR_OPSIZE;
1247
1248
    /* In 16-bit, invert the attributes. */
1249
7.25k
    if (insn->mode == MODE_16BIT) {
1250
2.99k
      attrMask ^= ATTR_ADSIZE;
1251
1252
      /* The OpSize attribute is only valid with the absolute moves. */
1253
2.99k
      if (insn->opcodeType == ONEBYTE &&
1254
2.57k
          ((insn->opcode & 0xFC) == 0xA0))
1255
2.57k
        attrMask ^= ATTR_OPSIZE;
1256
2.99k
    }
1257
1258
7.25k
    if (getIDWithAttrMask(&instructionID, insn, attrMask)) {
1259
6
      return -1;
1260
6
    }
1261
1262
7.25k
    insn->instructionID = instructionID;
1263
7.25k
    insn->spec = specifierForUID(instructionID);
1264
1265
7.25k
    return 0;
1266
7.25k
  }
1267
592k
  if (getIDWithAttrMask(&instructionID, insn, attrMask)) {
1268
1.58k
    return -1;
1269
1.58k
  }
1270
1271
591k
  if ((insn->mode == MODE_16BIT || insn->hasOpSize) &&
1272
189k
      !(attrMask & ATTR_OPSIZE)) {
1273
    /*
1274
     * The instruction tables make no distinction between instructions that
1275
     * allow OpSize anywhere (i.e., 16-bit operations) and that need it in a
1276
     * particular spot (i.e., many MMX operations).  In general we're
1277
     * conservative, but in the specific case where OpSize is present but not
1278
     * in the right place we check if there's a 16-bit operation.
1279
     */
1280
167k
    const struct InstructionSpecifier *spec;
1281
167k
    uint16_t instructionIDWithOpsize;
1282
1283
167k
    spec = specifierForUID(instructionID);
1284
1285
167k
    if (getIDWithAttrMask(&instructionIDWithOpsize, insn,
1286
167k
              attrMask | ATTR_OPSIZE)) {
1287
      /*
1288
       * ModRM required with OpSize but not present; give up and return version
1289
       * without OpSize set
1290
       */
1291
3
      insn->instructionID = instructionID;
1292
3
      insn->spec = spec;
1293
1294
3
      return 0;
1295
3
    }
1296
1297
167k
    if (is16BitEquivalent(instructionID, instructionIDWithOpsize) &&
1298
87.0k
        (insn->mode == MODE_16BIT) ^ insn->hasOpSize) {
1299
86.1k
      insn->instructionID = instructionIDWithOpsize;
1300
86.1k
      insn->spec = specifierForUID(instructionIDWithOpsize);
1301
86.1k
    } else {
1302
81.3k
      insn->instructionID = instructionID;
1303
81.3k
      insn->spec = spec;
1304
81.3k
    }
1305
1306
167k
    return 0;
1307
167k
  }
1308
1309
423k
  if (insn->opcodeType == ONEBYTE && insn->opcode == 0x90 &&
1310
1.31k
      insn->rexPrefix & 0x01) {
1311
    /*
1312
     * NOOP shouldn't decode as NOOP if REX.b is set. Instead
1313
     * it should decode as XCHG %r8, %eax.
1314
     */
1315
217
    const struct InstructionSpecifier *spec;
1316
217
    uint16_t instructionIDWithNewOpcode;
1317
217
    const struct InstructionSpecifier *specWithNewOpcode;
1318
1319
217
    spec = specifierForUID(instructionID);
1320
1321
    /* Borrow opcode from one of the other XCHGar opcodes */
1322
217
    insn->opcode = 0x91;
1323
1324
217
    if (getIDWithAttrMask(&instructionIDWithNewOpcode, insn,
1325
217
              attrMask)) {
1326
0
      insn->opcode = 0x90;
1327
1328
0
      insn->instructionID = instructionID;
1329
0
      insn->spec = spec;
1330
1331
0
      return 0;
1332
0
    }
1333
1334
217
    specWithNewOpcode = specifierForUID(instructionIDWithNewOpcode);
1335
1336
    /* Change back */
1337
217
    insn->opcode = 0x90;
1338
1339
217
    insn->instructionID = instructionIDWithNewOpcode;
1340
217
    insn->spec = specWithNewOpcode;
1341
1342
217
    return 0;
1343
217
  }
1344
1345
423k
  insn->instructionID = instructionID;
1346
423k
  insn->spec = specifierForUID(insn->instructionID);
1347
1348
423k
  return 0;
1349
423k
}
1350
1351
/*
1352
 * readSIB - Consumes the SIB byte to determine addressing information for an
1353
 *   instruction.
1354
 *
1355
 * @param insn  - The instruction whose SIB byte is to be read.
1356
 * @return      - 0 if the SIB byte was successfully read; nonzero otherwise.
1357
 */
1358
static int readSIB(struct InternalInstruction *insn)
1359
17.7k
{
1360
17.7k
  SIBBase sibBaseBase = SIB_BASE_NONE;
1361
17.7k
  uint8_t index, base;
1362
1363
  // dbgprintf(insn, "readSIB()");
1364
1365
17.7k
  if (insn->consumedSIB)
1366
0
    return 0;
1367
1368
17.7k
  insn->consumedSIB = true;
1369
1370
17.7k
  switch (insn->addressSize) {
1371
0
  case 2:
1372
    // dbgprintf(insn, "SIB-based addressing doesn't work in 16-bit mode");
1373
0
    return -1;
1374
8.28k
  case 4:
1375
8.28k
    insn->sibIndexBase = SIB_INDEX_EAX;
1376
8.28k
    sibBaseBase = SIB_BASE_EAX;
1377
8.28k
    break;
1378
9.48k
  case 8:
1379
9.48k
    insn->sibIndexBase = SIB_INDEX_RAX;
1380
9.48k
    sibBaseBase = SIB_BASE_RAX;
1381
9.48k
    break;
1382
17.7k
  }
1383
1384
17.7k
  if (consumeByte(insn, &insn->sib))
1385
40
    return -1;
1386
1387
17.7k
  index = indexFromSIB(insn->sib) | (xFromREX(insn->rexPrefix) << 3);
1388
1389
17.7k
  if (index == 0x4) {
1390
3.85k
    insn->sibIndex = SIB_INDEX_NONE;
1391
13.8k
  } else {
1392
13.8k
    insn->sibIndex = (SIBIndex)(insn->sibIndexBase + index);
1393
13.8k
  }
1394
1395
17.7k
  insn->sibScale = 1 << scaleFromSIB(insn->sib);
1396
1397
17.7k
  base = baseFromSIB(insn->sib) | (bFromREX(insn->rexPrefix) << 3);
1398
1399
17.7k
  switch (base) {
1400
2.03k
  case 0x5:
1401
2.60k
  case 0xd:
1402
2.60k
    switch (modFromModRM(insn->modRM)) {
1403
1.24k
    case 0x0:
1404
1.24k
      insn->eaDisplacement = EA_DISP_32;
1405
1.24k
      insn->sibBase = SIB_BASE_NONE;
1406
1.24k
      break;
1407
1.14k
    case 0x1:
1408
1.14k
      insn->eaDisplacement = EA_DISP_8;
1409
1.14k
      insn->sibBase = (SIBBase)(sibBaseBase + base);
1410
1.14k
      break;
1411
214
    case 0x2:
1412
214
      insn->eaDisplacement = EA_DISP_32;
1413
214
      insn->sibBase = (SIBBase)(sibBaseBase + base);
1414
214
      break;
1415
0
    case 0x3:
1416
      // debug("Cannot have Mod = 0b11 and a SIB byte");
1417
0
      return -1;
1418
2.60k
    }
1419
2.60k
    break;
1420
15.1k
  default:
1421
15.1k
    insn->sibBase = (SIBBase)(sibBaseBase + base);
1422
15.1k
    break;
1423
17.7k
  }
1424
1425
17.7k
  return 0;
1426
17.7k
}
1427
1428
/*
1429
 * readDisplacement - Consumes the displacement of an instruction.
1430
 *
1431
 * @param insn  - The instruction whose displacement is to be read.
1432
 * @return      - 0 if the displacement byte was successfully read; nonzero
1433
 *                otherwise.
1434
 */
1435
static int readDisplacement(struct InternalInstruction *insn)
1436
108k
{
1437
108k
  int8_t d8;
1438
108k
  int16_t d16;
1439
108k
  int32_t d32;
1440
1441
  // dbgprintf(insn, "readDisplacement()");
1442
1443
108k
  if (insn->consumedDisplacement)
1444
0
    return 0;
1445
1446
108k
  insn->consumedDisplacement = true;
1447
108k
  insn->displacementOffset = insn->readerCursor - insn->startLocation;
1448
1449
108k
  switch (insn->eaDisplacement) {
1450
29.9k
  case EA_DISP_NONE:
1451
29.9k
    insn->consumedDisplacement = false;
1452
29.9k
    break;
1453
51.4k
  case EA_DISP_8:
1454
51.4k
    if (consumeInt8(insn, &d8))
1455
128
      return -1;
1456
51.3k
    insn->displacement = d8;
1457
51.3k
    break;
1458
12.0k
  case EA_DISP_16:
1459
12.0k
    if (consumeInt16(insn, &d16))
1460
53
      return -1;
1461
11.9k
    insn->displacement = d16;
1462
11.9k
    break;
1463
14.6k
  case EA_DISP_32:
1464
14.6k
    if (consumeInt32(insn, &d32))
1465
239
      return -1;
1466
14.4k
    insn->displacement = d32;
1467
14.4k
    break;
1468
108k
  }
1469
1470
107k
  return 0;
1471
108k
}
1472
1473
/*
1474
 * readModRM - Consumes all addressing information (ModR/M byte, SIB byte, and
1475
 *   displacement) for an instruction and interprets it.
1476
 *
1477
 * @param insn  - The instruction whose addressing information is to be read.
1478
 * @return      - 0 if the information was successfully read; nonzero otherwise.
1479
 */
1480
static int readModRM(struct InternalInstruction *insn)
1481
1.08M
{
1482
1.08M
  uint8_t mod, rm, reg, evexrm;
1483
1484
  // dbgprintf(insn, "readModRM()");
1485
1486
1.08M
  if (insn->consumedModRM)
1487
735k
    return 0;
1488
1489
351k
  insn->modRMOffset = (uint8_t)(insn->readerCursor - insn->startLocation);
1490
1491
351k
  if (consumeByte(insn, &insn->modRM))
1492
1.15k
    return -1;
1493
1494
350k
  insn->consumedModRM = true;
1495
1496
  // save original ModRM for later reference
1497
350k
  insn->orgModRM = insn->modRM;
1498
1499
  // handle MOVcr, MOVdr, MOVrc, MOVrd by pretending they have MRM.mod = 3
1500
350k
  if ((insn->firstByte == 0x0f && insn->opcodeType == TWOBYTE) &&
1501
36.5k
      (insn->opcode >= 0x20 && insn->opcode <= 0x23))
1502
503
    insn->modRM |= 0xC0;
1503
1504
350k
  mod = modFromModRM(insn->modRM);
1505
350k
  rm = rmFromModRM(insn->modRM);
1506
350k
  reg = regFromModRM(insn->modRM);
1507
1508
  /*
1509
   * This goes by insn->registerSize to pick the correct register, which messes
1510
   * up if we're using (say) XMM or 8-bit register operands.  That gets fixed in
1511
   * fixupReg().
1512
   */
1513
350k
  switch (insn->registerSize) {
1514
111k
  case 2:
1515
111k
    insn->regBase = MODRM_REG_AX;
1516
111k
    insn->eaRegBase = EA_REG_AX;
1517
111k
    break;
1518
204k
  case 4:
1519
204k
    insn->regBase = MODRM_REG_EAX;
1520
204k
    insn->eaRegBase = EA_REG_EAX;
1521
204k
    break;
1522
34.5k
  case 8:
1523
34.5k
    insn->regBase = MODRM_REG_RAX;
1524
34.5k
    insn->eaRegBase = EA_REG_RAX;
1525
34.5k
    break;
1526
350k
  }
1527
1528
350k
  reg |= rFromREX(insn->rexPrefix) << 3;
1529
350k
  rm |= bFromREX(insn->rexPrefix) << 3;
1530
1531
350k
  evexrm = 0;
1532
350k
  if (insn->vectorExtensionType == TYPE_EVEX &&
1533
52.4k
      insn->mode == MODE_64BIT) {
1534
22.4k
    reg |= r2FromEVEX2of4(insn->vectorExtensionPrefix[1]) << 4;
1535
22.4k
    evexrm = xFromEVEX2of4(insn->vectorExtensionPrefix[1]) << 4;
1536
22.4k
  }
1537
1538
350k
  insn->reg = (Reg)(insn->regBase + reg);
1539
1540
350k
  switch (insn->addressSize) {
1541
101k
  case 2: {
1542
101k
    EABase eaBaseBase = EA_BASE_BX_SI;
1543
1544
101k
    switch (mod) {
1545
58.1k
    case 0x0:
1546
58.1k
      if (rm == 0x6) {
1547
3.43k
        insn->eaBase = EA_BASE_NONE;
1548
3.43k
        insn->eaDisplacement = EA_DISP_16;
1549
3.43k
        if (readDisplacement(insn))
1550
14
          return -1;
1551
54.7k
      } else {
1552
54.7k
        insn->eaBase = (EABase)(eaBaseBase + rm);
1553
54.7k
        insn->eaDisplacement = EA_DISP_NONE;
1554
54.7k
      }
1555
58.1k
      break;
1556
58.1k
    case 0x1:
1557
13.7k
      insn->eaBase = (EABase)(eaBaseBase + rm);
1558
13.7k
      insn->eaDisplacement = EA_DISP_8;
1559
13.7k
      insn->displacementSize = 1;
1560
13.7k
      if (readDisplacement(insn))
1561
37
        return -1;
1562
13.6k
      break;
1563
13.6k
    case 0x2:
1564
8.57k
      insn->eaBase = (EABase)(eaBaseBase + rm);
1565
8.57k
      insn->eaDisplacement = EA_DISP_16;
1566
8.57k
      if (readDisplacement(insn))
1567
39
        return -1;
1568
8.54k
      break;
1569
21.1k
    case 0x3:
1570
21.1k
      insn->eaBase = (EABase)(insn->eaRegBase + rm);
1571
21.1k
      if (readDisplacement(insn))
1572
0
        return -1;
1573
21.1k
      break;
1574
101k
    }
1575
101k
    break;
1576
101k
  }
1577
1578
118k
  case 4:
1579
248k
  case 8: {
1580
248k
    EABase eaBaseBase =
1581
248k
      (insn->addressSize == 4 ? EA_BASE_EAX : EA_BASE_RAX);
1582
1583
248k
    switch (mod) {
1584
0
    default:
1585
0
      break;
1586
125k
    case 0x0:
1587
125k
      insn->eaDisplacement =
1588
125k
        EA_DISP_NONE; /* readSIB may override this */
1589
      // In determining whether RIP-relative mode is used (rm=5),
1590
      // or whether a SIB byte is present (rm=4),
1591
      // the extension bits (REX.b and EVEX.x) are ignored.
1592
125k
      switch (rm & 7) {
1593
10.0k
      case 0x4: // SIB byte is present
1594
10.0k
        insn->eaBase = (insn->addressSize == 4 ?
1595
4.51k
              EA_BASE_sib :
1596
10.0k
              EA_BASE_sib64);
1597
10.0k
        if (readSIB(insn) || readDisplacement(insn))
1598
21
          return -1;
1599
10.0k
        break;
1600
10.0k
      case 0x5: // RIP-relative
1601
2.83k
        insn->eaBase = EA_BASE_NONE;
1602
2.83k
        insn->eaDisplacement = EA_DISP_32;
1603
2.83k
        if (readDisplacement(insn))
1604
35
          return -1;
1605
2.80k
        break;
1606
112k
      default:
1607
112k
        insn->eaBase = (EABase)(eaBaseBase + rm);
1608
112k
        break;
1609
125k
      }
1610
125k
      break;
1611
125k
    case 0x1:
1612
37.8k
      insn->displacementSize = 1;
1613
      /* FALLTHROUGH */
1614
48.3k
    case 0x2:
1615
48.3k
      insn->eaDisplacement =
1616
48.3k
        (mod == 0x1 ? EA_DISP_8 : EA_DISP_32);
1617
48.3k
      switch (rm & 7) {
1618
7.72k
      case 0x4: // SIB byte is present
1619
7.72k
        insn->eaBase = EA_BASE_sib;
1620
7.72k
        if (readSIB(insn) || readDisplacement(insn))
1621
58
          return -1;
1622
7.66k
        break;
1623
40.6k
      default:
1624
40.6k
        insn->eaBase = (EABase)(eaBaseBase + rm);
1625
40.6k
        if (readDisplacement(insn))
1626
256
          return -1;
1627
40.4k
        break;
1628
48.3k
      }
1629
48.0k
      break;
1630
74.4k
    case 0x3:
1631
74.4k
      insn->eaDisplacement = EA_DISP_NONE;
1632
74.4k
      insn->eaBase = (EABase)(insn->eaRegBase + rm + evexrm);
1633
74.4k
      break;
1634
248k
    }
1635
1636
248k
    break;
1637
248k
  }
1638
350k
  } /* switch (insn->addressSize) */
1639
1640
349k
  return 0;
1641
350k
}
1642
1643
#define GENERIC_FIXUP_FUNC(name, base, prefix, mask) \
1644
  static uint16_t name(struct InternalInstruction *insn, \
1645
           OperandType type, uint8_t index, uint8_t *valid) \
1646
412k
  { \
1647
412k
    *valid = 1; \
1648
412k
    switch (type) { \
1649
0
    default: \
1650
0
      *valid = 0; \
1651
0
      return 0; \
1652
95.6k
    case TYPE_Rv: \
1653
95.6k
      return base + index; \
1654
118k
    case TYPE_R8: \
1655
118k
      index &= mask; \
1656
118k
      if (index > 0xf) \
1657
118k
        *valid = 0; \
1658
118k
      if (insn->rexPrefix && index >= 4 && index <= 7) { \
1659
1.98k
        return prefix##_SPL + (index - 4); \
1660
116k
      } else { \
1661
116k
        return prefix##_AL + index; \
1662
116k
      } \
1663
118k
    case TYPE_R16: \
1664
2.02k
      index &= mask; \
1665
2.02k
      if (index > 0xf) \
1666
2.02k
        *valid = 0; \
1667
2.02k
      return prefix##_AX + index; \
1668
118k
    case TYPE_R32: \
1669
1.55k
      index &= mask; \
1670
1.55k
      if (index > 0xf) \
1671
1.55k
        *valid = 0; \
1672
1.55k
      return prefix##_EAX + index; \
1673
118k
    case TYPE_R64: \
1674
11.4k
      index &= mask; \
1675
11.4k
      if (index > 0xf) \
1676
11.4k
        *valid = 0; \
1677
11.4k
      return prefix##_RAX + index; \
1678
118k
    case TYPE_ZMM: \
1679
41.2k
      return prefix##_ZMM0 + index; \
1680
118k
    case TYPE_YMM: \
1681
30.3k
      return prefix##_YMM0 + index; \
1682
118k
    case TYPE_XMM: \
1683
68.8k
      return prefix##_XMM0 + index; \
1684
118k
    case TYPE_VK: \
1685
28.4k
      index &= 0xf; \
1686
28.4k
      if (index > 7) \
1687
28.4k
        *valid = 0; \
1688
28.4k
      return prefix##_K0 + index; \
1689
118k
    case TYPE_MM64: \
1690
6.32k
      return prefix##_MM0 + (index & 0x7); \
1691
118k
    case TYPE_SEGMENTREG: \
1692
1.25k
      if ((index & 7) > 5) \
1693
1.25k
        *valid = 0; \
1694
1.25k
      return prefix##_ES + (index & 7); \
1695
118k
    case TYPE_DEBUGREG: \
1696
285
      return prefix##_DR0 + index; \
1697
118k
    case TYPE_CONTROLREG: \
1698
215
      return prefix##_CR0 + index; \
1699
118k
    case TYPE_BNDR: \
1700
6.84k
      if (index > 3) \
1701
6.84k
        *valid = 0; \
1702
6.84k
      return prefix##_BND0 + index; \
1703
118k
    case TYPE_MVSIBX: \
1704
0
      return prefix##_XMM0 + index; \
1705
118k
    case TYPE_MVSIBY: \
1706
0
      return prefix##_YMM0 + index; \
1707
118k
    case TYPE_MVSIBZ: \
1708
0
      return prefix##_ZMM0 + index; \
1709
412k
    } \
1710
412k
  }
X86DisassemblerDecoder.c:fixupRegValue
Line
Count
Source
1646
319k
  { \
1647
319k
    *valid = 1; \
1648
319k
    switch (type) { \
1649
0
    default: \
1650
0
      *valid = 0; \
1651
0
      return 0; \
1652
69.9k
    case TYPE_Rv: \
1653
69.9k
      return base + index; \
1654
93.6k
    case TYPE_R8: \
1655
93.6k
      index &= mask; \
1656
93.6k
      if (index > 0xf) \
1657
93.6k
        *valid = 0; \
1658
93.6k
      if (insn->rexPrefix && index >= 4 && index <= 7) { \
1659
1.27k
        return prefix##_SPL + (index - 4); \
1660
92.4k
      } else { \
1661
92.4k
        return prefix##_AL + index; \
1662
92.4k
      } \
1663
93.6k
    case TYPE_R16: \
1664
1.67k
      index &= mask; \
1665
1.67k
      if (index > 0xf) \
1666
1.67k
        *valid = 0; \
1667
1.67k
      return prefix##_AX + index; \
1668
93.6k
    case TYPE_R32: \
1669
781
      index &= mask; \
1670
781
      if (index > 0xf) \
1671
781
        *valid = 0; \
1672
781
      return prefix##_EAX + index; \
1673
93.6k
    case TYPE_R64: \
1674
6.52k
      index &= mask; \
1675
6.52k
      if (index > 0xf) \
1676
6.52k
        *valid = 0; \
1677
6.52k
      return prefix##_RAX + index; \
1678
93.6k
    case TYPE_ZMM: \
1679
32.0k
      return prefix##_ZMM0 + index; \
1680
93.6k
    case TYPE_YMM: \
1681
23.0k
      return prefix##_YMM0 + index; \
1682
93.6k
    case TYPE_XMM: \
1683
54.5k
      return prefix##_XMM0 + index; \
1684
93.6k
    case TYPE_VK: \
1685
26.0k
      index &= 0xf; \
1686
26.0k
      if (index > 7) \
1687
26.0k
        *valid = 0; \
1688
26.0k
      return prefix##_K0 + index; \
1689
93.6k
    case TYPE_MM64: \
1690
3.64k
      return prefix##_MM0 + (index & 0x7); \
1691
93.6k
    case TYPE_SEGMENTREG: \
1692
1.25k
      if ((index & 7) > 5) \
1693
1.25k
        *valid = 0; \
1694
1.25k
      return prefix##_ES + (index & 7); \
1695
93.6k
    case TYPE_DEBUGREG: \
1696
285
      return prefix##_DR0 + index; \
1697
93.6k
    case TYPE_CONTROLREG: \
1698
215
      return prefix##_CR0 + index; \
1699
93.6k
    case TYPE_BNDR: \
1700
5.93k
      if (index > 3) \
1701
5.93k
        *valid = 0; \
1702
5.93k
      return prefix##_BND0 + index; \
1703
93.6k
    case TYPE_MVSIBX: \
1704
0
      return prefix##_XMM0 + index; \
1705
93.6k
    case TYPE_MVSIBY: \
1706
0
      return prefix##_YMM0 + index; \
1707
93.6k
    case TYPE_MVSIBZ: \
1708
0
      return prefix##_ZMM0 + index; \
1709
319k
    } \
1710
319k
  }
X86DisassemblerDecoder.c:fixupRMValue
Line
Count
Source
1646
93.1k
  { \
1647
93.1k
    *valid = 1; \
1648
93.1k
    switch (type) { \
1649
0
    default: \
1650
0
      *valid = 0; \
1651
0
      return 0; \
1652
25.6k
    case TYPE_Rv: \
1653
25.6k
      return base + index; \
1654
24.6k
    case TYPE_R8: \
1655
24.6k
      index &= mask; \
1656
24.6k
      if (index > 0xf) \
1657
24.6k
        *valid = 0; \
1658
24.6k
      if (insn->rexPrefix && index >= 4 && index <= 7) { \
1659
717
        return prefix##_SPL + (index - 4); \
1660
23.9k
      } else { \
1661
23.9k
        return prefix##_AL + index; \
1662
23.9k
      } \
1663
24.6k
    case TYPE_R16: \
1664
347
      index &= mask; \
1665
347
      if (index > 0xf) \
1666
347
        *valid = 0; \
1667
347
      return prefix##_AX + index; \
1668
24.6k
    case TYPE_R32: \
1669
773
      index &= mask; \
1670
773
      if (index > 0xf) \
1671
773
        *valid = 0; \
1672
773
      return prefix##_EAX + index; \
1673
24.6k
    case TYPE_R64: \
1674
4.88k
      index &= mask; \
1675
4.88k
      if (index > 0xf) \
1676
4.88k
        *valid = 0; \
1677
4.88k
      return prefix##_RAX + index; \
1678
24.6k
    case TYPE_ZMM: \
1679
9.22k
      return prefix##_ZMM0 + index; \
1680
24.6k
    case TYPE_YMM: \
1681
7.34k
      return prefix##_YMM0 + index; \
1682
24.6k
    case TYPE_XMM: \
1683
14.3k
      return prefix##_XMM0 + index; \
1684
24.6k
    case TYPE_VK: \
1685
2.32k
      index &= 0xf; \
1686
2.32k
      if (index > 7) \
1687
2.32k
        *valid = 0; \
1688
2.32k
      return prefix##_K0 + index; \
1689
24.6k
    case TYPE_MM64: \
1690
2.67k
      return prefix##_MM0 + (index & 0x7); \
1691
24.6k
    case TYPE_SEGMENTREG: \
1692
0
      if ((index & 7) > 5) \
1693
0
        *valid = 0; \
1694
0
      return prefix##_ES + (index & 7); \
1695
24.6k
    case TYPE_DEBUGREG: \
1696
0
      return prefix##_DR0 + index; \
1697
24.6k
    case TYPE_CONTROLREG: \
1698
0
      return prefix##_CR0 + index; \
1699
24.6k
    case TYPE_BNDR: \
1700
913
      if (index > 3) \
1701
913
        *valid = 0; \
1702
913
      return prefix##_BND0 + index; \
1703
24.6k
    case TYPE_MVSIBX: \
1704
0
      return prefix##_XMM0 + index; \
1705
24.6k
    case TYPE_MVSIBY: \
1706
0
      return prefix##_YMM0 + index; \
1707
24.6k
    case TYPE_MVSIBZ: \
1708
0
      return prefix##_ZMM0 + index; \
1709
93.1k
    } \
1710
93.1k
  }
1711
1712
/*
1713
 * fixup*Value - Consults an operand type to determine the meaning of the
1714
 *   reg or R/M field.  If the operand is an XMM operand, for example, an
1715
 *   operand would be XMM0 instead of AX, which readModRM() would otherwise
1716
 *   misinterpret it as.
1717
 *
1718
 * @param insn  - The instruction containing the operand.
1719
 * @param type  - The operand type.
1720
 * @param index - The existing value of the field as reported by readModRM().
1721
 * @param valid - The address of a uint8_t.  The target is set to 1 if the
1722
 *                field is valid for the register class; 0 if not.
1723
 * @return      - The proper value.
1724
 */
1725
GENERIC_FIXUP_FUNC(fixupRegValue, insn->regBase, MODRM_REG, 0x1f)
1726
GENERIC_FIXUP_FUNC(fixupRMValue, insn->eaRegBase, EA_REG, 0xf)
1727
1728
/*
1729
 * fixupReg - Consults an operand specifier to determine which of the
1730
 *   fixup*Value functions to use in correcting readModRM()'ss interpretation.
1731
 *
1732
 * @param insn  - See fixup*Value().
1733
 * @param op    - The operand specifier.
1734
 * @return      - 0 if fixup was successful; -1 if the register returned was
1735
 *                invalid for its class.
1736
 */
1737
static int fixupReg(struct InternalInstruction *insn,
1738
        const struct OperandSpecifier *op)
1739
661k
{
1740
661k
  uint8_t valid;
1741
1742
661k
  switch ((OperandEncoding)op->encoding) {
1743
0
  default:
1744
    // debug("Expected a REG or R/M encoding in fixupReg");
1745
0
    return -1;
1746
51.2k
  case ENCODING_VVVV:
1747
51.2k
    insn->vvvv = (Reg)fixupRegValue(insn, (OperandType)op->type,
1748
51.2k
            insn->vvvv, &valid);
1749
51.2k
    if (!valid)
1750
2
      return -1;
1751
51.2k
    break;
1752
268k
  case ENCODING_REG:
1753
268k
    insn->reg = (Reg)fixupRegValue(insn, (OperandType)op->type,
1754
268k
                 insn->reg - insn->regBase,
1755
268k
                 &valid);
1756
268k
    if (!valid)
1757
7
      return -1;
1758
268k
    break;
1759
2.20M
CASE_ENCODING_RM:
1760
2.20M
    if (insn->eaBase >= insn->eaRegBase) {
1761
93.1k
      insn->eaBase = (EABase)fixupRMValue(
1762
93.1k
        insn, (OperandType)op->type,
1763
93.1k
        insn->eaBase - insn->eaRegBase, &valid);
1764
93.1k
      if (!valid)
1765
2
        return -1;
1766
93.1k
    }
1767
342k
    break;
1768
661k
  }
1769
1770
661k
  return 0;
1771
661k
}
1772
1773
/*
1774
 * readOpcodeRegister - Reads an operand from the opcode field of an
1775
 *   instruction and interprets it appropriately given the operand width.
1776
 *   Handles AddRegFrm instructions.
1777
 *
1778
 * @param insn  - the instruction whose opcode field is to be read.
1779
 * @param size  - The width (in bytes) of the register being specified.
1780
 *                1 means AL and friends, 2 means AX, 4 means EAX, and 8 means
1781
 *                RAX.
1782
 * @return      - 0 on success; nonzero otherwise.
1783
 */
1784
static int readOpcodeRegister(struct InternalInstruction *insn, uint8_t size)
1785
59.4k
{
1786
59.4k
  if (size == 0)
1787
42.6k
    size = insn->registerSize;
1788
1789
59.4k
  switch (size) {
1790
7.80k
  case 1:
1791
7.80k
    insn->opcodeRegister =
1792
7.80k
      (Reg)(MODRM_REG_AL + ((bFromREX(insn->rexPrefix) << 3) |
1793
7.80k
                (insn->opcode & 7)));
1794
7.80k
    if (insn->rexPrefix &&
1795
729
        insn->opcodeRegister >= MODRM_REG_AL + 0x4 &&
1796
501
        insn->opcodeRegister < MODRM_REG_AL + 0x8) {
1797
258
      insn->opcodeRegister =
1798
258
        (Reg)(MODRM_REG_SPL + (insn->opcodeRegister -
1799
258
                   MODRM_REG_AL - 4));
1800
258
    }
1801
1802
7.80k
    break;
1803
19.0k
  case 2:
1804
19.0k
    insn->opcodeRegister =
1805
19.0k
      (Reg)(MODRM_REG_AX + ((bFromREX(insn->rexPrefix) << 3) |
1806
19.0k
                (insn->opcode & 7)));
1807
19.0k
    break;
1808
23.3k
  case 4:
1809
23.3k
    insn->opcodeRegister = (Reg)(MODRM_REG_EAX +
1810
23.3k
               ((bFromREX(insn->rexPrefix) << 3) |
1811
23.3k
                (insn->opcode & 7)));
1812
23.3k
    break;
1813
9.19k
  case 8:
1814
9.19k
    insn->opcodeRegister = (Reg)(MODRM_REG_RAX +
1815
9.19k
               ((bFromREX(insn->rexPrefix) << 3) |
1816
9.19k
                (insn->opcode & 7)));
1817
9.19k
    break;
1818
59.4k
  }
1819
1820
59.4k
  return 0;
1821
59.4k
}
1822
1823
/*
1824
 * readImmediate - Consumes an immediate operand from an instruction, given the
1825
 *   desired operand size.
1826
 *
1827
 * @param insn  - The instruction whose operand is to be read.
1828
 * @param size  - The width (in bytes) of the operand.
1829
 * @return      - 0 if the immediate was successfully consumed; nonzero
1830
 *                otherwise.
1831
 */
1832
static int readImmediate(struct InternalInstruction *insn, uint8_t size)
1833
176k
{
1834
176k
  uint8_t imm8;
1835
176k
  uint16_t imm16;
1836
176k
  uint32_t imm32;
1837
176k
  uint64_t imm64;
1838
1839
176k
  if (insn->numImmediatesConsumed == 2) {
1840
    // debug("Already consumed two immediates");
1841
0
    return -1;
1842
0
  }
1843
1844
176k
  if (size == 0)
1845
0
    size = insn->immediateSize;
1846
176k
  else
1847
176k
    insn->immediateSize = size;
1848
1849
176k
  insn->immediateOffset = insn->readerCursor - insn->startLocation;
1850
1851
176k
  switch (size) {
1852
135k
  case 1:
1853
135k
    if (consumeByte(insn, &imm8))
1854
552
      return -1;
1855
1856
134k
    insn->immediates[insn->numImmediatesConsumed] = imm8;
1857
134k
    break;
1858
23.5k
  case 2:
1859
23.5k
    if (consumeUInt16(insn, &imm16))
1860
188
      return -1;
1861
1862
23.3k
    insn->immediates[insn->numImmediatesConsumed] = imm16;
1863
23.3k
    break;
1864
15.3k
  case 4:
1865
15.3k
    if (consumeUInt32(insn, &imm32))
1866
284
      return -1;
1867
1868
15.0k
    insn->immediates[insn->numImmediatesConsumed] = imm32;
1869
15.0k
    break;
1870
2.53k
  case 8:
1871
2.53k
    if (consumeUInt64(insn, &imm64))
1872
55
      return -1;
1873
2.47k
    insn->immediates[insn->numImmediatesConsumed] = imm64;
1874
2.47k
    break;
1875
176k
  }
1876
1877
175k
  insn->numImmediatesConsumed++;
1878
1879
175k
  return 0;
1880
176k
}
1881
1882
/*
1883
 * readVVVV - Consumes vvvv from an instruction if it has a VEX prefix.
1884
 *
1885
 * @param insn  - The instruction whose operand is to be read.
1886
 * @return      - 0 if the vvvv was successfully consumed; nonzero
1887
 *                otherwise.
1888
 */
1889
static int readVVVV(struct InternalInstruction *insn)
1890
615k
{
1891
615k
  int vvvv;
1892
1893
615k
  if (insn->vectorExtensionType == TYPE_EVEX)
1894
52.4k
    vvvv = (v2FromEVEX4of4(insn->vectorExtensionPrefix[3]) << 4 |
1895
52.4k
      vvvvFromEVEX3of4(insn->vectorExtensionPrefix[2]));
1896
563k
  else if (insn->vectorExtensionType == TYPE_VEX_3B)
1897
5.58k
    vvvv = vvvvFromVEX3of3(insn->vectorExtensionPrefix[2]);
1898
557k
  else if (insn->vectorExtensionType == TYPE_VEX_2B)
1899
7.88k
    vvvv = vvvvFromVEX2of2(insn->vectorExtensionPrefix[1]);
1900
549k
  else if (insn->vectorExtensionType == TYPE_XOP)
1901
6.07k
    vvvv = vvvvFromXOP3of3(insn->vectorExtensionPrefix[2]);
1902
543k
  else
1903
543k
    return -1;
1904
1905
71.9k
  if (insn->mode != MODE_64BIT)
1906
43.5k
    vvvv &= 0xf; // Can only clear bit 4. Bit 3 must be cleared later.
1907
1908
71.9k
  insn->vvvv = (Reg)vvvv;
1909
1910
71.9k
  return 0;
1911
615k
}
1912
1913
/*
1914
 * readMaskRegister - Reads an mask register from the opcode field of an
1915
 *   instruction.
1916
 *
1917
 * @param insn    - The instruction whose opcode field is to be read.
1918
 * @return        - 0 on success; nonzero otherwise.
1919
 */
1920
static int readMaskRegister(struct InternalInstruction *insn)
1921
36.5k
{
1922
36.5k
  if (insn->vectorExtensionType != TYPE_EVEX)
1923
0
    return -1;
1924
1925
36.5k
  insn->writemask =
1926
36.5k
    (Reg)(aaaFromEVEX4of4(insn->vectorExtensionPrefix[3]));
1927
1928
36.5k
  return 0;
1929
36.5k
}
1930
1931
/*
1932
 * readOperands - Consults the specifier for an instruction and consumes all
1933
 *   operands for that instruction, interpreting them as it goes.
1934
 *
1935
 * @param insn  - The instruction whose operands are to be read and interpreted.
1936
 * @return      - 0 if all operands could be read; nonzero otherwise.
1937
 */
1938
static int readOperands(struct InternalInstruction *insn)
1939
615k
{
1940
615k
  int hasVVVV, needVVVV;
1941
615k
  int sawRegImm = 0;
1942
615k
  int i;
1943
1944
  /* If non-zero vvvv specified, need to make sure one of the operands
1945
     uses it. */
1946
615k
  hasVVVV = !readVVVV(insn);
1947
615k
  needVVVV = hasVVVV && (insn->vvvv != 0);
1948
1949
4.30M
  for (i = 0; i < X86_MAX_OPERANDS; ++i) {
1950
3.69M
    const OperandSpecifier *op =
1951
3.69M
      &x86OperandSets[insn->spec->operands][i];
1952
3.69M
    switch (op->encoding) {
1953
2.54M
    case ENCODING_NONE:
1954
2.56M
    case ENCODING_SI:
1955
2.60M
    case ENCODING_DI:
1956
2.60M
      break;
1957
1958
25.8k
CASE_ENCODING_VSIB:
1959
      // VSIB can use the V2 bit so check only the other bits.
1960
25.8k
      if (needVVVV)
1961
2.95k
        needVVVV = hasVVVV & ((insn->vvvv & 0xf) != 0);
1962
1963
25.8k
      if (readModRM(insn))
1964
0
        return -1;
1965
1966
      // Reject if SIB wasn't used.
1967
5.04k
      if (insn->eaBase != EA_BASE_sib &&
1968
2.63k
          insn->eaBase != EA_BASE_sib64)
1969
8
        return -1;
1970
1971
      // If sibIndex was set to SIB_INDEX_NONE, index offset is 4.
1972
5.04k
      if (insn->sibIndex == SIB_INDEX_NONE)
1973
540
        insn->sibIndex =
1974
540
          (SIBIndex)(insn->sibIndexBase + 4);
1975
1976
      // If EVEX.v2 is set this is one of the 16-31 registers.
1977
5.04k
      if (insn->vectorExtensionType == TYPE_EVEX &&
1978
4.00k
          insn->mode == MODE_64BIT &&
1979
2.57k
          v2FromEVEX4of4(insn->vectorExtensionPrefix[3]))
1980
1.92k
        insn->sibIndex =
1981
1.92k
          (SIBIndex)(insn->sibIndex + 16);
1982
1983
      // Adjust the index register to the correct size.
1984
5.04k
      switch (op->type) {
1985
0
      default:
1986
        // debug("Unhandled VSIB index type");
1987
0
        return -1;
1988
1.98k
      case TYPE_MVSIBX:
1989
1.98k
        insn->sibIndex =
1990
1.98k
          (SIBIndex)(SIB_INDEX_XMM0 +
1991
1.98k
               (insn->sibIndex -
1992
1.98k
                insn->sibIndexBase));
1993
1.98k
        break;
1994
1.50k
      case TYPE_MVSIBY:
1995
1.50k
        insn->sibIndex =
1996
1.50k
          (SIBIndex)(SIB_INDEX_YMM0 +
1997
1.50k
               (insn->sibIndex -
1998
1.50k
                insn->sibIndexBase));
1999
1.50k
        break;
2000
1.55k
      case TYPE_MVSIBZ:
2001
1.55k
        insn->sibIndex =
2002
1.55k
          (SIBIndex)(SIB_INDEX_ZMM0 +
2003
1.55k
               (insn->sibIndex -
2004
1.55k
                insn->sibIndexBase));
2005
1.55k
        break;
2006
5.04k
      }
2007
2008
      // Apply the AVX512 compressed displacement scaling factor.
2009
5.04k
      if (op->encoding != ENCODING_REG &&
2010
5.04k
          insn->eaDisplacement == EA_DISP_8)
2011
863
        insn->displacement *=
2012
863
          1 << (op->encoding - ENCODING_VSIB);
2013
5.04k
      break;
2014
2015
268k
    case ENCODING_REG:
2016
4.08M
CASE_ENCODING_RM:
2017
4.08M
      if (readModRM(insn))
2018
0
        return -1;
2019
2020
610k
      if (fixupReg(insn, op))
2021
9
        return -1;
2022
2023
      // Apply the AVX512 compressed displacement scaling factor.
2024
610k
      if (op->encoding != ENCODING_REG &&
2025
342k
          insn->eaDisplacement == EA_DISP_8)
2026
50.4k
        insn->displacement *=
2027
50.4k
          1 << (op->encoding - ENCODING_RM);
2028
610k
      break;
2029
2030
135k
    case ENCODING_IB:
2031
135k
      if (sawRegImm) {
2032
        /* Saw a register immediate so don't read again and instead split the
2033
             previous immediate.  FIXME: This is a hack. */
2034
904
        insn->immediates[insn->numImmediatesConsumed] =
2035
904
          insn->immediates
2036
904
            [insn->numImmediatesConsumed -
2037
904
             1] &
2038
904
          0xf;
2039
904
        ++insn->numImmediatesConsumed;
2040
904
        break;
2041
904
      }
2042
135k
      if (readImmediate(insn, 1))
2043
552
        return -1;
2044
134k
      if (op->type == TYPE_XMM || op->type == TYPE_YMM)
2045
1.10k
        sawRegImm = 1;
2046
134k
      break;
2047
2048
8.98k
    case ENCODING_IW:
2049
8.98k
      if (readImmediate(insn, 2))
2050
45
        return -1;
2051
8.94k
      break;
2052
2053
8.94k
    case ENCODING_ID:
2054
3.44k
      if (readImmediate(insn, 4))
2055
63
        return -1;
2056
3.38k
      break;
2057
2058
3.38k
    case ENCODING_IO:
2059
487
      if (readImmediate(insn, 8))
2060
11
        return -1;
2061
476
      break;
2062
2063
22.0k
    case ENCODING_Iv:
2064
22.0k
      if (readImmediate(insn, insn->immediateSize))
2065
311
        return -1;
2066
21.7k
      break;
2067
2068
21.7k
    case ENCODING_Ia:
2069
6.44k
      if (readImmediate(insn, insn->addressSize))
2070
97
        return -1;
2071
      /* Direct memory-offset (moffset) immediate will get mapped
2072
           to memory operand later. We want the encoding info to
2073
           reflect that as well. */
2074
6.34k
      insn->displacementOffset = insn->immediateOffset;
2075
6.34k
      insn->consumedDisplacement = true;
2076
6.34k
      insn->displacementSize = insn->immediateSize;
2077
6.34k
      insn->displacement =
2078
6.34k
        insn->immediates[insn->numImmediatesConsumed -
2079
6.34k
             1];
2080
6.34k
      insn->immediateOffset = 0;
2081
6.34k
      insn->immediateSize = 0;
2082
6.34k
      break;
2083
2084
2.77k
    case ENCODING_IRC:
2085
2.77k
      insn->RC =
2086
2.77k
        (l2FromEVEX4of4(insn->vectorExtensionPrefix[3])
2087
2.77k
         << 1) |
2088
2.77k
        lFromEVEX4of4(insn->vectorExtensionPrefix[3]);
2089
2.77k
      break;
2090
2091
7.80k
    case ENCODING_RB:
2092
7.80k
      if (readOpcodeRegister(insn, 1))
2093
0
        return -1;
2094
7.80k
      break;
2095
2096
7.80k
    case ENCODING_RW:
2097
0
      if (readOpcodeRegister(insn, 2))
2098
0
        return -1;
2099
0
      break;
2100
2101
0
    case ENCODING_RD:
2102
0
      if (readOpcodeRegister(insn, 4))
2103
0
        return -1;
2104
0
      break;
2105
2106
8.98k
    case ENCODING_RO:
2107
8.98k
      if (readOpcodeRegister(insn, 8))
2108
0
        return -1;
2109
8.98k
      break;
2110
2111
42.6k
    case ENCODING_Rv:
2112
42.6k
      if (readOpcodeRegister(insn, 0))
2113
0
        return -1;
2114
42.6k
      break;
2115
2116
42.6k
    case ENCODING_FP:
2117
1.74k
      break;
2118
2119
51.2k
    case ENCODING_VVVV:
2120
51.2k
      if (!hasVVVV)
2121
0
        return -1;
2122
2123
51.2k
      needVVVV =
2124
51.2k
        0; /* Mark that we have found a VVVV operand. */
2125
2126
51.2k
      if (insn->mode != MODE_64BIT)
2127
32.0k
        insn->vvvv = (Reg)(insn->vvvv & 0x7);
2128
2129
51.2k
      if (fixupReg(insn, op))
2130
2
        return -1;
2131
51.2k
      break;
2132
2133
51.2k
    case ENCODING_WRITEMASK:
2134
36.5k
      if (readMaskRegister(insn))
2135
0
        return -1;
2136
36.5k
      break;
2137
2138
144k
    case ENCODING_DUP:
2139
144k
      break;
2140
2141
0
    default:
2142
      // dbgprintf(insn, "Encountered an operand with an unknown encoding.");
2143
0
      return -1;
2144
3.69M
    }
2145
3.69M
  }
2146
2147
  /* If we didn't find ENCODING_VVVV operand, but non-zero vvvv present, fail */
2148
614k
  if (needVVVV)
2149
10
    return -1;
2150
2151
614k
  return 0;
2152
614k
}
2153
2154
// return True if instruction is illegal to use with prefixes
2155
// This also check & fix the isPrefixNN when a prefix is irrelevant.
2156
static bool checkPrefix(struct InternalInstruction *insn)
2157
616k
{
2158
  // LOCK prefix
2159
616k
  if (insn->hasLockPrefix) {
2160
32.8k
    switch (insn->instructionID) {
2161
150
    default:
2162
      // invalid LOCK
2163
150
      return true;
2164
2165
    // nop dword [rax]
2166
203
    case X86_NOOPL:
2167
2168
    // DEC
2169
270
    case X86_DEC16m:
2170
341
    case X86_DEC32m:
2171
377
    case X86_DEC64m:
2172
811
    case X86_DEC8m:
2173
2174
    // ADC
2175
1.00k
    case X86_ADC16mi:
2176
1.22k
    case X86_ADC16mi8:
2177
1.46k
    case X86_ADC16mr:
2178
1.67k
    case X86_ADC32mi:
2179
1.87k
    case X86_ADC32mi8:
2180
2.12k
    case X86_ADC32mr:
2181
2.20k
    case X86_ADC64mi32:
2182
2.40k
    case X86_ADC64mi8:
2183
2.47k
    case X86_ADC64mr:
2184
2.70k
    case X86_ADC8mi:
2185
3.03k
    case X86_ADC8mi8:
2186
3.60k
    case X86_ADC8mr:
2187
3.72k
    case X86_ADC8rm:
2188
3.93k
    case X86_ADC16rm:
2189
4.14k
    case X86_ADC32rm:
2190
4.54k
    case X86_ADC64rm:
2191
2192
    // ADD
2193
4.78k
    case X86_ADD16mi:
2194
5.01k
    case X86_ADD16mi8:
2195
5.27k
    case X86_ADD16mr:
2196
5.51k
    case X86_ADD32mi:
2197
5.74k
    case X86_ADD32mi8:
2198
6.23k
    case X86_ADD32mr:
2199
6.43k
    case X86_ADD64mi32:
2200
6.54k
    case X86_ADD64mi8:
2201
6.85k
    case X86_ADD64mr:
2202
6.93k
    case X86_ADD8mi:
2203
7.08k
    case X86_ADD8mi8:
2204
7.62k
    case X86_ADD8mr:
2205
7.71k
    case X86_ADD8rm:
2206
7.92k
    case X86_ADD16rm:
2207
8.20k
    case X86_ADD32rm:
2208
8.28k
    case X86_ADD64rm:
2209
2210
    // AND
2211
8.48k
    case X86_AND16mi:
2212
8.70k
    case X86_AND16mi8:
2213
8.93k
    case X86_AND16mr:
2214
9.13k
    case X86_AND32mi:
2215
9.34k
    case X86_AND32mi8:
2216
9.59k
    case X86_AND32mr:
2217
9.80k
    case X86_AND64mi32:
2218
10.0k
    case X86_AND64mi8:
2219
10.0k
    case X86_AND64mr:
2220
10.3k
    case X86_AND8mi:
2221
10.5k
    case X86_AND8mi8:
2222
10.7k
    case X86_AND8mr:
2223
11.0k
    case X86_AND8rm:
2224
11.2k
    case X86_AND16rm:
2225
11.4k
    case X86_AND32rm:
2226
11.6k
    case X86_AND64rm:
2227
2228
    // BTC
2229
11.8k
    case X86_BTC16mi8:
2230
12.1k
    case X86_BTC16mr:
2231
12.3k
    case X86_BTC32mi8:
2232
12.6k
    case X86_BTC32mr:
2233
12.7k
    case X86_BTC64mi8:
2234
12.8k
    case X86_BTC64mr:
2235
2236
    // BTR
2237
13.0k
    case X86_BTR16mi8:
2238
13.2k
    case X86_BTR16mr:
2239
13.4k
    case X86_BTR32mi8:
2240
13.6k
    case X86_BTR32mr:
2241
13.7k
    case X86_BTR64mi8:
2242
13.8k
    case X86_BTR64mr:
2243
2244
    // BTS
2245
14.0k
    case X86_BTS16mi8:
2246
14.2k
    case X86_BTS16mr:
2247
14.4k
    case X86_BTS32mi8:
2248
14.6k
    case X86_BTS32mr:
2249
14.7k
    case X86_BTS64mi8:
2250
14.9k
    case X86_BTS64mr:
2251
2252
    // CMPXCHG
2253
15.1k
    case X86_CMPXCHG16B:
2254
15.3k
    case X86_CMPXCHG16rm:
2255
15.5k
    case X86_CMPXCHG32rm:
2256
15.6k
    case X86_CMPXCHG64rm:
2257
16.1k
    case X86_CMPXCHG8rm:
2258
16.1k
    case X86_CMPXCHG8B:
2259
2260
    // INC
2261
16.3k
    case X86_INC16m:
2262
16.6k
    case X86_INC32m:
2263
16.7k
    case X86_INC64m:
2264
16.9k
    case X86_INC8m:
2265
2266
    // NEG
2267
17.0k
    case X86_NEG16m:
2268
17.2k
    case X86_NEG32m:
2269
17.3k
    case X86_NEG64m:
2270
17.5k
    case X86_NEG8m:
2271
2272
    // NOT
2273
17.7k
    case X86_NOT16m:
2274
17.9k
    case X86_NOT32m:
2275
18.1k
    case X86_NOT64m:
2276
18.2k
    case X86_NOT8m:
2277
2278
    // OR
2279
18.4k
    case X86_OR16mi:
2280
18.7k
    case X86_OR16mi8:
2281
18.8k
    case X86_OR16mr:
2282
19.0k
    case X86_OR32mi:
2283
19.3k
    case X86_OR32mi8:
2284
19.4k
    case X86_OR32mr:
2285
19.6k
    case X86_OR64mi32:
2286
19.9k
    case X86_OR64mi8:
2287
20.1k
    case X86_OR64mr:
2288
20.3k
    case X86_OR8mi8:
2289
20.5k
    case X86_OR8mi:
2290
20.7k
    case X86_OR8mr:
2291
21.0k
    case X86_OR8rm:
2292
21.2k
    case X86_OR16rm:
2293
21.4k
    case X86_OR32rm:
2294
21.5k
    case X86_OR64rm:
2295
2296
    // SBB
2297
21.7k
    case X86_SBB16mi:
2298
21.9k
    case X86_SBB16mi8:
2299
22.1k
    case X86_SBB16mr:
2300
22.3k
    case X86_SBB32mi:
2301
22.5k
    case X86_SBB32mi8:
2302
22.8k
    case X86_SBB32mr:
2303
22.8k
    case X86_SBB64mi32:
2304
23.0k
    case X86_SBB64mi8:
2305
23.2k
    case X86_SBB64mr:
2306
23.4k
    case X86_SBB8mi:
2307
23.7k
    case X86_SBB8mi8:
2308
23.9k
    case X86_SBB8mr:
2309
2310
    // SUB
2311
24.1k
    case X86_SUB16mi:
2312
24.3k
    case X86_SUB16mi8:
2313
24.5k
    case X86_SUB16mr:
2314
24.7k
    case X86_SUB32mi:
2315
25.0k
    case X86_SUB32mi8:
2316
25.2k
    case X86_SUB32mr:
2317
25.4k
    case X86_SUB64mi32:
2318
25.9k
    case X86_SUB64mi8:
2319
26.2k
    case X86_SUB64mr:
2320
26.4k
    case X86_SUB8mi8:
2321
26.5k
    case X86_SUB8mi:
2322
26.8k
    case X86_SUB8mr:
2323
27.0k
    case X86_SUB8rm:
2324
27.2k
    case X86_SUB16rm:
2325
27.7k
    case X86_SUB32rm:
2326
27.9k
    case X86_SUB64rm:
2327
2328
    // XADD
2329
28.1k
    case X86_XADD16rm:
2330
28.2k
    case X86_XADD32rm:
2331
28.2k
    case X86_XADD64rm:
2332
28.3k
    case X86_XADD8rm:
2333
2334
    // XCHG
2335
28.6k
    case X86_XCHG16rm:
2336
28.8k
    case X86_XCHG32rm:
2337
28.9k
    case X86_XCHG64rm:
2338
29.1k
    case X86_XCHG8rm:
2339
2340
    // XOR
2341
29.3k
    case X86_XOR16mi:
2342
29.5k
    case X86_XOR16mi8:
2343
29.7k
    case X86_XOR16mr:
2344
29.9k
    case X86_XOR32mi:
2345
30.2k
    case X86_XOR32mi8:
2346
30.4k
    case X86_XOR32mr:
2347
30.7k
    case X86_XOR64mi32:
2348
30.9k
    case X86_XOR64mi8:
2349
30.9k
    case X86_XOR64mr:
2350
31.1k
    case X86_XOR8mi8:
2351
31.2k
    case X86_XOR8mi:
2352
31.8k
    case X86_XOR8mr:
2353
32.1k
    case X86_XOR8rm:
2354
32.3k
    case X86_XOR16rm:
2355
32.5k
    case X86_XOR32rm:
2356
32.7k
    case X86_XOR64rm:
2357
2358
      // this instruction can be used with LOCK prefix
2359
32.7k
      return false;
2360
32.8k
    }
2361
32.8k
  }
2362
2363
#if 0
2364
  // REPNE prefix
2365
  if (insn->repeatPrefix) {
2366
    // 0xf2 can be a part of instruction encoding, but not really a prefix.
2367
    // In such a case, clear it.
2368
    if (insn->twoByteEscape == 0x0f) {
2369
      insn->prefix0 = 0;
2370
    }
2371
  }
2372
#endif
2373
2374
  // no invalid prefixes
2375
583k
  return false;
2376
616k
}
2377
2378
/*
2379
 * decodeInstruction - Reads and interprets a full instruction provided by the
2380
 *   user.
2381
 *
2382
 * @param insn      - A pointer to the instruction to be populated.  Must be
2383
 *                    pre-allocated.
2384
 * @param reader    - The function to be used to read the instruction's bytes.
2385
 * @param readerArg - A generic argument to be passed to the reader to store
2386
 *                    any internal state.
2387
 * @param startLoc  - The address (in the reader's address space) of the first
2388
 *                    byte in the instruction.
2389
 * @param mode      - The mode (real mode, IA-32e, or IA-32e in 64-bit mode) to
2390
 *                    decode the instruction in.
2391
 * @return          - 0 if instruction is valid; nonzero if not.
2392
 */
2393
int decodeInstruction(struct InternalInstruction *insn, byteReader_t reader,
2394
          const void *readerArg, uint64_t startLoc,
2395
          DisassemblerMode mode)
2396
619k
{
2397
619k
  insn->reader = reader;
2398
619k
  insn->readerArg = readerArg;
2399
619k
  insn->startLocation = startLoc;
2400
619k
  insn->readerCursor = startLoc;
2401
619k
  insn->mode = mode;
2402
619k
  insn->numImmediatesConsumed = 0;
2403
2404
619k
  if (readPrefixes(insn) || readOpcode(insn) || getID(insn) ||
2405
616k
      insn->instructionID == 0 || checkPrefix(insn) || readOperands(insn))
2406
4.50k
    return -1;
2407
2408
614k
  insn->length = (size_t)(insn->readerCursor - insn->startLocation);
2409
2410
  // instruction length must be <= 15 to be valid
2411
614k
  if (insn->length > 15)
2412
27
    return -1;
2413
2414
614k
  if (insn->operandSize == 0)
2415
614k
    insn->operandSize = insn->registerSize;
2416
2417
614k
  insn->operands = &x86OperandSets[insn->spec->operands][0];
2418
2419
614k
  return 0;
2420
614k
}
2421
2422
#endif