Coverage Report

Created: 2025-12-14 06:36

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
2.84k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.14k
#define BIT_5(A)  ((A) & 0x00000020)
61
6.57k
#define BIT_6(A)  ((A) & 0x00000040)
62
6.57k
#define BIT_7(A)  ((A) & 0x00000080)
63
16.3k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.37k
#define BIT_A(A)  ((A) & 0x00000400)
66
20.0k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
19.8k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
800
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
79.0k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
152k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.74k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
16.3k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
6.57k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
6.57k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
14.2k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
24.0k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
14.2k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
14.2k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
6.57k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.69k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
6.57k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.30k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
15.3k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
15.3k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
554k
{
149
554k
  const uint16_t v0 = info->code[addr + 0];
150
554k
  const uint16_t v1 = info->code[addr + 1];
151
554k
  return (v0 << 8) | v1;
152
554k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
242k
{
156
242k
  const uint32_t v0 = info->code[addr + 0];
157
242k
  const uint32_t v1 = info->code[addr + 1];
158
242k
  const uint32_t v2 = info->code[addr + 2];
159
242k
  const uint32_t v3 = info->code[addr + 3];
160
242k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
242k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
395
{
165
395
  const uint64_t v0 = info->code[addr + 0];
166
395
  const uint64_t v1 = info->code[addr + 1];
167
395
  const uint64_t v2 = info->code[addr + 2];
168
395
  const uint64_t v3 = info->code[addr + 3];
169
395
  const uint64_t v4 = info->code[addr + 4];
170
395
  const uint64_t v5 = info->code[addr + 5];
171
395
  const uint64_t v6 = info->code[addr + 6];
172
395
  const uint64_t v7 = info->code[addr + 7];
173
395
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
395
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
555k
{
178
555k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
555k
  if (info->code_len < addr + 2) {
180
986
    return 0xaaaa;
181
986
  }
182
554k
  return m68k_read_disassembler_16(info, addr);
183
555k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
245k
{
187
245k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
245k
  if (info->code_len < addr + 4) {
189
2.97k
    return 0xaaaaaaaa;
190
2.97k
  }
191
242k
  return m68k_read_disassembler_32(info, addr);
192
245k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
400
{
196
400
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
400
  if (info->code_len < addr + 8) {
198
5
    return 0xaaaaaaaaaaaaaaaaLL;
199
5
  }
200
395
  return m68k_read_disassembler_64(info, addr);
201
400
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
56.3k
  do {           \
269
56.3k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
16.1k
      d68000_invalid(info);   \
271
16.1k
      return;       \
272
16.1k
    }          \
273
56.3k
  } while (0)
274
275
15.8k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
539k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
245k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
400
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
15.8k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
307k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
12.7k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
400
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
13.9k
{
302
13.9k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
13.9k
}
304
305
static int make_int_16(int value)
306
5.34k
{
307
5.34k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
5.34k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
16.3k
{
312
16.3k
  uint32_t extension = read_imm_16(info);
313
314
16.3k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
16.3k
  if (EXT_FULL(extension)) {
317
6.57k
    uint32_t preindex;
318
6.57k
    uint32_t postindex;
319
320
6.57k
    op->mem.base_reg = M68K_REG_INVALID;
321
6.57k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
6.57k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
6.57k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
6.57k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
4.28k
      if (is_pc) {
335
593
        op->mem.base_reg = M68K_REG_PC;
336
3.68k
      } else {
337
3.68k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.68k
      }
339
4.28k
    }
340
341
6.57k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.55k
      if (EXT_INDEX_AR(extension)) {
343
1.66k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.89k
      } else {
345
2.89k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.89k
      }
347
348
4.55k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.55k
      if (EXT_INDEX_SCALE(extension)) {
351
3.11k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.11k
      }
353
4.55k
    }
354
355
6.57k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
6.57k
    postindex = (extension & 7) > 4;
357
358
6.57k
    if (preindex) {
359
2.88k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.69k
    } else if (postindex) {
361
1.64k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.64k
    }
363
364
6.57k
    return;
365
6.57k
  }
366
367
9.74k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.74k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.74k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
2.04k
    if (is_pc) {
372
468
      op->mem.base_reg = M68K_REG_PC;
373
468
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.57k
    } else {
375
1.57k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.57k
    }
377
7.70k
  } else {
378
7.70k
    if (is_pc) {
379
997
      op->mem.base_reg = M68K_REG_PC;
380
997
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.70k
    } else {
382
6.70k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.70k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.70k
    }
385
386
7.70k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.70k
  }
388
389
9.74k
  if (EXT_INDEX_SCALE(extension)) {
390
6.61k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.61k
  }
392
9.74k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
147k
{
397
  // default to memory
398
399
147k
  op->type = M68K_OP_MEM;
400
401
147k
  switch (instruction & 0x3f) {
402
44.0k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
44.0k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
44.0k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
44.0k
      op->type = M68K_OP_REG;
407
44.0k
      break;
408
409
4.66k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
4.66k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
4.66k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
4.66k
      op->type = M68K_OP_REG;
414
4.66k
      break;
415
416
21.2k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
21.2k
      op->address_mode = M68K_AM_REGI_ADDR;
419
21.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
21.2k
      break;
421
422
15.4k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
15.4k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
15.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
15.4k
      break;
427
428
28.2k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
28.2k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
28.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
28.2k
      break;
433
434
10.0k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
10.0k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
10.0k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
10.0k
      op->mem.disp = (int16_t)read_imm_16(info);
439
10.0k
      break;
440
441
13.8k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
13.8k
      get_with_index_address_mode(info, op, instruction, size, false);
444
13.8k
      break;
445
446
1.65k
    case 0x38:
447
      /* absolute short address */
448
1.65k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.65k
      op->imm = read_imm_16(info);
450
1.65k
      break;
451
452
1.35k
    case 0x39:
453
      /* absolute long address */
454
1.35k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.35k
      op->imm = read_imm_32(info);
456
1.35k
      break;
457
458
1.61k
    case 0x3a:
459
      /* program counter with displacement */
460
1.61k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.61k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.61k
      break;
463
464
2.47k
    case 0x3b:
465
      /* program counter with index */
466
2.47k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.47k
      break;
468
469
2.97k
    case 0x3c:
470
2.97k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.97k
      op->type = M68K_OP_IMM;
472
473
2.97k
      if (size == 1)
474
298
        op->imm = read_imm_8(info) & 0xff;
475
2.67k
      else if (size == 2)
476
893
        op->imm = read_imm_16(info) & 0xffff;
477
1.78k
      else if (size == 4)
478
1.38k
        op->imm = read_imm_32(info);
479
400
      else
480
400
        op->imm = read_imm_64(info);
481
482
2.97k
      break;
483
484
132
    default:
485
132
      break;
486
147k
  }
487
147k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
46.3k
{
491
46.3k
  info->groups[info->groups_count++] = (uint8_t)group;
492
46.3k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
221k
{
496
221k
  cs_m68k* ext;
497
498
221k
  MCInst_setOpcode(info->inst, opcode);
499
500
221k
  ext = &info->extension;
501
502
221k
  ext->op_count = (uint8_t)count;
503
221k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
221k
  ext->op_size.cpu_size = size;
505
506
221k
  return ext;
507
221k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
19.0k
{
511
19.0k
  cs_m68k_op* op0;
512
19.0k
  cs_m68k_op* op1;
513
19.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
19.0k
  op0 = &ext->operands[0];
516
19.0k
  op1 = &ext->operands[1];
517
518
19.0k
  if (isDreg) {
519
19.0k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
19.0k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
19.0k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
19.0k
  get_ea_mode_op(info, op1, info->ir, size);
527
19.0k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
19.0k
{
531
19.0k
  build_re_gen_1(info, true, opcode, size);
532
19.0k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
17.7k
{
536
17.7k
  cs_m68k_op* op0;
537
17.7k
  cs_m68k_op* op1;
538
17.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
17.7k
  op0 = &ext->operands[0];
541
17.7k
  op1 = &ext->operands[1];
542
543
17.7k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
17.7k
  if (isDreg) {
546
17.7k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
17.7k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
17.7k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
17.7k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
4.55k
{
556
4.55k
  cs_m68k_op* op0;
557
4.55k
  cs_m68k_op* op1;
558
4.55k
  cs_m68k_op* op2;
559
4.55k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
4.55k
  op0 = &ext->operands[0];
562
4.55k
  op1 = &ext->operands[1];
563
4.55k
  op2 = &ext->operands[2];
564
565
4.55k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
4.55k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
4.55k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
4.55k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
4.55k
  if (imm > 0) {
572
1.32k
    ext->op_count = 3;
573
1.32k
    op2->type = M68K_OP_IMM;
574
1.32k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.32k
    op2->imm = imm;
576
1.32k
  }
577
4.55k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
5.95k
{
581
5.95k
  cs_m68k_op* op0;
582
5.95k
  cs_m68k_op* op1;
583
5.95k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
5.95k
  op0 = &ext->operands[0];
586
5.95k
  op1 = &ext->operands[1];
587
588
5.95k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
5.95k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
5.95k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
5.95k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
5.95k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
21.4k
{
597
21.4k
  cs_m68k_op* op0;
598
21.4k
  cs_m68k_op* op1;
599
21.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
21.4k
  op0 = &ext->operands[0];
602
21.4k
  op1 = &ext->operands[1];
603
604
21.4k
  op0->type = M68K_OP_IMM;
605
21.4k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
21.4k
  op0->imm = imm;
607
608
21.4k
  get_ea_mode_op(info, op1, info->ir, size);
609
21.4k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.69k
{
613
7.69k
  cs_m68k_op* op0;
614
7.69k
  cs_m68k_op* op1;
615
7.69k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.69k
  op0 = &ext->operands[0];
618
7.69k
  op1 = &ext->operands[1];
619
620
7.69k
  op0->type = M68K_OP_IMM;
621
7.69k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.69k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.69k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.69k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.69k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
6.38k
{
630
6.38k
  cs_m68k_op* op0;
631
6.38k
  cs_m68k_op* op1;
632
6.38k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
6.38k
  op0 = &ext->operands[0];
635
6.38k
  op1 = &ext->operands[1];
636
637
6.38k
  op0->type = M68K_OP_IMM;
638
6.38k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
6.38k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
6.38k
  get_ea_mode_op(info, op1, info->ir, size);
642
6.38k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.19k
{
646
4.19k
  cs_m68k_op* op0;
647
4.19k
  cs_m68k_op* op1;
648
4.19k
  cs_m68k_op* op2;
649
4.19k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.19k
  op0 = &ext->operands[0];
652
4.19k
  op1 = &ext->operands[1];
653
4.19k
  op2 = &ext->operands[2];
654
655
4.19k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.19k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.19k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.19k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.19k
  if (imm > 0) {
662
1.20k
    ext->op_count = 3;
663
1.20k
    op2->type = M68K_OP_IMM;
664
1.20k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.20k
    op2->imm = imm;
666
1.20k
  }
667
4.19k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
12.6k
{
671
12.6k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
12.6k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
12.6k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
9.25k
{
677
9.25k
  cs_m68k_op* op0;
678
9.25k
  cs_m68k_op* op1;
679
9.25k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
9.25k
  op0 = &ext->operands[0];
682
9.25k
  op1 = &ext->operands[1];
683
684
9.25k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
9.25k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
9.25k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
9.25k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
20.2k
{
692
20.2k
  cs_m68k_op* op0;
693
20.2k
  cs_m68k_op* op1;
694
20.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
20.2k
  op0 = &ext->operands[0];
697
20.2k
  op1 = &ext->operands[1];
698
699
20.2k
  get_ea_mode_op(info, op0, info->ir, size);
700
20.2k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
20.2k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
801
{
705
801
  cs_m68k_op* op0;
706
801
  cs_m68k_op* op1;
707
801
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
801
  op0 = &ext->operands[0];
710
801
  op1 = &ext->operands[1];
711
712
801
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
801
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
801
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
801
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
801
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
953
{
721
953
  cs_m68k_op* op0;
722
953
  cs_m68k_op* op1;
723
953
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
953
  op0 = &ext->operands[0];
726
953
  op1 = &ext->operands[1];
727
728
953
  op0->type = M68K_OP_IMM;
729
953
  op0->address_mode = M68K_AM_IMMEDIATE;
730
953
  op0->imm = imm;
731
732
953
  op1->address_mode = M68K_AM_NONE;
733
953
  op1->reg = reg;
734
953
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
16.5k
{
738
16.5k
  cs_m68k_op* op;
739
16.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
16.5k
  op = &ext->operands[0];
742
743
16.5k
  op->type = M68K_OP_BR_DISP;
744
16.5k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
16.5k
  op->br_disp.disp = displacement;
746
16.5k
  op->br_disp.disp_size = size;
747
748
16.5k
  set_insn_group(info, M68K_GRP_JUMP);
749
16.5k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
16.5k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.72k
{
754
2.72k
  cs_m68k_op* op;
755
2.72k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.72k
  op = &ext->operands[0];
758
759
2.72k
  op->type = M68K_OP_IMM;
760
2.72k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.72k
  op->imm = immediate;
762
763
2.72k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.72k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
11.0k
{
768
11.0k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
11.0k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
841
{
773
841
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
841
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
815
{
778
815
  cs_m68k_op* op0;
779
815
  cs_m68k_op* op1;
780
815
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
815
  op0 = &ext->operands[0];
783
815
  op1 = &ext->operands[1];
784
785
815
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
815
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
815
  op1->type = M68K_OP_BR_DISP;
789
815
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
815
  op1->br_disp.disp = displacement;
791
815
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
815
  set_insn_group(info, M68K_GRP_JUMP);
794
815
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
815
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
519
{
799
519
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
519
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
410
{
804
410
  cs_m68k_op* op0;
805
410
  cs_m68k_op* op1;
806
410
  cs_m68k_op* op2;
807
410
  uint32_t extension = read_imm_16(info);
808
410
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
410
  op0 = &ext->operands[0];
811
410
  op1 = &ext->operands[1];
812
410
  op2 = &ext->operands[2];
813
814
410
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
410
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
410
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
410
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
410
  get_ea_mode_op(info, op2, info->ir, size);
821
410
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.14k
{
825
2.14k
  uint8_t offset;
826
2.14k
  uint8_t width;
827
2.14k
  cs_m68k_op* op_ea;
828
2.14k
  cs_m68k_op* op1;
829
2.14k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.14k
  uint32_t extension = read_imm_16(info);
831
832
2.14k
  op_ea = &ext->operands[0];
833
2.14k
  op1 = &ext->operands[1];
834
835
2.14k
  if (BIT_B(extension))
836
1.58k
    offset = (extension >> 6) & 7;
837
564
  else
838
564
    offset = (extension >> 6) & 31;
839
840
2.14k
  if (BIT_5(extension))
841
1.31k
    width = extension & 7;
842
832
  else
843
832
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.14k
  if (has_d_arg) {
846
762
    ext->op_count = 2;
847
762
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
762
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
762
  }
850
851
2.14k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.14k
  op_ea->mem.bitfield = 1;
854
2.14k
  op_ea->mem.width = width;
855
2.14k
  op_ea->mem.offset = offset;
856
2.14k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
622
{
860
622
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
622
  cs_m68k_op* op;
862
863
622
  op = &ext->operands[0];
864
865
622
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
622
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
622
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.20k
{
871
1.20k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.20k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
7.91k
  for (v >>= 1; v; v >>= 1) {
875
6.71k
    r <<= 1;
876
6.71k
    r |= v & 1;
877
6.71k
    s--;
878
6.71k
  }
879
880
1.20k
  return r <<= s; // shift when v's highest bits are zero
881
1.20k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
869
{
885
869
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
869
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
4.06k
  for (v >>= 1; v; v >>= 1) {
889
3.19k
    r <<= 1;
890
3.19k
    r |= v & 1;
891
3.19k
    s--;
892
3.19k
  }
893
894
869
  return r <<= s; // shift when v's highest bits are zero
895
869
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.24k
{
900
2.24k
  cs_m68k_op* op0;
901
2.24k
  cs_m68k_op* op1;
902
2.24k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.24k
  op0 = &ext->operands[0];
905
2.24k
  op1 = &ext->operands[1];
906
907
2.24k
  op0->type = M68K_OP_REG_BITS;
908
2.24k
  op0->register_bits = read_imm_16(info);
909
910
2.24k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.24k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.20k
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.24k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.33k
{
918
1.33k
  cs_m68k_op* op0;
919
1.33k
  cs_m68k_op* op1;
920
1.33k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.33k
  op0 = &ext->operands[0];
923
1.33k
  op1 = &ext->operands[1];
924
925
1.33k
  op1->type = M68K_OP_REG_BITS;
926
1.33k
  op1->register_bits = read_imm_16(info);
927
928
1.33k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.33k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
33.6k
{
933
33.6k
  cs_m68k_op* op;
934
33.6k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
33.6k
  MCInst_setOpcode(info->inst, opcode);
937
938
33.6k
  op = &ext->operands[0];
939
940
33.6k
  op->type = M68K_OP_IMM;
941
33.6k
  op->address_mode = M68K_AM_IMMEDIATE;
942
33.6k
  op->imm = data;
943
33.6k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
267
{
947
267
  build_imm(info, M68K_INS_ILLEGAL, data);
948
267
}
949
950
static void build_invalid(m68k_info *info, int data)
951
33.4k
{
952
33.4k
  build_imm(info, M68K_INS_INVALID, data);
953
33.4k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
953
{
957
953
  uint32_t word3;
958
953
  uint32_t extension;
959
953
  cs_m68k_op* op0;
960
953
  cs_m68k_op* op1;
961
953
  cs_m68k_op* op2;
962
953
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
953
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
953
  word3 = peek_imm_32(info) & 0xffff;
967
953
  if (!instruction_is_valid(info, word3))
968
153
    return;
969
970
800
  op0 = &ext->operands[0];
971
800
  op1 = &ext->operands[1];
972
800
  op2 = &ext->operands[2];
973
974
800
  extension = read_imm_32(info);
975
976
800
  op0->address_mode = M68K_AM_NONE;
977
800
  op0->type = M68K_OP_REG_PAIR;
978
800
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
800
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
800
  op1->address_mode = M68K_AM_NONE;
982
800
  op1->type = M68K_OP_REG_PAIR;
983
800
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
800
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
800
  reg_0 = (extension >> 28) & 7;
987
800
  reg_1 = (extension >> 12) & 7;
988
989
800
  op2->address_mode = M68K_AM_NONE;
990
800
  op2->type = M68K_OP_REG_PAIR;
991
800
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
800
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
800
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.64k
{
997
1.64k
  cs_m68k_op* op0;
998
1.64k
  cs_m68k_op* op1;
999
1.64k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.64k
  uint32_t extension = read_imm_16(info);
1002
1003
1.64k
  if (BIT_B(extension))
1004
412
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.23k
  else
1006
1.23k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.64k
  op0 = &ext->operands[0];
1009
1.64k
  op1 = &ext->operands[1];
1010
1011
1.64k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.64k
  op1->address_mode = M68K_AM_NONE;
1014
1.64k
  op1->type = M68K_OP_REG;
1015
1.64k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.64k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
700
{
1020
700
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
700
  int i;
1022
1023
2.10k
  for (i = 0; i < 2; ++i) {
1024
1.40k
    cs_m68k_op* op = &ext->operands[i];
1025
1.40k
    const int d = data[i];
1026
1.40k
    const int m = modes[i];
1027
1028
1.40k
    op->type = M68K_OP_MEM;
1029
1030
1.40k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
780
      op->address_mode = m;
1032
780
      op->reg = M68K_REG_A0 + d;
1033
780
    } else {
1034
620
      op->address_mode = m;
1035
620
      op->imm = d;
1036
620
    }
1037
1.40k
  }
1038
700
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
587
{
1042
587
  cs_m68k_op* op0;
1043
587
  cs_m68k_op* op1;
1044
587
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
587
  op0 = &ext->operands[0];
1047
587
  op1 = &ext->operands[1];
1048
1049
587
  op0->address_mode = M68K_AM_NONE;
1050
587
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
587
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
587
  op1->type = M68K_OP_IMM;
1054
587
  op1->imm = disp;
1055
587
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.35k
{
1059
1.35k
  cs_m68k_op* op0;
1060
1.35k
  cs_m68k_op* op1;
1061
1.35k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.35k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
322
    case 0:
1066
322
      d68000_invalid(info);
1067
322
      return;
1068
      // Line
1069
285
    case 1:
1070
285
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
285
      break;
1072
      // Page
1073
654
    case 2:
1074
654
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
654
      break;
1076
      // All
1077
92
    case 3:
1078
92
      ext->op_count = 1;
1079
92
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
92
      break;
1081
1.35k
  }
1082
1083
1.03k
  op0 = &ext->operands[0];
1084
1.03k
  op1 = &ext->operands[1];
1085
1086
1.03k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.03k
  op0->type = M68K_OP_IMM;
1088
1.03k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.03k
  op1->type = M68K_OP_MEM;
1091
1.03k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.03k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.03k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
476
{
1097
476
  cs_m68k_op* op0;
1098
476
  cs_m68k_op* op1;
1099
476
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
476
  op0 = &ext->operands[0];
1102
476
  op1 = &ext->operands[1];
1103
1104
476
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
476
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
476
  op1->type = M68K_OP_MEM;
1108
476
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
476
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
476
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.57k
{
1114
1.57k
  cs_m68k_op* op0;
1115
1.57k
  cs_m68k_op* op1;
1116
1.57k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.57k
  op0 = &ext->operands[0];
1119
1.57k
  op1 = &ext->operands[1];
1120
1121
1.57k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.57k
  op0->type = M68K_OP_MEM;
1123
1.57k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.57k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.57k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.57k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
242
{
1131
242
  cs_m68k_op* op0;
1132
242
  cs_m68k_op* op1;
1133
242
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
242
  uint32_t extension = read_imm_16(info);
1135
1136
242
  op0 = &ext->operands[0];
1137
242
  op1 = &ext->operands[1];
1138
1139
242
  if (BIT_B(extension)) {
1140
75
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
75
    get_ea_mode_op(info, op1, info->ir, size);
1142
167
  } else {
1143
167
    get_ea_mode_op(info, op0, info->ir, size);
1144
167
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
167
  }
1146
242
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
17.7k
{
1150
17.7k
  build_er_gen_1(info, true, opcode, size);
1151
17.7k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
17.5k
{
1194
17.5k
  build_invalid(info, info->ir);
1195
17.5k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
267
{
1199
267
  build_illegal(info, info->ir);
1200
267
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
7.03k
{
1204
7.03k
  build_invalid(info, info->ir);
1205
7.03k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
8.84k
{
1209
8.84k
  build_invalid(info, info->ir);
1210
8.84k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
443
{
1214
443
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
443
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
632
{
1219
632
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
632
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
383
{
1224
383
  build_er_1(info, M68K_INS_ADD, 1);
1225
383
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
468
{
1229
468
  build_er_1(info, M68K_INS_ADD, 2);
1230
468
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
408
{
1234
408
  build_er_1(info, M68K_INS_ADD, 4);
1235
408
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
527
{
1239
527
  build_re_1(info, M68K_INS_ADD, 1);
1240
527
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
504
{
1244
504
  build_re_1(info, M68K_INS_ADD, 2);
1245
504
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
863
{
1249
863
  build_re_1(info, M68K_INS_ADD, 4);
1250
863
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.69k
{
1254
1.69k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.69k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
2.27k
{
1259
2.27k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
2.27k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
445
{
1264
445
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
445
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
465
{
1269
465
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
465
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
212
{
1274
212
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
212
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
740
{
1279
740
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
740
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
2.25k
{
1284
2.25k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
2.25k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
752
{
1289
752
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
752
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
346
{
1294
346
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
346
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
214
{
1299
214
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
214
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
517
{
1304
517
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
517
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
442
{
1309
442
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
442
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
449
{
1314
449
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
449
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
252
{
1319
252
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
252
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
649
{
1324
649
  build_er_1(info, M68K_INS_AND, 1);
1325
649
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
648
{
1329
648
  build_er_1(info, M68K_INS_AND, 2);
1330
648
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
331
{
1334
331
  build_er_1(info, M68K_INS_AND, 4);
1335
331
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
271
{
1339
271
  build_re_1(info, M68K_INS_AND, 1);
1340
271
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
516
{
1344
516
  build_re_1(info, M68K_INS_AND, 2);
1345
516
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
411
{
1349
411
  build_re_1(info, M68K_INS_AND, 4);
1350
411
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
795
{
1354
795
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
795
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
417
{
1359
417
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
417
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
383
{
1364
383
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
383
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
74
{
1369
74
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
74
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
221
{
1374
221
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
221
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
508
{
1379
508
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
508
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
415
{
1384
415
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
415
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
351
{
1389
351
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
351
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
226
{
1394
226
  build_r(info, M68K_INS_ASR, 1);
1395
226
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
247
{
1399
247
  build_r(info, M68K_INS_ASR, 2);
1400
247
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
291
{
1404
291
  build_r(info, M68K_INS_ASR, 4);
1405
291
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
335
{
1409
335
  build_ea(info, M68K_INS_ASR, 2);
1410
335
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
637
{
1414
637
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
637
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
230
{
1419
230
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
230
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
273
{
1424
273
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
273
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
270
{
1429
270
  build_r(info, M68K_INS_ASL, 1);
1430
270
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
114
{
1434
114
  build_r(info, M68K_INS_ASL, 2);
1435
114
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
218
{
1439
218
  build_r(info, M68K_INS_ASL, 4);
1440
218
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
441
{
1444
441
  build_ea(info, M68K_INS_ASL, 2);
1445
441
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
10.1k
{
1449
10.1k
  build_bcc(info, 1, make_int_8(info->ir));
1450
10.1k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
703
{
1454
703
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
703
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
491
{
1459
491
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
246
  build_bcc(info, 4, read_imm_32(info));
1461
246
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.32k
{
1465
1.32k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.32k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
780
{
1470
780
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
780
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.02k
{
1475
1.02k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.02k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
283
{
1480
283
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
283
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
985
{
1485
985
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
657
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
657
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
737
{
1491
737
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
463
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
463
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
423
{
1498
423
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
313
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
313
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
323
{
1504
323
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
116
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
116
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
467
{
1510
467
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
246
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
246
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
459
{
1516
459
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
214
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
214
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
509
{
1522
509
  cs_m68k* ext = &info->extension;
1523
509
  cs_m68k_op temp;
1524
1525
509
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
186
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
186
  temp = ext->operands[0];
1531
186
  ext->operands[0] = ext->operands[1];
1532
186
  ext->operands[1] = temp;
1533
186
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
551
{
1537
551
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
352
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
352
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
254
{
1543
254
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
254
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.52k
{
1548
2.52k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.52k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
902
{
1553
902
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
902
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
457
{
1558
457
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
244
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
244
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
2.20k
{
1564
2.20k
  build_re_1(info, M68K_INS_BSET, 1);
1565
2.20k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
82
{
1569
82
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
82
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.31k
{
1574
1.31k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.31k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
316
{
1579
316
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
316
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
418
{
1584
418
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
219
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
219
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
3.14k
{
1590
3.14k
  build_re_1(info, M68K_INS_BTST, 4);
1591
3.14k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
217
{
1595
217
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
217
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
68
{
1600
68
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
335
{
1606
335
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
243
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
243
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
335
{
1612
335
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
91
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
91
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
142
{
1618
142
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
76
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
76
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
139
{
1624
139
  build_cas2(info, 2);
1625
139
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
814
{
1629
814
  build_cas2(info, 4);
1630
814
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
472
{
1634
472
  build_er_1(info, M68K_INS_CHK, 2);
1635
472
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
868
{
1639
868
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
420
  build_er_1(info, M68K_INS_CHK, 4);
1641
420
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
677
{
1645
677
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
507
  build_chk2_cmp2(info, 1);
1647
507
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
178
{
1651
178
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
105
  build_chk2_cmp2(info, 2);
1653
105
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
1.32k
{
1657
1.32k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
1.03k
  build_chk2_cmp2(info, 4);
1659
1.03k
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
926
{
1663
926
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
647
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
647
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
548
{
1669
548
  build_ea(info, M68K_INS_CLR, 1);
1670
548
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
764
{
1674
764
  build_ea(info, M68K_INS_CLR, 2);
1675
764
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
311
{
1679
311
  build_ea(info, M68K_INS_CLR, 4);
1680
311
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
510
{
1684
510
  build_er_1(info, M68K_INS_CMP, 1);
1685
510
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
451
{
1689
451
  build_er_1(info, M68K_INS_CMP, 2);
1690
451
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.83k
{
1694
1.83k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.83k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
548
{
1699
548
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
548
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
750
{
1704
750
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
750
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
372
{
1709
372
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
372
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
135
{
1714
135
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
69
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
69
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
547
{
1720
547
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
214
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
214
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
276
{
1726
276
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
276
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
275
{
1731
275
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
209
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
209
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
139
{
1737
139
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
73
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
73
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
285
{
1743
285
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
285
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
200
{
1748
200
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
134
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
134
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
413
{
1754
413
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
212
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
212
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
394
{
1760
394
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
394
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
278
{
1765
278
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
278
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
129
{
1770
129
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
129
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
3.69k
{
1775
3.69k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
3.69k
  op->type = M68K_OP_BR_DISP;
1777
3.69k
  op->br_disp.disp = displacement;
1778
3.69k
  op->br_disp.disp_size = size;
1779
3.69k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.38k
{
1783
2.38k
  cs_m68k_op* op0;
1784
2.38k
  cs_m68k* ext;
1785
2.38k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.96k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
402
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
402
    info->pc += 2;
1791
402
    return;
1792
402
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.56k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.56k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.56k
  op0 = &ext->operands[0];
1799
1800
1.56k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.56k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.56k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.56k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.93k
{
1808
1.93k
  cs_m68k* ext;
1809
1.93k
  cs_m68k_op* op0;
1810
1811
1.93k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.09k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.09k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.09k
  op0 = &ext->operands[0];
1818
1819
1.09k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.09k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.09k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.09k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.41k
{
1827
1.41k
  cs_m68k* ext;
1828
1.41k
  cs_m68k_op* op0;
1829
1.41k
  cs_m68k_op* op1;
1830
1.41k
  uint32_t ext1, ext2;
1831
1832
1.41k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.04k
  ext1 = read_imm_16(info);
1835
1.04k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.04k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.04k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.04k
  op0 = &ext->operands[0];
1842
1.04k
  op1 = &ext->operands[1];
1843
1844
1.04k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.04k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.04k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.04k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.04k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.04k
{
1854
1.04k
  cs_m68k_op* special;
1855
1.04k
  cs_m68k_op* op_ea;
1856
1857
1.04k
  int regsel = (extension >> 10) & 0x7;
1858
1.04k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.04k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.04k
  special = &ext->operands[0];
1863
1.04k
  op_ea = &ext->operands[1];
1864
1865
1.04k
  if (!dir) {
1866
631
    cs_m68k_op* t = special;
1867
631
    special = op_ea;
1868
631
    op_ea = t;
1869
631
  }
1870
1871
1.04k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.04k
  if (regsel & 4)
1874
357
    special->reg = M68K_REG_FPCR;
1875
686
  else if (regsel & 2)
1876
267
    special->reg = M68K_REG_FPSR;
1877
419
  else if (regsel & 1)
1878
123
    special->reg = M68K_REG_FPIAR;
1879
1.04k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.04k
{
1883
2.04k
  cs_m68k_op* op_reglist;
1884
2.04k
  cs_m68k_op* op_ea;
1885
2.04k
  int dir = (extension >> 13) & 0x1;
1886
2.04k
  int mode = (extension >> 11) & 0x3;
1887
2.04k
  uint32_t reglist = extension & 0xff;
1888
2.04k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.04k
  op_reglist = &ext->operands[0];
1891
2.04k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.04k
  if (!dir) {
1896
698
    cs_m68k_op* t = op_reglist;
1897
698
    op_reglist = op_ea;
1898
698
    op_ea = t;
1899
698
  }
1900
1901
2.04k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.04k
  switch (mode) {
1904
194
    case 1 : // Dynamic list in dn register
1905
194
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
194
      break;
1907
1908
559
    case 0 :
1909
559
      op_reglist->address_mode = M68K_AM_NONE;
1910
559
      op_reglist->type = M68K_OP_REG_BITS;
1911
559
      op_reglist->register_bits = reglist << 16;
1912
559
      break;
1913
1914
869
    case 2 : // Static list
1915
869
      op_reglist->address_mode = M68K_AM_NONE;
1916
869
      op_reglist->type = M68K_OP_REG_BITS;
1917
869
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
869
      break;
1919
2.04k
  }
1920
2.04k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
12.7k
{
1924
12.7k
  cs_m68k *ext;
1925
12.7k
  cs_m68k_op* op0;
1926
12.7k
  cs_m68k_op* op1;
1927
12.7k
  bool supports_single_op;
1928
12.7k
  uint32_t next;
1929
12.7k
  int rm, src, dst, opmode;
1930
1931
1932
12.7k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
12.2k
  supports_single_op = true;
1935
1936
12.2k
  next = read_imm_16(info);
1937
1938
12.2k
  rm = (next >> 14) & 0x1;
1939
12.2k
  src = (next >> 10) & 0x7;
1940
12.2k
  dst = (next >> 7) & 0x7;
1941
12.2k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
12.2k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
74
    cs_m68k_op* op0;
1947
74
    cs_m68k_op* op1;
1948
74
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
74
    op0 = &ext->operands[0];
1951
74
    op1 = &ext->operands[1];
1952
1953
74
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
74
    op0->type = M68K_OP_IMM;
1955
74
    op0->imm = next & 0x3f;
1956
1957
74
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
74
    return;
1960
74
  }
1961
1962
  // deal with extended move stuff
1963
1964
12.1k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
631
    case 0x4: // FMOVEM ea, FPCR
1967
1.04k
    case 0x5: // FMOVEM FPCR, ea
1968
1.04k
      fmove_fpcr(info, next);
1969
1.04k
      return;
1970
1971
    // fmovem list
1972
698
    case 0x6:
1973
2.04k
    case 0x7:
1974
2.04k
      fmovem(info, next);
1975
2.04k
      return;
1976
12.1k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.06k
  if ((next >> 6) & 1)
1981
4.01k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.06k
  switch (opmode) {
1986
592
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
702
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
104
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
77
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
209
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
211
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
490
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
224
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
259
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
71
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
76
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
352
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
209
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
77
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
296
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
450
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
87
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
69
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
248
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
121
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
79
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
206
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
86
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
77
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
234
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
301
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
79
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
182
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
207
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
371
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
112
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
407
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
232
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
237
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
218
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
260
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
133
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
719
    default:
2024
719
      break;
2025
9.06k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.06k
  if ((next >> 6) & 1) {
2032
4.01k
    if ((next >> 2) & 1)
2033
1.53k
      info->inst->Opcode += 2;
2034
2.48k
    else
2035
2.48k
      info->inst->Opcode += 1;
2036
4.01k
  }
2037
2038
9.06k
  ext = &info->extension;
2039
2040
9.06k
  ext->op_count = 2;
2041
9.06k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.06k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.06k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
159
    op0 = &ext->operands[1];
2047
159
    op1 = &ext->operands[0];
2048
8.90k
  } else {
2049
8.90k
    op0 = &ext->operands[0];
2050
8.90k
    op1 = &ext->operands[1];
2051
8.90k
  }
2052
2053
9.06k
  if (rm == 0 && supports_single_op && src == dst) {
2054
872
    ext->op_count = 1;
2055
872
    op0->reg = M68K_REG_FP0 + dst;
2056
872
    return;
2057
872
  }
2058
2059
8.19k
  if (rm == 1) {
2060
4.04k
    switch (src) {
2061
405
      case 0x00 :
2062
405
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
405
        get_ea_mode_op(info, op0, info->ir, 4);
2064
405
        break;
2065
2066
398
      case 0x06 :
2067
398
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
398
        get_ea_mode_op(info, op0, info->ir, 1);
2069
398
        break;
2070
2071
760
      case 0x04 :
2072
760
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
760
        get_ea_mode_op(info, op0, info->ir, 2);
2074
760
        break;
2075
2076
1.31k
      case 0x01 :
2077
1.31k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.31k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.31k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.31k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.31k
        break;
2082
2083
492
      case 0x05:
2084
492
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
492
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
492
        get_ea_mode_op(info, op0, info->ir, 8);
2087
492
        op0->type = M68K_OP_FP_DOUBLE;
2088
492
        break;
2089
2090
671
      default :
2091
671
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
671
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
671
        break;
2094
4.04k
    }
2095
4.14k
  } else {
2096
4.14k
    op0->reg = M68K_REG_FP0 + src;
2097
4.14k
  }
2098
2099
8.19k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.19k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.12k
{
2104
1.12k
  cs_m68k* ext;
2105
1.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
712
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
712
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
712
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
989
{
2113
989
  cs_m68k* ext;
2114
2115
989
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
586
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
586
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
586
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.18k
{
2123
1.18k
  cs_m68k* ext;
2124
2125
1.18k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
835
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
835
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
835
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
835
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
458
{
2136
458
  uint32_t extension1;
2137
458
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
237
  extension1 = read_imm_16(info);
2140
2141
237
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
237
  info->inst->Opcode += (extension1 & 0x2f);
2145
237
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
492
{
2149
492
  uint32_t extension1, extension2;
2150
492
  cs_m68k_op* op0;
2151
492
  cs_m68k* ext;
2152
2153
492
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
237
  extension1 = read_imm_16(info);
2156
237
  extension2 = read_imm_16(info);
2157
2158
237
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
237
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
237
  op0 = &ext->operands[0];
2164
2165
237
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
237
  op0->type = M68K_OP_IMM;
2167
237
  op0->imm = extension2;
2168
237
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
313
{
2172
313
  uint32_t extension1, extension2;
2173
313
  cs_m68k* ext;
2174
313
  cs_m68k_op* op0;
2175
2176
313
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
115
  extension1 = read_imm_16(info);
2179
115
  extension2 = read_imm_32(info);
2180
2181
115
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
115
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
115
  op0 = &ext->operands[0];
2187
2188
115
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
115
  op0->type = M68K_OP_IMM;
2190
115
  op0->imm = extension2;
2191
115
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
999
{
2195
999
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
706
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
706
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
296
{
2201
296
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
296
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
519
{
2206
519
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
519
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.43k
{
2211
1.43k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.43k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
925
{
2216
925
  build_er_1(info, M68K_INS_DIVU, 2);
2217
925
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.31k
{
2221
1.31k
  uint32_t extension, insn_signed;
2222
1.31k
  cs_m68k* ext;
2223
1.31k
  cs_m68k_op* op0;
2224
1.31k
  cs_m68k_op* op1;
2225
1.31k
  uint32_t reg_0, reg_1;
2226
2227
1.31k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
970
  extension = read_imm_16(info);
2230
970
  insn_signed = 0;
2231
2232
970
  if (BIT_B((extension)))
2233
53
    insn_signed = 1;
2234
2235
970
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
970
  op0 = &ext->operands[0];
2238
970
  op1 = &ext->operands[1];
2239
2240
970
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
970
  reg_0 = extension & 7;
2243
970
  reg_1 = (extension >> 12) & 7;
2244
2245
970
  op1->address_mode = M68K_AM_NONE;
2246
970
  op1->type = M68K_OP_REG_PAIR;
2247
970
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
970
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
970
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
710
    op1->type = M68K_OP_REG;
2252
710
    op1->reg = M68K_REG_D0 + reg_1;
2253
710
  }
2254
970
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
383
{
2258
383
  build_re_1(info, M68K_INS_EOR, 1);
2259
383
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
365
{
2263
365
  build_re_1(info, M68K_INS_EOR, 2);
2264
365
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.54k
{
2268
1.54k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.54k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
371
{
2273
371
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
371
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
321
{
2278
321
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
321
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
396
{
2283
396
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
396
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
76
{
2288
76
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
76
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
81
{
2293
81
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
81
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
207
{
2298
207
  build_r(info, M68K_INS_EXG, 4);
2299
207
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
222
{
2303
222
  cs_m68k_op* op0;
2304
222
  cs_m68k_op* op1;
2305
222
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
222
  op0 = &ext->operands[0];
2308
222
  op1 = &ext->operands[1];
2309
2310
222
  op0->address_mode = M68K_AM_NONE;
2311
222
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
222
  op1->address_mode = M68K_AM_NONE;
2314
222
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
222
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
97
{
2319
97
  cs_m68k_op* op0;
2320
97
  cs_m68k_op* op1;
2321
97
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
97
  op0 = &ext->operands[0];
2324
97
  op1 = &ext->operands[1];
2325
2326
97
  op0->address_mode = M68K_AM_NONE;
2327
97
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
97
  op1->address_mode = M68K_AM_NONE;
2330
97
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
97
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
118
{
2335
118
  build_d(info, M68K_INS_EXT, 2);
2336
118
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
216
{
2340
216
  build_d(info, M68K_INS_EXT, 4);
2341
216
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
611
{
2345
611
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
215
  build_d(info, M68K_INS_EXTB, 4);
2347
215
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
303
{
2351
303
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
303
  set_insn_group(info, M68K_GRP_JUMP);
2353
303
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
303
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
78
{
2358
78
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
78
  set_insn_group(info, M68K_GRP_JUMP);
2360
78
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
78
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
940
{
2365
940
  build_ea_a(info, M68K_INS_LEA, 4);
2366
940
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
234
{
2370
234
  build_link(info, read_imm_16(info), 2);
2371
234
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
441
{
2375
441
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
353
  build_link(info, read_imm_32(info), 4);
2377
353
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
262
{
2381
262
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
262
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
611
{
2386
611
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
611
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
204
{
2391
204
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
204
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
146
{
2396
146
  build_r(info, M68K_INS_LSR, 1);
2397
146
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
252
{
2401
252
  build_r(info, M68K_INS_LSR, 2);
2402
252
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
400
{
2406
400
  build_r(info, M68K_INS_LSR, 4);
2407
400
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
441
{
2411
441
  build_ea(info, M68K_INS_LSR, 2);
2412
441
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
281
{
2416
281
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
281
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
517
{
2421
517
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
517
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
254
{
2426
254
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
254
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
166
{
2431
166
  build_r(info, M68K_INS_LSL, 1);
2432
166
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
637
{
2436
637
  build_r(info, M68K_INS_LSL, 2);
2437
637
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
266
{
2441
266
  build_r(info, M68K_INS_LSL, 4);
2442
266
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
409
{
2446
409
  build_ea(info, M68K_INS_LSL, 2);
2447
409
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
6.51k
{
2451
6.51k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
6.51k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.87k
{
2456
5.87k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.87k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
7.81k
{
2461
7.81k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
7.81k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
845
{
2466
845
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
845
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.01k
{
2471
1.01k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.01k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
270
{
2476
270
  cs_m68k_op* op0;
2477
270
  cs_m68k_op* op1;
2478
270
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
270
  op0 = &ext->operands[0];
2481
270
  op1 = &ext->operands[1];
2482
2483
270
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
270
  op1->address_mode = M68K_AM_NONE;
2486
270
  op1->reg = M68K_REG_CCR;
2487
270
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
460
{
2491
460
  cs_m68k_op* op0;
2492
460
  cs_m68k_op* op1;
2493
460
  cs_m68k* ext;
2494
2495
460
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
233
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
233
  op0 = &ext->operands[0];
2500
233
  op1 = &ext->operands[1];
2501
2502
233
  op0->address_mode = M68K_AM_NONE;
2503
233
  op0->reg = M68K_REG_CCR;
2504
2505
233
  get_ea_mode_op(info, op1, info->ir, 1);
2506
233
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
704
{
2510
704
  cs_m68k_op* op0;
2511
704
  cs_m68k_op* op1;
2512
704
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
704
  op0 = &ext->operands[0];
2515
704
  op1 = &ext->operands[1];
2516
2517
704
  op0->address_mode = M68K_AM_NONE;
2518
704
  op0->reg = M68K_REG_SR;
2519
2520
704
  get_ea_mode_op(info, op1, info->ir, 2);
2521
704
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
331
{
2525
331
  cs_m68k_op* op0;
2526
331
  cs_m68k_op* op1;
2527
331
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
331
  op0 = &ext->operands[0];
2530
331
  op1 = &ext->operands[1];
2531
2532
331
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
331
  op1->address_mode = M68K_AM_NONE;
2535
331
  op1->reg = M68K_REG_SR;
2536
331
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
263
{
2540
263
  cs_m68k_op* op0;
2541
263
  cs_m68k_op* op1;
2542
263
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
263
  op0 = &ext->operands[0];
2545
263
  op1 = &ext->operands[1];
2546
2547
263
  op0->address_mode = M68K_AM_NONE;
2548
263
  op0->reg = M68K_REG_USP;
2549
2550
263
  op1->address_mode = M68K_AM_NONE;
2551
263
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
263
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
81
{
2556
81
  cs_m68k_op* op0;
2557
81
  cs_m68k_op* op1;
2558
81
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
81
  op0 = &ext->operands[0];
2561
81
  op1 = &ext->operands[1];
2562
2563
81
  op0->address_mode = M68K_AM_NONE;
2564
81
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
81
  op1->address_mode = M68K_AM_NONE;
2567
81
  op1->reg = M68K_REG_USP;
2568
81
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.04k
{
2572
3.04k
  uint32_t extension;
2573
3.04k
  m68k_reg reg;
2574
3.04k
  cs_m68k* ext;
2575
3.04k
  cs_m68k_op* op0;
2576
3.04k
  cs_m68k_op* op1;
2577
2578
2579
3.04k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
2.84k
  extension = read_imm_16(info);
2582
2.84k
  reg = M68K_REG_INVALID;
2583
2584
2.84k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
2.84k
  op0 = &ext->operands[0];
2587
2.84k
  op1 = &ext->operands[1];
2588
2589
2.84k
  switch (extension & 0xfff) {
2590
39
    case 0x000: reg = M68K_REG_SFC; break;
2591
69
    case 0x001: reg = M68K_REG_DFC; break;
2592
267
    case 0x800: reg = M68K_REG_USP; break;
2593
70
    case 0x801: reg = M68K_REG_VBR; break;
2594
43
    case 0x002: reg = M68K_REG_CACR; break;
2595
68
    case 0x802: reg = M68K_REG_CAAR; break;
2596
204
    case 0x803: reg = M68K_REG_MSP; break;
2597
128
    case 0x804: reg = M68K_REG_ISP; break;
2598
69
    case 0x003: reg = M68K_REG_TC; break;
2599
230
    case 0x004: reg = M68K_REG_ITT0; break;
2600
261
    case 0x005: reg = M68K_REG_ITT1; break;
2601
68
    case 0x006: reg = M68K_REG_DTT0; break;
2602
106
    case 0x007: reg = M68K_REG_DTT1; break;
2603
214
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
254
    case 0x806: reg = M68K_REG_URP; break;
2605
202
    case 0x807: reg = M68K_REG_SRP; break;
2606
2.84k
  }
2607
2608
2.84k
  if (BIT_0(info->ir)) {
2609
495
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
495
    op1->reg = reg;
2611
2.34k
  } else {
2612
2.34k
    op0->reg = reg;
2613
2.34k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.34k
  }
2615
2.84k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
501
{
2619
501
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
501
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
699
{
2624
699
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
699
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
490
{
2629
490
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
490
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
842
{
2634
842
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
842
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
665
{
2639
665
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
665
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
378
{
2644
378
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
378
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
232
{
2649
232
  build_movep_re(info, 2);
2650
232
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
244
{
2654
244
  build_movep_re(info, 4);
2655
244
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
847
{
2659
847
  build_movep_er(info, 2);
2660
847
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
732
{
2664
732
  build_movep_er(info, 4);
2665
732
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
149
{
2669
149
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
81
  build_moves(info, 1);
2671
81
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
152
{
2675
  //uint32_t extension;
2676
152
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
83
  build_moves(info, 2);
2678
83
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
148
{
2682
148
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
78
  build_moves(info, 4);
2684
78
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
5.12k
{
2688
5.12k
  cs_m68k_op* op0;
2689
5.12k
  cs_m68k_op* op1;
2690
2691
5.12k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
5.12k
  op0 = &ext->operands[0];
2694
5.12k
  op1 = &ext->operands[1];
2695
2696
5.12k
  op0->type = M68K_OP_IMM;
2697
5.12k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
5.12k
  op0->imm = (info->ir & 0xff);
2699
2700
5.12k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
5.12k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
5.12k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
164
{
2706
164
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
164
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
164
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
80
  build_move16(info, data, modes);
2712
80
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
444
{
2716
444
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
444
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
444
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
235
  build_move16(info, data, modes);
2722
235
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
337
{
2726
337
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
337
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
337
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
98
  build_move16(info, data, modes);
2732
98
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
429
{
2736
429
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
429
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
429
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
217
  build_move16(info, data, modes);
2742
217
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
137
{
2746
137
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
137
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
137
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
70
  build_move16(info, data, modes);
2752
70
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.07k
{
2756
1.07k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.07k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.30k
{
2761
1.30k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.30k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
1.00k
{
2766
1.00k
  uint32_t extension, insn_signed;
2767
1.00k
  cs_m68k* ext;
2768
1.00k
  cs_m68k_op* op0;
2769
1.00k
  cs_m68k_op* op1;
2770
1.00k
  uint32_t reg_0, reg_1;
2771
2772
1.00k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
756
  extension = read_imm_16(info);
2775
756
  insn_signed = 0;
2776
2777
756
  if (BIT_B((extension)))
2778
359
    insn_signed = 1;
2779
2780
756
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
756
  op0 = &ext->operands[0];
2783
756
  op1 = &ext->operands[1];
2784
2785
756
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
756
  reg_0 = extension & 7;
2788
756
  reg_1 = (extension >> 12) & 7;
2789
2790
756
  op1->address_mode = M68K_AM_NONE;
2791
756
  op1->type = M68K_OP_REG_PAIR;
2792
756
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
756
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
756
  if (!BIT_A(extension)) {
2796
377
    op1->type = M68K_OP_REG;
2797
377
    op1->reg = M68K_REG_D0 + reg_1;
2798
377
  }
2799
756
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
500
{
2803
500
  build_ea(info, M68K_INS_NBCD, 1);
2804
500
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
93
{
2808
93
  build_ea(info, M68K_INS_NEG, 1);
2809
93
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
256
{
2813
256
  build_ea(info, M68K_INS_NEG, 2);
2814
256
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
295
{
2818
295
  build_ea(info, M68K_INS_NEG, 4);
2819
295
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
555
{
2823
555
  build_ea(info, M68K_INS_NEGX, 1);
2824
555
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
381
{
2828
381
  build_ea(info, M68K_INS_NEGX, 2);
2829
381
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
347
{
2833
347
  build_ea(info, M68K_INS_NEGX, 4);
2834
347
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
440
{
2838
440
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
440
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
295
{
2843
295
  build_ea(info, M68K_INS_NOT, 1);
2844
295
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
452
{
2848
452
  build_ea(info, M68K_INS_NOT, 2);
2849
452
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
387
{
2853
387
  build_ea(info, M68K_INS_NOT, 4);
2854
387
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
950
{
2858
950
  build_er_1(info, M68K_INS_OR, 1);
2859
950
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
689
{
2863
689
  build_er_1(info, M68K_INS_OR, 2);
2864
689
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
934
{
2868
934
  build_er_1(info, M68K_INS_OR, 4);
2869
934
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
464
{
2873
464
  build_re_1(info, M68K_INS_OR, 1);
2874
464
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.11k
{
2878
1.11k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.11k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
625
{
2883
625
  build_re_1(info, M68K_INS_OR, 4);
2884
625
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
10.9k
{
2888
10.9k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
10.9k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.58k
{
2893
1.58k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.58k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
816
{
2898
816
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
816
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
211
{
2903
211
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
211
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
290
{
2908
290
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
290
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
581
{
2913
581
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
346
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
346
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
609
{
2919
609
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
486
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
486
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
246
{
2925
246
  build_ea(info, M68K_INS_PEA, 4);
2926
246
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
207
{
2930
207
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
207
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
239
{
2935
239
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
239
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
232
{
2940
232
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
232
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
202
{
2945
202
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
202
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
236
{
2950
236
  build_r(info, M68K_INS_ROR, 1);
2951
236
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
83
{
2955
83
  build_r(info, M68K_INS_ROR, 2);
2956
83
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
276
{
2960
276
  build_r(info, M68K_INS_ROR, 4);
2961
276
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
438
{
2965
438
  build_ea(info, M68K_INS_ROR, 2);
2966
438
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
263
{
2970
263
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
263
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
280
{
2975
280
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
280
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
348
{
2980
348
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
348
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
248
{
2985
248
  build_r(info, M68K_INS_ROL, 1);
2986
248
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
283
{
2990
283
  build_r(info, M68K_INS_ROL, 2);
2991
283
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
125
{
2995
125
  build_r(info, M68K_INS_ROL, 4);
2996
125
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
321
{
3000
321
  build_ea(info, M68K_INS_ROL, 2);
3001
321
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
191
{
3005
191
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
191
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
252
{
3010
252
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
252
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
236
{
3015
236
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
236
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
148
{
3020
148
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
148
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
230
{
3025
230
  build_r(info, M68K_INS_ROXR, 2);
3026
230
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
264
{
3030
264
  build_r(info, M68K_INS_ROXR, 4);
3031
264
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
228
{
3035
228
  build_ea(info, M68K_INS_ROXR, 2);
3036
228
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
151
{
3040
151
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
151
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
318
{
3045
318
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
318
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
294
{
3050
294
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
294
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
272
{
3055
272
  build_r(info, M68K_INS_ROXL, 1);
3056
272
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
275
{
3060
275
  build_r(info, M68K_INS_ROXL, 2);
3061
275
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
226
{
3065
226
  build_r(info, M68K_INS_ROXL, 4);
3066
226
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
411
{
3070
411
  build_ea(info, M68K_INS_ROXL, 2);
3071
411
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
554
{
3075
554
  set_insn_group(info, M68K_GRP_RET);
3076
554
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
360
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
360
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
74
{
3082
74
  set_insn_group(info, M68K_GRP_IRET);
3083
74
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
74
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
78
{
3088
78
  cs_m68k* ext;
3089
78
  cs_m68k_op* op;
3090
3091
78
  set_insn_group(info, M68K_GRP_RET);
3092
3093
78
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
72
{
3112
72
  set_insn_group(info, M68K_GRP_RET);
3113
72
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
72
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
297
{
3118
297
  set_insn_group(info, M68K_GRP_RET);
3119
297
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
297
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
428
{
3124
428
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
428
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
218
{
3129
218
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
218
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
638
{
3134
638
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
638
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
638
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
87
{
3140
87
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
87
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.15k
{
3145
1.15k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.15k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
511
{
3150
511
  build_er_1(info, M68K_INS_SUB, 2);
3151
511
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.22k
{
3155
2.22k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.22k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
487
{
3160
487
  build_re_1(info, M68K_INS_SUB, 1);
3161
487
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
506
{
3165
506
  build_re_1(info, M68K_INS_SUB, 2);
3166
506
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.75k
{
3170
2.75k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.75k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
541
{
3175
541
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
541
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
647
{
3180
647
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
647
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
547
{
3185
547
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
547
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
242
{
3190
242
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
242
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
256
{
3195
256
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
256
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
592
{
3200
592
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
592
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.68k
{
3205
1.68k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.68k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
352
{
3210
352
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
352
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
428
{
3215
428
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
428
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
302
{
3220
302
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
302
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
249
{
3225
249
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
249
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
132
{
3230
132
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
132
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
402
{
3235
402
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
402
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
316
{
3240
316
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
316
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
73
{
3245
73
  build_d(info, M68K_INS_SWAP, 0);
3246
73
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
327
{
3250
327
  build_ea(info, M68K_INS_TAS, 1);
3251
327
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
780
{
3255
780
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
780
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
545
{
3260
545
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
325
  build_trap(info, 0, 0);
3262
3263
325
  info->extension.op_count = 0;
3264
325
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
572
{
3268
572
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
282
  build_trap(info, 2, read_imm_16(info));
3270
282
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
443
{
3274
443
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
234
  build_trap(info, 4, read_imm_32(info));
3276
234
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
72
{
3280
72
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
72
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
292
{
3285
292
  build_ea(info, M68K_INS_TST, 1);
3286
292
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
334
{
3290
334
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
121
  build_ea(info, M68K_INS_TST, 1);
3292
121
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
355
{
3296
355
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
161
  build_ea(info, M68K_INS_TST, 1);
3298
161
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
437
{
3302
437
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
208
  build_ea(info, M68K_INS_TST, 1);
3304
208
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
438
{
3308
438
  build_ea(info, M68K_INS_TST, 2);
3309
438
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
779
{
3313
779
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
428
  build_ea(info, M68K_INS_TST, 2);
3315
428
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
414
{
3319
414
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
218
  build_ea(info, M68K_INS_TST, 2);
3321
218
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
949
{
3325
949
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
722
  build_ea(info, M68K_INS_TST, 2);
3327
722
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
167
{
3331
167
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
98
  build_ea(info, M68K_INS_TST, 2);
3333
98
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
508
{
3337
508
  build_ea(info, M68K_INS_TST, 4);
3338
508
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
388
{
3342
388
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
312
  build_ea(info, M68K_INS_TST, 4);
3344
312
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
287
{
3348
287
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
69
  build_ea(info, M68K_INS_TST, 4);
3350
69
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
405
{
3354
405
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
203
  build_ea(info, M68K_INS_TST, 4);
3356
203
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
297
{
3360
297
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
66
  build_ea(info, M68K_INS_TST, 4);
3362
66
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
257
{
3366
257
  cs_m68k_op* op;
3367
257
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
257
  op = &ext->operands[0];
3370
3371
257
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
257
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
257
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.64k
{
3377
1.64k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.28k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.28k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.19k
{
3383
1.19k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
861
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
861
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
232k
{
3392
232k
  const unsigned int instruction = info->ir;
3393
232k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
232k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
232k
    (i->instruction == d68000_invalid) ) {
3397
1.01k
    d68000_invalid(info);
3398
1.01k
    return 0;
3399
1.01k
  }
3400
3401
231k
  return 1;
3402
232k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
299k
{
3406
299k
  uint8_t i;
3407
3408
435k
  for (i = 0; i < count; ++i) {
3409
142k
    if (regs[i] == (uint16_t)reg)
3410
5.47k
      return 1;
3411
142k
  }
3412
3413
293k
  return 0;
3414
299k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
317k
{
3418
317k
  if (reg == M68K_REG_INVALID)
3419
18.1k
    return;
3420
3421
299k
  if (write)
3422
173k
  {
3423
173k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
2.99k
      return;
3425
3426
170k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
170k
    info->regs_write_count++;
3428
170k
  }
3429
125k
  else
3430
125k
  {
3431
125k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.48k
      return;
3433
3434
122k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
122k
    info->regs_read_count++;
3436
122k
  }
3437
299k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
100k
{
3441
100k
  switch (op->address_mode) {
3442
1.22k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.22k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.22k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.22k
      break;
3446
3447
15.7k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
44.0k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
44.0k
      add_reg_to_rw_list(info, op->reg, 1);
3450
44.0k
      break;
3451
3452
21.1k
    case M68K_AM_REGI_ADDR:
3453
33.1k
    case M68K_AM_REGI_ADDR_DISP:
3454
33.1k
      add_reg_to_rw_list(info, op->reg, 0);
3455
33.1k
      break;
3456
3457
6.70k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
10.3k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
11.8k
    case M68K_AM_MEMI_POST_INDEX:
3460
14.0k
    case M68K_AM_MEMI_PRE_INDEX:
3461
15.0k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
15.5k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
16.1k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
16.3k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
16.3k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
16.3k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
16.3k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
5.33k
    default:
3471
5.33k
      break;
3472
100k
  }
3473
100k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
15.0k
{
3477
15.0k
  int i;
3478
3479
135k
  for (i = 0; i < 8; ++i) {
3480
120k
    if (bits & (1 << i)) {
3481
26.7k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
26.7k
    }
3483
120k
  }
3484
15.0k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.00k
{
3488
5.00k
  uint32_t bits = op->register_bits;
3489
5.00k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.00k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.00k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.00k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
387k
{
3496
387k
  switch ((int)op->type) {
3497
173k
    case M68K_OP_REG:
3498
173k
      add_reg_to_rw_list(info, op->reg, write);
3499
173k
      break;
3500
3501
100k
    case M68K_OP_MEM:
3502
100k
      update_am_reg_list(info, op, write);
3503
100k
      break;
3504
3505
5.00k
    case M68K_OP_REG_BITS:
3506
5.00k
      update_reg_list_regbits(info, op, write);
3507
5.00k
      break;
3508
3509
3.03k
    case M68K_OP_REG_PAIR:
3510
3.03k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.03k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.03k
      break;
3513
387k
  }
3514
387k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
230k
{
3518
230k
  int i;
3519
3520
230k
  if (!info->extension.op_count)
3521
2.12k
    return;
3522
3523
228k
  if (info->extension.op_count == 1) {
3524
73.7k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
155k
  } else {
3526
    // first operand is always read
3527
155k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
313k
    for (i = 1; i < info->extension.op_count; ++i)
3531
158k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
155k
  }
3533
228k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
231k
{
3537
231k
  info->inst = inst;
3538
231k
  info->pc = pc;
3539
231k
  info->ir = 0;
3540
231k
  info->type = cpu_type;
3541
231k
  info->address_mask = 0xffffffff;
3542
3543
231k
  switch(info->type) {
3544
79.0k
    case M68K_CPU_TYPE_68000:
3545
79.0k
      info->type = TYPE_68000;
3546
79.0k
      info->address_mask = 0x00ffffff;
3547
79.0k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
152k
    case M68K_CPU_TYPE_68040:
3565
152k
      info->type = TYPE_68040;
3566
152k
      info->address_mask = 0xffffffff;
3567
152k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
231k
  }
3572
231k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
231k
{
3581
231k
  MCInst *inst = info->inst;
3582
231k
  cs_m68k* ext = &info->extension;
3583
231k
  int i;
3584
231k
  unsigned int size;
3585
3586
231k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
231k
  memset(ext, 0, sizeof(cs_m68k));
3589
231k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.15M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
927k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
231k
  info->ir = peek_imm_16(info);
3595
231k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
230k
    info->ir = read_imm_16(info);
3597
230k
    g_instruction_table[info->ir].instruction(info);
3598
230k
  }
3599
3600
231k
  size = info->pc - (unsigned int)pc;
3601
231k
  info->pc = (unsigned int)pc;
3602
3603
231k
  return size;
3604
231k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
232k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
232k
  int s;
3612
232k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
232k
  cs_struct* handle = instr->csh;
3614
232k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
232k
  if (code_len < 2) {
3619
863
    *size = 0;
3620
863
    return false;
3621
863
  }
3622
3623
231k
  if (instr->flat_insn->detail) {
3624
231k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
231k
  }
3626
3627
231k
  info->groups_count = 0;
3628
231k
  info->regs_read_count = 0;
3629
231k
  info->regs_write_count = 0;
3630
231k
  info->code = code;
3631
231k
  info->code_len = code_len;
3632
231k
  info->baseAddress = address;
3633
3634
231k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
231k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
231k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
231k
  if (handle->mode & CS_MODE_M68K_040)
3641
152k
    cpu_type = M68K_CPU_TYPE_68040;
3642
231k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
231k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
231k
  s = m68k_disassemble(info, address);
3647
3648
231k
  if (s == 0) {
3649
860
    *size = 2;
3650
860
    return false;
3651
860
  }
3652
3653
230k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
230k
  if (s > (int)code_len)
3662
1.07k
    *size = (uint16_t)code_len;
3663
229k
  else
3664
229k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
231k
}
3668