Coverage Report

Created: 2025-12-14 06:36

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
38.6k
{
38
38.6k
  SStream ss;
39
38.6k
  char *p, *p2, tmp[8];
40
38.6k
  unsigned int unit = 0;
41
38.6k
  int i;
42
38.6k
  cs_tms320c64x *tms320c64x;
43
44
38.6k
  if (mci->csh->detail) {
45
38.6k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
38.6k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
38.6k
      switch(insn->detail->groups[i]) {
49
10.0k
        case TMS320C64X_GRP_FUNIT_D:
50
10.0k
          unit = TMS320C64X_FUNIT_D;
51
10.0k
          break;
52
8.64k
        case TMS320C64X_GRP_FUNIT_L:
53
8.64k
          unit = TMS320C64X_FUNIT_L;
54
8.64k
          break;
55
2.58k
        case TMS320C64X_GRP_FUNIT_M:
56
2.58k
          unit = TMS320C64X_FUNIT_M;
57
2.58k
          break;
58
16.1k
        case TMS320C64X_GRP_FUNIT_S:
59
16.1k
          unit = TMS320C64X_FUNIT_S;
60
16.1k
          break;
61
1.26k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.26k
          unit = TMS320C64X_FUNIT_NO;
63
1.26k
          break;
64
38.6k
      }
65
38.6k
      if (unit != 0)
66
38.6k
        break;
67
38.6k
    }
68
38.6k
    tms320c64x->funit.unit = unit;
69
70
38.6k
    SStream_Init(&ss);
71
38.6k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
26.4k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
38.6k
    p = strchr(insn_asm, '\t');
75
38.6k
    if (p != NULL)
76
37.7k
      *p++ = '\0';
77
78
38.6k
    SStream_concat0(&ss, insn_asm);
79
38.6k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
29.4k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
22.3k
        p2--;
82
7.13k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.13k
      if (*p2 == 'a')
87
4.19k
        strcpy(tmp, "1T");
88
2.94k
      else
89
2.94k
        strcpy(tmp, "2T");
90
31.4k
    } else {
91
31.4k
      tmp[0] = '\0';
92
31.4k
    }
93
38.6k
    switch(tms320c64x->funit.unit) {
94
10.0k
      case TMS320C64X_FUNIT_D:
95
10.0k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.0k
        break;
97
8.64k
      case TMS320C64X_FUNIT_L:
98
8.64k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
8.64k
        break;
100
2.58k
      case TMS320C64X_FUNIT_M:
101
2.58k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.58k
        break;
103
16.1k
      case TMS320C64X_FUNIT_S:
104
16.1k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
16.1k
        break;
106
38.6k
    }
107
38.6k
    if (tms320c64x->funit.crosspath > 0)
108
10.5k
      SStream_concat0(&ss, "X");
109
110
38.6k
    if (p != NULL)
111
37.7k
      SStream_concat(&ss, "\t%s", p);
112
113
38.6k
    if (tms320c64x->parallel != 0)
114
18.6k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
38.6k
    strcpy(insn_asm, ss.buffer);
118
38.6k
  }
119
38.6k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
70.6k
{
129
70.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
70.6k
  unsigned reg;
131
132
70.6k
  if (MCOperand_isReg(Op)) {
133
49.6k
    reg = MCOperand_getReg(Op);
134
49.6k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.20k
      switch(reg) {
136
39
        case TMS320C64X_REG_EFR:
137
39
          SStream_concat0(O, "EFR");
138
39
          break;
139
599
        case TMS320C64X_REG_IFR:
140
599
          SStream_concat0(O, "IFR");
141
599
          break;
142
569
        default:
143
569
          SStream_concat0(O, getRegisterName(reg));
144
569
          break;
145
1.20k
      }
146
48.4k
    } else {
147
48.4k
      SStream_concat0(O, getRegisterName(reg));
148
48.4k
    }
149
150
49.6k
    if (MI->csh->detail) {
151
49.6k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
49.6k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
49.6k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
49.6k
    }
155
49.6k
  } else if (MCOperand_isImm(Op)) {
156
20.9k
    int64_t Imm = MCOperand_getImm(Op);
157
158
20.9k
    if (Imm >= 0) {
159
16.9k
      if (Imm > HEX_THRESHOLD)
160
10.4k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
6.52k
      else
162
6.52k
        SStream_concat(O, "%"PRIu64, Imm);
163
16.9k
    } else {
164
4.03k
      if (Imm < -HEX_THRESHOLD)
165
3.24k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
787
      else
167
787
        SStream_concat(O, "-%"PRIu64, -Imm);
168
4.03k
    }
169
170
20.9k
    if (MI->csh->detail) {
171
20.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
20.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
20.9k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
20.9k
    }
175
20.9k
  }
176
70.6k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.19k
{
180
4.19k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.19k
  int64_t Val = MCOperand_getImm(Op);
182
4.19k
  unsigned scaled, base, offset, mode, unit;
183
4.19k
  cs_tms320c64x *tms320c64x;
184
4.19k
  char st, nd;
185
186
4.19k
  scaled = (Val >> 19) & 1;
187
4.19k
  base = (Val >> 12) & 0x7f;
188
4.19k
  offset = (Val >> 5) & 0x7f;
189
4.19k
  mode = (Val >> 1) & 0xf;
190
4.19k
  unit = Val & 1;
191
192
4.19k
  if (scaled) {
193
3.61k
    st = '[';
194
3.61k
    nd = ']';
195
3.61k
  } else {
196
581
    st = '(';
197
581
    nd = ')';
198
581
  }
199
200
4.19k
  switch(mode) {
201
367
    case 0:
202
367
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
367
      break;
204
309
    case 1:
205
309
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
309
      break;
207
292
    case 4:
208
292
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
292
      break;
210
398
    case 5:
211
398
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
398
      break;
213
253
    case 8:
214
253
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
253
      break;
216
523
    case 9:
217
523
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
523
      break;
219
516
    case 10:
220
516
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
516
      break;
222
377
    case 11:
223
377
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
377
      break;
225
414
    case 12:
226
414
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
414
      break;
228
224
    case 13:
229
224
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
224
      break;
231
231
    case 14:
232
231
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
231
      break;
234
289
    case 15:
235
289
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
289
      break;
237
4.19k
  }
238
239
4.19k
  if (MI->csh->detail) {
240
4.19k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.19k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.19k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.19k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.19k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.19k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.19k
    switch(mode) {
248
367
      case 0:
249
367
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
367
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
367
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
367
        break;
253
309
      case 1:
254
309
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
309
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
309
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
309
        break;
258
292
      case 4:
259
292
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
292
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
292
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
292
        break;
263
398
      case 5:
264
398
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
398
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
398
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
398
        break;
268
253
      case 8:
269
253
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
253
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
253
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
253
        break;
273
523
      case 9:
274
523
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
523
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
523
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
523
        break;
278
516
      case 10:
279
516
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
516
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
516
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
516
        break;
283
377
      case 11:
284
377
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
377
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
377
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
377
        break;
288
414
      case 12:
289
414
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
414
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
414
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
414
        break;
293
224
      case 13:
294
224
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
224
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
224
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
224
        break;
298
231
      case 14:
299
231
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
231
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
231
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
231
        break;
303
289
      case 15:
304
289
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
289
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
289
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
289
        break;
308
4.19k
    }
309
4.19k
    tms320c64x->op_count++;
310
4.19k
  }
311
4.19k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
2.94k
{
315
2.94k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
2.94k
  int64_t Val = MCOperand_getImm(Op);
317
2.94k
  uint16_t offset;
318
2.94k
  unsigned basereg;
319
2.94k
  cs_tms320c64x *tms320c64x;
320
321
2.94k
  basereg = Val & 0x7f;
322
2.94k
  offset = (Val >> 7) & 0x7fff;
323
2.94k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
2.94k
  if (MI->csh->detail) {
326
2.94k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
2.94k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
2.94k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
2.94k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
2.94k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
2.94k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
2.94k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
2.94k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
2.94k
    tms320c64x->op_count++;
336
2.94k
  }
337
2.94k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
13.7k
{
341
13.7k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
13.7k
  unsigned reg = MCOperand_getReg(Op);
343
13.7k
  cs_tms320c64x *tms320c64x;
344
345
13.7k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
13.7k
  if (MI->csh->detail) {
348
13.7k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
13.7k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
13.7k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
13.7k
    tms320c64x->op_count++;
353
13.7k
  }
354
13.7k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
38.6k
{
358
38.6k
  unsigned opcode = MCInst_getOpcode(MI);
359
38.6k
  MCOperand *op;
360
361
38.6k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
403
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
487
    case TMS320C64x_ADD_l1_irr:
366
625
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.08k
    case TMS320C64x_ADD_s1_irr:
369
1.08k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.08k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.08k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
161
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
161
        op = MCInst_getOperand(MI, 2);
377
161
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
161
        SStream_concat0(O, "SUB\t");
380
161
        printOperand(MI, 1, O);
381
161
        SStream_concat0(O, ", ");
382
161
        printOperand(MI, 2, O);
383
161
        SStream_concat0(O, ", ");
384
161
        printOperand(MI, 0, O);
385
386
161
        return true;
387
161
      }
388
924
      break;
389
38.6k
  }
390
38.4k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
223
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
440
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
521
    case TMS320C64x_ADD_l1_irr:
397
592
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
666
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.10k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.17k
    case TMS320C64x_OR_s1_irr:
404
1.17k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.17k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.17k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.17k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.17k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
254
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
254
        MI->size--;
412
413
254
        SStream_concat0(O, "MV\t");
414
254
        printOperand(MI, 1, O);
415
254
        SStream_concat0(O, ", ");
416
254
        printOperand(MI, 0, O);
417
418
254
        return true;
419
254
      }
420
924
      break;
421
38.4k
  }
422
38.1k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
230
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
305
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
575
    case TMS320C64x_XOR_s1_irr:
429
575
      if ((MCInst_getNumOperands(MI) == 3) &&
430
575
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
575
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
575
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
575
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
84
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
84
        MI->size--;
437
438
84
        SStream_concat0(O, "NOT\t");
439
84
        printOperand(MI, 1, O);
440
84
        SStream_concat0(O, ", ");
441
84
        printOperand(MI, 0, O);
442
443
84
        return true;
444
84
      }
445
491
      break;
446
38.1k
  }
447
38.1k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
567
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
2.32k
    case TMS320C64x_MVK_l2_ir:
452
2.32k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
2.32k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
2.32k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
2.32k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
111
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
111
        MI->size--;
459
460
111
        SStream_concat0(O, "ZERO\t");
461
111
        printOperand(MI, 0, O);
462
463
111
        return true;
464
111
      }
465
2.21k
      break;
466
38.1k
  }
467
38.0k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
233
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
434
    case TMS320C64x_SUB_s1_rrr:
472
434
      if ((MCInst_getNumOperands(MI) == 3) &&
473
434
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
434
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
434
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
434
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
91
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
91
        MI->size -= 2;
480
481
91
        SStream_concat0(O, "ZERO\t");
482
91
        printOperand(MI, 0, O);
483
484
91
        return true;
485
91
      }
486
343
      break;
487
38.0k
  }
488
37.9k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
214
    case TMS320C64x_SUB_l1_irr:
491
622
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
713
    case TMS320C64x_SUB_s1_irr:
494
713
      if ((MCInst_getNumOperands(MI) == 3) &&
495
713
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
713
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
713
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
713
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
71
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
71
        MI->size--;
502
503
71
        SStream_concat0(O, "NEG\t");
504
71
        printOperand(MI, 1, O);
505
71
        SStream_concat0(O, ", ");
506
71
        printOperand(MI, 0, O);
507
508
71
        return true;
509
71
      }
510
642
      break;
511
37.9k
  }
512
37.8k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
232
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
442
    case TMS320C64x_PACKLH2_s1_rrr:
517
442
      if ((MCInst_getNumOperands(MI) == 3) &&
518
442
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
442
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
442
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
442
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
69
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
69
        MI->size--;
525
526
69
        SStream_concat0(O, "SWAP2\t");
527
69
        printOperand(MI, 1, O);
528
69
        SStream_concat0(O, ", ");
529
69
        printOperand(MI, 0, O);
530
531
69
        return true;
532
69
      }
533
373
      break;
534
37.8k
  }
535
37.7k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.26k
    case TMS320C64x_NOP_n:
539
1.26k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.26k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.26k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
259
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
259
        MI->size--;
545
546
259
        SStream_concat0(O, "IDLE");
547
548
259
        return true;
549
259
      }
550
1.00k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.00k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.00k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
608
        MI->size--;
555
556
608
        SStream_concat0(O, "NOP");
557
558
608
        return true;
559
608
      }
560
401
      break;
561
37.7k
  }
562
563
36.9k
  return false;
564
37.7k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
38.6k
{
568
38.6k
  if (!printAliasInstruction(MI, O, Info))
569
36.9k
    printInstruction(MI, O, Info);
570
38.6k
}
571
572
#endif