Coverage Report

Created: 2026-01-09 06:55

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#include <ctype.h>
7
#include <string.h>
8
9
#include "TMS320C64xInstPrinter.h"
10
#include "../../MCInst.h"
11
#include "../../utils.h"
12
#include "../../SStream.h"
13
#include "../../MCRegisterInfo.h"
14
#include "../../MathExtras.h"
15
#include "TMS320C64xMapping.h"
16
17
#include "capstone/tms320c64x.h"
18
19
static const char *getRegisterName(unsigned RegNo);
20
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
21
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
22
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
23
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
24
25
void TMS320C64x_post_printer(csh ud, cs_insn *insn, SStream *insn_asm,
26
           MCInst *mci)
27
37.9k
{
28
37.9k
  SStream ss;
29
37.9k
  const char *op_str_ptr, *p2;
30
37.9k
  char tmp[8] = { 0 };
31
37.9k
  unsigned int unit = 0;
32
37.9k
  int i;
33
37.9k
  cs_tms320c64x *tms320c64x;
34
35
37.9k
  if (mci->csh->detail_opt) {
36
37.9k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
37
38
37.9k
    for (i = 0; i < insn->detail->groups_count; i++) {
39
37.9k
      switch (insn->detail->groups[i]) {
40
9.62k
      case TMS320C64X_GRP_FUNIT_D:
41
9.62k
        unit = TMS320C64X_FUNIT_D;
42
9.62k
        break;
43
7.90k
      case TMS320C64X_GRP_FUNIT_L:
44
7.90k
        unit = TMS320C64X_FUNIT_L;
45
7.90k
        break;
46
1.70k
      case TMS320C64X_GRP_FUNIT_M:
47
1.70k
        unit = TMS320C64X_FUNIT_M;
48
1.70k
        break;
49
17.9k
      case TMS320C64X_GRP_FUNIT_S:
50
17.9k
        unit = TMS320C64X_FUNIT_S;
51
17.9k
        break;
52
774
      case TMS320C64X_GRP_FUNIT_NO:
53
774
        unit = TMS320C64X_FUNIT_NO;
54
774
        break;
55
37.9k
      }
56
37.9k
      if (unit != 0)
57
37.9k
        break;
58
37.9k
    }
59
37.9k
    tms320c64x->funit.unit = unit;
60
61
37.9k
    SStream_Init(&ss);
62
37.9k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
63
22.5k
      SStream_concat(
64
22.5k
        &ss, "[%c%s]|",
65
22.5k
        (tms320c64x->condition.zero == 1) ? '!' : '|',
66
22.5k
        cs_reg_name(ud, tms320c64x->condition.reg));
67
68
    // Sorry for all the fixes below. I don't have time to add more helper SStream functions.
69
    // Before that they messed around with the private buffer of the stream.
70
    // So it is better now. But still not efficient.
71
37.9k
    op_str_ptr = strchr(SStream_rbuf(insn_asm), '\t');
72
73
37.9k
    if ((op_str_ptr != NULL) &&
74
37.4k
        (((p2 = strchr(op_str_ptr, '[')) != NULL) ||
75
30.0k
         ((p2 = strchr(op_str_ptr, '(')) != NULL))) {
76
32.9k
      while ((p2 > op_str_ptr) &&
77
32.9k
             ((*p2 != 'a') && (*p2 != 'b')))
78
25.0k
        p2--;
79
7.83k
      if (p2 == op_str_ptr) {
80
0
        SStream_Flush(insn_asm, NULL);
81
0
        SStream_concat0(insn_asm, "Invalid!");
82
0
        return;
83
0
      }
84
7.83k
      if (*p2 == 'a')
85
4.31k
        strncpy(tmp, "1T", sizeof(tmp));
86
3.52k
      else
87
3.52k
        strncpy(tmp, "2T", sizeof(tmp));
88
30.1k
    } else {
89
30.1k
      tmp[0] = '\0';
90
30.1k
    }
91
37.9k
    SStream mnem_post = { 0 };
92
37.9k
    SStream_Init(&mnem_post);
93
37.9k
    switch (tms320c64x->funit.unit) {
94
9.62k
    case TMS320C64X_FUNIT_D:
95
9.62k
      SStream_concat(&mnem_post, ".D%s%u", tmp,
96
9.62k
               tms320c64x->funit.side);
97
9.62k
      break;
98
7.90k
    case TMS320C64X_FUNIT_L:
99
7.90k
      SStream_concat(&mnem_post, ".L%s%u", tmp,
100
7.90k
               tms320c64x->funit.side);
101
7.90k
      break;
102
1.70k
    case TMS320C64X_FUNIT_M:
103
1.70k
      SStream_concat(&mnem_post, ".M%s%u", tmp,
104
1.70k
               tms320c64x->funit.side);
105
1.70k
      break;
106
17.9k
    case TMS320C64X_FUNIT_S:
107
17.9k
      SStream_concat(&mnem_post, ".S%s%u", tmp,
108
17.9k
               tms320c64x->funit.side);
109
17.9k
      break;
110
37.9k
    }
111
37.9k
    if (tms320c64x->funit.crosspath > 0)
112
11.8k
      SStream_concat0(&mnem_post, "X");
113
114
37.9k
    if (op_str_ptr != NULL) {
115
      // There is an op_str
116
37.4k
      SStream_concat1(&mnem_post, '\t');
117
37.4k
      SStream_replc_str(insn_asm, '\t',
118
37.4k
            SStream_rbuf(&mnem_post));
119
37.4k
    }
120
121
37.9k
    if (tms320c64x->parallel != 0)
122
18.8k
      SStream_concat0(insn_asm, "\t||");
123
37.9k
    SStream_concat0(&ss, SStream_rbuf(insn_asm));
124
37.9k
    SStream_Flush(insn_asm, NULL);
125
37.9k
    SStream_concat0(insn_asm, SStream_rbuf(&ss));
126
37.9k
  }
127
37.9k
}
128
129
#define PRINT_ALIAS_INSTR
130
#include "TMS320C64xGenAsmWriter.inc"
131
132
#define GET_INSTRINFO_ENUM
133
#include "TMS320C64xGenInstrInfo.inc"
134
135
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
136
70.9k
{
137
70.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
138
70.9k
  unsigned reg;
139
140
70.9k
  if (MCOperand_isReg(Op)) {
141
51.9k
    reg = MCOperand_getReg(Op);
142
51.9k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) &&
143
5.92k
        (OpNo == 1)) {
144
2.96k
      switch (reg) {
145
1.98k
      case TMS320C64X_REG_EFR:
146
1.98k
        SStream_concat0(O, "EFR");
147
1.98k
        break;
148
704
      case TMS320C64X_REG_IFR:
149
704
        SStream_concat0(O, "IFR");
150
704
        break;
151
277
      default:
152
277
        SStream_concat0(O, getRegisterName(reg));
153
277
        break;
154
2.96k
      }
155
48.9k
    } else {
156
48.9k
      SStream_concat0(O, getRegisterName(reg));
157
48.9k
    }
158
159
51.9k
    if (MI->csh->detail_opt) {
160
51.9k
      MI->flat_insn->detail->tms320c64x
161
51.9k
        .operands[MI->flat_insn->detail->tms320c64x
162
51.9k
              .op_count]
163
51.9k
        .type = TMS320C64X_OP_REG;
164
51.9k
      MI->flat_insn->detail->tms320c64x
165
51.9k
        .operands[MI->flat_insn->detail->tms320c64x
166
51.9k
              .op_count]
167
51.9k
        .reg = reg;
168
51.9k
      MI->flat_insn->detail->tms320c64x.op_count++;
169
51.9k
    }
170
51.9k
  } else if (MCOperand_isImm(Op)) {
171
19.0k
    int64_t Imm = MCOperand_getImm(Op);
172
173
19.0k
    if (Imm >= 0) {
174
15.7k
      if (Imm > HEX_THRESHOLD)
175
8.98k
        SStream_concat(O, "0x%" PRIx64, Imm);
176
6.71k
      else
177
6.71k
        SStream_concat(O, "%" PRIu64, Imm);
178
15.7k
    } else {
179
3.31k
      if (Imm < -HEX_THRESHOLD)
180
2.78k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
181
527
      else
182
527
        SStream_concat(O, "-%" PRIu64, -Imm);
183
3.31k
    }
184
185
19.0k
    if (MI->csh->detail_opt) {
186
19.0k
      MI->flat_insn->detail->tms320c64x
187
19.0k
        .operands[MI->flat_insn->detail->tms320c64x
188
19.0k
              .op_count]
189
19.0k
        .type = TMS320C64X_OP_IMM;
190
19.0k
      MI->flat_insn->detail->tms320c64x
191
19.0k
        .operands[MI->flat_insn->detail->tms320c64x
192
19.0k
              .op_count]
193
19.0k
        .imm = Imm;
194
19.0k
      MI->flat_insn->detail->tms320c64x.op_count++;
195
19.0k
    }
196
19.0k
  }
197
70.9k
}
198
199
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
200
4.31k
{
201
4.31k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
202
4.31k
  int64_t Val = MCOperand_getImm(Op);
203
4.31k
  unsigned scaled, base, offset, mode, unit;
204
4.31k
  cs_tms320c64x *tms320c64x;
205
4.31k
  char st, nd;
206
207
4.31k
  scaled = (Val >> 19) & 1;
208
4.31k
  base = (Val >> 12) & 0x7f;
209
4.31k
  offset = (Val >> 5) & 0x7f;
210
4.31k
  mode = (Val >> 1) & 0xf;
211
4.31k
  unit = Val & 1;
212
213
4.31k
  if (scaled) {
214
3.86k
    st = '[';
215
3.86k
    nd = ']';
216
3.86k
  } else {
217
447
    st = '(';
218
447
    nd = ')';
219
447
  }
220
221
4.31k
  switch (mode) {
222
782
  case 0:
223
782
    SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st,
224
782
             offset, nd);
225
782
    break;
226
372
  case 1:
227
372
    SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st,
228
372
             offset, nd);
229
372
    break;
230
302
  case 4:
231
302
    SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st,
232
302
             getRegisterName(offset), nd);
233
302
    break;
234
223
  case 5:
235
223
    SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st,
236
223
             getRegisterName(offset), nd);
237
223
    break;
238
265
  case 8:
239
265
    SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st,
240
265
             offset, nd);
241
265
    break;
242
287
  case 9:
243
287
    SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st,
244
287
             offset, nd);
245
287
    break;
246
411
  case 10:
247
411
    SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st,
248
411
             offset, nd);
249
411
    break;
250
704
  case 11:
251
704
    SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st,
252
704
             offset, nd);
253
704
    break;
254
159
  case 12:
255
159
    SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st,
256
159
             getRegisterName(offset), nd);
257
159
    break;
258
322
  case 13:
259
322
    SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st,
260
322
             getRegisterName(offset), nd);
261
322
    break;
262
249
  case 14:
263
249
    SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st,
264
249
             getRegisterName(offset), nd);
265
249
    break;
266
234
  case 15:
267
234
    SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st,
268
234
             getRegisterName(offset), nd);
269
234
    break;
270
4.31k
  }
271
272
4.31k
  if (MI->csh->detail_opt) {
273
4.31k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
274
275
4.31k
    tms320c64x->operands[tms320c64x->op_count].type =
276
4.31k
      TMS320C64X_OP_MEM;
277
4.31k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
278
4.31k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
279
4.31k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
280
4.31k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
281
4.31k
    switch (mode) {
282
782
    case 0:
283
782
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
284
782
        TMS320C64X_MEM_DISP_CONSTANT;
285
782
      tms320c64x->operands[tms320c64x->op_count]
286
782
        .mem.direction = TMS320C64X_MEM_DIR_BW;
287
782
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
288
782
        TMS320C64X_MEM_MOD_NO;
289
782
      break;
290
372
    case 1:
291
372
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
292
372
        TMS320C64X_MEM_DISP_CONSTANT;
293
372
      tms320c64x->operands[tms320c64x->op_count]
294
372
        .mem.direction = TMS320C64X_MEM_DIR_FW;
295
372
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
296
372
        TMS320C64X_MEM_MOD_NO;
297
372
      break;
298
302
    case 4:
299
302
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
300
302
        TMS320C64X_MEM_DISP_REGISTER;
301
302
      tms320c64x->operands[tms320c64x->op_count]
302
302
        .mem.direction = TMS320C64X_MEM_DIR_BW;
303
302
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
304
302
        TMS320C64X_MEM_MOD_NO;
305
302
      break;
306
223
    case 5:
307
223
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
308
223
        TMS320C64X_MEM_DISP_REGISTER;
309
223
      tms320c64x->operands[tms320c64x->op_count]
310
223
        .mem.direction = TMS320C64X_MEM_DIR_FW;
311
223
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
312
223
        TMS320C64X_MEM_MOD_NO;
313
223
      break;
314
265
    case 8:
315
265
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
316
265
        TMS320C64X_MEM_DISP_CONSTANT;
317
265
      tms320c64x->operands[tms320c64x->op_count]
318
265
        .mem.direction = TMS320C64X_MEM_DIR_BW;
319
265
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
320
265
        TMS320C64X_MEM_MOD_PRE;
321
265
      break;
322
287
    case 9:
323
287
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
324
287
        TMS320C64X_MEM_DISP_CONSTANT;
325
287
      tms320c64x->operands[tms320c64x->op_count]
326
287
        .mem.direction = TMS320C64X_MEM_DIR_FW;
327
287
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
328
287
        TMS320C64X_MEM_MOD_PRE;
329
287
      break;
330
411
    case 10:
331
411
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
332
411
        TMS320C64X_MEM_DISP_CONSTANT;
333
411
      tms320c64x->operands[tms320c64x->op_count]
334
411
        .mem.direction = TMS320C64X_MEM_DIR_BW;
335
411
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
336
411
        TMS320C64X_MEM_MOD_POST;
337
411
      break;
338
704
    case 11:
339
704
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
340
704
        TMS320C64X_MEM_DISP_CONSTANT;
341
704
      tms320c64x->operands[tms320c64x->op_count]
342
704
        .mem.direction = TMS320C64X_MEM_DIR_FW;
343
704
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
344
704
        TMS320C64X_MEM_MOD_POST;
345
704
      break;
346
159
    case 12:
347
159
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
348
159
        TMS320C64X_MEM_DISP_REGISTER;
349
159
      tms320c64x->operands[tms320c64x->op_count]
350
159
        .mem.direction = TMS320C64X_MEM_DIR_BW;
351
159
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
352
159
        TMS320C64X_MEM_MOD_PRE;
353
159
      break;
354
322
    case 13:
355
322
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
356
322
        TMS320C64X_MEM_DISP_REGISTER;
357
322
      tms320c64x->operands[tms320c64x->op_count]
358
322
        .mem.direction = TMS320C64X_MEM_DIR_FW;
359
322
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
360
322
        TMS320C64X_MEM_MOD_PRE;
361
322
      break;
362
249
    case 14:
363
249
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
364
249
        TMS320C64X_MEM_DISP_REGISTER;
365
249
      tms320c64x->operands[tms320c64x->op_count]
366
249
        .mem.direction = TMS320C64X_MEM_DIR_BW;
367
249
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
368
249
        TMS320C64X_MEM_MOD_POST;
369
249
      break;
370
234
    case 15:
371
234
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
372
234
        TMS320C64X_MEM_DISP_REGISTER;
373
234
      tms320c64x->operands[tms320c64x->op_count]
374
234
        .mem.direction = TMS320C64X_MEM_DIR_FW;
375
234
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
376
234
        TMS320C64X_MEM_MOD_POST;
377
234
      break;
378
4.31k
    }
379
4.31k
    tms320c64x->op_count++;
380
4.31k
  }
381
4.31k
}
382
383
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
384
3.52k
{
385
3.52k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
386
3.52k
  int64_t Val = MCOperand_getImm(Op);
387
3.52k
  uint16_t offset;
388
3.52k
  unsigned basereg;
389
3.52k
  cs_tms320c64x *tms320c64x;
390
391
3.52k
  basereg = Val & 0x7f;
392
3.52k
  offset = (Val >> 7) & 0x7fff;
393
3.52k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
394
395
3.52k
  if (MI->csh->detail_opt) {
396
3.52k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
397
398
3.52k
    tms320c64x->operands[tms320c64x->op_count].type =
399
3.52k
      TMS320C64X_OP_MEM;
400
3.52k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
401
3.52k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
402
3.52k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
403
3.52k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype =
404
3.52k
      TMS320C64X_MEM_DISP_CONSTANT;
405
3.52k
    tms320c64x->operands[tms320c64x->op_count].mem.direction =
406
3.52k
      TMS320C64X_MEM_DIR_FW;
407
3.52k
    tms320c64x->operands[tms320c64x->op_count].mem.modify =
408
3.52k
      TMS320C64X_MEM_MOD_NO;
409
3.52k
    tms320c64x->op_count++;
410
3.52k
  }
411
3.52k
}
412
413
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
414
10.4k
{
415
10.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
416
10.4k
  unsigned reg = MCOperand_getReg(Op);
417
10.4k
  cs_tms320c64x *tms320c64x;
418
419
10.4k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1),
420
10.4k
           getRegisterName(reg));
421
422
10.4k
  if (MI->csh->detail_opt) {
423
10.4k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
424
425
10.4k
    tms320c64x->operands[tms320c64x->op_count].type =
426
10.4k
      TMS320C64X_OP_REGPAIR;
427
10.4k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
428
10.4k
    tms320c64x->op_count++;
429
10.4k
  }
430
10.4k
}
431
432
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
433
37.9k
{
434
37.9k
  unsigned opcode = MCInst_getOpcode(MI);
435
37.9k
  MCOperand *op;
436
437
37.9k
  switch (opcode) {
438
  /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
439
236
  case TMS320C64x_ADD_d2_rir:
440
  /* ADD.L -i, x, y -> SUB.L x, i, y */
441
362
  case TMS320C64x_ADD_l1_irr:
442
676
  case TMS320C64x_ADD_l1_ipp:
443
  /* ADD.S -i, x, y -> SUB.S x, i, y */
444
915
  case TMS320C64x_ADD_s1_irr:
445
915
    if ((MCInst_getNumOperands(MI) == 3) &&
446
915
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
447
915
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
448
915
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
449
915
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
450
321
      MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
451
321
      op = MCInst_getOperand(MI, 2);
452
321
      MCOperand_setImm(op, -MCOperand_getImm(op));
453
454
321
      SStream_concat0(O, "SUB\t");
455
321
      printOperand(MI, 1, O);
456
321
      SStream_concat0(O, ", ");
457
321
      printOperand(MI, 2, O);
458
321
      SStream_concat0(O, ", ");
459
321
      printOperand(MI, 0, O);
460
461
321
      return true;
462
321
    }
463
594
    break;
464
37.9k
  }
465
37.6k
  switch (opcode) {
466
  /* ADD.D 0, x, y -> MV.D x, y */
467
76
  case TMS320C64x_ADD_d1_rir:
468
  /* OR.D x, 0, y -> MV.D x, y */
469
148
  case TMS320C64x_OR_d2_rir:
470
  /* ADD.L 0, x, y -> MV.L x, y */
471
221
  case TMS320C64x_ADD_l1_irr:
472
297
  case TMS320C64x_ADD_l1_ipp:
473
  /* OR.L 0, x, y -> MV.L x, y */
474
370
  case TMS320C64x_OR_l1_irr:
475
  /* ADD.S 0, x, y -> MV.S x, y */
476
594
  case TMS320C64x_ADD_s1_irr:
477
  /* OR.S 0, x, y -> MV.S x, y */
478
807
  case TMS320C64x_OR_s1_irr:
479
807
    if ((MCInst_getNumOperands(MI) == 3) &&
480
807
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
481
807
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
482
807
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
483
807
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
484
95
      MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
485
95
      MI->size--;
486
487
95
      SStream_concat0(O, "MV\t");
488
95
      printOperand(MI, 1, O);
489
95
      SStream_concat0(O, ", ");
490
95
      printOperand(MI, 0, O);
491
492
95
      return true;
493
95
    }
494
712
    break;
495
37.6k
  }
496
37.5k
  switch (opcode) {
497
  /* XOR.D -1, x, y -> NOT.D x, y */
498
221
  case TMS320C64x_XOR_d2_rir:
499
  /* XOR.L -1, x, y -> NOT.L x, y */
500
294
  case TMS320C64x_XOR_l1_irr:
501
  /* XOR.S -1, x, y -> NOT.S x, y */
502
604
  case TMS320C64x_XOR_s1_irr:
503
604
    if ((MCInst_getNumOperands(MI) == 3) &&
504
604
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
505
604
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
506
604
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
507
604
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
508
67
      MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
509
67
      MI->size--;
510
511
67
      SStream_concat0(O, "NOT\t");
512
67
      printOperand(MI, 1, O);
513
67
      SStream_concat0(O, ", ");
514
67
      printOperand(MI, 0, O);
515
516
67
      return true;
517
67
    }
518
537
    break;
519
37.5k
  }
520
37.4k
  switch (opcode) {
521
  /* MVK.D 0, x -> ZERO.D x */
522
309
  case TMS320C64x_MVK_d1_rr:
523
  /* MVK.L 0, x -> ZERO.L x */
524
1.41k
  case TMS320C64x_MVK_l2_ir:
525
1.41k
    if ((MCInst_getNumOperands(MI) == 2) &&
526
1.41k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
527
1.41k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
528
1.41k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
529
206
      MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
530
206
      MI->size--;
531
532
206
      SStream_concat0(O, "ZERO\t");
533
206
      printOperand(MI, 0, O);
534
535
206
      return true;
536
206
    }
537
1.21k
    break;
538
37.4k
  }
539
37.2k
  switch (opcode) {
540
  /* SUB.L x, x, y -> ZERO.L y */
541
270
  case TMS320C64x_SUB_l1_rrp_x1:
542
  /* SUB.S x, x, y -> ZERO.S y */
543
348
  case TMS320C64x_SUB_s1_rrr:
544
348
    if ((MCInst_getNumOperands(MI) == 3) &&
545
348
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
546
348
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
547
348
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
548
348
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) ==
549
348
         MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
550
79
      MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
551
79
      MI->size -= 2;
552
553
79
      SStream_concat0(O, "ZERO\t");
554
79
      printOperand(MI, 0, O);
555
556
79
      return true;
557
79
    }
558
269
    break;
559
37.2k
  }
560
37.1k
  switch (opcode) {
561
  /* SUB.L 0, x, y -> NEG.L x, y */
562
249
  case TMS320C64x_SUB_l1_irr:
563
519
  case TMS320C64x_SUB_l1_ipp:
564
  /* SUB.S 0, x, y -> NEG.S x, y */
565
749
  case TMS320C64x_SUB_s1_irr:
566
749
    if ((MCInst_getNumOperands(MI) == 3) &&
567
749
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
568
749
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
569
749
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
570
749
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
571
92
      MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
572
92
      MI->size--;
573
574
92
      SStream_concat0(O, "NEG\t");
575
92
      printOperand(MI, 1, O);
576
92
      SStream_concat0(O, ", ");
577
92
      printOperand(MI, 0, O);
578
579
92
      return true;
580
92
    }
581
657
    break;
582
37.1k
  }
583
37.0k
  switch (opcode) {
584
  /* PACKLH2.L x, x, y -> SWAP2.L x, y */
585
220
  case TMS320C64x_PACKLH2_l1_rrr_x2:
586
  /* PACKLH2.S x, x, y -> SWAP2.S x, y */
587
653
  case TMS320C64x_PACKLH2_s1_rrr:
588
653
    if ((MCInst_getNumOperands(MI) == 3) &&
589
653
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
590
653
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
591
653
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
592
653
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) ==
593
653
         MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
594
87
      MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
595
87
      MI->size--;
596
597
87
      SStream_concat0(O, "SWAP2\t");
598
87
      printOperand(MI, 1, O);
599
87
      SStream_concat0(O, ", ");
600
87
      printOperand(MI, 0, O);
601
602
87
      return true;
603
87
    }
604
566
    break;
605
37.0k
  }
606
36.9k
  switch (opcode) {
607
  /* NOP 16 -> IDLE */
608
  /* NOP 1 -> NOP */
609
774
  case TMS320C64x_NOP_n:
610
774
    if ((MCInst_getNumOperands(MI) == 1) &&
611
774
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
612
774
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
613
66
      MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
614
66
      MI->size--;
615
616
66
      SStream_concat0(O, "IDLE");
617
618
66
      return true;
619
66
    }
620
708
    if ((MCInst_getNumOperands(MI) == 1) &&
621
708
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
622
708
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
623
424
      MI->size--;
624
625
424
      SStream_concat0(O, "NOP");
626
627
424
      return true;
628
424
    }
629
284
    break;
630
36.9k
  }
631
632
36.5k
  return false;
633
36.9k
}
634
635
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
636
37.9k
{
637
37.9k
  if (!printAliasInstruction(MI, O, Info))
638
36.5k
    printInstruction(MI, O, Info);
639
37.9k
}
640
641
#endif