Coverage Report

Created: 2026-01-09 06:55

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.78k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.87k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.63k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.63k
#define BIT_7(A)  ((A) & 0x00000080)
63
16.2k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.18k
#define BIT_A(A)  ((A) & 0x00000400)
66
18.9k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
20.3k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
932
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
80.4k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
154k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
10.6k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
16.2k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.63k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.63k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
14.0k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
23.2k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
14.0k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
14.0k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.63k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.29k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.63k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.49k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
18.3k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
18.3k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
563k
{
149
563k
  const uint16_t v0 = info->code[addr + 0];
150
563k
  const uint16_t v1 = info->code[addr + 1];
151
563k
  return (v0 << 8) | v1;
152
563k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
244k
{
156
244k
  const uint32_t v0 = info->code[addr + 0];
157
244k
  const uint32_t v1 = info->code[addr + 1];
158
244k
  const uint32_t v2 = info->code[addr + 2];
159
244k
  const uint32_t v3 = info->code[addr + 3];
160
244k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
244k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
421
{
165
421
  const uint64_t v0 = info->code[addr + 0];
166
421
  const uint64_t v1 = info->code[addr + 1];
167
421
  const uint64_t v2 = info->code[addr + 2];
168
421
  const uint64_t v3 = info->code[addr + 3];
169
421
  const uint64_t v4 = info->code[addr + 4];
170
421
  const uint64_t v5 = info->code[addr + 5];
171
421
  const uint64_t v6 = info->code[addr + 6];
172
421
  const uint64_t v7 = info->code[addr + 7];
173
421
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
421
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
564k
{
178
564k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
564k
  if (info->code_len < addr + 2) {
180
1.04k
    return 0xaaaa;
181
1.04k
  }
182
563k
  return m68k_read_disassembler_16(info, addr);
183
564k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
247k
{
187
247k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
247k
  if (info->code_len < addr + 4) {
189
3.19k
    return 0xaaaaaaaa;
190
3.19k
  }
191
244k
  return m68k_read_disassembler_32(info, addr);
192
247k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
424
{
196
424
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
424
  if (info->code_len < addr + 8) {
198
3
    return 0xaaaaaaaaaaaaaaaaLL;
199
3
  }
200
421
  return m68k_read_disassembler_64(info, addr);
201
424
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
61.9k
  do {           \
269
61.9k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
18.9k
      d68000_invalid(info);   \
271
18.9k
      return;       \
272
18.9k
    }          \
273
61.9k
  } while (0)
274
275
14.1k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
550k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
247k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
424
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
14.1k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
314k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
11.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
424
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
12.9k
{
302
12.9k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
12.9k
}
304
305
static int make_int_16(int value)
306
5.10k
{
307
5.10k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
5.10k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
16.2k
{
312
16.2k
  uint32_t extension = read_imm_16(info);
313
314
16.2k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
16.2k
  if (EXT_FULL(extension)) {
317
5.63k
    uint32_t preindex;
318
5.63k
    uint32_t postindex;
319
320
5.63k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.63k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.63k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.63k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.63k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.69k
      if (is_pc) {
335
786
        op->mem.base_reg = M68K_REG_PC;
336
2.91k
      } else {
337
2.91k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.91k
      }
339
3.69k
    }
340
341
5.63k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.46k
      if (EXT_INDEX_AR(extension)) {
343
1.44k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.02k
      } else {
345
2.02k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.02k
      }
347
348
3.46k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.46k
      if (EXT_INDEX_SCALE(extension)) {
351
2.69k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.69k
      }
353
3.46k
    }
354
355
5.63k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.63k
    postindex = (extension & 7) > 4;
357
358
5.63k
    if (preindex) {
359
1.70k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.92k
    } else if (postindex) {
361
2.03k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
2.03k
    }
363
364
5.63k
    return;
365
5.63k
  }
366
367
10.6k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
10.6k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
10.6k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.56k
    if (is_pc) {
372
371
      op->mem.base_reg = M68K_REG_PC;
373
371
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.19k
    } else {
375
1.19k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.19k
    }
377
9.05k
  } else {
378
9.05k
    if (is_pc) {
379
1.04k
      op->mem.base_reg = M68K_REG_PC;
380
1.04k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
8.00k
    } else {
382
8.00k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
8.00k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
8.00k
    }
385
386
9.05k
    op->mem.disp = (int8_t)(extension & 0xff);
387
9.05k
  }
388
389
10.6k
  if (EXT_INDEX_SCALE(extension)) {
390
6.51k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.51k
  }
392
10.6k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
151k
{
397
  // default to memory
398
399
151k
  op->type = M68K_OP_MEM;
400
401
151k
  switch (instruction & 0x3f) {
402
46.2k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
46.2k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
46.2k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
46.2k
      op->type = M68K_OP_REG;
407
46.2k
      break;
408
409
6.98k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
6.98k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
6.98k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
6.98k
      op->type = M68K_OP_REG;
414
6.98k
      break;
415
416
17.3k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
17.3k
      op->address_mode = M68K_AM_REGI_ADDR;
419
17.3k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
17.3k
      break;
421
422
14.9k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
14.9k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
14.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
14.9k
      break;
427
428
31.2k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
31.2k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
31.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
31.2k
      break;
433
434
9.49k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
9.49k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
9.49k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
9.49k
      op->mem.disp = (int16_t)read_imm_16(info);
439
9.49k
      break;
440
441
13.9k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
13.9k
      get_with_index_address_mode(info, op, instruction, size, false);
444
13.9k
      break;
445
446
1.73k
    case 0x38:
447
      /* absolute short address */
448
1.73k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.73k
      op->imm = read_imm_16(info);
450
1.73k
      break;
451
452
1.11k
    case 0x39:
453
      /* absolute long address */
454
1.11k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.11k
      op->imm = read_imm_32(info);
456
1.11k
      break;
457
458
1.90k
    case 0x3a:
459
      /* program counter with displacement */
460
1.90k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.90k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.90k
      break;
463
464
2.32k
    case 0x3b:
465
      /* program counter with index */
466
2.32k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.32k
      break;
468
469
3.35k
    case 0x3c:
470
3.35k
      op->address_mode = M68K_AM_IMMEDIATE;
471
3.35k
      op->type = M68K_OP_IMM;
472
473
3.35k
      if (size == 1)
474
454
        op->imm = read_imm_8(info) & 0xff;
475
2.89k
      else if (size == 2)
476
1.54k
        op->imm = read_imm_16(info) & 0xffff;
477
1.35k
      else if (size == 4)
478
928
        op->imm = read_imm_32(info);
479
424
      else
480
424
        op->imm = read_imm_64(info);
481
482
3.35k
      break;
483
484
611
    default:
485
611
      break;
486
151k
  }
487
151k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
43.0k
{
491
43.0k
  info->groups[info->groups_count++] = (uint8_t)group;
492
43.0k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
222k
{
496
222k
  cs_m68k* ext;
497
498
222k
  MCInst_setOpcode(info->inst, opcode);
499
500
222k
  ext = &info->extension;
501
502
222k
  ext->op_count = (uint8_t)count;
503
222k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
222k
  ext->op_size.cpu_size = size;
505
506
222k
  return ext;
507
222k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
16.1k
{
511
16.1k
  cs_m68k_op* op0;
512
16.1k
  cs_m68k_op* op1;
513
16.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
16.1k
  op0 = &ext->operands[0];
516
16.1k
  op1 = &ext->operands[1];
517
518
16.1k
  if (isDreg) {
519
16.1k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
16.1k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
16.1k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
16.1k
  get_ea_mode_op(info, op1, info->ir, size);
527
16.1k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
16.1k
{
531
16.1k
  build_re_gen_1(info, true, opcode, size);
532
16.1k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
19.5k
{
536
19.5k
  cs_m68k_op* op0;
537
19.5k
  cs_m68k_op* op1;
538
19.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
19.5k
  op0 = &ext->operands[0];
541
19.5k
  op1 = &ext->operands[1];
542
543
19.5k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
19.5k
  if (isDreg) {
546
19.5k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
19.5k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
19.5k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
19.5k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
3.82k
{
556
3.82k
  cs_m68k_op* op0;
557
3.82k
  cs_m68k_op* op1;
558
3.82k
  cs_m68k_op* op2;
559
3.82k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
3.82k
  op0 = &ext->operands[0];
562
3.82k
  op1 = &ext->operands[1];
563
3.82k
  op2 = &ext->operands[2];
564
565
3.82k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
3.82k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
3.82k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
3.82k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
3.82k
  if (imm > 0) {
572
577
    ext->op_count = 3;
573
577
    op2->type = M68K_OP_IMM;
574
577
    op2->address_mode = M68K_AM_IMMEDIATE;
575
577
    op2->imm = imm;
576
577
  }
577
3.82k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
5.97k
{
581
5.97k
  cs_m68k_op* op0;
582
5.97k
  cs_m68k_op* op1;
583
5.97k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
5.97k
  op0 = &ext->operands[0];
586
5.97k
  op1 = &ext->operands[1];
587
588
5.97k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
5.97k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
5.97k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
5.97k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
5.97k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
19.3k
{
597
19.3k
  cs_m68k_op* op0;
598
19.3k
  cs_m68k_op* op1;
599
19.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
19.3k
  op0 = &ext->operands[0];
602
19.3k
  op1 = &ext->operands[1];
603
604
19.3k
  op0->type = M68K_OP_IMM;
605
19.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
19.3k
  op0->imm = imm;
607
608
19.3k
  get_ea_mode_op(info, op1, info->ir, size);
609
19.3k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.44k
{
613
7.44k
  cs_m68k_op* op0;
614
7.44k
  cs_m68k_op* op1;
615
7.44k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.44k
  op0 = &ext->operands[0];
618
7.44k
  op1 = &ext->operands[1];
619
620
7.44k
  op0->type = M68K_OP_IMM;
621
7.44k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.44k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.44k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.44k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.44k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
6.47k
{
630
6.47k
  cs_m68k_op* op0;
631
6.47k
  cs_m68k_op* op1;
632
6.47k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
6.47k
  op0 = &ext->operands[0];
635
6.47k
  op1 = &ext->operands[1];
636
637
6.47k
  op0->type = M68K_OP_IMM;
638
6.47k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
6.47k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
6.47k
  get_ea_mode_op(info, op1, info->ir, size);
642
6.47k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.61k
{
646
4.61k
  cs_m68k_op* op0;
647
4.61k
  cs_m68k_op* op1;
648
4.61k
  cs_m68k_op* op2;
649
4.61k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.61k
  op0 = &ext->operands[0];
652
4.61k
  op1 = &ext->operands[1];
653
4.61k
  op2 = &ext->operands[2];
654
655
4.61k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.61k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.61k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.61k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.61k
  if (imm > 0) {
662
1.42k
    ext->op_count = 3;
663
1.42k
    op2->type = M68K_OP_IMM;
664
1.42k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.42k
    op2->imm = imm;
666
1.42k
  }
667
4.61k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
11.5k
{
671
11.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
11.5k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
11.5k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
7.99k
{
677
7.99k
  cs_m68k_op* op0;
678
7.99k
  cs_m68k_op* op1;
679
7.99k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
7.99k
  op0 = &ext->operands[0];
682
7.99k
  op1 = &ext->operands[1];
683
684
7.99k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
7.99k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
7.99k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
7.99k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
22.8k
{
692
22.8k
  cs_m68k_op* op0;
693
22.8k
  cs_m68k_op* op1;
694
22.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
22.8k
  op0 = &ext->operands[0];
697
22.8k
  op1 = &ext->operands[1];
698
699
22.8k
  get_ea_mode_op(info, op0, info->ir, size);
700
22.8k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
22.8k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
788
{
705
788
  cs_m68k_op* op0;
706
788
  cs_m68k_op* op1;
707
788
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
788
  op0 = &ext->operands[0];
710
788
  op1 = &ext->operands[1];
711
712
788
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
788
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
788
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
788
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
788
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.62k
{
721
1.62k
  cs_m68k_op* op0;
722
1.62k
  cs_m68k_op* op1;
723
1.62k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.62k
  op0 = &ext->operands[0];
726
1.62k
  op1 = &ext->operands[1];
727
728
1.62k
  op0->type = M68K_OP_IMM;
729
1.62k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.62k
  op0->imm = imm;
731
732
1.62k
  op1->address_mode = M68K_AM_NONE;
733
1.62k
  op1->reg = reg;
734
1.62k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
16.4k
{
738
16.4k
  cs_m68k_op* op;
739
16.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
16.4k
  op = &ext->operands[0];
742
743
16.4k
  op->type = M68K_OP_BR_DISP;
744
16.4k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
16.4k
  op->br_disp.disp = displacement;
746
16.4k
  op->br_disp.disp_size = size;
747
748
16.4k
  set_insn_group(info, M68K_GRP_JUMP);
749
16.4k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
16.4k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.07k
{
754
2.07k
  cs_m68k_op* op;
755
2.07k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.07k
  op = &ext->operands[0];
758
759
2.07k
  op->type = M68K_OP_IMM;
760
2.07k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.07k
  op->imm = immediate;
762
763
2.07k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.07k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
10.9k
{
768
10.9k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
10.9k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
974
{
773
974
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
974
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
794
{
778
794
  cs_m68k_op* op0;
779
794
  cs_m68k_op* op1;
780
794
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
794
  op0 = &ext->operands[0];
783
794
  op1 = &ext->operands[1];
784
785
794
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
794
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
794
  op1->type = M68K_OP_BR_DISP;
789
794
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
794
  op1->br_disp.disp = displacement;
791
794
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
794
  set_insn_group(info, M68K_GRP_JUMP);
794
794
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
794
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
625
{
799
625
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
625
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
370
{
804
370
  cs_m68k_op* op0;
805
370
  cs_m68k_op* op1;
806
370
  cs_m68k_op* op2;
807
370
  uint32_t extension = read_imm_16(info);
808
370
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
370
  op0 = &ext->operands[0];
811
370
  op1 = &ext->operands[1];
812
370
  op2 = &ext->operands[2];
813
814
370
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
370
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
370
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
370
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
370
  get_ea_mode_op(info, op2, info->ir, size);
821
370
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.87k
{
825
1.87k
  uint8_t offset;
826
1.87k
  uint8_t width;
827
1.87k
  cs_m68k_op* op_ea;
828
1.87k
  cs_m68k_op* op1;
829
1.87k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.87k
  uint32_t extension = read_imm_16(info);
831
832
1.87k
  op_ea = &ext->operands[0];
833
1.87k
  op1 = &ext->operands[1];
834
835
1.87k
  if (BIT_B(extension))
836
959
    offset = (extension >> 6) & 7;
837
917
  else
838
917
    offset = (extension >> 6) & 31;
839
840
1.87k
  if (BIT_5(extension))
841
1.09k
    width = extension & 7;
842
786
  else
843
786
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.87k
  if (has_d_arg) {
846
1.08k
    ext->op_count = 2;
847
1.08k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.08k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.08k
  }
850
851
1.87k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.87k
  op_ea->mem.bitfield = 1;
854
1.87k
  op_ea->mem.width = width;
855
1.87k
  op_ea->mem.offset = offset;
856
1.87k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
568
{
860
568
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
568
  cs_m68k_op* op;
862
863
568
  op = &ext->operands[0];
864
865
568
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
568
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
568
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
2.06k
{
871
2.06k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
2.06k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
13.0k
  for (v >>= 1; v; v >>= 1) {
875
11.0k
    r <<= 1;
876
11.0k
    r |= v & 1;
877
11.0k
    s--;
878
11.0k
  }
879
880
2.06k
  return r <<= s; // shift when v's highest bits are zero
881
2.06k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
729
{
885
729
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
729
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
3.32k
  for (v >>= 1; v; v >>= 1) {
889
2.59k
    r <<= 1;
890
2.59k
    r |= v & 1;
891
2.59k
    s--;
892
2.59k
  }
893
894
729
  return r <<= s; // shift when v's highest bits are zero
895
729
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.20k
{
900
3.20k
  cs_m68k_op* op0;
901
3.20k
  cs_m68k_op* op1;
902
3.20k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.20k
  op0 = &ext->operands[0];
905
3.20k
  op1 = &ext->operands[1];
906
907
3.20k
  op0->type = M68K_OP_REG_BITS;
908
3.20k
  op0->register_bits = read_imm_16(info);
909
910
3.20k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.20k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
2.06k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.20k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.61k
{
918
1.61k
  cs_m68k_op* op0;
919
1.61k
  cs_m68k_op* op1;
920
1.61k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.61k
  op0 = &ext->operands[0];
923
1.61k
  op1 = &ext->operands[1];
924
925
1.61k
  op1->type = M68K_OP_REG_BITS;
926
1.61k
  op1->register_bits = read_imm_16(info);
927
928
1.61k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.61k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
34.0k
{
933
34.0k
  cs_m68k_op* op;
934
34.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
34.0k
  MCInst_setOpcode(info->inst, opcode);
937
938
34.0k
  op = &ext->operands[0];
939
940
34.0k
  op->type = M68K_OP_IMM;
941
34.0k
  op->address_mode = M68K_AM_IMMEDIATE;
942
34.0k
  op->imm = data;
943
34.0k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
529
{
947
529
  build_imm(info, M68K_INS_ILLEGAL, data);
948
529
}
949
950
static void build_invalid(m68k_info *info, int data)
951
33.5k
{
952
33.5k
  build_imm(info, M68K_INS_INVALID, data);
953
33.5k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.09k
{
957
1.09k
  uint32_t word3;
958
1.09k
  uint32_t extension;
959
1.09k
  cs_m68k_op* op0;
960
1.09k
  cs_m68k_op* op1;
961
1.09k
  cs_m68k_op* op2;
962
1.09k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.09k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.09k
  word3 = peek_imm_32(info) & 0xffff;
967
1.09k
  if (!instruction_is_valid(info, word3))
968
167
    return;
969
970
932
  op0 = &ext->operands[0];
971
932
  op1 = &ext->operands[1];
972
932
  op2 = &ext->operands[2];
973
974
932
  extension = read_imm_32(info);
975
976
932
  op0->address_mode = M68K_AM_NONE;
977
932
  op0->type = M68K_OP_REG_PAIR;
978
932
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
932
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
932
  op1->address_mode = M68K_AM_NONE;
982
932
  op1->type = M68K_OP_REG_PAIR;
983
932
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
932
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
932
  reg_0 = (extension >> 28) & 7;
987
932
  reg_1 = (extension >> 12) & 7;
988
989
932
  op2->address_mode = M68K_AM_NONE;
990
932
  op2->type = M68K_OP_REG_PAIR;
991
932
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
932
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
932
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
829
{
997
829
  cs_m68k_op* op0;
998
829
  cs_m68k_op* op1;
999
829
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
829
  uint32_t extension = read_imm_16(info);
1002
1003
829
  if (BIT_B(extension))
1004
76
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
753
  else
1006
753
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
829
  op0 = &ext->operands[0];
1009
829
  op1 = &ext->operands[1];
1010
1011
829
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
829
  op1->address_mode = M68K_AM_NONE;
1014
829
  op1->type = M68K_OP_REG;
1015
829
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
829
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
914
{
1020
914
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
914
  int i;
1022
1023
2.74k
  for (i = 0; i < 2; ++i) {
1024
1.82k
    cs_m68k_op* op = &ext->operands[i];
1025
1.82k
    const int d = data[i];
1026
1.82k
    const int m = modes[i];
1027
1028
1.82k
    op->type = M68K_OP_MEM;
1029
1030
1.82k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.19k
      op->address_mode = m;
1032
1.19k
      op->reg = M68K_REG_A0 + d;
1033
1.19k
    } else {
1034
636
      op->address_mode = m;
1035
636
      op->imm = d;
1036
636
    }
1037
1.82k
  }
1038
914
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
621
{
1042
621
  cs_m68k_op* op0;
1043
621
  cs_m68k_op* op1;
1044
621
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
621
  op0 = &ext->operands[0];
1047
621
  op1 = &ext->operands[1];
1048
1049
621
  op0->address_mode = M68K_AM_NONE;
1050
621
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
621
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
621
  op1->type = M68K_OP_IMM;
1054
621
  op1->imm = disp;
1055
621
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.17k
{
1059
1.17k
  cs_m68k_op* op0;
1060
1.17k
  cs_m68k_op* op1;
1061
1.17k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.17k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
302
    case 0:
1066
302
      d68000_invalid(info);
1067
302
      return;
1068
      // Line
1069
276
    case 1:
1070
276
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
276
      break;
1072
      // Page
1073
381
    case 2:
1074
381
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
381
      break;
1076
      // All
1077
220
    case 3:
1078
220
      ext->op_count = 1;
1079
220
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
220
      break;
1081
1.17k
  }
1082
1083
877
  op0 = &ext->operands[0];
1084
877
  op1 = &ext->operands[1];
1085
1086
877
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
877
  op0->type = M68K_OP_IMM;
1088
877
  op0->imm = (info->ir >> 6) & 3;
1089
1090
877
  op1->type = M68K_OP_MEM;
1091
877
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
877
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
877
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
666
{
1097
666
  cs_m68k_op* op0;
1098
666
  cs_m68k_op* op1;
1099
666
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
666
  op0 = &ext->operands[0];
1102
666
  op1 = &ext->operands[1];
1103
1104
666
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
666
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
666
  op1->type = M68K_OP_MEM;
1108
666
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
666
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
666
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.29k
{
1114
1.29k
  cs_m68k_op* op0;
1115
1.29k
  cs_m68k_op* op1;
1116
1.29k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.29k
  op0 = &ext->operands[0];
1119
1.29k
  op1 = &ext->operands[1];
1120
1121
1.29k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.29k
  op0->type = M68K_OP_MEM;
1123
1.29k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.29k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.29k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.29k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
709
{
1131
709
  cs_m68k_op* op0;
1132
709
  cs_m68k_op* op1;
1133
709
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
709
  uint32_t extension = read_imm_16(info);
1135
1136
709
  op0 = &ext->operands[0];
1137
709
  op1 = &ext->operands[1];
1138
1139
709
  if (BIT_B(extension)) {
1140
333
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
333
    get_ea_mode_op(info, op1, info->ir, size);
1142
376
  } else {
1143
376
    get_ea_mode_op(info, op0, info->ir, size);
1144
376
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
376
  }
1146
709
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
19.5k
{
1150
19.5k
  build_er_gen_1(info, true, opcode, size);
1151
19.5k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
20.0k
{
1194
20.0k
  build_invalid(info, info->ir);
1195
20.0k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
529
{
1199
529
  build_illegal(info, info->ir);
1200
529
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
6.35k
{
1204
6.35k
  build_invalid(info, info->ir);
1205
6.35k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
7.13k
{
1209
7.13k
  build_invalid(info, info->ir);
1210
7.13k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
298
{
1214
298
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
298
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
288
{
1219
288
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
288
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
738
{
1224
738
  build_er_1(info, M68K_INS_ADD, 1);
1225
738
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
293
{
1229
293
  build_er_1(info, M68K_INS_ADD, 2);
1230
293
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
557
{
1234
557
  build_er_1(info, M68K_INS_ADD, 4);
1235
557
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
280
{
1239
280
  build_re_1(info, M68K_INS_ADD, 1);
1240
280
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
508
{
1244
508
  build_re_1(info, M68K_INS_ADD, 2);
1245
508
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
470
{
1249
470
  build_re_1(info, M68K_INS_ADD, 4);
1250
470
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
713
{
1254
713
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
713
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.53k
{
1259
1.53k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.53k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
253
{
1264
253
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
253
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
1.11k
{
1269
1.11k
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
1.11k
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
263
{
1274
263
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
263
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.99k
{
1279
1.99k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.99k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.84k
{
1284
1.84k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.84k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
501
{
1289
501
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
501
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
393
{
1294
393
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
393
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
206
{
1299
206
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
206
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
203
{
1304
203
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
203
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
496
{
1309
496
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
496
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
572
{
1314
572
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
572
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
205
{
1319
205
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
205
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
485
{
1324
485
  build_er_1(info, M68K_INS_AND, 1);
1325
485
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
719
{
1329
719
  build_er_1(info, M68K_INS_AND, 2);
1330
719
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
833
{
1334
833
  build_er_1(info, M68K_INS_AND, 4);
1335
833
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
239
{
1339
239
  build_re_1(info, M68K_INS_AND, 1);
1340
239
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
607
{
1344
607
  build_re_1(info, M68K_INS_AND, 2);
1345
607
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
260
{
1349
260
  build_re_1(info, M68K_INS_AND, 4);
1350
260
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
428
{
1354
428
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
428
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
249
{
1359
249
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
249
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
321
{
1364
321
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
321
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
197
{
1369
197
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
197
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
226
{
1374
226
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
226
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
552
{
1379
552
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
552
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
210
{
1384
210
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
210
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
298
{
1389
298
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
298
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
238
{
1394
238
  build_r(info, M68K_INS_ASR, 1);
1395
238
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
282
{
1399
282
  build_r(info, M68K_INS_ASR, 2);
1400
282
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
238
{
1404
238
  build_r(info, M68K_INS_ASR, 4);
1405
238
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
591
{
1409
591
  build_ea(info, M68K_INS_ASR, 2);
1410
591
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
507
{
1414
507
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
507
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
226
{
1419
226
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
226
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
484
{
1424
484
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
484
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
261
{
1429
261
  build_r(info, M68K_INS_ASL, 1);
1430
261
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
228
{
1434
228
  build_r(info, M68K_INS_ASL, 2);
1435
228
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
216
{
1439
216
  build_r(info, M68K_INS_ASL, 4);
1440
216
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
451
{
1444
451
  build_ea(info, M68K_INS_ASL, 2);
1445
451
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
9.74k
{
1449
9.74k
  build_bcc(info, 1, make_int_8(info->ir));
1450
9.74k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
774
{
1454
774
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
774
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
668
{
1459
668
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
430
  build_bcc(info, 4, read_imm_32(info));
1461
430
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
942
{
1465
942
  build_re_1(info, M68K_INS_BCHG, 1);
1466
942
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
287
{
1470
287
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
287
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.48k
{
1475
1.48k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.48k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
70
{
1480
70
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
70
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
557
{
1485
557
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
247
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
247
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
395
{
1491
395
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
199
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
199
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
152
{
1498
152
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
85
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
85
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
385
{
1504
385
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
172
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
172
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
465
{
1510
465
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
232
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
232
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
334
{
1516
334
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
249
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
249
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
666
{
1522
666
  cs_m68k* ext = &info->extension;
1523
666
  cs_m68k_op temp;
1524
1525
666
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
429
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
429
  temp = ext->operands[0];
1531
429
  ext->operands[0] = ext->operands[1];
1532
429
  ext->operands[1] = temp;
1533
429
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
583
{
1537
583
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
377
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
377
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
133
{
1543
133
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
133
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
1.84k
{
1548
1.84k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
1.84k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
1.19k
{
1553
1.19k
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
1.19k
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
404
{
1558
404
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
210
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
210
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.85k
{
1564
1.85k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.85k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
217
{
1569
217
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
217
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.36k
{
1574
1.36k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.36k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
644
{
1579
644
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
644
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
623
{
1584
623
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
242
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
242
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
2.44k
{
1590
2.44k
  build_re_1(info, M68K_INS_BTST, 4);
1591
2.44k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
352
{
1595
352
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
352
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
66
{
1600
66
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
393
{
1606
393
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
198
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
198
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
297
{
1612
297
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
99
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
99
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
272
{
1618
272
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
73
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
73
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
179
{
1624
179
  build_cas2(info, 2);
1625
179
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
920
{
1629
920
  build_cas2(info, 4);
1630
920
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
559
{
1634
559
  build_er_1(info, M68K_INS_CHK, 2);
1635
559
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.07k
{
1639
1.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
725
  build_er_1(info, M68K_INS_CHK, 4);
1641
725
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
414
{
1645
414
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
318
  build_chk2_cmp2(info, 1);
1647
318
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
396
{
1651
396
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
198
  build_chk2_cmp2(info, 2);
1653
198
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
512
{
1657
512
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
313
  build_chk2_cmp2(info, 4);
1659
313
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
823
{
1663
823
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
564
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
564
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
329
{
1669
329
  build_ea(info, M68K_INS_CLR, 1);
1670
329
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
305
{
1674
305
  build_ea(info, M68K_INS_CLR, 2);
1675
305
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
216
{
1679
216
  build_ea(info, M68K_INS_CLR, 4);
1680
216
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
998
{
1684
998
  build_er_1(info, M68K_INS_CMP, 1);
1685
998
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.00k
{
1689
1.00k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.00k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.91k
{
1694
1.91k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.91k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
373
{
1699
373
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
373
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
440
{
1704
440
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
440
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
339
{
1709
339
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
339
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
445
{
1714
445
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
236
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
236
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
536
{
1720
536
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
209
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
209
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
300
{
1726
300
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
300
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
467
{
1731
467
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
271
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
271
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
412
{
1737
412
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
212
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
212
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
235
{
1743
235
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
235
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
403
{
1748
403
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
200
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
200
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
443
{
1754
443
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
235
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
235
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
279
{
1760
279
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
279
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
271
{
1765
271
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
271
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
238
{
1770
238
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
238
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.39k
{
1775
2.39k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.39k
  op->type = M68K_OP_BR_DISP;
1777
2.39k
  op->br_disp.disp = displacement;
1778
2.39k
  op->br_disp.disp_size = size;
1779
2.39k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.84k
{
1783
1.84k
  cs_m68k_op* op0;
1784
1.84k
  cs_m68k* ext;
1785
1.84k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.35k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
198
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
198
    info->pc += 2;
1791
198
    return;
1792
198
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.15k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.15k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.15k
  op0 = &ext->operands[0];
1799
1800
1.15k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.15k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.15k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.15k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.10k
{
1808
1.10k
  cs_m68k* ext;
1809
1.10k
  cs_m68k_op* op0;
1810
1811
1.10k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
688
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
688
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
688
  op0 = &ext->operands[0];
1818
1819
688
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
688
  set_insn_group(info, M68K_GRP_JUMP);
1822
688
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
688
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.00k
{
1827
1.00k
  cs_m68k* ext;
1828
1.00k
  cs_m68k_op* op0;
1829
1.00k
  cs_m68k_op* op1;
1830
1.00k
  uint32_t ext1, ext2;
1831
1832
1.00k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
551
  ext1 = read_imm_16(info);
1835
551
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
551
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
551
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
551
  op0 = &ext->operands[0];
1842
551
  op1 = &ext->operands[1];
1843
1844
551
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
551
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
551
  set_insn_group(info, M68K_GRP_JUMP);
1849
551
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
551
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
2.28k
{
1854
2.28k
  cs_m68k_op* special;
1855
2.28k
  cs_m68k_op* op_ea;
1856
1857
2.28k
  int regsel = (extension >> 10) & 0x7;
1858
2.28k
  int dir = (extension >> 13) & 0x1;
1859
1860
2.28k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
2.28k
  special = &ext->operands[0];
1863
2.28k
  op_ea = &ext->operands[1];
1864
1865
2.28k
  if (!dir) {
1866
666
    cs_m68k_op* t = special;
1867
666
    special = op_ea;
1868
666
    op_ea = t;
1869
666
  }
1870
1871
2.28k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
2.28k
  if (regsel & 4)
1874
1.07k
    special->reg = M68K_REG_FPCR;
1875
1.21k
  else if (regsel & 2)
1876
313
    special->reg = M68K_REG_FPSR;
1877
897
  else if (regsel & 1)
1878
589
    special->reg = M68K_REG_FPIAR;
1879
2.28k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
1.87k
{
1883
1.87k
  cs_m68k_op* op_reglist;
1884
1.87k
  cs_m68k_op* op_ea;
1885
1.87k
  int dir = (extension >> 13) & 0x1;
1886
1.87k
  int mode = (extension >> 11) & 0x3;
1887
1.87k
  uint32_t reglist = extension & 0xff;
1888
1.87k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
1.87k
  op_reglist = &ext->operands[0];
1891
1.87k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
1.87k
  if (!dir) {
1896
464
    cs_m68k_op* t = op_reglist;
1897
464
    op_reglist = op_ea;
1898
464
    op_ea = t;
1899
464
  }
1900
1901
1.87k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
1.87k
  switch (mode) {
1904
239
    case 1 : // Dynamic list in dn register
1905
239
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
239
      break;
1907
1908
489
    case 0 :
1909
489
      op_reglist->address_mode = M68K_AM_NONE;
1910
489
      op_reglist->type = M68K_OP_REG_BITS;
1911
489
      op_reglist->register_bits = reglist << 16;
1912
489
      break;
1913
1914
729
    case 2 : // Static list
1915
729
      op_reglist->address_mode = M68K_AM_NONE;
1916
729
      op_reglist->type = M68K_OP_REG_BITS;
1917
729
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
729
      break;
1919
1.87k
  }
1920
1.87k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
17.2k
{
1924
17.2k
  cs_m68k *ext;
1925
17.2k
  cs_m68k_op* op0;
1926
17.2k
  cs_m68k_op* op1;
1927
17.2k
  bool supports_single_op;
1928
17.2k
  uint32_t next;
1929
17.2k
  int rm, src, dst, opmode;
1930
1931
1932
17.2k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
16.3k
  supports_single_op = true;
1935
1936
16.3k
  next = read_imm_16(info);
1937
1938
16.3k
  rm = (next >> 14) & 0x1;
1939
16.3k
  src = (next >> 10) & 0x7;
1940
16.3k
  dst = (next >> 7) & 0x7;
1941
16.3k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
16.3k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
197
    cs_m68k_op* op0;
1947
197
    cs_m68k_op* op1;
1948
197
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
197
    op0 = &ext->operands[0];
1951
197
    op1 = &ext->operands[1];
1952
1953
197
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
197
    op0->type = M68K_OP_IMM;
1955
197
    op0->imm = next & 0x3f;
1956
1957
197
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
197
    return;
1960
197
  }
1961
1962
  // deal with extended move stuff
1963
1964
16.1k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
666
    case 0x4: // FMOVEM ea, FPCR
1967
2.28k
    case 0x5: // FMOVEM FPCR, ea
1968
2.28k
      fmove_fpcr(info, next);
1969
2.28k
      return;
1970
1971
    // fmovem list
1972
464
    case 0x6:
1973
1.87k
    case 0x7:
1974
1.87k
      fmovem(info, next);
1975
1.87k
      return;
1976
16.1k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
11.9k
  if ((next >> 6) & 1)
1981
4.05k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
11.9k
  switch (opmode) {
1986
699
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
538
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
621
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
539
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
320
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
81
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
252
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
197
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
464
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
69
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
206
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
332
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
271
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
123
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
247
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
206
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
205
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
94
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
219
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
87
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
75
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
206
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
211
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
207
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
335
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
90
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
245
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
365
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
459
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
959
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
204
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
341
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
365
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
365
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
204
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
226
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
370
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
993
    default:
2024
993
      break;
2025
11.9k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
11.9k
  if ((next >> 6) & 1) {
2032
4.05k
    if ((next >> 2) & 1)
2033
2.18k
      info->inst->Opcode += 2;
2034
1.86k
    else
2035
1.86k
      info->inst->Opcode += 1;
2036
4.05k
  }
2037
2038
11.9k
  ext = &info->extension;
2039
2040
11.9k
  ext->op_count = 2;
2041
11.9k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
11.9k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
11.9k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
249
    op0 = &ext->operands[1];
2047
249
    op1 = &ext->operands[0];
2048
11.7k
  } else {
2049
11.7k
    op0 = &ext->operands[0];
2050
11.7k
    op1 = &ext->operands[1];
2051
11.7k
  }
2052
2053
11.9k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.01k
    ext->op_count = 1;
2055
1.01k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.01k
    return;
2057
1.01k
  }
2058
2059
10.9k
  if (rm == 1) {
2060
6.90k
    switch (src) {
2061
1.74k
      case 0x00 :
2062
1.74k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.74k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.74k
        break;
2065
2066
643
      case 0x06 :
2067
643
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
643
        get_ea_mode_op(info, op0, info->ir, 1);
2069
643
        break;
2070
2071
1.09k
      case 0x04 :
2072
1.09k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.09k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.09k
        break;
2075
2076
1.09k
      case 0x01 :
2077
1.09k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.09k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.09k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.09k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.09k
        break;
2082
2083
943
      case 0x05:
2084
943
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
943
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
943
        get_ea_mode_op(info, op0, info->ir, 8);
2087
943
        op0->type = M68K_OP_FP_DOUBLE;
2088
943
        break;
2089
2090
1.38k
      default :
2091
1.38k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.38k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.38k
        break;
2094
6.90k
    }
2095
6.90k
  } else {
2096
4.07k
    op0->reg = M68K_REG_FP0 + src;
2097
4.07k
  }
2098
2099
10.9k
  op1->reg = M68K_REG_FP0 + dst;
2100
10.9k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
957
{
2104
957
  cs_m68k* ext;
2105
957
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
391
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
391
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
391
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.53k
{
2113
1.53k
  cs_m68k* ext;
2114
2115
1.53k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
966
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
966
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
966
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.00k
{
2123
1.00k
  cs_m68k* ext;
2124
2125
1.00k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
722
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
722
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
722
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
722
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
606
{
2136
606
  uint32_t extension1;
2137
606
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
250
  extension1 = read_imm_16(info);
2140
2141
250
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
250
  info->inst->Opcode += (extension1 & 0x2f);
2145
250
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
461
{
2149
461
  uint32_t extension1, extension2;
2150
461
  cs_m68k_op* op0;
2151
461
  cs_m68k* ext;
2152
2153
461
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
224
  extension1 = read_imm_16(info);
2156
224
  extension2 = read_imm_16(info);
2157
2158
224
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
224
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
224
  op0 = &ext->operands[0];
2164
2165
224
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
224
  op0->type = M68K_OP_IMM;
2167
224
  op0->imm = extension2;
2168
224
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
313
{
2172
313
  uint32_t extension1, extension2;
2173
313
  cs_m68k* ext;
2174
313
  cs_m68k_op* op0;
2175
2176
313
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
88
  extension1 = read_imm_16(info);
2179
88
  extension2 = read_imm_32(info);
2180
2181
88
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
88
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
88
  op0 = &ext->operands[0];
2187
2188
88
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
88
  op0->type = M68K_OP_IMM;
2190
88
  op0->imm = extension2;
2191
88
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
905
{
2195
905
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
615
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
615
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
169
{
2201
169
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
169
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
625
{
2206
625
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
625
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
765
{
2211
765
  build_er_1(info, M68K_INS_DIVS, 2);
2212
765
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.44k
{
2216
1.44k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.44k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.34k
{
2221
1.34k
  uint32_t extension, insn_signed;
2222
1.34k
  cs_m68k* ext;
2223
1.34k
  cs_m68k_op* op0;
2224
1.34k
  cs_m68k_op* op1;
2225
1.34k
  uint32_t reg_0, reg_1;
2226
2227
1.34k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
995
  extension = read_imm_16(info);
2230
995
  insn_signed = 0;
2231
2232
995
  if (BIT_B((extension)))
2233
247
    insn_signed = 1;
2234
2235
995
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
995
  op0 = &ext->operands[0];
2238
995
  op1 = &ext->operands[1];
2239
2240
995
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
995
  reg_0 = extension & 7;
2243
995
  reg_1 = (extension >> 12) & 7;
2244
2245
995
  op1->address_mode = M68K_AM_NONE;
2246
995
  op1->type = M68K_OP_REG_PAIR;
2247
995
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
995
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
995
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
612
    op1->type = M68K_OP_REG;
2252
612
    op1->reg = M68K_REG_D0 + reg_1;
2253
612
  }
2254
995
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
366
{
2258
366
  build_re_1(info, M68K_INS_EOR, 1);
2259
366
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
307
{
2263
307
  build_re_1(info, M68K_INS_EOR, 2);
2264
307
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.62k
{
2268
1.62k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.62k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
551
{
2273
551
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
551
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
270
{
2278
270
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
270
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
258
{
2283
258
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
258
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
194
{
2288
194
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
194
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
421
{
2293
421
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
421
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
198
{
2298
198
  build_r(info, M68K_INS_EXG, 4);
2299
198
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
307
{
2303
307
  cs_m68k_op* op0;
2304
307
  cs_m68k_op* op1;
2305
307
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
307
  op0 = &ext->operands[0];
2308
307
  op1 = &ext->operands[1];
2309
2310
307
  op0->address_mode = M68K_AM_NONE;
2311
307
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
307
  op1->address_mode = M68K_AM_NONE;
2314
307
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
307
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
314
{
2319
314
  cs_m68k_op* op0;
2320
314
  cs_m68k_op* op1;
2321
314
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
314
  op0 = &ext->operands[0];
2324
314
  op1 = &ext->operands[1];
2325
2326
314
  op0->address_mode = M68K_AM_NONE;
2327
314
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
314
  op1->address_mode = M68K_AM_NONE;
2330
314
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
314
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
206
{
2335
206
  build_d(info, M68K_INS_EXT, 2);
2336
206
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
91
{
2340
91
  build_d(info, M68K_INS_EXT, 4);
2341
91
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
590
{
2345
590
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
200
  build_d(info, M68K_INS_EXTB, 4);
2347
200
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
478
{
2351
478
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
478
  set_insn_group(info, M68K_GRP_JUMP);
2353
478
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
478
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
344
{
2358
344
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
344
  set_insn_group(info, M68K_GRP_JUMP);
2360
344
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
344
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
857
{
2365
857
  build_ea_a(info, M68K_INS_LEA, 4);
2366
857
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
277
{
2370
277
  build_link(info, read_imm_16(info), 2);
2371
277
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
413
{
2375
413
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
344
  build_link(info, read_imm_32(info), 4);
2377
344
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
577
{
2381
577
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
577
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
288
{
2386
288
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
288
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
222
{
2391
222
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
222
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
266
{
2396
266
  build_r(info, M68K_INS_LSR, 1);
2397
266
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
379
{
2401
379
  build_r(info, M68K_INS_LSR, 2);
2402
379
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
249
{
2406
249
  build_r(info, M68K_INS_LSR, 4);
2407
249
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
374
{
2411
374
  build_ea(info, M68K_INS_LSR, 2);
2412
374
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
311
{
2416
311
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
311
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
300
{
2421
300
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
300
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
298
{
2426
298
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
298
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
281
{
2431
281
  build_r(info, M68K_INS_LSL, 1);
2432
281
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
407
{
2436
407
  build_r(info, M68K_INS_LSL, 2);
2437
407
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
213
{
2441
213
  build_r(info, M68K_INS_LSL, 4);
2442
213
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
305
{
2446
305
  build_ea(info, M68K_INS_LSL, 2);
2447
305
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
6.79k
{
2451
6.79k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
6.79k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.75k
{
2456
5.75k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.75k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
10.3k
{
2461
10.3k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
10.3k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.54k
{
2466
1.54k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.54k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.36k
{
2471
1.36k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.36k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
268
{
2476
268
  cs_m68k_op* op0;
2477
268
  cs_m68k_op* op1;
2478
268
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
268
  op0 = &ext->operands[0];
2481
268
  op1 = &ext->operands[1];
2482
2483
268
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
268
  op1->address_mode = M68K_AM_NONE;
2486
268
  op1->reg = M68K_REG_CCR;
2487
268
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
434
{
2491
434
  cs_m68k_op* op0;
2492
434
  cs_m68k_op* op1;
2493
434
  cs_m68k* ext;
2494
2495
434
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
232
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
232
  op0 = &ext->operands[0];
2500
232
  op1 = &ext->operands[1];
2501
2502
232
  op0->address_mode = M68K_AM_NONE;
2503
232
  op0->reg = M68K_REG_CCR;
2504
2505
232
  get_ea_mode_op(info, op1, info->ir, 1);
2506
232
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
299
{
2510
299
  cs_m68k_op* op0;
2511
299
  cs_m68k_op* op1;
2512
299
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
299
  op0 = &ext->operands[0];
2515
299
  op1 = &ext->operands[1];
2516
2517
299
  op0->address_mode = M68K_AM_NONE;
2518
299
  op0->reg = M68K_REG_SR;
2519
2520
299
  get_ea_mode_op(info, op1, info->ir, 2);
2521
299
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
315
{
2525
315
  cs_m68k_op* op0;
2526
315
  cs_m68k_op* op1;
2527
315
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
315
  op0 = &ext->operands[0];
2530
315
  op1 = &ext->operands[1];
2531
2532
315
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
315
  op1->address_mode = M68K_AM_NONE;
2535
315
  op1->reg = M68K_REG_SR;
2536
315
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
218
{
2540
218
  cs_m68k_op* op0;
2541
218
  cs_m68k_op* op1;
2542
218
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
218
  op0 = &ext->operands[0];
2545
218
  op1 = &ext->operands[1];
2546
2547
218
  op0->address_mode = M68K_AM_NONE;
2548
218
  op0->reg = M68K_REG_USP;
2549
2550
218
  op1->address_mode = M68K_AM_NONE;
2551
218
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
218
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
286
{
2556
286
  cs_m68k_op* op0;
2557
286
  cs_m68k_op* op1;
2558
286
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
286
  op0 = &ext->operands[0];
2561
286
  op1 = &ext->operands[1];
2562
2563
286
  op0->address_mode = M68K_AM_NONE;
2564
286
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
286
  op1->address_mode = M68K_AM_NONE;
2567
286
  op1->reg = M68K_REG_USP;
2568
286
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.97k
{
2572
3.97k
  uint32_t extension;
2573
3.97k
  m68k_reg reg;
2574
3.97k
  cs_m68k* ext;
2575
3.97k
  cs_m68k_op* op0;
2576
3.97k
  cs_m68k_op* op1;
2577
2578
2579
3.97k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.78k
  extension = read_imm_16(info);
2582
3.78k
  reg = M68K_REG_INVALID;
2583
2584
3.78k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.78k
  op0 = &ext->operands[0];
2587
3.78k
  op1 = &ext->operands[1];
2588
2589
3.78k
  switch (extension & 0xfff) {
2590
224
    case 0x000: reg = M68K_REG_SFC; break;
2591
300
    case 0x001: reg = M68K_REG_DFC; break;
2592
344
    case 0x800: reg = M68K_REG_USP; break;
2593
210
    case 0x801: reg = M68K_REG_VBR; break;
2594
215
    case 0x002: reg = M68K_REG_CACR; break;
2595
78
    case 0x802: reg = M68K_REG_CAAR; break;
2596
402
    case 0x803: reg = M68K_REG_MSP; break;
2597
77
    case 0x804: reg = M68K_REG_ISP; break;
2598
206
    case 0x003: reg = M68K_REG_TC; break;
2599
67
    case 0x004: reg = M68K_REG_ITT0; break;
2600
200
    case 0x005: reg = M68K_REG_ITT1; break;
2601
82
    case 0x006: reg = M68K_REG_DTT0; break;
2602
102
    case 0x007: reg = M68K_REG_DTT1; break;
2603
195
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
248
    case 0x806: reg = M68K_REG_URP; break;
2605
250
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.78k
  }
2607
2608
3.78k
  if (BIT_0(info->ir)) {
2609
862
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
862
    op1->reg = reg;
2611
2.91k
  } else {
2612
2.91k
    op0->reg = reg;
2613
2.91k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.91k
  }
2615
3.78k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.44k
{
2619
1.44k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.44k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
626
{
2624
626
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
626
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
1.05k
{
2629
1.05k
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
1.05k
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
554
{
2634
554
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
554
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
905
{
2639
905
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
905
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
229
{
2644
229
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
229
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
402
{
2649
402
  build_movep_re(info, 2);
2650
402
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
264
{
2654
264
  build_movep_re(info, 4);
2655
264
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
820
{
2659
820
  build_movep_er(info, 2);
2660
820
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
475
{
2664
475
  build_movep_er(info, 4);
2665
475
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
430
{
2669
430
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
345
  build_moves(info, 1);
2671
345
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
188
{
2675
  //uint32_t extension;
2676
188
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
113
  build_moves(info, 2);
2678
113
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
447
{
2682
447
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
251
  build_moves(info, 4);
2684
251
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
6.84k
{
2688
6.84k
  cs_m68k_op* op0;
2689
6.84k
  cs_m68k_op* op1;
2690
2691
6.84k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
6.84k
  op0 = &ext->operands[0];
2694
6.84k
  op1 = &ext->operands[1];
2695
2696
6.84k
  op0->type = M68K_OP_IMM;
2697
6.84k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
6.84k
  op0->imm = (info->ir & 0xff);
2699
2700
6.84k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
6.84k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
6.84k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
480
{
2706
480
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
480
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
480
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
278
  build_move16(info, data, modes);
2712
278
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
439
{
2716
439
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
439
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
439
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
232
  build_move16(info, data, modes);
2722
232
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
360
{
2726
360
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
360
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
360
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
91
  build_move16(info, data, modes);
2732
91
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
470
{
2736
470
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
470
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
470
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
239
  build_move16(info, data, modes);
2742
239
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
167
{
2746
167
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
167
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
167
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
74
  build_move16(info, data, modes);
2752
74
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
783
{
2756
783
  build_er_1(info, M68K_INS_MULS, 2);
2757
783
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.75k
{
2761
1.75k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.75k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
502
{
2766
502
  uint32_t extension, insn_signed;
2767
502
  cs_m68k* ext;
2768
502
  cs_m68k_op* op0;
2769
502
  cs_m68k_op* op1;
2770
502
  uint32_t reg_0, reg_1;
2771
2772
502
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
433
  extension = read_imm_16(info);
2775
433
  insn_signed = 0;
2776
2777
433
  if (BIT_B((extension)))
2778
206
    insn_signed = 1;
2779
2780
433
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
433
  op0 = &ext->operands[0];
2783
433
  op1 = &ext->operands[1];
2784
2785
433
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
433
  reg_0 = extension & 7;
2788
433
  reg_1 = (extension >> 12) & 7;
2789
2790
433
  op1->address_mode = M68K_AM_NONE;
2791
433
  op1->type = M68K_OP_REG_PAIR;
2792
433
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
433
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
433
  if (!BIT_A(extension)) {
2796
225
    op1->type = M68K_OP_REG;
2797
225
    op1->reg = M68K_REG_D0 + reg_1;
2798
225
  }
2799
433
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
370
{
2803
370
  build_ea(info, M68K_INS_NBCD, 1);
2804
370
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
219
{
2808
219
  build_ea(info, M68K_INS_NEG, 1);
2809
219
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
397
{
2813
397
  build_ea(info, M68K_INS_NEG, 2);
2814
397
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
282
{
2818
282
  build_ea(info, M68K_INS_NEG, 4);
2819
282
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
366
{
2823
366
  build_ea(info, M68K_INS_NEGX, 1);
2824
366
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
439
{
2828
439
  build_ea(info, M68K_INS_NEGX, 2);
2829
439
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
280
{
2833
280
  build_ea(info, M68K_INS_NEGX, 4);
2834
280
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
74
{
2838
74
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
74
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
239
{
2843
239
  build_ea(info, M68K_INS_NOT, 1);
2844
239
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
316
{
2848
316
  build_ea(info, M68K_INS_NOT, 2);
2849
316
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
458
{
2853
458
  build_ea(info, M68K_INS_NOT, 4);
2854
458
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
753
{
2858
753
  build_er_1(info, M68K_INS_OR, 1);
2859
753
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
771
{
2863
771
  build_er_1(info, M68K_INS_OR, 2);
2864
771
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
683
{
2868
683
  build_er_1(info, M68K_INS_OR, 4);
2869
683
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
391
{
2873
391
  build_re_1(info, M68K_INS_OR, 1);
2874
391
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
933
{
2878
933
  build_re_1(info, M68K_INS_OR, 2);
2879
933
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.11k
{
2883
1.11k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.11k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
9.73k
{
2888
9.73k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
9.73k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.17k
{
2893
1.17k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.17k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
592
{
2898
592
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
592
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
253
{
2903
253
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
253
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
331
{
2908
331
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
331
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
775
{
2913
775
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
574
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
574
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.39k
{
2919
1.39k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
494
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
494
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
88
{
2925
88
  build_ea(info, M68K_INS_PEA, 4);
2926
88
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
451
{
2930
451
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
451
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
313
{
2935
313
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
313
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
224
{
2940
224
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
224
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
213
{
2945
213
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
213
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
238
{
2950
238
  build_r(info, M68K_INS_ROR, 1);
2951
238
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
242
{
2955
242
  build_r(info, M68K_INS_ROR, 2);
2956
242
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
238
{
2960
238
  build_r(info, M68K_INS_ROR, 4);
2961
238
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
230
{
2965
230
  build_ea(info, M68K_INS_ROR, 2);
2966
230
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
436
{
2970
436
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
436
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
250
{
2975
250
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
250
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
211
{
2980
211
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
211
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
215
{
2985
215
  build_r(info, M68K_INS_ROL, 1);
2986
215
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
234
{
2990
234
  build_r(info, M68K_INS_ROL, 2);
2991
234
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
219
{
2995
219
  build_r(info, M68K_INS_ROL, 4);
2996
219
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
393
{
3000
393
  build_ea(info, M68K_INS_ROL, 2);
3001
393
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
280
{
3005
280
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
280
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
101
{
3010
101
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
101
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
255
{
3015
255
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
255
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
228
{
3020
228
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
228
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
237
{
3025
237
  build_r(info, M68K_INS_ROXR, 2);
3026
237
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
230
{
3030
230
  build_r(info, M68K_INS_ROXR, 4);
3031
230
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
245
{
3035
245
  build_ea(info, M68K_INS_ROXR, 2);
3036
245
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
208
{
3040
208
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
208
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
211
{
3045
211
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
211
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
244
{
3050
244
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
244
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
239
{
3055
239
  build_r(info, M68K_INS_ROXL, 1);
3056
239
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
208
{
3060
208
  build_r(info, M68K_INS_ROXL, 2);
3061
208
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
214
{
3065
214
  build_r(info, M68K_INS_ROXL, 4);
3066
214
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
292
{
3070
292
  build_ea(info, M68K_INS_ROXL, 2);
3071
292
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
469
{
3075
469
  set_insn_group(info, M68K_GRP_RET);
3076
469
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
273
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
273
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
71
{
3082
71
  set_insn_group(info, M68K_GRP_IRET);
3083
71
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
71
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
245
{
3088
245
  cs_m68k* ext;
3089
245
  cs_m68k_op* op;
3090
3091
245
  set_insn_group(info, M68K_GRP_RET);
3092
3093
245
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
67
{
3112
67
  set_insn_group(info, M68K_GRP_RET);
3113
67
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
67
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
69
{
3118
69
  set_insn_group(info, M68K_GRP_RET);
3119
69
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
69
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
694
{
3124
694
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
694
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
533
{
3129
533
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
533
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
593
{
3134
593
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
593
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
593
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
82
{
3140
82
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
82
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.44k
{
3145
1.44k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.44k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
573
{
3150
573
  build_er_1(info, M68K_INS_SUB, 2);
3151
573
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
1.77k
{
3155
1.77k
  build_er_1(info, M68K_INS_SUB, 4);
3156
1.77k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
435
{
3160
435
  build_re_1(info, M68K_INS_SUB, 1);
3161
435
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
299
{
3165
299
  build_re_1(info, M68K_INS_SUB, 2);
3166
299
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.56k
{
3170
1.56k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.56k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
389
{
3175
389
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
389
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
786
{
3180
786
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
786
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
323
{
3185
323
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
323
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
245
{
3190
245
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
245
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
400
{
3195
400
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
400
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
501
{
3200
501
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
501
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.07k
{
3205
1.07k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.07k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
562
{
3210
562
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
562
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
450
{
3215
450
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
450
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
296
{
3220
296
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
296
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
334
{
3225
334
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
334
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
276
{
3230
276
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
276
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
560
{
3235
560
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
560
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
283
{
3240
283
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
283
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
71
{
3245
71
  build_d(info, M68K_INS_SWAP, 0);
3246
71
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
311
{
3250
311
  build_ea(info, M68K_INS_TAS, 1);
3251
311
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
498
{
3255
498
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
498
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
500
{
3260
500
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
281
  build_trap(info, 0, 0);
3262
3263
281
  info->extension.op_count = 0;
3264
281
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
617
{
3268
617
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
403
  build_trap(info, 2, read_imm_16(info));
3270
403
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
489
{
3274
489
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
290
  build_trap(info, 4, read_imm_32(info));
3276
290
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
208
{
3280
208
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
208
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
350
{
3285
350
  build_ea(info, M68K_INS_TST, 1);
3286
350
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
396
{
3290
396
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
199
  build_ea(info, M68K_INS_TST, 1);
3292
199
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
412
{
3296
412
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
206
  build_ea(info, M68K_INS_TST, 1);
3298
206
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
492
{
3302
492
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
241
  build_ea(info, M68K_INS_TST, 1);
3304
241
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
355
{
3308
355
  build_ea(info, M68K_INS_TST, 2);
3309
355
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
680
{
3313
680
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
285
  build_ea(info, M68K_INS_TST, 2);
3315
285
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
432
{
3319
432
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
235
  build_ea(info, M68K_INS_TST, 2);
3321
235
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
595
{
3325
595
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
398
  build_ea(info, M68K_INS_TST, 2);
3327
398
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
659
{
3331
659
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
448
  build_ea(info, M68K_INS_TST, 2);
3333
448
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
506
{
3337
506
  build_ea(info, M68K_INS_TST, 4);
3338
506
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
433
{
3342
433
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
226
  build_ea(info, M68K_INS_TST, 4);
3344
226
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
431
{
3348
431
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
220
  build_ea(info, M68K_INS_TST, 4);
3350
220
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
455
{
3354
455
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
203
  build_ea(info, M68K_INS_TST, 4);
3356
203
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
425
{
3360
425
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
229
  build_ea(info, M68K_INS_TST, 4);
3362
229
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
335
{
3366
335
  cs_m68k_op* op;
3367
335
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
335
  op = &ext->operands[0];
3370
3371
335
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
335
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
335
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.11k
{
3377
1.11k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
379
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
379
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.45k
{
3383
1.45k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
908
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
908
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
235k
{
3392
235k
  const unsigned int instruction = info->ir;
3393
235k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
235k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
235k
    (i->instruction == d68000_invalid) ) {
3397
852
    d68000_invalid(info);
3398
852
    return 0;
3399
852
  }
3400
3401
234k
  return 1;
3402
235k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
313k
{
3406
313k
  uint8_t i;
3407
3408
493k
  for (i = 0; i < count; ++i) {
3409
185k
    if (regs[i] == (uint16_t)reg)
3410
5.12k
      return 1;
3411
185k
  }
3412
3413
308k
  return 0;
3414
313k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
331k
{
3418
331k
  if (reg == M68K_REG_INVALID)
3419
18.2k
    return;
3420
3421
313k
  if (write)
3422
185k
  {
3423
185k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
2.75k
      return;
3425
3426
182k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
182k
    info->regs_write_count++;
3428
182k
  }
3429
127k
  else
3430
127k
  {
3431
127k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.37k
      return;
3433
3434
125k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
125k
    info->regs_read_count++;
3436
125k
  }
3437
313k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
97.9k
{
3441
97.9k
  switch (op->address_mode) {
3442
970
    case M68K_AM_REG_DIRECT_ADDR:
3443
970
    case M68K_AM_REG_DIRECT_DATA:
3444
970
      add_reg_to_rw_list(info, op->reg, write);
3445
970
      break;
3446
3447
15.4k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
46.4k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
46.4k
      add_reg_to_rw_list(info, op->reg, 1);
3450
46.4k
      break;
3451
3452
17.0k
    case M68K_AM_REGI_ADDR:
3453
28.5k
    case M68K_AM_REGI_ADDR_DISP:
3454
28.5k
      add_reg_to_rw_list(info, op->reg, 0);
3455
28.5k
      break;
3456
3457
8.00k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
11.0k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
12.6k
    case M68K_AM_MEMI_POST_INDEX:
3460
14.0k
    case M68K_AM_MEMI_PRE_INDEX:
3461
15.1k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
15.5k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
15.8k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
16.2k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
16.2k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
16.2k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
16.2k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
5.73k
    default:
3471
5.73k
      break;
3472
97.9k
  }
3473
97.9k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
18.1k
{
3477
18.1k
  int i;
3478
3479
162k
  for (i = 0; i < 8; ++i) {
3480
144k
    if (bits & (1 << i)) {
3481
33.0k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
33.0k
    }
3483
144k
  }
3484
18.1k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
6.03k
{
3488
6.03k
  uint32_t bits = op->register_bits;
3489
6.03k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
6.03k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
6.03k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
6.03k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
396k
{
3496
396k
  switch ((int)op->type) {
3497
183k
    case M68K_OP_REG:
3498
183k
      add_reg_to_rw_list(info, op->reg, write);
3499
183k
      break;
3500
3501
97.9k
    case M68K_OP_MEM:
3502
97.9k
      update_am_reg_list(info, op, write);
3503
97.9k
      break;
3504
3505
6.03k
    case M68K_OP_REG_BITS:
3506
6.03k
      update_reg_list_regbits(info, op, write);
3507
6.03k
      break;
3508
3509
3.38k
    case M68K_OP_REG_PAIR:
3510
3.38k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.38k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.38k
      break;
3513
396k
  }
3514
396k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
233k
{
3518
233k
  int i;
3519
3520
233k
  if (!info->extension.op_count)
3521
1.66k
    return;
3522
3523
232k
  if (info->extension.op_count == 1) {
3524
71.8k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
160k
  } else {
3526
    // first operand is always read
3527
160k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
324k
    for (i = 1; i < info->extension.op_count; ++i)
3531
163k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
160k
  }
3533
232k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
234k
{
3537
234k
  info->inst = inst;
3538
234k
  info->pc = pc;
3539
234k
  info->ir = 0;
3540
234k
  info->type = cpu_type;
3541
234k
  info->address_mask = 0xffffffff;
3542
3543
234k
  switch(info->type) {
3544
80.4k
    case M68K_CPU_TYPE_68000:
3545
80.4k
      info->type = TYPE_68000;
3546
80.4k
      info->address_mask = 0x00ffffff;
3547
80.4k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
154k
    case M68K_CPU_TYPE_68040:
3565
154k
      info->type = TYPE_68040;
3566
154k
      info->address_mask = 0xffffffff;
3567
154k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
234k
  }
3572
234k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
234k
{
3581
234k
  MCInst *inst = info->inst;
3582
234k
  cs_m68k* ext = &info->extension;
3583
234k
  int i;
3584
234k
  unsigned int size;
3585
3586
234k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
234k
  memset(ext, 0, sizeof(cs_m68k));
3589
234k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.17M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
938k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
234k
  info->ir = peek_imm_16(info);
3595
234k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
233k
    info->ir = read_imm_16(info);
3597
233k
    g_instruction_table[info->ir].instruction(info);
3598
233k
  }
3599
3600
234k
  size = info->pc - (unsigned int)pc;
3601
234k
  info->pc = (unsigned int)pc;
3602
3603
234k
  return size;
3604
234k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
235k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
235k
  int s;
3612
235k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
235k
  cs_struct* handle = instr->csh;
3614
235k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
235k
  if (code_len < 2) {
3619
928
    *size = 0;
3620
928
    return false;
3621
928
  }
3622
3623
234k
  if (instr->flat_insn->detail) {
3624
234k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
234k
  }
3626
3627
234k
  info->groups_count = 0;
3628
234k
  info->regs_read_count = 0;
3629
234k
  info->regs_write_count = 0;
3630
234k
  info->code = code;
3631
234k
  info->code_len = code_len;
3632
234k
  info->baseAddress = address;
3633
3634
234k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
234k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
234k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
234k
  if (handle->mode & CS_MODE_M68K_040)
3641
154k
    cpu_type = M68K_CPU_TYPE_68040;
3642
234k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
234k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
234k
  s = m68k_disassemble(info, address);
3647
3648
234k
  if (s == 0) {
3649
685
    *size = 2;
3650
685
    return false;
3651
685
  }
3652
3653
233k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
233k
  if (s > (int)code_len)
3662
1.15k
    *size = (uint16_t)code_len;
3663
232k
  else
3664
232k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
234k
}
3668