Coverage Report

Created: 2026-01-10 06:34

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an AArch64 MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <stdio.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include <capstone/platform.h>
31
32
#include "../../Mapping.h"
33
#include "../../MCInst.h"
34
#include "../../MCInstPrinter.h"
35
#include "../../MCRegisterInfo.h"
36
#include "../../SStream.h"
37
#include "../../utils.h"
38
#include "AArch64AddressingModes.h"
39
#include "AArch64BaseInfo.h"
40
#include "AArch64DisassemblerExtension.h"
41
#include "AArch64InstPrinter.h"
42
#include "AArch64Linkage.h"
43
#include "AArch64Mapping.h"
44
45
#define GET_BANKEDREG_IMPL
46
#include "AArch64GenSystemOperands.inc"
47
48
431k
#define CONCAT(a, b) CONCAT_(a, b)
49
431k
#define CONCAT_(a, b) a##_##b
50
51
#define CONCATs(a, b) CONCATS(a, b)
52
#define CONCATS(a, b) a##b
53
54
#define DEBUG_TYPE "asm-printer"
55
56
// BEGIN Static declarations.
57
// These functions must be declared statically here, because they
58
// are also defined in the ARM module.
59
// If they are not static, we fail during linking.
60
61
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
62
            unsigned OpIdx, unsigned PrintMethodIdx,
63
            SStream *OS);
64
65
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
66
67
#define DECLARE_printComplexRotationOp(Angle, Remainder) \
68
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
69
    MCInst * MI, unsigned OpNo, SStream *O);
70
DECLARE_printComplexRotationOp(180, 90);
71
DECLARE_printComplexRotationOp(90, 0);
72
73
// END Static declarations.
74
75
#define GET_INSTRUCTION_NAME
76
#define PRINT_ALIAS_INSTR
77
#include "AArch64GenAsmWriter.inc"
78
79
void printRegName(SStream *OS, unsigned Reg)
80
687k
{
81
687k
  SStream_concat(OS, "%s%s", markup("<reg:"),
82
687k
           getRegisterName(Reg, AArch64_NoRegAltName));
83
687k
  SStream_concat0(OS, markup(">"));
84
687k
}
85
86
void printRegNameAlt(SStream *OS, unsigned Reg, unsigned AltIdx)
87
177k
{
88
177k
  SStream_concat(OS, "%s%s", markup("<reg:"),
89
177k
           getRegisterName(Reg, AltIdx));
90
177k
  SStream_concat0(OS, markup(">"));
91
177k
}
92
93
const char *getRegName(unsigned Reg)
94
0
{
95
0
  return getRegisterName(Reg, AArch64_NoRegAltName);
96
0
}
97
98
void printInst(MCInst *MI, uint64_t Address, const char *Annot, SStream *O)
99
349k
{
100
349k
  bool isAlias = false;
101
349k
  bool useAliasDetails = map_use_alias_details(MI);
102
349k
  map_set_fill_detail_ops(MI, useAliasDetails);
103
104
349k
  unsigned Opcode = MCInst_getOpcode(MI);
105
106
349k
  if (Opcode == AArch64_SYSxt) {
107
5.48k
    if (printSysAlias(MI, O)) {
108
1.61k
      isAlias = true;
109
1.61k
      MCInst_setIsAlias(MI, isAlias);
110
1.61k
      if (useAliasDetails)
111
1.61k
        return;
112
1.61k
    }
113
5.48k
  }
114
115
348k
  if (Opcode == AArch64_SYSPxt || Opcode == AArch64_SYSPxt_XZR) {
116
2.71k
    if (printSyspAlias(MI, O)) {
117
1.43k
      isAlias = true;
118
1.43k
      MCInst_setIsAlias(MI, isAlias);
119
1.43k
      if (useAliasDetails)
120
1.43k
        return;
121
1.43k
    }
122
2.71k
  }
123
124
  // RPRFM overlaps PRFM (reg), so try to print it as RPRFM here.
125
346k
  if ((Opcode == AArch64_PRFMroX) || (Opcode == AArch64_PRFMroW)) {
126
192
    if (printRangePrefetchAlias(MI, O, Annot)) {
127
0
      isAlias = true;
128
0
      MCInst_setIsAlias(MI, isAlias);
129
0
      if (useAliasDetails)
130
0
        return;
131
0
    }
132
192
  }
133
134
  // SBFM/UBFM should print to a nicer aliased form if possible.
135
346k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
136
344k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
137
5.55k
    MCOperand *Op0 = MCInst_getOperand(MI, (0));
138
5.55k
    MCOperand *Op1 = MCInst_getOperand(MI, (1));
139
5.55k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
140
5.55k
    MCOperand *Op3 = MCInst_getOperand(MI, (3));
141
142
5.55k
    bool IsSigned = (Opcode == AArch64_SBFMXri ||
143
3.59k
         Opcode == AArch64_SBFMWri);
144
5.55k
    bool Is64Bit = (Opcode == AArch64_SBFMXri ||
145
3.59k
        Opcode == AArch64_UBFMXri);
146
5.55k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 &&
147
3.99k
        MCOperand_isImm(Op3)) {
148
3.99k
      const char *AsmMnemonic = NULL;
149
150
3.99k
      switch (MCOperand_getImm(Op3)) {
151
623
      default:
152
623
        break;
153
1.37k
      case 7:
154
1.37k
        if (IsSigned)
155
433
          AsmMnemonic = "sxtb";
156
944
        else if (!Is64Bit)
157
110
          AsmMnemonic = "uxtb";
158
1.37k
        break;
159
1.40k
      case 15:
160
1.40k
        if (IsSigned)
161
866
          AsmMnemonic = "sxth";
162
534
        else if (!Is64Bit)
163
63
          AsmMnemonic = "uxth";
164
1.40k
        break;
165
591
      case 31:
166
        // *xtw is only valid for signed 64-bit operations.
167
591
        if (Is64Bit && IsSigned)
168
140
          AsmMnemonic = "sxtw";
169
591
        break;
170
3.99k
      }
171
172
3.99k
      if (AsmMnemonic) {
173
1.61k
        SStream_concat(O, "%s", AsmMnemonic);
174
1.61k
        SStream_concat0(O, " ");
175
176
1.61k
        printRegName(O, MCOperand_getReg(Op0));
177
1.61k
        SStream_concat0(O, ", ");
178
1.61k
        printRegName(O, getWRegFromXReg(
179
1.61k
              MCOperand_getReg(Op1)));
180
1.61k
        if (detail_is_set(MI) && useAliasDetails) {
181
1.61k
          AArch64_set_detail_op_reg(
182
1.61k
            MI, 0, MCOperand_getReg(Op0));
183
1.61k
          AArch64_set_detail_op_reg(
184
1.61k
            MI, 1,
185
1.61k
            getWRegFromXReg(
186
1.61k
              MCOperand_getReg(Op1)));
187
1.61k
          if (strings_match(AsmMnemonic, "uxtb"))
188
110
            AArch64_get_detail_op(MI, -1)
189
110
              ->ext =
190
110
              AARCH64_EXT_UXTB;
191
1.50k
          else if (strings_match(AsmMnemonic,
192
1.50k
                     "sxtb"))
193
433
            AArch64_get_detail_op(MI, -1)
194
433
              ->ext =
195
433
              AARCH64_EXT_SXTB;
196
1.06k
          else if (strings_match(AsmMnemonic,
197
1.06k
                     "uxth"))
198
63
            AArch64_get_detail_op(MI, -1)
199
63
              ->ext =
200
63
              AARCH64_EXT_UXTH;
201
1.00k
          else if (strings_match(AsmMnemonic,
202
1.00k
                     "sxth"))
203
866
            AArch64_get_detail_op(MI, -1)
204
866
              ->ext =
205
866
              AARCH64_EXT_SXTH;
206
140
          else if (strings_match(AsmMnemonic,
207
140
                     "sxtw"))
208
140
            AArch64_get_detail_op(MI, -1)
209
140
              ->ext =
210
140
              AARCH64_EXT_SXTW;
211
0
          else
212
0
            AArch64_get_detail_op(MI, -1)
213
0
              ->ext =
214
0
              AARCH64_EXT_INVALID;
215
1.61k
        }
216
1.61k
        isAlias = true;
217
1.61k
        MCInst_setIsAlias(MI, isAlias);
218
1.61k
        if (useAliasDetails)
219
1.61k
          return;
220
0
        else
221
0
          goto add_real_detail;
222
1.61k
      }
223
3.99k
    }
224
225
    // All immediate shifts are aliases, implemented using the Bitfield
226
    // instruction. In all cases the immediate shift amount shift must be in
227
    // the range 0 to (reg.size -1).
228
3.94k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
229
3.94k
      const char *AsmMnemonic = NULL;
230
3.94k
      int shift = 0;
231
3.94k
      int64_t immr = MCOperand_getImm(Op2);
232
3.94k
      int64_t imms = MCOperand_getImm(Op3);
233
3.94k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F &&
234
125
          ((imms + 1) == immr)) {
235
77
        AsmMnemonic = "lsl";
236
77
        shift = 31 - imms;
237
3.86k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
238
2.71k
           ((imms + 1 == immr))) {
239
391
        AsmMnemonic = "lsl";
240
391
        shift = 63 - imms;
241
3.47k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
242
69
        AsmMnemonic = "lsr";
243
69
        shift = immr;
244
3.40k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
245
36
        AsmMnemonic = "lsr";
246
36
        shift = immr;
247
3.37k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
248
68
        AsmMnemonic = "asr";
249
68
        shift = immr;
250
3.30k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
251
78
        AsmMnemonic = "asr";
252
78
        shift = immr;
253
78
      }
254
3.94k
      if (AsmMnemonic) {
255
719
        SStream_concat(O, "%s", AsmMnemonic);
256
719
        SStream_concat0(O, " ");
257
258
719
        printRegName(O, MCOperand_getReg(Op0));
259
719
        SStream_concat0(O, ", ");
260
719
        printRegName(O, MCOperand_getReg(Op1));
261
719
        SStream_concat(O, "%s%s#%d", ", ",
262
719
                 markup("<imm:"), shift);
263
719
        SStream_concat0(O, markup(">"));
264
719
        if (detail_is_set(MI) && useAliasDetails) {
265
719
          AArch64_set_detail_op_reg(
266
719
            MI, 0, MCOperand_getReg(Op0));
267
719
          AArch64_set_detail_op_reg(
268
719
            MI, 1, MCOperand_getReg(Op1));
269
719
          if (strings_match(AsmMnemonic, "lsl"))
270
468
            AArch64_get_detail_op(MI, -1)
271
468
              ->shift.type =
272
468
              AARCH64_SFT_LSL;
273
251
          else if (strings_match(AsmMnemonic,
274
251
                     "lsr"))
275
105
            AArch64_get_detail_op(MI, -1)
276
105
              ->shift.type =
277
105
              AARCH64_SFT_LSR;
278
146
          else if (strings_match(AsmMnemonic,
279
146
                     "asr"))
280
146
            AArch64_get_detail_op(MI, -1)
281
146
              ->shift.type =
282
146
              AARCH64_SFT_ASR;
283
0
          else
284
0
            AArch64_get_detail_op(MI, -1)
285
0
              ->shift.type =
286
0
              AARCH64_SFT_INVALID;
287
719
          AArch64_get_detail_op(MI, -1)
288
719
            ->shift.value = shift;
289
719
        }
290
719
        isAlias = true;
291
719
        MCInst_setIsAlias(MI, isAlias);
292
719
        if (useAliasDetails)
293
719
          return;
294
0
        else
295
0
          goto add_real_detail;
296
719
      }
297
3.94k
    }
298
299
    // SBFIZ/UBFIZ aliases
300
3.22k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
301
795
      SStream_concat(O, "%s", (IsSigned ? "sbfiz" : "ubfiz"));
302
795
      SStream_concat0(O, " ");
303
304
795
      printRegName(O, MCOperand_getReg(Op0));
305
795
      SStream_concat0(O, ", ");
306
795
      printRegName(O, MCOperand_getReg(Op1));
307
795
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
308
795
      printUInt32Bang(O, (Is64Bit ? 64 : 32) -
309
795
               MCOperand_getImm(Op2));
310
795
      SStream_concat(O, "%s%s%s", markup(">"), ", ",
311
795
               markup("<imm:"));
312
795
      printInt64Bang(O, MCOperand_getImm(Op3) + 1);
313
795
      SStream_concat0(O, markup(">"));
314
795
      if (detail_is_set(MI) && useAliasDetails) {
315
795
        AArch64_set_detail_op_reg(
316
795
          MI, 0, MCOperand_getReg(Op0));
317
795
        AArch64_set_detail_op_reg(
318
795
          MI, 1, MCOperand_getReg(Op1));
319
795
        AArch64_set_detail_op_imm(
320
795
          MI, 2, AARCH64_OP_IMM,
321
795
          (Is64Bit ? 64 : 32) -
322
795
            MCOperand_getImm(Op2));
323
795
        AArch64_set_detail_op_imm(
324
795
          MI, 3, AARCH64_OP_IMM,
325
795
          MCOperand_getImm(Op3) + 1);
326
795
      }
327
795
      isAlias = true;
328
795
      MCInst_setIsAlias(MI, isAlias);
329
795
      if (useAliasDetails)
330
795
        return;
331
0
      else
332
0
        goto add_real_detail;
333
795
    }
334
335
    // Otherwise SBFX/UBFX is the preferred form
336
2.43k
    SStream_concat(O, "%s", (IsSigned ? "sbfx" : "ubfx"));
337
2.43k
    SStream_concat0(O, " ");
338
339
2.43k
    printRegName(O, MCOperand_getReg(Op0));
340
2.43k
    SStream_concat0(O, ", ");
341
2.43k
    printRegName(O, MCOperand_getReg(Op1));
342
2.43k
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
343
2.43k
    printInt64Bang(O, MCOperand_getImm(Op2));
344
2.43k
    SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
345
2.43k
    printInt64Bang(O, MCOperand_getImm(Op3) -
346
2.43k
            MCOperand_getImm(Op2) + 1);
347
2.43k
    SStream_concat0(O, markup(">"));
348
2.43k
    if (detail_is_set(MI) && useAliasDetails) {
349
2.43k
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
350
2.43k
      AArch64_set_detail_op_reg(MI, 1, MCOperand_getReg(Op1));
351
2.43k
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
352
2.43k
              MCOperand_getImm(Op2));
353
2.43k
      AArch64_set_detail_op_imm(
354
2.43k
        MI, 3, AARCH64_OP_IMM,
355
2.43k
        MCOperand_getImm(Op3) - MCOperand_getImm(Op2) +
356
2.43k
          1);
357
2.43k
    }
358
2.43k
    isAlias = true;
359
2.43k
    MCInst_setIsAlias(MI, isAlias);
360
2.43k
    if (useAliasDetails)
361
2.43k
      return;
362
0
    else
363
0
      goto add_real_detail;
364
2.43k
  }
365
366
341k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
367
2.30k
    isAlias = true;
368
2.30k
    MCInst_setIsAlias(MI, isAlias);
369
2.30k
    MCOperand *Op0 = MCInst_getOperand(MI, (0)); // Op1 == Op0
370
2.30k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
371
2.30k
    int ImmR = MCOperand_getImm(MCInst_getOperand(MI, (3)));
372
2.30k
    int ImmS = MCOperand_getImm(MCInst_getOperand(MI, (4)));
373
374
2.30k
    if ((MCOperand_getReg(Op2) == AArch64_WZR ||
375
2.14k
         MCOperand_getReg(Op2) == AArch64_XZR) &&
376
1.33k
        (ImmR == 0 || ImmS < ImmR) &&
377
813
        (AArch64_getFeatureBits(MI->csh->mode,
378
813
              AArch64_FeatureAll) ||
379
0
         AArch64_getFeatureBits(MI->csh->mode,
380
813
              AArch64_HasV8_2aOps))) {
381
      // BFC takes precedence over its entire range, sligtly differently
382
      // to BFI.
383
813
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
384
813
      int LSB = (BitWidth - ImmR) % BitWidth;
385
813
      int Width = ImmS + 1;
386
387
813
      SStream_concat0(O, "bfc ");
388
813
      printRegName(O, MCOperand_getReg(Op0));
389
813
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
390
813
               LSB);
391
813
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
392
813
               markup("<imm:"), Width);
393
813
      SStream_concat0(O, markup(">"));
394
813
      if (detail_is_set(MI) && useAliasDetails) {
395
813
        AArch64_set_detail_op_reg(
396
813
          MI, 0, MCOperand_getReg(Op0));
397
813
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
398
813
                LSB);
399
813
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
400
813
                Width);
401
813
      }
402
403
813
      if (useAliasDetails)
404
813
        return;
405
0
      else
406
0
        goto add_real_detail;
407
1.48k
    } else if (ImmS < ImmR) {
408
      // BFI alias
409
424
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
410
424
      int LSB = (BitWidth - ImmR) % BitWidth;
411
424
      int Width = ImmS + 1;
412
413
424
      SStream_concat0(O, "bfi ");
414
424
      printRegName(O, MCOperand_getReg(Op0));
415
424
      SStream_concat0(O, ", ");
416
424
      printRegName(O, MCOperand_getReg(Op2));
417
424
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
418
424
               LSB);
419
424
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
420
424
               markup("<imm:"), Width);
421
424
      SStream_concat0(O, markup(">"));
422
424
      if (detail_is_set(MI) && useAliasDetails) {
423
424
        AArch64_set_detail_op_reg(
424
424
          MI, 0, MCOperand_getReg(Op0));
425
424
        AArch64_set_detail_op_reg(
426
424
          MI, 2, MCOperand_getReg(Op2));
427
424
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
428
424
                LSB);
429
424
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
430
424
                Width);
431
424
      }
432
424
      if (useAliasDetails)
433
424
        return;
434
0
      else
435
0
        goto add_real_detail;
436
424
    }
437
438
1.06k
    int LSB = ImmR;
439
1.06k
    int Width = ImmS - ImmR + 1;
440
    // Otherwise BFXIL the preferred form
441
1.06k
    SStream_concat0(O, "bfxil ");
442
1.06k
    printRegName(O, MCOperand_getReg(Op0));
443
1.06k
    SStream_concat0(O, ", ");
444
1.06k
    printRegName(O, MCOperand_getReg(Op2));
445
1.06k
    SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"), LSB);
446
1.06k
    SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
447
1.06k
             markup("<imm:"), Width);
448
1.06k
    SStream_concat0(O, markup(">"));
449
1.06k
    if (detail_is_set(MI) && useAliasDetails) {
450
1.06k
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
451
1.06k
      AArch64_set_detail_op_reg(MI, 2, MCOperand_getReg(Op2));
452
1.06k
      AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM, LSB);
453
1.06k
      AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM, Width);
454
1.06k
    }
455
1.06k
    if (useAliasDetails)
456
1.06k
      return;
457
1.06k
  }
458
459
  // Symbolic operands for MOVZ, MOVN and MOVK already imply a shift
460
  // (e.g. :gottprel_g1: is always going to be "lsl #16") so it should not be
461
  // printed.
462
338k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi ||
463
337k
       Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
464
2.32k
      MCOperand_isExpr(MCInst_getOperand(MI, (1)))) {
465
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 1));
466
0
    if (detail_is_set(MI) && useAliasDetails) {
467
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
468
0
              MCInst_getOpVal(MI, 1));
469
0
    }
470
0
  }
471
472
338k
  if ((Opcode == AArch64_MOVKXi || Opcode == AArch64_MOVKWi) &&
473
1.79k
      MCOperand_isExpr(MCInst_getOperand(MI, (2)))) {
474
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 2));
475
0
    if (detail_is_set(MI) && useAliasDetails) {
476
0
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
477
0
              MCInst_getOpVal(MI, 2));
478
0
    }
479
0
  }
480
481
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but
482
  // their domains overlap so they need to be prioritized. The chain is "MOVZ
483
  // lsl #0 > MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest
484
  // instruction that can represent the move is the MOV alias, and the rest
485
  // get printed normally.
486
338k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
487
1.63k
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
488
1.63k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
489
1.63k
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
490
1.63k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
491
1.63k
    uint64_t Value =
492
1.63k
      (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
493
1.63k
      << Shift;
494
495
1.63k
    if (AArch64_AM_isMOVZMovAlias(
496
1.63k
          Value, Shift, Opcode == AArch64_MOVZXi ? 64 : 32)) {
497
1.22k
      isAlias = true;
498
1.22k
      MCInst_setIsAlias(MI, isAlias);
499
1.22k
      SStream_concat0(O, "mov ");
500
1.22k
      printRegName(O, MCOperand_getReg(
501
1.22k
            MCInst_getOperand(MI, (0))));
502
1.22k
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
503
1.22k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
504
1.22k
      SStream_concat0(O, markup(">"));
505
1.22k
      if (detail_is_set(MI) && useAliasDetails) {
506
1.22k
        AArch64_set_detail_op_reg(
507
1.22k
          MI, 0, MCInst_getOpVal(MI, 0));
508
1.22k
        AArch64_set_detail_op_imm(
509
1.22k
          MI, 1, AARCH64_OP_IMM,
510
1.22k
          SignExtend64(Value, RegWidth));
511
1.22k
      }
512
1.22k
      if (useAliasDetails)
513
1.22k
        return;
514
1.22k
    }
515
1.63k
  }
516
517
337k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
518
686
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
519
686
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
520
686
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
521
686
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
522
686
    uint64_t Value =
523
686
      ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
524
686
        << Shift);
525
686
    if (RegWidth == 32)
526
271
      Value = Value & 0xffffffff;
527
528
686
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
529
600
      isAlias = true;
530
600
      MCInst_setIsAlias(MI, isAlias);
531
600
      SStream_concat0(O, "mov ");
532
600
      printRegName(O, MCOperand_getReg(
533
600
            MCInst_getOperand(MI, (0))));
534
600
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
535
600
      printInt64Bang(O, SignExtend64(Value, RegWidth));
536
600
      SStream_concat0(O, markup(">"));
537
600
      if (detail_is_set(MI) && useAliasDetails) {
538
600
        AArch64_set_detail_op_reg(
539
600
          MI, 0, MCInst_getOpVal(MI, 0));
540
600
        AArch64_set_detail_op_imm(
541
600
          MI, 1, AARCH64_OP_IMM,
542
600
          SignExtend64(Value, RegWidth));
543
600
      }
544
600
      if (useAliasDetails)
545
600
        return;
546
600
    }
547
686
  }
548
549
337k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
550
2.40k
      (MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_XZR ||
551
1.13k
       MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_WZR) &&
552
1.54k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
553
1.54k
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
554
1.54k
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
555
1.54k
      MCOperand_getImm(MCInst_getOperand(MI, (2))), RegWidth);
556
1.54k
    if (!AArch64_AM_isAnyMOVWMovAlias(Value, RegWidth)) {
557
914
      isAlias = true;
558
914
      MCInst_setIsAlias(MI, isAlias);
559
914
      SStream_concat0(O, "mov ");
560
914
      printRegName(O, MCOperand_getReg(
561
914
            MCInst_getOperand(MI, (0))));
562
914
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
563
914
      printInt64Bang(O, SignExtend64(Value, RegWidth));
564
914
      SStream_concat0(O, markup(">"));
565
914
      if (detail_is_set(MI) && useAliasDetails) {
566
914
        AArch64_set_detail_op_reg(
567
914
          MI, 0, MCInst_getOpVal(MI, 0));
568
914
        AArch64_set_detail_op_imm(
569
914
          MI, 2, AARCH64_OP_IMM,
570
914
          SignExtend64(Value, RegWidth));
571
914
      }
572
914
      if (useAliasDetails)
573
914
        return;
574
914
    }
575
1.54k
  }
576
577
336k
  if (Opcode == AArch64_SPACE) {
578
0
    isAlias = true;
579
0
    MCInst_setIsAlias(MI, isAlias);
580
0
    SStream_concat1(O, ' ');
581
0
    SStream_concat(O, "%s", " SPACE ");
582
0
    printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (1))));
583
0
    if (detail_is_set(MI) && useAliasDetails) {
584
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
585
0
              MCInst_getOpVal(MI, 1));
586
0
    }
587
0
    if (useAliasDetails)
588
0
      return;
589
0
  }
590
591
336k
  if (!isAlias)
592
336k
    isAlias |= printAliasInstr(MI, Address, O);
593
594
336k
add_real_detail:
595
336k
  MCInst_setIsAlias(MI, isAlias);
596
597
336k
  if (!isAlias || !useAliasDetails) {
598
298k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
599
298k
    if (isAlias)
600
0
      SStream_Close(O);
601
298k
    printInstruction(MI, Address, O);
602
298k
    if (isAlias)
603
0
      SStream_Open(O);
604
298k
  }
605
336k
}
606
607
bool printRangePrefetchAlias(MCInst *MI, SStream *O, const char *Annot)
608
192
{
609
192
  unsigned Opcode = MCInst_getOpcode(MI);
610
611
192
#ifndef NDEBUG
612
613
192
#endif
614
615
192
  unsigned PRFOp = MCOperand_getImm(MCInst_getOperand(MI, (0)));
616
192
  unsigned Mask = 0x18; // 0b11000
617
192
  if ((PRFOp & Mask) != Mask)
618
192
    return false; // Rt != '11xxx', it's a PRFM instruction.
619
620
0
  unsigned Rm = MCOperand_getReg(MCInst_getOperand(MI, (2)));
621
622
  // "Rm" must be a 64-bit GPR for RPRFM.
623
0
  if (MCRegisterInfo_getRegClass(MI->MRI, Rm))
624
0
    Rm = MCRegisterInfo_getMatchingSuperReg(
625
0
      MI->MRI, Rm, AArch64_sub_32,
626
0
      MCRegisterInfo_getRegClass(MI->MRI, Rm));
627
628
0
  unsigned SignExtend = MCOperand_getImm(
629
0
    MCInst_getOperand(MI, (3))); // encoded in "option<2>".
630
0
  unsigned Shift =
631
0
    MCOperand_getImm(MCInst_getOperand(MI, (4))); // encoded in "S".
632
633
0
  unsigned Option0 = (Opcode == AArch64_PRFMroX) ? 1 : 0;
634
635
  // encoded in "option<2>:option<0>:S:Rt<2:0>".
636
0
  unsigned RPRFOp = (SignExtend << 5) | (Option0 << 4) | (Shift << 3) |
637
0
        (PRFOp & 0x7);
638
639
0
  SStream_concat0(O, "rprfm ");
640
0
  const AArch64RPRFM_RPRFM *RPRFM =
641
0
    AArch64RPRFM_lookupRPRFMByEncoding(RPRFOp);
642
0
  if (RPRFM) {
643
0
    SStream_concat0(O, RPRFM->Name);
644
0
  } else {
645
0
    printUInt32Bang(O, RPRFOp);
646
0
    SStream_concat(O, ", ");
647
0
  }
648
0
  SStream_concat0(O, getRegisterName(Rm, AArch64_NoRegAltName));
649
0
  SStream_concat0(O, ", [");
650
0
  printOperand(MI, 1, O); // "Rn".
651
0
  SStream_concat0(O, "]");
652
653
0
  return true;
654
192
}
655
656
bool printSysAlias(MCInst *MI, SStream *O)
657
5.48k
{
658
5.48k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
659
5.48k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
660
5.48k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
661
5.48k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
662
663
5.48k
  unsigned Op1Val = MCOperand_getImm(Op1);
664
5.48k
  unsigned CnVal = MCOperand_getImm(Cn);
665
5.48k
  unsigned CmVal = MCOperand_getImm(Cm);
666
5.48k
  unsigned Op2Val = MCOperand_getImm(Op2);
667
668
5.48k
  uint16_t Encoding = Op2Val;
669
5.48k
  Encoding |= CmVal << 3;
670
5.48k
  Encoding |= CnVal << 7;
671
5.48k
  Encoding |= Op1Val << 11;
672
673
5.48k
  bool NeedsReg;
674
5.48k
  const char *Ins;
675
5.48k
  const char *Name;
676
677
5.48k
  if (CnVal == 7) {
678
2.69k
    switch (CmVal) {
679
191
    default:
680
191
      return false;
681
    // Maybe IC, maybe Prediction Restriction
682
584
    case 1:
683
584
      switch (Op1Val) {
684
67
      default:
685
67
        return false;
686
481
      case 0:
687
481
        goto Search_IC;
688
36
      case 3:
689
36
        goto Search_PRCTX;
690
584
      }
691
    // Prediction Restriction aliases
692
158
    case 3: {
693
194
Search_PRCTX:
694
194
      if (Op1Val != 3 || CnVal != 7 || CmVal != 3)
695
70
        return false;
696
697
124
      unsigned int Requires =
698
124
        Op2Val == 6 ? AArch64_FeatureSPECRES2 :
699
124
                AArch64_FeaturePredRes;
700
124
      if (!(AArch64_getFeatureBits(MI->csh->mode,
701
124
                 AArch64_FeatureAll) ||
702
0
            AArch64_getFeatureBits(MI->csh->mode, Requires)))
703
0
        return false;
704
705
124
      NeedsReg = true;
706
124
      switch (Op2Val) {
707
35
      default:
708
35
        return false;
709
20
      case 4:
710
20
        Ins = "cfp ";
711
20
        break;
712
17
      case 5:
713
17
        Ins = "dvp ";
714
17
        break;
715
7
      case 6:
716
7
        Ins = "cosp ";
717
7
        break;
718
45
      case 7:
719
45
        Ins = "cpp ";
720
45
        break;
721
124
      }
722
89
      Name = "RCTX";
723
89
    } break;
724
    // IC aliases
725
858
    case 5: {
726
1.33k
Search_IC: {
727
1.33k
  const AArch64IC_IC *IC = AArch64IC_lookupICByEncoding(Encoding);
728
1.33k
  if (!IC ||
729
1.09k
      !AArch64_testFeatureList(MI->csh->mode, IC->FeaturesRequired))
730
246
    return false;
731
1.09k
  if (detail_is_set(MI)) {
732
1.09k
    aarch64_sysop sysop = { 0 };
733
1.09k
    sysop.reg = IC->SysReg;
734
1.09k
    sysop.sub_type = AARCH64_OP_IC;
735
1.09k
    AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
736
1.09k
    AArch64_get_detail_op(MI, 0)->sysop = sysop;
737
1.09k
    AArch64_inc_op_count(MI);
738
1.09k
  }
739
740
1.09k
  NeedsReg = IC->NeedsReg;
741
1.09k
  Ins = "ic ";
742
1.09k
  Name = IC->Name;
743
1.09k
}
744
1.09k
    } break;
745
    // DC aliases
746
473
    case 4:
747
514
    case 6:
748
556
    case 10:
749
593
    case 11:
750
627
    case 12:
751
653
    case 13:
752
762
    case 14: {
753
762
      const AArch64DC_DC *DC =
754
762
        AArch64DC_lookupDCByEncoding(Encoding);
755
762
      if (!DC || !AArch64_testFeatureList(
756
115
             MI->csh->mode, DC->FeaturesRequired))
757
647
        return false;
758
115
      if (detail_is_set(MI)) {
759
115
        aarch64_sysop sysop = { 0 };
760
115
        sysop.alias = DC->SysAlias;
761
115
        sysop.sub_type = AARCH64_OP_DC;
762
115
        AArch64_get_detail_op(MI, 0)->type =
763
115
          AARCH64_OP_SYSALIAS;
764
115
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
765
115
        AArch64_inc_op_count(MI);
766
115
      }
767
768
115
      NeedsReg = true;
769
115
      Ins = "dc ";
770
115
      Name = DC->Name;
771
115
    } break;
772
    // AT aliases
773
114
    case 8:
774
140
    case 9: {
775
140
      const AArch64AT_AT *AT =
776
140
        AArch64AT_lookupATByEncoding(Encoding);
777
140
      if (!AT || !AArch64_testFeatureList(
778
67
             MI->csh->mode, AT->FeaturesRequired))
779
73
        return false;
780
781
67
      if (detail_is_set(MI)) {
782
67
        aarch64_sysop sysop = { 0 };
783
67
        sysop.alias = AT->SysAlias;
784
67
        sysop.sub_type = AARCH64_OP_AT;
785
67
        AArch64_get_detail_op(MI, 0)->type =
786
67
          AARCH64_OP_SYSALIAS;
787
67
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
788
67
        AArch64_inc_op_count(MI);
789
67
      }
790
67
      NeedsReg = true;
791
67
      Ins = "at ";
792
67
      Name = AT->Name;
793
67
    } break;
794
2.69k
    }
795
2.79k
  } else if (CnVal == 8 || CnVal == 9) {
796
    // TLBI aliases
797
1.20k
    const AArch64TLBI_TLBI *TLBI =
798
1.20k
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
799
1.20k
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
800
250
                  TLBI->FeaturesRequired))
801
957
      return false;
802
803
250
    if (detail_is_set(MI)) {
804
250
      aarch64_sysop sysop = { 0 };
805
250
      sysop.reg = TLBI->SysReg;
806
250
      sysop.sub_type = AARCH64_OP_TLBI;
807
250
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
808
250
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
809
250
      AArch64_inc_op_count(MI);
810
250
    }
811
250
    NeedsReg = TLBI->NeedsReg;
812
250
    Ins = "tlbi ";
813
250
    Name = TLBI->Name;
814
250
  } else
815
1.58k
    return false;
816
817
3.22k
#define TMP_STR_LEN 32
818
1.61k
  char Str[TMP_STR_LEN] = { 0 };
819
1.61k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
820
1.61k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
821
1.61k
#undef TMP_STR_LEN
822
823
1.61k
  SStream_concat1(O, ' ');
824
1.61k
  SStream_concat0(O, Str);
825
1.61k
  if (NeedsReg) {
826
496
    SStream_concat0(O, ", ");
827
496
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (4))));
828
496
    AArch64_set_detail_op_reg(MI, 4, MCInst_getOpVal(MI, 4));
829
496
  }
830
831
1.61k
  return true;
832
5.48k
}
833
834
bool printSyspAlias(MCInst *MI, SStream *O)
835
2.71k
{
836
2.71k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
837
2.71k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
838
2.71k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
839
2.71k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
840
841
2.71k
  unsigned Op1Val = MCOperand_getImm(Op1);
842
2.71k
  unsigned CnVal = MCOperand_getImm(Cn);
843
2.71k
  unsigned CmVal = MCOperand_getImm(Cm);
844
2.71k
  unsigned Op2Val = MCOperand_getImm(Op2);
845
846
2.71k
  uint16_t Encoding = Op2Val;
847
2.71k
  Encoding |= CmVal << 3;
848
2.71k
  Encoding |= CnVal << 7;
849
2.71k
  Encoding |= Op1Val << 11;
850
851
2.71k
  const char *Ins;
852
2.71k
  const char *Name;
853
854
2.71k
  if (CnVal == 8 || CnVal == 9) {
855
    // TLBIP aliases
856
857
1.86k
    if (CnVal == 9) {
858
572
      if (!AArch64_getFeatureBits(MI->csh->mode,
859
572
                AArch64_FeatureAll) ||
860
572
          !AArch64_getFeatureBits(MI->csh->mode,
861
572
                AArch64_FeatureXS))
862
0
        return false;
863
572
      Encoding &= ~(1 << 7);
864
572
    }
865
866
1.86k
    const AArch64TLBI_TLBI *TLBI =
867
1.86k
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
868
1.86k
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
869
1.43k
                  TLBI->FeaturesRequired))
870
435
      return false;
871
872
1.43k
    if (detail_is_set(MI)) {
873
1.43k
      aarch64_sysop sysop = { 0 };
874
1.43k
      sysop.reg = TLBI->SysReg;
875
1.43k
      sysop.sub_type = AARCH64_OP_TLBI;
876
1.43k
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
877
1.43k
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
878
1.43k
      AArch64_inc_op_count(MI);
879
1.43k
    }
880
1.43k
    Ins = "tlbip ";
881
1.43k
    Name = TLBI->Name;
882
1.43k
  } else
883
850
    return false;
884
885
3.32k
#define TMP_STR_LEN 32
886
1.43k
  char Str[TMP_STR_LEN] = { 0 };
887
1.43k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
888
1.43k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
889
890
1.43k
  if (CnVal == 9) {
891
466
    append_to_str_lower(Str, TMP_STR_LEN, "nxs");
892
466
  }
893
1.43k
#undef TMP_STR_LEN
894
895
1.43k
  SStream_concat1(O, ' ');
896
1.43k
  SStream_concat0(O, Str);
897
1.43k
  SStream_concat0(O, ", ");
898
1.43k
  if (MCOperand_getReg(MCInst_getOperand(MI, (4))) == AArch64_XZR)
899
907
    printSyspXzrPair(MI, 4, O);
900
523
  else
901
523
    CONCAT(printGPRSeqPairsClassOperand, 64)(MI, 4, O);
902
903
1.43k
  return true;
904
2.71k
}
905
906
#define DEFINE_printMatrix(EltSize) \
907
  void CONCAT(printMatrix, EltSize)(MCInst * MI, unsigned OpNum, \
908
            SStream *O) \
909
10.9k
  { \
910
10.9k
    AArch64_add_cs_detail_1( \
911
10.9k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
10.9k
      EltSize); \
913
10.9k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
10.9k
\
915
10.9k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
10.9k
    switch (EltSize) { \
917
1.55k
    case 0: \
918
1.55k
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.27k
    case 16: \
923
1.27k
      SStream_concat0(O, ".h"); \
924
1.27k
      break; \
925
4.69k
    case 32: \
926
4.69k
      SStream_concat0(O, ".s"); \
927
4.69k
      break; \
928
3.38k
    case 64: \
929
3.38k
      SStream_concat0(O, ".d"); \
930
3.38k
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
10.9k
    } \
937
10.9k
  }
printMatrix_64
Line
Count
Source
909
3.38k
  { \
910
3.38k
    AArch64_add_cs_detail_1( \
911
3.38k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
3.38k
      EltSize); \
913
3.38k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
3.38k
\
915
3.38k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
3.38k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
3.38k
    case 64: \
929
3.38k
      SStream_concat0(O, ".d"); \
930
3.38k
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
3.38k
    } \
937
3.38k
  }
printMatrix_32
Line
Count
Source
909
4.69k
  { \
910
4.69k
    AArch64_add_cs_detail_1( \
911
4.69k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
4.69k
      EltSize); \
913
4.69k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
4.69k
\
915
4.69k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
4.69k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
4.69k
    case 32: \
926
4.69k
      SStream_concat0(O, ".s"); \
927
4.69k
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
4.69k
    } \
937
4.69k
  }
printMatrix_16
Line
Count
Source
909
1.27k
  { \
910
1.27k
    AArch64_add_cs_detail_1( \
911
1.27k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
1.27k
      EltSize); \
913
1.27k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
1.27k
\
915
1.27k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
1.27k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.27k
    case 16: \
923
1.27k
      SStream_concat0(O, ".h"); \
924
1.27k
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
1.27k
    } \
937
1.27k
  }
printMatrix_0
Line
Count
Source
909
1.55k
  { \
910
1.55k
    AArch64_add_cs_detail_1( \
911
1.55k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
1.55k
      EltSize); \
913
1.55k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
1.55k
\
915
1.55k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
1.55k
    switch (EltSize) { \
917
1.55k
    case 0: \
918
1.55k
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
1.55k
    } \
937
1.55k
  }
938
DEFINE_printMatrix(64);
939
DEFINE_printMatrix(32);
940
DEFINE_printMatrix(16);
941
DEFINE_printMatrix(0);
942
943
#define DEFINE_printMatrixTileVector(IsVertical) \
944
  void CONCAT(printMatrixTileVector, \
945
        IsVertical)(MCInst * MI, unsigned OpNum, SStream *O) \
946
7.49k
  { \
947
7.49k
    AArch64_add_cs_detail_1( \
948
7.49k
      MI, \
949
7.49k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
7.49k
      OpNum, IsVertical); \
951
7.49k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
7.49k
\
953
7.49k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
7.49k
                  AArch64_NoRegAltName); \
955
7.49k
\
956
7.49k
    unsigned buf_len = strlen(RegName) + 1; \
957
7.49k
    char *Base = cs_mem_calloc(1, buf_len); \
958
7.49k
    memcpy(Base, RegName, buf_len); \
959
7.49k
    char *Dot = strchr(Base, '.'); \
960
7.49k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
7.49k
    *Dot = '\0'; /* Split string */ \
965
7.49k
    char *Suffix = Dot + 1; \
966
7.49k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
7.49k
    SStream_concat1(O, '.'); \
968
7.49k
    SStream_concat0(O, Suffix); \
969
7.49k
    cs_mem_free(Base); \
970
7.49k
  }
printMatrixTileVector_0
Line
Count
Source
946
4.17k
  { \
947
4.17k
    AArch64_add_cs_detail_1( \
948
4.17k
      MI, \
949
4.17k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
4.17k
      OpNum, IsVertical); \
951
4.17k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
4.17k
\
953
4.17k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
4.17k
                  AArch64_NoRegAltName); \
955
4.17k
\
956
4.17k
    unsigned buf_len = strlen(RegName) + 1; \
957
4.17k
    char *Base = cs_mem_calloc(1, buf_len); \
958
4.17k
    memcpy(Base, RegName, buf_len); \
959
4.17k
    char *Dot = strchr(Base, '.'); \
960
4.17k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
4.17k
    *Dot = '\0'; /* Split string */ \
965
4.17k
    char *Suffix = Dot + 1; \
966
4.17k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
4.17k
    SStream_concat1(O, '.'); \
968
4.17k
    SStream_concat0(O, Suffix); \
969
4.17k
    cs_mem_free(Base); \
970
4.17k
  }
printMatrixTileVector_1
Line
Count
Source
946
3.32k
  { \
947
3.32k
    AArch64_add_cs_detail_1( \
948
3.32k
      MI, \
949
3.32k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
3.32k
      OpNum, IsVertical); \
951
3.32k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
3.32k
\
953
3.32k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
3.32k
                  AArch64_NoRegAltName); \
955
3.32k
\
956
3.32k
    unsigned buf_len = strlen(RegName) + 1; \
957
3.32k
    char *Base = cs_mem_calloc(1, buf_len); \
958
3.32k
    memcpy(Base, RegName, buf_len); \
959
3.32k
    char *Dot = strchr(Base, '.'); \
960
3.32k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
3.32k
    *Dot = '\0'; /* Split string */ \
965
3.32k
    char *Suffix = Dot + 1; \
966
3.32k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
3.32k
    SStream_concat1(O, '.'); \
968
3.32k
    SStream_concat0(O, Suffix); \
969
3.32k
    cs_mem_free(Base); \
970
3.32k
  }
971
DEFINE_printMatrixTileVector(0);
972
DEFINE_printMatrixTileVector(1);
973
974
void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
975
2.22k
{
976
2.22k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTile, OpNum);
977
2.22k
  MCOperand *RegOp = MCInst_getOperand(MI, (OpNum));
978
979
2.22k
  printRegName(O, MCOperand_getReg(RegOp));
980
2.22k
}
981
982
void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
983
0
{
984
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVCROp, OpNum);
985
0
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
986
987
0
  unsigned svcrop = MCOperand_getImm(MO);
988
0
  const AArch64SVCR_SVCR *SVCR = AArch64SVCR_lookupSVCRByEncoding(svcrop);
989
990
0
  SStream_concat0(O, SVCR->Name);
991
0
}
992
993
void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
994
435k
{
995
435k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Operand, OpNo);
996
435k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
997
435k
  if (MCOperand_isReg(Op)) {
998
368k
    unsigned Reg = MCOperand_getReg(Op);
999
368k
    printRegName(O, Reg);
1000
368k
  } else if (MCOperand_isImm(Op)) {
1001
67.3k
    Op = MCInst_getOperand(MI, (OpNo));
1002
67.3k
    SStream_concat(O, "%s", markup("<imm:"));
1003
67.3k
    printInt64Bang(O, MCOperand_getImm(Op));
1004
67.3k
    SStream_concat0(O, markup(">"));
1005
67.3k
  } else {
1006
0
    printUInt64Bang(O, MCInst_getOpVal(MI, OpNo));
1007
0
  }
1008
435k
}
1009
1010
void printImm(MCInst *MI, unsigned OpNo, SStream *O)
1011
6.11k
{
1012
6.11k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Imm, OpNo);
1013
6.11k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1014
6.11k
  SStream_concat(O, "%s", markup("<imm:"));
1015
6.11k
  printInt64Bang(O, MCOperand_getImm(Op));
1016
6.11k
  SStream_concat0(O, markup(">"));
1017
6.11k
}
1018
1019
void printImmHex(MCInst *MI, unsigned OpNo, SStream *O)
1020
233
{
1021
233
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImmHex, OpNo);
1022
233
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1023
233
  SStream_concat(O, "%s", markup("<imm:"));
1024
233
  printInt64Bang(O, MCOperand_getImm(Op));
1025
233
  SStream_concat0(O, markup(">"));
1026
233
}
1027
1028
#define DEFINE_printSImm(Size) \
1029
  void CONCAT(printSImm, Size)(MCInst * MI, unsigned OpNo, SStream *O) \
1030
2.47k
  { \
1031
2.47k
    AArch64_add_cs_detail_1( \
1032
2.47k
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
2.47k
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
2.47k
    if (Size == 8) { \
1035
643
      SStream_concat(O, "%s", markup("<imm:")); \
1036
643
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
643
      SStream_concat0(O, markup(">")); \
1038
1.83k
    } else if (Size == 16) { \
1039
1.83k
      SStream_concat(O, "%s", markup("<imm:")); \
1040
1.83k
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
1.83k
      SStream_concat0(O, markup(">")); \
1042
1.83k
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
2.47k
  }
printSImm_16
Line
Count
Source
1030
1.83k
  { \
1031
1.83k
    AArch64_add_cs_detail_1( \
1032
1.83k
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
1.83k
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
1.83k
    if (Size == 8) { \
1035
0
      SStream_concat(O, "%s", markup("<imm:")); \
1036
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
0
      SStream_concat0(O, markup(">")); \
1038
1.83k
    } else if (Size == 16) { \
1039
1.83k
      SStream_concat(O, "%s", markup("<imm:")); \
1040
1.83k
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
1.83k
      SStream_concat0(O, markup(">")); \
1042
1.83k
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
1.83k
  }
printSImm_8
Line
Count
Source
1030
643
  { \
1031
643
    AArch64_add_cs_detail_1( \
1032
643
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
643
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
643
    if (Size == 8) { \
1035
643
      SStream_concat(O, "%s", markup("<imm:")); \
1036
643
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
643
      SStream_concat0(O, markup(">")); \
1038
643
    } else if (Size == 16) { \
1039
0
      SStream_concat(O, "%s", markup("<imm:")); \
1040
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
0
      SStream_concat0(O, markup(">")); \
1042
0
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
643
  }
1048
DEFINE_printSImm(16);
1049
DEFINE_printSImm(8);
1050
1051
void printPostIncOperand(MCInst *MI, unsigned OpNo, unsigned Imm, SStream *O)
1052
14.4k
{
1053
14.4k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1054
14.4k
  if (MCOperand_isReg(Op)) {
1055
14.4k
    unsigned Reg = MCOperand_getReg(Op);
1056
14.4k
    if (Reg == AArch64_XZR) {
1057
0
      SStream_concat(O, "%s", markup("<imm:"));
1058
0
      printUInt64Bang(O, Imm);
1059
0
      SStream_concat0(O, markup(">"));
1060
0
    } else
1061
14.4k
      printRegName(O, Reg);
1062
14.4k
  } else
1063
0
    CS_ASSERT_RET(0 &&
1064
14.4k
            "unknown operand kind in printPostIncOperand64");
1065
14.4k
}
1066
1067
void printVRegOperand(MCInst *MI, unsigned OpNo, SStream *O)
1068
84.4k
{
1069
84.4k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_VRegOperand, OpNo);
1070
84.4k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1071
1072
84.4k
  unsigned Reg = MCOperand_getReg(Op);
1073
84.4k
  printRegNameAlt(O, Reg, AArch64_vreg);
1074
84.4k
}
1075
1076
void printSysCROperand(MCInst *MI, unsigned OpNo, SStream *O)
1077
11.0k
{
1078
11.0k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SysCROperand, OpNo);
1079
11.0k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1080
1081
11.0k
  SStream_concat(O, "%s", "c");
1082
11.0k
  printUInt32(O, MCOperand_getImm(Op));
1083
11.0k
  SStream_concat1(O, '\0');
1084
11.0k
}
1085
1086
void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1087
3.67k
{
1088
3.67k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AddSubImm, OpNum);
1089
3.67k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1090
3.67k
  if (MCOperand_isImm(MO)) {
1091
3.67k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1092
1093
3.67k
    unsigned Shift = AArch64_AM_getShiftValue(
1094
3.67k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))));
1095
3.67k
    SStream_concat(O, "%s", markup("<imm:"));
1096
3.67k
    printUInt32Bang(O, (Val));
1097
3.67k
    SStream_concat0(O, markup(">"));
1098
3.67k
    if (Shift != 0) {
1099
1.36k
      printShifter(MI, OpNum + 1, O);
1100
1.36k
    }
1101
3.67k
  } else {
1102
0
    printShifter(MI, OpNum + 1, O);
1103
0
  }
1104
3.67k
}
1105
1106
#define DEFINE_printLogicalImm(T) \
1107
  void CONCAT(printLogicalImm, T)(MCInst * MI, unsigned OpNum, \
1108
          SStream *O) \
1109
8.55k
  { \
1110
8.55k
    AArch64_add_cs_detail_1( \
1111
8.55k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
8.55k
      sizeof(T)); \
1113
8.55k
    uint64_t Val = \
1114
8.55k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
8.55k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
8.55k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
8.55k
             Val, 8 * sizeof(T)))); \
1118
8.55k
    SStream_concat0(O, markup(">")); \
1119
8.55k
  }
printLogicalImm_int64_t
Line
Count
Source
1109
3.17k
  { \
1110
3.17k
    AArch64_add_cs_detail_1( \
1111
3.17k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
3.17k
      sizeof(T)); \
1113
3.17k
    uint64_t Val = \
1114
3.17k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
3.17k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
3.17k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
3.17k
             Val, 8 * sizeof(T)))); \
1118
3.17k
    SStream_concat0(O, markup(">")); \
1119
3.17k
  }
printLogicalImm_int32_t
Line
Count
Source
1109
1.87k
  { \
1110
1.87k
    AArch64_add_cs_detail_1( \
1111
1.87k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.87k
      sizeof(T)); \
1113
1.87k
    uint64_t Val = \
1114
1.87k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.87k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.87k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.87k
             Val, 8 * sizeof(T)))); \
1118
1.87k
    SStream_concat0(O, markup(">")); \
1119
1.87k
  }
printLogicalImm_int8_t
Line
Count
Source
1109
2.29k
  { \
1110
2.29k
    AArch64_add_cs_detail_1( \
1111
2.29k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
2.29k
      sizeof(T)); \
1113
2.29k
    uint64_t Val = \
1114
2.29k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
2.29k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
2.29k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
2.29k
             Val, 8 * sizeof(T)))); \
1118
2.29k
    SStream_concat0(O, markup(">")); \
1119
2.29k
  }
printLogicalImm_int16_t
Line
Count
Source
1109
1.21k
  { \
1110
1.21k
    AArch64_add_cs_detail_1( \
1111
1.21k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.21k
      sizeof(T)); \
1113
1.21k
    uint64_t Val = \
1114
1.21k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.21k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.21k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.21k
             Val, 8 * sizeof(T)))); \
1118
1.21k
    SStream_concat0(O, markup(">")); \
1119
1.21k
  }
1120
DEFINE_printLogicalImm(int64_t);
1121
DEFINE_printLogicalImm(int32_t);
1122
DEFINE_printLogicalImm(int8_t);
1123
DEFINE_printLogicalImm(int16_t);
1124
1125
void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1126
12.6k
{
1127
12.6k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Shifter, OpNum);
1128
12.6k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1129
  // LSL #0 should not be printed.
1130
12.6k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1131
7.82k
      AArch64_AM_getShiftValue(Val) == 0)
1132
1.43k
    return;
1133
11.1k
  SStream_concat(
1134
11.1k
    O, "%s%s%s%s#%d", ", ",
1135
11.1k
    AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)),
1136
11.1k
    " ", markup("<imm:"), AArch64_AM_getShiftValue(Val));
1137
11.1k
  SStream_concat0(O, markup(">"));
1138
11.1k
}
1139
1140
void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1141
5.75k
{
1142
5.75k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ShiftedRegister, OpNum);
1143
5.75k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1144
5.75k
  printShifter(MI, OpNum + 1, O);
1145
5.75k
}
1146
1147
void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1148
3.49k
{
1149
3.49k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ExtendedRegister, OpNum);
1150
3.49k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1151
3.49k
  printArithExtend(MI, OpNum + 1, O);
1152
3.49k
}
1153
1154
void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1155
4.13k
{
1156
4.13k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ArithExtend, OpNum);
1157
4.13k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1158
4.13k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1159
4.13k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1160
1161
  // If the destination or first source register operand is [W]SP, print
1162
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1163
  // all.
1164
4.13k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1165
1.97k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1166
1.97k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, (1)));
1167
1.97k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1168
805
         ExtType == AArch64_AM_UXTX) ||
1169
1.89k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1170
739
         ExtType == AArch64_AM_UXTW)) {
1171
134
      if (ShiftVal != 0) {
1172
134
        SStream_concat(O, "%s%s", ", lsl ",
1173
134
                 markup("<imm:"));
1174
134
        printUInt32Bang(O, ShiftVal);
1175
134
        SStream_concat0(O, markup(">"));
1176
134
      }
1177
134
      return;
1178
134
    }
1179
1.97k
  }
1180
3.99k
  SStream_concat(O, "%s", ", ");
1181
3.99k
  SStream_concat0(O, AArch64_AM_getShiftExtendName(ExtType));
1182
3.99k
  if (ShiftVal != 0) {
1183
3.76k
    SStream_concat(O, "%s%s#%d", " ", markup("<imm:"), ShiftVal);
1184
3.76k
    SStream_concat0(O, markup(">"));
1185
3.76k
  }
1186
3.99k
}
1187
1188
static void printMemExtendImpl(bool SignExtend, bool DoShift, unsigned Width,
1189
             char SrcRegKind, SStream *O, bool getUseMarkup)
1190
17.7k
{
1191
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1192
17.7k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1193
17.7k
  if (IsLSL)
1194
8.21k
    SStream_concat0(O, "lsl");
1195
9.55k
  else {
1196
9.55k
    SStream_concat(O, "%c%s", (SignExtend ? 's' : 'u'), "xt");
1197
9.55k
    SStream_concat1(O, SrcRegKind);
1198
9.55k
  }
1199
1200
17.7k
  if (DoShift || IsLSL) {
1201
14.6k
    SStream_concat0(O, " ");
1202
14.6k
    if (getUseMarkup)
1203
0
      SStream_concat0(O, "<imm:");
1204
14.6k
    unsigned ShiftAmount = DoShift ? Log2_32(Width / 8) : 0;
1205
14.6k
    SStream_concat(O, "%s%d", "#", ShiftAmount);
1206
14.6k
    if (getUseMarkup)
1207
0
      SStream_concat0(O, ">");
1208
14.6k
  }
1209
17.7k
}
1210
1211
void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind,
1212
        unsigned Width)
1213
2.57k
{
1214
2.57k
  bool SignExtend = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1215
2.57k
  bool DoShift = MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1)));
1216
2.57k
  printMemExtendImpl(SignExtend, DoShift, Width, SrcRegKind, O,
1217
2.57k
         getUseMarkup());
1218
2.57k
}
1219
1220
#define DEFINE_printRegWithShiftExtend(SignExtend, ExtWidth, SrcRegKind, \
1221
               Suffix) \
1222
  void CONCAT(printRegWithShiftExtend, \
1223
        CONCAT(SignExtend, \
1224
         CONCAT(ExtWidth, CONCAT(SrcRegKind, Suffix))))( \
1225
    MCInst * MI, unsigned OpNum, SStream *O) \
1226
19.2k
  { \
1227
19.2k
    AArch64_add_cs_detail_4( \
1228
19.2k
      MI, \
1229
19.2k
      CONCAT(CONCAT(CONCAT(CONCAT(AArch64_OP_GROUP_RegWithShiftExtend, \
1230
19.2k
                SignExtend), \
1231
19.2k
               ExtWidth), \
1232
19.2k
              SrcRegKind), \
1233
19.2k
             Suffix), \
1234
19.2k
      OpNum, SignExtend, ExtWidth, CHAR(SrcRegKind), \
1235
19.2k
      CHAR(Suffix)); \
1236
19.2k
    printOperand(MI, OpNum, O); \
1237
19.2k
    if (CHAR(Suffix) == 's' || CHAR(Suffix) == 'd') { \
1238
11.4k
      SStream_concat1(O, '.'); \
1239
11.4k
      SStream_concat1(O, CHAR(Suffix)); \
1240
11.4k
      SStream_concat1(O, '\0'); \
1241
11.4k
    } else \
1242
19.2k
      CS_ASSERT_RET((CHAR(Suffix) == '0') && \
1243
19.2k
              "Unsupported suffix size"); \
1244
19.2k
    bool DoShift = ExtWidth != 8; \
1245
19.2k
    if (SignExtend || DoShift || CHAR(SrcRegKind) == 'w') { \
1246
15.1k
      SStream_concat0(O, ", "); \
1247
15.1k
      printMemExtendImpl(SignExtend, DoShift, ExtWidth, \
1248
15.1k
             CHAR(SrcRegKind), O, \
1249
15.1k
             getUseMarkup()); \
1250
15.1k
    } \
1251
19.2k
  }
1252
1.30k
DEFINE_printRegWithShiftExtend(false, 8, x, d);
1253
447
DEFINE_printRegWithShiftExtend(true, 8, w, d);
1254
1.25k
DEFINE_printRegWithShiftExtend(false, 8, w, d);
1255
2.72k
DEFINE_printRegWithShiftExtend(false, 8, x, 0);
1256
349
DEFINE_printRegWithShiftExtend(true, 8, w, s);
1257
209
DEFINE_printRegWithShiftExtend(false, 8, w, s);
1258
1.18k
DEFINE_printRegWithShiftExtend(false, 64, x, d);
1259
325
DEFINE_printRegWithShiftExtend(true, 64, w, d);
1260
458
DEFINE_printRegWithShiftExtend(false, 64, w, d);
1261
1.70k
DEFINE_printRegWithShiftExtend(false, 64, x, 0);
1262
122
DEFINE_printRegWithShiftExtend(true, 64, w, s);
1263
86
DEFINE_printRegWithShiftExtend(false, 64, w, s);
1264
212
DEFINE_printRegWithShiftExtend(false, 16, x, d);
1265
1.19k
DEFINE_printRegWithShiftExtend(true, 16, w, d);
1266
828
DEFINE_printRegWithShiftExtend(false, 16, w, d);
1267
1.81k
DEFINE_printRegWithShiftExtend(false, 16, x, 0);
1268
329
DEFINE_printRegWithShiftExtend(true, 16, w, s);
1269
223
DEFINE_printRegWithShiftExtend(false, 16, w, s);
1270
826
DEFINE_printRegWithShiftExtend(false, 32, x, d);
1271
160
DEFINE_printRegWithShiftExtend(true, 32, w, d);
1272
1.08k
DEFINE_printRegWithShiftExtend(false, 32, w, d);
1273
1.15k
DEFINE_printRegWithShiftExtend(false, 32, x, 0);
1274
497
DEFINE_printRegWithShiftExtend(true, 32, w, s);
1275
231
DEFINE_printRegWithShiftExtend(false, 32, w, s);
1276
40
DEFINE_printRegWithShiftExtend(false, 8, x, s);
1277
36
DEFINE_printRegWithShiftExtend(false, 16, x, s);
1278
84
DEFINE_printRegWithShiftExtend(false, 32, x, s);
1279
18
DEFINE_printRegWithShiftExtend(false, 64, x, s);
1280
372
DEFINE_printRegWithShiftExtend(false, 128, x, 0);
1281
1282
#define DEFINE_printPredicateAsCounter(EltSize) \
1283
  void CONCAT(printPredicateAsCounter, \
1284
        EltSize)(MCInst * MI, unsigned OpNum, SStream *O) \
1285
11.6k
  { \
1286
11.6k
    AArch64_add_cs_detail_1( \
1287
11.6k
      MI, \
1288
11.6k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
11.6k
      OpNum, EltSize); \
1290
11.6k
    unsigned Reg = \
1291
11.6k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
11.6k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
11.6k
      CS_ASSERT_RET( \
1294
11.6k
        0 && \
1295
11.6k
        "Unsupported predicate-as-counter register"); \
1296
11.6k
    SStream_concat(O, "%s", "pn"); \
1297
11.6k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
11.6k
    switch (EltSize) { \
1299
9.44k
    case 0: \
1300
9.44k
      break; \
1301
810
    case 8: \
1302
810
      SStream_concat0(O, ".b"); \
1303
810
      break; \
1304
469
    case 16: \
1305
469
      SStream_concat0(O, ".h"); \
1306
469
      break; \
1307
125
    case 32: \
1308
125
      SStream_concat0(O, ".s"); \
1309
125
      break; \
1310
759
    case 64: \
1311
759
      SStream_concat0(O, ".d"); \
1312
759
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
11.6k
    } \
1316
11.6k
  }
printPredicateAsCounter_8
Line
Count
Source
1285
810
  { \
1286
810
    AArch64_add_cs_detail_1( \
1287
810
      MI, \
1288
810
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
810
      OpNum, EltSize); \
1290
810
    unsigned Reg = \
1291
810
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
810
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
810
      CS_ASSERT_RET( \
1294
810
        0 && \
1295
810
        "Unsupported predicate-as-counter register"); \
1296
810
    SStream_concat(O, "%s", "pn"); \
1297
810
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
810
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
810
    case 8: \
1302
810
      SStream_concat0(O, ".b"); \
1303
810
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
810
    } \
1316
810
  }
printPredicateAsCounter_64
Line
Count
Source
1285
759
  { \
1286
759
    AArch64_add_cs_detail_1( \
1287
759
      MI, \
1288
759
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
759
      OpNum, EltSize); \
1290
759
    unsigned Reg = \
1291
759
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
759
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
759
      CS_ASSERT_RET( \
1294
759
        0 && \
1295
759
        "Unsupported predicate-as-counter register"); \
1296
759
    SStream_concat(O, "%s", "pn"); \
1297
759
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
759
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
759
    case 64: \
1311
759
      SStream_concat0(O, ".d"); \
1312
759
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
759
    } \
1316
759
  }
printPredicateAsCounter_16
Line
Count
Source
1285
469
  { \
1286
469
    AArch64_add_cs_detail_1( \
1287
469
      MI, \
1288
469
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
469
      OpNum, EltSize); \
1290
469
    unsigned Reg = \
1291
469
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
469
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
469
      CS_ASSERT_RET( \
1294
469
        0 && \
1295
469
        "Unsupported predicate-as-counter register"); \
1296
469
    SStream_concat(O, "%s", "pn"); \
1297
469
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
469
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
469
    case 16: \
1305
469
      SStream_concat0(O, ".h"); \
1306
469
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
469
    } \
1316
469
  }
printPredicateAsCounter_32
Line
Count
Source
1285
125
  { \
1286
125
    AArch64_add_cs_detail_1( \
1287
125
      MI, \
1288
125
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
125
      OpNum, EltSize); \
1290
125
    unsigned Reg = \
1291
125
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
125
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
125
      CS_ASSERT_RET( \
1294
125
        0 && \
1295
125
        "Unsupported predicate-as-counter register"); \
1296
125
    SStream_concat(O, "%s", "pn"); \
1297
125
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
125
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
125
    case 32: \
1308
125
      SStream_concat0(O, ".s"); \
1309
125
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
125
    } \
1316
125
  }
printPredicateAsCounter_0
Line
Count
Source
1285
9.44k
  { \
1286
9.44k
    AArch64_add_cs_detail_1( \
1287
9.44k
      MI, \
1288
9.44k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
9.44k
      OpNum, EltSize); \
1290
9.44k
    unsigned Reg = \
1291
9.44k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
9.44k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
9.44k
      CS_ASSERT_RET( \
1294
9.44k
        0 && \
1295
9.44k
        "Unsupported predicate-as-counter register"); \
1296
9.44k
    SStream_concat(O, "%s", "pn"); \
1297
9.44k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
9.44k
    switch (EltSize) { \
1299
9.44k
    case 0: \
1300
9.44k
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
9.44k
    } \
1316
9.44k
  }
1317
DEFINE_printPredicateAsCounter(8);
1318
DEFINE_printPredicateAsCounter(64);
1319
DEFINE_printPredicateAsCounter(16);
1320
DEFINE_printPredicateAsCounter(32);
1321
DEFINE_printPredicateAsCounter(0);
1322
1323
void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1324
2.10k
{
1325
2.10k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_CondCode, OpNum);
1326
2.10k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1327
2.10k
    MCInst_getOperand(MI, (OpNum)));
1328
2.10k
  SStream_concat0(O, AArch64CC_getCondCodeName(CC));
1329
2.10k
}
1330
1331
void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1332
534
{
1333
534
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_InverseCondCode, OpNum);
1334
534
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1335
534
    MCInst_getOperand(MI, (OpNum)));
1336
534
  SStream_concat0(O, AArch64CC_getCondCodeName(
1337
534
           AArch64CC_getInvertedCondCode(CC)));
1338
534
}
1339
1340
void printAMNoIndex(MCInst *MI, unsigned OpNum, SStream *O)
1341
0
{
1342
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AMNoIndex, OpNum);
1343
0
  SStream_concat0(O, "[");
1344
1345
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1346
0
  SStream_concat0(O, "]");
1347
0
}
1348
1349
#define DEFINE_printImmScale(Scale) \
1350
  void CONCAT(printImmScale, Scale)(MCInst * MI, unsigned OpNum, \
1351
            SStream *O) \
1352
21.5k
  { \
1353
21.5k
    AArch64_add_cs_detail_1( \
1354
21.5k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
21.5k
      Scale); \
1356
21.5k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
21.5k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
21.5k
            MCInst_getOperand(MI, (OpNum)))); \
1359
21.5k
    SStream_concat0(O, markup(">")); \
1360
21.5k
  }
printImmScale_8
Line
Count
Source
1352
5.71k
  { \
1353
5.71k
    AArch64_add_cs_detail_1( \
1354
5.71k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
5.71k
      Scale); \
1356
5.71k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
5.71k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
5.71k
            MCInst_getOperand(MI, (OpNum)))); \
1359
5.71k
    SStream_concat0(O, markup(">")); \
1360
5.71k
  }
printImmScale_2
Line
Count
Source
1352
1.06k
  { \
1353
1.06k
    AArch64_add_cs_detail_1( \
1354
1.06k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
1.06k
      Scale); \
1356
1.06k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
1.06k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
1.06k
            MCInst_getOperand(MI, (OpNum)))); \
1359
1.06k
    SStream_concat0(O, markup(">")); \
1360
1.06k
  }
printImmScale_4
Line
Count
Source
1352
9.92k
  { \
1353
9.92k
    AArch64_add_cs_detail_1( \
1354
9.92k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
9.92k
      Scale); \
1356
9.92k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
9.92k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
9.92k
            MCInst_getOperand(MI, (OpNum)))); \
1359
9.92k
    SStream_concat0(O, markup(">")); \
1360
9.92k
  }
printImmScale_16
Line
Count
Source
1352
4.62k
  { \
1353
4.62k
    AArch64_add_cs_detail_1( \
1354
4.62k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
4.62k
      Scale); \
1356
4.62k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
4.62k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
4.62k
            MCInst_getOperand(MI, (OpNum)))); \
1359
4.62k
    SStream_concat0(O, markup(">")); \
1360
4.62k
  }
printImmScale_32
Line
Count
Source
1352
71
  { \
1353
71
    AArch64_add_cs_detail_1( \
1354
71
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
71
      Scale); \
1356
71
    SStream_concat(O, "%s", markup("<imm:")); \
1357
71
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
71
            MCInst_getOperand(MI, (OpNum)))); \
1359
71
    SStream_concat0(O, markup(">")); \
1360
71
  }
printImmScale_3
Line
Count
Source
1352
106
  { \
1353
106
    AArch64_add_cs_detail_1( \
1354
106
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
106
      Scale); \
1356
106
    SStream_concat(O, "%s", markup("<imm:")); \
1357
106
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
106
            MCInst_getOperand(MI, (OpNum)))); \
1359
106
    SStream_concat0(O, markup(">")); \
1360
106
  }
1361
DEFINE_printImmScale(8);
1362
DEFINE_printImmScale(2);
1363
DEFINE_printImmScale(4);
1364
DEFINE_printImmScale(16);
1365
DEFINE_printImmScale(32);
1366
DEFINE_printImmScale(3);
1367
1368
#define DEFINE_printImmRangeScale(Scale, Offset) \
1369
  void CONCAT(printImmRangeScale, CONCAT(Scale, Offset))( \
1370
    MCInst * MI, unsigned OpNum, SStream *O) \
1371
6.28k
  { \
1372
6.28k
    AArch64_add_cs_detail_2( \
1373
6.28k
      MI, \
1374
6.28k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
6.28k
             Offset), \
1376
6.28k
      OpNum, Scale, Offset); \
1377
6.28k
    unsigned FirstImm = \
1378
6.28k
      Scale * \
1379
6.28k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
6.28k
    printUInt32(O, (FirstImm)); \
1381
6.28k
    SStream_concat(O, "%s", ":"); \
1382
6.28k
    printUInt32(O, (FirstImm + Offset)); \
1383
6.28k
    SStream_concat1(O, '\0'); \
1384
6.28k
  }
printImmRangeScale_2_1
Line
Count
Source
1371
3.11k
  { \
1372
3.11k
    AArch64_add_cs_detail_2( \
1373
3.11k
      MI, \
1374
3.11k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
3.11k
             Offset), \
1376
3.11k
      OpNum, Scale, Offset); \
1377
3.11k
    unsigned FirstImm = \
1378
3.11k
      Scale * \
1379
3.11k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
3.11k
    printUInt32(O, (FirstImm)); \
1381
3.11k
    SStream_concat(O, "%s", ":"); \
1382
3.11k
    printUInt32(O, (FirstImm + Offset)); \
1383
3.11k
    SStream_concat1(O, '\0'); \
1384
3.11k
  }
printImmRangeScale_4_3
Line
Count
Source
1371
3.17k
  { \
1372
3.17k
    AArch64_add_cs_detail_2( \
1373
3.17k
      MI, \
1374
3.17k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
3.17k
             Offset), \
1376
3.17k
      OpNum, Scale, Offset); \
1377
3.17k
    unsigned FirstImm = \
1378
3.17k
      Scale * \
1379
3.17k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
3.17k
    printUInt32(O, (FirstImm)); \
1381
3.17k
    SStream_concat(O, "%s", ":"); \
1382
3.17k
    printUInt32(O, (FirstImm + Offset)); \
1383
3.17k
    SStream_concat1(O, '\0'); \
1384
3.17k
  }
1385
DEFINE_printImmRangeScale(2, 1);
1386
DEFINE_printImmRangeScale(4, 3);
1387
1388
void printUImm12Offset(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1389
6.58k
{
1390
6.58k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1391
6.58k
  if (MCOperand_isImm(MO)) {
1392
6.58k
    SStream_concat(O, "%s", markup("<imm:"));
1393
6.58k
    printUInt32Bang(O, (MCOperand_getImm(MO) * Scale));
1394
6.58k
    SStream_concat0(O, markup(">"));
1395
6.58k
  } else {
1396
0
    printUInt64Bang(O, MCOperand_getImm(MO));
1397
0
  }
1398
6.58k
}
1399
1400
void printAMIndexedWB(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1401
0
{
1402
0
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum + 1));
1403
0
  SStream_concat0(O, "[");
1404
1405
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1406
0
  if (MCOperand_isImm(MO1)) {
1407
0
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1408
0
    printUInt32Bang(O, MCOperand_getImm(MO1) * Scale);
1409
0
    SStream_concat0(O, markup(">"));
1410
0
  } else {
1411
0
    printUInt64Bang(O, MCOperand_getImm(MO1));
1412
0
  }
1413
0
  SStream_concat0(O, "]");
1414
0
}
1415
1416
void printRPRFMOperand(MCInst *MI, unsigned OpNum, SStream *O)
1417
679
{
1418
679
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_RPRFMOperand, OpNum);
1419
679
  unsigned prfop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1420
679
  const AArch64PRFM_PRFM *PRFM =
1421
679
    AArch64RPRFM_lookupRPRFMByEncoding(prfop);
1422
679
  if (PRFM) {
1423
509
    SStream_concat0(O, PRFM->Name);
1424
509
    return;
1425
509
  }
1426
1427
170
  printUInt32Bang(O, (prfop));
1428
170
  SStream_concat1(O, '\0');
1429
170
}
1430
1431
#define DEFINE_printPrefetchOp(IsSVEPrefetch) \
1432
  void CONCAT(printPrefetchOp, \
1433
        IsSVEPrefetch)(MCInst * MI, unsigned OpNum, SStream *O) \
1434
5.71k
  { \
1435
5.71k
    AArch64_add_cs_detail_1(MI, \
1436
5.71k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
5.71k
                 IsSVEPrefetch), \
1438
5.71k
          OpNum, IsSVEPrefetch); \
1439
5.71k
    unsigned prfop = \
1440
5.71k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
5.71k
    if (IsSVEPrefetch) { \
1442
4.03k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
4.03k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
4.03k
      if (PRFM) { \
1445
3.15k
        SStream_concat0(O, PRFM->Name); \
1446
3.15k
        return; \
1447
3.15k
      } \
1448
4.03k
    } else { \
1449
1.67k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.67k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.67k
      if (PRFM && \
1452
1.67k
          AArch64_testFeatureList(MI->csh->mode, \
1453
1.03k
                PRFM->FeaturesRequired)) { \
1454
1.03k
        SStream_concat0(O, PRFM->Name); \
1455
1.03k
        return; \
1456
1.03k
      } \
1457
1.67k
    } \
1458
5.71k
\
1459
5.71k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
1.51k
    printUInt32Bang(O, (prfop)); \
1461
1.51k
    SStream_concat0(O, markup(">")); \
1462
1.51k
  }
printPrefetchOp_0
Line
Count
Source
1434
1.67k
  { \
1435
1.67k
    AArch64_add_cs_detail_1(MI, \
1436
1.67k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
1.67k
                 IsSVEPrefetch), \
1438
1.67k
          OpNum, IsSVEPrefetch); \
1439
1.67k
    unsigned prfop = \
1440
1.67k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
1.67k
    if (IsSVEPrefetch) { \
1442
0
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
0
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
0
      if (PRFM) { \
1445
0
        SStream_concat0(O, PRFM->Name); \
1446
0
        return; \
1447
0
      } \
1448
1.67k
    } else { \
1449
1.67k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.67k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.67k
      if (PRFM && \
1452
1.67k
          AArch64_testFeatureList(MI->csh->mode, \
1453
1.03k
                PRFM->FeaturesRequired)) { \
1454
1.03k
        SStream_concat0(O, PRFM->Name); \
1455
1.03k
        return; \
1456
1.03k
      } \
1457
1.67k
    } \
1458
1.67k
\
1459
1.67k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
640
    printUInt32Bang(O, (prfop)); \
1461
640
    SStream_concat0(O, markup(">")); \
1462
640
  }
printPrefetchOp_1
Line
Count
Source
1434
4.03k
  { \
1435
4.03k
    AArch64_add_cs_detail_1(MI, \
1436
4.03k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
4.03k
                 IsSVEPrefetch), \
1438
4.03k
          OpNum, IsSVEPrefetch); \
1439
4.03k
    unsigned prfop = \
1440
4.03k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
4.03k
    if (IsSVEPrefetch) { \
1442
4.03k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
4.03k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
4.03k
      if (PRFM) { \
1445
3.15k
        SStream_concat0(O, PRFM->Name); \
1446
3.15k
        return; \
1447
3.15k
      } \
1448
4.03k
    } else { \
1449
0
      const AArch64PRFM_PRFM *PRFM = \
1450
0
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
0
      if (PRFM && \
1452
0
          AArch64_testFeatureList(MI->csh->mode, \
1453
0
                PRFM->FeaturesRequired)) { \
1454
0
        SStream_concat0(O, PRFM->Name); \
1455
0
        return; \
1456
0
      } \
1457
0
    } \
1458
4.03k
\
1459
4.03k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
875
    printUInt32Bang(O, (prfop)); \
1461
875
    SStream_concat0(O, markup(">")); \
1462
875
  }
1463
DEFINE_printPrefetchOp(false);
1464
DEFINE_printPrefetchOp(true);
1465
1466
void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1467
517
{
1468
517
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_PSBHintOp, OpNum);
1469
517
  unsigned psbhintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1470
517
  const AArch64PSBHint_PSB *PSB =
1471
517
    AArch64PSBHint_lookupPSBByEncoding(psbhintop);
1472
517
  if (PSB)
1473
517
    SStream_concat0(O, PSB->Name);
1474
0
  else {
1475
0
    SStream_concat(O, "%s", markup("<imm:"));
1476
0
    SStream_concat1(O, '#');
1477
0
    printUInt32Bang(O, (psbhintop));
1478
0
    SStream_concat0(O, markup(">"));
1479
0
  }
1480
517
}
1481
1482
void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1483
517
{
1484
517
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BTIHintOp, OpNum);
1485
517
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ^
1486
517
           32;
1487
517
  const AArch64BTIHint_BTI *BTI =
1488
517
    AArch64BTIHint_lookupBTIByEncoding(btihintop);
1489
517
  if (BTI)
1490
517
    SStream_concat0(O, BTI->Name);
1491
0
  else {
1492
0
    SStream_concat(O, "%s", markup("<imm:"));
1493
0
    printUInt32Bang(O, (btihintop));
1494
0
    SStream_concat0(O, markup(">"));
1495
0
  }
1496
517
}
1497
1498
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1499
459
{
1500
459
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_FPImmOperand, OpNum);
1501
459
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1502
459
  float FPImm = MCOperand_isDFPImm(MO) ?
1503
0
            BitsToDouble(MCOperand_getImm(MO)) :
1504
459
            AArch64_AM_getFPImmFloat(MCOperand_getImm(MO));
1505
1506
  // 8 decimal places are enough to perfectly represent permitted floats.
1507
459
  SStream_concat(O, "%s", markup("<imm:"));
1508
459
  SStream_concat(O, "#%.8f", FPImm);
1509
459
  SStream_concat0(O, markup(">"));
1510
459
}
1511
1512
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride /* = 1 */)
1513
167k
{
1514
433k
  while (Stride--) {
1515
266k
    switch (Reg) {
1516
0
    default:
1517
0
      CS_ASSERT_RET_VAL(0 && "Vector register expected!", 0);
1518
8.63k
    case AArch64_Q0:
1519
8.63k
      Reg = AArch64_Q1;
1520
8.63k
      break;
1521
7.69k
    case AArch64_Q1:
1522
7.69k
      Reg = AArch64_Q2;
1523
7.69k
      break;
1524
2.54k
    case AArch64_Q2:
1525
2.54k
      Reg = AArch64_Q3;
1526
2.54k
      break;
1527
1.68k
    case AArch64_Q3:
1528
1.68k
      Reg = AArch64_Q4;
1529
1.68k
      break;
1530
1.54k
    case AArch64_Q4:
1531
1.54k
      Reg = AArch64_Q5;
1532
1.54k
      break;
1533
1.86k
    case AArch64_Q5:
1534
1.86k
      Reg = AArch64_Q6;
1535
1.86k
      break;
1536
1.41k
    case AArch64_Q6:
1537
1.41k
      Reg = AArch64_Q7;
1538
1.41k
      break;
1539
1.60k
    case AArch64_Q7:
1540
1.60k
      Reg = AArch64_Q8;
1541
1.60k
      break;
1542
1.27k
    case AArch64_Q8:
1543
1.27k
      Reg = AArch64_Q9;
1544
1.27k
      break;
1545
1.75k
    case AArch64_Q9:
1546
1.75k
      Reg = AArch64_Q10;
1547
1.75k
      break;
1548
4.67k
    case AArch64_Q10:
1549
4.67k
      Reg = AArch64_Q11;
1550
4.67k
      break;
1551
3.86k
    case AArch64_Q11:
1552
3.86k
      Reg = AArch64_Q12;
1553
3.86k
      break;
1554
4.50k
    case AArch64_Q12:
1555
4.50k
      Reg = AArch64_Q13;
1556
4.50k
      break;
1557
3.40k
    case AArch64_Q13:
1558
3.40k
      Reg = AArch64_Q14;
1559
3.40k
      break;
1560
2.39k
    case AArch64_Q14:
1561
2.39k
      Reg = AArch64_Q15;
1562
2.39k
      break;
1563
1.55k
    case AArch64_Q15:
1564
1.55k
      Reg = AArch64_Q16;
1565
1.55k
      break;
1566
2.15k
    case AArch64_Q16:
1567
2.15k
      Reg = AArch64_Q17;
1568
2.15k
      break;
1569
1.91k
    case AArch64_Q17:
1570
1.91k
      Reg = AArch64_Q18;
1571
1.91k
      break;
1572
2.82k
    case AArch64_Q18:
1573
2.82k
      Reg = AArch64_Q19;
1574
2.82k
      break;
1575
2.61k
    case AArch64_Q19:
1576
2.61k
      Reg = AArch64_Q20;
1577
2.61k
      break;
1578
3.99k
    case AArch64_Q20:
1579
3.99k
      Reg = AArch64_Q21;
1580
3.99k
      break;
1581
2.97k
    case AArch64_Q21:
1582
2.97k
      Reg = AArch64_Q22;
1583
2.97k
      break;
1584
3.97k
    case AArch64_Q22:
1585
3.97k
      Reg = AArch64_Q23;
1586
3.97k
      break;
1587
3.49k
    case AArch64_Q23:
1588
3.49k
      Reg = AArch64_Q24;
1589
3.49k
      break;
1590
3.20k
    case AArch64_Q24:
1591
3.20k
      Reg = AArch64_Q25;
1592
3.20k
      break;
1593
3.62k
    case AArch64_Q25:
1594
3.62k
      Reg = AArch64_Q26;
1595
3.62k
      break;
1596
2.22k
    case AArch64_Q26:
1597
2.22k
      Reg = AArch64_Q27;
1598
2.22k
      break;
1599
1.78k
    case AArch64_Q27:
1600
1.78k
      Reg = AArch64_Q28;
1601
1.78k
      break;
1602
1.72k
    case AArch64_Q28:
1603
1.72k
      Reg = AArch64_Q29;
1604
1.72k
      break;
1605
1.59k
    case AArch64_Q29:
1606
1.59k
      Reg = AArch64_Q30;
1607
1.59k
      break;
1608
763
    case AArch64_Q30:
1609
763
      Reg = AArch64_Q31;
1610
763
      break;
1611
    // Vector lists can wrap around.
1612
3.68k
    case AArch64_Q31:
1613
3.68k
      Reg = AArch64_Q0;
1614
3.68k
      break;
1615
14.6k
    case AArch64_Z0:
1616
14.6k
      Reg = AArch64_Z1;
1617
14.6k
      break;
1618
11.3k
    case AArch64_Z1:
1619
11.3k
      Reg = AArch64_Z2;
1620
11.3k
      break;
1621
12.3k
    case AArch64_Z2:
1622
12.3k
      Reg = AArch64_Z3;
1623
12.3k
      break;
1624
4.10k
    case AArch64_Z3:
1625
4.10k
      Reg = AArch64_Z4;
1626
4.10k
      break;
1627
11.5k
    case AArch64_Z4:
1628
11.5k
      Reg = AArch64_Z5;
1629
11.5k
      break;
1630
6.65k
    case AArch64_Z5:
1631
6.65k
      Reg = AArch64_Z6;
1632
6.65k
      break;
1633
6.14k
    case AArch64_Z6:
1634
6.14k
      Reg = AArch64_Z7;
1635
6.14k
      break;
1636
3.05k
    case AArch64_Z7:
1637
3.05k
      Reg = AArch64_Z8;
1638
3.05k
      break;
1639
7.15k
    case AArch64_Z8:
1640
7.15k
      Reg = AArch64_Z9;
1641
7.15k
      break;
1642
5.78k
    case AArch64_Z9:
1643
5.78k
      Reg = AArch64_Z10;
1644
5.78k
      break;
1645
5.92k
    case AArch64_Z10:
1646
5.92k
      Reg = AArch64_Z11;
1647
5.92k
      break;
1648
2.63k
    case AArch64_Z11:
1649
2.63k
      Reg = AArch64_Z12;
1650
2.63k
      break;
1651
3.72k
    case AArch64_Z12:
1652
3.72k
      Reg = AArch64_Z13;
1653
3.72k
      break;
1654
3.48k
    case AArch64_Z13:
1655
3.48k
      Reg = AArch64_Z14;
1656
3.48k
      break;
1657
4.89k
    case AArch64_Z14:
1658
4.89k
      Reg = AArch64_Z15;
1659
4.89k
      break;
1660
3.09k
    case AArch64_Z15:
1661
3.09k
      Reg = AArch64_Z16;
1662
3.09k
      break;
1663
3.51k
    case AArch64_Z16:
1664
3.51k
      Reg = AArch64_Z17;
1665
3.51k
      break;
1666
1.45k
    case AArch64_Z17:
1667
1.45k
      Reg = AArch64_Z18;
1668
1.45k
      break;
1669
1.87k
    case AArch64_Z18:
1670
1.87k
      Reg = AArch64_Z19;
1671
1.87k
      break;
1672
2.14k
    case AArch64_Z19:
1673
2.14k
      Reg = AArch64_Z20;
1674
2.14k
      break;
1675
7.85k
    case AArch64_Z20:
1676
7.85k
      Reg = AArch64_Z21;
1677
7.85k
      break;
1678
7.00k
    case AArch64_Z21:
1679
7.00k
      Reg = AArch64_Z22;
1680
7.00k
      break;
1681
6.96k
    case AArch64_Z22:
1682
6.96k
      Reg = AArch64_Z23;
1683
6.96k
      break;
1684
2.31k
    case AArch64_Z23:
1685
2.31k
      Reg = AArch64_Z24;
1686
2.31k
      break;
1687
4.46k
    case AArch64_Z24:
1688
4.46k
      Reg = AArch64_Z25;
1689
4.46k
      break;
1690
3.81k
    case AArch64_Z25:
1691
3.81k
      Reg = AArch64_Z26;
1692
3.81k
      break;
1693
4.36k
    case AArch64_Z26:
1694
4.36k
      Reg = AArch64_Z27;
1695
4.36k
      break;
1696
2.85k
    case AArch64_Z27:
1697
2.85k
      Reg = AArch64_Z28;
1698
2.85k
      break;
1699
3.61k
    case AArch64_Z28:
1700
3.61k
      Reg = AArch64_Z29;
1701
3.61k
      break;
1702
2.65k
    case AArch64_Z29:
1703
2.65k
      Reg = AArch64_Z30;
1704
2.65k
      break;
1705
3.24k
    case AArch64_Z30:
1706
3.24k
      Reg = AArch64_Z31;
1707
3.24k
      break;
1708
    // Vector lists can wrap around.
1709
2.86k
    case AArch64_Z31:
1710
2.86k
      Reg = AArch64_Z0;
1711
2.86k
      break;
1712
515
    case AArch64_P0:
1713
515
      Reg = AArch64_P1;
1714
515
      break;
1715
530
    case AArch64_P1:
1716
530
      Reg = AArch64_P2;
1717
530
      break;
1718
482
    case AArch64_P2:
1719
482
      Reg = AArch64_P3;
1720
482
      break;
1721
190
    case AArch64_P3:
1722
190
      Reg = AArch64_P4;
1723
190
      break;
1724
504
    case AArch64_P4:
1725
504
      Reg = AArch64_P5;
1726
504
      break;
1727
532
    case AArch64_P5:
1728
532
      Reg = AArch64_P6;
1729
532
      break;
1730
490
    case AArch64_P6:
1731
490
      Reg = AArch64_P7;
1732
490
      break;
1733
88
    case AArch64_P7:
1734
88
      Reg = AArch64_P8;
1735
88
      break;
1736
158
    case AArch64_P8:
1737
158
      Reg = AArch64_P9;
1738
158
      break;
1739
132
    case AArch64_P9:
1740
132
      Reg = AArch64_P10;
1741
132
      break;
1742
152
    case AArch64_P10:
1743
152
      Reg = AArch64_P11;
1744
152
      break;
1745
510
    case AArch64_P11:
1746
510
      Reg = AArch64_P12;
1747
510
      break;
1748
180
    case AArch64_P12:
1749
180
      Reg = AArch64_P13;
1750
180
      break;
1751
1.12k
    case AArch64_P13:
1752
1.12k
      Reg = AArch64_P14;
1753
1.12k
      break;
1754
108
    case AArch64_P14:
1755
108
      Reg = AArch64_P15;
1756
108
      break;
1757
    // Vector lists can wrap around.
1758
70
    case AArch64_P15:
1759
70
      Reg = AArch64_P0;
1760
70
      break;
1761
266k
    }
1762
266k
  }
1763
167k
  return Reg;
1764
167k
}
1765
1766
#define DEFINE_printGPRSeqPairsClassOperand(size) \
1767
  void CONCAT(printGPRSeqPairsClassOperand, \
1768
        size)(MCInst * MI, unsigned OpNum, SStream *O) \
1769
2.11k
  { \
1770
2.11k
    AArch64_add_cs_detail_1( \
1771
2.11k
      MI, \
1772
2.11k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
2.11k
             size), \
1774
2.11k
      OpNum, size); \
1775
2.11k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
2.11k
            "Template parameter must be either 32 or 64"); \
1777
2.11k
    unsigned Reg = \
1778
2.11k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
2.11k
\
1780
2.11k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
2.11k
                 AArch64_sube64; \
1782
2.11k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
2.11k
                 AArch64_subo64; \
1784
2.11k
\
1785
2.11k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
2.11k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
2.11k
    printRegName(O, Even); \
1788
2.11k
    SStream_concat0(O, ", "); \
1789
2.11k
    printRegName(O, Odd); \
1790
2.11k
  }
printGPRSeqPairsClassOperand_32
Line
Count
Source
1769
562
  { \
1770
562
    AArch64_add_cs_detail_1( \
1771
562
      MI, \
1772
562
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
562
             size), \
1774
562
      OpNum, size); \
1775
562
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
562
            "Template parameter must be either 32 or 64"); \
1777
562
    unsigned Reg = \
1778
562
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
562
\
1780
562
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
562
                 AArch64_sube64; \
1782
562
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
562
                 AArch64_subo64; \
1784
562
\
1785
562
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
562
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
562
    printRegName(O, Even); \
1788
562
    SStream_concat0(O, ", "); \
1789
562
    printRegName(O, Odd); \
1790
562
  }
printGPRSeqPairsClassOperand_64
Line
Count
Source
1769
1.55k
  { \
1770
1.55k
    AArch64_add_cs_detail_1( \
1771
1.55k
      MI, \
1772
1.55k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
1.55k
             size), \
1774
1.55k
      OpNum, size); \
1775
1.55k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
1.55k
            "Template parameter must be either 32 or 64"); \
1777
1.55k
    unsigned Reg = \
1778
1.55k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
1.55k
\
1780
1.55k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
1.55k
                 AArch64_sube64; \
1782
1.55k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
1.55k
                 AArch64_subo64; \
1784
1.55k
\
1785
1.55k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
1.55k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
1.55k
    printRegName(O, Even); \
1788
1.55k
    SStream_concat0(O, ", "); \
1789
1.55k
    printRegName(O, Odd); \
1790
1.55k
  }
1791
DEFINE_printGPRSeqPairsClassOperand(32);
1792
DEFINE_printGPRSeqPairsClassOperand(64);
1793
1794
#define DEFINE_printMatrixIndex(Scale) \
1795
  void CONCAT(printMatrixIndex, Scale)(MCInst * MI, unsigned OpNum, \
1796
               SStream *O) \
1797
13.3k
  { \
1798
13.3k
    AArch64_add_cs_detail_1( \
1799
13.3k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
13.3k
      OpNum, Scale); \
1801
13.3k
    printInt64(O, Scale *MCOperand_getImm( \
1802
13.3k
              MCInst_getOperand(MI, (OpNum)))); \
1803
13.3k
  }
printMatrixIndex_8
Line
Count
Source
1797
420
  { \
1798
420
    AArch64_add_cs_detail_1( \
1799
420
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
420
      OpNum, Scale); \
1801
420
    printInt64(O, Scale *MCOperand_getImm( \
1802
420
              MCInst_getOperand(MI, (OpNum)))); \
1803
420
  }
Unexecuted instantiation: printMatrixIndex_0
printMatrixIndex_1
Line
Count
Source
1797
12.9k
  { \
1798
12.9k
    AArch64_add_cs_detail_1( \
1799
12.9k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
12.9k
      OpNum, Scale); \
1801
12.9k
    printInt64(O, Scale *MCOperand_getImm( \
1802
12.9k
              MCInst_getOperand(MI, (OpNum)))); \
1803
12.9k
  }
1804
DEFINE_printMatrixIndex(8);
1805
DEFINE_printMatrixIndex(0);
1806
DEFINE_printMatrixIndex(1);
1807
1808
void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O)
1809
465
{
1810
465
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTileList, OpNum);
1811
465
  unsigned MaxRegs = 8;
1812
465
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1813
1814
465
  unsigned NumRegs = 0;
1815
4.18k
  for (unsigned I = 0; I < MaxRegs; ++I)
1816
3.72k
    if ((RegMask & (1 << I)) != 0)
1817
1.57k
      ++NumRegs;
1818
1819
465
  SStream_concat0(O, "{");
1820
465
  unsigned Printed = 0;
1821
4.18k
  for (unsigned I = 0; I < MaxRegs; ++I) {
1822
3.72k
    unsigned Reg = RegMask & (1 << I);
1823
3.72k
    if (Reg == 0)
1824
2.14k
      continue;
1825
1.57k
    printRegName(O, AArch64_ZAD0 + I);
1826
1.57k
    if (Printed + 1 != NumRegs)
1827
1.11k
      SStream_concat0(O, ", ");
1828
1.57k
    ++Printed;
1829
1.57k
  }
1830
465
  SStream_concat0(O, "}");
1831
465
}
1832
1833
void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1834
         const char *LayoutSuffix)
1835
79.3k
{
1836
79.3k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1837
1838
79.3k
  SStream_concat0(O, "{ ");
1839
1840
  // Work out how many registers there are in the list (if there is an actual
1841
  // list).
1842
79.3k
  unsigned NumRegs = 1;
1843
79.3k
  if (MCRegisterClass_contains(
1844
79.3k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_DDRegClassID),
1845
79.3k
        Reg) ||
1846
77.5k
      MCRegisterClass_contains(
1847
77.5k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPR2RegClassID),
1848
77.5k
        Reg) ||
1849
66.0k
      MCRegisterClass_contains(
1850
66.0k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_QQRegClassID),
1851
66.0k
        Reg) ||
1852
56.2k
      MCRegisterClass_contains(
1853
56.2k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPR2RegClassID),
1854
56.2k
        Reg) ||
1855
53.3k
      MCRegisterClass_contains(
1856
53.3k
        MCRegisterInfo_getRegClass(MI->MRI,
1857
53.3k
                 AArch64_ZPR2StridedRegClassID),
1858
53.3k
        Reg))
1859
29.0k
    NumRegs = 2;
1860
50.3k
  else if (MCRegisterClass_contains(
1861
50.3k
       MCRegisterInfo_getRegClass(MI->MRI,
1862
50.3k
                AArch64_DDDRegClassID),
1863
50.3k
       Reg) ||
1864
49.6k
     MCRegisterClass_contains(
1865
49.6k
       MCRegisterInfo_getRegClass(MI->MRI,
1866
49.6k
                AArch64_ZPR3RegClassID),
1867
49.6k
       Reg) ||
1868
49.3k
     MCRegisterClass_contains(
1869
49.3k
       MCRegisterInfo_getRegClass(MI->MRI,
1870
49.3k
                AArch64_QQQRegClassID),
1871
49.3k
       Reg))
1872
10.6k
    NumRegs = 3;
1873
39.6k
  else if (MCRegisterClass_contains(
1874
39.6k
       MCRegisterInfo_getRegClass(MI->MRI,
1875
39.6k
                AArch64_DDDDRegClassID),
1876
39.6k
       Reg) ||
1877
38.7k
     MCRegisterClass_contains(
1878
38.7k
       MCRegisterInfo_getRegClass(MI->MRI,
1879
38.7k
                AArch64_ZPR4RegClassID),
1880
38.7k
       Reg) ||
1881
29.6k
     MCRegisterClass_contains(
1882
29.6k
       MCRegisterInfo_getRegClass(MI->MRI,
1883
29.6k
                AArch64_QQQQRegClassID),
1884
29.6k
       Reg) ||
1885
22.8k
     MCRegisterClass_contains(
1886
22.8k
       MCRegisterInfo_getRegClass(
1887
22.8k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1888
22.8k
       Reg))
1889
18.4k
    NumRegs = 4;
1890
1891
79.3k
  unsigned Stride = 1;
1892
79.3k
  if (MCRegisterClass_contains(
1893
79.3k
        MCRegisterInfo_getRegClass(MI->MRI,
1894
79.3k
                 AArch64_ZPR2StridedRegClassID),
1895
79.3k
        Reg))
1896
3.06k
    Stride = 8;
1897
76.2k
  else if (MCRegisterClass_contains(
1898
76.2k
       MCRegisterInfo_getRegClass(
1899
76.2k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1900
76.2k
       Reg))
1901
1.64k
    Stride = 4;
1902
1903
  // Now forget about the list and find out what the first register is.
1904
79.3k
  if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0))
1905
3.35k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0);
1906
75.9k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0))
1907
26.3k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0);
1908
49.6k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0))
1909
25.6k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0);
1910
24.0k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0))
1911
2.86k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0);
1912
1913
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1914
  // printing (otherwise getRegisterName fails).
1915
79.3k
  if (MCRegisterClass_contains(MCRegisterInfo_getRegClass(
1916
79.3k
               MI->MRI, AArch64_FPR64RegClassID),
1917
79.3k
             Reg)) {
1918
3.89k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(
1919
3.89k
      MI->MRI, AArch64_FPR128RegClassID);
1920
3.89k
    Reg = MCRegisterInfo_getMatchingSuperReg(
1921
3.89k
      MI->MRI, Reg, AArch64_dsub, FPR128RC);
1922
3.89k
  }
1923
1924
79.3k
  if ((MCRegisterClass_contains(
1925
79.3k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPRRegClassID),
1926
79.3k
         Reg) ||
1927
40.2k
       MCRegisterClass_contains(
1928
40.2k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPRRegClassID),
1929
40.2k
         Reg)) &&
1930
41.9k
      NumRegs > 1 && Stride == 1 &&
1931
      // Do not print the range when the last register is lower than the
1932
      // first. Because it is a wrap-around register.
1933
23.7k
      Reg < getNextVectorRegister(Reg, NumRegs - 1)) {
1934
23.5k
    printRegName(O, Reg);
1935
23.5k
    SStream_concat0(O, LayoutSuffix);
1936
23.5k
    if (NumRegs > 1) {
1937
      // Set of two sve registers should be separated by ','
1938
23.5k
      const char *split_char = NumRegs == 2 ? ", " : " - ";
1939
23.5k
      SStream_concat0(O, split_char);
1940
23.5k
      printRegName(O,
1941
23.5k
             (getNextVectorRegister(Reg, NumRegs - 1)));
1942
23.5k
      SStream_concat0(O, LayoutSuffix);
1943
23.5k
    }
1944
55.7k
  } else {
1945
175k
    for (unsigned i = 0; i < NumRegs;
1946
119k
         ++i, Reg = getNextVectorRegister(Reg, Stride)) {
1947
      // wrap-around sve register
1948
119k
      if (MCRegisterClass_contains(
1949
119k
            MCRegisterInfo_getRegClass(
1950
119k
              MI->MRI, AArch64_ZPRRegClassID),
1951
119k
            Reg) ||
1952
93.0k
          MCRegisterClass_contains(
1953
93.0k
            MCRegisterInfo_getRegClass(
1954
93.0k
              MI->MRI, AArch64_PPRRegClassID),
1955
93.0k
            Reg))
1956
26.9k
        printRegName(O, Reg);
1957
92.9k
      else
1958
92.9k
        printRegNameAlt(O, Reg, AArch64_vreg);
1959
119k
      SStream_concat0(O, LayoutSuffix);
1960
119k
      if (i + 1 != NumRegs)
1961
64.1k
        SStream_concat0(O, ", ");
1962
119k
    }
1963
55.7k
  }
1964
79.3k
  SStream_concat0(O, " }");
1965
79.3k
}
1966
1967
void printImplicitlyTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O)
1968
0
{
1969
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImplicitlyTypedVectorList,
1970
0
        OpNum);
1971
0
  printVectorList(MI, OpNum, O, "");
1972
0
}
1973
1974
#define DEFINE_printTypedVectorList(NumLanes, LaneKind) \
1975
  void CONCAT(printTypedVectorList, CONCAT(NumLanes, LaneKind))( \
1976
    MCInst * MI, unsigned OpNum, SStream *O) \
1977
79.3k
  { \
1978
79.3k
    AArch64_add_cs_detail_2( \
1979
79.3k
      MI, \
1980
79.3k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
79.3k
              NumLanes), \
1982
79.3k
             LaneKind), \
1983
79.3k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
79.3k
    if (CHAR(LaneKind) == '0') { \
1985
49
      printVectorList(MI, OpNum, O, ""); \
1986
49
      return; \
1987
49
    } \
1988
79.3k
    char Suffix[32]; \
1989
79.2k
    if (NumLanes) \
1990
79.2k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
15.3k
            CHAR(LaneKind)); \
1992
79.2k
    else \
1993
79.2k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
63.9k
            CHAR(LaneKind)); \
1995
79.2k
\
1996
79.2k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
79.2k
  }
printTypedVectorList_0_b
Line
Count
Source
1977
15.8k
  { \
1978
15.8k
    AArch64_add_cs_detail_2( \
1979
15.8k
      MI, \
1980
15.8k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
15.8k
              NumLanes), \
1982
15.8k
             LaneKind), \
1983
15.8k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
15.8k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
15.8k
    char Suffix[32]; \
1989
15.8k
    if (NumLanes) \
1990
15.8k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
15.8k
    else \
1993
15.8k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
15.8k
            CHAR(LaneKind)); \
1995
15.8k
\
1996
15.8k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
15.8k
  }
printTypedVectorList_0_d
Line
Count
Source
1977
18.7k
  { \
1978
18.7k
    AArch64_add_cs_detail_2( \
1979
18.7k
      MI, \
1980
18.7k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
18.7k
              NumLanes), \
1982
18.7k
             LaneKind), \
1983
18.7k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
18.7k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
18.7k
    char Suffix[32]; \
1989
18.7k
    if (NumLanes) \
1990
18.7k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
18.7k
    else \
1993
18.7k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
18.7k
            CHAR(LaneKind)); \
1995
18.7k
\
1996
18.7k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
18.7k
  }
printTypedVectorList_0_h
Line
Count
Source
1977
15.3k
  { \
1978
15.3k
    AArch64_add_cs_detail_2( \
1979
15.3k
      MI, \
1980
15.3k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
15.3k
              NumLanes), \
1982
15.3k
             LaneKind), \
1983
15.3k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
15.3k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
15.3k
    char Suffix[32]; \
1989
15.3k
    if (NumLanes) \
1990
15.3k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
15.3k
    else \
1993
15.3k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
15.3k
            CHAR(LaneKind)); \
1995
15.3k
\
1996
15.3k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
15.3k
  }
printTypedVectorList_0_s
Line
Count
Source
1977
13.2k
  { \
1978
13.2k
    AArch64_add_cs_detail_2( \
1979
13.2k
      MI, \
1980
13.2k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
13.2k
              NumLanes), \
1982
13.2k
             LaneKind), \
1983
13.2k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
13.2k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
13.2k
    char Suffix[32]; \
1989
13.2k
    if (NumLanes) \
1990
13.2k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
13.2k
    else \
1993
13.2k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
13.2k
            CHAR(LaneKind)); \
1995
13.2k
\
1996
13.2k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
13.2k
  }
printTypedVectorList_0_q
Line
Count
Source
1977
628
  { \
1978
628
    AArch64_add_cs_detail_2( \
1979
628
      MI, \
1980
628
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
628
              NumLanes), \
1982
628
             LaneKind), \
1983
628
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
628
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
628
    char Suffix[32]; \
1989
628
    if (NumLanes) \
1990
628
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
628
    else \
1993
628
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
628
            CHAR(LaneKind)); \
1995
628
\
1996
628
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
628
  }
printTypedVectorList_16_b
Line
Count
Source
1977
2.93k
  { \
1978
2.93k
    AArch64_add_cs_detail_2( \
1979
2.93k
      MI, \
1980
2.93k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.93k
              NumLanes), \
1982
2.93k
             LaneKind), \
1983
2.93k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.93k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.93k
    char Suffix[32]; \
1989
2.93k
    if (NumLanes) \
1990
2.93k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.93k
            CHAR(LaneKind)); \
1992
2.93k
    else \
1993
2.93k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.93k
\
1996
2.93k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.93k
  }
printTypedVectorList_1_d
Line
Count
Source
1977
189
  { \
1978
189
    AArch64_add_cs_detail_2( \
1979
189
      MI, \
1980
189
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
189
              NumLanes), \
1982
189
             LaneKind), \
1983
189
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
189
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
189
    char Suffix[32]; \
1989
189
    if (NumLanes) \
1990
189
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
189
            CHAR(LaneKind)); \
1992
189
    else \
1993
189
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
189
\
1996
189
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
189
  }
printTypedVectorList_2_d
Line
Count
Source
1977
2.18k
  { \
1978
2.18k
    AArch64_add_cs_detail_2( \
1979
2.18k
      MI, \
1980
2.18k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.18k
              NumLanes), \
1982
2.18k
             LaneKind), \
1983
2.18k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.18k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.18k
    char Suffix[32]; \
1989
2.18k
    if (NumLanes) \
1990
2.18k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.18k
            CHAR(LaneKind)); \
1992
2.18k
    else \
1993
2.18k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.18k
\
1996
2.18k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.18k
  }
printTypedVectorList_2_s
Line
Count
Source
1977
1.10k
  { \
1978
1.10k
    AArch64_add_cs_detail_2( \
1979
1.10k
      MI, \
1980
1.10k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.10k
              NumLanes), \
1982
1.10k
             LaneKind), \
1983
1.10k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.10k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.10k
    char Suffix[32]; \
1989
1.10k
    if (NumLanes) \
1990
1.10k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.10k
            CHAR(LaneKind)); \
1992
1.10k
    else \
1993
1.10k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.10k
\
1996
1.10k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.10k
  }
printTypedVectorList_4_h
Line
Count
Source
1977
1.21k
  { \
1978
1.21k
    AArch64_add_cs_detail_2( \
1979
1.21k
      MI, \
1980
1.21k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.21k
              NumLanes), \
1982
1.21k
             LaneKind), \
1983
1.21k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.21k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.21k
    char Suffix[32]; \
1989
1.21k
    if (NumLanes) \
1990
1.21k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.21k
            CHAR(LaneKind)); \
1992
1.21k
    else \
1993
1.21k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.21k
\
1996
1.21k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.21k
  }
printTypedVectorList_4_s
Line
Count
Source
1977
2.23k
  { \
1978
2.23k
    AArch64_add_cs_detail_2( \
1979
2.23k
      MI, \
1980
2.23k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.23k
              NumLanes), \
1982
2.23k
             LaneKind), \
1983
2.23k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.23k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.23k
    char Suffix[32]; \
1989
2.23k
    if (NumLanes) \
1990
2.23k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.23k
            CHAR(LaneKind)); \
1992
2.23k
    else \
1993
2.23k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.23k
\
1996
2.23k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.23k
  }
printTypedVectorList_8_b
Line
Count
Source
1977
1.38k
  { \
1978
1.38k
    AArch64_add_cs_detail_2( \
1979
1.38k
      MI, \
1980
1.38k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.38k
              NumLanes), \
1982
1.38k
             LaneKind), \
1983
1.38k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.38k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.38k
    char Suffix[32]; \
1989
1.38k
    if (NumLanes) \
1990
1.38k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.38k
            CHAR(LaneKind)); \
1992
1.38k
    else \
1993
1.38k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.38k
\
1996
1.38k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.38k
  }
printTypedVectorList_8_h
Line
Count
Source
1977
4.12k
  { \
1978
4.12k
    AArch64_add_cs_detail_2( \
1979
4.12k
      MI, \
1980
4.12k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
4.12k
              NumLanes), \
1982
4.12k
             LaneKind), \
1983
4.12k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
4.12k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
4.12k
    char Suffix[32]; \
1989
4.12k
    if (NumLanes) \
1990
4.12k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
4.12k
            CHAR(LaneKind)); \
1992
4.12k
    else \
1993
4.12k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
4.12k
\
1996
4.12k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
4.12k
  }
printTypedVectorList_0_0
Line
Count
Source
1977
49
  { \
1978
49
    AArch64_add_cs_detail_2( \
1979
49
      MI, \
1980
49
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
49
              NumLanes), \
1982
49
             LaneKind), \
1983
49
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
49
    if (CHAR(LaneKind) == '0') { \
1985
49
      printVectorList(MI, OpNum, O, ""); \
1986
49
      return; \
1987
49
    } \
1988
49
    char Suffix[32]; \
1989
0
    if (NumLanes) \
1990
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
0
    else \
1993
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
0
\
1996
0
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
0
  }
1998
DEFINE_printTypedVectorList(0, b);
1999
DEFINE_printTypedVectorList(0, d);
2000
DEFINE_printTypedVectorList(0, h);
2001
DEFINE_printTypedVectorList(0, s);
2002
DEFINE_printTypedVectorList(0, q);
2003
DEFINE_printTypedVectorList(16, b);
2004
DEFINE_printTypedVectorList(1, d);
2005
DEFINE_printTypedVectorList(2, d);
2006
DEFINE_printTypedVectorList(2, s);
2007
DEFINE_printTypedVectorList(4, h);
2008
DEFINE_printTypedVectorList(4, s);
2009
DEFINE_printTypedVectorList(8, b);
2010
DEFINE_printTypedVectorList(8, h);
2011
DEFINE_printTypedVectorList(0, 0);
2012
2013
#define DEFINE_printVectorIndex(Scale) \
2014
  void CONCAT(printVectorIndex, Scale)(MCInst * MI, unsigned OpNum, \
2015
               SStream *O) \
2016
43.3k
  { \
2017
43.3k
    AArch64_add_cs_detail_1( \
2018
43.3k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
43.3k
      OpNum, Scale); \
2020
43.3k
    SStream_concat(O, "%s", "["); \
2021
43.3k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
43.3k
               MCInst_getOperand(MI, (OpNum)))); \
2023
43.3k
    SStream_concat0(O, "]"); \
2024
43.3k
  }
printVectorIndex_1
Line
Count
Source
2016
43.3k
  { \
2017
43.3k
    AArch64_add_cs_detail_1( \
2018
43.3k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
43.3k
      OpNum, Scale); \
2020
43.3k
    SStream_concat(O, "%s", "["); \
2021
43.3k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
43.3k
               MCInst_getOperand(MI, (OpNum)))); \
2023
43.3k
    SStream_concat0(O, "]"); \
2024
43.3k
  }
Unexecuted instantiation: printVectorIndex_8
2025
DEFINE_printVectorIndex(1);
2026
DEFINE_printVectorIndex(8);
2027
2028
void printAlignedLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2029
12.8k
{
2030
12.8k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AlignedLabel, OpNum);
2031
12.8k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2032
2033
  // If the label has already been resolved to an immediate offset (say, when
2034
  // we're running the disassembler), just print the immediate.
2035
12.8k
  if (MCOperand_isImm(Op)) {
2036
12.7k
    SStream_concat0(O, markup("<imm:"));
2037
12.7k
    int64_t Offset = MCOperand_getImm(Op) * 4;
2038
12.7k
    if (MI->csh->PrintBranchImmAsAddress)
2039
12.7k
      printUInt64(O, (Address + Offset));
2040
0
    else {
2041
0
      printUInt64Bang(O, (Offset));
2042
0
    }
2043
12.7k
    SStream_concat0(O, markup(">"));
2044
12.7k
    return;
2045
12.7k
  }
2046
2047
85
  printUInt64Bang(O, MCOperand_getImm(Op));
2048
85
}
2049
2050
void printAdrLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2051
0
{
2052
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrLabel, OpNum);
2053
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2054
2055
  // If the label has already been resolved to an immediate offset (say, when
2056
  // we're running the disassembler), just print the immediate.
2057
0
  if (MCOperand_isImm(Op)) {
2058
0
    const int64_t Offset = MCOperand_getImm(Op);
2059
0
    SStream_concat0(O, markup("<imm:"));
2060
0
    if (MI->csh->PrintBranchImmAsAddress)
2061
0
      printUInt64(O, ((Address & -4) + Offset));
2062
0
    else {
2063
0
      printUInt64Bang(O, Offset);
2064
0
    }
2065
0
    SStream_concat0(O, markup(">"));
2066
0
    return;
2067
0
  }
2068
2069
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2070
0
}
2071
2072
void printAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2073
0
{
2074
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrpLabel, OpNum);
2075
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2076
2077
  // If the label has already been resolved to an immediate offset (say, when
2078
  // we're running the disassembler), just print the immediate.
2079
0
  if (MCOperand_isImm(Op)) {
2080
0
    const int64_t Offset = MCOperand_getImm(Op) * 4096;
2081
0
    SStream_concat0(O, markup("<imm:"));
2082
0
    if (MI->csh->PrintBranchImmAsAddress)
2083
0
      printUInt64(O, ((Address & -4096) + Offset));
2084
0
    else {
2085
0
      printUInt64Bang(O, Offset);
2086
0
    }
2087
0
    SStream_concat0(O, markup(">"));
2088
0
    return;
2089
0
  }
2090
2091
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2092
0
}
2093
2094
void printAdrAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2095
5.47k
{
2096
5.47k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrAdrpLabel, OpNum);
2097
5.47k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2098
2099
  // If the label has already been resolved to an immediate offset (say, when
2100
  // we're running the disassembler), just print the immediate.
2101
5.47k
  if (MCOperand_isImm(Op)) {
2102
5.47k
    int64_t Offset = MCOperand_getImm(Op);
2103
5.47k
    if (MCInst_getOpcode(MI) == AArch64_ADRP) {
2104
2.14k
      Offset = Offset * 4096;
2105
2.14k
      Address = Address & -4096;
2106
2.14k
    }
2107
5.47k
    SStream_concat0(O, markup(">"));
2108
5.47k
    if (MI->csh->PrintBranchImmAsAddress)
2109
5.47k
      printUInt64(O, (Address + Offset));
2110
0
    else {
2111
0
      printUInt64Bang(O, Offset);
2112
0
    }
2113
5.47k
    SStream_concat0(O, markup(">"));
2114
5.47k
    return;
2115
5.47k
  }
2116
2117
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2118
0
}
2119
2120
/// Not part of upstream LLVM.
2121
/// Just prints the barrier options as documented in
2122
/// https://github.com/AsahiLinux/docs/blob/main/docs/hw/cpu/apple-instructions.md
2123
void printAppleSysBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2124
956
{
2125
956
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AppleSysBarrierOption,
2126
956
        OpNo);
2127
956
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2128
956
  switch (Val) {
2129
536
  default:
2130
536
    SStream_concat0(O, "<undefined>");
2131
536
    break;
2132
10
  case 0:
2133
10
    SStream_concat0(O, "osh");
2134
10
    break;
2135
270
  case 1:
2136
270
    SStream_concat0(O, "nsh");
2137
270
    break;
2138
31
  case 2:
2139
31
    SStream_concat0(O, "ish");
2140
31
    break;
2141
109
  case 3:
2142
109
    SStream_concat0(O, "sy");
2143
109
    break;
2144
956
  }
2145
956
}
2146
2147
void printBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2148
1.27k
{
2149
1.27k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarrierOption, OpNo);
2150
1.27k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2151
1.27k
  unsigned Opcode = MCInst_getOpcode(MI);
2152
2153
1.27k
  const char *Name;
2154
1.27k
  if (Opcode == AArch64_ISB) {
2155
35
    const AArch64ISB_ISB *ISB = AArch64ISB_lookupISBByEncoding(Val);
2156
35
    Name = ISB ? ISB->Name : "";
2157
1.24k
  } else if (Opcode == AArch64_TSB) {
2158
66
    const AArch64TSB_TSB *TSB = AArch64TSB_lookupTSBByEncoding(Val);
2159
66
    Name = TSB ? TSB->Name : "";
2160
1.17k
  } else {
2161
1.17k
    const AArch64DB_DB *DB = AArch64DB_lookupDBByEncoding(Val);
2162
1.17k
    Name = DB ? DB->Name : "";
2163
1.17k
  }
2164
1.27k
  if (Name[0] != '\0')
2165
933
    SStream_concat0(O, Name);
2166
346
  else {
2167
346
    SStream_concat(O, "%s", markup("<imm:"));
2168
346
    printUInt32Bang(O, Val);
2169
346
    SStream_concat0(O, markup(">"));
2170
346
  }
2171
1.27k
}
2172
2173
void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O)
2174
1.40k
{
2175
1.40k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarriernXSOption, OpNo);
2176
1.40k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2177
2178
1.40k
  const char *Name;
2179
1.40k
  const AArch64DBnXS_DBnXS *DB = AArch64DBnXS_lookupDBnXSByEncoding(Val);
2180
1.40k
  Name = DB ? DB->Name : "";
2181
2182
1.40k
  if (Name[0] != '\0')
2183
1.40k
    SStream_concat0(O, Name);
2184
0
  else {
2185
0
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", Val);
2186
0
    SStream_concat0(O, markup(">"));
2187
0
  }
2188
1.40k
}
2189
2190
static bool isValidSysReg(const AArch64SysReg_SysReg *Reg, bool Read,
2191
        unsigned mode)
2192
7.58k
{
2193
7.58k
  return (Reg && (Read ? Reg->Readable : Reg->Writeable) &&
2194
708
    AArch64_testFeatureList(mode, Reg->FeaturesRequired));
2195
7.58k
}
2196
2197
// Looks up a system register either by encoding or by name. Some system
2198
// registers share the same encoding between different architectures,
2199
// therefore a tablegen lookup by encoding will return an entry regardless
2200
// of the register's predication on a specific subtarget feature. To work
2201
// around this problem we keep an alternative name for such registers and
2202
// look them up by that name if the first lookup was unsuccessful.
2203
static const AArch64SysReg_SysReg *lookupSysReg(unsigned Val, bool Read,
2204
            unsigned mode)
2205
6.31k
{
2206
6.31k
  const AArch64SysReg_SysReg *Reg =
2207
6.31k
    AArch64SysReg_lookupSysRegByEncoding(Val);
2208
2209
6.31k
  if (Reg && !isValidSysReg(Reg, Read, mode))
2210
912
    Reg = AArch64SysReg_lookupSysRegByName(Reg->AltName);
2211
2212
6.31k
  return Reg;
2213
6.31k
}
2214
2215
void printMRSSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2216
1.77k
{
2217
1.77k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MRSSystemRegister, OpNo);
2218
1.77k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2219
2220
  // Horrible hack for the one register that has identical encodings but
2221
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2222
  // going to get the wrong entry
2223
1.77k
  if (Val == AARCH64_SYSREG_DBGDTRRX_EL0) {
2224
213
    SStream_concat0(O, "DBGDTRRX_EL0");
2225
213
    return;
2226
213
  }
2227
2228
  // Horrible hack for two different registers having the same encoding.
2229
1.56k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2230
77
    SStream_concat0(O, "TRCEXTINSELR");
2231
77
    return;
2232
77
  }
2233
2234
1.48k
  const AArch64SysReg_SysReg *Reg =
2235
1.48k
    lookupSysReg(Val, true /*Read*/, MI->csh->mode);
2236
2237
1.48k
  if (isValidSysReg(Reg, true /*Read*/, MI->csh->mode))
2238
105
    SStream_concat0(O, Reg->Name);
2239
1.38k
  else {
2240
1.38k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2241
1.38k
    AArch64SysReg_genericRegisterString(Val, result);
2242
1.38k
    SStream_concat0(O, result);
2243
1.38k
  }
2244
1.48k
}
2245
2246
void printMSRSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2247
5.02k
{
2248
5.02k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MSRSystemRegister, OpNo);
2249
5.02k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2250
2251
  // Horrible hack for the one register that has identical encodings but
2252
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2253
  // going to get the wrong entry
2254
5.02k
  if (Val == AARCH64_SYSREG_DBGDTRTX_EL0) {
2255
148
    SStream_concat0(O, "DBGDTRTX_EL0");
2256
148
    return;
2257
148
  }
2258
2259
  // Horrible hack for two different registers having the same encoding.
2260
4.87k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2261
42
    SStream_concat0(O, "TRCEXTINSELR");
2262
42
    return;
2263
42
  }
2264
2265
4.83k
  const AArch64SysReg_SysReg *Reg =
2266
4.83k
    lookupSysReg(Val, false /*Read*/, MI->csh->mode);
2267
2268
4.83k
  if (isValidSysReg(Reg, false /*Read*/, MI->csh->mode))
2269
249
    SStream_concat0(O, Reg->Name);
2270
4.58k
  else {
2271
4.58k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2272
4.58k
    AArch64SysReg_genericRegisterString(Val, result);
2273
4.58k
    SStream_concat0(O, result);
2274
4.58k
  }
2275
4.83k
}
2276
2277
void printSystemPStateField(MCInst *MI, unsigned OpNo, SStream *O)
2278
790
{
2279
790
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SystemPStateField, OpNo);
2280
790
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2281
2282
790
  const AArch64PState_PStateImm0_15 *PStateImm15 =
2283
790
    AArch64PState_lookupPStateImm0_15ByEncoding(Val);
2284
790
  const AArch64PState_PStateImm0_1 *PStateImm1 =
2285
790
    AArch64PState_lookupPStateImm0_1ByEncoding(Val);
2286
790
  if (PStateImm15 &&
2287
668
      AArch64_testFeatureList(MI->csh->mode,
2288
668
            PStateImm15->FeaturesRequired))
2289
668
    SStream_concat0(O, PStateImm15->Name);
2290
122
  else if (PStateImm1 &&
2291
122
     AArch64_testFeatureList(MI->csh->mode,
2292
122
           PStateImm1->FeaturesRequired))
2293
122
    SStream_concat0(O, PStateImm1->Name);
2294
0
  else {
2295
0
    printUInt32Bang(O, (Val));
2296
0
    SStream_concat1(O, '\0');
2297
0
  }
2298
790
}
2299
2300
void printSIMDType10Operand(MCInst *MI, unsigned OpNo, SStream *O)
2301
1.35k
{
2302
1.35k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SIMDType10Operand, OpNo);
2303
1.35k
  unsigned RawVal = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2304
1.35k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2305
1.35k
  SStream_concat(O, "%s#%#016llx", markup("<imm:"), Val);
2306
1.35k
  SStream_concat0(O, markup(">"));
2307
1.35k
}
2308
2309
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
2310
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
2311
    MCInst * MI, unsigned OpNo, SStream *O) \
2312
3.70k
  { \
2313
3.70k
    AArch64_add_cs_detail_2( \
2314
3.70k
      MI, \
2315
3.70k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
3.70k
              Angle), \
2317
3.70k
             Remainder), \
2318
3.70k
      OpNo, Angle, Remainder); \
2319
3.70k
    unsigned Val = \
2320
3.70k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
3.70k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
3.70k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
3.70k
    SStream_concat0(O, markup(">")); \
2324
3.70k
  }
AArch64InstPrinter.c:printComplexRotationOp_180_90
Line
Count
Source
2312
552
  { \
2313
552
    AArch64_add_cs_detail_2( \
2314
552
      MI, \
2315
552
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
552
              Angle), \
2317
552
             Remainder), \
2318
552
      OpNo, Angle, Remainder); \
2319
552
    unsigned Val = \
2320
552
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
552
    SStream_concat(O, "%s", markup("<imm:")); \
2322
552
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
552
    SStream_concat0(O, markup(">")); \
2324
552
  }
AArch64InstPrinter.c:printComplexRotationOp_90_0
Line
Count
Source
2312
3.15k
  { \
2313
3.15k
    AArch64_add_cs_detail_2( \
2314
3.15k
      MI, \
2315
3.15k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
3.15k
              Angle), \
2317
3.15k
             Remainder), \
2318
3.15k
      OpNo, Angle, Remainder); \
2319
3.15k
    unsigned Val = \
2320
3.15k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
3.15k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
3.15k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
3.15k
    SStream_concat0(O, markup(">")); \
2324
3.15k
  }
2325
DEFINE_printComplexRotationOp(180, 90);
2326
DEFINE_printComplexRotationOp(90, 0);
2327
2328
void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2329
7.97k
{
2330
7.97k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEPattern, OpNum);
2331
7.97k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2332
7.97k
  const AArch64SVEPredPattern_SVEPREDPAT *Pat =
2333
7.97k
    AArch64SVEPredPattern_lookupSVEPREDPATByEncoding(Val);
2334
7.97k
  if (Pat)
2335
5.22k
    SStream_concat0(O, Pat->Name);
2336
2.74k
  else
2337
2.74k
    printUInt32Bang(O, Val);
2338
7.97k
}
2339
2340
void printSVEVecLenSpecifier(MCInst *MI, unsigned OpNum, SStream *O)
2341
1.76k
{
2342
1.76k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEVecLenSpecifier, OpNum);
2343
1.76k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2344
  // Pattern has only 1 bit
2345
1.76k
  if (Val > 1)
2346
0
    CS_ASSERT_RET(0 && "Invalid vector length specifier");
2347
1.76k
  const AArch64SVEVecLenSpecifier_SVEVECLENSPECIFIER *Pat =
2348
1.76k
    AArch64SVEVecLenSpecifier_lookupSVEVECLENSPECIFIERByEncoding(
2349
1.76k
      Val);
2350
1.76k
  if (Pat)
2351
1.76k
    SStream_concat0(O, Pat->Name);
2352
1.76k
}
2353
2354
#define DEFINE_printSVERegOp(suffix) \
2355
  void CONCAT(printSVERegOp, suffix)(MCInst * MI, unsigned OpNum, \
2356
             SStream *O) \
2357
175k
  { \
2358
175k
    AArch64_add_cs_detail_1( \
2359
175k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
175k
      CHAR(suffix)); \
2361
175k
    switch (CHAR(suffix)) { \
2362
51.1k
    case '0': \
2363
83.6k
    case 'b': \
2364
121k
    case 'h': \
2365
145k
    case 's': \
2366
173k
    case 'd': \
2367
175k
    case 'q': \
2368
175k
      break; \
2369
173k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
175k
    } \
2372
175k
\
2373
175k
    unsigned Reg = \
2374
175k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
175k
    printRegName(O, Reg); \
2376
175k
    if (CHAR(suffix) != '0') { \
2377
124k
      SStream_concat1(O, '.'); \
2378
124k
      SStream_concat1(O, CHAR(suffix)); \
2379
124k
    } \
2380
175k
  }
printSVERegOp_b
Line
Count
Source
2357
32.5k
  { \
2358
32.5k
    AArch64_add_cs_detail_1( \
2359
32.5k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
32.5k
      CHAR(suffix)); \
2361
32.5k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
32.5k
    case 'b': \
2364
32.5k
    case 'h': \
2365
32.5k
    case 's': \
2366
32.5k
    case 'd': \
2367
32.5k
    case 'q': \
2368
32.5k
      break; \
2369
32.5k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
32.5k
    } \
2372
32.5k
\
2373
32.5k
    unsigned Reg = \
2374
32.5k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
32.5k
    printRegName(O, Reg); \
2376
32.5k
    if (CHAR(suffix) != '0') { \
2377
32.5k
      SStream_concat1(O, '.'); \
2378
32.5k
      SStream_concat1(O, CHAR(suffix)); \
2379
32.5k
    } \
2380
32.5k
  }
printSVERegOp_d
Line
Count
Source
2357
28.2k
  { \
2358
28.2k
    AArch64_add_cs_detail_1( \
2359
28.2k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
28.2k
      CHAR(suffix)); \
2361
28.2k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
0
    case 's': \
2366
28.2k
    case 'd': \
2367
28.2k
    case 'q': \
2368
28.2k
      break; \
2369
28.2k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
28.2k
    } \
2372
28.2k
\
2373
28.2k
    unsigned Reg = \
2374
28.2k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
28.2k
    printRegName(O, Reg); \
2376
28.2k
    if (CHAR(suffix) != '0') { \
2377
28.2k
      SStream_concat1(O, '.'); \
2378
28.2k
      SStream_concat1(O, CHAR(suffix)); \
2379
28.2k
    } \
2380
28.2k
  }
printSVERegOp_h
Line
Count
Source
2357
37.6k
  { \
2358
37.6k
    AArch64_add_cs_detail_1( \
2359
37.6k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
37.6k
      CHAR(suffix)); \
2361
37.6k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
37.6k
    case 'h': \
2365
37.6k
    case 's': \
2366
37.6k
    case 'd': \
2367
37.6k
    case 'q': \
2368
37.6k
      break; \
2369
37.6k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
37.6k
    } \
2372
37.6k
\
2373
37.6k
    unsigned Reg = \
2374
37.6k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
37.6k
    printRegName(O, Reg); \
2376
37.6k
    if (CHAR(suffix) != '0') { \
2377
37.6k
      SStream_concat1(O, '.'); \
2378
37.6k
      SStream_concat1(O, CHAR(suffix)); \
2379
37.6k
    } \
2380
37.6k
  }
printSVERegOp_s
Line
Count
Source
2357
24.4k
  { \
2358
24.4k
    AArch64_add_cs_detail_1( \
2359
24.4k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
24.4k
      CHAR(suffix)); \
2361
24.4k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
24.4k
    case 's': \
2366
24.4k
    case 'd': \
2367
24.4k
    case 'q': \
2368
24.4k
      break; \
2369
24.4k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
24.4k
    } \
2372
24.4k
\
2373
24.4k
    unsigned Reg = \
2374
24.4k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
24.4k
    printRegName(O, Reg); \
2376
24.4k
    if (CHAR(suffix) != '0') { \
2377
24.4k
      SStream_concat1(O, '.'); \
2378
24.4k
      SStream_concat1(O, CHAR(suffix)); \
2379
24.4k
    } \
2380
24.4k
  }
printSVERegOp_0
Line
Count
Source
2357
51.1k
  { \
2358
51.1k
    AArch64_add_cs_detail_1( \
2359
51.1k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
51.1k
      CHAR(suffix)); \
2361
51.1k
    switch (CHAR(suffix)) { \
2362
51.1k
    case '0': \
2363
51.1k
    case 'b': \
2364
51.1k
    case 'h': \
2365
51.1k
    case 's': \
2366
51.1k
    case 'd': \
2367
51.1k
    case 'q': \
2368
51.1k
      break; \
2369
51.1k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
51.1k
    } \
2372
51.1k
\
2373
51.1k
    unsigned Reg = \
2374
51.1k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
51.1k
    printRegName(O, Reg); \
2376
51.1k
    if (CHAR(suffix) != '0') { \
2377
0
      SStream_concat1(O, '.'); \
2378
0
      SStream_concat1(O, CHAR(suffix)); \
2379
0
    } \
2380
51.1k
  }
printSVERegOp_q
Line
Count
Source
2357
1.28k
  { \
2358
1.28k
    AArch64_add_cs_detail_1( \
2359
1.28k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
1.28k
      CHAR(suffix)); \
2361
1.28k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
0
    case 's': \
2366
0
    case 'd': \
2367
1.28k
    case 'q': \
2368
1.28k
      break; \
2369
0
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
1.28k
    } \
2372
1.28k
\
2373
1.28k
    unsigned Reg = \
2374
1.28k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
1.28k
    printRegName(O, Reg); \
2376
1.28k
    if (CHAR(suffix) != '0') { \
2377
1.28k
      SStream_concat1(O, '.'); \
2378
1.28k
      SStream_concat1(O, CHAR(suffix)); \
2379
1.28k
    } \
2380
1.28k
  }
2381
DEFINE_printSVERegOp(b);
2382
DEFINE_printSVERegOp(d);
2383
DEFINE_printSVERegOp(h);
2384
DEFINE_printSVERegOp(s);
2385
DEFINE_printSVERegOp(0);
2386
DEFINE_printSVERegOp(q);
2387
2388
#define DECLARE_printImmSVE_S32(T) \
2389
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2390
3.88k
  { \
2391
3.88k
    printInt32Bang(O, Val); \
2392
3.88k
  }
printImmSVE_int16_t
Line
Count
Source
2390
1.44k
  { \
2391
1.44k
    printInt32Bang(O, Val); \
2392
1.44k
  }
printImmSVE_int8_t
Line
Count
Source
2390
645
  { \
2391
645
    printInt32Bang(O, Val); \
2392
645
  }
printImmSVE_int32_t
Line
Count
Source
2390
1.79k
  { \
2391
1.79k
    printInt32Bang(O, Val); \
2392
1.79k
  }
2393
DECLARE_printImmSVE_S32(int16_t);
2394
DECLARE_printImmSVE_S32(int8_t);
2395
DECLARE_printImmSVE_S32(int32_t);
2396
2397
#define DECLARE_printImmSVE_U32(T) \
2398
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2399
404
  { \
2400
404
    printUInt32Bang(O, Val); \
2401
404
  }
printImmSVE_uint16_t
Line
Count
Source
2399
122
  { \
2400
122
    printUInt32Bang(O, Val); \
2401
122
  }
printImmSVE_uint8_t
Line
Count
Source
2399
108
  { \
2400
108
    printUInt32Bang(O, Val); \
2401
108
  }
printImmSVE_uint32_t
Line
Count
Source
2399
174
  { \
2400
174
    printUInt32Bang(O, Val); \
2401
174
  }
2402
DECLARE_printImmSVE_U32(uint16_t);
2403
DECLARE_printImmSVE_U32(uint8_t);
2404
DECLARE_printImmSVE_U32(uint32_t);
2405
2406
#define DECLARE_printImmSVE_S64(T) \
2407
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2408
1.21k
  { \
2409
1.21k
    printInt64Bang(O, Val); \
2410
1.21k
  }
2411
DECLARE_printImmSVE_S64(int64_t);
2412
2413
#define DECLARE_printImmSVE_U64(T) \
2414
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2415
187
  { \
2416
187
    printUInt64Bang(O, Val); \
2417
187
  }
2418
DECLARE_printImmSVE_U64(uint64_t);
2419
2420
#define DEFINE_isSignedType(T) \
2421
  static inline bool CONCAT(isSignedType, T)() \
2422
2.36k
  { \
2423
2.36k
    return CHAR(T) == 'i'; \
2424
2.36k
  }
AArch64InstPrinter.c:isSignedType_int16_t
Line
Count
Source
2422
414
  { \
2423
414
    return CHAR(T) == 'i'; \
2424
414
  }
AArch64InstPrinter.c:isSignedType_int8_t
Line
Count
Source
2422
645
  { \
2423
645
    return CHAR(T) == 'i'; \
2424
645
  }
AArch64InstPrinter.c:isSignedType_int64_t
Line
Count
Source
2422
339
  { \
2423
339
    return CHAR(T) == 'i'; \
2424
339
  }
AArch64InstPrinter.c:isSignedType_int32_t
Line
Count
Source
2422
377
  { \
2423
377
    return CHAR(T) == 'i'; \
2424
377
  }
AArch64InstPrinter.c:isSignedType_uint16_t
Line
Count
Source
2422
122
  { \
2423
122
    return CHAR(T) == 'i'; \
2424
122
  }
AArch64InstPrinter.c:isSignedType_uint8_t
Line
Count
Source
2422
108
  { \
2423
108
    return CHAR(T) == 'i'; \
2424
108
  }
AArch64InstPrinter.c:isSignedType_uint64_t
Line
Count
Source
2422
187
  { \
2423
187
    return CHAR(T) == 'i'; \
2424
187
  }
AArch64InstPrinter.c:isSignedType_uint32_t
Line
Count
Source
2422
174
  { \
2423
174
    return CHAR(T) == 'i'; \
2424
174
  }
2425
DEFINE_isSignedType(int8_t);
2426
DEFINE_isSignedType(int16_t);
2427
DEFINE_isSignedType(int32_t);
2428
DEFINE_isSignedType(int64_t);
2429
DEFINE_isSignedType(uint8_t);
2430
DEFINE_isSignedType(uint16_t);
2431
DEFINE_isSignedType(uint32_t);
2432
DEFINE_isSignedType(uint64_t);
2433
2434
#define DEFINE_printImm8OptLsl(T) \
2435
  void CONCAT(printImm8OptLsl, T)(MCInst * MI, unsigned OpNum, \
2436
          SStream *O) \
2437
3.00k
  { \
2438
3.00k
    AArch64_add_cs_detail_1( \
2439
3.00k
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
3.00k
      sizeof(T)); \
2441
3.00k
    unsigned UnscaledVal = \
2442
3.00k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
3.00k
    unsigned Shift = \
2444
3.00k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
3.00k
\
2446
3.00k
    if ((UnscaledVal == 0) && \
2447
3.00k
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
638
      SStream_concat(O, "%s", markup("<imm:")); \
2449
638
      SStream_concat1(O, '#'); \
2450
638
      printUInt64(O, (UnscaledVal)); \
2451
638
      SStream_concat0(O, markup(">")); \
2452
638
      printShifter(MI, OpNum + 1, O); \
2453
638
      return; \
2454
638
    } \
2455
3.00k
\
2456
3.00k
    T Val; \
2457
2.36k
    if (CONCAT(isSignedType, T)()) \
2458
2.36k
      Val = (int8_t)UnscaledVal * \
2459
1.77k
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
2.36k
    else \
2461
2.36k
      Val = (uint8_t)UnscaledVal * \
2462
591
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
2.36k
\
2464
2.36k
    CONCAT(printImmSVE, T)(Val, O); \
2465
2.36k
  }
printImm8OptLsl_int16_t
Line
Count
Source
2437
617
  { \
2438
617
    AArch64_add_cs_detail_1( \
2439
617
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
617
      sizeof(T)); \
2441
617
    unsigned UnscaledVal = \
2442
617
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
617
    unsigned Shift = \
2444
617
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
617
\
2446
617
    if ((UnscaledVal == 0) && \
2447
617
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
203
      SStream_concat(O, "%s", markup("<imm:")); \
2449
203
      SStream_concat1(O, '#'); \
2450
203
      printUInt64(O, (UnscaledVal)); \
2451
203
      SStream_concat0(O, markup(">")); \
2452
203
      printShifter(MI, OpNum + 1, O); \
2453
203
      return; \
2454
203
    } \
2455
617
\
2456
617
    T Val; \
2457
414
    if (CONCAT(isSignedType, T)()) \
2458
414
      Val = (int8_t)UnscaledVal * \
2459
414
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
414
    else \
2461
414
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
414
\
2464
414
    CONCAT(printImmSVE, T)(Val, O); \
2465
414
  }
printImm8OptLsl_int8_t
Line
Count
Source
2437
645
  { \
2438
645
    AArch64_add_cs_detail_1( \
2439
645
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
645
      sizeof(T)); \
2441
645
    unsigned UnscaledVal = \
2442
645
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
645
    unsigned Shift = \
2444
645
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
645
\
2446
645
    if ((UnscaledVal == 0) && \
2447
645
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
0
      SStream_concat(O, "%s", markup("<imm:")); \
2449
0
      SStream_concat1(O, '#'); \
2450
0
      printUInt64(O, (UnscaledVal)); \
2451
0
      SStream_concat0(O, markup(">")); \
2452
0
      printShifter(MI, OpNum + 1, O); \
2453
0
      return; \
2454
0
    } \
2455
645
\
2456
645
    T Val; \
2457
645
    if (CONCAT(isSignedType, T)()) \
2458
645
      Val = (int8_t)UnscaledVal * \
2459
645
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
645
    else \
2461
645
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
645
\
2464
645
    CONCAT(printImmSVE, T)(Val, O); \
2465
645
  }
printImm8OptLsl_int64_t
Line
Count
Source
2437
439
  { \
2438
439
    AArch64_add_cs_detail_1( \
2439
439
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
439
      sizeof(T)); \
2441
439
    unsigned UnscaledVal = \
2442
439
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
439
    unsigned Shift = \
2444
439
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
439
\
2446
439
    if ((UnscaledVal == 0) && \
2447
439
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
100
      SStream_concat(O, "%s", markup("<imm:")); \
2449
100
      SStream_concat1(O, '#'); \
2450
100
      printUInt64(O, (UnscaledVal)); \
2451
100
      SStream_concat0(O, markup(">")); \
2452
100
      printShifter(MI, OpNum + 1, O); \
2453
100
      return; \
2454
100
    } \
2455
439
\
2456
439
    T Val; \
2457
339
    if (CONCAT(isSignedType, T)()) \
2458
339
      Val = (int8_t)UnscaledVal * \
2459
339
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
339
    else \
2461
339
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
339
\
2464
339
    CONCAT(printImmSVE, T)(Val, O); \
2465
339
  }
printImm8OptLsl_int32_t
Line
Count
Source
2437
412
  { \
2438
412
    AArch64_add_cs_detail_1( \
2439
412
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
412
      sizeof(T)); \
2441
412
    unsigned UnscaledVal = \
2442
412
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
412
    unsigned Shift = \
2444
412
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
412
\
2446
412
    if ((UnscaledVal == 0) && \
2447
412
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
35
      SStream_concat(O, "%s", markup("<imm:")); \
2449
35
      SStream_concat1(O, '#'); \
2450
35
      printUInt64(O, (UnscaledVal)); \
2451
35
      SStream_concat0(O, markup(">")); \
2452
35
      printShifter(MI, OpNum + 1, O); \
2453
35
      return; \
2454
35
    } \
2455
412
\
2456
412
    T Val; \
2457
377
    if (CONCAT(isSignedType, T)()) \
2458
377
      Val = (int8_t)UnscaledVal * \
2459
377
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
377
    else \
2461
377
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
377
\
2464
377
    CONCAT(printImmSVE, T)(Val, O); \
2465
377
  }
printImm8OptLsl_uint16_t
Line
Count
Source
2437
182
  { \
2438
182
    AArch64_add_cs_detail_1( \
2439
182
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
182
      sizeof(T)); \
2441
182
    unsigned UnscaledVal = \
2442
182
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
182
    unsigned Shift = \
2444
182
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
182
\
2446
182
    if ((UnscaledVal == 0) && \
2447
182
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
60
      SStream_concat(O, "%s", markup("<imm:")); \
2449
60
      SStream_concat1(O, '#'); \
2450
60
      printUInt64(O, (UnscaledVal)); \
2451
60
      SStream_concat0(O, markup(">")); \
2452
60
      printShifter(MI, OpNum + 1, O); \
2453
60
      return; \
2454
60
    } \
2455
182
\
2456
182
    T Val; \
2457
122
    if (CONCAT(isSignedType, T)()) \
2458
122
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
122
    else \
2461
122
      Val = (uint8_t)UnscaledVal * \
2462
122
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
122
\
2464
122
    CONCAT(printImmSVE, T)(Val, O); \
2465
122
  }
printImm8OptLsl_uint8_t
Line
Count
Source
2437
108
  { \
2438
108
    AArch64_add_cs_detail_1( \
2439
108
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
108
      sizeof(T)); \
2441
108
    unsigned UnscaledVal = \
2442
108
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
108
    unsigned Shift = \
2444
108
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
108
\
2446
108
    if ((UnscaledVal == 0) && \
2447
108
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
0
      SStream_concat(O, "%s", markup("<imm:")); \
2449
0
      SStream_concat1(O, '#'); \
2450
0
      printUInt64(O, (UnscaledVal)); \
2451
0
      SStream_concat0(O, markup(">")); \
2452
0
      printShifter(MI, OpNum + 1, O); \
2453
0
      return; \
2454
0
    } \
2455
108
\
2456
108
    T Val; \
2457
108
    if (CONCAT(isSignedType, T)()) \
2458
108
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
108
    else \
2461
108
      Val = (uint8_t)UnscaledVal * \
2462
108
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
108
\
2464
108
    CONCAT(printImmSVE, T)(Val, O); \
2465
108
  }
printImm8OptLsl_uint64_t
Line
Count
Source
2437
341
  { \
2438
341
    AArch64_add_cs_detail_1( \
2439
341
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
341
      sizeof(T)); \
2441
341
    unsigned UnscaledVal = \
2442
341
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
341
    unsigned Shift = \
2444
341
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
341
\
2446
341
    if ((UnscaledVal == 0) && \
2447
341
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
154
      SStream_concat(O, "%s", markup("<imm:")); \
2449
154
      SStream_concat1(O, '#'); \
2450
154
      printUInt64(O, (UnscaledVal)); \
2451
154
      SStream_concat0(O, markup(">")); \
2452
154
      printShifter(MI, OpNum + 1, O); \
2453
154
      return; \
2454
154
    } \
2455
341
\
2456
341
    T Val; \
2457
187
    if (CONCAT(isSignedType, T)()) \
2458
187
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
187
    else \
2461
187
      Val = (uint8_t)UnscaledVal * \
2462
187
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
187
\
2464
187
    CONCAT(printImmSVE, T)(Val, O); \
2465
187
  }
printImm8OptLsl_uint32_t
Line
Count
Source
2437
260
  { \
2438
260
    AArch64_add_cs_detail_1( \
2439
260
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
260
      sizeof(T)); \
2441
260
    unsigned UnscaledVal = \
2442
260
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
260
    unsigned Shift = \
2444
260
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
260
\
2446
260
    if ((UnscaledVal == 0) && \
2447
260
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
86
      SStream_concat(O, "%s", markup("<imm:")); \
2449
86
      SStream_concat1(O, '#'); \
2450
86
      printUInt64(O, (UnscaledVal)); \
2451
86
      SStream_concat0(O, markup(">")); \
2452
86
      printShifter(MI, OpNum + 1, O); \
2453
86
      return; \
2454
86
    } \
2455
260
\
2456
260
    T Val; \
2457
174
    if (CONCAT(isSignedType, T)()) \
2458
174
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
174
    else \
2461
174
      Val = (uint8_t)UnscaledVal * \
2462
174
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
174
\
2464
174
    CONCAT(printImmSVE, T)(Val, O); \
2465
174
  }
2466
DEFINE_printImm8OptLsl(int16_t);
2467
DEFINE_printImm8OptLsl(int8_t);
2468
DEFINE_printImm8OptLsl(int64_t);
2469
DEFINE_printImm8OptLsl(int32_t);
2470
DEFINE_printImm8OptLsl(uint16_t);
2471
DEFINE_printImm8OptLsl(uint8_t);
2472
DEFINE_printImm8OptLsl(uint64_t);
2473
DEFINE_printImm8OptLsl(uint32_t);
2474
2475
#define DEFINE_printSVELogicalImm(T) \
2476
  void CONCAT(printSVELogicalImm, T)(MCInst * MI, unsigned OpNum, \
2477
             SStream *O) \
2478
4.46k
  { \
2479
4.46k
    AArch64_add_cs_detail_1( \
2480
4.46k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
4.46k
      sizeof(T)); \
2482
4.46k
    typedef T SignedT; \
2483
4.46k
    typedef CONCATS(u, T) UnsignedT; \
2484
4.46k
\
2485
4.46k
    uint64_t Val = \
2486
4.46k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
4.46k
    UnsignedT PrintVal = \
2488
4.46k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
4.46k
\
2490
4.46k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
4.46k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
4.46k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
2.29k
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
2.29k
    else { \
2495
1.14k
      SStream_concat(O, "%s", markup("<imm:")); \
2496
1.14k
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
1.14k
      SStream_concat0(O, markup(">")); \
2498
1.14k
    } \
2499
4.46k
  }
printSVELogicalImm_int16_t
Line
Count
Source
2478
1.02k
  { \
2479
1.02k
    AArch64_add_cs_detail_1( \
2480
1.02k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.02k
      sizeof(T)); \
2482
1.02k
    typedef T SignedT; \
2483
1.02k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.02k
\
2485
1.02k
    uint64_t Val = \
2486
1.02k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.02k
    UnsignedT PrintVal = \
2488
1.02k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.02k
\
2490
1.02k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.02k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.02k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
0
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
0
    else { \
2495
0
      SStream_concat(O, "%s", markup("<imm:")); \
2496
0
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
0
      SStream_concat0(O, markup(">")); \
2498
0
    } \
2499
1.02k
  }
printSVELogicalImm_int32_t
Line
Count
Source
2478
1.67k
  { \
2479
1.67k
    AArch64_add_cs_detail_1( \
2480
1.67k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.67k
      sizeof(T)); \
2482
1.67k
    typedef T SignedT; \
2483
1.67k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.67k
\
2485
1.67k
    uint64_t Val = \
2486
1.67k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.67k
    UnsignedT PrintVal = \
2488
1.67k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.67k
\
2490
1.67k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.67k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.67k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
572
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
572
    else { \
2495
255
      SStream_concat(O, "%s", markup("<imm:")); \
2496
255
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
255
      SStream_concat0(O, markup(">")); \
2498
255
    } \
2499
1.67k
  }
printSVELogicalImm_int64_t
Line
Count
Source
2478
1.76k
  { \
2479
1.76k
    AArch64_add_cs_detail_1( \
2480
1.76k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.76k
      sizeof(T)); \
2482
1.76k
    typedef T SignedT; \
2483
1.76k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.76k
\
2485
1.76k
    uint64_t Val = \
2486
1.76k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.76k
    UnsignedT PrintVal = \
2488
1.76k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.76k
\
2490
1.76k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.76k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.76k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
1.72k
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
1.72k
    else { \
2495
892
      SStream_concat(O, "%s", markup("<imm:")); \
2496
892
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
892
      SStream_concat0(O, markup(">")); \
2498
892
    } \
2499
1.76k
  }
2500
DEFINE_printSVELogicalImm(int16_t);
2501
DEFINE_printSVELogicalImm(int32_t);
2502
DEFINE_printSVELogicalImm(int64_t);
2503
2504
#define DEFINE_printZPRasFPR(Width) \
2505
  void CONCAT(printZPRasFPR, Width)(MCInst * MI, unsigned OpNum, \
2506
            SStream *O) \
2507
3.16k
  { \
2508
3.16k
    AArch64_add_cs_detail_1( \
2509
3.16k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
3.16k
      Width); \
2511
3.16k
    unsigned Base; \
2512
3.16k
    switch (Width) { \
2513
527
    case 8: \
2514
527
      Base = AArch64_B0; \
2515
527
      break; \
2516
1.15k
    case 16: \
2517
1.15k
      Base = AArch64_H0; \
2518
1.15k
      break; \
2519
292
    case 32: \
2520
292
      Base = AArch64_S0; \
2521
292
      break; \
2522
1.12k
    case 64: \
2523
1.12k
      Base = AArch64_D0; \
2524
1.12k
      break; \
2525
68
    case 128: \
2526
68
      Base = AArch64_Q0; \
2527
68
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
3.16k
    } \
2531
3.16k
    unsigned Reg = \
2532
3.16k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
3.16k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
3.16k
  }
printZPRasFPR_8
Line
Count
Source
2507
527
  { \
2508
527
    AArch64_add_cs_detail_1( \
2509
527
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
527
      Width); \
2511
527
    unsigned Base; \
2512
527
    switch (Width) { \
2513
527
    case 8: \
2514
527
      Base = AArch64_B0; \
2515
527
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
527
    } \
2531
527
    unsigned Reg = \
2532
527
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
527
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
527
  }
printZPRasFPR_64
Line
Count
Source
2507
1.12k
  { \
2508
1.12k
    AArch64_add_cs_detail_1( \
2509
1.12k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
1.12k
      Width); \
2511
1.12k
    unsigned Base; \
2512
1.12k
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
1.12k
    case 64: \
2523
1.12k
      Base = AArch64_D0; \
2524
1.12k
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
1.12k
    } \
2531
1.12k
    unsigned Reg = \
2532
1.12k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
1.12k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
1.12k
  }
printZPRasFPR_16
Line
Count
Source
2507
1.15k
  { \
2508
1.15k
    AArch64_add_cs_detail_1( \
2509
1.15k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
1.15k
      Width); \
2511
1.15k
    unsigned Base; \
2512
1.15k
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
1.15k
    case 16: \
2517
1.15k
      Base = AArch64_H0; \
2518
1.15k
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
1.15k
    } \
2531
1.15k
    unsigned Reg = \
2532
1.15k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
1.15k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
1.15k
  }
printZPRasFPR_32
Line
Count
Source
2507
292
  { \
2508
292
    AArch64_add_cs_detail_1( \
2509
292
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
292
      Width); \
2511
292
    unsigned Base; \
2512
292
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
292
    case 32: \
2520
292
      Base = AArch64_S0; \
2521
292
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
292
    } \
2531
292
    unsigned Reg = \
2532
292
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
292
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
292
  }
printZPRasFPR_128
Line
Count
Source
2507
68
  { \
2508
68
    AArch64_add_cs_detail_1( \
2509
68
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
68
      Width); \
2511
68
    unsigned Base; \
2512
68
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
68
    case 128: \
2526
68
      Base = AArch64_Q0; \
2527
68
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
68
    } \
2531
68
    unsigned Reg = \
2532
68
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
68
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
68
  }
2535
DEFINE_printZPRasFPR(8);
2536
DEFINE_printZPRasFPR(64);
2537
DEFINE_printZPRasFPR(16);
2538
DEFINE_printZPRasFPR(32);
2539
DEFINE_printZPRasFPR(128);
2540
2541
#define DEFINE_printExactFPImm(ImmIs0, ImmIs1) \
2542
  void CONCAT(printExactFPImm, CONCAT(ImmIs0, ImmIs1))( \
2543
    MCInst * MI, unsigned OpNum, SStream *O) \
2544
1.01k
  { \
2545
1.01k
    AArch64_add_cs_detail_2( \
2546
1.01k
      MI, \
2547
1.01k
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
1.01k
             ImmIs1), \
2549
1.01k
      OpNum, ImmIs0, ImmIs1); \
2550
1.01k
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
1.01k
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
1.01k
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
1.01k
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
1.01k
    unsigned Val = \
2555
1.01k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
1.01k
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
1.01k
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
1.01k
    SStream_concat0(O, markup(">")); \
2559
1.01k
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_one
Line
Count
Source
2544
227
  { \
2545
227
    AArch64_add_cs_detail_2( \
2546
227
      MI, \
2547
227
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
227
             ImmIs1), \
2549
227
      OpNum, ImmIs0, ImmIs1); \
2550
227
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
227
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
227
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
227
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
227
    unsigned Val = \
2555
227
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
227
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
227
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
227
    SStream_concat0(O, markup(">")); \
2559
227
  }
printExactFPImm_AArch64ExactFPImm_zero_AArch64ExactFPImm_one
Line
Count
Source
2544
368
  { \
2545
368
    AArch64_add_cs_detail_2( \
2546
368
      MI, \
2547
368
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
368
             ImmIs1), \
2549
368
      OpNum, ImmIs0, ImmIs1); \
2550
368
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
368
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
368
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
368
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
368
    unsigned Val = \
2555
368
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
368
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
368
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
368
    SStream_concat0(O, markup(">")); \
2559
368
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_two
Line
Count
Source
2544
416
  { \
2545
416
    AArch64_add_cs_detail_2( \
2546
416
      MI, \
2547
416
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
416
             ImmIs1), \
2549
416
      OpNum, ImmIs0, ImmIs1); \
2550
416
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
416
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
416
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
416
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
416
    unsigned Val = \
2555
416
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
416
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
416
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
416
    SStream_concat0(O, markup(">")); \
2559
416
  }
2560
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_one);
2561
DEFINE_printExactFPImm(AArch64ExactFPImm_zero, AArch64ExactFPImm_one);
2562
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_two);
2563
2564
void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2565
6.48k
{
2566
6.48k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64as32, OpNum);
2567
6.48k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2568
6.48k
  printRegName(O, getWRegFromXReg(Reg));
2569
6.48k
}
2570
2571
void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O)
2572
141
{
2573
141
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64x8, OpNum);
2574
141
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2575
141
  printRegName(O,
2576
141
         MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0));
2577
141
}
2578
2579
void printSyspXzrPair(MCInst *MI, unsigned OpNum, SStream *O)
2580
907
{
2581
907
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SyspXzrPair, OpNum);
2582
907
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2583
2584
907
  SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName),
2585
907
           ", ");
2586
907
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2587
907
}
2588
2589
const char *AArch64_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
2590
203k
{
2591
203k
  return getRegisterName(RegNo, AltIdx);
2592
203k
}
2593
2594
void AArch64_LLVM_printInstruction(MCInst *MI, SStream *O,
2595
           void * /* MCRegisterInfo* */ info)
2596
349k
{
2597
349k
  printInst(MI, MI->address, "", O);
2598
349k
}